blob: 92ab01f33208c2cfedbb3f03d02f77e68887eee1 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Ville Syrjälä65edccc2016-10-31 22:37:01 +0200118static void skl_init_scalers(struct drm_i915_private *dev_priv,
119 struct intel_crtc *crtc,
120 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200124static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
617 !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
622 !IS_BROXTON(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400630 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400635 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800636
637 return true;
638}
639
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 const struct intel_crtc_state *crtc_state,
643 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800644{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800648 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100653 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300654 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300656 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 } else {
658 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300659 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300661 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300663}
664
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300676i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300677 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300682 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684
Akshay Joshi0206e352011-08-16 15:34:10 -0400685 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
Zhao Yakui42158662009-11-20 11:24:18 +0800689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200693 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 int this_err;
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
Ma Lingd4906092009-03-18 20:13:27 +0800733static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300734pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200735 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300740 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 int err = target;
742
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 memset(best_clock, 0, sizeof(*best_clock));
744
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
755 int this_err;
756
Imre Deakdccbea32015-06-22 23:35:51 +0300757 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 &clock))
761 continue;
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200788 */
Ma Lingd4906092009-03-18 20:13:27 +0800789static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300790g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200791 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800794{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300796 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800797 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300798 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800801
802 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
Ma Lingd4906092009-03-18 20:13:27 +0800806 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200807 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200809 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
Imre Deakdccbea32015-06-22 23:35:51 +0300818 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000821 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800822 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000823
824 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800835 return found;
836}
Ma Lingd4906092009-03-18 20:13:27 +0800837
Imre Deakd5dd62b2015-03-17 11:40:03 +0200838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100852 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
Imre Deak24be4e42015-03-17 11:40:04 +0200858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300891 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300895 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700900
901 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200909 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300910
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300913
Imre Deakdccbea32015-06-22 23:35:51 +0300914 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300915
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300918 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919 continue;
920
Imre Deakd5dd62b2015-03-17 11:40:03 +0200921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700930 }
931 }
932 }
933 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300935 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300944chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300950 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200971 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
Imre Deakdccbea32015-06-22 23:35:51 +0300983 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300984
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300986 continue;
987
Imre Deak9ca3ba02015-03-17 11:40:05 +0200988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995 }
996 }
997
998 return found;
999}
1000
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001002 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001004 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001005 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001006
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001007 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001008 target_clock, refclk, NULL, best_clock);
1009}
1010
Ville Syrjälä525b9312016-10-31 22:37:02 +02001011bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001012{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001013 /* Be paranoid as we can arrive here with only partial
1014 * state retrieved from the hardware during setup.
1015 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001016 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001017 * as Haswell has gained clock readout/fastboot support.
1018 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001019 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001020 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001021 *
1022 * FIXME: The intel_crtc->active here should be switched to
1023 * crtc->state->active once we have proper CRTC states wired up
1024 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001025 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001026 return crtc->active && crtc->base.primary->state->fb &&
1027 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001028}
1029
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001030enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1031 enum pipe pipe)
1032{
Ville Syrjälä98187832016-10-31 22:37:10 +02001033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001034
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001035 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001036}
1037
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001038static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1039{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001040 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001041 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001042 u32 line1, line2;
1043 u32 line_mask;
1044
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001045 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001046 line_mask = DSL_LINEMASK_GEN2;
1047 else
1048 line_mask = DSL_LINEMASK_GEN3;
1049
1050 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001051 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001052 line2 = I915_READ(reg) & line_mask;
1053
1054 return line1 == line2;
1055}
1056
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057/*
1058 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001059 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001060 *
1061 * After disabling a pipe, we can't wait for vblank in the usual way,
1062 * spinning on the vblank interrupt status bit, since we won't actually
1063 * see an interrupt when the pipe is disabled.
1064 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 * On Gen4 and above:
1066 * wait for the pipe register state bit to turn off
1067 *
1068 * Otherwise:
1069 * wait for the display line value to settle (it usually
1070 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001071 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001072 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001073static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001074{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001075 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001076 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001077 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001078 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001079
Keith Packardab7ad7f2010-10-03 00:33:06 -07001080 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001081 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001082
Keith Packardab7ad7f2010-10-03 00:33:06 -07001083 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001084 if (intel_wait_for_register(dev_priv,
1085 reg, I965_PIPECONF_ACTIVE, 0,
1086 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001087 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001088 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001089 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001090 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001091 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001092 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001093}
1094
Jesse Barnesb24e7172011-01-04 15:09:30 -08001095/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001096void assert_pll(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001098{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001099 u32 val;
1100 bool cur_state;
1101
Ville Syrjälä649636e2015-09-22 19:50:01 +03001102 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001103 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001104 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001106 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001107}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108
Jani Nikula23538ef2013-08-27 15:12:22 +03001109/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001110void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001111{
1112 u32 val;
1113 bool cur_state;
1114
Ville Syrjäläa5805162015-05-26 20:42:30 +03001115 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001116 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001117 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001118
1119 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001120 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001121 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001122 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001123}
Jani Nikula23538ef2013-08-27 15:12:22 +03001124
Jesse Barnes040484a2011-01-03 12:14:26 -08001125static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1126 enum pipe pipe, bool state)
1127{
Jesse Barnes040484a2011-01-03 12:14:26 -08001128 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001129 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1130 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001131
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001132 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001133 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001134 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001135 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001137 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001138 cur_state = !!(val & FDI_TX_ENABLE);
1139 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001140 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001141 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001142 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001143}
1144#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1145#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1146
1147static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1148 enum pipe pipe, bool state)
1149{
Jesse Barnes040484a2011-01-03 12:14:26 -08001150 u32 val;
1151 bool cur_state;
1152
Ville Syrjälä649636e2015-09-22 19:50:01 +03001153 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001154 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001155 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001156 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001157 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001158}
1159#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1160#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1161
1162static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
Jesse Barnes040484a2011-01-03 12:14:26 -08001165 u32 val;
1166
1167 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001168 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 return;
1170
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001172 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001173 return;
1174
Ville Syrjälä649636e2015-09-22 19:50:01 +03001175 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001176 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001177}
1178
Daniel Vetter55607e82013-06-16 21:42:39 +02001179void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1180 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001181{
Jesse Barnes040484a2011-01-03 12:14:26 -08001182 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001183 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001184
Ville Syrjälä649636e2015-09-22 19:50:01 +03001185 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001187 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001188 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001189 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001190}
1191
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001192void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001194 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001195 u32 val;
1196 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001197 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001199 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001200 return;
1201
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001202 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001203 u32 port_sel;
1204
Imre Deak44cb7342016-08-10 14:07:29 +03001205 pp_reg = PP_CONTROL(0);
1206 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001207
1208 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1209 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1210 panel_pipe = PIPE_B;
1211 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001212 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001213 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001214 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001215 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001217 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001218 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1219 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001220 }
1221
1222 val = I915_READ(pp_reg);
1223 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001224 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001225 locked = false;
1226
Rob Clarke2c719b2014-12-15 13:56:32 -05001227 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230}
1231
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001232static void assert_cursor(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
1234{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001235 bool cur_state;
1236
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001237 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001238 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001239 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001240 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001241
Rob Clarke2c719b2014-12-15 13:56:32 -05001242 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001243 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001244 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001245}
1246#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1247#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1248
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001249void assert_pipe(struct drm_i915_private *dev_priv,
1250 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001251{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001252 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001253 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1254 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001255 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001256
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001257 /* if we need the pipe quirk it must be always on */
1258 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1259 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001260 state = true;
1261
Imre Deak4feed0e2016-02-12 18:55:14 +02001262 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1263 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001264 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001265 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001266
1267 intel_display_power_put(dev_priv, power_domain);
1268 } else {
1269 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001270 }
1271
Rob Clarke2c719b2014-12-15 13:56:32 -05001272 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001273 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001274 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001275}
1276
Chris Wilson931872f2012-01-16 23:01:13 +00001277static void assert_plane(struct drm_i915_private *dev_priv,
1278 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001279{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001281 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282
Ville Syrjälä649636e2015-09-22 19:50:01 +03001283 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001284 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001285 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001286 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001287 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288}
1289
Chris Wilson931872f2012-01-16 23:01:13 +00001290#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1291#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1292
Jesse Barnesb24e7172011-01-04 15:09:30 -08001293static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1294 enum pipe pipe)
1295{
Chris Wilson91c8a322016-07-05 10:40:23 +01001296 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001297 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001298
Ville Syrjälä653e1022013-06-04 13:49:05 +03001299 /* Primary planes are fixed to pipes on gen4+ */
1300 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001301 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001303 "plane %c assertion failure, should be disabled but not\n",
1304 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001305 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001306 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001307
Jesse Barnesb24e7172011-01-04 15:09:30 -08001308 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001309 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001310 u32 val = I915_READ(DSPCNTR(i));
1311 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001312 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001313 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001314 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1315 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001316 }
1317}
1318
Jesse Barnes19332d72013-03-28 09:55:38 -07001319static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1320 enum pipe pipe)
1321{
Chris Wilson91c8a322016-07-05 10:40:23 +01001322 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001323 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001324
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001325 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001326 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001327 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001328 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001329 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1330 sprite, pipe_name(pipe));
1331 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001332 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001333 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001334 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001335 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001336 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001337 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001338 }
1339 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001340 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001341 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001342 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001343 plane_name(pipe), pipe_name(pipe));
1344 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001345 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001346 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001347 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1348 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001349 }
1350}
1351
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001352static void assert_vblank_disabled(struct drm_crtc *crtc)
1353{
Rob Clarke2c719b2014-12-15 13:56:32 -05001354 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001355 drm_crtc_vblank_put(crtc);
1356}
1357
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001358void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1359 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001360{
Jesse Barnes92f25842011-01-04 15:09:34 -08001361 u32 val;
1362 bool enabled;
1363
Ville Syrjälä649636e2015-09-22 19:50:01 +03001364 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001365 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001366 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001367 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1368 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001369}
1370
Keith Packard4e634382011-08-06 10:39:45 -07001371static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1372 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001373{
1374 if ((val & DP_PORT_EN) == 0)
1375 return false;
1376
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001377 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001379 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1380 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001381 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001382 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1383 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001384 } else {
1385 if ((val & DP_PIPE_MASK) != (pipe << 30))
1386 return false;
1387 }
1388 return true;
1389}
1390
Keith Packard1519b992011-08-06 10:35:34 -07001391static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1392 enum pipe pipe, u32 val)
1393{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
1396
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001397 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001398 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001399 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001400 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001401 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1402 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001403 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001404 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001405 return false;
1406 }
1407 return true;
1408}
1409
1410static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe, u32 val)
1412{
1413 if ((val & LVDS_PORT_EN) == 0)
1414 return false;
1415
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001416 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001417 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1418 return false;
1419 } else {
1420 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1421 return false;
1422 }
1423 return true;
1424}
1425
1426static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe, u32 val)
1428{
1429 if ((val & ADPA_DAC_ENABLE) == 0)
1430 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001431 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001432 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1433 return false;
1434 } else {
1435 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1436 return false;
1437 }
1438 return true;
1439}
1440
Jesse Barnes291906f2011-02-02 12:28:03 -08001441static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001442 enum pipe pipe, i915_reg_t reg,
1443 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001444{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001445 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001447 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001448 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001449
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001450 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001451 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001452 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001453}
1454
1455static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001456 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001457{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001458 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001459 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001460 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001461 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001462
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001463 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001464 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001465 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001466}
1467
1468static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe)
1470{
Jesse Barnes291906f2011-02-02 12:28:03 -08001471 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
Keith Packardf0575e92011-07-25 22:12:43 -07001473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001476
Ville Syrjälä649636e2015-09-22 19:50:01 +03001477 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001478 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
Ville Syrjälä649636e2015-09-22 19:50:01 +03001482 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001483 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001484 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001485 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001486
Paulo Zanonie2debe92013-02-18 19:00:27 -03001487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001490}
1491
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001492static void _vlv_enable_pll(struct intel_crtc *crtc,
1493 const struct intel_crtc_state *pipe_config)
1494{
1495 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1496 enum pipe pipe = crtc->pipe;
1497
1498 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1499 POSTING_READ(DPLL(pipe));
1500 udelay(150);
1501
Chris Wilson2c30b432016-06-30 15:32:54 +01001502 if (intel_wait_for_register(dev_priv,
1503 DPLL(pipe),
1504 DPLL_LOCK_VLV,
1505 DPLL_LOCK_VLV,
1506 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001507 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1508}
1509
Ville Syrjäläd288f652014-10-28 13:20:22 +02001510static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001511 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001512{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001513 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001514 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001515
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001516 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001517
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001519 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001520
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001521 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1522 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001523
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001524 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1525 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001526}
1527
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001528
1529static void _chv_enable_pll(struct intel_crtc *crtc,
1530 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001532 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001533 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001535 u32 tmp;
1536
Ville Syrjäläa5805162015-05-26 20:42:30 +03001537 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001538
1539 /* Enable back the 10bit clock to display controller */
1540 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1541 tmp |= DPIO_DCLKP_EN;
1542 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1543
Ville Syrjälä54433e92015-05-26 20:42:31 +03001544 mutex_unlock(&dev_priv->sb_lock);
1545
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001546 /*
1547 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1548 */
1549 udelay(1);
1550
1551 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001552 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001553
1554 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001555 if (intel_wait_for_register(dev_priv,
1556 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1557 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001558 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001559}
1560
1561static void chv_enable_pll(struct intel_crtc *crtc,
1562 const struct intel_crtc_state *pipe_config)
1563{
1564 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1565 enum pipe pipe = crtc->pipe;
1566
1567 assert_pipe_disabled(dev_priv, pipe);
1568
1569 /* PLL is protected by panel, make sure we can write it */
1570 assert_panel_unlocked(dev_priv, pipe);
1571
1572 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1573 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001574
Ville Syrjäläc2317752016-03-15 16:39:56 +02001575 if (pipe != PIPE_A) {
1576 /*
1577 * WaPixelRepeatModeFixForC0:chv
1578 *
1579 * DPLLCMD is AWOL. Use chicken bits to propagate
1580 * the value from DPLLBMD to either pipe B or C.
1581 */
1582 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1583 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1584 I915_WRITE(CBR4_VLV, 0);
1585 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1586
1587 /*
1588 * DPLLB VGA mode also seems to cause problems.
1589 * We should always have it disabled.
1590 */
1591 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1592 } else {
1593 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1594 POSTING_READ(DPLL_MD(pipe));
1595 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001596}
1597
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001598static int intel_num_dvo_pipes(struct drm_device *dev)
1599{
1600 struct intel_crtc *crtc;
1601 int count = 0;
1602
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001603 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001604 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001605 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1606 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001607
1608 return count;
1609}
1610
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001611static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001612{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001614 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001615 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001616 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001617
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001618 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001619
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001620 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001621 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001622 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001623
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001624 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001625 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001626 /*
1627 * It appears to be important that we don't enable this
1628 * for the current pipe before otherwise configuring the
1629 * PLL. No idea how this should be handled if multiple
1630 * DVO outputs are enabled simultaneosly.
1631 */
1632 dpll |= DPLL_DVO_2X_MODE;
1633 I915_WRITE(DPLL(!crtc->pipe),
1634 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1635 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001637 /*
1638 * Apparently we need to have VGA mode enabled prior to changing
1639 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1640 * dividers, even though the register value does change.
1641 */
1642 I915_WRITE(reg, 0);
1643
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001644 I915_WRITE(reg, dpll);
1645
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 /* Wait for the clocks to stabilize. */
1647 POSTING_READ(reg);
1648 udelay(150);
1649
1650 if (INTEL_INFO(dev)->gen >= 4) {
1651 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001652 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001653 } else {
1654 /* The pixel multiplier can only be updated once the
1655 * DPLL is enabled and the clocks are stable.
1656 *
1657 * So write it again.
1658 */
1659 I915_WRITE(reg, dpll);
1660 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001661
1662 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001663 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664 POSTING_READ(reg);
1665 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001666 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667 POSTING_READ(reg);
1668 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001669 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001670 POSTING_READ(reg);
1671 udelay(150); /* wait for warmup */
1672}
1673
1674/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001675 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001676 * @dev_priv: i915 private structure
1677 * @pipe: pipe PLL to disable
1678 *
1679 * Disable the PLL for @pipe, making sure the pipe is off first.
1680 *
1681 * Note! This is for pre-ILK only.
1682 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001684{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001685 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001686 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001687 enum pipe pipe = crtc->pipe;
1688
1689 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001690 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001691 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001692 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001693 I915_WRITE(DPLL(PIPE_B),
1694 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1695 I915_WRITE(DPLL(PIPE_A),
1696 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1697 }
1698
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001699 /* Don't disable pipe or pipe PLLs if needed */
1700 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1701 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702 return;
1703
1704 /* Make sure the pipe isn't still relying on us */
1705 assert_pipe_disabled(dev_priv, pipe);
1706
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001707 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001708 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001709}
1710
Jesse Barnesf6071162013-10-01 10:41:38 -07001711static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1712{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001713 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001714
1715 /* Make sure the pipe isn't still relying on us */
1716 assert_pipe_disabled(dev_priv, pipe);
1717
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001718 val = DPLL_INTEGRATED_REF_CLK_VLV |
1719 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1720 if (pipe != PIPE_A)
1721 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1722
Jesse Barnesf6071162013-10-01 10:41:38 -07001723 I915_WRITE(DPLL(pipe), val);
1724 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001725}
1726
1727static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1728{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001729 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001730 u32 val;
1731
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001732 /* Make sure the pipe isn't still relying on us */
1733 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001734
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001735 val = DPLL_SSC_REF_CLK_CHV |
1736 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001737 if (pipe != PIPE_A)
1738 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001739
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001740 I915_WRITE(DPLL(pipe), val);
1741 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001742
Ville Syrjäläa5805162015-05-26 20:42:30 +03001743 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001744
1745 /* Disable 10bit clock to display controller */
1746 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1747 val &= ~DPIO_DCLKP_EN;
1748 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1749
Ville Syrjäläa5805162015-05-26 20:42:30 +03001750 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001751}
1752
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001753void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001754 struct intel_digital_port *dport,
1755 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756{
1757 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001758 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001759
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001760 switch (dport->port) {
1761 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001762 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001763 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001764 break;
1765 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001766 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001767 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001768 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001769 break;
1770 case PORT_D:
1771 port_mask = DPLL_PORTD_READY_MASK;
1772 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001773 break;
1774 default:
1775 BUG();
1776 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001777
Chris Wilson370004d2016-06-30 15:32:56 +01001778 if (intel_wait_for_register(dev_priv,
1779 dpll_reg, port_mask, expected_mask,
1780 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001781 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1782 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001783}
1784
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001785static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1786 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001787{
Ville Syrjälä98187832016-10-31 22:37:10 +02001788 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1789 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001790 i915_reg_t reg;
1791 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001792
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001794 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001795
1796 /* FDI must be feeding us bits for PCH ports */
1797 assert_fdi_tx_enabled(dev_priv, pipe);
1798 assert_fdi_rx_enabled(dev_priv, pipe);
1799
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001800 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001801 /* Workaround: Set the timing override bit before enabling the
1802 * pch transcoder. */
1803 reg = TRANS_CHICKEN2(pipe);
1804 val = I915_READ(reg);
1805 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1806 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001807 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001808
Daniel Vetterab9412b2013-05-03 11:49:46 +02001809 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001810 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001811 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001812
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001813 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001814 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001815 * Make the BPC in transcoder be consistent with
1816 * that in pipeconf reg. For HDMI we must use 8bpc
1817 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001818 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001819 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001820 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001821 val |= PIPECONF_8BPC;
1822 else
1823 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001824 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001825
1826 val &= ~TRANS_INTERLACE_MASK;
1827 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001828 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001829 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001830 val |= TRANS_LEGACY_INTERLACED_ILK;
1831 else
1832 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001833 else
1834 val |= TRANS_PROGRESSIVE;
1835
Jesse Barnes040484a2011-01-03 12:14:26 -08001836 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001837 if (intel_wait_for_register(dev_priv,
1838 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1839 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001840 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001841}
1842
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001844 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001845{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001847
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001849 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001850 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001851
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001852 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001853 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001854 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001856
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001857 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001858 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001859
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001860 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1861 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001862 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001863 else
1864 val |= TRANS_PROGRESSIVE;
1865
Daniel Vetterab9412b2013-05-03 11:49:46 +02001866 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001867 if (intel_wait_for_register(dev_priv,
1868 LPT_TRANSCONF,
1869 TRANS_STATE_ENABLE,
1870 TRANS_STATE_ENABLE,
1871 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001872 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001873}
1874
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001875static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1876 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001877{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001878 i915_reg_t reg;
1879 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001880
1881 /* FDI relies on the transcoder */
1882 assert_fdi_tx_disabled(dev_priv, pipe);
1883 assert_fdi_rx_disabled(dev_priv, pipe);
1884
Jesse Barnes291906f2011-02-02 12:28:03 -08001885 /* Ports must be off as well */
1886 assert_pch_ports_disabled(dev_priv, pipe);
1887
Daniel Vetterab9412b2013-05-03 11:49:46 +02001888 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001889 val = I915_READ(reg);
1890 val &= ~TRANS_ENABLE;
1891 I915_WRITE(reg, val);
1892 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001893 if (intel_wait_for_register(dev_priv,
1894 reg, TRANS_STATE_ENABLE, 0,
1895 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001896 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001897
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001898 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001899 /* Workaround: Clear the timing override chicken bit again. */
1900 reg = TRANS_CHICKEN2(pipe);
1901 val = I915_READ(reg);
1902 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1903 I915_WRITE(reg, val);
1904 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001905}
1906
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001907void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001908{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001909 u32 val;
1910
Daniel Vetterab9412b2013-05-03 11:49:46 +02001911 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001912 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001913 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001914 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001915 if (intel_wait_for_register(dev_priv,
1916 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1917 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001918 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001919
1920 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001921 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001922 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001923 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001924}
1925
Ville Syrjälä65f21302016-10-14 20:02:53 +03001926enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1927{
1928 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1929
1930 WARN_ON(!crtc->config->has_pch_encoder);
1931
1932 if (HAS_PCH_LPT(dev_priv))
1933 return TRANSCODER_A;
1934 else
1935 return (enum transcoder) crtc->pipe;
1936}
1937
Jesse Barnes92f25842011-01-04 15:09:34 -08001938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001940 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001942 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001943 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001945static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946{
Paulo Zanoni03722642014-01-17 13:51:09 -02001947 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001948 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001949 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001950 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001951 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001952 u32 val;
1953
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001954 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1955
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001956 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001957 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001958 assert_sprites_disabled(dev_priv, pipe);
1959
Jesse Barnesb24e7172011-01-04 15:09:30 -08001960 /*
1961 * A pipe without a PLL won't actually be able to drive bits from
1962 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1963 * need the check.
1964 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001965 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001966 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001967 assert_dsi_pll_enabled(dev_priv);
1968 else
1969 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001970 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001971 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001972 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001973 assert_fdi_rx_pll_enabled(dev_priv,
1974 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001975 assert_fdi_tx_pll_enabled(dev_priv,
1976 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001977 }
1978 /* FIXME: assert CPU port conditions for SNB+ */
1979 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001980
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001981 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001982 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001983 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001984 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1985 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001986 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001987 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001988
1989 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001990 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001991
1992 /*
1993 * Until the pipe starts DSL will read as 0, which would cause
1994 * an apparent vblank timestamp jump, which messes up also the
1995 * frame count when it's derived from the timestamps. So let's
1996 * wait for the pipe to start properly before we call
1997 * drm_crtc_vblank_on()
1998 */
1999 if (dev->max_vblank_count == 0 &&
2000 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2001 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002}
2003
2004/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002005 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002006 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002008 * Disable the pipe of @crtc, making sure that various hardware
2009 * specific requirements are met, if applicable, e.g. plane
2010 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002011 *
2012 * Will wait until the pipe has shut down before returning.
2013 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002014static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002015{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002016 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002017 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002018 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002019 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020 u32 val;
2021
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002022 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2023
Jesse Barnesb24e7172011-01-04 15:09:30 -08002024 /*
2025 * Make sure planes won't keep trying to pump pixels to us,
2026 * or we might hang the display.
2027 */
2028 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002029 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002030 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002031
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002032 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002033 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002034 if ((val & PIPECONF_ENABLE) == 0)
2035 return;
2036
Ville Syrjälä67adc642014-08-15 01:21:57 +03002037 /*
2038 * Double wide has implications for planes
2039 * so best keep it disabled when not needed.
2040 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002041 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002042 val &= ~PIPECONF_DOUBLE_WIDE;
2043
2044 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002045 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2046 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002047 val &= ~PIPECONF_ENABLE;
2048
2049 I915_WRITE(reg, val);
2050 if ((val & PIPECONF_ENABLE) == 0)
2051 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002052}
2053
Ville Syrjälä832be822016-01-12 21:08:33 +02002054static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2055{
2056 return IS_GEN2(dev_priv) ? 2048 : 4096;
2057}
2058
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002059static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2060 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002061{
2062 switch (fb_modifier) {
2063 case DRM_FORMAT_MOD_NONE:
2064 return cpp;
2065 case I915_FORMAT_MOD_X_TILED:
2066 if (IS_GEN2(dev_priv))
2067 return 128;
2068 else
2069 return 512;
2070 case I915_FORMAT_MOD_Y_TILED:
2071 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2072 return 128;
2073 else
2074 return 512;
2075 case I915_FORMAT_MOD_Yf_TILED:
2076 switch (cpp) {
2077 case 1:
2078 return 64;
2079 case 2:
2080 case 4:
2081 return 128;
2082 case 8:
2083 case 16:
2084 return 256;
2085 default:
2086 MISSING_CASE(cpp);
2087 return cpp;
2088 }
2089 break;
2090 default:
2091 MISSING_CASE(fb_modifier);
2092 return cpp;
2093 }
2094}
2095
Ville Syrjälä832be822016-01-12 21:08:33 +02002096unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2097 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002098{
Ville Syrjälä832be822016-01-12 21:08:33 +02002099 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2100 return 1;
2101 else
2102 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002103 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002104}
2105
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002106/* Return the tile dimensions in pixel units */
2107static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2108 unsigned int *tile_width,
2109 unsigned int *tile_height,
2110 uint64_t fb_modifier,
2111 unsigned int cpp)
2112{
2113 unsigned int tile_width_bytes =
2114 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2115
2116 *tile_width = tile_width_bytes / cpp;
2117 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2118}
2119
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002120unsigned int
2121intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002122 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002123{
Ville Syrjälä832be822016-01-12 21:08:33 +02002124 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2125 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2126
2127 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002128}
2129
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002130unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2131{
2132 unsigned int size = 0;
2133 int i;
2134
2135 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2136 size += rot_info->plane[i].width * rot_info->plane[i].height;
2137
2138 return size;
2139}
2140
Daniel Vetter75c82a52015-10-14 16:51:04 +02002141static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002142intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2143 const struct drm_framebuffer *fb,
2144 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002145{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002146 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002147 *view = i915_ggtt_view_rotated;
2148 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2149 } else {
2150 *view = i915_ggtt_view_normal;
2151 }
2152}
2153
Ville Syrjälä603525d2016-01-12 21:08:37 +02002154static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002155{
2156 if (INTEL_INFO(dev_priv)->gen >= 9)
2157 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002158 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002159 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002160 return 128 * 1024;
2161 else if (INTEL_INFO(dev_priv)->gen >= 4)
2162 return 4 * 1024;
2163 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002164 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002165}
2166
Ville Syrjälä603525d2016-01-12 21:08:37 +02002167static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2168 uint64_t fb_modifier)
2169{
2170 switch (fb_modifier) {
2171 case DRM_FORMAT_MOD_NONE:
2172 return intel_linear_alignment(dev_priv);
2173 case I915_FORMAT_MOD_X_TILED:
2174 if (INTEL_INFO(dev_priv)->gen >= 9)
2175 return 256 * 1024;
2176 return 0;
2177 case I915_FORMAT_MOD_Y_TILED:
2178 case I915_FORMAT_MOD_Yf_TILED:
2179 return 1 * 1024 * 1024;
2180 default:
2181 MISSING_CASE(fb_modifier);
2182 return 0;
2183 }
2184}
2185
Chris Wilson058d88c2016-08-15 10:49:06 +01002186struct i915_vma *
2187intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002188{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002189 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002190 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002191 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002192 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002193 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002194 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195
Matt Roperebcdd392014-07-09 16:22:11 -07002196 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2197
Ville Syrjälä603525d2016-01-12 21:08:37 +02002198 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002199
Ville Syrjälä3465c582016-02-15 22:54:43 +02002200 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002201
Chris Wilson693db182013-03-05 14:52:39 +00002202 /* Note that the w/a also requires 64 PTE of padding following the
2203 * bo. We currently fill all unused PTE with the shadow page and so
2204 * we should always have valid PTE following the scanout preventing
2205 * the VT-d warning.
2206 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002207 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002208 alignment = 256 * 1024;
2209
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002210 /*
2211 * Global gtt pte registers are special registers which actually forward
2212 * writes to a chunk of system memory. Which means that there is no risk
2213 * that the register values disappear as soon as we call
2214 * intel_runtime_pm_put(), so it is correct to wrap only the
2215 * pin/unpin/fence and not more.
2216 */
2217 intel_runtime_pm_get(dev_priv);
2218
Chris Wilson058d88c2016-08-15 10:49:06 +01002219 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002220 if (IS_ERR(vma))
2221 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222
Chris Wilson05a20d02016-08-18 17:16:55 +01002223 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002224 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2225 * fence, whereas 965+ only requires a fence if using
2226 * framebuffer compression. For simplicity, we always, when
2227 * possible, install a fence as the cost is not that onerous.
2228 *
2229 * If we fail to fence the tiled scanout, then either the
2230 * modeset will reject the change (which is highly unlikely as
2231 * the affected systems, all but one, do not have unmappable
2232 * space) or we will not be able to enable full powersaving
2233 * techniques (also likely not to apply due to various limits
2234 * FBC and the like impose on the size of the buffer, which
2235 * presumably we violated anyway with this unmappable buffer).
2236 * Anyway, it is presumably better to stumble onwards with
2237 * something and try to run the system in a "less than optimal"
2238 * mode that matches the user configuration.
2239 */
2240 if (i915_vma_get_fence(vma) == 0)
2241 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002242 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243
Chris Wilson49ef5292016-08-18 17:17:00 +01002244err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002245 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002246 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002247}
2248
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002249void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002250{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002251 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002252 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002253 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002254
Matt Roperebcdd392014-07-09 16:22:11 -07002255 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2256
Ville Syrjälä3465c582016-02-15 22:54:43 +02002257 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002258 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002259
Chris Wilson49ef5292016-08-18 17:17:00 +01002260 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002261 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002262}
2263
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002264static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2265 unsigned int rotation)
2266{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002267 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002268 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2269 else
2270 return fb->pitches[plane];
2271}
2272
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002273/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002274 * Convert the x/y offsets into a linear offset.
2275 * Only valid with 0/180 degree rotation, which is fine since linear
2276 * offset is only used with linear buffers on pre-hsw and tiled buffers
2277 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2278 */
2279u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002280 const struct intel_plane_state *state,
2281 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002282{
Ville Syrjälä29490562016-01-20 18:02:50 +02002283 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002284 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2285 unsigned int pitch = fb->pitches[plane];
2286
2287 return y * pitch + x * cpp;
2288}
2289
2290/*
2291 * Add the x/y offsets derived from fb->offsets[] to the user
2292 * specified plane src x/y offsets. The resulting x/y offsets
2293 * specify the start of scanout from the beginning of the gtt mapping.
2294 */
2295void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002296 const struct intel_plane_state *state,
2297 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002298
2299{
Ville Syrjälä29490562016-01-20 18:02:50 +02002300 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2301 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002302
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002303 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002304 *x += intel_fb->rotated[plane].x;
2305 *y += intel_fb->rotated[plane].y;
2306 } else {
2307 *x += intel_fb->normal[plane].x;
2308 *y += intel_fb->normal[plane].y;
2309 }
2310}
2311
2312/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002313 * Input tile dimensions and pitch must already be
2314 * rotated to match x and y, and in pixel units.
2315 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002316static u32 _intel_adjust_tile_offset(int *x, int *y,
2317 unsigned int tile_width,
2318 unsigned int tile_height,
2319 unsigned int tile_size,
2320 unsigned int pitch_tiles,
2321 u32 old_offset,
2322 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002323{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002324 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002325 unsigned int tiles;
2326
2327 WARN_ON(old_offset & (tile_size - 1));
2328 WARN_ON(new_offset & (tile_size - 1));
2329 WARN_ON(new_offset > old_offset);
2330
2331 tiles = (old_offset - new_offset) / tile_size;
2332
2333 *y += tiles / pitch_tiles * tile_height;
2334 *x += tiles % pitch_tiles * tile_width;
2335
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002336 /* minimize x in case it got needlessly big */
2337 *y += *x / pitch_pixels * tile_height;
2338 *x %= pitch_pixels;
2339
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002340 return new_offset;
2341}
2342
2343/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002344 * Adjust the tile offset by moving the difference into
2345 * the x/y offsets.
2346 */
2347static u32 intel_adjust_tile_offset(int *x, int *y,
2348 const struct intel_plane_state *state, int plane,
2349 u32 old_offset, u32 new_offset)
2350{
2351 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2352 const struct drm_framebuffer *fb = state->base.fb;
2353 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2354 unsigned int rotation = state->base.rotation;
2355 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2356
2357 WARN_ON(new_offset > old_offset);
2358
2359 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2360 unsigned int tile_size, tile_width, tile_height;
2361 unsigned int pitch_tiles;
2362
2363 tile_size = intel_tile_size(dev_priv);
2364 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2365 fb->modifier[plane], cpp);
2366
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002367 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002368 pitch_tiles = pitch / tile_height;
2369 swap(tile_width, tile_height);
2370 } else {
2371 pitch_tiles = pitch / (tile_width * cpp);
2372 }
2373
2374 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2375 tile_size, pitch_tiles,
2376 old_offset, new_offset);
2377 } else {
2378 old_offset += *y * pitch + *x * cpp;
2379
2380 *y = (old_offset - new_offset) / pitch;
2381 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2382 }
2383
2384 return new_offset;
2385}
2386
2387/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002388 * Computes the linear offset to the base tile and adjusts
2389 * x, y. bytes per pixel is assumed to be a power-of-two.
2390 *
2391 * In the 90/270 rotated case, x and y are assumed
2392 * to be already rotated to match the rotated GTT view, and
2393 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002394 *
2395 * This function is used when computing the derived information
2396 * under intel_framebuffer, so using any of that information
2397 * here is not allowed. Anything under drm_framebuffer can be
2398 * used. This is why the user has to pass in the pitch since it
2399 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002400 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002401static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2402 int *x, int *y,
2403 const struct drm_framebuffer *fb, int plane,
2404 unsigned int pitch,
2405 unsigned int rotation,
2406 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002407{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002408 uint64_t fb_modifier = fb->modifier[plane];
2409 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002410 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002411
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002412 if (alignment)
2413 alignment--;
2414
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002415 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002416 unsigned int tile_size, tile_width, tile_height;
2417 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002418
Ville Syrjäläd8433102016-01-12 21:08:35 +02002419 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002420 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2421 fb_modifier, cpp);
2422
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002423 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002424 pitch_tiles = pitch / tile_height;
2425 swap(tile_width, tile_height);
2426 } else {
2427 pitch_tiles = pitch / (tile_width * cpp);
2428 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002429
Ville Syrjäläd8433102016-01-12 21:08:35 +02002430 tile_rows = *y / tile_height;
2431 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002432
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002433 tiles = *x / tile_width;
2434 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002435
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002436 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2437 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002438
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002439 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2440 tile_size, pitch_tiles,
2441 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002442 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002443 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002444 offset_aligned = offset & ~alignment;
2445
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002446 *y = (offset & alignment) / pitch;
2447 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002449
2450 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002451}
2452
Ville Syrjälä6687c902015-09-15 13:16:41 +03002453u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002454 const struct intel_plane_state *state,
2455 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002456{
Ville Syrjälä29490562016-01-20 18:02:50 +02002457 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2458 const struct drm_framebuffer *fb = state->base.fb;
2459 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002460 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002461 u32 alignment;
2462
2463 /* AUX_DIST needs only 4K alignment */
2464 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2465 alignment = 4096;
2466 else
2467 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002468
2469 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2470 rotation, alignment);
2471}
2472
2473/* Convert the fb->offset[] linear offset into x/y offsets */
2474static void intel_fb_offset_to_xy(int *x, int *y,
2475 const struct drm_framebuffer *fb, int plane)
2476{
2477 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2478 unsigned int pitch = fb->pitches[plane];
2479 u32 linear_offset = fb->offsets[plane];
2480
2481 *y = linear_offset / pitch;
2482 *x = linear_offset % pitch / cpp;
2483}
2484
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002485static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2486{
2487 switch (fb_modifier) {
2488 case I915_FORMAT_MOD_X_TILED:
2489 return I915_TILING_X;
2490 case I915_FORMAT_MOD_Y_TILED:
2491 return I915_TILING_Y;
2492 default:
2493 return I915_TILING_NONE;
2494 }
2495}
2496
Ville Syrjälä6687c902015-09-15 13:16:41 +03002497static int
2498intel_fill_fb_info(struct drm_i915_private *dev_priv,
2499 struct drm_framebuffer *fb)
2500{
2501 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2502 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2503 u32 gtt_offset_rotated = 0;
2504 unsigned int max_size = 0;
2505 uint32_t format = fb->pixel_format;
2506 int i, num_planes = drm_format_num_planes(format);
2507 unsigned int tile_size = intel_tile_size(dev_priv);
2508
2509 for (i = 0; i < num_planes; i++) {
2510 unsigned int width, height;
2511 unsigned int cpp, size;
2512 u32 offset;
2513 int x, y;
2514
2515 cpp = drm_format_plane_cpp(format, i);
2516 width = drm_format_plane_width(fb->width, format, i);
2517 height = drm_format_plane_height(fb->height, format, i);
2518
2519 intel_fb_offset_to_xy(&x, &y, fb, i);
2520
2521 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002522 * The fence (if used) is aligned to the start of the object
2523 * so having the framebuffer wrap around across the edge of the
2524 * fenced region doesn't really work. We have no API to configure
2525 * the fence start offset within the object (nor could we probably
2526 * on gen2/3). So it's just easier if we just require that the
2527 * fb layout agrees with the fence layout. We already check that the
2528 * fb stride matches the fence stride elsewhere.
2529 */
2530 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2531 (x + width) * cpp > fb->pitches[i]) {
2532 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2533 i, fb->offsets[i]);
2534 return -EINVAL;
2535 }
2536
2537 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002538 * First pixel of the framebuffer from
2539 * the start of the normal gtt mapping.
2540 */
2541 intel_fb->normal[i].x = x;
2542 intel_fb->normal[i].y = y;
2543
2544 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2545 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002546 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002547 offset /= tile_size;
2548
2549 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2550 unsigned int tile_width, tile_height;
2551 unsigned int pitch_tiles;
2552 struct drm_rect r;
2553
2554 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2555 fb->modifier[i], cpp);
2556
2557 rot_info->plane[i].offset = offset;
2558 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2559 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2560 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2561
2562 intel_fb->rotated[i].pitch =
2563 rot_info->plane[i].height * tile_height;
2564
2565 /* how many tiles does this plane need */
2566 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2567 /*
2568 * If the plane isn't horizontally tile aligned,
2569 * we need one more tile.
2570 */
2571 if (x != 0)
2572 size++;
2573
2574 /* rotate the x/y offsets to match the GTT view */
2575 r.x1 = x;
2576 r.y1 = y;
2577 r.x2 = x + width;
2578 r.y2 = y + height;
2579 drm_rect_rotate(&r,
2580 rot_info->plane[i].width * tile_width,
2581 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002582 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002583 x = r.x1;
2584 y = r.y1;
2585
2586 /* rotate the tile dimensions to match the GTT view */
2587 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2588 swap(tile_width, tile_height);
2589
2590 /*
2591 * We only keep the x/y offsets, so push all of the
2592 * gtt offset into the x/y offsets.
2593 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002594 _intel_adjust_tile_offset(&x, &y, tile_size,
2595 tile_width, tile_height, pitch_tiles,
2596 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002597
2598 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2599
2600 /*
2601 * First pixel of the framebuffer from
2602 * the start of the rotated gtt mapping.
2603 */
2604 intel_fb->rotated[i].x = x;
2605 intel_fb->rotated[i].y = y;
2606 } else {
2607 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2608 x * cpp, tile_size);
2609 }
2610
2611 /* how many tiles in total needed in the bo */
2612 max_size = max(max_size, offset + size);
2613 }
2614
2615 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2616 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2617 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2618 return -EINVAL;
2619 }
2620
2621 return 0;
2622}
2623
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002624static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002625{
2626 switch (format) {
2627 case DISPPLANE_8BPP:
2628 return DRM_FORMAT_C8;
2629 case DISPPLANE_BGRX555:
2630 return DRM_FORMAT_XRGB1555;
2631 case DISPPLANE_BGRX565:
2632 return DRM_FORMAT_RGB565;
2633 default:
2634 case DISPPLANE_BGRX888:
2635 return DRM_FORMAT_XRGB8888;
2636 case DISPPLANE_RGBX888:
2637 return DRM_FORMAT_XBGR8888;
2638 case DISPPLANE_BGRX101010:
2639 return DRM_FORMAT_XRGB2101010;
2640 case DISPPLANE_RGBX101010:
2641 return DRM_FORMAT_XBGR2101010;
2642 }
2643}
2644
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002645static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2646{
2647 switch (format) {
2648 case PLANE_CTL_FORMAT_RGB_565:
2649 return DRM_FORMAT_RGB565;
2650 default:
2651 case PLANE_CTL_FORMAT_XRGB_8888:
2652 if (rgb_order) {
2653 if (alpha)
2654 return DRM_FORMAT_ABGR8888;
2655 else
2656 return DRM_FORMAT_XBGR8888;
2657 } else {
2658 if (alpha)
2659 return DRM_FORMAT_ARGB8888;
2660 else
2661 return DRM_FORMAT_XRGB8888;
2662 }
2663 case PLANE_CTL_FORMAT_XRGB_2101010:
2664 if (rgb_order)
2665 return DRM_FORMAT_XBGR2101010;
2666 else
2667 return DRM_FORMAT_XRGB2101010;
2668 }
2669}
2670
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002671static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002672intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2673 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002674{
2675 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002676 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002677 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002678 struct drm_i915_gem_object *obj = NULL;
2679 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002680 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002681 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2682 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2683 PAGE_SIZE);
2684
2685 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002686
Chris Wilsonff2652e2014-03-10 08:07:02 +00002687 if (plane_config->size == 0)
2688 return false;
2689
Paulo Zanoni3badb492015-09-23 12:52:23 -03002690 /* If the FB is too big, just don't use it since fbdev is not very
2691 * important and we should probably use that space with FBC or other
2692 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002693 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002694 return false;
2695
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002696 mutex_lock(&dev->struct_mutex);
2697
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002698 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2699 base_aligned,
2700 base_aligned,
2701 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002702 if (!obj) {
2703 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002704 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002705 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002706
Chris Wilson3e510a82016-08-05 10:14:23 +01002707 if (plane_config->tiling == I915_TILING_X)
2708 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002709
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002710 mode_cmd.pixel_format = fb->pixel_format;
2711 mode_cmd.width = fb->width;
2712 mode_cmd.height = fb->height;
2713 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002714 mode_cmd.modifier[0] = fb->modifier[0];
2715 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002716
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002717 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002718 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002719 DRM_DEBUG_KMS("intel fb init failed\n");
2720 goto out_unref_obj;
2721 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002722
Jesse Barnes46f297f2014-03-07 08:57:48 -08002723 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002724
Daniel Vetterf6936e22015-03-26 12:17:05 +01002725 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002726 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002727
2728out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002729 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002730 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002731 return false;
2732}
2733
Daniel Vetter5a21b662016-05-24 17:13:53 +02002734/* Update plane->state->fb to match plane->fb after driver-internal updates */
2735static void
2736update_state_fb(struct drm_plane *plane)
2737{
2738 if (plane->fb == plane->state->fb)
2739 return;
2740
2741 if (plane->state->fb)
2742 drm_framebuffer_unreference(plane->state->fb);
2743 plane->state->fb = plane->fb;
2744 if (plane->state->fb)
2745 drm_framebuffer_reference(plane->state->fb);
2746}
2747
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002748static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002749intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2750 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002751{
2752 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002753 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002754 struct drm_crtc *c;
2755 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002756 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002757 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002758 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002759 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2760 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002761 struct intel_plane_state *intel_state =
2762 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002763 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002764
Damien Lespiau2d140302015-02-05 17:22:18 +00002765 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002766 return;
2767
Daniel Vetterf6936e22015-03-26 12:17:05 +01002768 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002769 fb = &plane_config->fb->base;
2770 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002771 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002772
Damien Lespiau2d140302015-02-05 17:22:18 +00002773 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002774
2775 /*
2776 * Failed to alloc the obj, check to see if we should share
2777 * an fb with another CRTC instead
2778 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002779 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002780 i = to_intel_crtc(c);
2781
2782 if (c == &intel_crtc->base)
2783 continue;
2784
Matt Roper2ff8fde2014-07-08 07:50:07 -07002785 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002786 continue;
2787
Daniel Vetter88595ac2015-03-26 12:42:24 +01002788 fb = c->primary->fb;
2789 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002790 continue;
2791
Daniel Vetter88595ac2015-03-26 12:42:24 +01002792 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002793 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002794 drm_framebuffer_reference(fb);
2795 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002796 }
2797 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002798
Matt Roper200757f2015-12-03 11:37:36 -08002799 /*
2800 * We've failed to reconstruct the BIOS FB. Current display state
2801 * indicates that the primary plane is visible, but has a NULL FB,
2802 * which will lead to problems later if we don't fix it up. The
2803 * simplest solution is to just disable the primary plane now and
2804 * pretend the BIOS never had it enabled.
2805 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002806 to_intel_plane_state(plane_state)->base.visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002807 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002808 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002809 intel_plane->disable_plane(primary, &intel_crtc->base);
2810
Daniel Vetter88595ac2015-03-26 12:42:24 +01002811 return;
2812
2813valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002814 plane_state->src_x = 0;
2815 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002816 plane_state->src_w = fb->width << 16;
2817 plane_state->src_h = fb->height << 16;
2818
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002819 plane_state->crtc_x = 0;
2820 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002821 plane_state->crtc_w = fb->width;
2822 plane_state->crtc_h = fb->height;
2823
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002824 intel_state->base.src.x1 = plane_state->src_x;
2825 intel_state->base.src.y1 = plane_state->src_y;
2826 intel_state->base.src.x2 = plane_state->src_x + plane_state->src_w;
2827 intel_state->base.src.y2 = plane_state->src_y + plane_state->src_h;
2828 intel_state->base.dst.x1 = plane_state->crtc_x;
2829 intel_state->base.dst.y1 = plane_state->crtc_y;
2830 intel_state->base.dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2831 intel_state->base.dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
Matt Roper0a8d8a82015-12-03 11:37:38 -08002832
Daniel Vetter88595ac2015-03-26 12:42:24 +01002833 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002834 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002835 dev_priv->preserve_bios_swizzle = true;
2836
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002837 drm_framebuffer_reference(fb);
2838 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002839 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002840 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002841 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2842 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002843}
2844
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002845static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2846 unsigned int rotation)
2847{
2848 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2849
2850 switch (fb->modifier[plane]) {
2851 case DRM_FORMAT_MOD_NONE:
2852 case I915_FORMAT_MOD_X_TILED:
2853 switch (cpp) {
2854 case 8:
2855 return 4096;
2856 case 4:
2857 case 2:
2858 case 1:
2859 return 8192;
2860 default:
2861 MISSING_CASE(cpp);
2862 break;
2863 }
2864 break;
2865 case I915_FORMAT_MOD_Y_TILED:
2866 case I915_FORMAT_MOD_Yf_TILED:
2867 switch (cpp) {
2868 case 8:
2869 return 2048;
2870 case 4:
2871 return 4096;
2872 case 2:
2873 case 1:
2874 return 8192;
2875 default:
2876 MISSING_CASE(cpp);
2877 break;
2878 }
2879 break;
2880 default:
2881 MISSING_CASE(fb->modifier[plane]);
2882 }
2883
2884 return 2048;
2885}
2886
2887static int skl_check_main_surface(struct intel_plane_state *plane_state)
2888{
2889 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2890 const struct drm_framebuffer *fb = plane_state->base.fb;
2891 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002892 int x = plane_state->base.src.x1 >> 16;
2893 int y = plane_state->base.src.y1 >> 16;
2894 int w = drm_rect_width(&plane_state->base.src) >> 16;
2895 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002896 int max_width = skl_max_plane_width(fb, 0, rotation);
2897 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002898 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002899
2900 if (w > max_width || h > max_height) {
2901 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2902 w, h, max_width, max_height);
2903 return -EINVAL;
2904 }
2905
2906 intel_add_fb_offsets(&x, &y, plane_state, 0);
2907 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2908
2909 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2910
2911 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002912 * AUX surface offset is specified as the distance from the
2913 * main surface offset, and it must be non-negative. Make
2914 * sure that is what we will get.
2915 */
2916 if (offset > aux_offset)
2917 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2918 offset, aux_offset & ~(alignment - 1));
2919
2920 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002921 * When using an X-tiled surface, the plane blows up
2922 * if the x offset + width exceed the stride.
2923 *
2924 * TODO: linear and Y-tiled seem fine, Yf untested,
2925 */
2926 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2927 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2928
2929 while ((x + w) * cpp > fb->pitches[0]) {
2930 if (offset == 0) {
2931 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2932 return -EINVAL;
2933 }
2934
2935 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2936 offset, offset - alignment);
2937 }
2938 }
2939
2940 plane_state->main.offset = offset;
2941 plane_state->main.x = x;
2942 plane_state->main.y = y;
2943
2944 return 0;
2945}
2946
Ville Syrjälä8d970652016-01-28 16:30:28 +02002947static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2948{
2949 const struct drm_framebuffer *fb = plane_state->base.fb;
2950 unsigned int rotation = plane_state->base.rotation;
2951 int max_width = skl_max_plane_width(fb, 1, rotation);
2952 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002953 int x = plane_state->base.src.x1 >> 17;
2954 int y = plane_state->base.src.y1 >> 17;
2955 int w = drm_rect_width(&plane_state->base.src) >> 17;
2956 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002957 u32 offset;
2958
2959 intel_add_fb_offsets(&x, &y, plane_state, 1);
2960 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2961
2962 /* FIXME not quite sure how/if these apply to the chroma plane */
2963 if (w > max_width || h > max_height) {
2964 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2965 w, h, max_width, max_height);
2966 return -EINVAL;
2967 }
2968
2969 plane_state->aux.offset = offset;
2970 plane_state->aux.x = x;
2971 plane_state->aux.y = y;
2972
2973 return 0;
2974}
2975
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002976int skl_check_plane_surface(struct intel_plane_state *plane_state)
2977{
2978 const struct drm_framebuffer *fb = plane_state->base.fb;
2979 unsigned int rotation = plane_state->base.rotation;
2980 int ret;
2981
2982 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002983 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002984 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002985 fb->width << 16, fb->height << 16,
2986 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002987
Ville Syrjälä8d970652016-01-28 16:30:28 +02002988 /*
2989 * Handle the AUX surface first since
2990 * the main surface setup depends on it.
2991 */
2992 if (fb->pixel_format == DRM_FORMAT_NV12) {
2993 ret = skl_check_nv12_aux_surface(plane_state);
2994 if (ret)
2995 return ret;
2996 } else {
2997 plane_state->aux.offset = ~0xfff;
2998 plane_state->aux.x = 0;
2999 plane_state->aux.y = 0;
3000 }
3001
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003002 ret = skl_check_main_surface(plane_state);
3003 if (ret)
3004 return ret;
3005
3006 return 0;
3007}
3008
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003009static void i9xx_update_primary_plane(struct drm_plane *primary,
3010 const struct intel_crtc_state *crtc_state,
3011 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003012{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003013 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003014 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3016 struct drm_framebuffer *fb = plane_state->base.fb;
3017 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07003018 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003019 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003020 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003021 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003022 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003023 int x = plane_state->base.src.x1 >> 16;
3024 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003025
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003026 dspcntr = DISPPLANE_GAMMA_ENABLE;
3027
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003028 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003029
3030 if (INTEL_INFO(dev)->gen < 4) {
3031 if (intel_crtc->pipe == PIPE_B)
3032 dspcntr |= DISPPLANE_SEL_PIPE_B;
3033
3034 /* pipesrc and dspsize control the size that is scaled from,
3035 * which should always be the user's requested size.
3036 */
3037 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003038 ((crtc_state->pipe_src_h - 1) << 16) |
3039 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003040 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003041 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003042 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003043 ((crtc_state->pipe_src_h - 1) << 16) |
3044 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003045 I915_WRITE(PRIMPOS(plane), 0);
3046 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003047 }
3048
Ville Syrjälä57779d02012-10-31 17:50:14 +02003049 switch (fb->pixel_format) {
3050 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003051 dspcntr |= DISPPLANE_8BPP;
3052 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003053 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003054 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003055 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003056 case DRM_FORMAT_RGB565:
3057 dspcntr |= DISPPLANE_BGRX565;
3058 break;
3059 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003060 dspcntr |= DISPPLANE_BGRX888;
3061 break;
3062 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003063 dspcntr |= DISPPLANE_RGBX888;
3064 break;
3065 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003066 dspcntr |= DISPPLANE_BGRX101010;
3067 break;
3068 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003069 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003070 break;
3071 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003072 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003073 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003074
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003075 if (INTEL_GEN(dev_priv) >= 4 &&
3076 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003077 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003078
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003079 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003080 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3081
Ville Syrjälä29490562016-01-20 18:02:50 +02003082 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003083
Ville Syrjälä6687c902015-09-15 13:16:41 +03003084 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003085 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003086 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003087
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003088 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303089 dspcntr |= DISPPLANE_ROTATE_180;
3090
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003091 x += (crtc_state->pipe_src_w - 1);
3092 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303093 }
3094
Ville Syrjälä29490562016-01-20 18:02:50 +02003095 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003096
3097 if (INTEL_INFO(dev)->gen < 4)
3098 intel_crtc->dspaddr_offset = linear_offset;
3099
Paulo Zanoni2db33662015-09-14 15:20:03 -03003100 intel_crtc->adjusted_x = x;
3101 intel_crtc->adjusted_y = y;
3102
Sonika Jindal48404c12014-08-22 14:06:04 +05303103 I915_WRITE(reg, dspcntr);
3104
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003105 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003106 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003107 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003108 intel_fb_gtt_offset(fb, rotation) +
3109 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003110 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003111 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003112 } else
Chris Wilson058d88c2016-08-15 10:49:06 +01003113 I915_WRITE(DSPADDR(plane), i915_gem_object_ggtt_offset(obj, NULL) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003114 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003115}
3116
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003117static void i9xx_disable_primary_plane(struct drm_plane *primary,
3118 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003119{
3120 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003121 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003123 int plane = intel_crtc->plane;
3124
3125 I915_WRITE(DSPCNTR(plane), 0);
3126 if (INTEL_INFO(dev_priv)->gen >= 4)
3127 I915_WRITE(DSPSURF(plane), 0);
3128 else
3129 I915_WRITE(DSPADDR(plane), 0);
3130 POSTING_READ(DSPCNTR(plane));
3131}
3132
3133static void ironlake_update_primary_plane(struct drm_plane *primary,
3134 const struct intel_crtc_state *crtc_state,
3135 const struct intel_plane_state *plane_state)
3136{
3137 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003138 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3140 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003141 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003142 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003143 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003144 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003145 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003146 int x = plane_state->base.src.x1 >> 16;
3147 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003148
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003149 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003150 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003151
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003152 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003153 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3154
Ville Syrjälä57779d02012-10-31 17:50:14 +02003155 switch (fb->pixel_format) {
3156 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003157 dspcntr |= DISPPLANE_8BPP;
3158 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003159 case DRM_FORMAT_RGB565:
3160 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003161 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003162 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003163 dspcntr |= DISPPLANE_BGRX888;
3164 break;
3165 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003166 dspcntr |= DISPPLANE_RGBX888;
3167 break;
3168 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003169 dspcntr |= DISPPLANE_BGRX101010;
3170 break;
3171 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003172 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003173 break;
3174 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003175 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003176 }
3177
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003178 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003179 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003180
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003181 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003182 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003183
Ville Syrjälä29490562016-01-20 18:02:50 +02003184 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003185
Daniel Vetterc2c75132012-07-05 12:17:30 +02003186 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003187 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003188
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003189 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303190 dspcntr |= DISPPLANE_ROTATE_180;
3191
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003192 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003193 x += (crtc_state->pipe_src_w - 1);
3194 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303195 }
3196 }
3197
Ville Syrjälä29490562016-01-20 18:02:50 +02003198 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003199
Paulo Zanoni2db33662015-09-14 15:20:03 -03003200 intel_crtc->adjusted_x = x;
3201 intel_crtc->adjusted_y = y;
3202
Sonika Jindal48404c12014-08-22 14:06:04 +05303203 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003204
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003205 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003206 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003207 intel_fb_gtt_offset(fb, rotation) +
3208 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003209 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003210 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3211 } else {
3212 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3213 I915_WRITE(DSPLINOFF(plane), linear_offset);
3214 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003215 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003216}
3217
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003218u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3219 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003220{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003221 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3222 return 64;
3223 } else {
3224 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003225
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003226 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003227 }
3228}
3229
Ville Syrjälä6687c902015-09-15 13:16:41 +03003230u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3231 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003232{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003233 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003234 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01003235 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003236
Ville Syrjälä6687c902015-09-15 13:16:41 +03003237 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003238
Chris Wilson058d88c2016-08-15 10:49:06 +01003239 vma = i915_gem_object_to_ggtt(obj, &view);
3240 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3241 view.type))
3242 return -1;
3243
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003244 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003245}
3246
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003247static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3248{
3249 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003250 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003251
3252 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3253 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3254 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003255}
3256
Chandra Kondurua1b22782015-04-07 15:28:45 -07003257/*
3258 * This function detaches (aka. unbinds) unused scalers in hardware
3259 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003260static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003261{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003262 struct intel_crtc_scaler_state *scaler_state;
3263 int i;
3264
Chandra Kondurua1b22782015-04-07 15:28:45 -07003265 scaler_state = &intel_crtc->config->scaler_state;
3266
3267 /* loop through and disable scalers that aren't in use */
3268 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003269 if (!scaler_state->scalers[i].in_use)
3270 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003271 }
3272}
3273
Ville Syrjäläd2196772016-01-28 18:33:11 +02003274u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3275 unsigned int rotation)
3276{
3277 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3278 u32 stride = intel_fb_pitch(fb, plane, rotation);
3279
3280 /*
3281 * The stride is either expressed as a multiple of 64 bytes chunks for
3282 * linear buffers or in number of tiles for tiled buffers.
3283 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003284 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjäläd2196772016-01-28 18:33:11 +02003285 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3286
3287 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3288 } else {
3289 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3290 fb->pixel_format);
3291 }
3292
3293 return stride;
3294}
3295
Chandra Konduru6156a452015-04-27 13:48:39 -07003296u32 skl_plane_ctl_format(uint32_t pixel_format)
3297{
Chandra Konduru6156a452015-04-27 13:48:39 -07003298 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003299 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003300 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003301 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003302 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003303 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003304 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003305 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003306 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003307 /*
3308 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3309 * to be already pre-multiplied. We need to add a knob (or a different
3310 * DRM_FORMAT) for user-space to configure that.
3311 */
3312 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003313 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003314 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003315 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003316 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003317 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003318 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003319 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003320 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003321 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003322 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003323 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003324 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003325 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003326 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003327 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003328 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003329 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003330 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003331 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003332 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003333
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003334 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003335}
3336
3337u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3338{
Chandra Konduru6156a452015-04-27 13:48:39 -07003339 switch (fb_modifier) {
3340 case DRM_FORMAT_MOD_NONE:
3341 break;
3342 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003343 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003344 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003345 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003346 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003347 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003348 default:
3349 MISSING_CASE(fb_modifier);
3350 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003351
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003352 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003353}
3354
3355u32 skl_plane_ctl_rotation(unsigned int rotation)
3356{
Chandra Konduru6156a452015-04-27 13:48:39 -07003357 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003358 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003359 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303360 /*
3361 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3362 * while i915 HW rotation is clockwise, thats why this swapping.
3363 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003364 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303365 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003366 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003367 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003368 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303369 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003370 default:
3371 MISSING_CASE(rotation);
3372 }
3373
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003374 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003375}
3376
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003377static void skylake_update_primary_plane(struct drm_plane *plane,
3378 const struct intel_crtc_state *crtc_state,
3379 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003380{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003381 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003382 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3384 struct drm_framebuffer *fb = plane_state->base.fb;
Lyude62e0fb82016-08-22 12:50:08 -04003385 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003386 const struct skl_plane_wm *p_wm =
3387 &crtc_state->wm.skl.optimal.planes[0];
Damien Lespiau70d21f02013-07-03 21:06:04 +01003388 int pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003389 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003390 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003391 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003392 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003393 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003394 int src_x = plane_state->main.x;
3395 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003396 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3397 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3398 int dst_x = plane_state->base.dst.x1;
3399 int dst_y = plane_state->base.dst.y1;
3400 int dst_w = drm_rect_width(&plane_state->base.dst);
3401 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003402
3403 plane_ctl = PLANE_CTL_ENABLE |
3404 PLANE_CTL_PIPE_GAMMA_ENABLE |
3405 PLANE_CTL_PIPE_CSC_ENABLE;
3406
Chandra Konduru6156a452015-04-27 13:48:39 -07003407 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3408 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003409 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003410 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003411
Ville Syrjälä6687c902015-09-15 13:16:41 +03003412 /* Sizes are 0 based */
3413 src_w--;
3414 src_h--;
3415 dst_w--;
3416 dst_h--;
3417
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003418 intel_crtc->dspaddr_offset = surf_addr;
3419
Ville Syrjälä6687c902015-09-15 13:16:41 +03003420 intel_crtc->adjusted_x = src_x;
3421 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003422
Lyude62e0fb82016-08-22 12:50:08 -04003423 if (wm->dirty_pipes & drm_crtc_mask(&intel_crtc->base))
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003424 skl_write_plane_wm(intel_crtc, p_wm, &wm->ddb, 0);
Lyude62e0fb82016-08-22 12:50:08 -04003425
Damien Lespiau70d21f02013-07-03 21:06:04 +01003426 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003427 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
Ville Syrjäläef78ec92015-10-13 22:48:39 +03003428 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003429 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003430
3431 if (scaler_id >= 0) {
3432 uint32_t ps_ctrl = 0;
3433
3434 WARN_ON(!dst_w || !dst_h);
3435 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3436 crtc_state->scaler_state.scalers[scaler_id].mode;
3437 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3438 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3439 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3440 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3441 I915_WRITE(PLANE_POS(pipe, 0), 0);
3442 } else {
3443 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3444 }
3445
Ville Syrjälä6687c902015-09-15 13:16:41 +03003446 I915_WRITE(PLANE_SURF(pipe, 0),
3447 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003448
3449 POSTING_READ(PLANE_SURF(pipe, 0));
3450}
3451
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003452static void skylake_disable_primary_plane(struct drm_plane *primary,
3453 struct drm_crtc *crtc)
3454{
3455 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003456 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude62e0fb82016-08-22 12:50:08 -04003457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003458 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3459 const struct skl_plane_wm *p_wm = &cstate->wm.skl.optimal.planes[0];
Lyude62e0fb82016-08-22 12:50:08 -04003460 int pipe = intel_crtc->pipe;
3461
Lyudeccebc232016-08-29 12:31:27 -04003462 /*
3463 * We only populate skl_results on watermark updates, and if the
3464 * plane's visiblity isn't actually changing neither is its watermarks.
3465 */
3466 if (!crtc->primary->state->visible)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003467 skl_write_plane_wm(intel_crtc, p_wm,
3468 &dev_priv->wm.skl_results.ddb, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003469
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003470 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3471 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3472 POSTING_READ(PLANE_SURF(pipe, 0));
3473}
3474
Jesse Barnes17638cd2011-06-24 12:19:23 -07003475/* Assume fb object is pinned & idle & fenced and just update base pointers */
3476static int
3477intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3478 int x, int y, enum mode_set_atomic state)
3479{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003480 /* Support for kgdboc is disabled, this needs a major rework. */
3481 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003482
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003483 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003484}
3485
Daniel Vetter5a21b662016-05-24 17:13:53 +02003486static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3487{
3488 struct intel_crtc *crtc;
3489
Chris Wilson91c8a322016-07-05 10:40:23 +01003490 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003491 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3492}
3493
Ville Syrjälä75147472014-11-24 18:28:11 +02003494static void intel_update_primary_planes(struct drm_device *dev)
3495{
Ville Syrjälä75147472014-11-24 18:28:11 +02003496 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003497
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003498 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003499 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003500 struct intel_plane_state *plane_state =
3501 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003502
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003503 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003504 plane->update_plane(&plane->base,
3505 to_intel_crtc_state(crtc->state),
3506 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003507 }
3508}
3509
Maarten Lankhorst73974892016-08-05 23:28:27 +03003510static int
3511__intel_display_resume(struct drm_device *dev,
3512 struct drm_atomic_state *state)
3513{
3514 struct drm_crtc_state *crtc_state;
3515 struct drm_crtc *crtc;
3516 int i, ret;
3517
3518 intel_modeset_setup_hw_state(dev);
3519 i915_redisable_vga(dev);
3520
3521 if (!state)
3522 return 0;
3523
3524 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3525 /*
3526 * Force recalculation even if we restore
3527 * current state. With fast modeset this may not result
3528 * in a modeset when the state is compatible.
3529 */
3530 crtc_state->mode_changed = true;
3531 }
3532
3533 /* ignore any reset values/BIOS leftovers in the WM registers */
3534 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3535
3536 ret = drm_atomic_commit(state);
3537
3538 WARN_ON(ret == -EDEADLK);
3539 return ret;
3540}
3541
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003542static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3543{
Ville Syrjäläae981042016-08-05 23:28:30 +03003544 return intel_has_gpu_reset(dev_priv) &&
3545 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003546}
3547
Chris Wilsonc0336662016-05-06 15:40:21 +01003548void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003549{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003550 struct drm_device *dev = &dev_priv->drm;
3551 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3552 struct drm_atomic_state *state;
3553 int ret;
3554
Maarten Lankhorst73974892016-08-05 23:28:27 +03003555 /*
3556 * Need mode_config.mutex so that we don't
3557 * trample ongoing ->detect() and whatnot.
3558 */
3559 mutex_lock(&dev->mode_config.mutex);
3560 drm_modeset_acquire_init(ctx, 0);
3561 while (1) {
3562 ret = drm_modeset_lock_all_ctx(dev, ctx);
3563 if (ret != -EDEADLK)
3564 break;
3565
3566 drm_modeset_backoff(ctx);
3567 }
3568
3569 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003570 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003571 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003572 return;
3573
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003574 /*
3575 * Disabling the crtcs gracefully seems nicer. Also the
3576 * g33 docs say we should at least disable all the planes.
3577 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003578 state = drm_atomic_helper_duplicate_state(dev, ctx);
3579 if (IS_ERR(state)) {
3580 ret = PTR_ERR(state);
3581 state = NULL;
3582 DRM_ERROR("Duplicating state failed with %i\n", ret);
3583 goto err;
3584 }
3585
3586 ret = drm_atomic_helper_disable_all(dev, ctx);
3587 if (ret) {
3588 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3589 goto err;
3590 }
3591
3592 dev_priv->modeset_restore_state = state;
3593 state->acquire_ctx = ctx;
3594 return;
3595
3596err:
Chris Wilson08536952016-10-14 13:18:18 +01003597 drm_atomic_state_put(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003598}
3599
Chris Wilsonc0336662016-05-06 15:40:21 +01003600void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003601{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003602 struct drm_device *dev = &dev_priv->drm;
3603 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3604 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3605 int ret;
3606
Daniel Vetter5a21b662016-05-24 17:13:53 +02003607 /*
3608 * Flips in the rings will be nuked by the reset,
3609 * so complete all pending flips so that user space
3610 * will get its events and not get stuck.
3611 */
3612 intel_complete_page_flips(dev_priv);
3613
Maarten Lankhorst73974892016-08-05 23:28:27 +03003614 dev_priv->modeset_restore_state = NULL;
3615
Ville Syrjälä75147472014-11-24 18:28:11 +02003616 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003617 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003618 if (!state) {
3619 /*
3620 * Flips in the rings have been nuked by the reset,
3621 * so update the base address of all primary
3622 * planes to the the last fb to make sure we're
3623 * showing the correct fb after a reset.
3624 *
3625 * FIXME: Atomic will make this obsolete since we won't schedule
3626 * CS-based flips (which might get lost in gpu resets) any more.
3627 */
3628 intel_update_primary_planes(dev);
3629 } else {
3630 ret = __intel_display_resume(dev, state);
3631 if (ret)
3632 DRM_ERROR("Restoring old state failed with %i\n", ret);
3633 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003634 } else {
3635 /*
3636 * The display has been reset as well,
3637 * so need a full re-initialization.
3638 */
3639 intel_runtime_pm_disable_interrupts(dev_priv);
3640 intel_runtime_pm_enable_interrupts(dev_priv);
3641
Imre Deak51f59202016-09-14 13:04:13 +03003642 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003643 intel_modeset_init_hw(dev);
3644
3645 spin_lock_irq(&dev_priv->irq_lock);
3646 if (dev_priv->display.hpd_irq_setup)
3647 dev_priv->display.hpd_irq_setup(dev_priv);
3648 spin_unlock_irq(&dev_priv->irq_lock);
3649
3650 ret = __intel_display_resume(dev, state);
3651 if (ret)
3652 DRM_ERROR("Restoring old state failed with %i\n", ret);
3653
3654 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003655 }
3656
Chris Wilson08536952016-10-14 13:18:18 +01003657 if (state)
3658 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003659 drm_modeset_drop_locks(ctx);
3660 drm_modeset_acquire_fini(ctx);
3661 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003662}
3663
Chris Wilson8af29b02016-09-09 14:11:47 +01003664static bool abort_flip_on_reset(struct intel_crtc *crtc)
3665{
3666 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3667
3668 if (i915_reset_in_progress(error))
3669 return true;
3670
3671 if (crtc->reset_count != i915_reset_count(error))
3672 return true;
3673
3674 return false;
3675}
3676
Chris Wilson7d5e3792014-03-04 13:15:08 +00003677static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3678{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003679 struct drm_device *dev = crtc->dev;
3680 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003681 bool pending;
3682
Chris Wilson8af29b02016-09-09 14:11:47 +01003683 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003684 return false;
3685
3686 spin_lock_irq(&dev->event_lock);
3687 pending = to_intel_crtc(crtc)->flip_work != NULL;
3688 spin_unlock_irq(&dev->event_lock);
3689
3690 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003691}
3692
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003693static void intel_update_pipe_config(struct intel_crtc *crtc,
3694 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003695{
3696 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003697 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003698 struct intel_crtc_state *pipe_config =
3699 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003700
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003701 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3702 crtc->base.mode = crtc->base.state->mode;
3703
3704 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3705 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3706 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003707
3708 /*
3709 * Update pipe size and adjust fitter if needed: the reason for this is
3710 * that in compute_mode_changes we check the native mode (not the pfit
3711 * mode) to see if we can flip rather than do a full mode set. In the
3712 * fastboot case, we'll flip, but if we don't update the pipesrc and
3713 * pfit state, we'll end up with a big fb scanned out into the wrong
3714 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003715 */
3716
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003717 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003718 ((pipe_config->pipe_src_w - 1) << 16) |
3719 (pipe_config->pipe_src_h - 1));
3720
3721 /* on skylake this is done by detaching scalers */
3722 if (INTEL_INFO(dev)->gen >= 9) {
3723 skl_detach_scalers(crtc);
3724
3725 if (pipe_config->pch_pfit.enabled)
3726 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003727 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003728 if (pipe_config->pch_pfit.enabled)
3729 ironlake_pfit_enable(crtc);
3730 else if (old_crtc_state->pch_pfit.enabled)
3731 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003732 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003733}
3734
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003735static void intel_fdi_normal_train(struct drm_crtc *crtc)
3736{
3737 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003738 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3740 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003741 i915_reg_t reg;
3742 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003743
3744 /* enable normal train */
3745 reg = FDI_TX_CTL(pipe);
3746 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003747 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003748 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3749 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003750 } else {
3751 temp &= ~FDI_LINK_TRAIN_NONE;
3752 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003753 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003754 I915_WRITE(reg, temp);
3755
3756 reg = FDI_RX_CTL(pipe);
3757 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003758 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003759 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3760 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3761 } else {
3762 temp &= ~FDI_LINK_TRAIN_NONE;
3763 temp |= FDI_LINK_TRAIN_NONE;
3764 }
3765 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3766
3767 /* wait one idle pattern time */
3768 POSTING_READ(reg);
3769 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003770
3771 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003772 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003773 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3774 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003775}
3776
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003777/* The FDI link training functions for ILK/Ibexpeak. */
3778static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3779{
3780 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003781 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3783 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003784 i915_reg_t reg;
3785 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003786
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003787 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003788 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003789
Adam Jacksone1a44742010-06-25 15:32:14 -04003790 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3791 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003792 reg = FDI_RX_IMR(pipe);
3793 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003794 temp &= ~FDI_RX_SYMBOL_LOCK;
3795 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003796 I915_WRITE(reg, temp);
3797 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003798 udelay(150);
3799
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003800 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003801 reg = FDI_TX_CTL(pipe);
3802 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003803 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003804 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003805 temp &= ~FDI_LINK_TRAIN_NONE;
3806 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003807 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003808
Chris Wilson5eddb702010-09-11 13:48:45 +01003809 reg = FDI_RX_CTL(pipe);
3810 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003811 temp &= ~FDI_LINK_TRAIN_NONE;
3812 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003813 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3814
3815 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003816 udelay(150);
3817
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003818 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003819 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3820 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3821 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003822
Chris Wilson5eddb702010-09-11 13:48:45 +01003823 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003824 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003825 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003826 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3827
3828 if ((temp & FDI_RX_BIT_LOCK)) {
3829 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003831 break;
3832 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003833 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003834 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003835 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003836
3837 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003838 reg = FDI_TX_CTL(pipe);
3839 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003840 temp &= ~FDI_LINK_TRAIN_NONE;
3841 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003842 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003843
Chris Wilson5eddb702010-09-11 13:48:45 +01003844 reg = FDI_RX_CTL(pipe);
3845 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003846 temp &= ~FDI_LINK_TRAIN_NONE;
3847 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003848 I915_WRITE(reg, temp);
3849
3850 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003851 udelay(150);
3852
Chris Wilson5eddb702010-09-11 13:48:45 +01003853 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003854 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003855 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003856 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3857
3858 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003859 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003860 DRM_DEBUG_KMS("FDI train 2 done.\n");
3861 break;
3862 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003863 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003864 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003865 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003866
3867 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003868
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003869}
3870
Akshay Joshi0206e352011-08-16 15:34:10 -04003871static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003872 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3873 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3874 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3875 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3876};
3877
3878/* The FDI link training functions for SNB/Cougarpoint. */
3879static void gen6_fdi_link_train(struct drm_crtc *crtc)
3880{
3881 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003882 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3884 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003885 i915_reg_t reg;
3886 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003887
Adam Jacksone1a44742010-06-25 15:32:14 -04003888 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3889 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003890 reg = FDI_RX_IMR(pipe);
3891 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003892 temp &= ~FDI_RX_SYMBOL_LOCK;
3893 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003894 I915_WRITE(reg, temp);
3895
3896 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003897 udelay(150);
3898
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003899 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003900 reg = FDI_TX_CTL(pipe);
3901 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003902 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003903 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003904 temp &= ~FDI_LINK_TRAIN_NONE;
3905 temp |= FDI_LINK_TRAIN_PATTERN_1;
3906 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3907 /* SNB-B */
3908 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003909 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003910
Daniel Vetterd74cf322012-10-26 10:58:13 +02003911 I915_WRITE(FDI_RX_MISC(pipe),
3912 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3913
Chris Wilson5eddb702010-09-11 13:48:45 +01003914 reg = FDI_RX_CTL(pipe);
3915 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003916 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003917 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3918 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3919 } else {
3920 temp &= ~FDI_LINK_TRAIN_NONE;
3921 temp |= FDI_LINK_TRAIN_PATTERN_1;
3922 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003923 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3924
3925 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003926 udelay(150);
3927
Akshay Joshi0206e352011-08-16 15:34:10 -04003928 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003929 reg = FDI_TX_CTL(pipe);
3930 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003931 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3932 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003933 I915_WRITE(reg, temp);
3934
3935 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003936 udelay(500);
3937
Sean Paulfa37d392012-03-02 12:53:39 -05003938 for (retry = 0; retry < 5; retry++) {
3939 reg = FDI_RX_IIR(pipe);
3940 temp = I915_READ(reg);
3941 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3942 if (temp & FDI_RX_BIT_LOCK) {
3943 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3944 DRM_DEBUG_KMS("FDI train 1 done.\n");
3945 break;
3946 }
3947 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003948 }
Sean Paulfa37d392012-03-02 12:53:39 -05003949 if (retry < 5)
3950 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003951 }
3952 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003953 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003954
3955 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003956 reg = FDI_TX_CTL(pipe);
3957 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003958 temp &= ~FDI_LINK_TRAIN_NONE;
3959 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003960 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003961 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3962 /* SNB-B */
3963 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3964 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003965 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003966
Chris Wilson5eddb702010-09-11 13:48:45 +01003967 reg = FDI_RX_CTL(pipe);
3968 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003969 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003970 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3971 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3972 } else {
3973 temp &= ~FDI_LINK_TRAIN_NONE;
3974 temp |= FDI_LINK_TRAIN_PATTERN_2;
3975 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003976 I915_WRITE(reg, temp);
3977
3978 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003979 udelay(150);
3980
Akshay Joshi0206e352011-08-16 15:34:10 -04003981 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003982 reg = FDI_TX_CTL(pipe);
3983 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003984 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3985 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003986 I915_WRITE(reg, temp);
3987
3988 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003989 udelay(500);
3990
Sean Paulfa37d392012-03-02 12:53:39 -05003991 for (retry = 0; retry < 5; retry++) {
3992 reg = FDI_RX_IIR(pipe);
3993 temp = I915_READ(reg);
3994 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3995 if (temp & FDI_RX_SYMBOL_LOCK) {
3996 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3997 DRM_DEBUG_KMS("FDI train 2 done.\n");
3998 break;
3999 }
4000 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004001 }
Sean Paulfa37d392012-03-02 12:53:39 -05004002 if (retry < 5)
4003 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004004 }
4005 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004006 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004007
4008 DRM_DEBUG_KMS("FDI train done.\n");
4009}
4010
Jesse Barnes357555c2011-04-28 15:09:55 -07004011/* Manual link training for Ivy Bridge A0 parts */
4012static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
4013{
4014 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004015 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07004016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4017 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004018 i915_reg_t reg;
4019 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004020
4021 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4022 for train result */
4023 reg = FDI_RX_IMR(pipe);
4024 temp = I915_READ(reg);
4025 temp &= ~FDI_RX_SYMBOL_LOCK;
4026 temp &= ~FDI_RX_BIT_LOCK;
4027 I915_WRITE(reg, temp);
4028
4029 POSTING_READ(reg);
4030 udelay(150);
4031
Daniel Vetter01a415f2012-10-27 15:58:40 +02004032 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4033 I915_READ(FDI_RX_IIR(pipe)));
4034
Jesse Barnes139ccd32013-08-19 11:04:55 -07004035 /* Try each vswing and preemphasis setting twice before moving on */
4036 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4037 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004038 reg = FDI_TX_CTL(pipe);
4039 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004040 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4041 temp &= ~FDI_TX_ENABLE;
4042 I915_WRITE(reg, temp);
4043
4044 reg = FDI_RX_CTL(pipe);
4045 temp = I915_READ(reg);
4046 temp &= ~FDI_LINK_TRAIN_AUTO;
4047 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4048 temp &= ~FDI_RX_ENABLE;
4049 I915_WRITE(reg, temp);
4050
4051 /* enable CPU FDI TX and PCH FDI RX */
4052 reg = FDI_TX_CTL(pipe);
4053 temp = I915_READ(reg);
4054 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004055 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004056 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004057 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004058 temp |= snb_b_fdi_train_param[j/2];
4059 temp |= FDI_COMPOSITE_SYNC;
4060 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4061
4062 I915_WRITE(FDI_RX_MISC(pipe),
4063 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4064
4065 reg = FDI_RX_CTL(pipe);
4066 temp = I915_READ(reg);
4067 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4068 temp |= FDI_COMPOSITE_SYNC;
4069 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4070
4071 POSTING_READ(reg);
4072 udelay(1); /* should be 0.5us */
4073
4074 for (i = 0; i < 4; i++) {
4075 reg = FDI_RX_IIR(pipe);
4076 temp = I915_READ(reg);
4077 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4078
4079 if (temp & FDI_RX_BIT_LOCK ||
4080 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4081 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4082 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4083 i);
4084 break;
4085 }
4086 udelay(1); /* should be 0.5us */
4087 }
4088 if (i == 4) {
4089 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4090 continue;
4091 }
4092
4093 /* Train 2 */
4094 reg = FDI_TX_CTL(pipe);
4095 temp = I915_READ(reg);
4096 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4097 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4098 I915_WRITE(reg, temp);
4099
4100 reg = FDI_RX_CTL(pipe);
4101 temp = I915_READ(reg);
4102 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4103 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004104 I915_WRITE(reg, temp);
4105
4106 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004107 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004108
Jesse Barnes139ccd32013-08-19 11:04:55 -07004109 for (i = 0; i < 4; i++) {
4110 reg = FDI_RX_IIR(pipe);
4111 temp = I915_READ(reg);
4112 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004113
Jesse Barnes139ccd32013-08-19 11:04:55 -07004114 if (temp & FDI_RX_SYMBOL_LOCK ||
4115 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4116 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4117 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4118 i);
4119 goto train_done;
4120 }
4121 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004122 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004123 if (i == 4)
4124 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004125 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004126
Jesse Barnes139ccd32013-08-19 11:04:55 -07004127train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004128 DRM_DEBUG_KMS("FDI train done.\n");
4129}
4130
Daniel Vetter88cefb62012-08-12 19:27:14 +02004131static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004132{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004133 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004134 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004135 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004136 i915_reg_t reg;
4137 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004138
Jesse Barnes0e23b992010-09-10 11:10:00 -07004139 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004140 reg = FDI_RX_CTL(pipe);
4141 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004142 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004143 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004144 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4146
4147 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004148 udelay(200);
4149
4150 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004151 temp = I915_READ(reg);
4152 I915_WRITE(reg, temp | FDI_PCDCLK);
4153
4154 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004155 udelay(200);
4156
Paulo Zanoni20749732012-11-23 15:30:38 -02004157 /* Enable CPU FDI TX PLL, always on for Ironlake */
4158 reg = FDI_TX_CTL(pipe);
4159 temp = I915_READ(reg);
4160 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4161 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004162
Paulo Zanoni20749732012-11-23 15:30:38 -02004163 POSTING_READ(reg);
4164 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004165 }
4166}
4167
Daniel Vetter88cefb62012-08-12 19:27:14 +02004168static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4169{
4170 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004171 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004172 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004173 i915_reg_t reg;
4174 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004175
4176 /* Switch from PCDclk to Rawclk */
4177 reg = FDI_RX_CTL(pipe);
4178 temp = I915_READ(reg);
4179 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4180
4181 /* Disable CPU FDI TX PLL */
4182 reg = FDI_TX_CTL(pipe);
4183 temp = I915_READ(reg);
4184 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4185
4186 POSTING_READ(reg);
4187 udelay(100);
4188
4189 reg = FDI_RX_CTL(pipe);
4190 temp = I915_READ(reg);
4191 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4192
4193 /* Wait for the clocks to turn off. */
4194 POSTING_READ(reg);
4195 udelay(100);
4196}
4197
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004198static void ironlake_fdi_disable(struct drm_crtc *crtc)
4199{
4200 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004201 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4203 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004204 i915_reg_t reg;
4205 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004206
4207 /* disable CPU FDI tx and PCH FDI rx */
4208 reg = FDI_TX_CTL(pipe);
4209 temp = I915_READ(reg);
4210 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4211 POSTING_READ(reg);
4212
4213 reg = FDI_RX_CTL(pipe);
4214 temp = I915_READ(reg);
4215 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004216 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004217 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4218
4219 POSTING_READ(reg);
4220 udelay(100);
4221
4222 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004223 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004224 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004225
4226 /* still set train pattern 1 */
4227 reg = FDI_TX_CTL(pipe);
4228 temp = I915_READ(reg);
4229 temp &= ~FDI_LINK_TRAIN_NONE;
4230 temp |= FDI_LINK_TRAIN_PATTERN_1;
4231 I915_WRITE(reg, temp);
4232
4233 reg = FDI_RX_CTL(pipe);
4234 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004235 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004236 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4237 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4238 } else {
4239 temp &= ~FDI_LINK_TRAIN_NONE;
4240 temp |= FDI_LINK_TRAIN_PATTERN_1;
4241 }
4242 /* BPC in FDI rx is consistent with that in PIPECONF */
4243 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004244 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004245 I915_WRITE(reg, temp);
4246
4247 POSTING_READ(reg);
4248 udelay(100);
4249}
4250
Chris Wilson5dce5b932014-01-20 10:17:36 +00004251bool intel_has_pending_fb_unpin(struct drm_device *dev)
4252{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004253 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004254 struct intel_crtc *crtc;
4255
4256 /* Note that we don't need to be called with mode_config.lock here
4257 * as our list of CRTC objects is static for the lifetime of the
4258 * device and so cannot disappear as we iterate. Similarly, we can
4259 * happily treat the predicates as racy, atomic checks as userspace
4260 * cannot claim and pin a new fb without at least acquring the
4261 * struct_mutex and so serialising with us.
4262 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004263 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004264 if (atomic_read(&crtc->unpin_work_count) == 0)
4265 continue;
4266
Daniel Vetter5a21b662016-05-24 17:13:53 +02004267 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004268 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004269
4270 return true;
4271 }
4272
4273 return false;
4274}
4275
Daniel Vetter5a21b662016-05-24 17:13:53 +02004276static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004277{
4278 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004279 struct intel_flip_work *work = intel_crtc->flip_work;
4280
4281 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004282
4283 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004284 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004285
4286 drm_crtc_vblank_put(&intel_crtc->base);
4287
Daniel Vetter5a21b662016-05-24 17:13:53 +02004288 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004289 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004290
4291 trace_i915_flip_complete(intel_crtc->plane,
4292 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004293}
4294
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004295static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004296{
Chris Wilson0f911282012-04-17 10:05:38 +01004297 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004298 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004299 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004300
Daniel Vetter2c10d572012-12-20 21:24:07 +01004301 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004302
4303 ret = wait_event_interruptible_timeout(
4304 dev_priv->pending_flip_queue,
4305 !intel_crtc_has_pending_flip(crtc),
4306 60*HZ);
4307
4308 if (ret < 0)
4309 return ret;
4310
Daniel Vetter5a21b662016-05-24 17:13:53 +02004311 if (ret == 0) {
4312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4313 struct intel_flip_work *work;
4314
4315 spin_lock_irq(&dev->event_lock);
4316 work = intel_crtc->flip_work;
4317 if (work && !is_mmio_work(work)) {
4318 WARN_ONCE(1, "Removing stuck page flip\n");
4319 page_flip_completed(intel_crtc);
4320 }
4321 spin_unlock_irq(&dev->event_lock);
4322 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004323
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004324 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004325}
4326
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004327void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004328{
4329 u32 temp;
4330
4331 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4332
4333 mutex_lock(&dev_priv->sb_lock);
4334
4335 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4336 temp |= SBI_SSCCTL_DISABLE;
4337 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4338
4339 mutex_unlock(&dev_priv->sb_lock);
4340}
4341
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004342/* Program iCLKIP clock to the desired frequency */
4343static void lpt_program_iclkip(struct drm_crtc *crtc)
4344{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004345 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004346 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004347 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4348 u32 temp;
4349
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004350 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004351
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004352 /* The iCLK virtual clock root frequency is in MHz,
4353 * but the adjusted_mode->crtc_clock in in KHz. To get the
4354 * divisors, it is necessary to divide one by another, so we
4355 * convert the virtual clock precision to KHz here for higher
4356 * precision.
4357 */
4358 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004359 u32 iclk_virtual_root_freq = 172800 * 1000;
4360 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004361 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004362
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004363 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4364 clock << auxdiv);
4365 divsel = (desired_divisor / iclk_pi_range) - 2;
4366 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004367
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004368 /*
4369 * Near 20MHz is a corner case which is
4370 * out of range for the 7-bit divisor
4371 */
4372 if (divsel <= 0x7f)
4373 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004374 }
4375
4376 /* This should not happen with any sane values */
4377 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4378 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4379 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4380 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4381
4382 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004383 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004384 auxdiv,
4385 divsel,
4386 phasedir,
4387 phaseinc);
4388
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004389 mutex_lock(&dev_priv->sb_lock);
4390
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004391 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004392 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004393 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4394 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4395 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4396 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4397 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4398 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004399 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004400
4401 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004402 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004403 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4404 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004405 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004406
4407 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004408 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004409 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004410 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004411
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004412 mutex_unlock(&dev_priv->sb_lock);
4413
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004414 /* Wait for initialization time */
4415 udelay(24);
4416
4417 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4418}
4419
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004420int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4421{
4422 u32 divsel, phaseinc, auxdiv;
4423 u32 iclk_virtual_root_freq = 172800 * 1000;
4424 u32 iclk_pi_range = 64;
4425 u32 desired_divisor;
4426 u32 temp;
4427
4428 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4429 return 0;
4430
4431 mutex_lock(&dev_priv->sb_lock);
4432
4433 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4434 if (temp & SBI_SSCCTL_DISABLE) {
4435 mutex_unlock(&dev_priv->sb_lock);
4436 return 0;
4437 }
4438
4439 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4440 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4441 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4442 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4443 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4444
4445 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4446 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4447 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4448
4449 mutex_unlock(&dev_priv->sb_lock);
4450
4451 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4452
4453 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4454 desired_divisor << auxdiv);
4455}
4456
Daniel Vetter275f01b22013-05-03 11:49:47 +02004457static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4458 enum pipe pch_transcoder)
4459{
4460 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004461 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004462 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004463
4464 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4465 I915_READ(HTOTAL(cpu_transcoder)));
4466 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4467 I915_READ(HBLANK(cpu_transcoder)));
4468 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4469 I915_READ(HSYNC(cpu_transcoder)));
4470
4471 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4472 I915_READ(VTOTAL(cpu_transcoder)));
4473 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4474 I915_READ(VBLANK(cpu_transcoder)));
4475 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4476 I915_READ(VSYNC(cpu_transcoder)));
4477 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4478 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4479}
4480
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004481static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004482{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004483 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004484 uint32_t temp;
4485
4486 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004487 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004488 return;
4489
4490 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4491 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4492
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004493 temp &= ~FDI_BC_BIFURCATION_SELECT;
4494 if (enable)
4495 temp |= FDI_BC_BIFURCATION_SELECT;
4496
4497 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004498 I915_WRITE(SOUTH_CHICKEN1, temp);
4499 POSTING_READ(SOUTH_CHICKEN1);
4500}
4501
4502static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4503{
4504 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004505
4506 switch (intel_crtc->pipe) {
4507 case PIPE_A:
4508 break;
4509 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004510 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004511 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004512 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004513 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004514
4515 break;
4516 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004517 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004518
4519 break;
4520 default:
4521 BUG();
4522 }
4523}
4524
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004525/* Return which DP Port should be selected for Transcoder DP control */
4526static enum port
4527intel_trans_dp_port_sel(struct drm_crtc *crtc)
4528{
4529 struct drm_device *dev = crtc->dev;
4530 struct intel_encoder *encoder;
4531
4532 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004533 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004534 encoder->type == INTEL_OUTPUT_EDP)
4535 return enc_to_dig_port(&encoder->base)->port;
4536 }
4537
4538 return -1;
4539}
4540
Jesse Barnesf67a5592011-01-05 10:31:48 -08004541/*
4542 * Enable PCH resources required for PCH ports:
4543 * - PCH PLLs
4544 * - FDI training & RX/TX
4545 * - update transcoder timings
4546 * - DP transcoding bits
4547 * - transcoder
4548 */
4549static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004550{
4551 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004552 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4554 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004555 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004556
Daniel Vetterab9412b2013-05-03 11:49:46 +02004557 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004558
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004559 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004560 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4561
Daniel Vettercd986ab2012-10-26 10:58:12 +02004562 /* Write the TU size bits before fdi link training, so that error
4563 * detection works. */
4564 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4565 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4566
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004567 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004568 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004569
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004570 /* We need to program the right clock selection before writing the pixel
4571 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004572 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004573 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004574
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004575 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004576 temp |= TRANS_DPLL_ENABLE(pipe);
4577 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004578 if (intel_crtc->config->shared_dpll ==
4579 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004580 temp |= sel;
4581 else
4582 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004583 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004584 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004585
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004586 /* XXX: pch pll's can be enabled any time before we enable the PCH
4587 * transcoder, and we actually should do this to not upset any PCH
4588 * transcoder that already use the clock when we share it.
4589 *
4590 * Note that enable_shared_dpll tries to do the right thing, but
4591 * get_shared_dpll unconditionally resets the pll - we need that to have
4592 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004593 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004594
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004595 /* set transcoder timing, panel must allow it */
4596 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004597 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004598
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004599 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004600
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004601 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004602 if (HAS_PCH_CPT(dev_priv) &&
4603 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004604 const struct drm_display_mode *adjusted_mode =
4605 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004606 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004607 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004608 temp = I915_READ(reg);
4609 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004610 TRANS_DP_SYNC_MASK |
4611 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004612 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004613 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004614
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004615 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004616 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004617 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004618 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004619
4620 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004621 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004622 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004623 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004624 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004625 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004626 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004627 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004628 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004629 break;
4630 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004631 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004632 }
4633
Chris Wilson5eddb702010-09-11 13:48:45 +01004634 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004635 }
4636
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004637 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004638}
4639
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004640static void lpt_pch_enable(struct drm_crtc *crtc)
4641{
4642 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004643 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004645 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004646
Daniel Vetterab9412b2013-05-03 11:49:46 +02004647 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004648
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004649 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004650
Paulo Zanoni0540e482012-10-31 18:12:40 -02004651 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004652 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004653
Paulo Zanoni937bb612012-10-31 18:12:47 -02004654 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004655}
4656
Daniel Vettera1520312013-05-03 11:49:50 +02004657static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004658{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004659 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004660 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004661 u32 temp;
4662
4663 temp = I915_READ(dslreg);
4664 udelay(500);
4665 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004666 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004667 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004668 }
4669}
4670
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004671static int
4672skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4673 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4674 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004675{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004676 struct intel_crtc_scaler_state *scaler_state =
4677 &crtc_state->scaler_state;
4678 struct intel_crtc *intel_crtc =
4679 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004680 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004681
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004682 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004683 (src_h != dst_w || src_w != dst_h):
4684 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004685
4686 /*
4687 * if plane is being disabled or scaler is no more required or force detach
4688 * - free scaler binded to this plane/crtc
4689 * - in order to do this, update crtc->scaler_usage
4690 *
4691 * Here scaler state in crtc_state is set free so that
4692 * scaler can be assigned to other user. Actual register
4693 * update to free the scaler is done in plane/panel-fit programming.
4694 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4695 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004696 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004697 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004698 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004699 scaler_state->scalers[*scaler_id].in_use = 0;
4700
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004701 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4702 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4703 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004704 scaler_state->scaler_users);
4705 *scaler_id = -1;
4706 }
4707 return 0;
4708 }
4709
4710 /* range checks */
4711 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4712 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4713
4714 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4715 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004716 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004717 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004718 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004719 return -EINVAL;
4720 }
4721
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004722 /* mark this plane as a scaler user in crtc_state */
4723 scaler_state->scaler_users |= (1 << scaler_user);
4724 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4725 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4726 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4727 scaler_state->scaler_users);
4728
4729 return 0;
4730}
4731
4732/**
4733 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4734 *
4735 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004736 *
4737 * Return
4738 * 0 - scaler_usage updated successfully
4739 * error - requested scaling cannot be supported or other error condition
4740 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004741int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004742{
4743 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004744 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004745
Ville Syrjälä78108b72016-05-27 20:59:19 +03004746 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4747 intel_crtc->base.base.id, intel_crtc->base.name,
4748 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004749
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004750 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004751 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004752 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004753 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004754}
4755
4756/**
4757 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4758 *
4759 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004760 * @plane_state: atomic plane state to update
4761 *
4762 * Return
4763 * 0 - scaler_usage updated successfully
4764 * error - requested scaling cannot be supported or other error condition
4765 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004766static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4767 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004768{
4769
4770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004771 struct intel_plane *intel_plane =
4772 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004773 struct drm_framebuffer *fb = plane_state->base.fb;
4774 int ret;
4775
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004776 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004777
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004778 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4779 intel_plane->base.base.id, intel_plane->base.name,
4780 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004781
4782 ret = skl_update_scaler(crtc_state, force_detach,
4783 drm_plane_index(&intel_plane->base),
4784 &plane_state->scaler_id,
4785 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004786 drm_rect_width(&plane_state->base.src) >> 16,
4787 drm_rect_height(&plane_state->base.src) >> 16,
4788 drm_rect_width(&plane_state->base.dst),
4789 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004790
4791 if (ret || plane_state->scaler_id < 0)
4792 return ret;
4793
Chandra Kondurua1b22782015-04-07 15:28:45 -07004794 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004795 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004796 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4797 intel_plane->base.base.id,
4798 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004799 return -EINVAL;
4800 }
4801
4802 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004803 switch (fb->pixel_format) {
4804 case DRM_FORMAT_RGB565:
4805 case DRM_FORMAT_XBGR8888:
4806 case DRM_FORMAT_XRGB8888:
4807 case DRM_FORMAT_ABGR8888:
4808 case DRM_FORMAT_ARGB8888:
4809 case DRM_FORMAT_XRGB2101010:
4810 case DRM_FORMAT_XBGR2101010:
4811 case DRM_FORMAT_YUYV:
4812 case DRM_FORMAT_YVYU:
4813 case DRM_FORMAT_UYVY:
4814 case DRM_FORMAT_VYUY:
4815 break;
4816 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004817 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4818 intel_plane->base.base.id, intel_plane->base.name,
4819 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004820 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004821 }
4822
Chandra Kondurua1b22782015-04-07 15:28:45 -07004823 return 0;
4824}
4825
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004826static void skylake_scaler_disable(struct intel_crtc *crtc)
4827{
4828 int i;
4829
4830 for (i = 0; i < crtc->num_scalers; i++)
4831 skl_detach_scaler(crtc, i);
4832}
4833
4834static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004835{
4836 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004837 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004838 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004839 struct intel_crtc_scaler_state *scaler_state =
4840 &crtc->config->scaler_state;
4841
4842 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4843
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004844 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004845 int id;
4846
4847 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4848 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4849 return;
4850 }
4851
4852 id = scaler_state->scaler_id;
4853 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4854 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4855 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4856 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4857
4858 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004859 }
4860}
4861
Jesse Barnesb074cec2013-04-25 12:55:02 -07004862static void ironlake_pfit_enable(struct intel_crtc *crtc)
4863{
4864 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004865 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004866 int pipe = crtc->pipe;
4867
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004868 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004869 /* Force use of hard-coded filter coefficients
4870 * as some pre-programmed values are broken,
4871 * e.g. x201.
4872 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004873 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004874 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4875 PF_PIPE_SEL_IVB(pipe));
4876 else
4877 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004878 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4879 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004880 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004881}
4882
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004883void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004884{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004885 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004886 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004887
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004888 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004889 return;
4890
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004891 /*
4892 * We can only enable IPS after we enable a plane and wait for a vblank
4893 * This function is called from post_plane_update, which is run after
4894 * a vblank wait.
4895 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004896
Paulo Zanonid77e4532013-09-24 13:52:55 -03004897 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004898 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004899 mutex_lock(&dev_priv->rps.hw_lock);
4900 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4901 mutex_unlock(&dev_priv->rps.hw_lock);
4902 /* Quoting Art Runyan: "its not safe to expect any particular
4903 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004904 * mailbox." Moreover, the mailbox may return a bogus state,
4905 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004906 */
4907 } else {
4908 I915_WRITE(IPS_CTL, IPS_ENABLE);
4909 /* The bit only becomes 1 in the next vblank, so this wait here
4910 * is essentially intel_wait_for_vblank. If we don't have this
4911 * and don't wait for vblanks until the end of crtc_enable, then
4912 * the HW state readout code will complain that the expected
4913 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004914 if (intel_wait_for_register(dev_priv,
4915 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4916 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004917 DRM_ERROR("Timed out waiting for IPS enable\n");
4918 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004919}
4920
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004921void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004922{
4923 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004924 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004925
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004926 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004927 return;
4928
4929 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004930 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004931 mutex_lock(&dev_priv->rps.hw_lock);
4932 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4933 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004934 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004935 if (intel_wait_for_register(dev_priv,
4936 IPS_CTL, IPS_ENABLE, 0,
4937 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004938 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004939 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004940 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004941 POSTING_READ(IPS_CTL);
4942 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004943
4944 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004945 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004946}
4947
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004948static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004949{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004950 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004951 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004952 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004953
4954 mutex_lock(&dev->struct_mutex);
4955 dev_priv->mm.interruptible = false;
4956 (void) intel_overlay_switch_off(intel_crtc->overlay);
4957 dev_priv->mm.interruptible = true;
4958 mutex_unlock(&dev->struct_mutex);
4959 }
4960
4961 /* Let userspace switch the overlay on again. In most cases userspace
4962 * has to recompute where to put it anyway.
4963 */
4964}
4965
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004966/**
4967 * intel_post_enable_primary - Perform operations after enabling primary plane
4968 * @crtc: the CRTC whose primary plane was just enabled
4969 *
4970 * Performs potentially sleeping operations that must be done after the primary
4971 * plane is enabled, such as updating FBC and IPS. Note that this may be
4972 * called due to an explicit primary plane update, or due to an implicit
4973 * re-enable that is caused when a sprite plane is updated to no longer
4974 * completely hide the primary plane.
4975 */
4976static void
4977intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004978{
4979 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004980 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4982 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004983
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004984 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004985 * FIXME IPS should be fine as long as one plane is
4986 * enabled, but in practice it seems to have problems
4987 * when going from primary only to sprite only and vice
4988 * versa.
4989 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004990 hsw_enable_ips(intel_crtc);
4991
Daniel Vetterf99d7062014-06-19 16:01:59 +02004992 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004993 * Gen2 reports pipe underruns whenever all planes are disabled.
4994 * So don't enable underrun reporting before at least some planes
4995 * are enabled.
4996 * FIXME: Need to fix the logic to work when we turn off all planes
4997 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004998 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004999 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005000 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5001
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005002 /* Underruns don't always raise interrupts, so check manually. */
5003 intel_check_cpu_fifo_underruns(dev_priv);
5004 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005005}
5006
Ville Syrjälä2622a082016-03-09 19:07:26 +02005007/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005008static void
5009intel_pre_disable_primary(struct drm_crtc *crtc)
5010{
5011 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005012 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5014 int pipe = intel_crtc->pipe;
5015
5016 /*
5017 * Gen2 reports pipe underruns whenever all planes are disabled.
5018 * So diasble underrun reporting before all the planes get disabled.
5019 * FIXME: Need to fix the logic to work when we turn off all planes
5020 * but leave the pipe running.
5021 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005022 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005023 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5024
5025 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02005026 * FIXME IPS should be fine as long as one plane is
5027 * enabled, but in practice it seems to have problems
5028 * when going from primary only to sprite only and vice
5029 * versa.
5030 */
5031 hsw_disable_ips(intel_crtc);
5032}
5033
5034/* FIXME get rid of this and use pre_plane_update */
5035static void
5036intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5037{
5038 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005039 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5041 int pipe = intel_crtc->pipe;
5042
5043 intel_pre_disable_primary(crtc);
5044
5045 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005046 * Vblank time updates from the shadow to live plane control register
5047 * are blocked if the memory self-refresh mode is active at that
5048 * moment. So to make sure the plane gets truly disabled, disable
5049 * first the self-refresh mode. The self-refresh enable bit in turn
5050 * will be checked/applied by the HW only at the next frame start
5051 * event which is after the vblank start event, so we need to have a
5052 * wait-for-vblank between disabling the plane and the pipe.
5053 */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005054 if (HAS_GMCH_DISPLAY(dev_priv)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005055 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005056 dev_priv->wm.vlv.cxsr = false;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005057 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005058 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005059}
5060
Daniel Vetter5a21b662016-05-24 17:13:53 +02005061static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5062{
5063 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5064 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5065 struct intel_crtc_state *pipe_config =
5066 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005067 struct drm_plane *primary = crtc->base.primary;
5068 struct drm_plane_state *old_pri_state =
5069 drm_atomic_get_existing_plane_state(old_state, primary);
5070
Chris Wilson5748b6a2016-08-04 16:32:38 +01005071 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005072
5073 crtc->wm.cxsr_allowed = true;
5074
5075 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005076 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005077
5078 if (old_pri_state) {
5079 struct intel_plane_state *primary_state =
5080 to_intel_plane_state(primary->state);
5081 struct intel_plane_state *old_primary_state =
5082 to_intel_plane_state(old_pri_state);
5083
5084 intel_fbc_post_update(crtc);
5085
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005086 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005087 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005088 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005089 intel_post_enable_primary(&crtc->base);
5090 }
5091}
5092
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005093static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005094{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005095 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005096 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005097 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005098 struct intel_crtc_state *pipe_config =
5099 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005100 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5101 struct drm_plane *primary = crtc->base.primary;
5102 struct drm_plane_state *old_pri_state =
5103 drm_atomic_get_existing_plane_state(old_state, primary);
5104 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005105
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005106 if (old_pri_state) {
5107 struct intel_plane_state *primary_state =
5108 to_intel_plane_state(primary->state);
5109 struct intel_plane_state *old_primary_state =
5110 to_intel_plane_state(old_pri_state);
5111
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005112 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005113
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005114 if (old_primary_state->base.visible &&
5115 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005116 intel_pre_disable_primary(&crtc->base);
5117 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005118
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005119 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005120 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005121
Ville Syrjälä2622a082016-03-09 19:07:26 +02005122 /*
5123 * Vblank time updates from the shadow to live plane control register
5124 * are blocked if the memory self-refresh mode is active at that
5125 * moment. So to make sure the plane gets truly disabled, disable
5126 * first the self-refresh mode. The self-refresh enable bit in turn
5127 * will be checked/applied by the HW only at the next frame start
5128 * event which is after the vblank start event, so we need to have a
5129 * wait-for-vblank between disabling the plane and the pipe.
5130 */
5131 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005132 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005133 dev_priv->wm.vlv.cxsr = false;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005134 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005135 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005136 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005137
Matt Ropered4a6a72016-02-23 17:20:13 -08005138 /*
5139 * IVB workaround: must disable low power watermarks for at least
5140 * one frame before enabling scaling. LP watermarks can be re-enabled
5141 * when scaling is disabled.
5142 *
5143 * WaCxSRDisabledForSpriteScaling:ivb
5144 */
5145 if (pipe_config->disable_lp_wm) {
5146 ilk_disable_lp_wm(dev);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005147 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005148 }
5149
5150 /*
5151 * If we're doing a modeset, we're done. No need to do any pre-vblank
5152 * watermark programming here.
5153 */
5154 if (needs_modeset(&pipe_config->base))
5155 return;
5156
5157 /*
5158 * For platforms that support atomic watermarks, program the
5159 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5160 * will be the intermediate values that are safe for both pre- and
5161 * post- vblank; when vblank happens, the 'active' values will be set
5162 * to the final 'target' values and we'll do this again to get the
5163 * optimal watermarks. For gen9+ platforms, the values we program here
5164 * will be the final target values which will get automatically latched
5165 * at vblank time; no further programming will be necessary.
5166 *
5167 * If a platform hasn't been transitioned to atomic watermarks yet,
5168 * we'll continue to update watermarks the old way, if flags tell
5169 * us to.
5170 */
5171 if (dev_priv->display.initial_watermarks != NULL)
5172 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005173 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005174 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005175}
5176
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005177static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005178{
5179 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005181 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005182 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005183
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005184 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005185
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005186 drm_for_each_plane_mask(p, dev, plane_mask)
5187 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005188
Daniel Vetterf99d7062014-06-19 16:01:59 +02005189 /*
5190 * FIXME: Once we grow proper nuclear flip support out of this we need
5191 * to compute the mask of flip planes precisely. For the time being
5192 * consider this a flip to a NULL plane.
5193 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005194 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005195}
5196
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005197static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005198 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005199 struct drm_atomic_state *old_state)
5200{
5201 struct drm_connector_state *old_conn_state;
5202 struct drm_connector *conn;
5203 int i;
5204
5205 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5206 struct drm_connector_state *conn_state = conn->state;
5207 struct intel_encoder *encoder =
5208 to_intel_encoder(conn_state->best_encoder);
5209
5210 if (conn_state->crtc != crtc)
5211 continue;
5212
5213 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005214 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005215 }
5216}
5217
5218static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005219 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005220 struct drm_atomic_state *old_state)
5221{
5222 struct drm_connector_state *old_conn_state;
5223 struct drm_connector *conn;
5224 int i;
5225
5226 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5227 struct drm_connector_state *conn_state = conn->state;
5228 struct intel_encoder *encoder =
5229 to_intel_encoder(conn_state->best_encoder);
5230
5231 if (conn_state->crtc != crtc)
5232 continue;
5233
5234 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005235 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005236 }
5237}
5238
5239static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005240 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005241 struct drm_atomic_state *old_state)
5242{
5243 struct drm_connector_state *old_conn_state;
5244 struct drm_connector *conn;
5245 int i;
5246
5247 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5248 struct drm_connector_state *conn_state = conn->state;
5249 struct intel_encoder *encoder =
5250 to_intel_encoder(conn_state->best_encoder);
5251
5252 if (conn_state->crtc != crtc)
5253 continue;
5254
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005255 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005256 intel_opregion_notify_encoder(encoder, true);
5257 }
5258}
5259
5260static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005261 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005262 struct drm_atomic_state *old_state)
5263{
5264 struct drm_connector_state *old_conn_state;
5265 struct drm_connector *conn;
5266 int i;
5267
5268 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5269 struct intel_encoder *encoder =
5270 to_intel_encoder(old_conn_state->best_encoder);
5271
5272 if (old_conn_state->crtc != crtc)
5273 continue;
5274
5275 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005276 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005277 }
5278}
5279
5280static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005281 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005282 struct drm_atomic_state *old_state)
5283{
5284 struct drm_connector_state *old_conn_state;
5285 struct drm_connector *conn;
5286 int i;
5287
5288 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5289 struct intel_encoder *encoder =
5290 to_intel_encoder(old_conn_state->best_encoder);
5291
5292 if (old_conn_state->crtc != crtc)
5293 continue;
5294
5295 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005296 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005297 }
5298}
5299
5300static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005301 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005302 struct drm_atomic_state *old_state)
5303{
5304 struct drm_connector_state *old_conn_state;
5305 struct drm_connector *conn;
5306 int i;
5307
5308 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5309 struct intel_encoder *encoder =
5310 to_intel_encoder(old_conn_state->best_encoder);
5311
5312 if (old_conn_state->crtc != crtc)
5313 continue;
5314
5315 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005316 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005317 }
5318}
5319
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005320static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5321 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005322{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005323 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005324 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005325 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5327 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005328
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005329 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005330 return;
5331
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005332 /*
5333 * Sometimes spurious CPU pipe underruns happen during FDI
5334 * training, at least with VGA+HDMI cloning. Suppress them.
5335 *
5336 * On ILK we get an occasional spurious CPU pipe underruns
5337 * between eDP port A enable and vdd enable. Also PCH port
5338 * enable seems to result in the occasional CPU pipe underrun.
5339 *
5340 * Spurious PCH underruns also occur during PCH enabling.
5341 */
5342 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5343 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005344 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005345 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5346
5347 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005348 intel_prepare_shared_dpll(intel_crtc);
5349
Ville Syrjälä37a56502016-06-22 21:57:04 +03005350 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305351 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005352
5353 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005354 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005355
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005356 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005357 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005358 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005359 }
5360
5361 ironlake_set_pipeconf(crtc);
5362
Jesse Barnesf67a5592011-01-05 10:31:48 -08005363 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005364
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005365 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005366
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005367 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005368 /* Note: FDI PLL enabling _must_ be done before we enable the
5369 * cpu pipes, hence this is separate from all the other fdi/pch
5370 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005371 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005372 } else {
5373 assert_fdi_tx_disabled(dev_priv, pipe);
5374 assert_fdi_rx_disabled(dev_priv, pipe);
5375 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005376
Jesse Barnesb074cec2013-04-25 12:55:02 -07005377 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005378
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005379 /*
5380 * On ILK+ LUT must be loaded before the pipe is running but with
5381 * clocks enabled
5382 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005383 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005384
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005385 if (dev_priv->display.initial_watermarks != NULL)
5386 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005387 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005388
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005389 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005390 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005391
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005392 assert_vblank_disabled(crtc);
5393 drm_crtc_vblank_on(crtc);
5394
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005395 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005396
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005397 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005398 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005399
5400 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5401 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005402 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005403 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005404 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005405}
5406
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005407/* IPS only exists on ULT machines and is tied to pipe A. */
5408static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5409{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005410 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005411}
5412
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005413static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5414 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005415{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005416 struct drm_crtc *crtc = pipe_config->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005417 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005418 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005420 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005421 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005422
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005423 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005424 return;
5425
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005426 if (intel_crtc->config->has_pch_encoder)
5427 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5428 false);
5429
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005430 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005431
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005432 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005433 intel_enable_shared_dpll(intel_crtc);
5434
Ville Syrjälä37a56502016-06-22 21:57:04 +03005435 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305436 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005437
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005438 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005439 intel_set_pipe_timings(intel_crtc);
5440
Jani Nikulabc58be62016-03-18 17:05:39 +02005441 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005442
Jani Nikula4d1de972016-03-18 17:05:42 +02005443 if (cpu_transcoder != TRANSCODER_EDP &&
5444 !transcoder_is_dsi(cpu_transcoder)) {
5445 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005446 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005447 }
5448
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005449 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005450 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005451 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005452 }
5453
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005454 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005455 haswell_set_pipeconf(crtc);
5456
Jani Nikula391bf042016-03-18 17:05:40 +02005457 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005458
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005459 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005460
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005461 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005462
Daniel Vetter6b698512015-11-28 11:05:39 +01005463 if (intel_crtc->config->has_pch_encoder)
5464 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5465 else
5466 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5467
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005468 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005469
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005470 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005471 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005472
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005473 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305474 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005475
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005476 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005477 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005478 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005479 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005480
5481 /*
5482 * On ILK+ LUT must be loaded before the pipe is running but with
5483 * clocks enabled
5484 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005485 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005486
Paulo Zanoni1f544382012-10-24 11:32:00 -02005487 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005488 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305489 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005490
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005491 if (dev_priv->display.initial_watermarks != NULL)
5492 dev_priv->display.initial_watermarks(pipe_config);
5493 else
Ville Syrjälä432081b2016-10-31 22:37:03 +02005494 intel_update_watermarks(intel_crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02005495
5496 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005497 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005498 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005499
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005500 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005501 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005502
Jani Nikulaa65347b2015-11-27 12:21:46 +02005503 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005504 intel_ddi_set_vc_payload_alloc(crtc, true);
5505
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005506 assert_vblank_disabled(crtc);
5507 drm_crtc_vblank_on(crtc);
5508
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005509 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005510
Daniel Vetter6b698512015-11-28 11:05:39 +01005511 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005512 intel_wait_for_vblank(dev_priv, pipe);
5513 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005514 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005515 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5516 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005517 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005518
Paulo Zanonie4916942013-09-20 16:21:19 -03005519 /* If we change the relative order between pipe/planes enabling, we need
5520 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005521 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005522 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005523 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5524 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005525 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005526}
5527
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005528static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005529{
5530 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005531 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005532 int pipe = crtc->pipe;
5533
5534 /* To avoid upsetting the power well on haswell only disable the pfit if
5535 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005536 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005537 I915_WRITE(PF_CTL(pipe), 0);
5538 I915_WRITE(PF_WIN_POS(pipe), 0);
5539 I915_WRITE(PF_WIN_SZ(pipe), 0);
5540 }
5541}
5542
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005543static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5544 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005545{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005546 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005547 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005548 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5550 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005551
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005552 /*
5553 * Sometimes spurious CPU pipe underruns happen when the
5554 * pipe is already disabled, but FDI RX/TX is still enabled.
5555 * Happens at least with VGA+HDMI cloning. Suppress them.
5556 */
5557 if (intel_crtc->config->has_pch_encoder) {
5558 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005559 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005560 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005561
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005562 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005563
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005564 drm_crtc_vblank_off(crtc);
5565 assert_vblank_disabled(crtc);
5566
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005567 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005568
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005569 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005570
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005571 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005572 ironlake_fdi_disable(crtc);
5573
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005574 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005575
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005576 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005577 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005578
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005579 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005580 i915_reg_t reg;
5581 u32 temp;
5582
Daniel Vetterd925c592013-06-05 13:34:04 +02005583 /* disable TRANS_DP_CTL */
5584 reg = TRANS_DP_CTL(pipe);
5585 temp = I915_READ(reg);
5586 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5587 TRANS_DP_PORT_SEL_MASK);
5588 temp |= TRANS_DP_PORT_SEL_NONE;
5589 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005590
Daniel Vetterd925c592013-06-05 13:34:04 +02005591 /* disable DPLL_SEL */
5592 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005593 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005594 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005595 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005596
Daniel Vetterd925c592013-06-05 13:34:04 +02005597 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005598 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005599
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005600 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005601 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005602}
5603
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005604static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5605 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005606{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005607 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005608 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005609 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005611 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005612
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005613 if (intel_crtc->config->has_pch_encoder)
5614 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5615 false);
5616
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005617 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005618
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005619 drm_crtc_vblank_off(crtc);
5620 assert_vblank_disabled(crtc);
5621
Jani Nikula4d1de972016-03-18 17:05:42 +02005622 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005623 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005624 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005625
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005626 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005627 intel_ddi_set_vc_payload_alloc(crtc, false);
5628
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005629 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305630 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005631
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005632 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005633 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005634 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005635 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005636
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005637 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305638 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005639
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005640 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005641
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005642 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005643 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5644 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005645}
5646
Jesse Barnes2dd24552013-04-25 12:55:01 -07005647static void i9xx_pfit_enable(struct intel_crtc *crtc)
5648{
5649 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005650 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005651 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005652
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005653 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005654 return;
5655
Daniel Vetterc0b03412013-05-28 12:05:54 +02005656 /*
5657 * The panel fitter should only be adjusted whilst the pipe is disabled,
5658 * according to register description and PRM.
5659 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005660 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5661 assert_pipe_disabled(dev_priv, crtc->pipe);
5662
Jesse Barnesb074cec2013-04-25 12:55:02 -07005663 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5664 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005665
5666 /* Border color in case we don't scale up to the full screen. Black by
5667 * default, change to something else for debugging. */
5668 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005669}
5670
Dave Airlied05410f2014-06-05 13:22:59 +10005671static enum intel_display_power_domain port_to_power_domain(enum port port)
5672{
5673 switch (port) {
5674 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005675 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005676 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005677 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005678 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005679 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005680 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005681 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005682 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005683 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005684 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005685 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005686 return POWER_DOMAIN_PORT_OTHER;
5687 }
5688}
5689
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005690static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5691{
5692 switch (port) {
5693 case PORT_A:
5694 return POWER_DOMAIN_AUX_A;
5695 case PORT_B:
5696 return POWER_DOMAIN_AUX_B;
5697 case PORT_C:
5698 return POWER_DOMAIN_AUX_C;
5699 case PORT_D:
5700 return POWER_DOMAIN_AUX_D;
5701 case PORT_E:
5702 /* FIXME: Check VBT for actual wiring of PORT E */
5703 return POWER_DOMAIN_AUX_D;
5704 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005705 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005706 return POWER_DOMAIN_AUX_A;
5707 }
5708}
5709
Imre Deak319be8a2014-03-04 19:22:57 +02005710enum intel_display_power_domain
5711intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005712{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005713 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005714 struct intel_digital_port *intel_dig_port;
5715
5716 switch (intel_encoder->type) {
5717 case INTEL_OUTPUT_UNKNOWN:
5718 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005719 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005720 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005721 case INTEL_OUTPUT_HDMI:
5722 case INTEL_OUTPUT_EDP:
5723 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005724 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005725 case INTEL_OUTPUT_DP_MST:
5726 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5727 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005728 case INTEL_OUTPUT_ANALOG:
5729 return POWER_DOMAIN_PORT_CRT;
5730 case INTEL_OUTPUT_DSI:
5731 return POWER_DOMAIN_PORT_DSI;
5732 default:
5733 return POWER_DOMAIN_PORT_OTHER;
5734 }
5735}
5736
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005737enum intel_display_power_domain
5738intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5739{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005740 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005741 struct intel_digital_port *intel_dig_port;
5742
5743 switch (intel_encoder->type) {
5744 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005745 case INTEL_OUTPUT_HDMI:
5746 /*
5747 * Only DDI platforms should ever use these output types.
5748 * We can get here after the HDMI detect code has already set
5749 * the type of the shared encoder. Since we can't be sure
5750 * what's the status of the given connectors, play safe and
5751 * run the DP detection too.
5752 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005753 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005754 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005755 case INTEL_OUTPUT_EDP:
5756 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5757 return port_to_aux_power_domain(intel_dig_port->port);
5758 case INTEL_OUTPUT_DP_MST:
5759 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5760 return port_to_aux_power_domain(intel_dig_port->port);
5761 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005762 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005763 return POWER_DOMAIN_AUX_A;
5764 }
5765}
5766
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005767static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5768 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005769{
5770 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005771 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5773 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005774 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005775 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005776
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005777 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005778 return 0;
5779
Imre Deak77d22dc2014-03-05 16:20:52 +02005780 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5781 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005782 if (crtc_state->pch_pfit.enabled ||
5783 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005784 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5785
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005786 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5787 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5788
Imre Deak319be8a2014-03-04 19:22:57 +02005789 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005790 }
Imre Deak319be8a2014-03-04 19:22:57 +02005791
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005792 if (crtc_state->shared_dpll)
5793 mask |= BIT(POWER_DOMAIN_PLLS);
5794
Imre Deak77d22dc2014-03-05 16:20:52 +02005795 return mask;
5796}
5797
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005798static unsigned long
5799modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5800 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005801{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005802 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5804 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005805 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005806
5807 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005808 intel_crtc->enabled_power_domains = new_domains =
5809 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005810
Daniel Vetter5a21b662016-05-24 17:13:53 +02005811 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005812
5813 for_each_power_domain(domain, domains)
5814 intel_display_power_get(dev_priv, domain);
5815
Daniel Vetter5a21b662016-05-24 17:13:53 +02005816 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005817}
5818
5819static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5820 unsigned long domains)
5821{
5822 enum intel_display_power_domain domain;
5823
5824 for_each_power_domain(domain, domains)
5825 intel_display_power_put(dev_priv, domain);
5826}
5827
Mika Kaholaadafdc62015-08-18 14:36:59 +03005828static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5829{
5830 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5831
5832 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5833 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5834 return max_cdclk_freq;
5835 else if (IS_CHERRYVIEW(dev_priv))
5836 return max_cdclk_freq*95/100;
5837 else if (INTEL_INFO(dev_priv)->gen < 4)
5838 return 2*max_cdclk_freq*90/100;
5839 else
5840 return max_cdclk_freq*90/100;
5841}
5842
Ville Syrjäläb2045352016-05-13 23:41:27 +03005843static int skl_calc_cdclk(int max_pixclk, int vco);
5844
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005845static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005846{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01005847 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005848 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005849 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005850
Ville Syrjäläb2045352016-05-13 23:41:27 +03005851 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005852 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005853
5854 /*
5855 * Use the lower (vco 8640) cdclk values as a
5856 * first guess. skl_calc_cdclk() will correct it
5857 * if the preferred vco is 8100 instead.
5858 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005859 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005860 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005861 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005862 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005863 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005864 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005865 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005866 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005867
5868 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01005869 } else if (IS_BROXTON(dev_priv)) {
Matt Roper281c1142016-04-05 14:37:19 -07005870 dev_priv->max_cdclk_freq = 624000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005871 } else if (IS_BROADWELL(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005872 /*
5873 * FIXME with extra cooling we can allow
5874 * 540 MHz for ULX and 675 Mhz for ULT.
5875 * How can we know if extra cooling is
5876 * available? PCI ID, VTB, something else?
5877 */
5878 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5879 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005880 else if (IS_BDW_ULX(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005881 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005882 else if (IS_BDW_ULT(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005883 dev_priv->max_cdclk_freq = 540000;
5884 else
5885 dev_priv->max_cdclk_freq = 675000;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005886 } else if (IS_CHERRYVIEW(dev_priv)) {
Mika Kahola0904dea2015-06-12 10:11:32 +03005887 dev_priv->max_cdclk_freq = 320000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005888 } else if (IS_VALLEYVIEW(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005889 dev_priv->max_cdclk_freq = 400000;
5890 } else {
5891 /* otherwise assume cdclk is fixed */
5892 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5893 }
5894
Mika Kaholaadafdc62015-08-18 14:36:59 +03005895 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5896
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005897 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5898 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005899
5900 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5901 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005902}
5903
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005904static void intel_update_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005905{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02005906 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005907
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005908 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005909 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5910 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5911 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005912 else
5913 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5914 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005915
5916 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005917 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5918 * Programmng [sic] note: bit[9:2] should be programmed to the number
5919 * of cdclk that generates 4MHz reference clock freq which is used to
5920 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005921 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005922 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005923 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005924}
5925
Ville Syrjälä92891e42016-05-11 22:44:45 +03005926/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5927static int skl_cdclk_decimal(int cdclk)
5928{
5929 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5930}
5931
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005932static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5933{
5934 int ratio;
5935
5936 if (cdclk == dev_priv->cdclk_pll.ref)
5937 return 0;
5938
5939 switch (cdclk) {
5940 default:
5941 MISSING_CASE(cdclk);
5942 case 144000:
5943 case 288000:
5944 case 384000:
5945 case 576000:
5946 ratio = 60;
5947 break;
5948 case 624000:
5949 ratio = 65;
5950 break;
5951 }
5952
5953 return dev_priv->cdclk_pll.ref * ratio;
5954}
5955
Ville Syrjälä2b730012016-05-13 23:41:34 +03005956static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5957{
5958 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5959
5960 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005961 if (intel_wait_for_register(dev_priv,
5962 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5963 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005964 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005965
5966 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005967}
5968
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005969static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005970{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005971 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005972 u32 val;
5973
5974 val = I915_READ(BXT_DE_PLL_CTL);
5975 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005976 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005977 I915_WRITE(BXT_DE_PLL_CTL, val);
5978
5979 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5980
5981 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005982 if (intel_wait_for_register(dev_priv,
5983 BXT_DE_PLL_ENABLE,
5984 BXT_DE_PLL_LOCK,
5985 BXT_DE_PLL_LOCK,
5986 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005987 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005988
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005989 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005990}
5991
Imre Deak324513c2016-06-13 16:44:36 +03005992static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305993{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005994 u32 val, divider;
5995 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305996
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005997 vco = bxt_de_pll_vco(dev_priv, cdclk);
5998
5999 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
6000
6001 /* cdclk = vco / 2 / div{1,1.5,2,4} */
6002 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
6003 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306004 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306005 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006006 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306007 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306008 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006009 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306010 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306011 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006012 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306013 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306014 break;
6015 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006016 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6017 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306018
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006019 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6020 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306021 }
6022
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306023 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006024 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306025 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6026 0x80000000);
6027 mutex_unlock(&dev_priv->rps.hw_lock);
6028
6029 if (ret) {
6030 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006031 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306032 return;
6033 }
6034
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006035 if (dev_priv->cdclk_pll.vco != 0 &&
6036 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006037 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306038
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006039 if (dev_priv->cdclk_pll.vco != vco)
6040 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306041
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006042 val = divider | skl_cdclk_decimal(cdclk);
6043 /*
6044 * FIXME if only the cd2x divider needs changing, it could be done
6045 * without shutting off the pipe (if only one pipe is active).
6046 */
6047 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6048 /*
6049 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6050 * enable otherwise.
6051 */
6052 if (cdclk >= 500000)
6053 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6054 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306055
6056 mutex_lock(&dev_priv->rps.hw_lock);
6057 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006058 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306059 mutex_unlock(&dev_priv->rps.hw_lock);
6060
6061 if (ret) {
6062 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006063 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306064 return;
6065 }
6066
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006067 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306068}
6069
Imre Deakd66a2192016-05-24 15:38:33 +03006070static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306071{
Imre Deakd66a2192016-05-24 15:38:33 +03006072 u32 cdctl, expected;
6073
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006074 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306075
Imre Deakd66a2192016-05-24 15:38:33 +03006076 if (dev_priv->cdclk_pll.vco == 0 ||
6077 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6078 goto sanitize;
6079
6080 /* DPLL okay; verify the cdclock
6081 *
6082 * Some BIOS versions leave an incorrect decimal frequency value and
6083 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6084 * so sanitize this register.
6085 */
6086 cdctl = I915_READ(CDCLK_CTL);
6087 /*
6088 * Let's ignore the pipe field, since BIOS could have configured the
6089 * dividers both synching to an active pipe, or asynchronously
6090 * (PIPE_NONE).
6091 */
6092 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6093
6094 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6095 skl_cdclk_decimal(dev_priv->cdclk_freq);
6096 /*
6097 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6098 * enable otherwise.
6099 */
6100 if (dev_priv->cdclk_freq >= 500000)
6101 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6102
6103 if (cdctl == expected)
6104 /* All well; nothing to sanitize */
6105 return;
6106
6107sanitize:
6108 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6109
6110 /* force cdclk programming */
6111 dev_priv->cdclk_freq = 0;
6112
6113 /* force full PLL disable + enable */
6114 dev_priv->cdclk_pll.vco = -1;
6115}
6116
Imre Deak324513c2016-06-13 16:44:36 +03006117void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006118{
6119 bxt_sanitize_cdclk(dev_priv);
6120
6121 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006122 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006123
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306124 /*
6125 * FIXME:
6126 * - The initial CDCLK needs to be read from VBT.
6127 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306128 */
Imre Deak324513c2016-06-13 16:44:36 +03006129 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306130}
6131
Imre Deak324513c2016-06-13 16:44:36 +03006132void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306133{
Imre Deak324513c2016-06-13 16:44:36 +03006134 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306135}
6136
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006137static int skl_calc_cdclk(int max_pixclk, int vco)
6138{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006139 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006140 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006141 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006142 else if (max_pixclk > 432000)
6143 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006144 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006145 return 432000;
6146 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006147 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006148 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006149 if (max_pixclk > 540000)
6150 return 675000;
6151 else if (max_pixclk > 450000)
6152 return 540000;
6153 else if (max_pixclk > 337500)
6154 return 450000;
6155 else
6156 return 337500;
6157 }
6158}
6159
Ville Syrjäläea617912016-05-13 23:41:24 +03006160static void
6161skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006162{
Ville Syrjäläea617912016-05-13 23:41:24 +03006163 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006164
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006165 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006166 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006167
Ville Syrjäläea617912016-05-13 23:41:24 +03006168 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006169 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006170 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006171
Imre Deak1c3f7702016-05-24 15:38:32 +03006172 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6173 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006174
Ville Syrjäläea617912016-05-13 23:41:24 +03006175 val = I915_READ(DPLL_CTRL1);
6176
Imre Deak1c3f7702016-05-24 15:38:32 +03006177 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6178 DPLL_CTRL1_SSC(SKL_DPLL0) |
6179 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6180 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6181 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006182
Ville Syrjäläea617912016-05-13 23:41:24 +03006183 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6184 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6185 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6186 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6187 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006188 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006189 break;
6190 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6191 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006192 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006193 break;
6194 default:
6195 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006196 break;
6197 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006198}
6199
Ville Syrjäläb2045352016-05-13 23:41:27 +03006200void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6201{
6202 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6203
6204 dev_priv->skl_preferred_vco_freq = vco;
6205
6206 if (changed)
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006207 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006208}
6209
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006210static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006211skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006212{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006213 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006214 u32 val;
6215
Ville Syrjälä63911d72016-05-13 23:41:32 +03006216 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006217
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006218 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006219 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006220 I915_WRITE(CDCLK_CTL, val);
6221 POSTING_READ(CDCLK_CTL);
6222
6223 /*
6224 * We always enable DPLL0 with the lowest link rate possible, but still
6225 * taking into account the VCO required to operate the eDP panel at the
6226 * desired frequency. The usual DP link rates operate with a VCO of
6227 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6228 * The modeset code is responsible for the selection of the exact link
6229 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006230 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006231 */
6232 val = I915_READ(DPLL_CTRL1);
6233
6234 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6235 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6236 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006237 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006238 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6239 SKL_DPLL0);
6240 else
6241 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6242 SKL_DPLL0);
6243
6244 I915_WRITE(DPLL_CTRL1, val);
6245 POSTING_READ(DPLL_CTRL1);
6246
6247 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6248
Chris Wilsone24ca052016-06-30 15:33:05 +01006249 if (intel_wait_for_register(dev_priv,
6250 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6251 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006252 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006253
Ville Syrjälä63911d72016-05-13 23:41:32 +03006254 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006255
6256 /* We'll want to keep using the current vco from now on. */
6257 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006258}
6259
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006260static void
6261skl_dpll0_disable(struct drm_i915_private *dev_priv)
6262{
6263 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01006264 if (intel_wait_for_register(dev_priv,
6265 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6266 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006267 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006268
Ville Syrjälä63911d72016-05-13 23:41:32 +03006269 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006270}
6271
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006272static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6273{
6274 int ret;
6275 u32 val;
6276
6277 /* inform PCU we want to change CDCLK */
6278 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6279 mutex_lock(&dev_priv->rps.hw_lock);
6280 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6281 mutex_unlock(&dev_priv->rps.hw_lock);
6282
6283 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6284}
6285
6286static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6287{
Ville Syrjälä848496e2016-07-13 16:32:03 +03006288 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006289}
6290
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006291static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006292{
6293 u32 freq_select, pcu_ack;
6294
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006295 WARN_ON((cdclk == 24000) != (vco == 0));
6296
Ville Syrjälä63911d72016-05-13 23:41:32 +03006297 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006298
6299 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6300 DRM_ERROR("failed to inform PCU about cdclk change\n");
6301 return;
6302 }
6303
6304 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006305 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006306 case 450000:
6307 case 432000:
6308 freq_select = CDCLK_FREQ_450_432;
6309 pcu_ack = 1;
6310 break;
6311 case 540000:
6312 freq_select = CDCLK_FREQ_540;
6313 pcu_ack = 2;
6314 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006315 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006316 case 337500:
6317 default:
6318 freq_select = CDCLK_FREQ_337_308;
6319 pcu_ack = 0;
6320 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006321 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006322 case 675000:
6323 freq_select = CDCLK_FREQ_675_617;
6324 pcu_ack = 3;
6325 break;
6326 }
6327
Ville Syrjälä63911d72016-05-13 23:41:32 +03006328 if (dev_priv->cdclk_pll.vco != 0 &&
6329 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006330 skl_dpll0_disable(dev_priv);
6331
Ville Syrjälä63911d72016-05-13 23:41:32 +03006332 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006333 skl_dpll0_enable(dev_priv, vco);
6334
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006335 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006336 POSTING_READ(CDCLK_CTL);
6337
6338 /* inform PCU of the change */
6339 mutex_lock(&dev_priv->rps.hw_lock);
6340 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6341 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006342
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006343 intel_update_cdclk(dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006344}
6345
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006346static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6347
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006348void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6349{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006350 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006351}
6352
6353void skl_init_cdclk(struct drm_i915_private *dev_priv)
6354{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006355 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006356
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006357 skl_sanitize_cdclk(dev_priv);
6358
Ville Syrjälä63911d72016-05-13 23:41:32 +03006359 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006360 /*
6361 * Use the current vco as our initial
6362 * guess as to what the preferred vco is.
6363 */
6364 if (dev_priv->skl_preferred_vco_freq == 0)
6365 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006366 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006367 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006368 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006369
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006370 vco = dev_priv->skl_preferred_vco_freq;
6371 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006372 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006373 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006374
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006375 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006376}
6377
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006378static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306379{
Ville Syrjälä09492492016-05-13 23:41:28 +03006380 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306381
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306382 /*
6383 * check if the pre-os intialized the display
6384 * There is SWF18 scratchpad register defined which is set by the
6385 * pre-os which can be used by the OS drivers to check the status
6386 */
6387 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6388 goto sanitize;
6389
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006390 intel_update_cdclk(dev_priv);
Imre Deak1c3f7702016-05-24 15:38:32 +03006391 /* Is PLL enabled and locked ? */
6392 if (dev_priv->cdclk_pll.vco == 0 ||
6393 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6394 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006395
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306396 /* DPLL okay; verify the cdclock
6397 *
6398 * Noticed in some instances that the freq selection is correct but
6399 * decimal part is programmed wrong from BIOS where pre-os does not
6400 * enable display. Verify the same as well.
6401 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006402 cdctl = I915_READ(CDCLK_CTL);
6403 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6404 skl_cdclk_decimal(dev_priv->cdclk_freq);
6405 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306406 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006407 return;
6408
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306409sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006410 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006411
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006412 /* force cdclk programming */
6413 dev_priv->cdclk_freq = 0;
6414 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006415 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306416}
6417
Jesse Barnes30a970c2013-11-04 13:48:12 -08006418/* Adjust CDclk dividers to allow high res or save power if possible */
6419static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6420{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006421 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006422 u32 val, cmd;
6423
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006424 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306425 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006426
Ville Syrjälädfcab172014-06-13 13:37:47 +03006427 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006428 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006429 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006430 cmd = 1;
6431 else
6432 cmd = 0;
6433
6434 mutex_lock(&dev_priv->rps.hw_lock);
6435 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6436 val &= ~DSPFREQGUAR_MASK;
6437 val |= (cmd << DSPFREQGUAR_SHIFT);
6438 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6439 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6440 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6441 50)) {
6442 DRM_ERROR("timed out waiting for CDclk change\n");
6443 }
6444 mutex_unlock(&dev_priv->rps.hw_lock);
6445
Ville Syrjälä54433e92015-05-26 20:42:31 +03006446 mutex_lock(&dev_priv->sb_lock);
6447
Ville Syrjälädfcab172014-06-13 13:37:47 +03006448 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006449 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006450
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006451 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006452
Jesse Barnes30a970c2013-11-04 13:48:12 -08006453 /* adjust cdclk divider */
6454 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006455 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006456 val |= divider;
6457 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006458
6459 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006460 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006461 50))
6462 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006463 }
6464
Jesse Barnes30a970c2013-11-04 13:48:12 -08006465 /* adjust self-refresh exit latency value */
6466 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6467 val &= ~0x7f;
6468
6469 /*
6470 * For high bandwidth configs, we set a higher latency in the bunit
6471 * so that the core display fetch happens in time to avoid underruns.
6472 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006473 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006474 val |= 4500 / 250; /* 4.5 usec */
6475 else
6476 val |= 3000 / 250; /* 3.0 usec */
6477 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006478
Ville Syrjäläa5805162015-05-26 20:42:30 +03006479 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006480
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006481 intel_update_cdclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006482}
6483
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006484static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6485{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006486 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006487 u32 val, cmd;
6488
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006489 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306490 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006491
6492 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006493 case 333333:
6494 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006495 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006496 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006497 break;
6498 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006499 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006500 return;
6501 }
6502
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006503 /*
6504 * Specs are full of misinformation, but testing on actual
6505 * hardware has shown that we just need to write the desired
6506 * CCK divider into the Punit register.
6507 */
6508 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6509
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006510 mutex_lock(&dev_priv->rps.hw_lock);
6511 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6512 val &= ~DSPFREQGUAR_MASK_CHV;
6513 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6514 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6515 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6516 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6517 50)) {
6518 DRM_ERROR("timed out waiting for CDclk change\n");
6519 }
6520 mutex_unlock(&dev_priv->rps.hw_lock);
6521
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006522 intel_update_cdclk(dev_priv);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006523}
6524
Jesse Barnes30a970c2013-11-04 13:48:12 -08006525static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6526 int max_pixclk)
6527{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006528 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006529 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006530
Jesse Barnes30a970c2013-11-04 13:48:12 -08006531 /*
6532 * Really only a few cases to deal with, as only 4 CDclks are supported:
6533 * 200MHz
6534 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006535 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006536 * 400MHz (VLV only)
6537 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6538 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006539 *
6540 * We seem to get an unstable or solid color picture at 200MHz.
6541 * Not sure what's wrong. For now use 200MHz only when all pipes
6542 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006543 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006544 if (!IS_CHERRYVIEW(dev_priv) &&
6545 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006546 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006547 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006548 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006549 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006550 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006551 else
6552 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006553}
6554
Imre Deak324513c2016-06-13 16:44:36 +03006555static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006556{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006557 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306558 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006559 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306560 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006561 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306562 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006563 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306564 return 288000;
6565 else
6566 return 144000;
6567}
6568
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006569/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006570static int intel_mode_max_pixclk(struct drm_device *dev,
6571 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006572{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006573 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006574 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006575 struct drm_crtc *crtc;
6576 struct drm_crtc_state *crtc_state;
6577 unsigned max_pixclk = 0, i;
6578 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006579
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006580 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6581 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006582
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006583 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6584 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006585
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006586 if (crtc_state->enable)
6587 pixclk = crtc_state->adjusted_mode.crtc_clock;
6588
6589 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006590 }
6591
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006592 for_each_pipe(dev_priv, pipe)
6593 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6594
Jesse Barnes30a970c2013-11-04 13:48:12 -08006595 return max_pixclk;
6596}
6597
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006598static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006599{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006600 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006601 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006602 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006603 struct intel_atomic_state *intel_state =
6604 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006605
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006606 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006607 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306608
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006609 if (!intel_state->active_crtcs)
6610 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6611
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006612 return 0;
6613}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006614
Imre Deak324513c2016-06-13 16:44:36 +03006615static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006616{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006617 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006618 struct intel_atomic_state *intel_state =
6619 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006620
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006621 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006622 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006623
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006624 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006625 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006626
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006627 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006628}
6629
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006630static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6631{
6632 unsigned int credits, default_credits;
6633
6634 if (IS_CHERRYVIEW(dev_priv))
6635 default_credits = PFI_CREDIT(12);
6636 else
6637 default_credits = PFI_CREDIT(8);
6638
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006639 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006640 /* CHV suggested value is 31 or 63 */
6641 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006642 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006643 else
6644 credits = PFI_CREDIT(15);
6645 } else {
6646 credits = default_credits;
6647 }
6648
6649 /*
6650 * WA - write default credits before re-programming
6651 * FIXME: should we also set the resend bit here?
6652 */
6653 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6654 default_credits);
6655
6656 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6657 credits | PFI_CREDIT_RESEND);
6658
6659 /*
6660 * FIXME is this guaranteed to clear
6661 * immediately or should we poll for it?
6662 */
6663 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6664}
6665
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006666static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006667{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006668 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006669 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006670 struct intel_atomic_state *old_intel_state =
6671 to_intel_atomic_state(old_state);
6672 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006673
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006674 /*
6675 * FIXME: We can end up here with all power domains off, yet
6676 * with a CDCLK frequency other than the minimum. To account
6677 * for this take the PIPE-A power domain, which covers the HW
6678 * blocks needed for the following programming. This can be
6679 * removed once it's guaranteed that we get here either with
6680 * the minimum CDCLK set, or the required power domains
6681 * enabled.
6682 */
6683 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006684
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006685 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006686 cherryview_set_cdclk(dev, req_cdclk);
6687 else
6688 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006689
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006690 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006691
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006692 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006693}
6694
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006695static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6696 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006697{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006698 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006699 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006700 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006702 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006703
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006704 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006705 return;
6706
Ville Syrjälä37a56502016-06-22 21:57:04 +03006707 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306708 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006709
6710 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006711 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006712
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006713 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006714 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006715
6716 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6717 I915_WRITE(CHV_CANVAS(pipe), 0);
6718 }
6719
Daniel Vetter5b18e572014-04-24 23:55:06 +02006720 i9xx_set_pipeconf(intel_crtc);
6721
Jesse Barnes89b667f2013-04-18 14:51:36 -07006722 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006723
Daniel Vettera72e4c92014-09-30 10:56:47 +02006724 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006725
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006726 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006727
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006728 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006729 chv_prepare_pll(intel_crtc, intel_crtc->config);
6730 chv_enable_pll(intel_crtc, intel_crtc->config);
6731 } else {
6732 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6733 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006734 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006735
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006736 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006737
Jesse Barnes2dd24552013-04-25 12:55:01 -07006738 i9xx_pfit_enable(intel_crtc);
6739
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006740 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006741
Ville Syrjälä432081b2016-10-31 22:37:03 +02006742 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006743 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006744
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006745 assert_vblank_disabled(crtc);
6746 drm_crtc_vblank_on(crtc);
6747
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006748 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006749}
6750
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006751static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6752{
6753 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006754 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006755
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006756 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6757 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006758}
6759
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006760static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6761 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006762{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006763 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006764 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006765 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006767 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006768
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006769 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006770 return;
6771
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006772 i9xx_set_pll_dividers(intel_crtc);
6773
Ville Syrjälä37a56502016-06-22 21:57:04 +03006774 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306775 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006776
6777 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006778 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006779
Daniel Vetter5b18e572014-04-24 23:55:06 +02006780 i9xx_set_pipeconf(intel_crtc);
6781
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006782 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006783
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006784 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006785 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006786
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006787 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006788
Daniel Vetterf6736a12013-06-05 13:34:30 +02006789 i9xx_enable_pll(intel_crtc);
6790
Jesse Barnes2dd24552013-04-25 12:55:01 -07006791 i9xx_pfit_enable(intel_crtc);
6792
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006793 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006794
Ville Syrjälä432081b2016-10-31 22:37:03 +02006795 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006796 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006797
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006798 assert_vblank_disabled(crtc);
6799 drm_crtc_vblank_on(crtc);
6800
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006801 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006802}
6803
Daniel Vetter87476d62013-04-11 16:29:06 +02006804static void i9xx_pfit_disable(struct intel_crtc *crtc)
6805{
6806 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006807 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006808
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006809 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006810 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006811
6812 assert_pipe_disabled(dev_priv, crtc->pipe);
6813
Daniel Vetter328d8e82013-05-08 10:36:31 +02006814 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6815 I915_READ(PFIT_CONTROL));
6816 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006817}
6818
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006819static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6820 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006821{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006822 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006823 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006824 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6826 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006827
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006828 /*
6829 * On gen2 planes are double buffered but the pipe isn't, so we must
6830 * wait for planes to fully turn off before disabling the pipe.
6831 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006832 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006833 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006834
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006835 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006836
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006837 drm_crtc_vblank_off(crtc);
6838 assert_vblank_disabled(crtc);
6839
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006840 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006841
Daniel Vetter87476d62013-04-11 16:29:06 +02006842 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006843
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006844 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006845
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006846 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006847 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006848 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006849 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006850 vlv_disable_pll(dev_priv, pipe);
6851 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006852 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006853 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006854
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006855 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006856
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006857 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006858 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006859}
6860
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006861static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006862{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006863 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006865 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006866 enum intel_display_power_domain domain;
6867 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006868 struct drm_atomic_state *state;
6869 struct intel_crtc_state *crtc_state;
6870 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006871
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006872 if (!intel_crtc->active)
6873 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006874
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006875 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006876 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006877
Ville Syrjälä2622a082016-03-09 19:07:26 +02006878 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006879
6880 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006881 to_intel_plane_state(crtc->primary->state)->base.visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006882 }
6883
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006884 state = drm_atomic_state_alloc(crtc->dev);
6885 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6886
6887 /* Everything's already locked, -EDEADLK can't happen. */
6888 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6889 ret = drm_atomic_add_affected_connectors(state, crtc);
6890
6891 WARN_ON(IS_ERR(crtc_state) || ret);
6892
6893 dev_priv->display.crtc_disable(crtc_state, state);
6894
Chris Wilson08536952016-10-14 13:18:18 +01006895 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006896
Ville Syrjälä78108b72016-05-27 20:59:19 +03006897 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6898 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006899
6900 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6901 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006902 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006903 crtc->enabled = false;
6904 crtc->state->connector_mask = 0;
6905 crtc->state->encoder_mask = 0;
6906
6907 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6908 encoder->base.crtc = NULL;
6909
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006910 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006911 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006912 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006913
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006914 domains = intel_crtc->enabled_power_domains;
6915 for_each_power_domain(domain, domains)
6916 intel_display_power_put(dev_priv, domain);
6917 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006918
6919 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6920 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006921}
6922
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006923/*
6924 * turn all crtc's off, but do not adjust state
6925 * This has to be paired with a call to intel_modeset_setup_hw_state.
6926 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006927int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006928{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006929 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006930 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006931 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006932
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006933 state = drm_atomic_helper_suspend(dev);
6934 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006935 if (ret)
6936 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006937 else
6938 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006939 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006940}
6941
Chris Wilsonea5b2132010-08-04 13:50:23 +01006942void intel_encoder_destroy(struct drm_encoder *encoder)
6943{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006944 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006945
Chris Wilsonea5b2132010-08-04 13:50:23 +01006946 drm_encoder_cleanup(encoder);
6947 kfree(intel_encoder);
6948}
6949
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006950/* Cross check the actual hw state with our own modeset state tracking (and it's
6951 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006952static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006953{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006954 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006955
6956 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6957 connector->base.base.id,
6958 connector->base.name);
6959
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006960 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006961 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006962 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006963
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006964 I915_STATE_WARN(!crtc,
6965 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006966
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006967 if (!crtc)
6968 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006969
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006970 I915_STATE_WARN(!crtc->state->active,
6971 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006972
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006973 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006974 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006975
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006976 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006977 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006978
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006979 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006980 "attached encoder crtc differs from connector crtc\n");
6981 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006982 I915_STATE_WARN(crtc && crtc->state->active,
6983 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006984 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006985 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006986 }
6987}
6988
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006989int intel_connector_init(struct intel_connector *connector)
6990{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006991 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006992
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006993 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006994 return -ENOMEM;
6995
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006996 return 0;
6997}
6998
6999struct intel_connector *intel_connector_alloc(void)
7000{
7001 struct intel_connector *connector;
7002
7003 connector = kzalloc(sizeof *connector, GFP_KERNEL);
7004 if (!connector)
7005 return NULL;
7006
7007 if (intel_connector_init(connector) < 0) {
7008 kfree(connector);
7009 return NULL;
7010 }
7011
7012 return connector;
7013}
7014
Daniel Vetterf0947c32012-07-02 13:10:34 +02007015/* Simple connector->get_hw_state implementation for encoders that support only
7016 * one connector and no cloning and hence the encoder state determines the state
7017 * of the connector. */
7018bool intel_connector_get_hw_state(struct intel_connector *connector)
7019{
Daniel Vetter24929352012-07-02 20:28:59 +02007020 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007021 struct intel_encoder *encoder = connector->encoder;
7022
7023 return encoder->get_hw_state(encoder, &pipe);
7024}
7025
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007026static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007027{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007028 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7029 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007030
7031 return 0;
7032}
7033
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007034static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007035 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007036{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007037 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007038 struct drm_atomic_state *state = pipe_config->base.state;
7039 struct intel_crtc *other_crtc;
7040 struct intel_crtc_state *other_crtc_state;
7041
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007042 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7043 pipe_name(pipe), pipe_config->fdi_lanes);
7044 if (pipe_config->fdi_lanes > 4) {
7045 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7046 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007047 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007048 }
7049
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007050 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007051 if (pipe_config->fdi_lanes > 2) {
7052 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7053 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007054 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007055 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007056 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007057 }
7058 }
7059
7060 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007061 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007062
7063 /* Ivybridge 3 pipe is really complicated */
7064 switch (pipe) {
7065 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007066 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007067 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007068 if (pipe_config->fdi_lanes <= 2)
7069 return 0;
7070
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007071 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007072 other_crtc_state =
7073 intel_atomic_get_crtc_state(state, other_crtc);
7074 if (IS_ERR(other_crtc_state))
7075 return PTR_ERR(other_crtc_state);
7076
7077 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007078 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7079 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007080 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007081 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007082 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007083 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007084 if (pipe_config->fdi_lanes > 2) {
7085 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7086 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007087 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007088 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007089
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007090 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007091 other_crtc_state =
7092 intel_atomic_get_crtc_state(state, other_crtc);
7093 if (IS_ERR(other_crtc_state))
7094 return PTR_ERR(other_crtc_state);
7095
7096 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007097 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007098 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007099 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007100 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007101 default:
7102 BUG();
7103 }
7104}
7105
Daniel Vettere29c22c2013-02-21 00:00:16 +01007106#define RETRY 1
7107static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007108 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007109{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007110 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007111 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007112 int lane, link_bw, fdi_dotclock, ret;
7113 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007114
Daniel Vettere29c22c2013-02-21 00:00:16 +01007115retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007116 /* FDI is a binary signal running at ~2.7GHz, encoding
7117 * each output octet as 10 bits. The actual frequency
7118 * is stored as a divider into a 100MHz clock, and the
7119 * mode pixel clock is stored in units of 1KHz.
7120 * Hence the bw of each lane in terms of the mode signal
7121 * is:
7122 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007123 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007124
Damien Lespiau241bfc32013-09-25 16:45:37 +01007125 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007126
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007127 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007128 pipe_config->pipe_bpp);
7129
7130 pipe_config->fdi_lanes = lane;
7131
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007132 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007133 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007134
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007135 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007136 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007137 pipe_config->pipe_bpp -= 2*3;
7138 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7139 pipe_config->pipe_bpp);
7140 needs_recompute = true;
7141 pipe_config->bw_constrained = true;
7142
7143 goto retry;
7144 }
7145
7146 if (needs_recompute)
7147 return RETRY;
7148
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007149 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007150}
7151
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007152static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7153 struct intel_crtc_state *pipe_config)
7154{
7155 if (pipe_config->pipe_bpp > 24)
7156 return false;
7157
7158 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007159 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007160 return true;
7161
7162 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007163 * We compare against max which means we must take
7164 * the increased cdclk requirement into account when
7165 * calculating the new cdclk.
7166 *
7167 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007168 */
7169 return ilk_pipe_pixel_rate(pipe_config) <=
7170 dev_priv->max_cdclk_freq * 95 / 100;
7171}
7172
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007173static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007174 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007175{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007176 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007177 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007178
Jani Nikulad330a952014-01-21 11:24:25 +02007179 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007180 hsw_crtc_supports_ips(crtc) &&
7181 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007182}
7183
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007184static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7185{
7186 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7187
7188 /* GDG double wide on either pipe, otherwise pipe A only */
7189 return INTEL_INFO(dev_priv)->gen < 4 &&
7190 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7191}
7192
Daniel Vettera43f6e02013-06-07 23:10:32 +02007193static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007194 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007195{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007196 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007197 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007198 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007199 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007200
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007201 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007202 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007203
7204 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007205 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007206 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007207 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007208 if (intel_crtc_supports_double_wide(crtc) &&
7209 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007210 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007211 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007212 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007213 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007214
Ville Syrjäläf3261152016-05-24 21:34:18 +03007215 if (adjusted_mode->crtc_clock > clock_limit) {
7216 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7217 adjusted_mode->crtc_clock, clock_limit,
7218 yesno(pipe_config->double_wide));
7219 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007220 }
Chris Wilson89749352010-09-12 18:25:19 +01007221
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007222 /*
7223 * Pipe horizontal size must be even in:
7224 * - DVO ganged mode
7225 * - LVDS dual channel mode
7226 * - Double wide pipe
7227 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007228 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007229 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7230 pipe_config->pipe_src_w &= ~1;
7231
Damien Lespiau8693a822013-05-03 18:48:11 +01007232 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7233 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007234 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007235 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007236 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007237 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007238
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007239 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007240 hsw_compute_ips_config(crtc, pipe_config);
7241
Daniel Vetter877d48d2013-04-19 11:24:43 +02007242 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007243 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007244
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007245 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007246}
7247
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007248static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007249{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007250 u32 cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007251
Ville Syrjäläea617912016-05-13 23:41:24 +03007252 skl_dpll0_update(dev_priv);
7253
Ville Syrjälä63911d72016-05-13 23:41:32 +03007254 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007255 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007256
Ville Syrjäläea617912016-05-13 23:41:24 +03007257 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007258
Ville Syrjälä63911d72016-05-13 23:41:32 +03007259 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007260 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7261 case CDCLK_FREQ_450_432:
7262 return 432000;
7263 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007264 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007265 case CDCLK_FREQ_540:
7266 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007267 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007268 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007269 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007270 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007271 }
7272 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007273 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7274 case CDCLK_FREQ_450_432:
7275 return 450000;
7276 case CDCLK_FREQ_337_308:
7277 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007278 case CDCLK_FREQ_540:
7279 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007280 case CDCLK_FREQ_675_617:
7281 return 675000;
7282 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007283 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007284 }
7285 }
7286
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007287 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007288}
7289
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007290static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7291{
7292 u32 val;
7293
7294 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007295 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007296
7297 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007298 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007299 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007300
Imre Deak1c3f7702016-05-24 15:38:32 +03007301 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7302 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007303
7304 val = I915_READ(BXT_DE_PLL_CTL);
7305 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7306 dev_priv->cdclk_pll.ref;
7307}
7308
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007309static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007310{
Ville Syrjäläf5986242016-05-13 23:41:37 +03007311 u32 divider;
7312 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007313
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007314 bxt_de_pll_update(dev_priv);
7315
Ville Syrjäläf5986242016-05-13 23:41:37 +03007316 vco = dev_priv->cdclk_pll.vco;
7317 if (vco == 0)
7318 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007319
Ville Syrjäläf5986242016-05-13 23:41:37 +03007320 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007321
Ville Syrjäläf5986242016-05-13 23:41:37 +03007322 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007323 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007324 div = 2;
7325 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007326 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007327 div = 3;
7328 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007329 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007330 div = 4;
7331 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007332 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007333 div = 8;
7334 break;
7335 default:
7336 MISSING_CASE(divider);
7337 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007338 }
7339
Ville Syrjäläf5986242016-05-13 23:41:37 +03007340 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007341}
7342
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007343static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007344{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007345 uint32_t lcpll = I915_READ(LCPLL_CTL);
7346 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7347
7348 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7349 return 800000;
7350 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7351 return 450000;
7352 else if (freq == LCPLL_CLK_FREQ_450)
7353 return 450000;
7354 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7355 return 540000;
7356 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7357 return 337500;
7358 else
7359 return 675000;
7360}
7361
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007362static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007363{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007364 uint32_t lcpll = I915_READ(LCPLL_CTL);
7365 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7366
7367 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7368 return 800000;
7369 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7370 return 450000;
7371 else if (freq == LCPLL_CLK_FREQ_450)
7372 return 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007373 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +03007374 return 337500;
7375 else
7376 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007377}
7378
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007379static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007380{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007381 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007382 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007383}
7384
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007385static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007386{
7387 return 450000;
7388}
7389
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007390static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -08007391{
Jesse Barnese70236a2009-09-21 10:42:27 -07007392 return 400000;
7393}
Jesse Barnes79e53942008-11-07 14:24:08 -08007394
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007395static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007396{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007397 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007398}
Jesse Barnes79e53942008-11-07 14:24:08 -08007399
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007400static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007401{
7402 return 200000;
7403}
Jesse Barnes79e53942008-11-07 14:24:08 -08007404
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007405static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007406{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007407 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007408 u16 gcfgc = 0;
7409
David Weinehall52a05c32016-08-22 13:32:44 +03007410 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007411
7412 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7413 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007414 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007415 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007416 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007417 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007418 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007419 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7420 return 200000;
7421 default:
7422 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7423 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007424 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007425 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007426 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007427 }
7428}
7429
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007430static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007431{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007432 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007433 u16 gcfgc = 0;
7434
David Weinehall52a05c32016-08-22 13:32:44 +03007435 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007436
7437 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007438 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007439 else {
7440 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7441 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007442 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007443 default:
7444 case GC_DISPLAY_CLOCK_190_200_MHZ:
7445 return 190000;
7446 }
7447 }
7448}
Jesse Barnes79e53942008-11-07 14:24:08 -08007449
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007450static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007451{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007452 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007453}
7454
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007455static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007456{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007457 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007458 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007459
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007460 /*
7461 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7462 * encoding is different :(
7463 * FIXME is this the right way to detect 852GM/852GMV?
7464 */
David Weinehall52a05c32016-08-22 13:32:44 +03007465 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007466 return 133333;
7467
David Weinehall52a05c32016-08-22 13:32:44 +03007468 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007469 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7470
Jesse Barnese70236a2009-09-21 10:42:27 -07007471 /* Assume that the hardware is in the high speed state. This
7472 * should be the default.
7473 */
7474 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7475 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007476 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007477 case GC_CLOCK_100_200:
7478 return 200000;
7479 case GC_CLOCK_166_250:
7480 return 250000;
7481 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007482 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007483 case GC_CLOCK_133_266:
7484 case GC_CLOCK_133_266_2:
7485 case GC_CLOCK_166_266:
7486 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007487 }
7488
7489 /* Shouldn't happen */
7490 return 0;
7491}
7492
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007493static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007494{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007495 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007496}
7497
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007498static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007499{
Ville Syrjälä34edce22015-05-22 11:22:33 +03007500 static const unsigned int blb_vco[8] = {
7501 [0] = 3200000,
7502 [1] = 4000000,
7503 [2] = 5333333,
7504 [3] = 4800000,
7505 [4] = 6400000,
7506 };
7507 static const unsigned int pnv_vco[8] = {
7508 [0] = 3200000,
7509 [1] = 4000000,
7510 [2] = 5333333,
7511 [3] = 4800000,
7512 [4] = 2666667,
7513 };
7514 static const unsigned int cl_vco[8] = {
7515 [0] = 3200000,
7516 [1] = 4000000,
7517 [2] = 5333333,
7518 [3] = 6400000,
7519 [4] = 3333333,
7520 [5] = 3566667,
7521 [6] = 4266667,
7522 };
7523 static const unsigned int elk_vco[8] = {
7524 [0] = 3200000,
7525 [1] = 4000000,
7526 [2] = 5333333,
7527 [3] = 4800000,
7528 };
7529 static const unsigned int ctg_vco[8] = {
7530 [0] = 3200000,
7531 [1] = 4000000,
7532 [2] = 5333333,
7533 [3] = 6400000,
7534 [4] = 2666667,
7535 [5] = 4266667,
7536 };
7537 const unsigned int *vco_table;
7538 unsigned int vco;
7539 uint8_t tmp = 0;
7540
7541 /* FIXME other chipsets? */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007542 if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007543 vco_table = ctg_vco;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007544 else if (IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007545 vco_table = elk_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007546 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007547 vco_table = cl_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007548 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007549 vco_table = pnv_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007550 else if (IS_G33(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007551 vco_table = blb_vco;
7552 else
7553 return 0;
7554
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007555 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007556
7557 vco = vco_table[tmp & 0x7];
7558 if (vco == 0)
7559 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7560 else
7561 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7562
7563 return vco;
7564}
7565
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007566static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007567{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007568 struct pci_dev *pdev = dev_priv->drm.pdev;
7569 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007570 uint16_t tmp = 0;
7571
David Weinehall52a05c32016-08-22 13:32:44 +03007572 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007573
7574 cdclk_sel = (tmp >> 12) & 0x1;
7575
7576 switch (vco) {
7577 case 2666667:
7578 case 4000000:
7579 case 5333333:
7580 return cdclk_sel ? 333333 : 222222;
7581 case 3200000:
7582 return cdclk_sel ? 320000 : 228571;
7583 default:
7584 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7585 return 222222;
7586 }
7587}
7588
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007589static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007590{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007591 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007592 static const uint8_t div_3200[] = { 16, 10, 8 };
7593 static const uint8_t div_4000[] = { 20, 12, 10 };
7594 static const uint8_t div_5333[] = { 24, 16, 14 };
7595 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007596 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007597 uint16_t tmp = 0;
7598
David Weinehall52a05c32016-08-22 13:32:44 +03007599 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007600
7601 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7602
7603 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7604 goto fail;
7605
7606 switch (vco) {
7607 case 3200000:
7608 div_table = div_3200;
7609 break;
7610 case 4000000:
7611 div_table = div_4000;
7612 break;
7613 case 5333333:
7614 div_table = div_5333;
7615 break;
7616 default:
7617 goto fail;
7618 }
7619
7620 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7621
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007622fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007623 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7624 return 200000;
7625}
7626
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007627static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007628{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007629 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007630 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7631 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7632 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7633 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7634 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007635 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007636 uint16_t tmp = 0;
7637
David Weinehall52a05c32016-08-22 13:32:44 +03007638 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007639
7640 cdclk_sel = (tmp >> 4) & 0x7;
7641
7642 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7643 goto fail;
7644
7645 switch (vco) {
7646 case 3200000:
7647 div_table = div_3200;
7648 break;
7649 case 4000000:
7650 div_table = div_4000;
7651 break;
7652 case 4800000:
7653 div_table = div_4800;
7654 break;
7655 case 5333333:
7656 div_table = div_5333;
7657 break;
7658 default:
7659 goto fail;
7660 }
7661
7662 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7663
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007664fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007665 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7666 return 190476;
7667}
7668
Zhenyu Wang2c072452009-06-05 15:38:42 +08007669static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007670intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007671{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007672 while (*num > DATA_LINK_M_N_MASK ||
7673 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007674 *num >>= 1;
7675 *den >>= 1;
7676 }
7677}
7678
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007679static void compute_m_n(unsigned int m, unsigned int n,
7680 uint32_t *ret_m, uint32_t *ret_n)
7681{
7682 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7683 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7684 intel_reduce_m_n_ratio(ret_m, ret_n);
7685}
7686
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007687void
7688intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7689 int pixel_clock, int link_clock,
7690 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007691{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007692 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007693
7694 compute_m_n(bits_per_pixel * pixel_clock,
7695 link_clock * nlanes * 8,
7696 &m_n->gmch_m, &m_n->gmch_n);
7697
7698 compute_m_n(pixel_clock, link_clock,
7699 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007700}
7701
Chris Wilsona7615032011-01-12 17:04:08 +00007702static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7703{
Jani Nikulad330a952014-01-21 11:24:25 +02007704 if (i915.panel_use_ssc >= 0)
7705 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007706 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007707 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007708}
7709
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007710static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007711{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007712 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007713}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007714
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007715static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7716{
7717 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007718}
7719
Daniel Vetterf47709a2013-03-28 10:42:02 +01007720static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007721 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007722 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007723{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007724 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007725 u32 fp, fp2 = 0;
7726
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007727 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007728 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007729 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007730 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007731 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007732 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007733 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007734 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007735 }
7736
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007737 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007738
Daniel Vetterf47709a2013-03-28 10:42:02 +01007739 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007740 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007741 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007742 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007743 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007744 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007745 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007746 }
7747}
7748
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007749static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7750 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007751{
7752 u32 reg_val;
7753
7754 /*
7755 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7756 * and set it to a reasonable value instead.
7757 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007758 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007759 reg_val &= 0xffffff00;
7760 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007761 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007762
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007763 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007764 reg_val &= 0x8cffffff;
7765 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007766 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007767
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007768 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007769 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007770 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007771
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007772 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007773 reg_val &= 0x00ffffff;
7774 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007775 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007776}
7777
Daniel Vetterb5518422013-05-03 11:49:48 +02007778static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7779 struct intel_link_m_n *m_n)
7780{
7781 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007782 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007783 int pipe = crtc->pipe;
7784
Daniel Vettere3b95f12013-05-03 11:49:49 +02007785 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7786 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7787 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7788 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007789}
7790
7791static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007792 struct intel_link_m_n *m_n,
7793 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007794{
7795 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007796 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007797 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007798 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007799
7800 if (INTEL_INFO(dev)->gen >= 5) {
7801 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7802 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7803 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7804 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007805 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7806 * for gen < 8) and if DRRS is supported (to make sure the
7807 * registers are not unnecessarily accessed).
7808 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007809 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7810 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007811 I915_WRITE(PIPE_DATA_M2(transcoder),
7812 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7813 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7814 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7815 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7816 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007817 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007818 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7819 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7820 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7821 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007822 }
7823}
7824
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307825void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007826{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307827 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7828
7829 if (m_n == M1_N1) {
7830 dp_m_n = &crtc->config->dp_m_n;
7831 dp_m2_n2 = &crtc->config->dp_m2_n2;
7832 } else if (m_n == M2_N2) {
7833
7834 /*
7835 * M2_N2 registers are not supported. Hence m2_n2 divider value
7836 * needs to be programmed into M1_N1.
7837 */
7838 dp_m_n = &crtc->config->dp_m2_n2;
7839 } else {
7840 DRM_ERROR("Unsupported divider value\n");
7841 return;
7842 }
7843
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007844 if (crtc->config->has_pch_encoder)
7845 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007846 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307847 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007848}
7849
Daniel Vetter251ac862015-06-18 10:30:24 +02007850static void vlv_compute_dpll(struct intel_crtc *crtc,
7851 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007852{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007853 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007854 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007855 if (crtc->pipe != PIPE_A)
7856 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007857
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007858 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007859 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007860 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7861 DPLL_EXT_BUFFER_ENABLE_VLV;
7862
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007863 pipe_config->dpll_hw_state.dpll_md =
7864 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7865}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007866
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007867static void chv_compute_dpll(struct intel_crtc *crtc,
7868 struct intel_crtc_state *pipe_config)
7869{
7870 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007871 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007872 if (crtc->pipe != PIPE_A)
7873 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7874
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007875 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007876 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007877 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7878
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007879 pipe_config->dpll_hw_state.dpll_md =
7880 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007881}
7882
Ville Syrjäläd288f652014-10-28 13:20:22 +02007883static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007884 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007885{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007886 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007887 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007888 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007889 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007890 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007891 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007892
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007893 /* Enable Refclk */
7894 I915_WRITE(DPLL(pipe),
7895 pipe_config->dpll_hw_state.dpll &
7896 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7897
7898 /* No need to actually set up the DPLL with DSI */
7899 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7900 return;
7901
Ville Syrjäläa5805162015-05-26 20:42:30 +03007902 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007903
Ville Syrjäläd288f652014-10-28 13:20:22 +02007904 bestn = pipe_config->dpll.n;
7905 bestm1 = pipe_config->dpll.m1;
7906 bestm2 = pipe_config->dpll.m2;
7907 bestp1 = pipe_config->dpll.p1;
7908 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007909
Jesse Barnes89b667f2013-04-18 14:51:36 -07007910 /* See eDP HDMI DPIO driver vbios notes doc */
7911
7912 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007913 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007914 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007915
7916 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007917 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007918
7919 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007920 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007921 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007922 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007923
7924 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007925 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007926
7927 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007928 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7929 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7930 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007931 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007932
7933 /*
7934 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7935 * but we don't support that).
7936 * Note: don't use the DAC post divider as it seems unstable.
7937 */
7938 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007939 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007940
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007941 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007942 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007943
Jesse Barnes89b667f2013-04-18 14:51:36 -07007944 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007945 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007946 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7947 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007949 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007950 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007952 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007953
Ville Syrjälä37a56502016-06-22 21:57:04 +03007954 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007955 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007956 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007957 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007958 0x0df40000);
7959 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007961 0x0df70000);
7962 } else { /* HDMI or VGA */
7963 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007964 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007965 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007966 0x0df70000);
7967 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007969 0x0df40000);
7970 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007971
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007972 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007973 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007974 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007975 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007976 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007977
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007978 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007979 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007980}
7981
Ville Syrjäläd288f652014-10-28 13:20:22 +02007982static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007983 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007984{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007985 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007986 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007987 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007988 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307989 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007990 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307991 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307992 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007993
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007994 /* Enable Refclk and SSC */
7995 I915_WRITE(DPLL(pipe),
7996 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7997
7998 /* No need to actually set up the DPLL with DSI */
7999 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8000 return;
8001
Ville Syrjäläd288f652014-10-28 13:20:22 +02008002 bestn = pipe_config->dpll.n;
8003 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8004 bestm1 = pipe_config->dpll.m1;
8005 bestm2 = pipe_config->dpll.m2 >> 22;
8006 bestp1 = pipe_config->dpll.p1;
8007 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308008 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308009 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308010 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008011
Ville Syrjäläa5805162015-05-26 20:42:30 +03008012 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008013
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008014 /* p1 and p2 divider */
8015 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8016 5 << DPIO_CHV_S1_DIV_SHIFT |
8017 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8018 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8019 1 << DPIO_CHV_K_DIV_SHIFT);
8020
8021 /* Feedback post-divider - m2 */
8022 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8023
8024 /* Feedback refclk divider - n and m1 */
8025 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8026 DPIO_CHV_M1_DIV_BY_2 |
8027 1 << DPIO_CHV_N_DIV_SHIFT);
8028
8029 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008030 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008031
8032 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308033 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8034 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8035 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8036 if (bestm2_frac)
8037 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8038 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008039
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308040 /* Program digital lock detect threshold */
8041 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8042 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8043 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8044 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8045 if (!bestm2_frac)
8046 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8047 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8048
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008049 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308050 if (vco == 5400000) {
8051 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8052 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8053 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8054 tribuf_calcntr = 0x9;
8055 } else if (vco <= 6200000) {
8056 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8057 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8058 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8059 tribuf_calcntr = 0x9;
8060 } else if (vco <= 6480000) {
8061 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8062 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8063 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8064 tribuf_calcntr = 0x8;
8065 } else {
8066 /* Not supported. Apply the same limits as in the max case */
8067 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8068 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8069 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8070 tribuf_calcntr = 0;
8071 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008072 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8073
Ville Syrjälä968040b2015-03-11 22:52:08 +02008074 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308075 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8076 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8077 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8078
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008079 /* AFC Recal */
8080 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8081 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8082 DPIO_AFC_RECAL);
8083
Ville Syrjäläa5805162015-05-26 20:42:30 +03008084 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008085}
8086
Ville Syrjäläd288f652014-10-28 13:20:22 +02008087/**
8088 * vlv_force_pll_on - forcibly enable just the PLL
8089 * @dev_priv: i915 private structure
8090 * @pipe: pipe PLL to enable
8091 * @dpll: PLL configuration
8092 *
8093 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8094 * in cases where we need the PLL enabled even when @pipe is not going to
8095 * be enabled.
8096 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008097int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008098 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008099{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02008100 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008101 struct intel_crtc_state *pipe_config;
8102
8103 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8104 if (!pipe_config)
8105 return -ENOMEM;
8106
8107 pipe_config->base.crtc = &crtc->base;
8108 pipe_config->pixel_multiplier = 1;
8109 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008110
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008111 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008112 chv_compute_dpll(crtc, pipe_config);
8113 chv_prepare_pll(crtc, pipe_config);
8114 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008115 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008116 vlv_compute_dpll(crtc, pipe_config);
8117 vlv_prepare_pll(crtc, pipe_config);
8118 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008119 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008120
8121 kfree(pipe_config);
8122
8123 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008124}
8125
8126/**
8127 * vlv_force_pll_off - forcibly disable just the PLL
8128 * @dev_priv: i915 private structure
8129 * @pipe: pipe PLL to disable
8130 *
8131 * Disable the PLL for @pipe. To be used in cases where we need
8132 * the PLL enabled even when @pipe is not going to be enabled.
8133 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008134void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008135{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008136 if (IS_CHERRYVIEW(dev_priv))
8137 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008138 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008139 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008140}
8141
Daniel Vetter251ac862015-06-18 10:30:24 +02008142static void i9xx_compute_dpll(struct intel_crtc *crtc,
8143 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008144 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008145{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008146 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008147 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008148 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008149
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008150 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308151
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008152 dpll = DPLL_VGA_MODE_DIS;
8153
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008154 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008155 dpll |= DPLLB_MODE_LVDS;
8156 else
8157 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008158
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008159 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008160 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008161 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008162 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008163
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008164 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8165 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008166 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008167
Ville Syrjälä37a56502016-06-22 21:57:04 +03008168 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008169 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008170
8171 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008172 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008173 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8174 else {
8175 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008176 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008177 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8178 }
8179 switch (clock->p2) {
8180 case 5:
8181 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8182 break;
8183 case 7:
8184 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8185 break;
8186 case 10:
8187 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8188 break;
8189 case 14:
8190 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8191 break;
8192 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008193 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008194 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8195
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008196 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008197 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008198 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008199 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008200 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8201 else
8202 dpll |= PLL_REF_INPUT_DREFCLK;
8203
8204 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008205 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008206
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008207 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008208 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008209 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008210 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008211 }
8212}
8213
Daniel Vetter251ac862015-06-18 10:30:24 +02008214static void i8xx_compute_dpll(struct intel_crtc *crtc,
8215 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008216 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008217{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008218 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008219 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008220 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008221 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008222
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008223 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308224
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008225 dpll = DPLL_VGA_MODE_DIS;
8226
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008227 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008228 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8229 } else {
8230 if (clock->p1 == 2)
8231 dpll |= PLL_P1_DIVIDE_BY_TWO;
8232 else
8233 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8234 if (clock->p2 == 4)
8235 dpll |= PLL_P2_DIVIDE_BY_4;
8236 }
8237
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008238 if (!IS_I830(dev_priv) &&
8239 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008240 dpll |= DPLL_DVO_2X_MODE;
8241
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008242 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008243 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008244 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8245 else
8246 dpll |= PLL_REF_INPUT_DREFCLK;
8247
8248 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008249 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008250}
8251
Daniel Vetter8a654f32013-06-01 17:16:22 +02008252static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008253{
8254 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008255 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008256 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008257 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008258 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008259 uint32_t crtc_vtotal, crtc_vblank_end;
8260 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008261
8262 /* We need to be careful not to changed the adjusted mode, for otherwise
8263 * the hw state checker will get angry at the mismatch. */
8264 crtc_vtotal = adjusted_mode->crtc_vtotal;
8265 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008266
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008267 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008268 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008269 crtc_vtotal -= 1;
8270 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008271
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008272 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008273 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8274 else
8275 vsyncshift = adjusted_mode->crtc_hsync_start -
8276 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008277 if (vsyncshift < 0)
8278 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008279 }
8280
8281 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008282 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008283
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008284 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008285 (adjusted_mode->crtc_hdisplay - 1) |
8286 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008287 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008288 (adjusted_mode->crtc_hblank_start - 1) |
8289 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008290 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008291 (adjusted_mode->crtc_hsync_start - 1) |
8292 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8293
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008294 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008295 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008296 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008297 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008298 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008299 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008300 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008301 (adjusted_mode->crtc_vsync_start - 1) |
8302 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8303
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008304 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8305 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8306 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8307 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008308 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008309 (pipe == PIPE_B || pipe == PIPE_C))
8310 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8311
Jani Nikulabc58be62016-03-18 17:05:39 +02008312}
8313
8314static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8315{
8316 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008317 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008318 enum pipe pipe = intel_crtc->pipe;
8319
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008320 /* pipesrc controls the size that is scaled from, which should
8321 * always be the user's requested size.
8322 */
8323 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008324 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8325 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008326}
8327
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008328static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008329 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008330{
8331 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008332 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008333 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8334 uint32_t tmp;
8335
8336 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008337 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8338 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008339 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008340 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8341 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008342 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008343 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8344 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008345
8346 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008347 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8348 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008349 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008350 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8351 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008352 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008353 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8354 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008355
8356 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008357 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8358 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8359 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008360 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008361}
8362
8363static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8364 struct intel_crtc_state *pipe_config)
8365{
8366 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008367 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008368 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008369
8370 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008371 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8372 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8373
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008374 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8375 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008376}
8377
Daniel Vetterf6a83282014-02-11 15:28:57 -08008378void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008379 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008380{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008381 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8382 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8383 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8384 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008385
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008386 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8387 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8388 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8389 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008390
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008391 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008392 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008393
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008394 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8395 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008396
8397 mode->hsync = drm_mode_hsync(mode);
8398 mode->vrefresh = drm_mode_vrefresh(mode);
8399 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008400}
8401
Daniel Vetter84b046f2013-02-19 18:48:54 +01008402static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8403{
8404 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008405 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008406 uint32_t pipeconf;
8407
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008408 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008409
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008410 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8411 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8412 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008413
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008414 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008415 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008416
Daniel Vetterff9ce462013-04-24 14:57:17 +02008417 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008418 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8419 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008420 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008421 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008422 pipeconf |= PIPECONF_DITHER_EN |
8423 PIPECONF_DITHER_TYPE_SP;
8424
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008425 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008426 case 18:
8427 pipeconf |= PIPECONF_6BPC;
8428 break;
8429 case 24:
8430 pipeconf |= PIPECONF_8BPC;
8431 break;
8432 case 30:
8433 pipeconf |= PIPECONF_10BPC;
8434 break;
8435 default:
8436 /* Case prevented by intel_choose_pipe_bpp_dither. */
8437 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008438 }
8439 }
8440
8441 if (HAS_PIPE_CXSR(dev)) {
8442 if (intel_crtc->lowfreq_avail) {
8443 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8444 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8445 } else {
8446 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008447 }
8448 }
8449
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008450 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008451 if (INTEL_INFO(dev)->gen < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008452 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008453 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8454 else
8455 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8456 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008457 pipeconf |= PIPECONF_PROGRESSIVE;
8458
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008459 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008460 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008461 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008462
Daniel Vetter84b046f2013-02-19 18:48:54 +01008463 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8464 POSTING_READ(PIPECONF(intel_crtc->pipe));
8465}
8466
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008467static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8468 struct intel_crtc_state *crtc_state)
8469{
8470 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008471 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008472 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008473 int refclk = 48000;
8474
8475 memset(&crtc_state->dpll_hw_state, 0,
8476 sizeof(crtc_state->dpll_hw_state));
8477
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008478 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008479 if (intel_panel_use_ssc(dev_priv)) {
8480 refclk = dev_priv->vbt.lvds_ssc_freq;
8481 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8482 }
8483
8484 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008485 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008486 limit = &intel_limits_i8xx_dvo;
8487 } else {
8488 limit = &intel_limits_i8xx_dac;
8489 }
8490
8491 if (!crtc_state->clock_set &&
8492 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8493 refclk, NULL, &crtc_state->dpll)) {
8494 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8495 return -EINVAL;
8496 }
8497
8498 i8xx_compute_dpll(crtc, crtc_state, NULL);
8499
8500 return 0;
8501}
8502
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008503static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8504 struct intel_crtc_state *crtc_state)
8505{
8506 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008507 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008508 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008509 int refclk = 96000;
8510
8511 memset(&crtc_state->dpll_hw_state, 0,
8512 sizeof(crtc_state->dpll_hw_state));
8513
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008514 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008515 if (intel_panel_use_ssc(dev_priv)) {
8516 refclk = dev_priv->vbt.lvds_ssc_freq;
8517 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8518 }
8519
8520 if (intel_is_dual_link_lvds(dev))
8521 limit = &intel_limits_g4x_dual_channel_lvds;
8522 else
8523 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008524 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8525 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008526 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008527 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008528 limit = &intel_limits_g4x_sdvo;
8529 } else {
8530 /* The option is for other outputs */
8531 limit = &intel_limits_i9xx_sdvo;
8532 }
8533
8534 if (!crtc_state->clock_set &&
8535 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8536 refclk, NULL, &crtc_state->dpll)) {
8537 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8538 return -EINVAL;
8539 }
8540
8541 i9xx_compute_dpll(crtc, crtc_state, NULL);
8542
8543 return 0;
8544}
8545
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008546static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8547 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008548{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008549 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008550 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008551 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008552 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008553
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008554 memset(&crtc_state->dpll_hw_state, 0,
8555 sizeof(crtc_state->dpll_hw_state));
8556
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008557 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008558 if (intel_panel_use_ssc(dev_priv)) {
8559 refclk = dev_priv->vbt.lvds_ssc_freq;
8560 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8561 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008562
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008563 limit = &intel_limits_pineview_lvds;
8564 } else {
8565 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008566 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008567
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008568 if (!crtc_state->clock_set &&
8569 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8570 refclk, NULL, &crtc_state->dpll)) {
8571 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8572 return -EINVAL;
8573 }
8574
8575 i9xx_compute_dpll(crtc, crtc_state, NULL);
8576
8577 return 0;
8578}
8579
8580static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8581 struct intel_crtc_state *crtc_state)
8582{
8583 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008584 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008585 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008586 int refclk = 96000;
8587
8588 memset(&crtc_state->dpll_hw_state, 0,
8589 sizeof(crtc_state->dpll_hw_state));
8590
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008591 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008592 if (intel_panel_use_ssc(dev_priv)) {
8593 refclk = dev_priv->vbt.lvds_ssc_freq;
8594 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008595 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008596
8597 limit = &intel_limits_i9xx_lvds;
8598 } else {
8599 limit = &intel_limits_i9xx_sdvo;
8600 }
8601
8602 if (!crtc_state->clock_set &&
8603 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8604 refclk, NULL, &crtc_state->dpll)) {
8605 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8606 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008607 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008608
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008609 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008610
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008611 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008612}
8613
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008614static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8615 struct intel_crtc_state *crtc_state)
8616{
8617 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008618 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008619
8620 memset(&crtc_state->dpll_hw_state, 0,
8621 sizeof(crtc_state->dpll_hw_state));
8622
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008623 if (!crtc_state->clock_set &&
8624 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8625 refclk, NULL, &crtc_state->dpll)) {
8626 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8627 return -EINVAL;
8628 }
8629
8630 chv_compute_dpll(crtc, crtc_state);
8631
8632 return 0;
8633}
8634
8635static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8636 struct intel_crtc_state *crtc_state)
8637{
8638 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008639 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008640
8641 memset(&crtc_state->dpll_hw_state, 0,
8642 sizeof(crtc_state->dpll_hw_state));
8643
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008644 if (!crtc_state->clock_set &&
8645 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8646 refclk, NULL, &crtc_state->dpll)) {
8647 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8648 return -EINVAL;
8649 }
8650
8651 vlv_compute_dpll(crtc, crtc_state);
8652
8653 return 0;
8654}
8655
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008656static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008657 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008658{
8659 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008660 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008661 uint32_t tmp;
8662
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008663 if (INTEL_GEN(dev_priv) <= 3 &&
8664 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008665 return;
8666
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008667 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008668 if (!(tmp & PFIT_ENABLE))
8669 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008670
Daniel Vetter06922822013-07-11 13:35:40 +02008671 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008672 if (INTEL_INFO(dev)->gen < 4) {
8673 if (crtc->pipe != PIPE_B)
8674 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008675 } else {
8676 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8677 return;
8678 }
8679
Daniel Vetter06922822013-07-11 13:35:40 +02008680 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008681 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008682}
8683
Jesse Barnesacbec812013-09-20 11:29:32 -07008684static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008685 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008686{
8687 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008688 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008689 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008690 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008691 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008692 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008693
Ville Syrjäläb5219732016-03-15 16:40:01 +02008694 /* In case of DSI, DPLL will not be used */
8695 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308696 return;
8697
Ville Syrjäläa5805162015-05-26 20:42:30 +03008698 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008699 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008700 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008701
8702 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8703 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8704 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8705 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8706 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8707
Imre Deakdccbea32015-06-22 23:35:51 +03008708 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008709}
8710
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008711static void
8712i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8713 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008714{
8715 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008716 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008717 u32 val, base, offset;
8718 int pipe = crtc->pipe, plane = crtc->plane;
8719 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008720 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008721 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008722 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008723
Damien Lespiau42a7b082015-02-05 19:35:13 +00008724 val = I915_READ(DSPCNTR(plane));
8725 if (!(val & DISPLAY_PLANE_ENABLE))
8726 return;
8727
Damien Lespiaud9806c92015-01-21 14:07:19 +00008728 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008729 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008730 DRM_DEBUG_KMS("failed to alloc fb\n");
8731 return;
8732 }
8733
Damien Lespiau1b842c82015-01-21 13:50:54 +00008734 fb = &intel_fb->base;
8735
Daniel Vetter18c52472015-02-10 17:16:09 +00008736 if (INTEL_INFO(dev)->gen >= 4) {
8737 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008738 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008739 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8740 }
8741 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008742
8743 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008744 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008745 fb->pixel_format = fourcc;
8746 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008747
8748 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008749 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008750 offset = I915_READ(DSPTILEOFF(plane));
8751 else
8752 offset = I915_READ(DSPLINOFF(plane));
8753 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8754 } else {
8755 base = I915_READ(DSPADDR(plane));
8756 }
8757 plane_config->base = base;
8758
8759 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008760 fb->width = ((val >> 16) & 0xfff) + 1;
8761 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008762
8763 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008764 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008765
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008766 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008767 fb->pixel_format,
8768 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008769
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008770 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008771
Damien Lespiau2844a922015-01-20 12:51:48 +00008772 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8773 pipe_name(pipe), plane, fb->width, fb->height,
8774 fb->bits_per_pixel, base, fb->pitches[0],
8775 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008776
Damien Lespiau2d140302015-02-05 17:22:18 +00008777 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008778}
8779
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008780static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008781 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008782{
8783 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008784 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008785 int pipe = pipe_config->cpu_transcoder;
8786 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008787 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008788 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008789 int refclk = 100000;
8790
Ville Syrjäläb5219732016-03-15 16:40:01 +02008791 /* In case of DSI, DPLL will not be used */
8792 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8793 return;
8794
Ville Syrjäläa5805162015-05-26 20:42:30 +03008795 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008796 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8797 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8798 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8799 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008800 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008801 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008802
8803 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008804 clock.m2 = (pll_dw0 & 0xff) << 22;
8805 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8806 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008807 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8808 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8809 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8810
Imre Deakdccbea32015-06-22 23:35:51 +03008811 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008812}
8813
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008814static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008815 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008816{
8817 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008818 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008819 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008820 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008821 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008822
Imre Deak17290502016-02-12 18:55:11 +02008823 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8824 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008825 return false;
8826
Daniel Vettere143a212013-07-04 12:01:15 +02008827 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008828 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008829
Imre Deak17290502016-02-12 18:55:11 +02008830 ret = false;
8831
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008832 tmp = I915_READ(PIPECONF(crtc->pipe));
8833 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008834 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008835
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008836 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8837 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008838 switch (tmp & PIPECONF_BPC_MASK) {
8839 case PIPECONF_6BPC:
8840 pipe_config->pipe_bpp = 18;
8841 break;
8842 case PIPECONF_8BPC:
8843 pipe_config->pipe_bpp = 24;
8844 break;
8845 case PIPECONF_10BPC:
8846 pipe_config->pipe_bpp = 30;
8847 break;
8848 default:
8849 break;
8850 }
8851 }
8852
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008853 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008854 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008855 pipe_config->limited_color_range = true;
8856
Ville Syrjälä282740f2013-09-04 18:30:03 +03008857 if (INTEL_INFO(dev)->gen < 4)
8858 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8859
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008860 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008861 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008862
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008863 i9xx_get_pfit_config(crtc, pipe_config);
8864
Daniel Vetter6c49f242013-06-06 12:45:25 +02008865 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008866 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008867 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008868 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8869 else
8870 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008871 pipe_config->pixel_multiplier =
8872 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8873 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008874 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008875 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8876 IS_G33(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008877 tmp = I915_READ(DPLL(crtc->pipe));
8878 pipe_config->pixel_multiplier =
8879 ((tmp & SDVO_MULTIPLIER_MASK)
8880 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8881 } else {
8882 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8883 * port and will be fixed up in the encoder->get_config
8884 * function. */
8885 pipe_config->pixel_multiplier = 1;
8886 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008887 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008888 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008889 /*
8890 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8891 * on 830. Filter it out here so that we don't
8892 * report errors due to that.
8893 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008894 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008895 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8896
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008897 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8898 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008899 } else {
8900 /* Mask out read-only status bits. */
8901 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8902 DPLL_PORTC_READY_MASK |
8903 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008904 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008905
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008906 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008907 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008908 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008909 vlv_crtc_clock_get(crtc, pipe_config);
8910 else
8911 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008912
Ville Syrjälä0f646142015-08-26 19:39:18 +03008913 /*
8914 * Normally the dotclock is filled in by the encoder .get_config()
8915 * but in case the pipe is enabled w/o any ports we need a sane
8916 * default.
8917 */
8918 pipe_config->base.adjusted_mode.crtc_clock =
8919 pipe_config->port_clock / pipe_config->pixel_multiplier;
8920
Imre Deak17290502016-02-12 18:55:11 +02008921 ret = true;
8922
8923out:
8924 intel_display_power_put(dev_priv, power_domain);
8925
8926 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008927}
8928
Paulo Zanonidde86e22012-12-01 12:04:25 -02008929static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008930{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008931 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008932 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008933 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008934 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008935 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008936 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008937 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008938 bool has_ck505 = false;
8939 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008940 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008941
8942 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008943 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008944 switch (encoder->type) {
8945 case INTEL_OUTPUT_LVDS:
8946 has_panel = true;
8947 has_lvds = true;
8948 break;
8949 case INTEL_OUTPUT_EDP:
8950 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008951 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008952 has_cpu_edp = true;
8953 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008954 default:
8955 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008956 }
8957 }
8958
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008959 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008960 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008961 can_ssc = has_ck505;
8962 } else {
8963 has_ck505 = false;
8964 can_ssc = true;
8965 }
8966
Lyude1c1a24d2016-06-14 11:04:09 -04008967 /* Check if any DPLLs are using the SSC source */
8968 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8969 u32 temp = I915_READ(PCH_DPLL(i));
8970
8971 if (!(temp & DPLL_VCO_ENABLE))
8972 continue;
8973
8974 if ((temp & PLL_REF_INPUT_MASK) ==
8975 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8976 using_ssc_source = true;
8977 break;
8978 }
8979 }
8980
8981 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8982 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008983
8984 /* Ironlake: try to setup display ref clock before DPLL
8985 * enabling. This is only under driver's control after
8986 * PCH B stepping, previous chipset stepping should be
8987 * ignoring this setting.
8988 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008989 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008990
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008991 /* As we must carefully and slowly disable/enable each source in turn,
8992 * compute the final state we want first and check if we need to
8993 * make any changes at all.
8994 */
8995 final = val;
8996 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008997 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008998 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008999 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009000 final |= DREF_NONSPREAD_SOURCE_ENABLE;
9001
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009002 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009003 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009004 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009005
Keith Packard199e5d72011-09-22 12:01:57 -07009006 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009007 final |= DREF_SSC_SOURCE_ENABLE;
9008
9009 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9010 final |= DREF_SSC1_ENABLE;
9011
9012 if (has_cpu_edp) {
9013 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9014 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9015 else
9016 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9017 } else
9018 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009019 } else if (using_ssc_source) {
9020 final |= DREF_SSC_SOURCE_ENABLE;
9021 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009022 }
9023
9024 if (final == val)
9025 return;
9026
9027 /* Always enable nonspread source */
9028 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9029
9030 if (has_ck505)
9031 val |= DREF_NONSPREAD_CK505_ENABLE;
9032 else
9033 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9034
9035 if (has_panel) {
9036 val &= ~DREF_SSC_SOURCE_MASK;
9037 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009038
Keith Packard199e5d72011-09-22 12:01:57 -07009039 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009040 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009041 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009042 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009043 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009044 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009045
9046 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009047 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009048 POSTING_READ(PCH_DREF_CONTROL);
9049 udelay(200);
9050
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009051 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009052
9053 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009054 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009055 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009056 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009057 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009058 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009059 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009060 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009061 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009062
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009063 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009064 POSTING_READ(PCH_DREF_CONTROL);
9065 udelay(200);
9066 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009067 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009068
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009069 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009070
9071 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009072 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009073
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009074 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009075 POSTING_READ(PCH_DREF_CONTROL);
9076 udelay(200);
9077
Lyude1c1a24d2016-06-14 11:04:09 -04009078 if (!using_ssc_source) {
9079 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009080
Lyude1c1a24d2016-06-14 11:04:09 -04009081 /* Turn off the SSC source */
9082 val &= ~DREF_SSC_SOURCE_MASK;
9083 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009084
Lyude1c1a24d2016-06-14 11:04:09 -04009085 /* Turn off SSC1 */
9086 val &= ~DREF_SSC1_ENABLE;
9087
9088 I915_WRITE(PCH_DREF_CONTROL, val);
9089 POSTING_READ(PCH_DREF_CONTROL);
9090 udelay(200);
9091 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009092 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009093
9094 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009095}
9096
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009097static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009098{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009099 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009100
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009101 tmp = I915_READ(SOUTH_CHICKEN2);
9102 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9103 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009104
Imre Deakcf3598c2016-06-28 13:37:31 +03009105 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9106 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009107 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009108
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009109 tmp = I915_READ(SOUTH_CHICKEN2);
9110 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9111 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009112
Imre Deakcf3598c2016-06-28 13:37:31 +03009113 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9114 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009115 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009116}
9117
9118/* WaMPhyProgramming:hsw */
9119static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9120{
9121 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009122
9123 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9124 tmp &= ~(0xFF << 24);
9125 tmp |= (0x12 << 24);
9126 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9127
Paulo Zanonidde86e22012-12-01 12:04:25 -02009128 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9129 tmp |= (1 << 11);
9130 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9131
9132 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9133 tmp |= (1 << 11);
9134 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9135
Paulo Zanonidde86e22012-12-01 12:04:25 -02009136 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9137 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9138 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9139
9140 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9141 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9142 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9143
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009144 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9145 tmp &= ~(7 << 13);
9146 tmp |= (5 << 13);
9147 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009148
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009149 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9150 tmp &= ~(7 << 13);
9151 tmp |= (5 << 13);
9152 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009153
9154 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9155 tmp &= ~0xFF;
9156 tmp |= 0x1C;
9157 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9158
9159 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9160 tmp &= ~0xFF;
9161 tmp |= 0x1C;
9162 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9163
9164 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9165 tmp &= ~(0xFF << 16);
9166 tmp |= (0x1C << 16);
9167 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9168
9169 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9170 tmp &= ~(0xFF << 16);
9171 tmp |= (0x1C << 16);
9172 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9173
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009174 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9175 tmp |= (1 << 27);
9176 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009177
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009178 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9179 tmp |= (1 << 27);
9180 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009181
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009182 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9183 tmp &= ~(0xF << 28);
9184 tmp |= (4 << 28);
9185 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009186
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009187 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9188 tmp &= ~(0xF << 28);
9189 tmp |= (4 << 28);
9190 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009191}
9192
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009193/* Implements 3 different sequences from BSpec chapter "Display iCLK
9194 * Programming" based on the parameters passed:
9195 * - Sequence to enable CLKOUT_DP
9196 * - Sequence to enable CLKOUT_DP without spread
9197 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9198 */
9199static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9200 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009201{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009202 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009203 uint32_t reg, tmp;
9204
9205 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9206 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009207 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9208 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009209 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009210
Ville Syrjäläa5805162015-05-26 20:42:30 +03009211 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009212
9213 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9214 tmp &= ~SBI_SSCCTL_DISABLE;
9215 tmp |= SBI_SSCCTL_PATHALT;
9216 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9217
9218 udelay(24);
9219
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009220 if (with_spread) {
9221 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9222 tmp &= ~SBI_SSCCTL_PATHALT;
9223 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009224
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009225 if (with_fdi) {
9226 lpt_reset_fdi_mphy(dev_priv);
9227 lpt_program_fdi_mphy(dev_priv);
9228 }
9229 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009230
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009231 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009232 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9233 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9234 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009235
Ville Syrjäläa5805162015-05-26 20:42:30 +03009236 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009237}
9238
Paulo Zanoni47701c32013-07-23 11:19:25 -03009239/* Sequence to disable CLKOUT_DP */
9240static void lpt_disable_clkout_dp(struct drm_device *dev)
9241{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009242 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009243 uint32_t reg, tmp;
9244
Ville Syrjäläa5805162015-05-26 20:42:30 +03009245 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009246
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009247 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009248 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9249 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9250 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9251
9252 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9253 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9254 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9255 tmp |= SBI_SSCCTL_PATHALT;
9256 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9257 udelay(32);
9258 }
9259 tmp |= SBI_SSCCTL_DISABLE;
9260 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9261 }
9262
Ville Syrjäläa5805162015-05-26 20:42:30 +03009263 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009264}
9265
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009266#define BEND_IDX(steps) ((50 + (steps)) / 5)
9267
9268static const uint16_t sscdivintphase[] = {
9269 [BEND_IDX( 50)] = 0x3B23,
9270 [BEND_IDX( 45)] = 0x3B23,
9271 [BEND_IDX( 40)] = 0x3C23,
9272 [BEND_IDX( 35)] = 0x3C23,
9273 [BEND_IDX( 30)] = 0x3D23,
9274 [BEND_IDX( 25)] = 0x3D23,
9275 [BEND_IDX( 20)] = 0x3E23,
9276 [BEND_IDX( 15)] = 0x3E23,
9277 [BEND_IDX( 10)] = 0x3F23,
9278 [BEND_IDX( 5)] = 0x3F23,
9279 [BEND_IDX( 0)] = 0x0025,
9280 [BEND_IDX( -5)] = 0x0025,
9281 [BEND_IDX(-10)] = 0x0125,
9282 [BEND_IDX(-15)] = 0x0125,
9283 [BEND_IDX(-20)] = 0x0225,
9284 [BEND_IDX(-25)] = 0x0225,
9285 [BEND_IDX(-30)] = 0x0325,
9286 [BEND_IDX(-35)] = 0x0325,
9287 [BEND_IDX(-40)] = 0x0425,
9288 [BEND_IDX(-45)] = 0x0425,
9289 [BEND_IDX(-50)] = 0x0525,
9290};
9291
9292/*
9293 * Bend CLKOUT_DP
9294 * steps -50 to 50 inclusive, in steps of 5
9295 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9296 * change in clock period = -(steps / 10) * 5.787 ps
9297 */
9298static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9299{
9300 uint32_t tmp;
9301 int idx = BEND_IDX(steps);
9302
9303 if (WARN_ON(steps % 5 != 0))
9304 return;
9305
9306 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9307 return;
9308
9309 mutex_lock(&dev_priv->sb_lock);
9310
9311 if (steps % 10 != 0)
9312 tmp = 0xAAAAAAAB;
9313 else
9314 tmp = 0x00000000;
9315 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9316
9317 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9318 tmp &= 0xffff0000;
9319 tmp |= sscdivintphase[idx];
9320 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9321
9322 mutex_unlock(&dev_priv->sb_lock);
9323}
9324
9325#undef BEND_IDX
9326
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009327static void lpt_init_pch_refclk(struct drm_device *dev)
9328{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009329 struct intel_encoder *encoder;
9330 bool has_vga = false;
9331
Damien Lespiaub2784e12014-08-05 11:29:37 +01009332 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009333 switch (encoder->type) {
9334 case INTEL_OUTPUT_ANALOG:
9335 has_vga = true;
9336 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009337 default:
9338 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009339 }
9340 }
9341
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009342 if (has_vga) {
9343 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009344 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009345 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03009346 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009347 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009348}
9349
Paulo Zanonidde86e22012-12-01 12:04:25 -02009350/*
9351 * Initialize reference clocks when the driver loads
9352 */
9353void intel_init_pch_refclk(struct drm_device *dev)
9354{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009355 struct drm_i915_private *dev_priv = to_i915(dev);
9356
9357 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009358 ironlake_init_pch_refclk(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009359 else if (HAS_PCH_LPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009360 lpt_init_pch_refclk(dev);
9361}
9362
Daniel Vetter6ff93602013-04-19 11:24:36 +02009363static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009364{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009365 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9367 int pipe = intel_crtc->pipe;
9368 uint32_t val;
9369
Daniel Vetter78114072013-06-13 00:54:57 +02009370 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009371
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009372 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009373 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009374 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009375 break;
9376 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009377 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009378 break;
9379 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009380 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009381 break;
9382 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009383 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009384 break;
9385 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009386 /* Case prevented by intel_choose_pipe_bpp_dither. */
9387 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009388 }
9389
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009390 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009391 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9392
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009393 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009394 val |= PIPECONF_INTERLACED_ILK;
9395 else
9396 val |= PIPECONF_PROGRESSIVE;
9397
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009398 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009399 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009400
Paulo Zanonic8203562012-09-12 10:06:29 -03009401 I915_WRITE(PIPECONF(pipe), val);
9402 POSTING_READ(PIPECONF(pipe));
9403}
9404
Daniel Vetter6ff93602013-04-19 11:24:36 +02009405static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009406{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009407 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009409 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009410 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009411
Jani Nikula391bf042016-03-18 17:05:40 +02009412 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009413 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9414
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009415 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009416 val |= PIPECONF_INTERLACED_ILK;
9417 else
9418 val |= PIPECONF_PROGRESSIVE;
9419
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009420 I915_WRITE(PIPECONF(cpu_transcoder), val);
9421 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009422}
9423
Jani Nikula391bf042016-03-18 17:05:40 +02009424static void haswell_set_pipemisc(struct drm_crtc *crtc)
9425{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009426 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009427 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9428
9429 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9430 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009431
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009432 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009433 case 18:
9434 val |= PIPEMISC_DITHER_6_BPC;
9435 break;
9436 case 24:
9437 val |= PIPEMISC_DITHER_8_BPC;
9438 break;
9439 case 30:
9440 val |= PIPEMISC_DITHER_10_BPC;
9441 break;
9442 case 36:
9443 val |= PIPEMISC_DITHER_12_BPC;
9444 break;
9445 default:
9446 /* Case prevented by pipe_config_set_bpp. */
9447 BUG();
9448 }
9449
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009450 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009451 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9452
Jani Nikula391bf042016-03-18 17:05:40 +02009453 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009454 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009455}
9456
Paulo Zanonid4b19312012-11-29 11:29:32 -02009457int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9458{
9459 /*
9460 * Account for spread spectrum to avoid
9461 * oversubscribing the link. Max center spread
9462 * is 2.5%; use 5% for safety's sake.
9463 */
9464 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009465 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009466}
9467
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009468static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009469{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009470 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009471}
9472
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009473static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9474 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009475 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009476{
9477 struct drm_crtc *crtc = &intel_crtc->base;
9478 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009479 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009480 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009481 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009482
Chris Wilsonc1858122010-12-03 21:35:48 +00009483 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009484 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009485 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009486 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009487 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009488 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009489 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009490 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009491 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009492
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009493 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009494
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009495 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9496 fp |= FP_CB_TUNE;
9497
9498 if (reduced_clock) {
9499 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9500
9501 if (reduced_clock->m < factor * reduced_clock->n)
9502 fp2 |= FP_CB_TUNE;
9503 } else {
9504 fp2 = fp;
9505 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009506
Chris Wilson5eddb702010-09-11 13:48:45 +01009507 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009508
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009509 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009510 dpll |= DPLLB_MODE_LVDS;
9511 else
9512 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009513
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009514 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009515 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009516
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009517 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9518 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009519 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009520
Ville Syrjälä37a56502016-06-22 21:57:04 +03009521 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009522 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009523
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009524 /*
9525 * The high speed IO clock is only really required for
9526 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9527 * possible to share the DPLL between CRT and HDMI. Enabling
9528 * the clock needlessly does no real harm, except use up a
9529 * bit of power potentially.
9530 *
9531 * We'll limit this to IVB with 3 pipes, since it has only two
9532 * DPLLs and so DPLL sharing is the only way to get three pipes
9533 * driving PCH ports at the same time. On SNB we could do this,
9534 * and potentially avoid enabling the second DPLL, but it's not
9535 * clear if it''s a win or loss power wise. No point in doing
9536 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9537 */
9538 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9539 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9540 dpll |= DPLL_SDVO_HIGH_SPEED;
9541
Eric Anholta07d6782011-03-30 13:01:08 -07009542 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009543 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009544 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009545 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009546
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009547 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009548 case 5:
9549 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9550 break;
9551 case 7:
9552 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9553 break;
9554 case 10:
9555 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9556 break;
9557 case 14:
9558 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9559 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009560 }
9561
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009562 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9563 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009564 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009565 else
9566 dpll |= PLL_REF_INPUT_DREFCLK;
9567
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009568 dpll |= DPLL_VCO_ENABLE;
9569
9570 crtc_state->dpll_hw_state.dpll = dpll;
9571 crtc_state->dpll_hw_state.fp0 = fp;
9572 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009573}
9574
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009575static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9576 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009577{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009578 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009579 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009580 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009581 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009582 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009583 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009584 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009585
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009586 memset(&crtc_state->dpll_hw_state, 0,
9587 sizeof(crtc_state->dpll_hw_state));
9588
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009589 crtc->lowfreq_avail = false;
9590
9591 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9592 if (!crtc_state->has_pch_encoder)
9593 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009594
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009595 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009596 if (intel_panel_use_ssc(dev_priv)) {
9597 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9598 dev_priv->vbt.lvds_ssc_freq);
9599 refclk = dev_priv->vbt.lvds_ssc_freq;
9600 }
9601
9602 if (intel_is_dual_link_lvds(dev)) {
9603 if (refclk == 100000)
9604 limit = &intel_limits_ironlake_dual_lvds_100m;
9605 else
9606 limit = &intel_limits_ironlake_dual_lvds;
9607 } else {
9608 if (refclk == 100000)
9609 limit = &intel_limits_ironlake_single_lvds_100m;
9610 else
9611 limit = &intel_limits_ironlake_single_lvds;
9612 }
9613 } else {
9614 limit = &intel_limits_ironlake_dac;
9615 }
9616
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009617 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009618 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9619 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009620 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9621 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009622 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009623
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009624 ironlake_compute_dpll(crtc, crtc_state,
9625 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009626
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009627 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9628 if (pll == NULL) {
9629 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9630 pipe_name(crtc->pipe));
9631 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009632 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009633
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009634 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009635 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009636 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009637
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009638 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009639}
9640
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009641static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9642 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009643{
9644 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009645 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009646 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009647
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009648 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9649 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9650 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9651 & ~TU_SIZE_MASK;
9652 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9653 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9654 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9655}
9656
9657static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9658 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009659 struct intel_link_m_n *m_n,
9660 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009661{
9662 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009663 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009664 enum pipe pipe = crtc->pipe;
9665
9666 if (INTEL_INFO(dev)->gen >= 5) {
9667 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9668 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9669 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9670 & ~TU_SIZE_MASK;
9671 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9672 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9673 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009674 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9675 * gen < 8) and if DRRS is supported (to make sure the
9676 * registers are not unnecessarily read).
9677 */
9678 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009679 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009680 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9681 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9682 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9683 & ~TU_SIZE_MASK;
9684 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9685 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9686 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9687 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009688 } else {
9689 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9690 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9691 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9692 & ~TU_SIZE_MASK;
9693 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9694 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9695 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9696 }
9697}
9698
9699void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009700 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009701{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009702 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009703 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9704 else
9705 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009706 &pipe_config->dp_m_n,
9707 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009708}
9709
Daniel Vetter72419202013-04-04 13:28:53 +02009710static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009711 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009712{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009713 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009714 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009715}
9716
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009717static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009718 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009719{
9720 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009721 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009722 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9723 uint32_t ps_ctrl = 0;
9724 int id = -1;
9725 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009726
Chandra Kondurua1b22782015-04-07 15:28:45 -07009727 /* find scaler attached to this pipe */
9728 for (i = 0; i < crtc->num_scalers; i++) {
9729 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9730 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9731 id = i;
9732 pipe_config->pch_pfit.enabled = true;
9733 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9734 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9735 break;
9736 }
9737 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009738
Chandra Kondurua1b22782015-04-07 15:28:45 -07009739 scaler_state->scaler_id = id;
9740 if (id >= 0) {
9741 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9742 } else {
9743 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009744 }
9745}
9746
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009747static void
9748skylake_get_initial_plane_config(struct intel_crtc *crtc,
9749 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009750{
9751 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009752 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009753 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009754 int pipe = crtc->pipe;
9755 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009756 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009757 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009758 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009759
Damien Lespiaud9806c92015-01-21 14:07:19 +00009760 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009761 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009762 DRM_DEBUG_KMS("failed to alloc fb\n");
9763 return;
9764 }
9765
Damien Lespiau1b842c82015-01-21 13:50:54 +00009766 fb = &intel_fb->base;
9767
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009768 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009769 if (!(val & PLANE_CTL_ENABLE))
9770 goto error;
9771
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009772 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9773 fourcc = skl_format_to_fourcc(pixel_format,
9774 val & PLANE_CTL_ORDER_RGBX,
9775 val & PLANE_CTL_ALPHA_MASK);
9776 fb->pixel_format = fourcc;
9777 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9778
Damien Lespiau40f46282015-02-27 11:15:21 +00009779 tiling = val & PLANE_CTL_TILED_MASK;
9780 switch (tiling) {
9781 case PLANE_CTL_TILED_LINEAR:
9782 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9783 break;
9784 case PLANE_CTL_TILED_X:
9785 plane_config->tiling = I915_TILING_X;
9786 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9787 break;
9788 case PLANE_CTL_TILED_Y:
9789 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9790 break;
9791 case PLANE_CTL_TILED_YF:
9792 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9793 break;
9794 default:
9795 MISSING_CASE(tiling);
9796 goto error;
9797 }
9798
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009799 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9800 plane_config->base = base;
9801
9802 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9803
9804 val = I915_READ(PLANE_SIZE(pipe, 0));
9805 fb->height = ((val >> 16) & 0xfff) + 1;
9806 fb->width = ((val >> 0) & 0x1fff) + 1;
9807
9808 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009809 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009810 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009811 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9812
9813 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009814 fb->pixel_format,
9815 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009816
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009817 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009818
9819 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9820 pipe_name(pipe), fb->width, fb->height,
9821 fb->bits_per_pixel, base, fb->pitches[0],
9822 plane_config->size);
9823
Damien Lespiau2d140302015-02-05 17:22:18 +00009824 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009825 return;
9826
9827error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009828 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009829}
9830
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009831static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009832 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009833{
9834 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009835 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009836 uint32_t tmp;
9837
9838 tmp = I915_READ(PF_CTL(crtc->pipe));
9839
9840 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009841 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009842 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9843 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009844
9845 /* We currently do not free assignements of panel fitters on
9846 * ivb/hsw (since we don't use the higher upscaling modes which
9847 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009848 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009849 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9850 PF_PIPE_SEL_IVB(crtc->pipe));
9851 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009852 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009853}
9854
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009855static void
9856ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9857 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009858{
9859 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009860 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009861 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009862 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009863 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009864 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009865 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009866 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009867
Damien Lespiau42a7b082015-02-05 19:35:13 +00009868 val = I915_READ(DSPCNTR(pipe));
9869 if (!(val & DISPLAY_PLANE_ENABLE))
9870 return;
9871
Damien Lespiaud9806c92015-01-21 14:07:19 +00009872 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009873 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009874 DRM_DEBUG_KMS("failed to alloc fb\n");
9875 return;
9876 }
9877
Damien Lespiau1b842c82015-01-21 13:50:54 +00009878 fb = &intel_fb->base;
9879
Daniel Vetter18c52472015-02-10 17:16:09 +00009880 if (INTEL_INFO(dev)->gen >= 4) {
9881 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009882 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009883 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9884 }
9885 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009886
9887 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009888 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009889 fb->pixel_format = fourcc;
9890 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009891
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009892 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01009893 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009894 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009895 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009896 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009897 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009898 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009899 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009900 }
9901 plane_config->base = base;
9902
9903 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009904 fb->width = ((val >> 16) & 0xfff) + 1;
9905 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009906
9907 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009908 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009909
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009910 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009911 fb->pixel_format,
9912 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009913
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009914 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009915
Damien Lespiau2844a922015-01-20 12:51:48 +00009916 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9917 pipe_name(pipe), fb->width, fb->height,
9918 fb->bits_per_pixel, base, fb->pitches[0],
9919 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009920
Damien Lespiau2d140302015-02-05 17:22:18 +00009921 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009922}
9923
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009924static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009925 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009926{
9927 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009928 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009929 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009930 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009931 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009932
Imre Deak17290502016-02-12 18:55:11 +02009933 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9934 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009935 return false;
9936
Daniel Vettere143a212013-07-04 12:01:15 +02009937 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009938 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009939
Imre Deak17290502016-02-12 18:55:11 +02009940 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009941 tmp = I915_READ(PIPECONF(crtc->pipe));
9942 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009943 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009944
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009945 switch (tmp & PIPECONF_BPC_MASK) {
9946 case PIPECONF_6BPC:
9947 pipe_config->pipe_bpp = 18;
9948 break;
9949 case PIPECONF_8BPC:
9950 pipe_config->pipe_bpp = 24;
9951 break;
9952 case PIPECONF_10BPC:
9953 pipe_config->pipe_bpp = 30;
9954 break;
9955 case PIPECONF_12BPC:
9956 pipe_config->pipe_bpp = 36;
9957 break;
9958 default:
9959 break;
9960 }
9961
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009962 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9963 pipe_config->limited_color_range = true;
9964
Daniel Vetterab9412b2013-05-03 11:49:46 +02009965 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009966 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009967 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009968
Daniel Vetter88adfff2013-03-28 10:42:01 +01009969 pipe_config->has_pch_encoder = true;
9970
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009971 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9972 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9973 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009974
9975 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009976
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009977 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009978 /*
9979 * The pipe->pch transcoder and pch transcoder->pll
9980 * mapping is fixed.
9981 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009982 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009983 } else {
9984 tmp = I915_READ(PCH_DPLL_SEL);
9985 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009986 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009987 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009988 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009989 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009990
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009991 pipe_config->shared_dpll =
9992 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9993 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009994
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009995 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9996 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009997
9998 tmp = pipe_config->dpll_hw_state.dpll;
9999 pipe_config->pixel_multiplier =
10000 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
10001 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010002
10003 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010004 } else {
10005 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010006 }
10007
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010008 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +020010009 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010010
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010011 ironlake_get_pfit_config(crtc, pipe_config);
10012
Imre Deak17290502016-02-12 18:55:11 +020010013 ret = true;
10014
10015out:
10016 intel_display_power_put(dev_priv, power_domain);
10017
10018 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010019}
10020
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010021static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10022{
Chris Wilson91c8a322016-07-05 10:40:23 +010010023 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010024 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010025
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010026 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010027 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010028 pipe_name(crtc->pipe));
10029
Rob Clarke2c719b2014-12-15 13:56:32 -050010030 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10031 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010032 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10033 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010034 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010035 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010036 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010037 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -050010038 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010039 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010040 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010041 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010042 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010043 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010044 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010045
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010046 /*
10047 * In theory we can still leave IRQs enabled, as long as only the HPD
10048 * interrupts remain enabled. We used to check for that, but since it's
10049 * gen-specific and since we only disable LCPLL after we fully disable
10050 * the interrupts, the check below should be enough.
10051 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010052 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010053}
10054
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010055static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10056{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010057 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010058 return I915_READ(D_COMP_HSW);
10059 else
10060 return I915_READ(D_COMP_BDW);
10061}
10062
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010063static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10064{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010065 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010066 mutex_lock(&dev_priv->rps.hw_lock);
10067 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10068 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010069 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010070 mutex_unlock(&dev_priv->rps.hw_lock);
10071 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010072 I915_WRITE(D_COMP_BDW, val);
10073 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010074 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010075}
10076
10077/*
10078 * This function implements pieces of two sequences from BSpec:
10079 * - Sequence for display software to disable LCPLL
10080 * - Sequence for display software to allow package C8+
10081 * The steps implemented here are just the steps that actually touch the LCPLL
10082 * register. Callers should take care of disabling all the display engine
10083 * functions, doing the mode unset, fixing interrupts, etc.
10084 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010085static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10086 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010087{
10088 uint32_t val;
10089
10090 assert_can_disable_lcpll(dev_priv);
10091
10092 val = I915_READ(LCPLL_CTL);
10093
10094 if (switch_to_fclk) {
10095 val |= LCPLL_CD_SOURCE_FCLK;
10096 I915_WRITE(LCPLL_CTL, val);
10097
Imre Deakf53dd632016-06-28 13:37:32 +030010098 if (wait_for_us(I915_READ(LCPLL_CTL) &
10099 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010100 DRM_ERROR("Switching to FCLK failed\n");
10101
10102 val = I915_READ(LCPLL_CTL);
10103 }
10104
10105 val |= LCPLL_PLL_DISABLE;
10106 I915_WRITE(LCPLL_CTL, val);
10107 POSTING_READ(LCPLL_CTL);
10108
Chris Wilson24d84412016-06-30 15:33:07 +010010109 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010110 DRM_ERROR("LCPLL still locked\n");
10111
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010112 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010113 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010114 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010115 ndelay(100);
10116
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010117 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10118 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010119 DRM_ERROR("D_COMP RCOMP still in progress\n");
10120
10121 if (allow_power_down) {
10122 val = I915_READ(LCPLL_CTL);
10123 val |= LCPLL_POWER_DOWN_ALLOW;
10124 I915_WRITE(LCPLL_CTL, val);
10125 POSTING_READ(LCPLL_CTL);
10126 }
10127}
10128
10129/*
10130 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10131 * source.
10132 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010133static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010134{
10135 uint32_t val;
10136
10137 val = I915_READ(LCPLL_CTL);
10138
10139 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10140 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10141 return;
10142
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010143 /*
10144 * Make sure we're not on PC8 state before disabling PC8, otherwise
10145 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010146 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010147 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010148
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010149 if (val & LCPLL_POWER_DOWN_ALLOW) {
10150 val &= ~LCPLL_POWER_DOWN_ALLOW;
10151 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010152 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010153 }
10154
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010155 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010156 val |= D_COMP_COMP_FORCE;
10157 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010158 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010159
10160 val = I915_READ(LCPLL_CTL);
10161 val &= ~LCPLL_PLL_DISABLE;
10162 I915_WRITE(LCPLL_CTL, val);
10163
Chris Wilson93220c02016-06-30 15:33:08 +010010164 if (intel_wait_for_register(dev_priv,
10165 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10166 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010167 DRM_ERROR("LCPLL not locked yet\n");
10168
10169 if (val & LCPLL_CD_SOURCE_FCLK) {
10170 val = I915_READ(LCPLL_CTL);
10171 val &= ~LCPLL_CD_SOURCE_FCLK;
10172 I915_WRITE(LCPLL_CTL, val);
10173
Imre Deakf53dd632016-06-28 13:37:32 +030010174 if (wait_for_us((I915_READ(LCPLL_CTL) &
10175 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010176 DRM_ERROR("Switching back to LCPLL failed\n");
10177 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010178
Mika Kuoppala59bad942015-01-16 11:34:40 +020010179 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010180 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010181}
10182
Paulo Zanoni765dab672014-03-07 20:08:18 -030010183/*
10184 * Package states C8 and deeper are really deep PC states that can only be
10185 * reached when all the devices on the system allow it, so even if the graphics
10186 * device allows PC8+, it doesn't mean the system will actually get to these
10187 * states. Our driver only allows PC8+ when going into runtime PM.
10188 *
10189 * The requirements for PC8+ are that all the outputs are disabled, the power
10190 * well is disabled and most interrupts are disabled, and these are also
10191 * requirements for runtime PM. When these conditions are met, we manually do
10192 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10193 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10194 * hang the machine.
10195 *
10196 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10197 * the state of some registers, so when we come back from PC8+ we need to
10198 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10199 * need to take care of the registers kept by RC6. Notice that this happens even
10200 * if we don't put the device in PCI D3 state (which is what currently happens
10201 * because of the runtime PM support).
10202 *
10203 * For more, read "Display Sequences for Package C8" on the hardware
10204 * documentation.
10205 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010206void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010207{
Chris Wilson91c8a322016-07-05 10:40:23 +010010208 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010209 uint32_t val;
10210
Paulo Zanonic67a4702013-08-19 13:18:09 -030010211 DRM_DEBUG_KMS("Enabling package C8+\n");
10212
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010213 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010214 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10215 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10216 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10217 }
10218
10219 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010220 hsw_disable_lcpll(dev_priv, true, true);
10221}
10222
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010223void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010224{
Chris Wilson91c8a322016-07-05 10:40:23 +010010225 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010226 uint32_t val;
10227
Paulo Zanonic67a4702013-08-19 13:18:09 -030010228 DRM_DEBUG_KMS("Disabling package C8+\n");
10229
10230 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010231 lpt_init_pch_refclk(dev);
10232
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010233 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010234 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10235 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10236 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10237 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010238}
10239
Imre Deak324513c2016-06-13 16:44:36 +030010240static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010241{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010242 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010243 struct intel_atomic_state *old_intel_state =
10244 to_intel_atomic_state(old_state);
10245 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010246
Imre Deak324513c2016-06-13 16:44:36 +030010247 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010248}
10249
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010250static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10251 int pixel_rate)
10252{
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010253 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10254
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010255 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010256 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010257 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10258
10259 /* BSpec says "Do not use DisplayPort with CDCLK less than
10260 * 432 MHz, audio enabled, port width x4, and link rate
10261 * HBR2 (5.4 GHz), or else there may be audio corruption or
10262 * screen corruption."
10263 */
10264 if (intel_crtc_has_dp_encoder(crtc_state) &&
10265 crtc_state->has_audio &&
10266 crtc_state->port_clock >= 540000 &&
10267 crtc_state->lane_count == 4)
10268 pixel_rate = max(432000, pixel_rate);
10269
10270 return pixel_rate;
10271}
10272
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010273/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010274static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010275{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010276 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010277 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010278 struct drm_crtc *crtc;
10279 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010280 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010281 unsigned max_pixel_rate = 0, i;
10282 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010283
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010284 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10285 sizeof(intel_state->min_pixclk));
10286
10287 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010288 int pixel_rate;
10289
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010290 crtc_state = to_intel_crtc_state(cstate);
10291 if (!crtc_state->base.enable) {
10292 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010293 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010294 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010295
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010296 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010297
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010298 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010299 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10300 pixel_rate);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010301
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010302 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010303 }
10304
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010305 for_each_pipe(dev_priv, pipe)
10306 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10307
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010308 return max_pixel_rate;
10309}
10310
10311static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10312{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010313 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010314 uint32_t val, data;
10315 int ret;
10316
10317 if (WARN((I915_READ(LCPLL_CTL) &
10318 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10319 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10320 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10321 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10322 "trying to change cdclk frequency with cdclk not enabled\n"))
10323 return;
10324
10325 mutex_lock(&dev_priv->rps.hw_lock);
10326 ret = sandybridge_pcode_write(dev_priv,
10327 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10328 mutex_unlock(&dev_priv->rps.hw_lock);
10329 if (ret) {
10330 DRM_ERROR("failed to inform pcode about cdclk change\n");
10331 return;
10332 }
10333
10334 val = I915_READ(LCPLL_CTL);
10335 val |= LCPLL_CD_SOURCE_FCLK;
10336 I915_WRITE(LCPLL_CTL, val);
10337
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010338 if (wait_for_us(I915_READ(LCPLL_CTL) &
10339 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010340 DRM_ERROR("Switching to FCLK failed\n");
10341
10342 val = I915_READ(LCPLL_CTL);
10343 val &= ~LCPLL_CLK_FREQ_MASK;
10344
10345 switch (cdclk) {
10346 case 450000:
10347 val |= LCPLL_CLK_FREQ_450;
10348 data = 0;
10349 break;
10350 case 540000:
10351 val |= LCPLL_CLK_FREQ_54O_BDW;
10352 data = 1;
10353 break;
10354 case 337500:
10355 val |= LCPLL_CLK_FREQ_337_5_BDW;
10356 data = 2;
10357 break;
10358 case 675000:
10359 val |= LCPLL_CLK_FREQ_675_BDW;
10360 data = 3;
10361 break;
10362 default:
10363 WARN(1, "invalid cdclk frequency\n");
10364 return;
10365 }
10366
10367 I915_WRITE(LCPLL_CTL, val);
10368
10369 val = I915_READ(LCPLL_CTL);
10370 val &= ~LCPLL_CD_SOURCE_FCLK;
10371 I915_WRITE(LCPLL_CTL, val);
10372
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010373 if (wait_for_us((I915_READ(LCPLL_CTL) &
10374 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010375 DRM_ERROR("Switching back to LCPLL failed\n");
10376
10377 mutex_lock(&dev_priv->rps.hw_lock);
10378 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10379 mutex_unlock(&dev_priv->rps.hw_lock);
10380
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010381 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10382
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010383 intel_update_cdclk(dev_priv);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010384
10385 WARN(cdclk != dev_priv->cdclk_freq,
10386 "cdclk requested %d kHz but got %d kHz\n",
10387 cdclk, dev_priv->cdclk_freq);
10388}
10389
Ville Syrjälä587c7912016-05-11 22:44:41 +030010390static int broadwell_calc_cdclk(int max_pixclk)
10391{
10392 if (max_pixclk > 540000)
10393 return 675000;
10394 else if (max_pixclk > 450000)
10395 return 540000;
10396 else if (max_pixclk > 337500)
10397 return 450000;
10398 else
10399 return 337500;
10400}
10401
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010402static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010403{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010404 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010405 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010406 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010407 int cdclk;
10408
10409 /*
10410 * FIXME should also account for plane ratio
10411 * once 64bpp pixel formats are supported.
10412 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010413 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010414
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010415 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010416 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10417 cdclk, dev_priv->max_cdclk_freq);
10418 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010419 }
10420
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010421 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10422 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010423 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010424
10425 return 0;
10426}
10427
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010428static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010429{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010430 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010431 struct intel_atomic_state *old_intel_state =
10432 to_intel_atomic_state(old_state);
10433 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010434
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010435 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010436}
10437
Clint Taylorc89e39f2016-05-13 23:41:21 +030010438static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10439{
10440 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10441 struct drm_i915_private *dev_priv = to_i915(state->dev);
10442 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010443 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010444 int cdclk;
10445
10446 /*
10447 * FIXME should also account for plane ratio
10448 * once 64bpp pixel formats are supported.
10449 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010450 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010451
10452 /*
10453 * FIXME move the cdclk caclulation to
10454 * compute_config() so we can fail gracegully.
10455 */
10456 if (cdclk > dev_priv->max_cdclk_freq) {
10457 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10458 cdclk, dev_priv->max_cdclk_freq);
10459 cdclk = dev_priv->max_cdclk_freq;
10460 }
10461
10462 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10463 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010464 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010465
10466 return 0;
10467}
10468
10469static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10470{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010471 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10472 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10473 unsigned int req_cdclk = intel_state->dev_cdclk;
10474 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010475
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010476 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010477}
10478
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010479static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10480 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010481{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010482 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010483 if (!intel_ddi_pll_select(crtc, crtc_state))
10484 return -EINVAL;
10485 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010486
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010487 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010488
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010489 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010490}
10491
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010492static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10493 enum port port,
10494 struct intel_crtc_state *pipe_config)
10495{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010496 enum intel_dpll_id id;
10497
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010498 switch (port) {
10499 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010500 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010501 break;
10502 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010503 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010504 break;
10505 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010506 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010507 break;
10508 default:
10509 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010510 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010511 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010512
10513 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010514}
10515
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010516static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10517 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010518 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010519{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010520 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010521 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010522
10523 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010524 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010525
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010526 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010527 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010528
10529 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010530}
10531
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010532static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10533 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010534 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010535{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010536 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010537 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010538
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010539 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010540 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010541 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010542 break;
10543 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010544 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010545 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010546 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010547 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010548 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010549 case PORT_CLK_SEL_LCPLL_810:
10550 id = DPLL_ID_LCPLL_810;
10551 break;
10552 case PORT_CLK_SEL_LCPLL_1350:
10553 id = DPLL_ID_LCPLL_1350;
10554 break;
10555 case PORT_CLK_SEL_LCPLL_2700:
10556 id = DPLL_ID_LCPLL_2700;
10557 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010558 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010559 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010560 /* fall through */
10561 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010562 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010563 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010564
10565 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010566}
10567
Jani Nikulacf304292016-03-18 17:05:41 +020010568static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10569 struct intel_crtc_state *pipe_config,
10570 unsigned long *power_domain_mask)
10571{
10572 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010573 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010574 enum intel_display_power_domain power_domain;
10575 u32 tmp;
10576
Imre Deakd9a7bc62016-05-12 16:18:50 +030010577 /*
10578 * The pipe->transcoder mapping is fixed with the exception of the eDP
10579 * transcoder handled below.
10580 */
Jani Nikulacf304292016-03-18 17:05:41 +020010581 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10582
10583 /*
10584 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10585 * consistency and less surprising code; it's in always on power).
10586 */
10587 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10588 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10589 enum pipe trans_edp_pipe;
10590 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10591 default:
10592 WARN(1, "unknown pipe linked to edp transcoder\n");
10593 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10594 case TRANS_DDI_EDP_INPUT_A_ON:
10595 trans_edp_pipe = PIPE_A;
10596 break;
10597 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10598 trans_edp_pipe = PIPE_B;
10599 break;
10600 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10601 trans_edp_pipe = PIPE_C;
10602 break;
10603 }
10604
10605 if (trans_edp_pipe == crtc->pipe)
10606 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10607 }
10608
10609 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10610 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10611 return false;
10612 *power_domain_mask |= BIT(power_domain);
10613
10614 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10615
10616 return tmp & PIPECONF_ENABLE;
10617}
10618
Jani Nikula4d1de972016-03-18 17:05:42 +020010619static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10620 struct intel_crtc_state *pipe_config,
10621 unsigned long *power_domain_mask)
10622{
10623 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010624 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010625 enum intel_display_power_domain power_domain;
10626 enum port port;
10627 enum transcoder cpu_transcoder;
10628 u32 tmp;
10629
Jani Nikula4d1de972016-03-18 17:05:42 +020010630 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10631 if (port == PORT_A)
10632 cpu_transcoder = TRANSCODER_DSI_A;
10633 else
10634 cpu_transcoder = TRANSCODER_DSI_C;
10635
10636 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10637 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10638 continue;
10639 *power_domain_mask |= BIT(power_domain);
10640
Imre Deakdb18b6a2016-03-24 12:41:40 +020010641 /*
10642 * The PLL needs to be enabled with a valid divider
10643 * configuration, otherwise accessing DSI registers will hang
10644 * the machine. See BSpec North Display Engine
10645 * registers/MIPI[BXT]. We can break out here early, since we
10646 * need the same DSI PLL to be enabled for both DSI ports.
10647 */
10648 if (!intel_dsi_pll_is_enabled(dev_priv))
10649 break;
10650
Jani Nikula4d1de972016-03-18 17:05:42 +020010651 /* XXX: this works for video mode only */
10652 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10653 if (!(tmp & DPI_ENABLE))
10654 continue;
10655
10656 tmp = I915_READ(MIPI_CTRL(port));
10657 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10658 continue;
10659
10660 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010661 break;
10662 }
10663
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010664 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010665}
10666
Daniel Vetter26804af2014-06-25 22:01:55 +030010667static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010668 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010669{
10670 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010671 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010672 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010673 enum port port;
10674 uint32_t tmp;
10675
10676 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10677
10678 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10679
Tvrtko Ursulin08537232016-10-13 11:03:02 +010010680 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010681 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010010682 else if (IS_BROXTON(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010683 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010684 else
10685 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010686
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010687 pll = pipe_config->shared_dpll;
10688 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010689 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10690 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010691 }
10692
Daniel Vetter26804af2014-06-25 22:01:55 +030010693 /*
10694 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10695 * DDI E. So just check whether this pipe is wired to DDI E and whether
10696 * the PCH transcoder is on.
10697 */
Damien Lespiauca370452013-12-03 13:56:24 +000010698 if (INTEL_INFO(dev)->gen < 9 &&
10699 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010700 pipe_config->has_pch_encoder = true;
10701
10702 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10703 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10704 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10705
10706 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10707 }
10708}
10709
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010710static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010711 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010712{
10713 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010714 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +020010715 enum intel_display_power_domain power_domain;
10716 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010717 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010718
Imre Deak17290502016-02-12 18:55:11 +020010719 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10720 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010721 return false;
Imre Deak17290502016-02-12 18:55:11 +020010722 power_domain_mask = BIT(power_domain);
10723
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010724 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010725
Jani Nikulacf304292016-03-18 17:05:41 +020010726 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010727
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010728 if (IS_BROXTON(dev_priv) &&
10729 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10730 WARN_ON(active);
10731 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010732 }
10733
Jani Nikulacf304292016-03-18 17:05:41 +020010734 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010735 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010736
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010737 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010738 haswell_get_ddi_port_state(crtc, pipe_config);
10739 intel_get_pipe_timings(crtc, pipe_config);
10740 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010741
Jani Nikulabc58be62016-03-18 17:05:39 +020010742 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010743
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010744 pipe_config->gamma_mode =
10745 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10746
Chandra Kondurua1b22782015-04-07 15:28:45 -070010747 if (INTEL_INFO(dev)->gen >= 9) {
Ville Syrjälä65edccc2016-10-31 22:37:01 +020010748 skl_init_scalers(dev_priv, crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -070010749
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010750 pipe_config->scaler_state.scaler_id = -1;
10751 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10752 }
10753
Imre Deak17290502016-02-12 18:55:11 +020010754 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10755 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10756 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010757 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010758 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010759 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010760 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010761 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010762
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010763 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080010764 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10765 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010766
Jani Nikula4d1de972016-03-18 17:05:42 +020010767 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10768 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010769 pipe_config->pixel_multiplier =
10770 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10771 } else {
10772 pipe_config->pixel_multiplier = 1;
10773 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010774
Imre Deak17290502016-02-12 18:55:11 +020010775out:
10776 for_each_power_domain(power_domain, power_domain_mask)
10777 intel_display_power_put(dev_priv, power_domain);
10778
Jani Nikulacf304292016-03-18 17:05:41 +020010779 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010780}
10781
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010782static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10783 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010784{
10785 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010786 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010788 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010789
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010790 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010791 unsigned int width = plane_state->base.crtc_w;
10792 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010793 unsigned int stride = roundup_pow_of_two(width) * 4;
10794
10795 switch (stride) {
10796 default:
10797 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10798 width, stride);
10799 stride = 256;
10800 /* fallthrough */
10801 case 256:
10802 case 512:
10803 case 1024:
10804 case 2048:
10805 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010806 }
10807
Ville Syrjälädc41c152014-08-13 11:57:05 +030010808 cntl |= CURSOR_ENABLE |
10809 CURSOR_GAMMA_ENABLE |
10810 CURSOR_FORMAT_ARGB |
10811 CURSOR_STRIDE(stride);
10812
10813 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010814 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010815
Ville Syrjälädc41c152014-08-13 11:57:05 +030010816 if (intel_crtc->cursor_cntl != 0 &&
10817 (intel_crtc->cursor_base != base ||
10818 intel_crtc->cursor_size != size ||
10819 intel_crtc->cursor_cntl != cntl)) {
10820 /* On these chipsets we can only modify the base/size/stride
10821 * whilst the cursor is disabled.
10822 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010823 I915_WRITE(CURCNTR(PIPE_A), 0);
10824 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010825 intel_crtc->cursor_cntl = 0;
10826 }
10827
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010828 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010829 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010830 intel_crtc->cursor_base = base;
10831 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010832
10833 if (intel_crtc->cursor_size != size) {
10834 I915_WRITE(CURSIZE, size);
10835 intel_crtc->cursor_size = size;
10836 }
10837
Chris Wilson4b0e3332014-05-30 16:35:26 +030010838 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010839 I915_WRITE(CURCNTR(PIPE_A), cntl);
10840 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010841 intel_crtc->cursor_cntl = cntl;
10842 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010843}
10844
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010845static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10846 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010847{
10848 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010849 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -020010851 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Lyude62e0fb82016-08-22 12:50:08 -040010852 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -020010853 const struct skl_plane_wm *p_wm =
10854 &cstate->wm.skl.optimal.planes[PLANE_CURSOR];
Chris Wilson560b85b2010-08-07 11:01:38 +010010855 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010856 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010857
Lyude62e0fb82016-08-22 12:50:08 -040010858 if (INTEL_GEN(dev_priv) >= 9 && wm->dirty_pipes & drm_crtc_mask(crtc))
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -020010859 skl_write_cursor_wm(intel_crtc, p_wm, &wm->ddb);
Lyude62e0fb82016-08-22 12:50:08 -040010860
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010861 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010862 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010863 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010864 case 64:
10865 cntl |= CURSOR_MODE_64_ARGB_AX;
10866 break;
10867 case 128:
10868 cntl |= CURSOR_MODE_128_ARGB_AX;
10869 break;
10870 case 256:
10871 cntl |= CURSOR_MODE_256_ARGB_AX;
10872 break;
10873 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010874 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010875 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010876 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010877 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010878
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010879 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010880 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010881
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010882 if (plane_state->base.rotation == DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010883 cntl |= CURSOR_ROTATE_180;
10884 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010885
Chris Wilson4b0e3332014-05-30 16:35:26 +030010886 if (intel_crtc->cursor_cntl != cntl) {
10887 I915_WRITE(CURCNTR(pipe), cntl);
10888 POSTING_READ(CURCNTR(pipe));
10889 intel_crtc->cursor_cntl = cntl;
10890 }
10891
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010892 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010893 I915_WRITE(CURBASE(pipe), base);
10894 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010895
10896 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010897}
10898
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010899/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010900static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010901 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010902{
10903 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010904 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10906 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010907 u32 base = intel_crtc->cursor_addr;
10908 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010909
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010910 if (plane_state) {
10911 int x = plane_state->base.crtc_x;
10912 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010913
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010914 if (x < 0) {
10915 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10916 x = -x;
10917 }
10918 pos |= x << CURSOR_X_SHIFT;
10919
10920 if (y < 0) {
10921 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10922 y = -y;
10923 }
10924 pos |= y << CURSOR_Y_SHIFT;
10925
10926 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010010927 if (HAS_GMCH_DISPLAY(dev_priv) &&
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010928 plane_state->base.rotation == DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010929 base += (plane_state->base.crtc_h *
10930 plane_state->base.crtc_w - 1) * 4;
10931 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010932 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010933
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010934 I915_WRITE(CURPOS(pipe), pos);
10935
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010936 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010937 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010938 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010939 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010940}
10941
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010942static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +030010943 uint32_t width, uint32_t height)
10944{
10945 if (width == 0 || height == 0)
10946 return false;
10947
10948 /*
10949 * 845g/865g are special in that they are only limited by
10950 * the width of their cursors, the height is arbitrary up to
10951 * the precision of the register. Everything else requires
10952 * square cursors, limited to a few power-of-two sizes.
10953 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010954 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010955 if ((width & 63) != 0)
10956 return false;
10957
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010958 if (width > (IS_845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010959 return false;
10960
10961 if (height > 1023)
10962 return false;
10963 } else {
10964 switch (width | height) {
10965 case 256:
10966 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010967 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010968 return false;
10969 case 64:
10970 break;
10971 default:
10972 return false;
10973 }
10974 }
10975
10976 return true;
10977}
10978
Jesse Barnes79e53942008-11-07 14:24:08 -080010979/* VESA 640x480x72Hz mode to set on the pipe */
10980static struct drm_display_mode load_detect_mode = {
10981 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10982 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10983};
10984
Daniel Vettera8bb6812014-02-10 18:00:39 +010010985struct drm_framebuffer *
10986__intel_framebuffer_create(struct drm_device *dev,
10987 struct drm_mode_fb_cmd2 *mode_cmd,
10988 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010989{
10990 struct intel_framebuffer *intel_fb;
10991 int ret;
10992
10993 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010994 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010995 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010996
10997 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010998 if (ret)
10999 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010011000
11001 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011002
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011003err:
11004 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011005 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010011006}
11007
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011008static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010011009intel_framebuffer_create(struct drm_device *dev,
11010 struct drm_mode_fb_cmd2 *mode_cmd,
11011 struct drm_i915_gem_object *obj)
11012{
11013 struct drm_framebuffer *fb;
11014 int ret;
11015
11016 ret = i915_mutex_lock_interruptible(dev);
11017 if (ret)
11018 return ERR_PTR(ret);
11019 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11020 mutex_unlock(&dev->struct_mutex);
11021
11022 return fb;
11023}
11024
Chris Wilsond2dff872011-04-19 08:36:26 +010011025static u32
11026intel_framebuffer_pitch_for_width(int width, int bpp)
11027{
11028 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11029 return ALIGN(pitch, 64);
11030}
11031
11032static u32
11033intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11034{
11035 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011036 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011037}
11038
11039static struct drm_framebuffer *
11040intel_framebuffer_create_for_mode(struct drm_device *dev,
11041 struct drm_display_mode *mode,
11042 int depth, int bpp)
11043{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011044 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011045 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011046 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011047
Dave Gordond37cd8a2016-04-22 19:14:32 +010011048 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010011049 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011050 if (IS_ERR(obj))
11051 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011052
11053 mode_cmd.width = mode->hdisplay;
11054 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011055 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11056 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011057 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011058
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011059 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11060 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010011061 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011062
11063 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011064}
11065
11066static struct drm_framebuffer *
11067mode_fits_in_fbdev(struct drm_device *dev,
11068 struct drm_display_mode *mode)
11069{
Daniel Vetter06957262015-08-10 13:34:08 +020011070#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011071 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011072 struct drm_i915_gem_object *obj;
11073 struct drm_framebuffer *fb;
11074
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011075 if (!dev_priv->fbdev)
11076 return NULL;
11077
11078 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011079 return NULL;
11080
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011081 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011082 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011083
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011084 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011085 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11086 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010011087 return NULL;
11088
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011089 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011090 return NULL;
11091
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011092 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011093 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011094#else
11095 return NULL;
11096#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011097}
11098
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011099static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11100 struct drm_crtc *crtc,
11101 struct drm_display_mode *mode,
11102 struct drm_framebuffer *fb,
11103 int x, int y)
11104{
11105 struct drm_plane_state *plane_state;
11106 int hdisplay, vdisplay;
11107 int ret;
11108
11109 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11110 if (IS_ERR(plane_state))
11111 return PTR_ERR(plane_state);
11112
11113 if (mode)
11114 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11115 else
11116 hdisplay = vdisplay = 0;
11117
11118 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11119 if (ret)
11120 return ret;
11121 drm_atomic_set_fb_for_plane(plane_state, fb);
11122 plane_state->crtc_x = 0;
11123 plane_state->crtc_y = 0;
11124 plane_state->crtc_w = hdisplay;
11125 plane_state->crtc_h = vdisplay;
11126 plane_state->src_x = x << 16;
11127 plane_state->src_y = y << 16;
11128 plane_state->src_w = hdisplay << 16;
11129 plane_state->src_h = vdisplay << 16;
11130
11131 return 0;
11132}
11133
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011134bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011135 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011136 struct intel_load_detect_pipe *old,
11137 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011138{
11139 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011140 struct intel_encoder *intel_encoder =
11141 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011142 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011143 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011144 struct drm_crtc *crtc = NULL;
11145 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011146 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +020011147 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011148 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011149 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011150 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011151 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011152 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011153
Chris Wilsond2dff872011-04-19 08:36:26 +010011154 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011155 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011156 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011157
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011158 old->restore_state = NULL;
11159
Rob Clark51fd3712013-11-19 12:10:12 -050011160retry:
11161 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11162 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011163 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011164
Jesse Barnes79e53942008-11-07 14:24:08 -080011165 /*
11166 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011167 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011168 * - if the connector already has an assigned crtc, use it (but make
11169 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011170 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011171 * - try to find the first unused crtc that can drive this connector,
11172 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011173 */
11174
11175 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011176 if (connector->state->crtc) {
11177 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011178
Rob Clark51fd3712013-11-19 12:10:12 -050011179 ret = drm_modeset_lock(&crtc->mutex, ctx);
11180 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011181 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011182
11183 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011184 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011185 }
11186
11187 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011188 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011189 i++;
11190 if (!(encoder->possible_crtcs & (1 << i)))
11191 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011192
11193 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11194 if (ret)
11195 goto fail;
11196
11197 if (possible_crtc->state->enable) {
11198 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011199 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011200 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011201
11202 crtc = possible_crtc;
11203 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011204 }
11205
11206 /*
11207 * If we didn't find an unused CRTC, don't use any.
11208 */
11209 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011210 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011211 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011212 }
11213
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011214found:
11215 intel_crtc = to_intel_crtc(crtc);
11216
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011217 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11218 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011219 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011220
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011221 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011222 restore_state = drm_atomic_state_alloc(dev);
11223 if (!state || !restore_state) {
11224 ret = -ENOMEM;
11225 goto fail;
11226 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011227
11228 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011229 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011230
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011231 connector_state = drm_atomic_get_connector_state(state, connector);
11232 if (IS_ERR(connector_state)) {
11233 ret = PTR_ERR(connector_state);
11234 goto fail;
11235 }
11236
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011237 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11238 if (ret)
11239 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011240
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011241 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11242 if (IS_ERR(crtc_state)) {
11243 ret = PTR_ERR(crtc_state);
11244 goto fail;
11245 }
11246
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011247 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011248
Chris Wilson64927112011-04-20 07:25:26 +010011249 if (!mode)
11250 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011251
Chris Wilsond2dff872011-04-19 08:36:26 +010011252 /* We need a framebuffer large enough to accommodate all accesses
11253 * that the plane may generate whilst we perform load detection.
11254 * We can not rely on the fbcon either being present (we get called
11255 * during its initialisation to detect all boot displays, or it may
11256 * not even exist) or that it is large enough to satisfy the
11257 * requested mode.
11258 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011259 fb = mode_fits_in_fbdev(dev, mode);
11260 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011261 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011262 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011263 } else
11264 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011265 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011266 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011267 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011268 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011269
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011270 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11271 if (ret)
11272 goto fail;
11273
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011274 drm_framebuffer_unreference(fb);
11275
11276 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11277 if (ret)
11278 goto fail;
11279
11280 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11281 if (!ret)
11282 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11283 if (!ret)
11284 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11285 if (ret) {
11286 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11287 goto fail;
11288 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011289
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011290 ret = drm_atomic_commit(state);
11291 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011292 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011293 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011294 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011295
11296 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011297
Jesse Barnes79e53942008-11-07 14:24:08 -080011298 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011299 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011300 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011301
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011302fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010011303 if (state) {
11304 drm_atomic_state_put(state);
11305 state = NULL;
11306 }
11307 if (restore_state) {
11308 drm_atomic_state_put(restore_state);
11309 restore_state = NULL;
11310 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011311
Rob Clark51fd3712013-11-19 12:10:12 -050011312 if (ret == -EDEADLK) {
11313 drm_modeset_backoff(ctx);
11314 goto retry;
11315 }
11316
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011317 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011318}
11319
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011320void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011321 struct intel_load_detect_pipe *old,
11322 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011323{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011324 struct intel_encoder *intel_encoder =
11325 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011326 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011327 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011328 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011329
Chris Wilsond2dff872011-04-19 08:36:26 +010011330 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011331 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011332 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011333
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011334 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011335 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011336
11337 ret = drm_atomic_commit(state);
Chris Wilson08536952016-10-14 13:18:18 +010011338 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011339 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010011340 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011341}
11342
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011343static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011344 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011345{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011346 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011347 u32 dpll = pipe_config->dpll_hw_state.dpll;
11348
11349 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011350 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010011351 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011352 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011353 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011354 return 96000;
11355 else
11356 return 48000;
11357}
11358
Jesse Barnes79e53942008-11-07 14:24:08 -080011359/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011360static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011361 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011362{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011363 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011364 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011365 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011366 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011367 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011368 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011369 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011370 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011371
11372 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011373 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011374 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011375 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011376
11377 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011378 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011379 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11380 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011381 } else {
11382 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11383 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11384 }
11385
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011386 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011387 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011388 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11389 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011390 else
11391 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011392 DPLL_FPA01_P1_POST_DIV_SHIFT);
11393
11394 switch (dpll & DPLL_MODE_MASK) {
11395 case DPLLB_MODE_DAC_SERIAL:
11396 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11397 5 : 10;
11398 break;
11399 case DPLLB_MODE_LVDS:
11400 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11401 7 : 14;
11402 break;
11403 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011404 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011405 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011406 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011407 }
11408
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011409 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030011410 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011411 else
Imre Deakdccbea32015-06-22 23:35:51 +030011412 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011413 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010011414 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011415 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011416
11417 if (is_lvds) {
11418 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11419 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011420
11421 if (lvds & LVDS_CLKB_POWER_UP)
11422 clock.p2 = 7;
11423 else
11424 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011425 } else {
11426 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11427 clock.p1 = 2;
11428 else {
11429 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11430 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11431 }
11432 if (dpll & PLL_P2_DIVIDE_BY_4)
11433 clock.p2 = 4;
11434 else
11435 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011436 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011437
Imre Deakdccbea32015-06-22 23:35:51 +030011438 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011439 }
11440
Ville Syrjälä18442d02013-09-13 16:00:08 +030011441 /*
11442 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011443 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011444 * encoder's get_config() function.
11445 */
Imre Deakdccbea32015-06-22 23:35:51 +030011446 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011447}
11448
Ville Syrjälä6878da02013-09-13 15:59:11 +030011449int intel_dotclock_calculate(int link_freq,
11450 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011451{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011452 /*
11453 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011454 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011455 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011456 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011457 *
11458 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011459 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011460 */
11461
Ville Syrjälä6878da02013-09-13 15:59:11 +030011462 if (!m_n->link_n)
11463 return 0;
11464
11465 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11466}
11467
Ville Syrjälä18442d02013-09-13 16:00:08 +030011468static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011469 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011470{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011471 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011472
11473 /* read out port_clock from the DPLL */
11474 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011475
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011476 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011477 * In case there is an active pipe without active ports,
11478 * we may need some idea for the dotclock anyway.
11479 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011480 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011481 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011482 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011483 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011484}
11485
11486/** Returns the currently programmed mode of the given pipe. */
11487struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11488 struct drm_crtc *crtc)
11489{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011490 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011492 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011493 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011494 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011495 int htot = I915_READ(HTOTAL(cpu_transcoder));
11496 int hsync = I915_READ(HSYNC(cpu_transcoder));
11497 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11498 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011499 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011500
11501 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11502 if (!mode)
11503 return NULL;
11504
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011505 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11506 if (!pipe_config) {
11507 kfree(mode);
11508 return NULL;
11509 }
11510
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011511 /*
11512 * Construct a pipe_config sufficient for getting the clock info
11513 * back out of crtc_clock_get.
11514 *
11515 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11516 * to use a real value here instead.
11517 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011518 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11519 pipe_config->pixel_multiplier = 1;
11520 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11521 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11522 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11523 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011524
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011525 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011526 mode->hdisplay = (htot & 0xffff) + 1;
11527 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11528 mode->hsync_start = (hsync & 0xffff) + 1;
11529 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11530 mode->vdisplay = (vtot & 0xffff) + 1;
11531 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11532 mode->vsync_start = (vsync & 0xffff) + 1;
11533 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11534
11535 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011536
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011537 kfree(pipe_config);
11538
Jesse Barnes79e53942008-11-07 14:24:08 -080011539 return mode;
11540}
11541
11542static void intel_crtc_destroy(struct drm_crtc *crtc)
11543{
11544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011545 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011546 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011547
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011548 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011549 work = intel_crtc->flip_work;
11550 intel_crtc->flip_work = NULL;
11551 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011552
Daniel Vetter5a21b662016-05-24 17:13:53 +020011553 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011554 cancel_work_sync(&work->mmio_work);
11555 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011556 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011557 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011558
11559 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011560
Jesse Barnes79e53942008-11-07 14:24:08 -080011561 kfree(intel_crtc);
11562}
11563
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011564static void intel_unpin_work_fn(struct work_struct *__work)
11565{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011566 struct intel_flip_work *work =
11567 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011568 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11569 struct drm_device *dev = crtc->base.dev;
11570 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011571
Daniel Vetter5a21b662016-05-24 17:13:53 +020011572 if (is_mmio_work(work))
11573 flush_work(&work->mmio_work);
11574
11575 mutex_lock(&dev->struct_mutex);
11576 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011577 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011578 mutex_unlock(&dev->struct_mutex);
11579
Chris Wilsone8a261e2016-07-20 13:31:49 +010011580 i915_gem_request_put(work->flip_queued_req);
11581
Chris Wilson5748b6a2016-08-04 16:32:38 +010011582 intel_frontbuffer_flip_complete(to_i915(dev),
11583 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011584 intel_fbc_post_update(crtc);
11585 drm_framebuffer_unreference(work->old_fb);
11586
11587 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11588 atomic_dec(&crtc->unpin_work_count);
11589
11590 kfree(work);
11591}
11592
11593/* Is 'a' after or equal to 'b'? */
11594static bool g4x_flip_count_after_eq(u32 a, u32 b)
11595{
11596 return !((a - b) & 0x80000000);
11597}
11598
11599static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11600 struct intel_flip_work *work)
11601{
11602 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011603 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011604
Chris Wilson8af29b02016-09-09 14:11:47 +010011605 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011606 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011607
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011608 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011609 * The relevant registers doen't exist on pre-ctg.
11610 * As the flip done interrupt doesn't trigger for mmio
11611 * flips on gmch platforms, a flip count check isn't
11612 * really needed there. But since ctg has the registers,
11613 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011614 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011615 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011616 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011617
Daniel Vetter5a21b662016-05-24 17:13:53 +020011618 /*
11619 * BDW signals flip done immediately if the plane
11620 * is disabled, even if the plane enable is already
11621 * armed to occur at the next vblank :(
11622 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011623
Daniel Vetter5a21b662016-05-24 17:13:53 +020011624 /*
11625 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11626 * used the same base address. In that case the mmio flip might
11627 * have completed, but the CS hasn't even executed the flip yet.
11628 *
11629 * A flip count check isn't enough as the CS might have updated
11630 * the base address just after start of vblank, but before we
11631 * managed to process the interrupt. This means we'd complete the
11632 * CS flip too soon.
11633 *
11634 * Combining both checks should get us a good enough result. It may
11635 * still happen that the CS flip has been executed, but has not
11636 * yet actually completed. But in case the base address is the same
11637 * anyway, we don't really care.
11638 */
11639 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11640 crtc->flip_work->gtt_offset &&
11641 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11642 crtc->flip_work->flip_count);
11643}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011644
Daniel Vetter5a21b662016-05-24 17:13:53 +020011645static bool
11646__pageflip_finished_mmio(struct intel_crtc *crtc,
11647 struct intel_flip_work *work)
11648{
11649 /*
11650 * MMIO work completes when vblank is different from
11651 * flip_queued_vblank.
11652 *
11653 * Reset counter value doesn't matter, this is handled by
11654 * i915_wait_request finishing early, so no need to handle
11655 * reset here.
11656 */
11657 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011658}
11659
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011660
11661static bool pageflip_finished(struct intel_crtc *crtc,
11662 struct intel_flip_work *work)
11663{
11664 if (!atomic_read(&work->pending))
11665 return false;
11666
11667 smp_rmb();
11668
Daniel Vetter5a21b662016-05-24 17:13:53 +020011669 if (is_mmio_work(work))
11670 return __pageflip_finished_mmio(crtc, work);
11671 else
11672 return __pageflip_finished_cs(crtc, work);
11673}
11674
11675void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11676{
Chris Wilson91c8a322016-07-05 10:40:23 +010011677 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011678 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011679 struct intel_flip_work *work;
11680 unsigned long flags;
11681
11682 /* Ignore early vblank irqs */
11683 if (!crtc)
11684 return;
11685
Daniel Vetterf3260382014-09-15 14:55:23 +020011686 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011687 * This is called both by irq handlers and the reset code (to complete
11688 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011689 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011690 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011691 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011692
11693 if (work != NULL &&
11694 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011695 pageflip_finished(crtc, work))
11696 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011697
11698 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011699}
11700
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011701void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011702{
Chris Wilson91c8a322016-07-05 10:40:23 +010011703 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011704 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011705 struct intel_flip_work *work;
11706 unsigned long flags;
11707
11708 /* Ignore early vblank irqs */
11709 if (!crtc)
11710 return;
11711
11712 /*
11713 * This is called both by irq handlers and the reset code (to complete
11714 * lost pageflips) so needs the full irqsave spinlocks.
11715 */
11716 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011717 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011718
Daniel Vetter5a21b662016-05-24 17:13:53 +020011719 if (work != NULL &&
11720 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011721 pageflip_finished(crtc, work))
11722 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011723
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011724 spin_unlock_irqrestore(&dev->event_lock, flags);
11725}
11726
Daniel Vetter5a21b662016-05-24 17:13:53 +020011727static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11728 struct intel_flip_work *work)
11729{
11730 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11731
11732 /* Ensure that the work item is consistent when activating it ... */
11733 smp_mb__before_atomic();
11734 atomic_set(&work->pending, 1);
11735}
11736
11737static int intel_gen2_queue_flip(struct drm_device *dev,
11738 struct drm_crtc *crtc,
11739 struct drm_framebuffer *fb,
11740 struct drm_i915_gem_object *obj,
11741 struct drm_i915_gem_request *req,
11742 uint32_t flags)
11743{
Chris Wilson7e37f882016-08-02 22:50:21 +010011744 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11746 u32 flip_mask;
11747 int ret;
11748
11749 ret = intel_ring_begin(req, 6);
11750 if (ret)
11751 return ret;
11752
11753 /* Can't queue multiple flips, so wait for the previous
11754 * one to finish before executing the next.
11755 */
11756 if (intel_crtc->plane)
11757 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11758 else
11759 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011760 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11761 intel_ring_emit(ring, MI_NOOP);
11762 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011763 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011764 intel_ring_emit(ring, fb->pitches[0]);
11765 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11766 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011767
11768 return 0;
11769}
11770
11771static int intel_gen3_queue_flip(struct drm_device *dev,
11772 struct drm_crtc *crtc,
11773 struct drm_framebuffer *fb,
11774 struct drm_i915_gem_object *obj,
11775 struct drm_i915_gem_request *req,
11776 uint32_t flags)
11777{
Chris Wilson7e37f882016-08-02 22:50:21 +010011778 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11780 u32 flip_mask;
11781 int ret;
11782
11783 ret = intel_ring_begin(req, 6);
11784 if (ret)
11785 return ret;
11786
11787 if (intel_crtc->plane)
11788 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11789 else
11790 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011791 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11792 intel_ring_emit(ring, MI_NOOP);
11793 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011794 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011795 intel_ring_emit(ring, fb->pitches[0]);
11796 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11797 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011798
11799 return 0;
11800}
11801
11802static int intel_gen4_queue_flip(struct drm_device *dev,
11803 struct drm_crtc *crtc,
11804 struct drm_framebuffer *fb,
11805 struct drm_i915_gem_object *obj,
11806 struct drm_i915_gem_request *req,
11807 uint32_t flags)
11808{
Chris Wilson7e37f882016-08-02 22:50:21 +010011809 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011810 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11812 uint32_t pf, pipesrc;
11813 int ret;
11814
11815 ret = intel_ring_begin(req, 4);
11816 if (ret)
11817 return ret;
11818
11819 /* i965+ uses the linear or tiled offsets from the
11820 * Display Registers (which do not change across a page-flip)
11821 * so we need only reprogram the base address.
11822 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011823 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011824 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011825 intel_ring_emit(ring, fb->pitches[0]);
11826 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011827 intel_fb_modifier_to_tiling(fb->modifier[0]));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011828
11829 /* XXX Enabling the panel-fitter across page-flip is so far
11830 * untested on non-native modes, so ignore it for now.
11831 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11832 */
11833 pf = 0;
11834 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011835 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011836
11837 return 0;
11838}
11839
11840static int intel_gen6_queue_flip(struct drm_device *dev,
11841 struct drm_crtc *crtc,
11842 struct drm_framebuffer *fb,
11843 struct drm_i915_gem_object *obj,
11844 struct drm_i915_gem_request *req,
11845 uint32_t flags)
11846{
Chris Wilson7e37f882016-08-02 22:50:21 +010011847 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011848 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11850 uint32_t pf, pipesrc;
11851 int ret;
11852
11853 ret = intel_ring_begin(req, 4);
11854 if (ret)
11855 return ret;
11856
Chris Wilsonb5321f32016-08-02 22:50:18 +010011857 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011858 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011859 intel_ring_emit(ring, fb->pitches[0] |
11860 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011861 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011862
11863 /* Contrary to the suggestions in the documentation,
11864 * "Enable Panel Fitter" does not seem to be required when page
11865 * flipping with a non-native mode, and worse causes a normal
11866 * modeset to fail.
11867 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11868 */
11869 pf = 0;
11870 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011871 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011872
11873 return 0;
11874}
11875
11876static int intel_gen7_queue_flip(struct drm_device *dev,
11877 struct drm_crtc *crtc,
11878 struct drm_framebuffer *fb,
11879 struct drm_i915_gem_object *obj,
11880 struct drm_i915_gem_request *req,
11881 uint32_t flags)
11882{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011883 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson7e37f882016-08-02 22:50:21 +010011884 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11886 uint32_t plane_bit = 0;
11887 int len, ret;
11888
11889 switch (intel_crtc->plane) {
11890 case PLANE_A:
11891 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11892 break;
11893 case PLANE_B:
11894 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11895 break;
11896 case PLANE_C:
11897 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11898 break;
11899 default:
11900 WARN_ONCE(1, "unknown plane in flip command\n");
11901 return -ENODEV;
11902 }
11903
11904 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011905 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011906 len += 6;
11907 /*
11908 * On Gen 8, SRM is now taking an extra dword to accommodate
11909 * 48bits addresses, and we need a NOOP for the batch size to
11910 * stay even.
11911 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011912 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011913 len += 2;
11914 }
11915
11916 /*
11917 * BSpec MI_DISPLAY_FLIP for IVB:
11918 * "The full packet must be contained within the same cache line."
11919 *
11920 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11921 * cacheline, if we ever start emitting more commands before
11922 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11923 * then do the cacheline alignment, and finally emit the
11924 * MI_DISPLAY_FLIP.
11925 */
11926 ret = intel_ring_cacheline_align(req);
11927 if (ret)
11928 return ret;
11929
11930 ret = intel_ring_begin(req, len);
11931 if (ret)
11932 return ret;
11933
11934 /* Unmask the flip-done completion message. Note that the bspec says that
11935 * we should do this for both the BCS and RCS, and that we must not unmask
11936 * more than one flip event at any time (or ensure that one flip message
11937 * can be sent by waiting for flip-done prior to queueing new flips).
11938 * Experimentation says that BCS works despite DERRMR masking all
11939 * flip-done completion events and that unmasking all planes at once
11940 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11941 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11942 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011943 if (req->engine->id == RCS) {
11944 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11945 intel_ring_emit_reg(ring, DERRMR);
11946 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011947 DERRMR_PIPEB_PRI_FLIP_DONE |
11948 DERRMR_PIPEC_PRI_FLIP_DONE));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011949 if (IS_GEN8(dev_priv))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011950 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011951 MI_SRM_LRM_GLOBAL_GTT);
11952 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011953 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011954 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011955 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011956 intel_ring_emit(ring,
11957 i915_ggtt_offset(req->engine->scratch) + 256);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011958 if (IS_GEN8(dev_priv)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011959 intel_ring_emit(ring, 0);
11960 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011961 }
11962 }
11963
Chris Wilsonb5321f32016-08-02 22:50:18 +010011964 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011965 intel_ring_emit(ring, fb->pitches[0] |
11966 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011967 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11968 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011969
11970 return 0;
11971}
11972
11973static bool use_mmio_flip(struct intel_engine_cs *engine,
11974 struct drm_i915_gem_object *obj)
11975{
11976 /*
11977 * This is not being used for older platforms, because
11978 * non-availability of flip done interrupt forces us to use
11979 * CS flips. Older platforms derive flip done using some clever
11980 * tricks involving the flip_pending status bits and vblank irqs.
11981 * So using MMIO flips there would disrupt this mechanism.
11982 */
11983
11984 if (engine == NULL)
11985 return true;
11986
11987 if (INTEL_GEN(engine->i915) < 5)
11988 return false;
11989
11990 if (i915.use_mmio_flip < 0)
11991 return false;
11992 else if (i915.use_mmio_flip > 0)
11993 return true;
11994 else if (i915.enable_execlists)
11995 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011996
Chris Wilsond07f0e52016-10-28 13:58:44 +010011997 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011998}
11999
12000static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
12001 unsigned int rotation,
12002 struct intel_flip_work *work)
12003{
12004 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012005 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012006 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
12007 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020012008 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012009
12010 ctl = I915_READ(PLANE_CTL(pipe, 0));
12011 ctl &= ~PLANE_CTL_TILED_MASK;
12012 switch (fb->modifier[0]) {
12013 case DRM_FORMAT_MOD_NONE:
12014 break;
12015 case I915_FORMAT_MOD_X_TILED:
12016 ctl |= PLANE_CTL_TILED_X;
12017 break;
12018 case I915_FORMAT_MOD_Y_TILED:
12019 ctl |= PLANE_CTL_TILED_Y;
12020 break;
12021 case I915_FORMAT_MOD_Yf_TILED:
12022 ctl |= PLANE_CTL_TILED_YF;
12023 break;
12024 default:
12025 MISSING_CASE(fb->modifier[0]);
12026 }
12027
12028 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012029 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12030 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12031 */
12032 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12033 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12034
12035 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12036 POSTING_READ(PLANE_SURF(pipe, 0));
12037}
12038
12039static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12040 struct intel_flip_work *work)
12041{
12042 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012043 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012044 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012045 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12046 u32 dspcntr;
12047
12048 dspcntr = I915_READ(reg);
12049
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012050 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012051 dspcntr |= DISPPLANE_TILED;
12052 else
12053 dspcntr &= ~DISPPLANE_TILED;
12054
12055 I915_WRITE(reg, dspcntr);
12056
12057 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12058 POSTING_READ(DSPSURF(intel_crtc->plane));
12059}
12060
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012061static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012062{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012063 struct intel_flip_work *work =
12064 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012065 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12066 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12067 struct intel_framebuffer *intel_fb =
12068 to_intel_framebuffer(crtc->base.primary->fb);
12069 struct drm_i915_gem_object *obj = intel_fb->obj;
12070
Chris Wilsond07f0e52016-10-28 13:58:44 +010012071 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012072
12073 intel_pipe_update_start(crtc);
12074
12075 if (INTEL_GEN(dev_priv) >= 9)
12076 skl_do_mmio_flip(crtc, work->rotation, work);
12077 else
12078 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12079 ilk_do_mmio_flip(crtc, work);
12080
12081 intel_pipe_update_end(crtc, work);
12082}
12083
12084static int intel_default_queue_flip(struct drm_device *dev,
12085 struct drm_crtc *crtc,
12086 struct drm_framebuffer *fb,
12087 struct drm_i915_gem_object *obj,
12088 struct drm_i915_gem_request *req,
12089 uint32_t flags)
12090{
12091 return -ENODEV;
12092}
12093
12094static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12095 struct intel_crtc *intel_crtc,
12096 struct intel_flip_work *work)
12097{
12098 u32 addr, vblank;
12099
12100 if (!atomic_read(&work->pending))
12101 return false;
12102
12103 smp_rmb();
12104
12105 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12106 if (work->flip_ready_vblank == 0) {
12107 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012108 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012109 return false;
12110
12111 work->flip_ready_vblank = vblank;
12112 }
12113
12114 if (vblank - work->flip_ready_vblank < 3)
12115 return false;
12116
12117 /* Potential stall - if we see that the flip has happened,
12118 * assume a missed interrupt. */
12119 if (INTEL_GEN(dev_priv) >= 4)
12120 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12121 else
12122 addr = I915_READ(DSPADDR(intel_crtc->plane));
12123
12124 /* There is a potential issue here with a false positive after a flip
12125 * to the same address. We could address this by checking for a
12126 * non-incrementing frame counter.
12127 */
12128 return addr == work->gtt_offset;
12129}
12130
12131void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12132{
Chris Wilson91c8a322016-07-05 10:40:23 +010012133 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020012134 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012135 struct intel_flip_work *work;
12136
12137 WARN_ON(!in_interrupt());
12138
12139 if (crtc == NULL)
12140 return;
12141
12142 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012143 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012144
12145 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012146 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012147 WARN_ONCE(1,
12148 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012149 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12150 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012151 work = NULL;
12152 }
12153
12154 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012155 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012156 intel_queue_rps_boost_for_request(work->flip_queued_req);
12157 spin_unlock(&dev->event_lock);
12158}
12159
12160static int intel_crtc_page_flip(struct drm_crtc *crtc,
12161 struct drm_framebuffer *fb,
12162 struct drm_pending_vblank_event *event,
12163 uint32_t page_flip_flags)
12164{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012165 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012166 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012167 struct drm_framebuffer *old_fb = crtc->primary->fb;
12168 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12170 struct drm_plane *primary = crtc->primary;
12171 enum pipe pipe = intel_crtc->pipe;
12172 struct intel_flip_work *work;
12173 struct intel_engine_cs *engine;
12174 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012175 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012176 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012177 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012178
Daniel Vetter5a21b662016-05-24 17:13:53 +020012179 /*
12180 * drm_mode_page_flip_ioctl() should already catch this, but double
12181 * check to be safe. In the future we may enable pageflipping from
12182 * a disabled primary plane.
12183 */
12184 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12185 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012186
Daniel Vetter5a21b662016-05-24 17:13:53 +020012187 /* Can't change pixel format via MI display flips. */
12188 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12189 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012190
Daniel Vetter5a21b662016-05-24 17:13:53 +020012191 /*
12192 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12193 * Note that pitch changes could also affect these register.
12194 */
12195 if (INTEL_INFO(dev)->gen > 3 &&
12196 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12197 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12198 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012199
Daniel Vetter5a21b662016-05-24 17:13:53 +020012200 if (i915_terminally_wedged(&dev_priv->gpu_error))
12201 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012202
Daniel Vetter5a21b662016-05-24 17:13:53 +020012203 work = kzalloc(sizeof(*work), GFP_KERNEL);
12204 if (work == NULL)
12205 return -ENOMEM;
12206
12207 work->event = event;
12208 work->crtc = crtc;
12209 work->old_fb = old_fb;
12210 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012211
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012212 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012213 if (ret)
12214 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012215
Daniel Vetter5a21b662016-05-24 17:13:53 +020012216 /* We borrow the event spin lock for protecting flip_work */
12217 spin_lock_irq(&dev->event_lock);
12218 if (intel_crtc->flip_work) {
12219 /* Before declaring the flip queue wedged, check if
12220 * the hardware completed the operation behind our backs.
12221 */
12222 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12223 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12224 page_flip_completed(intel_crtc);
12225 } else {
12226 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12227 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012228
Daniel Vetter5a21b662016-05-24 17:13:53 +020012229 drm_crtc_vblank_put(crtc);
12230 kfree(work);
12231 return -EBUSY;
12232 }
12233 }
12234 intel_crtc->flip_work = work;
12235 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012236
Daniel Vetter5a21b662016-05-24 17:13:53 +020012237 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12238 flush_workqueue(dev_priv->wq);
12239
12240 /* Reference the objects for the scheduled work. */
12241 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012242
12243 crtc->primary->fb = fb;
12244 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012245
Chris Wilson25dc5562016-07-20 13:31:52 +010012246 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012247
12248 ret = i915_mutex_lock_interruptible(dev);
12249 if (ret)
12250 goto cleanup;
12251
Chris Wilson8af29b02016-09-09 14:11:47 +010012252 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12253 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012254 ret = -EIO;
12255 goto cleanup;
12256 }
12257
12258 atomic_inc(&intel_crtc->unpin_work_count);
12259
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012260 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012261 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12262
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010012263 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012264 engine = dev_priv->engine[BCS];
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012265 if (fb->modifier[0] != old_fb->modifier[0])
Daniel Vetter5a21b662016-05-24 17:13:53 +020012266 /* vlv: DISPLAY_FLIP fails to change tiling */
12267 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012268 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012269 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012270 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010012271 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012272 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053012273 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012274 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053012275 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012276 }
12277
12278 mmio_flip = use_mmio_flip(engine, obj);
12279
Chris Wilson058d88c2016-08-15 10:49:06 +010012280 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12281 if (IS_ERR(vma)) {
12282 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012283 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012284 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012285
Ville Syrjälä6687c902015-09-15 13:16:41 +030012286 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012287 work->gtt_offset += intel_crtc->dspaddr_offset;
12288 work->rotation = crtc->primary->state->rotation;
12289
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012290 /*
12291 * There's the potential that the next frame will not be compatible with
12292 * FBC, so we want to call pre_update() before the actual page flip.
12293 * The problem is that pre_update() caches some information about the fb
12294 * object, so we want to do this only after the object is pinned. Let's
12295 * be on the safe side and do this immediately before scheduling the
12296 * flip.
12297 */
12298 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12299 to_intel_plane_state(primary->state));
12300
Daniel Vetter5a21b662016-05-24 17:13:53 +020012301 if (mmio_flip) {
12302 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030012303 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012304 } else {
Chris Wilson8e637172016-08-02 22:50:26 +010012305 request = i915_gem_request_alloc(engine, engine->last_context);
12306 if (IS_ERR(request)) {
12307 ret = PTR_ERR(request);
12308 goto cleanup_unpin;
12309 }
12310
Chris Wilsona2bc4692016-09-09 14:11:56 +010012311 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012312 if (ret)
12313 goto cleanup_request;
12314
Daniel Vetter5a21b662016-05-24 17:13:53 +020012315 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12316 page_flip_flags);
12317 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012318 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012319
12320 intel_mark_page_flip_active(intel_crtc, work);
12321
Chris Wilson8e637172016-08-02 22:50:26 +010012322 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012323 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012324 }
12325
Daniel Vetter5a21b662016-05-24 17:13:53 +020012326 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12327 to_intel_plane(primary)->frontbuffer_bit);
12328 mutex_unlock(&dev->struct_mutex);
12329
Chris Wilson5748b6a2016-08-04 16:32:38 +010012330 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012331 to_intel_plane(primary)->frontbuffer_bit);
12332
12333 trace_i915_flip_request(intel_crtc->plane, obj);
12334
12335 return 0;
12336
Chris Wilson8e637172016-08-02 22:50:26 +010012337cleanup_request:
12338 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012339cleanup_unpin:
12340 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12341cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012342 atomic_dec(&intel_crtc->unpin_work_count);
12343 mutex_unlock(&dev->struct_mutex);
12344cleanup:
12345 crtc->primary->fb = old_fb;
12346 update_state_fb(crtc->primary);
12347
Chris Wilsonf0cd5182016-10-28 13:58:43 +010012348 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012349 drm_framebuffer_unreference(work->old_fb);
12350
12351 spin_lock_irq(&dev->event_lock);
12352 intel_crtc->flip_work = NULL;
12353 spin_unlock_irq(&dev->event_lock);
12354
12355 drm_crtc_vblank_put(crtc);
12356free_work:
12357 kfree(work);
12358
12359 if (ret == -EIO) {
12360 struct drm_atomic_state *state;
12361 struct drm_plane_state *plane_state;
12362
12363out_hang:
12364 state = drm_atomic_state_alloc(dev);
12365 if (!state)
12366 return -ENOMEM;
12367 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12368
12369retry:
12370 plane_state = drm_atomic_get_plane_state(state, primary);
12371 ret = PTR_ERR_OR_ZERO(plane_state);
12372 if (!ret) {
12373 drm_atomic_set_fb_for_plane(plane_state, fb);
12374
12375 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12376 if (!ret)
12377 ret = drm_atomic_commit(state);
12378 }
12379
12380 if (ret == -EDEADLK) {
12381 drm_modeset_backoff(state->acquire_ctx);
12382 drm_atomic_state_clear(state);
12383 goto retry;
12384 }
12385
Chris Wilson08536952016-10-14 13:18:18 +010012386 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012387
12388 if (ret == 0 && event) {
12389 spin_lock_irq(&dev->event_lock);
12390 drm_crtc_send_vblank_event(crtc, event);
12391 spin_unlock_irq(&dev->event_lock);
12392 }
12393 }
12394 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012395}
12396
Daniel Vetter5a21b662016-05-24 17:13:53 +020012397
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012398/**
12399 * intel_wm_need_update - Check whether watermarks need updating
12400 * @plane: drm plane
12401 * @state: new plane state
12402 *
12403 * Check current plane state versus the new one to determine whether
12404 * watermarks need to be recalculated.
12405 *
12406 * Returns true or false.
12407 */
12408static bool intel_wm_need_update(struct drm_plane *plane,
12409 struct drm_plane_state *state)
12410{
Matt Roperd21fbe82015-09-24 15:53:12 -070012411 struct intel_plane_state *new = to_intel_plane_state(state);
12412 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12413
12414 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012415 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012416 return true;
12417
12418 if (!cur->base.fb || !new->base.fb)
12419 return false;
12420
12421 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12422 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012423 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12424 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12425 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12426 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012427 return true;
12428
12429 return false;
12430}
12431
Matt Roperd21fbe82015-09-24 15:53:12 -070012432static bool needs_scaling(struct intel_plane_state *state)
12433{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012434 int src_w = drm_rect_width(&state->base.src) >> 16;
12435 int src_h = drm_rect_height(&state->base.src) >> 16;
12436 int dst_w = drm_rect_width(&state->base.dst);
12437 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012438
12439 return (src_w != dst_w || src_h != dst_h);
12440}
12441
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012442int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12443 struct drm_plane_state *plane_state)
12444{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012445 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012446 struct drm_crtc *crtc = crtc_state->crtc;
12447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12448 struct drm_plane *plane = plane_state->plane;
12449 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012450 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012451 struct intel_plane_state *old_plane_state =
12452 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012453 bool mode_changed = needs_modeset(crtc_state);
12454 bool was_crtc_enabled = crtc->state->active;
12455 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012456 bool turn_off, turn_on, visible, was_visible;
12457 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012458 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012459
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +010012460 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012461 ret = skl_update_scaler_plane(
12462 to_intel_crtc_state(crtc_state),
12463 to_intel_plane_state(plane_state));
12464 if (ret)
12465 return ret;
12466 }
12467
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012468 was_visible = old_plane_state->base.visible;
12469 visible = to_intel_plane_state(plane_state)->base.visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012470
12471 if (!was_crtc_enabled && WARN_ON(was_visible))
12472 was_visible = false;
12473
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012474 /*
12475 * Visibility is calculated as if the crtc was on, but
12476 * after scaler setup everything depends on it being off
12477 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012478 *
12479 * FIXME this is wrong for watermarks. Watermarks should also
12480 * be computed as if the pipe would be active. Perhaps move
12481 * per-plane wm computation to the .check_plane() hook, and
12482 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012483 */
12484 if (!is_crtc_enabled)
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012485 to_intel_plane_state(plane_state)->base.visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012486
12487 if (!was_visible && !visible)
12488 return 0;
12489
Maarten Lankhorste8861672016-02-24 11:24:26 +010012490 if (fb != old_plane_state->base.fb)
12491 pipe_config->fb_changed = true;
12492
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012493 turn_off = was_visible && (!visible || mode_changed);
12494 turn_on = visible && (!was_visible || mode_changed);
12495
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012496 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012497 intel_crtc->base.base.id,
12498 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012499 plane->base.id, plane->name,
12500 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012501
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012502 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12503 plane->base.id, plane->name,
12504 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012505 turn_off, turn_on, mode_changed);
12506
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012507 if (turn_on) {
12508 pipe_config->update_wm_pre = true;
12509
12510 /* must disable cxsr around plane enable/disable */
12511 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12512 pipe_config->disable_cxsr = true;
12513 } else if (turn_off) {
12514 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012515
Ville Syrjälä852eb002015-06-24 22:00:07 +030012516 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012517 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012518 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012519 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012520 /* FIXME bollocks */
12521 pipe_config->update_wm_pre = true;
12522 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012523 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012524
Matt Ropered4a6a72016-02-23 17:20:13 -080012525 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012526 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12527 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012528 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12529
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012530 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012531 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012532
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012533 /*
12534 * WaCxSRDisabledForSpriteScaling:ivb
12535 *
12536 * cstate->update_wm was already set above, so this flag will
12537 * take effect when we commit and program watermarks.
12538 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012539 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012540 needs_scaling(to_intel_plane_state(plane_state)) &&
12541 !needs_scaling(old_plane_state))
12542 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012543
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012544 return 0;
12545}
12546
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012547static bool encoders_cloneable(const struct intel_encoder *a,
12548 const struct intel_encoder *b)
12549{
12550 /* masks could be asymmetric, so check both ways */
12551 return a == b || (a->cloneable & (1 << b->type) &&
12552 b->cloneable & (1 << a->type));
12553}
12554
12555static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12556 struct intel_crtc *crtc,
12557 struct intel_encoder *encoder)
12558{
12559 struct intel_encoder *source_encoder;
12560 struct drm_connector *connector;
12561 struct drm_connector_state *connector_state;
12562 int i;
12563
12564 for_each_connector_in_state(state, connector, connector_state, i) {
12565 if (connector_state->crtc != &crtc->base)
12566 continue;
12567
12568 source_encoder =
12569 to_intel_encoder(connector_state->best_encoder);
12570 if (!encoders_cloneable(encoder, source_encoder))
12571 return false;
12572 }
12573
12574 return true;
12575}
12576
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012577static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12578 struct drm_crtc_state *crtc_state)
12579{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012580 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012581 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012583 struct intel_crtc_state *pipe_config =
12584 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012585 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012586 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012587 bool mode_changed = needs_modeset(crtc_state);
12588
Ville Syrjälä852eb002015-06-24 22:00:07 +030012589 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012590 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012591
Maarten Lankhorstad421372015-06-15 12:33:42 +020012592 if (mode_changed && crtc_state->enable &&
12593 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012594 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012595 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12596 pipe_config);
12597 if (ret)
12598 return ret;
12599 }
12600
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012601 if (crtc_state->color_mgmt_changed) {
12602 ret = intel_color_check(crtc, crtc_state);
12603 if (ret)
12604 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012605
12606 /*
12607 * Changing color management on Intel hardware is
12608 * handled as part of planes update.
12609 */
12610 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012611 }
12612
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012613 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012614 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012615 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012616 if (ret) {
12617 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012618 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012619 }
12620 }
12621
12622 if (dev_priv->display.compute_intermediate_wm &&
12623 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12624 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12625 return 0;
12626
12627 /*
12628 * Calculate 'intermediate' watermarks that satisfy both the
12629 * old state and the new state. We can program these
12630 * immediately.
12631 */
12632 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12633 intel_crtc,
12634 pipe_config);
12635 if (ret) {
12636 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12637 return ret;
12638 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012639 } else if (dev_priv->display.compute_intermediate_wm) {
12640 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12641 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012642 }
12643
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012644 if (INTEL_INFO(dev)->gen >= 9) {
12645 if (mode_changed)
12646 ret = skl_update_scaler_crtc(pipe_config);
12647
12648 if (!ret)
12649 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12650 pipe_config);
12651 }
12652
12653 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012654}
12655
Jani Nikula65b38e02015-04-13 11:26:56 +030012656static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012657 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012658 .atomic_begin = intel_begin_crtc_commit,
12659 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012660 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012661};
12662
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012663static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12664{
12665 struct intel_connector *connector;
12666
12667 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012668 if (connector->base.state->crtc)
12669 drm_connector_unreference(&connector->base);
12670
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012671 if (connector->base.encoder) {
12672 connector->base.state->best_encoder =
12673 connector->base.encoder;
12674 connector->base.state->crtc =
12675 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012676
12677 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012678 } else {
12679 connector->base.state->best_encoder = NULL;
12680 connector->base.state->crtc = NULL;
12681 }
12682 }
12683}
12684
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012685static void
Robin Schroereba905b2014-05-18 02:24:50 +020012686connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012687 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012688{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012689 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012690 int bpp = pipe_config->pipe_bpp;
12691
12692 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012693 connector->base.base.id,
12694 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012695
12696 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012697 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012698 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012699 bpp, info->bpc * 3);
12700 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012701 }
12702
Mario Kleiner196f9542016-07-06 12:05:45 +020012703 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012704 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012705 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12706 bpp);
12707 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012708 }
12709}
12710
12711static int
12712compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012713 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012714{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012715 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012716 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012717 struct drm_connector *connector;
12718 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012719 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012720
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012721 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12722 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012723 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012724 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012725 bpp = 12*3;
12726 else
12727 bpp = 8*3;
12728
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012729
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012730 pipe_config->pipe_bpp = bpp;
12731
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012732 state = pipe_config->base.state;
12733
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012734 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012735 for_each_connector_in_state(state, connector, connector_state, i) {
12736 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012737 continue;
12738
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012739 connected_sink_compute_bpp(to_intel_connector(connector),
12740 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012741 }
12742
12743 return bpp;
12744}
12745
Daniel Vetter644db712013-09-19 14:53:58 +020012746static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12747{
12748 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12749 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012750 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012751 mode->crtc_hdisplay, mode->crtc_hsync_start,
12752 mode->crtc_hsync_end, mode->crtc_htotal,
12753 mode->crtc_vdisplay, mode->crtc_vsync_start,
12754 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12755}
12756
Daniel Vetterc0b03412013-05-28 12:05:54 +020012757static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012758 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012759 const char *context)
12760{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012761 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012762 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012763 struct drm_plane *plane;
12764 struct intel_plane *intel_plane;
12765 struct intel_plane_state *state;
12766 struct drm_framebuffer *fb;
12767
Ville Syrjälä78108b72016-05-27 20:59:19 +030012768 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12769 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012770 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012771
Jani Nikulada205632016-03-15 21:51:10 +020012772 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012773 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12774 pipe_config->pipe_bpp, pipe_config->dither);
12775 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12776 pipe_config->has_pch_encoder,
12777 pipe_config->fdi_lanes,
12778 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12779 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12780 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012781 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012782 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012783 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012784 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12785 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12786 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012787
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012788 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012789 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012790 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012791 pipe_config->dp_m2_n2.gmch_m,
12792 pipe_config->dp_m2_n2.gmch_n,
12793 pipe_config->dp_m2_n2.link_m,
12794 pipe_config->dp_m2_n2.link_n,
12795 pipe_config->dp_m2_n2.tu);
12796
Daniel Vetter55072d12014-11-20 16:10:28 +010012797 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12798 pipe_config->has_audio,
12799 pipe_config->has_infoframe);
12800
Daniel Vetterc0b03412013-05-28 12:05:54 +020012801 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012802 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012803 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012804 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12805 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012806 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012807 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12808 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012809 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12810 crtc->num_scalers,
12811 pipe_config->scaler_state.scaler_users,
12812 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012813 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12814 pipe_config->gmch_pfit.control,
12815 pipe_config->gmch_pfit.pgm_ratios,
12816 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012817 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012818 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012819 pipe_config->pch_pfit.size,
12820 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012821 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012822 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012823
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010012824 if (IS_BROXTON(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012825 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012826 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012827 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012828 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012829 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012830 pipe_config->dpll_hw_state.pll0,
12831 pipe_config->dpll_hw_state.pll1,
12832 pipe_config->dpll_hw_state.pll2,
12833 pipe_config->dpll_hw_state.pll3,
12834 pipe_config->dpll_hw_state.pll6,
12835 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012836 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012837 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012838 pipe_config->dpll_hw_state.pcsdw12);
Tvrtko Ursulin08537232016-10-13 11:03:02 +010012839 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012840 DRM_DEBUG_KMS("dpll_hw_state: "
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012841 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012842 pipe_config->dpll_hw_state.ctrl1,
12843 pipe_config->dpll_hw_state.cfgcr1,
12844 pipe_config->dpll_hw_state.cfgcr2);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012845 } else if (HAS_DDI(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012846 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012847 pipe_config->dpll_hw_state.wrpll,
12848 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012849 } else {
12850 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12851 "fp0: 0x%x, fp1: 0x%x\n",
12852 pipe_config->dpll_hw_state.dpll,
12853 pipe_config->dpll_hw_state.dpll_md,
12854 pipe_config->dpll_hw_state.fp0,
12855 pipe_config->dpll_hw_state.fp1);
12856 }
12857
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012858 DRM_DEBUG_KMS("planes on this crtc\n");
12859 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromd3828142016-08-15 16:29:55 +010012860 char *format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012861 intel_plane = to_intel_plane(plane);
12862 if (intel_plane->pipe != crtc->pipe)
12863 continue;
12864
12865 state = to_intel_plane_state(plane->state);
12866 fb = state->base.fb;
12867 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012868 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12869 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012870 continue;
12871 }
12872
Eric Engestrom90844f02016-08-15 01:02:38 +010012873 format_name = drm_get_format_name(fb->pixel_format);
12874
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012875 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12876 plane->base.id, plane->name);
12877 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
Eric Engestrom90844f02016-08-15 01:02:38 +010012878 fb->base.id, fb->width, fb->height, format_name);
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012879 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12880 state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012881 state->base.src.x1 >> 16,
12882 state->base.src.y1 >> 16,
12883 drm_rect_width(&state->base.src) >> 16,
12884 drm_rect_height(&state->base.src) >> 16,
12885 state->base.dst.x1, state->base.dst.y1,
12886 drm_rect_width(&state->base.dst),
12887 drm_rect_height(&state->base.dst));
Eric Engestrom90844f02016-08-15 01:02:38 +010012888
12889 kfree(format_name);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012890 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012891}
12892
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012893static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012894{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012895 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012896 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012897 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012898 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012899
12900 /*
12901 * Walk the connector list instead of the encoder
12902 * list to detect the problem on ddi platforms
12903 * where there's just one encoder per digital port.
12904 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012905 drm_for_each_connector(connector, dev) {
12906 struct drm_connector_state *connector_state;
12907 struct intel_encoder *encoder;
12908
12909 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12910 if (!connector_state)
12911 connector_state = connector->state;
12912
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012913 if (!connector_state->best_encoder)
12914 continue;
12915
12916 encoder = to_intel_encoder(connector_state->best_encoder);
12917
12918 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012919
12920 switch (encoder->type) {
12921 unsigned int port_mask;
12922 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012923 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012924 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012925 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012926 case INTEL_OUTPUT_HDMI:
12927 case INTEL_OUTPUT_EDP:
12928 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12929
12930 /* the same port mustn't appear more than once */
12931 if (used_ports & port_mask)
12932 return false;
12933
12934 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012935 break;
12936 case INTEL_OUTPUT_DP_MST:
12937 used_mst_ports |=
12938 1 << enc_to_mst(&encoder->base)->primary->port;
12939 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012940 default:
12941 break;
12942 }
12943 }
12944
Ville Syrjälä477321e2016-07-28 17:50:40 +030012945 /* can't mix MST and SST/HDMI on the same port */
12946 if (used_ports & used_mst_ports)
12947 return false;
12948
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012949 return true;
12950}
12951
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012952static void
12953clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12954{
12955 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012956 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012957 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012958 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012959 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012960
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012961 /* FIXME: before the switch to atomic started, a new pipe_config was
12962 * kzalloc'd. Code that depends on any field being zero should be
12963 * fixed, so that the crtc_state can be safely duplicated. For now,
12964 * only fields that are know to not cause problems are preserved. */
12965
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012966 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012967 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012968 shared_dpll = crtc_state->shared_dpll;
12969 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012970 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012971
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012972 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012973
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012974 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012975 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012976 crtc_state->shared_dpll = shared_dpll;
12977 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012978 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012979}
12980
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012981static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012982intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012983 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012984{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012985 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012986 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012987 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012988 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012989 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012990 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012991 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012992
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012993 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012994
Daniel Vettere143a212013-07-04 12:01:15 +020012995 pipe_config->cpu_transcoder =
12996 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012997
Imre Deak2960bc92013-07-30 13:36:32 +030012998 /*
12999 * Sanitize sync polarity flags based on requested ones. If neither
13000 * positive or negative polarity is requested, treat this as meaning
13001 * negative polarity.
13002 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013003 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030013004 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013005 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030013006
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013007 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030013008 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013009 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030013010
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013011 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
13012 pipe_config);
13013 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013014 goto fail;
13015
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013016 /*
13017 * Determine the real pipe dimensions. Note that stereo modes can
13018 * increase the actual pipe size due to the frame doubling and
13019 * insertion of additional space for blanks between the frame. This
13020 * is stored in the crtc timings. We use the requested mode to do this
13021 * computation to clearly distinguish it from the adjusted mode, which
13022 * can be changed by the connectors in the below retry loop.
13023 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013024 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080013025 &pipe_config->pipe_src_w,
13026 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013027
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013028 for_each_connector_in_state(state, connector, connector_state, i) {
13029 if (connector_state->crtc != crtc)
13030 continue;
13031
13032 encoder = to_intel_encoder(connector_state->best_encoder);
13033
Ville Syrjäläe25148d2016-06-22 21:57:09 +030013034 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13035 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13036 goto fail;
13037 }
13038
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013039 /*
13040 * Determine output_types before calling the .compute_config()
13041 * hooks so that the hooks can use this information safely.
13042 */
13043 pipe_config->output_types |= 1 << encoder->type;
13044 }
13045
Daniel Vettere29c22c2013-02-21 00:00:16 +010013046encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013047 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013048 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013049 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013050
Daniel Vetter135c81b2013-07-21 21:37:09 +020013051 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013052 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13053 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013054
Daniel Vetter7758a112012-07-08 19:40:39 +020013055 /* Pass our mode to the connectors and the CRTC to give them a chance to
13056 * adjust it according to limitations or connector properties, and also
13057 * a chance to reject the mode entirely.
13058 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013059 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013060 if (connector_state->crtc != crtc)
13061 continue;
13062
13063 encoder = to_intel_encoder(connector_state->best_encoder);
13064
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013065 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013066 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013067 goto fail;
13068 }
13069 }
13070
Daniel Vetterff9a6752013-06-01 17:16:21 +020013071 /* Set default port clock if not overwritten by the encoder. Needs to be
13072 * done afterwards in case the encoder adjusts the mode. */
13073 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013074 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013075 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013076
Daniel Vettera43f6e02013-06-07 23:10:32 +020013077 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013078 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013079 DRM_DEBUG_KMS("CRTC fixup failed\n");
13080 goto fail;
13081 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013082
13083 if (ret == RETRY) {
13084 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13085 ret = -EINVAL;
13086 goto fail;
13087 }
13088
13089 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13090 retry = false;
13091 goto encoder_retry;
13092 }
13093
Daniel Vettere8fa4272015-08-12 11:43:34 +020013094 /* Dithering seems to not pass-through bits correctly when it should, so
13095 * only enable it on 6bpc panels. */
13096 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013097 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013098 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013099
Daniel Vetter7758a112012-07-08 19:40:39 +020013100fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013101 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013102}
13103
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013104static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013105intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013106{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013107 struct drm_crtc *crtc;
13108 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013109 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013110
Ville Syrjälä76688512014-01-10 11:28:06 +020013111 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013112 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013113 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013114
13115 /* Update hwmode for vblank functions */
13116 if (crtc->state->active)
13117 crtc->hwmode = crtc->state->adjusted_mode;
13118 else
13119 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013120
13121 /*
13122 * Update legacy state to satisfy fbc code. This can
13123 * be removed when fbc uses the atomic state.
13124 */
13125 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13126 struct drm_plane_state *plane_state = crtc->primary->state;
13127
13128 crtc->primary->fb = plane_state->fb;
13129 crtc->x = plane_state->src_x >> 16;
13130 crtc->y = plane_state->src_y >> 16;
13131 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013132 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013133}
13134
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013135static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013136{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013137 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013138
13139 if (clock1 == clock2)
13140 return true;
13141
13142 if (!clock1 || !clock2)
13143 return false;
13144
13145 diff = abs(clock1 - clock2);
13146
13147 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13148 return true;
13149
13150 return false;
13151}
13152
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013153static bool
13154intel_compare_m_n(unsigned int m, unsigned int n,
13155 unsigned int m2, unsigned int n2,
13156 bool exact)
13157{
13158 if (m == m2 && n == n2)
13159 return true;
13160
13161 if (exact || !m || !n || !m2 || !n2)
13162 return false;
13163
13164 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13165
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013166 if (n > n2) {
13167 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013168 m2 <<= 1;
13169 n2 <<= 1;
13170 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013171 } else if (n < n2) {
13172 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013173 m <<= 1;
13174 n <<= 1;
13175 }
13176 }
13177
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013178 if (n != n2)
13179 return false;
13180
13181 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013182}
13183
13184static bool
13185intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13186 struct intel_link_m_n *m2_n2,
13187 bool adjust)
13188{
13189 if (m_n->tu == m2_n2->tu &&
13190 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13191 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13192 intel_compare_m_n(m_n->link_m, m_n->link_n,
13193 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13194 if (adjust)
13195 *m2_n2 = *m_n;
13196
13197 return true;
13198 }
13199
13200 return false;
13201}
13202
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013203static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013204intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013205 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013206 struct intel_crtc_state *pipe_config,
13207 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013208{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013209 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013210 bool ret = true;
13211
13212#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13213 do { \
13214 if (!adjust) \
13215 DRM_ERROR(fmt, ##__VA_ARGS__); \
13216 else \
13217 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13218 } while (0)
13219
Daniel Vetter66e985c2013-06-05 13:34:20 +020013220#define PIPE_CONF_CHECK_X(name) \
13221 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013222 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013223 "(expected 0x%08x, found 0x%08x)\n", \
13224 current_config->name, \
13225 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013226 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013227 }
13228
Daniel Vetter08a24032013-04-19 11:25:34 +020013229#define PIPE_CONF_CHECK_I(name) \
13230 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013231 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020013232 "(expected %i, found %i)\n", \
13233 current_config->name, \
13234 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013235 ret = false; \
13236 }
13237
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013238#define PIPE_CONF_CHECK_P(name) \
13239 if (current_config->name != pipe_config->name) { \
13240 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13241 "(expected %p, found %p)\n", \
13242 current_config->name, \
13243 pipe_config->name); \
13244 ret = false; \
13245 }
13246
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013247#define PIPE_CONF_CHECK_M_N(name) \
13248 if (!intel_compare_link_m_n(&current_config->name, \
13249 &pipe_config->name,\
13250 adjust)) { \
13251 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13252 "(expected tu %i gmch %i/%i link %i/%i, " \
13253 "found tu %i, gmch %i/%i link %i/%i)\n", \
13254 current_config->name.tu, \
13255 current_config->name.gmch_m, \
13256 current_config->name.gmch_n, \
13257 current_config->name.link_m, \
13258 current_config->name.link_n, \
13259 pipe_config->name.tu, \
13260 pipe_config->name.gmch_m, \
13261 pipe_config->name.gmch_n, \
13262 pipe_config->name.link_m, \
13263 pipe_config->name.link_n); \
13264 ret = false; \
13265 }
13266
Daniel Vetter55c561a2016-03-30 11:34:36 +020013267/* This is required for BDW+ where there is only one set of registers for
13268 * switching between high and low RR.
13269 * This macro can be used whenever a comparison has to be made between one
13270 * hw state and multiple sw state variables.
13271 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013272#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13273 if (!intel_compare_link_m_n(&current_config->name, \
13274 &pipe_config->name, adjust) && \
13275 !intel_compare_link_m_n(&current_config->alt_name, \
13276 &pipe_config->name, adjust)) { \
13277 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13278 "(expected tu %i gmch %i/%i link %i/%i, " \
13279 "or tu %i gmch %i/%i link %i/%i, " \
13280 "found tu %i, gmch %i/%i link %i/%i)\n", \
13281 current_config->name.tu, \
13282 current_config->name.gmch_m, \
13283 current_config->name.gmch_n, \
13284 current_config->name.link_m, \
13285 current_config->name.link_n, \
13286 current_config->alt_name.tu, \
13287 current_config->alt_name.gmch_m, \
13288 current_config->alt_name.gmch_n, \
13289 current_config->alt_name.link_m, \
13290 current_config->alt_name.link_n, \
13291 pipe_config->name.tu, \
13292 pipe_config->name.gmch_m, \
13293 pipe_config->name.gmch_n, \
13294 pipe_config->name.link_m, \
13295 pipe_config->name.link_n); \
13296 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013297 }
13298
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013299#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13300 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013301 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013302 "(expected %i, found %i)\n", \
13303 current_config->name & (mask), \
13304 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013305 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013306 }
13307
Ville Syrjälä5e550652013-09-06 23:29:07 +030013308#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13309 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013310 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013311 "(expected %i, found %i)\n", \
13312 current_config->name, \
13313 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013314 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013315 }
13316
Daniel Vetterbb760062013-06-06 14:55:52 +020013317#define PIPE_CONF_QUIRK(quirk) \
13318 ((current_config->quirks | pipe_config->quirks) & (quirk))
13319
Daniel Vettereccb1402013-05-22 00:50:22 +020013320 PIPE_CONF_CHECK_I(cpu_transcoder);
13321
Daniel Vetter08a24032013-04-19 11:25:34 +020013322 PIPE_CONF_CHECK_I(has_pch_encoder);
13323 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013324 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013325
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013326 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013327 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013328
13329 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013330 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013331
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013332 if (current_config->has_drrs)
13333 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13334 } else
13335 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013336
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013337 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013338
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013339 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13340 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13341 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13342 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13343 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13344 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013345
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013346 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13347 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13348 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13349 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13350 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13351 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013352
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013353 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013354 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013355 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013356 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013357 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013358 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013359
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013360 PIPE_CONF_CHECK_I(has_audio);
13361
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013362 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013363 DRM_MODE_FLAG_INTERLACE);
13364
Daniel Vetterbb760062013-06-06 14:55:52 +020013365 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013366 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013367 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013368 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013369 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013370 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013371 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013372 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013373 DRM_MODE_FLAG_NVSYNC);
13374 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013375
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013376 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013377 /* pfit ratios are autocomputed by the hw on gen4+ */
13378 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013379 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013380 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013381
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013382 if (!adjust) {
13383 PIPE_CONF_CHECK_I(pipe_src_w);
13384 PIPE_CONF_CHECK_I(pipe_src_h);
13385
13386 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13387 if (current_config->pch_pfit.enabled) {
13388 PIPE_CONF_CHECK_X(pch_pfit.pos);
13389 PIPE_CONF_CHECK_X(pch_pfit.size);
13390 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013391
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013392 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13393 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013394
Jesse Barnese59150d2014-01-07 13:30:45 -080013395 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013396 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080013397 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013398
Ville Syrjälä282740f2013-09-04 18:30:03 +030013399 PIPE_CONF_CHECK_I(double_wide);
13400
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013401 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013402 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013403 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013404 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13405 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013406 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013407 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013408 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13409 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13410 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013411
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013412 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13413 PIPE_CONF_CHECK_X(dsi_pll.div);
13414
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013415 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013416 PIPE_CONF_CHECK_I(pipe_bpp);
13417
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013418 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013419 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013420
Daniel Vetter66e985c2013-06-05 13:34:20 +020013421#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013422#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013423#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013424#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013425#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013426#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013427#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013428
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013429 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013430}
13431
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013432static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13433 const struct intel_crtc_state *pipe_config)
13434{
13435 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013436 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013437 &pipe_config->fdi_m_n);
13438 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13439
13440 /*
13441 * FDI already provided one idea for the dotclock.
13442 * Yell if the encoder disagrees.
13443 */
13444 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13445 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13446 fdi_dotclock, dotclock);
13447 }
13448}
13449
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013450static void verify_wm_state(struct drm_crtc *crtc,
13451 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013452{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013453 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013454 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013455 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013456 struct skl_pipe_wm hw_wm, *sw_wm;
13457 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13458 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13460 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013461 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000013462
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013463 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013464 return;
13465
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013466 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020013467 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013468
Damien Lespiau08db6652014-11-04 17:06:52 +000013469 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13470 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13471
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013472 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070013473 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013474 hw_plane_wm = &hw_wm.planes[plane];
13475 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013476
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013477 /* Watermarks */
13478 for (level = 0; level <= max_level; level++) {
13479 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13480 &sw_plane_wm->wm[level]))
13481 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000013482
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013483 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13484 pipe_name(pipe), plane + 1, level,
13485 sw_plane_wm->wm[level].plane_en,
13486 sw_plane_wm->wm[level].plane_res_b,
13487 sw_plane_wm->wm[level].plane_res_l,
13488 hw_plane_wm->wm[level].plane_en,
13489 hw_plane_wm->wm[level].plane_res_b,
13490 hw_plane_wm->wm[level].plane_res_l);
13491 }
13492
13493 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13494 &sw_plane_wm->trans_wm)) {
13495 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13496 pipe_name(pipe), plane + 1,
13497 sw_plane_wm->trans_wm.plane_en,
13498 sw_plane_wm->trans_wm.plane_res_b,
13499 sw_plane_wm->trans_wm.plane_res_l,
13500 hw_plane_wm->trans_wm.plane_en,
13501 hw_plane_wm->trans_wm.plane_res_b,
13502 hw_plane_wm->trans_wm.plane_res_l);
13503 }
13504
13505 /* DDB */
13506 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13507 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13508
13509 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013510 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013511 pipe_name(pipe), plane + 1,
13512 sw_ddb_entry->start, sw_ddb_entry->end,
13513 hw_ddb_entry->start, hw_ddb_entry->end);
13514 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013515 }
13516
Lyude27082492016-08-24 07:48:10 +020013517 /*
13518 * cursor
13519 * If the cursor plane isn't active, we may not have updated it's ddb
13520 * allocation. In that case since the ddb allocation will be updated
13521 * once the plane becomes visible, we can skip this check
13522 */
13523 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013524 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13525 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013526
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013527 /* Watermarks */
13528 for (level = 0; level <= max_level; level++) {
13529 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13530 &sw_plane_wm->wm[level]))
13531 continue;
13532
13533 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13534 pipe_name(pipe), level,
13535 sw_plane_wm->wm[level].plane_en,
13536 sw_plane_wm->wm[level].plane_res_b,
13537 sw_plane_wm->wm[level].plane_res_l,
13538 hw_plane_wm->wm[level].plane_en,
13539 hw_plane_wm->wm[level].plane_res_b,
13540 hw_plane_wm->wm[level].plane_res_l);
13541 }
13542
13543 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13544 &sw_plane_wm->trans_wm)) {
13545 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13546 pipe_name(pipe),
13547 sw_plane_wm->trans_wm.plane_en,
13548 sw_plane_wm->trans_wm.plane_res_b,
13549 sw_plane_wm->trans_wm.plane_res_l,
13550 hw_plane_wm->trans_wm.plane_en,
13551 hw_plane_wm->trans_wm.plane_res_b,
13552 hw_plane_wm->trans_wm.plane_res_l);
13553 }
13554
13555 /* DDB */
13556 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13557 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13558
13559 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013560 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020013561 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013562 sw_ddb_entry->start, sw_ddb_entry->end,
13563 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020013564 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013565 }
13566}
13567
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013568static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013569verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013570{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013571 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013572
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013573 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013574 struct drm_encoder *encoder = connector->encoder;
13575 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013576
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013577 if (state->crtc != crtc)
13578 continue;
13579
Daniel Vetter5a21b662016-05-24 17:13:53 +020013580 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013581
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013582 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013583 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013584 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013585}
13586
13587static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013588verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013589{
13590 struct intel_encoder *encoder;
13591 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013592
Damien Lespiaub2784e12014-08-05 11:29:37 +010013593 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013594 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013595 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013596
13597 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13598 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013599 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013600
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013601 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013602 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013603 continue;
13604 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013605
13606 I915_STATE_WARN(connector->base.state->crtc !=
13607 encoder->base.crtc,
13608 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013609 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013610
Rob Clarke2c719b2014-12-15 13:56:32 -050013611 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013612 "encoder's enabled state mismatch "
13613 "(expected %i, found %i)\n",
13614 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013615
13616 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013617 bool active;
13618
13619 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013620 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013621 "encoder detached but still enabled on pipe %c.\n",
13622 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013623 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013624 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013625}
13626
13627static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013628verify_crtc_state(struct drm_crtc *crtc,
13629 struct drm_crtc_state *old_crtc_state,
13630 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013631{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013632 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013633 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013634 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13636 struct intel_crtc_state *pipe_config, *sw_config;
13637 struct drm_atomic_state *old_state;
13638 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013639
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013640 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013641 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013642 pipe_config = to_intel_crtc_state(old_crtc_state);
13643 memset(pipe_config, 0, sizeof(*pipe_config));
13644 pipe_config->base.crtc = crtc;
13645 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013646
Ville Syrjälä78108b72016-05-27 20:59:19 +030013647 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013648
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013649 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013650
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013651 /* hw state is inconsistent with the pipe quirk */
13652 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13653 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13654 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013655
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013656 I915_STATE_WARN(new_crtc_state->active != active,
13657 "crtc active state doesn't match with hw state "
13658 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013659
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013660 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13661 "transitional active state does not match atomic hw state "
13662 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013663
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013664 for_each_encoder_on_crtc(dev, crtc, encoder) {
13665 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013666
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013667 active = encoder->get_hw_state(encoder, &pipe);
13668 I915_STATE_WARN(active != new_crtc_state->active,
13669 "[ENCODER:%i] active %i with crtc active %i\n",
13670 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013671
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013672 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13673 "Encoder connected to wrong pipe %c\n",
13674 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013675
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013676 if (active) {
13677 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013678 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013679 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013680 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013681
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013682 if (!new_crtc_state->active)
13683 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013684
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013685 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013686
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013687 sw_config = to_intel_crtc_state(crtc->state);
13688 if (!intel_pipe_config_compare(dev, sw_config,
13689 pipe_config, false)) {
13690 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13691 intel_dump_pipe_config(intel_crtc, pipe_config,
13692 "[hw state]");
13693 intel_dump_pipe_config(intel_crtc, sw_config,
13694 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013695 }
13696}
13697
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013698static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013699verify_single_dpll_state(struct drm_i915_private *dev_priv,
13700 struct intel_shared_dpll *pll,
13701 struct drm_crtc *crtc,
13702 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013703{
13704 struct intel_dpll_hw_state dpll_hw_state;
13705 unsigned crtc_mask;
13706 bool active;
13707
13708 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13709
13710 DRM_DEBUG_KMS("%s\n", pll->name);
13711
13712 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13713
13714 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13715 I915_STATE_WARN(!pll->on && pll->active_mask,
13716 "pll in active use but not on in sw tracking\n");
13717 I915_STATE_WARN(pll->on && !pll->active_mask,
13718 "pll is on but not used by any active crtc\n");
13719 I915_STATE_WARN(pll->on != active,
13720 "pll on state mismatch (expected %i, found %i)\n",
13721 pll->on, active);
13722 }
13723
13724 if (!crtc) {
13725 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13726 "more active pll users than references: %x vs %x\n",
13727 pll->active_mask, pll->config.crtc_mask);
13728
13729 return;
13730 }
13731
13732 crtc_mask = 1 << drm_crtc_index(crtc);
13733
13734 if (new_state->active)
13735 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13736 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13737 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13738 else
13739 I915_STATE_WARN(pll->active_mask & crtc_mask,
13740 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13741 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13742
13743 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13744 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13745 crtc_mask, pll->config.crtc_mask);
13746
13747 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13748 &dpll_hw_state,
13749 sizeof(dpll_hw_state)),
13750 "pll hw state mismatch\n");
13751}
13752
13753static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013754verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13755 struct drm_crtc_state *old_crtc_state,
13756 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013757{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013758 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013759 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13760 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13761
13762 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013763 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013764
13765 if (old_state->shared_dpll &&
13766 old_state->shared_dpll != new_state->shared_dpll) {
13767 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13768 struct intel_shared_dpll *pll = old_state->shared_dpll;
13769
13770 I915_STATE_WARN(pll->active_mask & crtc_mask,
13771 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13772 pipe_name(drm_crtc_index(crtc)));
13773 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13774 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13775 pipe_name(drm_crtc_index(crtc)));
13776 }
13777}
13778
13779static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013780intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013781 struct drm_crtc_state *old_state,
13782 struct drm_crtc_state *new_state)
13783{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013784 if (!needs_modeset(new_state) &&
13785 !to_intel_crtc_state(new_state)->update_pipe)
13786 return;
13787
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013788 verify_wm_state(crtc, new_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013789 verify_connector_state(crtc->dev, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013790 verify_crtc_state(crtc, old_state, new_state);
13791 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013792}
13793
13794static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013795verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013796{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013797 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013798 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013799
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013800 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013801 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013802}
Daniel Vetter53589012013-06-05 13:34:16 +020013803
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013804static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013805intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013806{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013807 verify_encoder_state(dev);
13808 verify_connector_state(dev, NULL);
13809 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013810}
13811
Ville Syrjälä80715b22014-05-15 20:23:23 +030013812static void update_scanline_offset(struct intel_crtc *crtc)
13813{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013814 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013815
13816 /*
13817 * The scanline counter increments at the leading edge of hsync.
13818 *
13819 * On most platforms it starts counting from vtotal-1 on the
13820 * first active line. That means the scanline counter value is
13821 * always one less than what we would expect. Ie. just after
13822 * start of vblank, which also occurs at start of hsync (on the
13823 * last active line), the scanline counter will read vblank_start-1.
13824 *
13825 * On gen2 the scanline counter starts counting from 1 instead
13826 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13827 * to keep the value positive), instead of adding one.
13828 *
13829 * On HSW+ the behaviour of the scanline counter depends on the output
13830 * type. For DP ports it behaves like most other platforms, but on HDMI
13831 * there's an extra 1 line difference. So we need to add two instead of
13832 * one to the value.
13833 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013834 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013835 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013836 int vtotal;
13837
Ville Syrjälä124abe02015-09-08 13:40:45 +030013838 vtotal = adjusted_mode->crtc_vtotal;
13839 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013840 vtotal /= 2;
13841
13842 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013843 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013844 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013845 crtc->scanline_offset = 2;
13846 } else
13847 crtc->scanline_offset = 1;
13848}
13849
Maarten Lankhorstad421372015-06-15 12:33:42 +020013850static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013851{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013852 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013853 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013854 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013855 struct drm_crtc *crtc;
13856 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013857 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013858
13859 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013860 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013861
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013862 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013864 struct intel_shared_dpll *old_dpll =
13865 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013866
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013867 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013868 continue;
13869
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013870 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013871
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013872 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013873 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013874
Maarten Lankhorstad421372015-06-15 12:33:42 +020013875 if (!shared_dpll)
13876 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13877
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013878 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013879 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013880}
13881
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013882/*
13883 * This implements the workaround described in the "notes" section of the mode
13884 * set sequence documentation. When going from no pipes or single pipe to
13885 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13886 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13887 */
13888static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13889{
13890 struct drm_crtc_state *crtc_state;
13891 struct intel_crtc *intel_crtc;
13892 struct drm_crtc *crtc;
13893 struct intel_crtc_state *first_crtc_state = NULL;
13894 struct intel_crtc_state *other_crtc_state = NULL;
13895 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13896 int i;
13897
13898 /* look at all crtc's that are going to be enabled in during modeset */
13899 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13900 intel_crtc = to_intel_crtc(crtc);
13901
13902 if (!crtc_state->active || !needs_modeset(crtc_state))
13903 continue;
13904
13905 if (first_crtc_state) {
13906 other_crtc_state = to_intel_crtc_state(crtc_state);
13907 break;
13908 } else {
13909 first_crtc_state = to_intel_crtc_state(crtc_state);
13910 first_pipe = intel_crtc->pipe;
13911 }
13912 }
13913
13914 /* No workaround needed? */
13915 if (!first_crtc_state)
13916 return 0;
13917
13918 /* w/a possibly needed, check how many crtc's are already enabled. */
13919 for_each_intel_crtc(state->dev, intel_crtc) {
13920 struct intel_crtc_state *pipe_config;
13921
13922 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13923 if (IS_ERR(pipe_config))
13924 return PTR_ERR(pipe_config);
13925
13926 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13927
13928 if (!pipe_config->base.active ||
13929 needs_modeset(&pipe_config->base))
13930 continue;
13931
13932 /* 2 or more enabled crtcs means no need for w/a */
13933 if (enabled_pipe != INVALID_PIPE)
13934 return 0;
13935
13936 enabled_pipe = intel_crtc->pipe;
13937 }
13938
13939 if (enabled_pipe != INVALID_PIPE)
13940 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13941 else if (other_crtc_state)
13942 other_crtc_state->hsw_workaround_pipe = first_pipe;
13943
13944 return 0;
13945}
13946
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013947static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13948{
13949 struct drm_crtc *crtc;
13950 struct drm_crtc_state *crtc_state;
13951 int ret = 0;
13952
13953 /* add all active pipes to the state */
13954 for_each_crtc(state->dev, crtc) {
13955 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13956 if (IS_ERR(crtc_state))
13957 return PTR_ERR(crtc_state);
13958
13959 if (!crtc_state->active || needs_modeset(crtc_state))
13960 continue;
13961
13962 crtc_state->mode_changed = true;
13963
13964 ret = drm_atomic_add_affected_connectors(state, crtc);
13965 if (ret)
13966 break;
13967
13968 ret = drm_atomic_add_affected_planes(state, crtc);
13969 if (ret)
13970 break;
13971 }
13972
13973 return ret;
13974}
13975
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013976static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013977{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013978 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013979 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013980 struct drm_crtc *crtc;
13981 struct drm_crtc_state *crtc_state;
13982 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013983
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013984 if (!check_digital_port_conflicts(state)) {
13985 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13986 return -EINVAL;
13987 }
13988
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013989 intel_state->modeset = true;
13990 intel_state->active_crtcs = dev_priv->active_crtcs;
13991
13992 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13993 if (crtc_state->active)
13994 intel_state->active_crtcs |= 1 << i;
13995 else
13996 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013997
13998 if (crtc_state->active != crtc->state->active)
13999 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014000 }
14001
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014002 /*
14003 * See if the config requires any additional preparation, e.g.
14004 * to adjust global state with pipes off. We need to do this
14005 * here so we can get the modeset_pipe updated config for the new
14006 * mode set on this crtc. For other crtcs we need to use the
14007 * adjusted_mode bits in the crtc directly.
14008 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014009 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030014010 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030014011 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030014012 if (!intel_state->cdclk_pll_vco)
14013 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014014
Clint Taylorc89e39f2016-05-13 23:41:21 +030014015 ret = dev_priv->display.modeset_calc_cdclk(state);
14016 if (ret < 0)
14017 return ret;
14018
14019 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014020 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014021 ret = intel_modeset_all_pipes(state);
14022
14023 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014024 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010014025
14026 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14027 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014028 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014029 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014030
Maarten Lankhorstad421372015-06-15 12:33:42 +020014031 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014032
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014033 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020014034 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020014035
Maarten Lankhorstad421372015-06-15 12:33:42 +020014036 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014037}
14038
Matt Roperaa363132015-09-24 15:53:18 -070014039/*
14040 * Handle calculation of various watermark data at the end of the atomic check
14041 * phase. The code here should be run after the per-crtc and per-plane 'check'
14042 * handlers to ensure that all derived state has been updated.
14043 */
Matt Roper55994c22016-05-12 07:06:08 -070014044static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070014045{
14046 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070014047 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070014048
14049 /* Is there platform-specific watermark information to calculate? */
14050 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070014051 return dev_priv->display.compute_global_watermarks(state);
14052
14053 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070014054}
14055
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014056/**
14057 * intel_atomic_check - validate state object
14058 * @dev: drm device
14059 * @state: state to validate
14060 */
14061static int intel_atomic_check(struct drm_device *dev,
14062 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014063{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014064 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070014065 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014066 struct drm_crtc *crtc;
14067 struct drm_crtc_state *crtc_state;
14068 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014069 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014070
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014071 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014072 if (ret)
14073 return ret;
14074
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014075 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014076 struct intel_crtc_state *pipe_config =
14077 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014078
14079 /* Catch I915_MODE_FLAG_INHERITED */
14080 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14081 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014082
Daniel Vetter26495482015-07-15 14:15:52 +020014083 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014084 continue;
14085
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014086 if (!crtc_state->enable) {
14087 any_ms = true;
14088 continue;
14089 }
14090
Daniel Vetter26495482015-07-15 14:15:52 +020014091 /* FIXME: For only active_changed we shouldn't need to do any
14092 * state recomputation at all. */
14093
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014094 ret = drm_atomic_add_affected_connectors(state, crtc);
14095 if (ret)
14096 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014097
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014098 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014099 if (ret) {
14100 intel_dump_pipe_config(to_intel_crtc(crtc),
14101 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014102 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014103 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014104
Jani Nikula73831232015-11-19 10:26:30 +020014105 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014106 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014107 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014108 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014109 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014110 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014111 }
14112
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014113 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014114 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014115
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014116 ret = drm_atomic_add_affected_planes(state, crtc);
14117 if (ret)
14118 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014119
Daniel Vetter26495482015-07-15 14:15:52 +020014120 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14121 needs_modeset(crtc_state) ?
14122 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014123 }
14124
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014125 if (any_ms) {
14126 ret = intel_modeset_checks(state);
14127
14128 if (ret)
14129 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014130 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014131 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014132
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014133 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014134 if (ret)
14135 return ret;
14136
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014137 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014138 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014139}
14140
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014141static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010014142 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014143{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014144 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014145 struct drm_crtc_state *crtc_state;
14146 struct drm_crtc *crtc;
14147 int i, ret;
14148
Daniel Vetter5a21b662016-05-24 17:13:53 +020014149 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14150 if (state->legacy_cursor_update)
14151 continue;
14152
14153 ret = intel_crtc_wait_for_pending_flips(crtc);
14154 if (ret)
14155 return ret;
14156
14157 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14158 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014159 }
14160
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014161 ret = mutex_lock_interruptible(&dev->struct_mutex);
14162 if (ret)
14163 return ret;
14164
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014165 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014166 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014167
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014168 return ret;
14169}
14170
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014171u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14172{
14173 struct drm_device *dev = crtc->base.dev;
14174
14175 if (!dev->max_vblank_count)
14176 return drm_accurate_vblank_count(&crtc->base);
14177
14178 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14179}
14180
Daniel Vetter5a21b662016-05-24 17:13:53 +020014181static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14182 struct drm_i915_private *dev_priv,
14183 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014184{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014185 unsigned last_vblank_count[I915_MAX_PIPES];
14186 enum pipe pipe;
14187 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014188
Daniel Vetter5a21b662016-05-24 17:13:53 +020014189 if (!crtc_mask)
14190 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014191
Daniel Vetter5a21b662016-05-24 17:13:53 +020014192 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014193 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14194 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010014195
Daniel Vetter5a21b662016-05-24 17:13:53 +020014196 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014197 continue;
14198
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014199 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014200 if (WARN_ON(ret != 0)) {
14201 crtc_mask &= ~(1 << pipe);
14202 continue;
14203 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014204
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014205 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014206 }
14207
14208 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014209 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14210 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014211 long lret;
14212
14213 if (!((1 << pipe) & crtc_mask))
14214 continue;
14215
14216 lret = wait_event_timeout(dev->vblank[pipe].queue,
14217 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014218 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020014219 msecs_to_jiffies(50));
14220
14221 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14222
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014223 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014224 }
14225}
14226
Daniel Vetter5a21b662016-05-24 17:13:53 +020014227static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014228{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014229 /* fb updated, need to unpin old fb */
14230 if (crtc_state->fb_changed)
14231 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014232
Daniel Vetter5a21b662016-05-24 17:13:53 +020014233 /* wm changes, need vblank before final wm's */
14234 if (crtc_state->update_wm_post)
14235 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014236
Daniel Vetter5a21b662016-05-24 17:13:53 +020014237 /*
14238 * cxsr is re-enabled after vblank.
14239 * This is already handled by crtc_state->update_wm_post,
14240 * but added for clarity.
14241 */
14242 if (crtc_state->disable_cxsr)
14243 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014244
Daniel Vetter5a21b662016-05-24 17:13:53 +020014245 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014246}
14247
Lyude896e5bb2016-08-24 07:48:09 +020014248static void intel_update_crtc(struct drm_crtc *crtc,
14249 struct drm_atomic_state *state,
14250 struct drm_crtc_state *old_crtc_state,
14251 unsigned int *crtc_vblank_mask)
14252{
14253 struct drm_device *dev = crtc->dev;
14254 struct drm_i915_private *dev_priv = to_i915(dev);
14255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14256 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14257 bool modeset = needs_modeset(crtc->state);
14258
14259 if (modeset) {
14260 update_scanline_offset(intel_crtc);
14261 dev_priv->display.crtc_enable(pipe_config, state);
14262 } else {
14263 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14264 }
14265
14266 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14267 intel_fbc_enable(
14268 intel_crtc, pipe_config,
14269 to_intel_plane_state(crtc->primary->state));
14270 }
14271
14272 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14273
14274 if (needs_vblank_wait(pipe_config))
14275 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14276}
14277
14278static void intel_update_crtcs(struct drm_atomic_state *state,
14279 unsigned int *crtc_vblank_mask)
14280{
14281 struct drm_crtc *crtc;
14282 struct drm_crtc_state *old_crtc_state;
14283 int i;
14284
14285 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14286 if (!crtc->state->active)
14287 continue;
14288
14289 intel_update_crtc(crtc, state, old_crtc_state,
14290 crtc_vblank_mask);
14291 }
14292}
14293
Lyude27082492016-08-24 07:48:10 +020014294static void skl_update_crtcs(struct drm_atomic_state *state,
14295 unsigned int *crtc_vblank_mask)
14296{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014297 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020014298 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14299 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040014300 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020014301 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040014302 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020014303 unsigned int updated = 0;
14304 bool progress;
14305 enum pipe pipe;
14306
14307 /*
14308 * Whenever the number of active pipes changes, we need to make sure we
14309 * update the pipes in the right order so that their ddb allocations
14310 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14311 * cause pipe underruns and other bad stuff.
14312 */
14313 do {
14314 int i;
14315 progress = false;
14316
14317 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14318 bool vbl_wait = false;
14319 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040014320
14321 intel_crtc = to_intel_crtc(crtc);
14322 cstate = to_intel_crtc_state(crtc->state);
14323 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020014324
14325 if (updated & cmask || !crtc->state->active)
14326 continue;
Lyudece0ba282016-09-15 10:46:35 -040014327 if (skl_ddb_allocation_overlaps(state, intel_crtc))
Lyude27082492016-08-24 07:48:10 +020014328 continue;
14329
14330 updated |= cmask;
14331
14332 /*
14333 * If this is an already active pipe, it's DDB changed,
14334 * and this isn't the last pipe that needs updating
14335 * then we need to wait for a vblank to pass for the
14336 * new ddb allocation to take effect.
14337 */
Lyudece0ba282016-09-15 10:46:35 -040014338 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
14339 &intel_crtc->hw_ddb) &&
Lyude27082492016-08-24 07:48:10 +020014340 !crtc->state->active_changed &&
14341 intel_state->wm_results.dirty_pipes != updated)
14342 vbl_wait = true;
14343
14344 intel_update_crtc(crtc, state, old_crtc_state,
14345 crtc_vblank_mask);
14346
14347 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014348 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020014349
14350 progress = true;
14351 }
14352 } while (progress);
14353}
14354
Daniel Vetter94f05022016-06-14 18:01:00 +020014355static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014356{
Daniel Vetter94f05022016-06-14 18:01:00 +020014357 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014358 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014359 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014360 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014361 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014362 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014363 bool hw_check = intel_state->modeset;
14364 unsigned long put_domains[I915_MAX_PIPES] = {};
14365 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010014366 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020014367
Daniel Vetterea0000f2016-06-13 16:13:46 +020014368 drm_atomic_helper_wait_for_dependencies(state);
14369
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014370 if (intel_state->modeset) {
14371 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14372 sizeof(intel_state->min_pixclk));
14373 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014374 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014375
14376 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014377 }
14378
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014379 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14381
Daniel Vetter5a21b662016-05-24 17:13:53 +020014382 if (needs_modeset(crtc->state) ||
14383 to_intel_crtc_state(crtc->state)->update_pipe) {
14384 hw_check = true;
14385
14386 put_domains[to_intel_crtc(crtc)->pipe] =
14387 modeset_get_crtc_power_domains(crtc,
14388 to_intel_crtc_state(crtc->state));
14389 }
14390
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014391 if (!needs_modeset(crtc->state))
14392 continue;
14393
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014394 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014395
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014396 if (old_crtc_state->active) {
14397 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014398 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014399 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014400 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014401 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014402
14403 /*
14404 * Underruns don't always raise
14405 * interrupts, so check manually.
14406 */
14407 intel_check_cpu_fifo_underruns(dev_priv);
14408 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014409
14410 if (!crtc->state->active)
Ville Syrjälä432081b2016-10-31 22:37:03 +020014411 intel_update_watermarks(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014412 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014413 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014414
Daniel Vetterea9d7582012-07-10 10:42:52 +020014415 /* Only after disabling all output pipelines that will be changed can we
14416 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014417 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014418
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014419 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014420 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014421
14422 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014423 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014424 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014425 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014426
Lyude656d1b82016-08-17 15:55:54 -040014427 /*
14428 * SKL workaround: bspec recommends we disable the SAGV when we
14429 * have more then one pipe enabled
14430 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014431 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014432 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014433
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020014434 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014435 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014436
Lyude896e5bb2016-08-24 07:48:09 +020014437 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014438 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014439 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014440
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014441 /* Complete events for now disable pipes here. */
14442 if (modeset && !crtc->state->active && crtc->state->event) {
14443 spin_lock_irq(&dev->event_lock);
14444 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14445 spin_unlock_irq(&dev->event_lock);
14446
14447 crtc->state->event = NULL;
14448 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014449 }
14450
Lyude896e5bb2016-08-24 07:48:09 +020014451 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14452 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14453
Daniel Vetter94f05022016-06-14 18:01:00 +020014454 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14455 * already, but still need the state for the delayed optimization. To
14456 * fix this:
14457 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14458 * - schedule that vblank worker _before_ calling hw_done
14459 * - at the start of commit_tail, cancel it _synchrously
14460 * - switch over to the vblank wait helper in the core after that since
14461 * we don't need out special handling any more.
14462 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014463 if (!state->legacy_cursor_update)
14464 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14465
14466 /*
14467 * Now that the vblank has passed, we can go ahead and program the
14468 * optimal watermarks on platforms that need two-step watermark
14469 * programming.
14470 *
14471 * TODO: Move this (and other cleanup) to an async worker eventually.
14472 */
14473 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14474 intel_cstate = to_intel_crtc_state(crtc->state);
14475
14476 if (dev_priv->display.optimize_watermarks)
14477 dev_priv->display.optimize_watermarks(intel_cstate);
14478 }
14479
14480 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14481 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14482
14483 if (put_domains[i])
14484 modeset_put_power_domains(dev_priv, put_domains[i]);
14485
14486 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
14487 }
14488
Paulo Zanoni56feca92016-09-22 18:00:28 -030014489 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014490 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014491
Daniel Vetter94f05022016-06-14 18:01:00 +020014492 drm_atomic_helper_commit_hw_done(state);
14493
Daniel Vetter5a21b662016-05-24 17:13:53 +020014494 if (intel_state->modeset)
14495 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14496
14497 mutex_lock(&dev->struct_mutex);
14498 drm_atomic_helper_cleanup_planes(dev, state);
14499 mutex_unlock(&dev->struct_mutex);
14500
Daniel Vetterea0000f2016-06-13 16:13:46 +020014501 drm_atomic_helper_commit_cleanup_done(state);
14502
Chris Wilson08536952016-10-14 13:18:18 +010014503 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014504
Mika Kuoppala75714942015-12-16 09:26:48 +020014505 /* As one of the primary mmio accessors, KMS has a high likelihood
14506 * of triggering bugs in unclaimed access. After we finish
14507 * modesetting, see if an error has been flagged, and if so
14508 * enable debugging for the next modeset - and hope we catch
14509 * the culprit.
14510 *
14511 * XXX note that we assume display power is on at this point.
14512 * This might hold true now but we need to add pm helper to check
14513 * unclaimed only when the hardware is on, as atomic commits
14514 * can happen also when the device is completely off.
14515 */
14516 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014517}
14518
14519static void intel_atomic_commit_work(struct work_struct *work)
14520{
Chris Wilsonc004a902016-10-28 13:58:45 +010014521 struct drm_atomic_state *state =
14522 container_of(work, struct drm_atomic_state, commit_work);
14523
Daniel Vetter94f05022016-06-14 18:01:00 +020014524 intel_atomic_commit_tail(state);
14525}
14526
Chris Wilsonc004a902016-10-28 13:58:45 +010014527static int __i915_sw_fence_call
14528intel_atomic_commit_ready(struct i915_sw_fence *fence,
14529 enum i915_sw_fence_notify notify)
14530{
14531 struct intel_atomic_state *state =
14532 container_of(fence, struct intel_atomic_state, commit_ready);
14533
14534 switch (notify) {
14535 case FENCE_COMPLETE:
14536 if (state->base.commit_work.func)
14537 queue_work(system_unbound_wq, &state->base.commit_work);
14538 break;
14539
14540 case FENCE_FREE:
14541 drm_atomic_state_put(&state->base);
14542 break;
14543 }
14544
14545 return NOTIFY_DONE;
14546}
14547
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014548static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14549{
14550 struct drm_plane_state *old_plane_state;
14551 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014552 int i;
14553
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014554 for_each_plane_in_state(state, plane, old_plane_state, i)
14555 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14556 intel_fb_obj(plane->state->fb),
14557 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014558}
14559
Daniel Vetter94f05022016-06-14 18:01:00 +020014560/**
14561 * intel_atomic_commit - commit validated state object
14562 * @dev: DRM device
14563 * @state: the top-level driver state object
14564 * @nonblock: nonblocking commit
14565 *
14566 * This function commits a top-level state object that has been validated
14567 * with drm_atomic_helper_check().
14568 *
14569 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14570 * nonblocking commits are only safe for pure plane updates. Everything else
14571 * should work though.
14572 *
14573 * RETURNS
14574 * Zero for success or -errno.
14575 */
14576static int intel_atomic_commit(struct drm_device *dev,
14577 struct drm_atomic_state *state,
14578 bool nonblock)
14579{
14580 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014581 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014582 int ret = 0;
14583
14584 if (intel_state->modeset && nonblock) {
14585 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14586 return -EINVAL;
14587 }
14588
14589 ret = drm_atomic_helper_setup_commit(state, nonblock);
14590 if (ret)
14591 return ret;
14592
Chris Wilsonc004a902016-10-28 13:58:45 +010014593 drm_atomic_state_get(state);
14594 i915_sw_fence_init(&intel_state->commit_ready,
14595 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014596
Chris Wilsond07f0e52016-10-28 13:58:44 +010014597 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014598 if (ret) {
14599 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010014600 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014601 return ret;
14602 }
14603
14604 drm_atomic_helper_swap_state(state, true);
14605 dev_priv->wm.distrust_bios_wm = false;
14606 dev_priv->wm.skl_results = intel_state->wm_results;
14607 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014608 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014609
Chris Wilson08536952016-10-14 13:18:18 +010014610 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014611 INIT_WORK(&state->commit_work,
14612 nonblock ? intel_atomic_commit_work : NULL);
14613
14614 i915_sw_fence_commit(&intel_state->commit_ready);
14615 if (!nonblock) {
14616 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014617 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014618 }
Mika Kuoppala75714942015-12-16 09:26:48 +020014619
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014620 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014621}
14622
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014623void intel_crtc_restore_mode(struct drm_crtc *crtc)
14624{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014625 struct drm_device *dev = crtc->dev;
14626 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014627 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014628 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014629
14630 state = drm_atomic_state_alloc(dev);
14631 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014632 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14633 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014634 return;
14635 }
14636
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014637 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014638
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014639retry:
14640 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14641 ret = PTR_ERR_OR_ZERO(crtc_state);
14642 if (!ret) {
14643 if (!crtc_state->active)
14644 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014645
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014646 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014647 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014648 }
14649
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014650 if (ret == -EDEADLK) {
14651 drm_atomic_state_clear(state);
14652 drm_modeset_backoff(state->acquire_ctx);
14653 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014654 }
14655
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014656out:
Chris Wilson08536952016-10-14 13:18:18 +010014657 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014658}
14659
Bob Paauwea8784872016-07-15 14:59:02 +010014660/*
14661 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14662 * drm_atomic_helper_legacy_gamma_set() directly.
14663 */
14664static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14665 u16 *red, u16 *green, u16 *blue,
14666 uint32_t size)
14667{
14668 struct drm_device *dev = crtc->dev;
14669 struct drm_mode_config *config = &dev->mode_config;
14670 struct drm_crtc_state *state;
14671 int ret;
14672
14673 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14674 if (ret)
14675 return ret;
14676
14677 /*
14678 * Make sure we update the legacy properties so this works when
14679 * atomic is not enabled.
14680 */
14681
14682 state = crtc->state;
14683
14684 drm_object_property_set_value(&crtc->base,
14685 config->degamma_lut_property,
14686 (state->degamma_lut) ?
14687 state->degamma_lut->base.id : 0);
14688
14689 drm_object_property_set_value(&crtc->base,
14690 config->ctm_property,
14691 (state->ctm) ?
14692 state->ctm->base.id : 0);
14693
14694 drm_object_property_set_value(&crtc->base,
14695 config->gamma_lut_property,
14696 (state->gamma_lut) ?
14697 state->gamma_lut->base.id : 0);
14698
14699 return 0;
14700}
14701
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014702static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014703 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014704 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014705 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014706 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014707 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014708 .atomic_duplicate_state = intel_crtc_duplicate_state,
14709 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014710};
14711
Matt Roper6beb8c232014-12-01 15:40:14 -080014712/**
14713 * intel_prepare_plane_fb - Prepare fb for usage on plane
14714 * @plane: drm plane to prepare for
14715 * @fb: framebuffer to prepare for presentation
14716 *
14717 * Prepares a framebuffer for usage on a display plane. Generally this
14718 * involves pinning the underlying object and updating the frontbuffer tracking
14719 * bits. Some older platforms need special physical address handling for
14720 * cursor planes.
14721 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014722 * Must be called with struct_mutex held.
14723 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014724 * Returns 0 on success, negative error code on failure.
14725 */
14726int
14727intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014728 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014729{
Chris Wilsonc004a902016-10-28 13:58:45 +010014730 struct intel_atomic_state *intel_state =
14731 to_intel_atomic_state(new_state->state);
Matt Roper465c1202014-05-29 08:06:54 -070014732 struct drm_device *dev = plane->dev;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014733 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014734 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014735 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014736 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010014737 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014738
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014739 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014740 return 0;
14741
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014742 if (old_obj) {
14743 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010014744 drm_atomic_get_existing_crtc_state(new_state->state,
14745 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014746
14747 /* Big Hammer, we also need to ensure that any pending
14748 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14749 * current scanout is retired before unpinning the old
14750 * framebuffer. Note that we rely on userspace rendering
14751 * into the buffer attached to the pipe they are waiting
14752 * on. If not, userspace generates a GPU hang with IPEHR
14753 * point to the MI_WAIT_FOR_EVENT.
14754 *
14755 * This should only fail upon a hung GPU, in which case we
14756 * can safely continue.
14757 */
Chris Wilsonc004a902016-10-28 13:58:45 +010014758 if (needs_modeset(crtc_state)) {
14759 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14760 old_obj->resv, NULL,
14761 false, 0,
14762 GFP_KERNEL);
14763 if (ret < 0)
14764 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014765 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014766 }
14767
Chris Wilsonc004a902016-10-28 13:58:45 +010014768 if (new_state->fence) { /* explicit fencing */
14769 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14770 new_state->fence,
14771 I915_FENCE_TIMEOUT,
14772 GFP_KERNEL);
14773 if (ret < 0)
14774 return ret;
14775 }
14776
Chris Wilsonc37efb92016-06-17 08:28:47 +010014777 if (!obj)
14778 return 0;
14779
Chris Wilsonc004a902016-10-28 13:58:45 +010014780 if (!new_state->fence) { /* implicit fencing */
14781 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14782 obj->resv, NULL,
14783 false, I915_FENCE_TIMEOUT,
14784 GFP_KERNEL);
14785 if (ret < 0)
14786 return ret;
14787 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014788
Chris Wilsonc37efb92016-06-17 08:28:47 +010014789 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080014790 INTEL_INFO(dev)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014791 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080014792 ret = i915_gem_object_attach_phys(obj, align);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014793 if (ret) {
Matt Roper6beb8c232014-12-01 15:40:14 -080014794 DRM_DEBUG_KMS("failed to attach phys object\n");
Chris Wilsond07f0e52016-10-28 13:58:44 +010014795 return ret;
14796 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014797 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014798 struct i915_vma *vma;
14799
14800 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014801 if (IS_ERR(vma)) {
14802 DRM_DEBUG_KMS("failed to pin object\n");
14803 return PTR_ERR(vma);
14804 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014805 }
14806
Chris Wilsond07f0e52016-10-28 13:58:44 +010014807 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080014808}
14809
Matt Roper38f3ce32014-12-02 07:45:25 -080014810/**
14811 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14812 * @plane: drm plane to clean up for
14813 * @fb: old framebuffer that was on plane
14814 *
14815 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014816 *
14817 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014818 */
14819void
14820intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014821 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014822{
14823 struct drm_device *dev = plane->dev;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014824 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014825 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14826 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014827
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014828 old_intel_state = to_intel_plane_state(old_state);
14829
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014830 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014831 return;
14832
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014833 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14834 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014835 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Matt Roper465c1202014-05-29 08:06:54 -070014836}
14837
Chandra Konduru6156a452015-04-27 13:48:39 -070014838int
14839skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14840{
14841 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014842 int crtc_clock, cdclk;
14843
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014844 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014845 return DRM_PLANE_HELPER_NO_SCALING;
14846
Chandra Konduru6156a452015-04-27 13:48:39 -070014847 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014848 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014849
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014850 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014851 return DRM_PLANE_HELPER_NO_SCALING;
14852
14853 /*
14854 * skl max scale is lower of:
14855 * close to 3 but not 3, -1 is for that purpose
14856 * or
14857 * cdclk/crtc_clock
14858 */
14859 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14860
14861 return max_scale;
14862}
14863
Matt Roper465c1202014-05-29 08:06:54 -070014864static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014865intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014866 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014867 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014868{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014869 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014870 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014871 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014872 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14873 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014874 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014875
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014876 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014877 /* use scaler when colorkey is not required */
14878 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14879 min_scale = 1;
14880 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14881 }
Sonika Jindald8106362015-04-10 14:37:28 +053014882 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014883 }
Sonika Jindald8106362015-04-10 14:37:28 +053014884
Daniel Vettercc926382016-08-15 10:41:47 +020014885 ret = drm_plane_helper_check_state(&state->base,
14886 &state->clip,
14887 min_scale, max_scale,
14888 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014889 if (ret)
14890 return ret;
14891
Daniel Vettercc926382016-08-15 10:41:47 +020014892 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014893 return 0;
14894
14895 if (INTEL_GEN(dev_priv) >= 9) {
14896 ret = skl_check_plane_surface(state);
14897 if (ret)
14898 return ret;
14899 }
14900
14901 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014902}
14903
Daniel Vetter5a21b662016-05-24 17:13:53 +020014904static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14905 struct drm_crtc_state *old_crtc_state)
14906{
14907 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014908 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040014910 struct intel_crtc_state *intel_cstate =
14911 to_intel_crtc_state(crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014912 struct intel_crtc_state *old_intel_state =
14913 to_intel_crtc_state(old_crtc_state);
14914 bool modeset = needs_modeset(crtc->state);
Lyude62e0fb82016-08-22 12:50:08 -040014915 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014916
14917 /* Perform vblank evasion around commit operation */
14918 intel_pipe_update_start(intel_crtc);
14919
14920 if (modeset)
14921 return;
14922
14923 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14924 intel_color_set_csc(crtc->state);
14925 intel_color_load_luts(crtc->state);
14926 }
14927
Lyudeb707aa52016-09-15 10:56:06 -040014928 if (intel_cstate->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014929 intel_update_pipe_config(intel_crtc, old_intel_state);
Lyudeb707aa52016-09-15 10:56:06 -040014930 } else if (INTEL_GEN(dev_priv) >= 9) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014931 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014932
14933 I915_WRITE(PIPE_WM_LINETIME(pipe),
Lyudeb707aa52016-09-15 10:56:06 -040014934 intel_cstate->wm.skl.optimal.linetime);
Lyude62e0fb82016-08-22 12:50:08 -040014935 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014936}
14937
14938static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14939 struct drm_crtc_state *old_crtc_state)
14940{
14941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14942
14943 intel_pipe_update_end(intel_crtc, NULL);
14944}
14945
Matt Ropercf4c7c12014-12-04 10:27:42 -080014946/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014947 * intel_plane_destroy - destroy a plane
14948 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014949 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014950 * Common destruction function for all types of planes (primary, cursor,
14951 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014952 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014953void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014954{
Matt Roper465c1202014-05-29 08:06:54 -070014955 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014956 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014957}
14958
Matt Roper65a3fea2015-01-21 16:35:42 -080014959const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014960 .update_plane = drm_atomic_helper_update_plane,
14961 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014962 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014963 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014964 .atomic_get_property = intel_plane_atomic_get_property,
14965 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014966 .atomic_duplicate_state = intel_plane_duplicate_state,
14967 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070014968};
14969
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014970static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020014971intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070014972{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014973 struct intel_plane *primary = NULL;
14974 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014975 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030014976 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020014977 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014978 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014979
14980 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014981 if (!primary) {
14982 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014983 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014984 }
Matt Roper465c1202014-05-29 08:06:54 -070014985
Matt Roper8e7d6882015-01-21 16:35:41 -080014986 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014987 if (!state) {
14988 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014989 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014990 }
14991
Matt Roper8e7d6882015-01-21 16:35:41 -080014992 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014993
Matt Roper465c1202014-05-29 08:06:54 -070014994 primary->can_scale = false;
14995 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020014996 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070014997 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014998 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014999 }
Matt Roper465c1202014-05-29 08:06:54 -070015000 primary->pipe = pipe;
15001 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015002 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015003 primary->check_plane = intel_check_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015004 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Matt Roper465c1202014-05-29 08:06:54 -070015005 primary->plane = !pipe;
15006
Ville Syrjälä580503c2016-10-31 22:37:00 +020015007 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015008 intel_primary_formats = skl_primary_formats;
15009 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015010
15011 primary->update_plane = skylake_update_primary_plane;
15012 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015013 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015014 intel_primary_formats = i965_primary_formats;
15015 num_formats = ARRAY_SIZE(i965_primary_formats);
15016
15017 primary->update_plane = ironlake_update_primary_plane;
15018 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015019 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010015020 intel_primary_formats = i965_primary_formats;
15021 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015022
15023 primary->update_plane = i9xx_update_primary_plane;
15024 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015025 } else {
15026 intel_primary_formats = i8xx_primary_formats;
15027 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015028
15029 primary->update_plane = i9xx_update_primary_plane;
15030 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015031 }
15032
Ville Syrjälä580503c2016-10-31 22:37:00 +020015033 if (INTEL_GEN(dev_priv) >= 9)
15034 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15035 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015036 intel_primary_formats, num_formats,
15037 DRM_PLANE_TYPE_PRIMARY,
15038 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015039 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020015040 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15041 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015042 intel_primary_formats, num_formats,
15043 DRM_PLANE_TYPE_PRIMARY,
15044 "primary %c", pipe_name(pipe));
15045 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020015046 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15047 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015048 intel_primary_formats, num_formats,
15049 DRM_PLANE_TYPE_PRIMARY,
15050 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015051 if (ret)
15052 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053015053
Dave Airlie5481e272016-10-25 16:36:13 +100015054 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015055 supported_rotations =
15056 DRM_ROTATE_0 | DRM_ROTATE_90 |
15057 DRM_ROTATE_180 | DRM_ROTATE_270;
Dave Airlie5481e272016-10-25 16:36:13 +100015058 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015059 supported_rotations =
15060 DRM_ROTATE_0 | DRM_ROTATE_180;
15061 } else {
15062 supported_rotations = DRM_ROTATE_0;
15063 }
15064
Dave Airlie5481e272016-10-25 16:36:13 +100015065 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015066 drm_plane_create_rotation_property(&primary->base,
15067 DRM_ROTATE_0,
15068 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053015069
Matt Roperea2c67b2014-12-23 10:41:52 -080015070 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15071
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015072 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015073
15074fail:
15075 kfree(state);
15076 kfree(primary);
15077
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015078 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070015079}
15080
Matt Roper3d7d6512014-06-10 08:28:13 -070015081static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015082intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015083 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015084 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015085{
Matt Roper2b875c22014-12-01 15:40:13 -080015086 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015087 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015088 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015089 unsigned stride;
15090 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015091
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015092 ret = drm_plane_helper_check_state(&state->base,
15093 &state->clip,
15094 DRM_PLANE_HELPER_NO_SCALING,
15095 DRM_PLANE_HELPER_NO_SCALING,
15096 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015097 if (ret)
15098 return ret;
15099
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015100 /* if we want to turn off the cursor ignore width and height */
15101 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015102 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015103
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015104 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015105 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15106 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015107 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15108 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015109 return -EINVAL;
15110 }
15111
Matt Roperea2c67b2014-12-23 10:41:52 -080015112 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15113 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015114 DRM_DEBUG_KMS("buffer is too small\n");
15115 return -ENOMEM;
15116 }
15117
Ville Syrjälä3a656b52015-03-09 21:08:37 +020015118 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015119 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015120 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015121 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015122
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015123 /*
15124 * There's something wrong with the cursor on CHV pipe C.
15125 * If it straddles the left edge of the screen then
15126 * moving it away from the edge or disabling it often
15127 * results in a pipe underrun, and often that can lead to
15128 * dead pipe (constant underrun reported, and it scans
15129 * out just a solid color). To recover from that, the
15130 * display power well must be turned off and on again.
15131 * Refuse the put the cursor into that compromised position.
15132 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015133 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015134 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015135 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15136 return -EINVAL;
15137 }
15138
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015139 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015140}
15141
Matt Roperf4a2cf22014-12-01 15:40:12 -080015142static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015143intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015144 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015145{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15147
15148 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015149 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015150}
15151
15152static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015153intel_update_cursor_plane(struct drm_plane *plane,
15154 const struct intel_crtc_state *crtc_state,
15155 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015156{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015157 struct drm_crtc *crtc = crtc_state->base.crtc;
15158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080015159 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080015160 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015161 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015162
Matt Roperf4a2cf22014-12-01 15:40:12 -080015163 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015164 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080015165 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015166 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015167 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015168 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015169
Gustavo Padovana912f122014-12-01 15:40:10 -080015170 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015171 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015172}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015173
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015174static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015175intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070015176{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015177 struct intel_plane *cursor = NULL;
15178 struct intel_plane_state *state = NULL;
15179 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015180
15181 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015182 if (!cursor) {
15183 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015184 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015185 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015186
Matt Roper8e7d6882015-01-21 16:35:41 -080015187 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015188 if (!state) {
15189 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015190 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015191 }
15192
Matt Roper8e7d6882015-01-21 16:35:41 -080015193 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015194
Matt Roper3d7d6512014-06-10 08:28:13 -070015195 cursor->can_scale = false;
15196 cursor->max_downscale = 1;
15197 cursor->pipe = pipe;
15198 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015199 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015200 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015201 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015202 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015203
Ville Syrjälä580503c2016-10-31 22:37:00 +020015204 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
15205 0, &intel_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015206 intel_cursor_formats,
15207 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015208 DRM_PLANE_TYPE_CURSOR,
15209 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015210 if (ret)
15211 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015212
Dave Airlie5481e272016-10-25 16:36:13 +100015213 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015214 drm_plane_create_rotation_property(&cursor->base,
15215 DRM_ROTATE_0,
15216 DRM_ROTATE_0 |
15217 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015218
Ville Syrjälä580503c2016-10-31 22:37:00 +020015219 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015220 state->scaler_id = -1;
15221
Matt Roperea2c67b2014-12-23 10:41:52 -080015222 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15223
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015224 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015225
15226fail:
15227 kfree(state);
15228 kfree(cursor);
15229
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015230 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070015231}
15232
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015233static void skl_init_scalers(struct drm_i915_private *dev_priv,
15234 struct intel_crtc *crtc,
15235 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015236{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015237 struct intel_crtc_scaler_state *scaler_state =
15238 &crtc_state->scaler_state;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015239 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015240
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015241 for (i = 0; i < crtc->num_scalers; i++) {
15242 struct intel_scaler *scaler = &scaler_state->scalers[i];
15243
15244 scaler->in_use = 0;
15245 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015246 }
15247
15248 scaler_state->scaler_id = -1;
15249}
15250
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015251static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015252{
15253 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015254 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015255 struct intel_plane *primary = NULL;
15256 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015257 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015258
Daniel Vetter955382f2013-09-19 14:05:45 +020015259 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015260 if (!intel_crtc)
15261 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080015262
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015263 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015264 if (!crtc_state) {
15265 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015266 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015267 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015268 intel_crtc->config = crtc_state;
15269 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015270 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015271
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015272 /* initialize shared scalers */
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015273 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015274 if (pipe == PIPE_C)
15275 intel_crtc->num_scalers = 1;
15276 else
15277 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15278
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015279 skl_init_scalers(dev_priv, intel_crtc, crtc_state);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015280 }
15281
Ville Syrjälä580503c2016-10-31 22:37:00 +020015282 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015283 if (IS_ERR(primary)) {
15284 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070015285 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015286 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015287
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015288 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015289 struct intel_plane *plane;
15290
Ville Syrjälä580503c2016-10-31 22:37:00 +020015291 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015292 if (!plane) {
15293 ret = PTR_ERR(plane);
15294 goto fail;
15295 }
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015296 }
15297
Ville Syrjälä580503c2016-10-31 22:37:00 +020015298 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015299 if (!cursor) {
15300 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070015301 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015302 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015303
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015304 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015305 &primary->base, &cursor->base,
15306 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015307 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015308 if (ret)
15309 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015310
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015311 /*
15312 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020015313 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015314 */
Jesse Barnes80824002009-09-10 15:28:06 -070015315 intel_crtc->pipe = pipe;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015316 intel_crtc->plane = (enum plane) pipe;
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015317 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080015318 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010015319 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070015320 }
15321
Chris Wilson4b0e3332014-05-30 16:35:26 +030015322 intel_crtc->cursor_base = ~0;
15323 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015324 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015325
Ville Syrjälä852eb002015-06-24 22:00:07 +030015326 intel_crtc->wm.cxsr_allowed = true;
15327
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015328 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15329 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015330 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15331 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015332
Jesse Barnes79e53942008-11-07 14:24:08 -080015333 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015334
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015335 intel_color_init(&intel_crtc->base);
15336
Daniel Vetter87b6b102014-05-15 15:33:46 +020015337 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015338
15339 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070015340
15341fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015342 /*
15343 * drm_mode_config_cleanup() will free up any
15344 * crtcs/planes already initialized.
15345 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015346 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015347 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015348
15349 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015350}
15351
Jesse Barnes752aa882013-10-31 18:55:49 +020015352enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15353{
15354 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015355 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015356
Rob Clark51fd3712013-11-19 12:10:12 -050015357 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015358
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015359 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015360 return INVALID_PIPE;
15361
15362 return to_intel_crtc(encoder->crtc)->pipe;
15363}
15364
Carl Worth08d7b3d2009-04-29 14:43:54 -070015365int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015366 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015367{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015368 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015369 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015370 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015371
Rob Clark7707e652014-07-17 23:30:04 -040015372 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015373 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015374 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015375
Rob Clark7707e652014-07-17 23:30:04 -040015376 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015377 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015378
Daniel Vetterc05422d2009-08-11 16:05:30 +020015379 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015380}
15381
Daniel Vetter66a92782012-07-12 20:08:18 +020015382static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015383{
Daniel Vetter66a92782012-07-12 20:08:18 +020015384 struct drm_device *dev = encoder->base.dev;
15385 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015386 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015387 int entry = 0;
15388
Damien Lespiaub2784e12014-08-05 11:29:37 +010015389 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015390 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015391 index_mask |= (1 << entry);
15392
Jesse Barnes79e53942008-11-07 14:24:08 -080015393 entry++;
15394 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015395
Jesse Barnes79e53942008-11-07 14:24:08 -080015396 return index_mask;
15397}
15398
Ville Syrjälä646d5772016-10-31 22:37:14 +020015399static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000015400{
Ville Syrjälä646d5772016-10-31 22:37:14 +020015401 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000015402 return false;
15403
15404 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15405 return false;
15406
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015407 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015408 return false;
15409
15410 return true;
15411}
15412
Jesse Barnes84b4e042014-06-25 08:24:29 -070015413static bool intel_crt_present(struct drm_device *dev)
15414{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015415 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes84b4e042014-06-25 08:24:29 -070015416
Damien Lespiau884497e2013-12-03 13:56:23 +000015417 if (INTEL_INFO(dev)->gen >= 9)
15418 return false;
15419
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015420 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015421 return false;
15422
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015423 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015424 return false;
15425
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015426 if (HAS_PCH_LPT_H(dev_priv) &&
15427 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015428 return false;
15429
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015430 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015431 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015432 return false;
15433
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015434 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015435 return false;
15436
15437 return true;
15438}
15439
Imre Deak8090ba82016-08-10 14:07:33 +030015440void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15441{
15442 int pps_num;
15443 int pps_idx;
15444
15445 if (HAS_DDI(dev_priv))
15446 return;
15447 /*
15448 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15449 * everywhere where registers can be write protected.
15450 */
15451 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15452 pps_num = 2;
15453 else
15454 pps_num = 1;
15455
15456 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15457 u32 val = I915_READ(PP_CONTROL(pps_idx));
15458
15459 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15460 I915_WRITE(PP_CONTROL(pps_idx), val);
15461 }
15462}
15463
Imre Deak44cb7342016-08-10 14:07:29 +030015464static void intel_pps_init(struct drm_i915_private *dev_priv)
15465{
15466 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15467 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15468 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15469 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15470 else
15471 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015472
15473 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015474}
15475
Jesse Barnes79e53942008-11-07 14:24:08 -080015476static void intel_setup_outputs(struct drm_device *dev)
15477{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015478 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4ef69c72010-09-09 15:14:28 +010015479 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015480 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015481
Imre Deak44cb7342016-08-10 14:07:29 +030015482 intel_pps_init(dev_priv);
15483
Imre Deak97a824e12016-06-21 11:51:47 +030015484 /*
15485 * intel_edp_init_connector() depends on this completing first, to
15486 * prevent the registeration of both eDP and LVDS and the incorrect
15487 * sharing of the PPS.
15488 */
Daniel Vetterc9093352013-06-06 22:22:47 +020015489 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015490
Jesse Barnes84b4e042014-06-25 08:24:29 -070015491 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020015492 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015493
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010015494 if (IS_BROXTON(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053015495 /*
15496 * FIXME: Broxton doesn't support port detection via the
15497 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15498 * detect the ports.
15499 */
15500 intel_ddi_init(dev, PORT_A);
15501 intel_ddi_init(dev, PORT_B);
15502 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015503
15504 intel_dsi_init(dev);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015505 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015506 int found;
15507
Jesse Barnesde31fac2015-03-06 15:53:32 -080015508 /*
15509 * Haswell uses DDI functions to detect digital outputs.
15510 * On SKL pre-D0 the strap isn't connected, so we assume
15511 * it's there.
15512 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015513 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015514 /* WaIgnoreDDIAStrap: skl */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015515 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015516 intel_ddi_init(dev, PORT_A);
15517
15518 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15519 * register */
15520 found = I915_READ(SFUSE_STRAP);
15521
15522 if (found & SFUSE_STRAP_DDIB_DETECTED)
15523 intel_ddi_init(dev, PORT_B);
15524 if (found & SFUSE_STRAP_DDIC_DETECTED)
15525 intel_ddi_init(dev, PORT_C);
15526 if (found & SFUSE_STRAP_DDID_DETECTED)
15527 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015528 /*
15529 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15530 */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015531 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015532 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15533 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15534 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15535 intel_ddi_init(dev, PORT_E);
15536
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015537 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015538 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020015539 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015540
Ville Syrjälä646d5772016-10-31 22:37:14 +020015541 if (has_edp_a(dev_priv))
Daniel Vetter270b3042012-10-27 15:52:05 +020015542 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015543
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015544 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015545 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015546 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015547 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015548 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015549 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015550 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015551 }
15552
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015553 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015554 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015555
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015556 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015557 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015558
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015559 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015560 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015561
Daniel Vetter270b3042012-10-27 15:52:05 +020015562 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015563 intel_dp_init(dev, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015564 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015565 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015566
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015567 /*
15568 * The DP_DETECTED bit is the latched state of the DDC
15569 * SDA pin at boot. However since eDP doesn't require DDC
15570 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15571 * eDP ports may have been muxed to an alternate function.
15572 * Thus we can't rely on the DP_DETECTED bit alone to detect
15573 * eDP ports. Consult the VBT as well as DP_DETECTED to
15574 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015575 *
15576 * Sadly the straps seem to be missing sometimes even for HDMI
15577 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15578 * and VBT for the presence of the port. Additionally we can't
15579 * trust the port type the VBT declares as we've seen at least
15580 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015581 */
Chris Wilson457c52d2016-06-01 08:27:50 +010015582 has_edp = intel_dp_is_edp(dev, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015583 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15584 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015585 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015586 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015587 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015588
Chris Wilson457c52d2016-06-01 08:27:50 +010015589 has_edp = intel_dp_is_edp(dev, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015590 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15591 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015592 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015593 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015594 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015595
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015596 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015597 /*
15598 * eDP not supported on port D,
15599 * so no need to worry about it
15600 */
15601 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15602 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015603 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015604 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15605 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015606 }
15607
Jani Nikula3cfca972013-08-27 15:12:26 +030015608 intel_dsi_init(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015609 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015610 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015611
Paulo Zanonie2debe92013-02-18 19:00:27 -030015612 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015613 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015614 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015615 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015616 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015617 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015618 }
Ma Ling27185ae2009-08-24 13:50:23 +080015619
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015620 if (!found && IS_G4X(dev_priv))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015621 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015622 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015623
15624 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015625
Paulo Zanonie2debe92013-02-18 19:00:27 -030015626 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015627 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015628 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015629 }
Ma Ling27185ae2009-08-24 13:50:23 +080015630
Paulo Zanonie2debe92013-02-18 19:00:27 -030015631 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015632
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015633 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015634 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015635 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015636 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015637 if (IS_G4X(dev_priv))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015638 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015639 }
Ma Ling27185ae2009-08-24 13:50:23 +080015640
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015641 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015642 intel_dp_init(dev, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015643 } else if (IS_GEN2(dev_priv))
Jesse Barnes79e53942008-11-07 14:24:08 -080015644 intel_dvo_init(dev);
15645
Zhenyu Wang103a1962009-11-27 11:44:36 +080015646 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015647 intel_tv_init(dev);
15648
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080015649 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015650
Damien Lespiaub2784e12014-08-05 11:29:37 +010015651 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015652 encoder->base.possible_crtcs = encoder->crtc_mask;
15653 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015654 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015655 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015656
Paulo Zanonidde86e22012-12-01 12:04:25 -020015657 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020015658
15659 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015660}
15661
15662static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15663{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015664 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015665 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015666
Daniel Vetteref2d6332014-02-10 18:00:38 +010015667 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015668 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015669 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015670 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015671 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015672 kfree(intel_fb);
15673}
15674
15675static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015676 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015677 unsigned int *handle)
15678{
15679 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015680 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015681
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015682 if (obj->userptr.mm) {
15683 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15684 return -EINVAL;
15685 }
15686
Chris Wilson05394f32010-11-08 19:18:58 +000015687 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015688}
15689
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015690static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15691 struct drm_file *file,
15692 unsigned flags, unsigned color,
15693 struct drm_clip_rect *clips,
15694 unsigned num_clips)
15695{
15696 struct drm_device *dev = fb->dev;
15697 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15698 struct drm_i915_gem_object *obj = intel_fb->obj;
15699
15700 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015701 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015702 mutex_unlock(&dev->struct_mutex);
15703
15704 return 0;
15705}
15706
Jesse Barnes79e53942008-11-07 14:24:08 -080015707static const struct drm_framebuffer_funcs intel_fb_funcs = {
15708 .destroy = intel_user_framebuffer_destroy,
15709 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015710 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015711};
15712
Damien Lespiaub3218032015-02-27 11:15:18 +000015713static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015714u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15715 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000015716{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015717 u32 gen = INTEL_INFO(dev_priv)->gen;
Damien Lespiaub3218032015-02-27 11:15:18 +000015718
15719 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015720 int cpp = drm_format_plane_cpp(pixel_format, 0);
15721
Damien Lespiaub3218032015-02-27 11:15:18 +000015722 /* "The stride in bytes must not exceed the of the size of 8K
15723 * pixels and 32K bytes."
15724 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015725 return min(8192 * cpp, 32768);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015726 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15727 !IS_CHERRYVIEW(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015728 return 32*1024;
15729 } else if (gen >= 4) {
15730 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15731 return 16*1024;
15732 else
15733 return 32*1024;
15734 } else if (gen >= 3) {
15735 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15736 return 8*1024;
15737 else
15738 return 16*1024;
15739 } else {
15740 /* XXX DSPC is limited to 4k tiled */
15741 return 8*1024;
15742 }
15743}
15744
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015745static int intel_framebuffer_init(struct drm_device *dev,
15746 struct intel_framebuffer *intel_fb,
15747 struct drm_mode_fb_cmd2 *mode_cmd,
15748 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015749{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015750 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015751 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015752 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015753 u32 pitch_limit, stride_alignment;
Eric Engestromd3828142016-08-15 16:29:55 +010015754 char *format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015755
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015756 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15757
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015758 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015759 /*
15760 * If there's a fence, enforce that
15761 * the fb modifier and tiling mode match.
15762 */
15763 if (tiling != I915_TILING_NONE &&
15764 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015765 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15766 return -EINVAL;
15767 }
15768 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015769 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015770 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015771 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015772 DRM_DEBUG("No Y tiling for legacy addfb\n");
15773 return -EINVAL;
15774 }
15775 }
15776
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015777 /* Passed in modifier sanity checking. */
15778 switch (mode_cmd->modifier[0]) {
15779 case I915_FORMAT_MOD_Y_TILED:
15780 case I915_FORMAT_MOD_Yf_TILED:
15781 if (INTEL_INFO(dev)->gen < 9) {
15782 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15783 mode_cmd->modifier[0]);
15784 return -EINVAL;
15785 }
15786 case DRM_FORMAT_MOD_NONE:
15787 case I915_FORMAT_MOD_X_TILED:
15788 break;
15789 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015790 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15791 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015792 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015793 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015794
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015795 /*
15796 * gen2/3 display engine uses the fence if present,
15797 * so the tiling mode must match the fb modifier exactly.
15798 */
15799 if (INTEL_INFO(dev_priv)->gen < 4 &&
15800 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15801 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15802 return -EINVAL;
15803 }
15804
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015805 stride_alignment = intel_fb_stride_alignment(dev_priv,
15806 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015807 mode_cmd->pixel_format);
15808 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15809 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15810 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015811 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015812 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015813
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015814 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015815 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015816 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015817 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15818 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015819 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015820 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015821 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015822 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015823
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015824 /*
15825 * If there's a fence, enforce that
15826 * the fb pitch and fence stride match.
15827 */
15828 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015829 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015830 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015831 mode_cmd->pitches[0],
15832 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015833 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015834 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015835
Ville Syrjälä57779d02012-10-31 17:50:14 +020015836 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015837 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015838 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015839 case DRM_FORMAT_RGB565:
15840 case DRM_FORMAT_XRGB8888:
15841 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015842 break;
15843 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015844 if (INTEL_INFO(dev)->gen > 3) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015845 format_name = drm_get_format_name(mode_cmd->pixel_format);
15846 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15847 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015848 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015849 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015850 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015851 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015852 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Wayne Boyer666a4532015-12-09 12:29:35 -080015853 INTEL_INFO(dev)->gen < 9) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015854 format_name = drm_get_format_name(mode_cmd->pixel_format);
15855 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15856 kfree(format_name);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015857 return -EINVAL;
15858 }
15859 break;
15860 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015861 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015862 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015863 if (INTEL_INFO(dev)->gen < 4) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015864 format_name = drm_get_format_name(mode_cmd->pixel_format);
15865 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15866 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015867 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015868 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015869 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015870 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015871 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015872 format_name = drm_get_format_name(mode_cmd->pixel_format);
15873 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15874 kfree(format_name);
Damien Lespiau75312082015-05-15 19:06:01 +010015875 return -EINVAL;
15876 }
15877 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015878 case DRM_FORMAT_YUYV:
15879 case DRM_FORMAT_UYVY:
15880 case DRM_FORMAT_YVYU:
15881 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015882 if (INTEL_INFO(dev)->gen < 5) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015883 format_name = drm_get_format_name(mode_cmd->pixel_format);
15884 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15885 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015886 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015887 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015888 break;
15889 default:
Eric Engestrom90844f02016-08-15 01:02:38 +010015890 format_name = drm_get_format_name(mode_cmd->pixel_format);
15891 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15892 kfree(format_name);
Chris Wilson57cd6502010-08-08 12:34:44 +010015893 return -EINVAL;
15894 }
15895
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015896 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15897 if (mode_cmd->offsets[0] != 0)
15898 return -EINVAL;
15899
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015900 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15901 intel_fb->obj = obj;
15902
Ville Syrjälä6687c902015-09-15 13:16:41 +030015903 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15904 if (ret)
15905 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015906
Jesse Barnes79e53942008-11-07 14:24:08 -080015907 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15908 if (ret) {
15909 DRM_ERROR("framebuffer init failed %d\n", ret);
15910 return ret;
15911 }
15912
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015913 intel_fb->obj->framebuffer_references++;
15914
Jesse Barnes79e53942008-11-07 14:24:08 -080015915 return 0;
15916}
15917
Jesse Barnes79e53942008-11-07 14:24:08 -080015918static struct drm_framebuffer *
15919intel_user_framebuffer_create(struct drm_device *dev,
15920 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020015921 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015922{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015923 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015924 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015925 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015926
Chris Wilson03ac0642016-07-20 13:31:51 +010015927 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15928 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015929 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015930
Daniel Vetter92907cb2015-11-23 09:04:05 +010015931 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015932 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010015933 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015934
15935 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015936}
15937
Jesse Barnes79e53942008-11-07 14:24:08 -080015938static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015939 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015940 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015941 .atomic_check = intel_atomic_check,
15942 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015943 .atomic_state_alloc = intel_atomic_state_alloc,
15944 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015945};
15946
Imre Deak88212942016-03-16 13:38:53 +020015947/**
15948 * intel_init_display_hooks - initialize the display modesetting hooks
15949 * @dev_priv: device private
15950 */
15951void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015952{
Imre Deak88212942016-03-16 13:38:53 +020015953 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015954 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015955 dev_priv->display.get_initial_plane_config =
15956 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015957 dev_priv->display.crtc_compute_clock =
15958 haswell_crtc_compute_clock;
15959 dev_priv->display.crtc_enable = haswell_crtc_enable;
15960 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015961 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015962 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015963 dev_priv->display.get_initial_plane_config =
15964 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015965 dev_priv->display.crtc_compute_clock =
15966 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015967 dev_priv->display.crtc_enable = haswell_crtc_enable;
15968 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015969 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015970 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015971 dev_priv->display.get_initial_plane_config =
15972 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015973 dev_priv->display.crtc_compute_clock =
15974 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015975 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15976 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015977 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015978 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015979 dev_priv->display.get_initial_plane_config =
15980 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015981 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15982 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15983 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15984 } else if (IS_VALLEYVIEW(dev_priv)) {
15985 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15986 dev_priv->display.get_initial_plane_config =
15987 i9xx_get_initial_plane_config;
15988 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015989 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15990 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015991 } else if (IS_G4X(dev_priv)) {
15992 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15993 dev_priv->display.get_initial_plane_config =
15994 i9xx_get_initial_plane_config;
15995 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15996 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15997 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020015998 } else if (IS_PINEVIEW(dev_priv)) {
15999 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16000 dev_priv->display.get_initial_plane_config =
16001 i9xx_get_initial_plane_config;
16002 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16003 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16004 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016005 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016006 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016007 dev_priv->display.get_initial_plane_config =
16008 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020016009 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016010 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16011 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016012 } else {
16013 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16014 dev_priv->display.get_initial_plane_config =
16015 i9xx_get_initial_plane_config;
16016 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16017 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16018 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070016019 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016020
Jesse Barnese70236a2009-09-21 10:42:27 -070016021 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020016022 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016023 dev_priv->display.get_display_clock_speed =
16024 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016025 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070016026 dev_priv->display.get_display_clock_speed =
16027 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016028 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016029 dev_priv->display.get_display_clock_speed =
16030 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016031 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016032 dev_priv->display.get_display_clock_speed =
16033 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016034 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070016035 dev_priv->display.get_display_clock_speed =
16036 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016037 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030016038 dev_priv->display.get_display_clock_speed =
16039 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016040 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
16041 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016042 dev_priv->display.get_display_clock_speed =
16043 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016044 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016045 dev_priv->display.get_display_clock_speed =
16046 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016047 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016048 dev_priv->display.get_display_clock_speed =
16049 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016050 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016051 dev_priv->display.get_display_clock_speed =
16052 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016053 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016054 dev_priv->display.get_display_clock_speed =
16055 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016056 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016057 dev_priv->display.get_display_clock_speed =
16058 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016059 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016060 dev_priv->display.get_display_clock_speed =
16061 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016062 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016063 dev_priv->display.get_display_clock_speed =
16064 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016065 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016066 dev_priv->display.get_display_clock_speed =
16067 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016068 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016069 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030016070 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016071 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020016072 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070016073 dev_priv->display.get_display_clock_speed =
16074 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016075 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016076
Imre Deak88212942016-03-16 13:38:53 +020016077 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016078 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016079 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016080 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016081 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016082 /* FIXME: detect B0+ stepping and use auto training */
16083 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016084 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016085 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030016086 }
16087
16088 if (IS_BROADWELL(dev_priv)) {
16089 dev_priv->display.modeset_commit_cdclk =
16090 broadwell_modeset_commit_cdclk;
16091 dev_priv->display.modeset_calc_cdclk =
16092 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016093 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016094 dev_priv->display.modeset_commit_cdclk =
16095 valleyview_modeset_commit_cdclk;
16096 dev_priv->display.modeset_calc_cdclk =
16097 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016098 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016099 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016100 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016101 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016102 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016103 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16104 dev_priv->display.modeset_commit_cdclk =
16105 skl_modeset_commit_cdclk;
16106 dev_priv->display.modeset_calc_cdclk =
16107 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016108 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016109
Lyude27082492016-08-24 07:48:10 +020016110 if (dev_priv->info.gen >= 9)
16111 dev_priv->display.update_crtcs = skl_update_crtcs;
16112 else
16113 dev_priv->display.update_crtcs = intel_update_crtcs;
16114
Daniel Vetter5a21b662016-05-24 17:13:53 +020016115 switch (INTEL_INFO(dev_priv)->gen) {
16116 case 2:
16117 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16118 break;
16119
16120 case 3:
16121 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16122 break;
16123
16124 case 4:
16125 case 5:
16126 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16127 break;
16128
16129 case 6:
16130 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16131 break;
16132 case 7:
16133 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16134 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16135 break;
16136 case 9:
16137 /* Drop through - unsupported since execlist only. */
16138 default:
16139 /* Default just returns -ENODEV to indicate unsupported */
16140 dev_priv->display.queue_flip = intel_default_queue_flip;
16141 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016142}
16143
Jesse Barnesb690e962010-07-19 13:53:12 -070016144/*
16145 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16146 * resume, or other times. This quirk makes sure that's the case for
16147 * affected systems.
16148 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016149static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016150{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016151 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016152
16153 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016154 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016155}
16156
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016157static void quirk_pipeb_force(struct drm_device *dev)
16158{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016159 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016160
16161 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16162 DRM_INFO("applying pipe b force quirk\n");
16163}
16164
Keith Packard435793d2011-07-12 14:56:22 -070016165/*
16166 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16167 */
16168static void quirk_ssc_force_disable(struct drm_device *dev)
16169{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016170 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016171 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016172 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016173}
16174
Carsten Emde4dca20e2012-03-15 15:56:26 +010016175/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016176 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16177 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016178 */
16179static void quirk_invert_brightness(struct drm_device *dev)
16180{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016181 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016182 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016183 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016184}
16185
Scot Doyle9c72cc62014-07-03 23:27:50 +000016186/* Some VBT's incorrectly indicate no backlight is present */
16187static void quirk_backlight_present(struct drm_device *dev)
16188{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016189 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016190 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16191 DRM_INFO("applying backlight present quirk\n");
16192}
16193
Jesse Barnesb690e962010-07-19 13:53:12 -070016194struct intel_quirk {
16195 int device;
16196 int subsystem_vendor;
16197 int subsystem_device;
16198 void (*hook)(struct drm_device *dev);
16199};
16200
Egbert Eich5f85f172012-10-14 15:46:38 +020016201/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16202struct intel_dmi_quirk {
16203 void (*hook)(struct drm_device *dev);
16204 const struct dmi_system_id (*dmi_id_list)[];
16205};
16206
16207static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16208{
16209 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16210 return 1;
16211}
16212
16213static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16214 {
16215 .dmi_id_list = &(const struct dmi_system_id[]) {
16216 {
16217 .callback = intel_dmi_reverse_brightness,
16218 .ident = "NCR Corporation",
16219 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16220 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16221 },
16222 },
16223 { } /* terminating entry */
16224 },
16225 .hook = quirk_invert_brightness,
16226 },
16227};
16228
Ben Widawskyc43b5632012-04-16 14:07:40 -070016229static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016230 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16231 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16232
Jesse Barnesb690e962010-07-19 13:53:12 -070016233 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16234 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16235
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016236 /* 830 needs to leave pipe A & dpll A up */
16237 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16238
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016239 /* 830 needs to leave pipe B & dpll B up */
16240 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16241
Keith Packard435793d2011-07-12 14:56:22 -070016242 /* Lenovo U160 cannot use SSC on LVDS */
16243 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016244
16245 /* Sony Vaio Y cannot use SSC on LVDS */
16246 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016247
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016248 /* Acer Aspire 5734Z must invert backlight brightness */
16249 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16250
16251 /* Acer/eMachines G725 */
16252 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16253
16254 /* Acer/eMachines e725 */
16255 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16256
16257 /* Acer/Packard Bell NCL20 */
16258 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16259
16260 /* Acer Aspire 4736Z */
16261 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016262
16263 /* Acer Aspire 5336 */
16264 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016265
16266 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16267 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016268
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016269 /* Acer C720 Chromebook (Core i3 4005U) */
16270 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16271
jens steinb2a96012014-10-28 20:25:53 +010016272 /* Apple Macbook 2,1 (Core 2 T7400) */
16273 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16274
Jani Nikula1b9448b02015-11-05 11:49:59 +020016275 /* Apple Macbook 4,1 */
16276 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16277
Scot Doyled4967d82014-07-03 23:27:52 +000016278 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16279 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016280
16281 /* HP Chromebook 14 (Celeron 2955U) */
16282 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016283
16284 /* Dell Chromebook 11 */
16285 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016286
16287 /* Dell Chromebook 11 (2015 version) */
16288 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016289};
16290
16291static void intel_init_quirks(struct drm_device *dev)
16292{
16293 struct pci_dev *d = dev->pdev;
16294 int i;
16295
16296 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16297 struct intel_quirk *q = &intel_quirks[i];
16298
16299 if (d->device == q->device &&
16300 (d->subsystem_vendor == q->subsystem_vendor ||
16301 q->subsystem_vendor == PCI_ANY_ID) &&
16302 (d->subsystem_device == q->subsystem_device ||
16303 q->subsystem_device == PCI_ANY_ID))
16304 q->hook(dev);
16305 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016306 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16307 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16308 intel_dmi_quirks[i].hook(dev);
16309 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016310}
16311
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016312/* Disable the VGA plane that we never use */
16313static void i915_disable_vga(struct drm_device *dev)
16314{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016315 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +030016316 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016317 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016318 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016319
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016320 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016321 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016322 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016323 sr1 = inb(VGA_SR_DATA);
16324 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016325 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016326 udelay(300);
16327
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016328 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016329 POSTING_READ(vga_reg);
16330}
16331
Daniel Vetterf8175862012-04-10 15:50:11 +020016332void intel_modeset_init_hw(struct drm_device *dev)
16333{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016334 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016335
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016336 intel_update_cdclk(dev_priv);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016337
16338 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16339
Ville Syrjälä46f16e62016-10-31 22:37:22 +020016340 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020016341}
16342
Matt Roperd93c0372015-12-03 11:37:41 -080016343/*
16344 * Calculate what we think the watermarks should be for the state we've read
16345 * out of the hardware and then immediately program those watermarks so that
16346 * we ensure the hardware settings match our internal state.
16347 *
16348 * We can calculate what we think WM's should be by creating a duplicate of the
16349 * current state (which was constructed during hardware readout) and running it
16350 * through the atomic check code to calculate new watermark values in the
16351 * state object.
16352 */
16353static void sanitize_watermarks(struct drm_device *dev)
16354{
16355 struct drm_i915_private *dev_priv = to_i915(dev);
16356 struct drm_atomic_state *state;
16357 struct drm_crtc *crtc;
16358 struct drm_crtc_state *cstate;
16359 struct drm_modeset_acquire_ctx ctx;
16360 int ret;
16361 int i;
16362
16363 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016364 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016365 return;
16366
16367 /*
16368 * We need to hold connection_mutex before calling duplicate_state so
16369 * that the connector loop is protected.
16370 */
16371 drm_modeset_acquire_init(&ctx, 0);
16372retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016373 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016374 if (ret == -EDEADLK) {
16375 drm_modeset_backoff(&ctx);
16376 goto retry;
16377 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016378 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016379 }
16380
16381 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16382 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016383 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016384
Matt Ropered4a6a72016-02-23 17:20:13 -080016385 /*
16386 * Hardware readout is the only time we don't want to calculate
16387 * intermediate watermarks (since we don't trust the current
16388 * watermarks).
16389 */
16390 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16391
Matt Roperd93c0372015-12-03 11:37:41 -080016392 ret = intel_atomic_check(dev, state);
16393 if (ret) {
16394 /*
16395 * If we fail here, it means that the hardware appears to be
16396 * programmed in a way that shouldn't be possible, given our
16397 * understanding of watermark requirements. This might mean a
16398 * mistake in the hardware readout code or a mistake in the
16399 * watermark calculations for a given platform. Raise a WARN
16400 * so that this is noticeable.
16401 *
16402 * If this actually happens, we'll have to just leave the
16403 * BIOS-programmed watermarks untouched and hope for the best.
16404 */
16405 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016406 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016407 }
16408
16409 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016410 for_each_crtc_in_state(state, crtc, cstate, i) {
16411 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16412
Matt Ropered4a6a72016-02-23 17:20:13 -080016413 cs->wm.need_postvbl_update = true;
16414 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016415 }
16416
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016417put_state:
Chris Wilson08536952016-10-14 13:18:18 +010016418 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016419fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016420 drm_modeset_drop_locks(&ctx);
16421 drm_modeset_acquire_fini(&ctx);
16422}
16423
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016424int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080016425{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016426 struct drm_i915_private *dev_priv = to_i915(dev);
16427 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016428 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016429 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016430
16431 drm_mode_config_init(dev);
16432
16433 dev->mode_config.min_width = 0;
16434 dev->mode_config.min_height = 0;
16435
Dave Airlie019d96c2011-09-29 16:20:42 +010016436 dev->mode_config.preferred_depth = 24;
16437 dev->mode_config.prefer_shadow = 1;
16438
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016439 dev->mode_config.allow_fb_modifiers = true;
16440
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016441 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016442
Jesse Barnesb690e962010-07-19 13:53:12 -070016443 intel_init_quirks(dev);
16444
Ville Syrjälä62d75df2016-10-31 22:37:25 +020016445 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016446
Ben Widawskye3c74752013-04-05 13:12:39 -070016447 if (INTEL_INFO(dev)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016448 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070016449
Lukas Wunner69f92f62015-07-15 13:57:35 +020016450 /*
16451 * There may be no VBT; and if the BIOS enabled SSC we can
16452 * just keep using it to avoid unnecessary flicker. Whereas if the
16453 * BIOS isn't using it, don't assume it will work even if the VBT
16454 * indicates as much.
16455 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016456 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020016457 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16458 DREF_SSC1_ENABLE);
16459
16460 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16461 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16462 bios_lvds_use_ssc ? "en" : "dis",
16463 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16464 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16465 }
16466 }
16467
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016468 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016469 dev->mode_config.max_width = 2048;
16470 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016471 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016472 dev->mode_config.max_width = 4096;
16473 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016474 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016475 dev->mode_config.max_width = 8192;
16476 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016477 }
Damien Lespiau068be562014-03-28 14:17:49 +000016478
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010016479 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16480 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030016481 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016482 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016483 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16484 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16485 } else {
16486 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16487 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16488 }
16489
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016490 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016491
Zhao Yakui28c97732009-10-09 11:39:41 +080016492 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016493 INTEL_INFO(dev)->num_pipes,
16494 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016495
Damien Lespiau055e3932014-08-18 13:49:10 +010016496 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016497 int ret;
16498
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020016499 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016500 if (ret) {
16501 drm_mode_config_cleanup(dev);
16502 return ret;
16503 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016504 }
16505
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016506 intel_update_czclk(dev_priv);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016507 intel_update_cdclk(dev_priv);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016508
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016509 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016510
Ville Syrjäläb2045352016-05-13 23:41:27 +030016511 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016512 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030016513
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016514 /* Just disable it once at startup */
16515 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016516 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000016517
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016518 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016519 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016520 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016521
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016522 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016523 struct intel_initial_plane_config plane_config = {};
16524
Jesse Barnes46f297f2014-03-07 08:57:48 -080016525 if (!crtc->active)
16526 continue;
16527
Jesse Barnes46f297f2014-03-07 08:57:48 -080016528 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016529 * Note that reserving the BIOS fb up front prevents us
16530 * from stuffing other stolen allocations like the ring
16531 * on top. This prevents some ugliness at boot time, and
16532 * can even allow for smooth boot transitions if the BIOS
16533 * fb is large enough for the active pipe configuration.
16534 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016535 dev_priv->display.get_initial_plane_config(crtc,
16536 &plane_config);
16537
16538 /*
16539 * If the fb is shared between multiple heads, we'll
16540 * just get the first one.
16541 */
16542 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016543 }
Matt Roperd93c0372015-12-03 11:37:41 -080016544
16545 /*
16546 * Make sure hardware watermarks really match the state we read out.
16547 * Note that we need to do this after reconstructing the BIOS fb's
16548 * since the watermark calculation done here will use pstate->fb.
16549 */
16550 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016551
16552 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010016553}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016554
Daniel Vetter7fad7982012-07-04 17:51:47 +020016555static void intel_enable_pipe_a(struct drm_device *dev)
16556{
16557 struct intel_connector *connector;
16558 struct drm_connector *crt = NULL;
16559 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016560 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016561
16562 /* We can't just switch on the pipe A, we need to set things up with a
16563 * proper mode and output configuration. As a gross hack, enable pipe A
16564 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016565 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016566 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16567 crt = &connector->base;
16568 break;
16569 }
16570 }
16571
16572 if (!crt)
16573 return;
16574
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016575 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016576 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016577}
16578
Daniel Vetterfa555832012-10-10 23:14:00 +020016579static bool
16580intel_check_plane_mapping(struct intel_crtc *crtc)
16581{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016582 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016583 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016584 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016585
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016586 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016587 return true;
16588
Ville Syrjälä649636e2015-09-22 19:50:01 +030016589 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016590
16591 if ((val & DISPLAY_PLANE_ENABLE) &&
16592 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16593 return false;
16594
16595 return true;
16596}
16597
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016598static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16599{
16600 struct drm_device *dev = crtc->base.dev;
16601 struct intel_encoder *encoder;
16602
16603 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16604 return true;
16605
16606 return false;
16607}
16608
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016609static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16610{
16611 struct drm_device *dev = encoder->base.dev;
16612 struct intel_connector *connector;
16613
16614 for_each_connector_on_encoder(dev, &encoder->base, connector)
16615 return connector;
16616
16617 return NULL;
16618}
16619
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016620static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16621 enum transcoder pch_transcoder)
16622{
16623 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16624 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16625}
16626
Daniel Vetter24929352012-07-02 20:28:59 +020016627static void intel_sanitize_crtc(struct intel_crtc *crtc)
16628{
16629 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016630 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016631 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016632
Daniel Vetter24929352012-07-02 20:28:59 +020016633 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016634 if (!transcoder_is_dsi(cpu_transcoder)) {
16635 i915_reg_t reg = PIPECONF(cpu_transcoder);
16636
16637 I915_WRITE(reg,
16638 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16639 }
Daniel Vetter24929352012-07-02 20:28:59 +020016640
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016641 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016642 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016643 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016644 struct intel_plane *plane;
16645
Daniel Vetter96256042015-02-13 21:03:42 +010016646 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016647
16648 /* Disable everything but the primary plane */
16649 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16650 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16651 continue;
16652
16653 plane->disable_plane(&plane->base, &crtc->base);
16654 }
Daniel Vetter96256042015-02-13 21:03:42 +010016655 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016656
Daniel Vetter24929352012-07-02 20:28:59 +020016657 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016658 * disable the crtc (and hence change the state) if it is wrong. Note
16659 * that gen4+ has a fixed plane -> pipe mapping. */
16660 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016661 bool plane;
16662
Ville Syrjälä78108b72016-05-27 20:59:19 +030016663 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16664 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016665
16666 /* Pipe has the wrong plane attached and the plane is active.
16667 * Temporarily change the plane mapping and disable everything
16668 * ... */
16669 plane = crtc->plane;
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016670 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016671 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016672 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016673 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016674 }
Daniel Vetter24929352012-07-02 20:28:59 +020016675
Daniel Vetter7fad7982012-07-04 17:51:47 +020016676 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16677 crtc->pipe == PIPE_A && !crtc->active) {
16678 /* BIOS forgot to enable pipe A, this mostly happens after
16679 * resume. Force-enable the pipe to fix this, the update_dpms
16680 * call below we restore the pipe to the right state, but leave
16681 * the required bits on. */
16682 intel_enable_pipe_a(dev);
16683 }
16684
Daniel Vetter24929352012-07-02 20:28:59 +020016685 /* Adjust the state of the output pipe according to whether we
16686 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016687 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016688 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016689
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010016690 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016691 /*
16692 * We start out with underrun reporting disabled to avoid races.
16693 * For correct bookkeeping mark this on active crtcs.
16694 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016695 * Also on gmch platforms we dont have any hardware bits to
16696 * disable the underrun reporting. Which means we need to start
16697 * out with underrun reporting disabled also on inactive pipes,
16698 * since otherwise we'll complain about the garbage we read when
16699 * e.g. coming up after runtime pm.
16700 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016701 * No protection against concurrent access is required - at
16702 * worst a fifo underrun happens which also sets this to false.
16703 */
16704 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016705 /*
16706 * We track the PCH trancoder underrun reporting state
16707 * within the crtc. With crtc for pipe A housing the underrun
16708 * reporting state for PCH transcoder A, crtc for pipe B housing
16709 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16710 * and marking underrun reporting as disabled for the non-existing
16711 * PCH transcoders B and C would prevent enabling the south
16712 * error interrupt (see cpt_can_enable_serr_int()).
16713 */
16714 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16715 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016716 }
Daniel Vetter24929352012-07-02 20:28:59 +020016717}
16718
16719static void intel_sanitize_encoder(struct intel_encoder *encoder)
16720{
16721 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016722
16723 /* We need to check both for a crtc link (meaning that the
16724 * encoder is active and trying to read from a pipe) and the
16725 * pipe itself being active. */
16726 bool has_active_crtc = encoder->base.crtc &&
16727 to_intel_crtc(encoder->base.crtc)->active;
16728
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016729 connector = intel_encoder_find_connector(encoder);
16730 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016731 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16732 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016733 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016734
16735 /* Connector is active, but has no active pipe. This is
16736 * fallout from our resume register restoring. Disable
16737 * the encoder manually again. */
16738 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016739 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16740
Daniel Vetter24929352012-07-02 20:28:59 +020016741 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16742 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016743 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016744 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016745 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016746 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016747 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016748 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016749
16750 /* Inconsistent output/port/pipe state happens presumably due to
16751 * a bug in one of the get_hw_state functions. Or someplace else
16752 * in our code, like the register restore mess on resume. Clamp
16753 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016754
16755 connector->base.dpms = DRM_MODE_DPMS_OFF;
16756 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016757 }
16758 /* Enabled encoders without active connectors will be fixed in
16759 * the crtc fixup. */
16760}
16761
Imre Deak04098752014-02-18 00:02:16 +020016762void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016763{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016764 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016765 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016766
Imre Deak04098752014-02-18 00:02:16 +020016767 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16768 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
16769 i915_disable_vga(dev);
16770 }
16771}
16772
16773void i915_redisable_vga(struct drm_device *dev)
16774{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016775 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak04098752014-02-18 00:02:16 +020016776
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016777 /* This function can be called both from intel_modeset_setup_hw_state or
16778 * at a very early point in our resume sequence, where the power well
16779 * structures are not yet restored. Since this function is at a very
16780 * paranoid "someone might have enabled VGA while we were not looking"
16781 * level, just check if the power well is enabled instead of trying to
16782 * follow the "don't touch the power well if we don't need it" policy
16783 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016784 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016785 return;
16786
Imre Deak04098752014-02-18 00:02:16 +020016787 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020016788
16789 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016790}
16791
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016792static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016793{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016794 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016795
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016796 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016797}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016798
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016799/* FIXME read out full plane state for all planes */
16800static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016801{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016802 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016803 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016804 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016805
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016806 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016807 primary_get_hw_state(to_intel_plane(primary));
16808
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016809 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016810 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016811}
16812
Daniel Vetter30e984d2013-06-05 13:34:17 +020016813static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016814{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016815 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016816 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016817 struct intel_crtc *crtc;
16818 struct intel_encoder *encoder;
16819 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016820 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016821
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016822 dev_priv->active_crtcs = 0;
16823
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016824 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016825 struct intel_crtc_state *crtc_state = crtc->config;
16826 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016827
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016828 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016829 memset(crtc_state, 0, sizeof(*crtc_state));
16830 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016831
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016832 crtc_state->base.active = crtc_state->base.enable =
16833 dev_priv->display.get_pipe_config(crtc, crtc_state);
16834
16835 crtc->base.enabled = crtc_state->base.enable;
16836 crtc->active = crtc_state->base.active;
16837
16838 if (crtc_state->base.active) {
16839 dev_priv->active_crtcs |= 1 << crtc->pipe;
16840
Clint Taylorc89e39f2016-05-13 23:41:21 +030016841 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016842 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016843 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016844 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16845 else
16846 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016847
16848 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16849 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16850 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016851 }
16852
16853 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016854
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016855 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016856
Ville Syrjälä78108b72016-05-27 20:59:19 +030016857 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16858 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016859 crtc->active ? "enabled" : "disabled");
16860 }
16861
Daniel Vetter53589012013-06-05 13:34:16 +020016862 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16863 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16864
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016865 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16866 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016867 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016868 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016869 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016870 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016871 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016872 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016873
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016874 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016875 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016876 }
16877
Damien Lespiaub2784e12014-08-05 11:29:37 +010016878 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016879 pipe = 0;
16880
16881 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjälä98187832016-10-31 22:37:10 +020016882 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020016883
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016884 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030016885 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016886 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016887 } else {
16888 encoder->base.crtc = NULL;
16889 }
16890
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016891 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020016892 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016893 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016894 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016895 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016896 }
16897
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016898 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016899 if (connector->get_hw_state(connector)) {
16900 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016901
16902 encoder = connector->encoder;
16903 connector->base.encoder = &encoder->base;
16904
16905 if (encoder->base.crtc &&
16906 encoder->base.crtc->state->active) {
16907 /*
16908 * This has to be done during hardware readout
16909 * because anything calling .crtc_disable may
16910 * rely on the connector_mask being accurate.
16911 */
16912 encoder->base.crtc->state->connector_mask |=
16913 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016914 encoder->base.crtc->state->encoder_mask |=
16915 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016916 }
16917
Daniel Vetter24929352012-07-02 20:28:59 +020016918 } else {
16919 connector->base.dpms = DRM_MODE_DPMS_OFF;
16920 connector->base.encoder = NULL;
16921 }
16922 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16923 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016924 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016925 connector->base.encoder ? "enabled" : "disabled");
16926 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016927
16928 for_each_intel_crtc(dev, crtc) {
16929 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16930
16931 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16932 if (crtc->base.state->active) {
16933 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16934 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16935 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16936
16937 /*
16938 * The initial mode needs to be set in order to keep
16939 * the atomic core happy. It wants a valid mode if the
16940 * crtc's enabled, so we do the above call.
16941 *
16942 * At this point some state updated by the connectors
16943 * in their ->detect() callback has not run yet, so
16944 * no recalculation can be done yet.
16945 *
16946 * Even if we could do a recalculation and modeset
16947 * right now it would cause a double modeset if
16948 * fbdev or userspace chooses a different initial mode.
16949 *
16950 * If that happens, someone indicated they wanted a
16951 * mode change, which means it's safe to do a full
16952 * recalculation.
16953 */
16954 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016955
16956 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16957 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016958 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016959
16960 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016961 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016962}
16963
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016964/* Scan out the current hw modeset state,
16965 * and sanitizes it to the current state
16966 */
16967static void
16968intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016969{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016970 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020016971 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016972 struct intel_crtc *crtc;
16973 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016974 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016975
16976 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016977
16978 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016979 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016980 intel_sanitize_encoder(encoder);
16981 }
16982
Damien Lespiau055e3932014-08-18 13:49:10 +010016983 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020016984 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020016985
Daniel Vetter24929352012-07-02 20:28:59 +020016986 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016987 intel_dump_pipe_config(crtc, crtc->config,
16988 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016989 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016990
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016991 intel_modeset_update_connector_atomic_state(dev);
16992
Daniel Vetter35c95372013-07-17 06:55:04 +020016993 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16994 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16995
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016996 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016997 continue;
16998
16999 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17000
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017001 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020017002 pll->on = false;
17003 }
17004
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010017005 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030017006 vlv_wm_get_hw_state(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010017007 else if (IS_GEN9(dev_priv))
Pradeep Bhat30789992014-11-04 17:06:45 +000017008 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010017009 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030017010 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017011
17012 for_each_intel_crtc(dev, crtc) {
17013 unsigned long put_domains;
17014
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010017015 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017016 if (WARN_ON(put_domains))
17017 modeset_put_power_domains(dev_priv, put_domains);
17018 }
17019 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020017020
17021 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017022}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030017023
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017024void intel_display_resume(struct drm_device *dev)
17025{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017026 struct drm_i915_private *dev_priv = to_i915(dev);
17027 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17028 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017029 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020017030
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017031 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030017032 if (state)
17033 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017034
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017035 /*
17036 * This is a cludge because with real atomic modeset mode_config.mutex
17037 * won't be taken. Unfortunately some probed state like
17038 * audio_codec_enable is still protected by mode_config.mutex, so lock
17039 * it here for now.
17040 */
17041 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017042 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017043
Maarten Lankhorst73974892016-08-05 23:28:27 +030017044 while (1) {
17045 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17046 if (ret != -EDEADLK)
17047 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017048
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017049 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017050 }
17051
Maarten Lankhorst73974892016-08-05 23:28:27 +030017052 if (!ret)
17053 ret = __intel_display_resume(dev, state);
17054
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017055 drm_modeset_drop_locks(&ctx);
17056 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017057 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017058
Chris Wilson08536952016-10-14 13:18:18 +010017059 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017060 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010017061 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010017062}
17063
17064void intel_modeset_gem_init(struct drm_device *dev)
17065{
Chris Wilsondc979972016-05-10 14:10:04 +010017066 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017067 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070017068 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080017069
Chris Wilsondc979972016-05-10 14:10:04 +010017070 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017071
Chris Wilson1833b132012-05-09 11:56:28 +010017072 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020017073
Chris Wilson1ee8da62016-05-12 12:43:23 +010017074 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017075
17076 /*
17077 * Make sure any fbs we allocated at startup are properly
17078 * pinned & fenced. When we do the allocation it's too early
17079 * for this.
17080 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010017081 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010017082 struct i915_vma *vma;
17083
Matt Roper2ff8fde2014-07-08 07:50:07 -070017084 obj = intel_fb_obj(c->primary->fb);
17085 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080017086 continue;
17087
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017088 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017089 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020017090 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017091 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017092 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080017093 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17094 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100017095 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020017096 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017097 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020017098 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017099 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080017100 }
17101 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017102}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017103
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017104int intel_connector_register(struct drm_connector *connector)
17105{
17106 struct intel_connector *intel_connector = to_intel_connector(connector);
17107 int ret;
17108
17109 ret = intel_backlight_device_register(intel_connector);
17110 if (ret)
17111 goto err;
17112
17113 return 0;
17114
17115err:
17116 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017117}
17118
Chris Wilsonc191eca2016-06-17 11:40:33 +010017119void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017120{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017121 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017122
Chris Wilsone63d87c2016-06-17 11:40:34 +010017123 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017124 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017125}
17126
Jesse Barnes79e53942008-11-07 14:24:08 -080017127void intel_modeset_cleanup(struct drm_device *dev)
17128{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017129 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017130
Chris Wilsondc979972016-05-10 14:10:04 +010017131 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017132
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017133 /*
17134 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017135 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017136 * experience fancy races otherwise.
17137 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017138 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017139
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017140 /*
17141 * Due to the hpd irq storm handling the hotplug work can re-arm the
17142 * poll handlers. Hence disable polling after hpd handling is shut down.
17143 */
Keith Packardf87ea762010-10-03 19:36:26 -070017144 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017145
Jesse Barnes723bfd72010-10-07 16:01:13 -070017146 intel_unregister_dsm_handler();
17147
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017148 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017149
Chris Wilson1630fe72011-07-08 12:22:42 +010017150 /* flush any delayed tasks or pending work */
17151 flush_scheduled_work();
17152
Jesse Barnes79e53942008-11-07 14:24:08 -080017153 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017154
Chris Wilson1ee8da62016-05-12 12:43:23 +010017155 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017156
Chris Wilsondc979972016-05-10 14:10:04 +010017157 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017158
17159 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080017160}
17161
Chris Wilsondf0e9242010-09-09 16:20:55 +010017162void intel_connector_attach_encoder(struct intel_connector *connector,
17163 struct intel_encoder *encoder)
17164{
17165 connector->encoder = encoder;
17166 drm_mode_connector_attach_encoder(&connector->base,
17167 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017168}
Dave Airlie28d52042009-09-21 14:33:58 +100017169
17170/*
17171 * set vga decode state - true == enable VGA decode
17172 */
17173int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
17174{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017175 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona885b3c2013-12-17 14:34:50 +000017176 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017177 u16 gmch_ctrl;
17178
Chris Wilson75fa0412014-02-07 18:37:02 -020017179 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17180 DRM_ERROR("failed to read control word\n");
17181 return -EIO;
17182 }
17183
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017184 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17185 return 0;
17186
Dave Airlie28d52042009-09-21 14:33:58 +100017187 if (state)
17188 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17189 else
17190 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017191
17192 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17193 DRM_ERROR("failed to write control word\n");
17194 return -EIO;
17195 }
17196
Dave Airlie28d52042009-09-21 14:33:58 +100017197 return 0;
17198}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017199
Chris Wilson98a2f412016-10-12 10:05:18 +010017200#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17201
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017202struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017203
17204 u32 power_well_driver;
17205
Chris Wilson63b66e52013-08-08 15:12:06 +020017206 int num_transcoders;
17207
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017208 struct intel_cursor_error_state {
17209 u32 control;
17210 u32 position;
17211 u32 base;
17212 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017213 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017214
17215 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017216 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017217 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030017218 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017219 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017220
17221 struct intel_plane_error_state {
17222 u32 control;
17223 u32 stride;
17224 u32 size;
17225 u32 pos;
17226 u32 addr;
17227 u32 surface;
17228 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017229 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017230
17231 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017232 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017233 enum transcoder cpu_transcoder;
17234
17235 u32 conf;
17236
17237 u32 htotal;
17238 u32 hblank;
17239 u32 hsync;
17240 u32 vtotal;
17241 u32 vblank;
17242 u32 vsync;
17243 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017244};
17245
17246struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017247intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017248{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017249 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017250 int transcoders[] = {
17251 TRANSCODER_A,
17252 TRANSCODER_B,
17253 TRANSCODER_C,
17254 TRANSCODER_EDP,
17255 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017256 int i;
17257
Chris Wilsonc0336662016-05-06 15:40:21 +010017258 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017259 return NULL;
17260
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017261 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017262 if (error == NULL)
17263 return NULL;
17264
Chris Wilsonc0336662016-05-06 15:40:21 +010017265 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017266 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17267
Damien Lespiau055e3932014-08-18 13:49:10 +010017268 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017269 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017270 __intel_display_power_is_enabled(dev_priv,
17271 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017272 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017273 continue;
17274
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017275 error->cursor[i].control = I915_READ(CURCNTR(i));
17276 error->cursor[i].position = I915_READ(CURPOS(i));
17277 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017278
17279 error->plane[i].control = I915_READ(DSPCNTR(i));
17280 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017281 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017282 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017283 error->plane[i].pos = I915_READ(DSPPOS(i));
17284 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017285 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017286 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017287 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017288 error->plane[i].surface = I915_READ(DSPSURF(i));
17289 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17290 }
17291
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017292 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030017293
Chris Wilsonc0336662016-05-06 15:40:21 +010017294 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030017295 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017296 }
17297
Jani Nikula4d1de972016-03-18 17:05:42 +020017298 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017299 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017300 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017301 error->num_transcoders++; /* Account for eDP. */
17302
17303 for (i = 0; i < error->num_transcoders; i++) {
17304 enum transcoder cpu_transcoder = transcoders[i];
17305
Imre Deakddf9c532013-11-27 22:02:02 +020017306 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017307 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017308 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017309 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017310 continue;
17311
Chris Wilson63b66e52013-08-08 15:12:06 +020017312 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17313
17314 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17315 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17316 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17317 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17318 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17319 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17320 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017321 }
17322
17323 return error;
17324}
17325
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017326#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17327
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017328void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017329intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017330 struct drm_device *dev,
17331 struct intel_display_error_state *error)
17332{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017333 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017334 int i;
17335
Chris Wilson63b66e52013-08-08 15:12:06 +020017336 if (!error)
17337 return;
17338
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017339 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010017340 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017341 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017342 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017343 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017344 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017345 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017346 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017347 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030017348 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017349
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017350 err_printf(m, "Plane [%d]:\n", i);
17351 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17352 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017353 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017354 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17355 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017356 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010017357 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017358 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017359 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017360 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17361 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017362 }
17363
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017364 err_printf(m, "Cursor [%d]:\n", i);
17365 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17366 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17367 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017368 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017369
17370 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017371 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017372 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017373 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017374 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017375 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17376 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17377 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17378 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17379 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17380 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17381 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17382 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017383}
Chris Wilson98a2f412016-10-12 10:05:18 +010017384
17385#endif