blob: 1a2b3be4d8823a645a6c048ff9462b66d851cf45 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilsonc37efb92016-06-17 08:28:47 +010040#include "i915_gem_dmabuf.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Jesse Barneseb1bfe82014-02-12 12:26:25 -0800100static int intel_framebuffer_init(struct drm_device *dev,
101 struct intel_framebuffer *ifb,
102 struct drm_mode_fb_cmd2 *mode_cmd,
103 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200104static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
105static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200106static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200107static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700108 struct intel_link_m_n *m_n,
109 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200110static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200111static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200112static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200113static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200114 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200115static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200116 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200117static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
118static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700119static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
120 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200124static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Chris Wilson1b894b52010-12-14 20:04:54 +0000603static bool intel_PLL_is_valid(struct drm_device *dev,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Wayne Boyer666a4532015-12-09 12:29:35 -0800616 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
617 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Wayne Boyer666a4532015-12-09 12:29:35 -0800621 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300622 if (clock->p < limit->p.min || limit->p.max < clock->p)
623 INTELPllInvalid("p out of range\n");
624 if (clock->m < limit->m.min || limit->m.max < clock->m)
625 INTELPllInvalid("m out of range\n");
626 }
627
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400629 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800630 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
631 * connector, etc., rather than just a single range.
632 */
633 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400634 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800635
636 return true;
637}
638
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300639static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300640i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300641 const struct intel_crtc_state *crtc_state,
642 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800643{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300644 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300646 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100648 * For LVDS just rely on its current settings for dual-channel.
649 * We haven't figured out how to reliably set up different
650 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100652 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300653 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300655 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 } else {
657 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300658 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300662}
663
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200664/*
665 * Returns a set of divisors for the desired target clock with the given
666 * refclk, or FALSE. The returned values represent the clock equation:
667 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
668 *
669 * Target and reference clocks are specified in kHz.
670 *
671 * If match_clock is provided, then best_clock P divider must match the P
672 * divider from @match_clock used for LVDS downclocking.
673 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300674static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300675i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300676 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300677 int target, int refclk, struct dpll *match_clock,
678 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679{
680 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300681 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300682 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800683
Akshay Joshi0206e352011-08-16 15:34:10 -0400684 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800685
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
687
Zhao Yakui42158662009-11-20 11:24:18 +0800688 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
689 clock.m1++) {
690 for (clock.m2 = limit->m2.min;
691 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200692 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800693 break;
694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 int this_err;
699
Imre Deakdccbea32015-06-22 23:35:51 +0300700 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800703 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200721/*
722 * Returns a set of divisors for the desired target clock with the given
723 * refclk, or FALSE. The returned values represent the clock equation:
724 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
725 *
726 * Target and reference clocks are specified in kHz.
727 *
728 * If match_clock is provided, then best_clock P divider must match the P
729 * divider from @match_clock used for LVDS downclocking.
730 */
Ma Lingd4906092009-03-18 20:13:27 +0800731static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300732pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200733 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300734 int target, int refclk, struct dpll *match_clock,
735 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200736{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300737 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300738 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739 int err = target;
740
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 memset(best_clock, 0, sizeof(*best_clock));
742
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
744
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200745 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
746 clock.m1++) {
747 for (clock.m2 = limit->m2.min;
748 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200749 for (clock.n = limit->n.min;
750 clock.n <= limit->n.max; clock.n++) {
751 for (clock.p1 = limit->p1.min;
752 clock.p1 <= limit->p1.max; clock.p1++) {
753 int this_err;
754
Imre Deakdccbea32015-06-22 23:35:51 +0300755 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 if (!intel_PLL_is_valid(dev, limit,
757 &clock))
758 continue;
759 if (match_clock &&
760 clock.p != match_clock->p)
761 continue;
762
763 this_err = abs(clock.dot - target);
764 if (this_err < err) {
765 *best_clock = clock;
766 err = this_err;
767 }
768 }
769 }
770 }
771 }
772
773 return (err != target);
774}
775
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200776/*
777 * Returns a set of divisors for the desired target clock with the given
778 * refclk, or FALSE. The returned values represent the clock equation:
779 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200780 *
781 * Target and reference clocks are specified in kHz.
782 *
783 * If match_clock is provided, then best_clock P divider must match the P
784 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200785 */
Ma Lingd4906092009-03-18 20:13:27 +0800786static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300787g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200788 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300789 int target, int refclk, struct dpll *match_clock,
790 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800791{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300792 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300793 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800794 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400796 /* approximately equals target * 0.00585 */
797 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800798
799 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300800
801 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
802
Ma Lingd4906092009-03-18 20:13:27 +0800803 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200804 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800805 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200806 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800807 for (clock.m1 = limit->m1.max;
808 clock.m1 >= limit->m1.min; clock.m1--) {
809 for (clock.m2 = limit->m2.max;
810 clock.m2 >= limit->m2.min; clock.m2--) {
811 for (clock.p1 = limit->p1.max;
812 clock.p1 >= limit->p1.min; clock.p1--) {
813 int this_err;
814
Imre Deakdccbea32015-06-22 23:35:51 +0300815 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000816 if (!intel_PLL_is_valid(dev, limit,
817 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800818 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000819
820 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800821 if (this_err < err_most) {
822 *best_clock = clock;
823 err_most = this_err;
824 max_n = clock.n;
825 found = true;
826 }
827 }
828 }
829 }
830 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800831 return found;
832}
Ma Lingd4906092009-03-18 20:13:27 +0800833
Imre Deakd5dd62b2015-03-17 11:40:03 +0200834/*
835 * Check if the calculated PLL configuration is more optimal compared to the
836 * best configuration and error found so far. Return the calculated error.
837 */
838static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300839 const struct dpll *calculated_clock,
840 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200841 unsigned int best_error_ppm,
842 unsigned int *error_ppm)
843{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200844 /*
845 * For CHV ignore the error and consider only the P value.
846 * Prefer a bigger P value based on HW requirements.
847 */
848 if (IS_CHERRYVIEW(dev)) {
849 *error_ppm = 0;
850
851 return calculated_clock->p > best_clock->p;
852 }
853
Imre Deak24be4e42015-03-17 11:40:04 +0200854 if (WARN_ON_ONCE(!target_freq))
855 return false;
856
Imre Deakd5dd62b2015-03-17 11:40:03 +0200857 *error_ppm = div_u64(1000000ULL *
858 abs(target_freq - calculated_clock->dot),
859 target_freq);
860 /*
861 * Prefer a better P value over a better (smaller) error if the error
862 * is small. Ensure this preference for future configurations too by
863 * setting the error to 0.
864 */
865 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
866 *error_ppm = 0;
867
868 return true;
869 }
870
871 return *error_ppm + 10 < best_error_ppm;
872}
873
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200874/*
875 * Returns a set of divisors for the desired target clock with the given
876 * refclk, or FALSE. The returned values represent the clock equation:
877 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
878 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800879static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300880vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200881 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300882 int target, int refclk, struct dpll *match_clock,
883 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700884{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300886 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300887 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300888 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300889 /* min update 19.2 MHz */
890 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300891 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700892
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300893 target *= 5; /* fast clock */
894
895 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
897 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300898 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300899 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300900 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300901 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300902 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700903 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300904 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200905 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300906
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300907 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
908 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300909
Imre Deakdccbea32015-06-22 23:35:51 +0300910 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300912 if (!intel_PLL_is_valid(dev, limit,
913 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300914 continue;
915
Imre Deakd5dd62b2015-03-17 11:40:03 +0200916 if (!vlv_PLL_is_optimal(dev, target,
917 &clock,
918 best_clock,
919 bestppm, &ppm))
920 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300921
Imre Deakd5dd62b2015-03-17 11:40:03 +0200922 *best_clock = clock;
923 bestppm = ppm;
924 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700925 }
926 }
927 }
928 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700929
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300930 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700931}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700932
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200933/*
934 * Returns a set of divisors for the desired target clock with the given
935 * refclk, or FALSE. The returned values represent the clock equation:
936 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
937 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300938static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300939chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200940 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300941 int target, int refclk, struct dpll *match_clock,
942 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200944 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300945 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200946 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300947 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948 uint64_t m2;
949 int found = false;
950
951 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200952 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953
954 /*
955 * Based on hardware doc, the n always set to 1, and m1 always
956 * set to 2. If requires to support 200Mhz refclk, we need to
957 * revisit this because n may not 1 anymore.
958 */
959 clock.n = 1, clock.m1 = 2;
960 target *= 5; /* fast clock */
961
962 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
963 for (clock.p2 = limit->p2.p2_fast;
964 clock.p2 >= limit->p2.p2_slow;
965 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200966 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300967
968 clock.p = clock.p1 * clock.p2;
969
970 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
971 clock.n) << 22, refclk * clock.m1);
972
973 if (m2 > INT_MAX/clock.m1)
974 continue;
975
976 clock.m2 = m2;
977
Imre Deakdccbea32015-06-22 23:35:51 +0300978 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300979
980 if (!intel_PLL_is_valid(dev, limit, &clock))
981 continue;
982
Imre Deak9ca3ba02015-03-17 11:40:05 +0200983 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
984 best_error_ppm, &error_ppm))
985 continue;
986
987 *best_clock = clock;
988 best_error_ppm = error_ppm;
989 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300990 }
991 }
992
993 return found;
994}
995
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200996bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300997 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200998{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200999 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001000 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001002 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003 target_clock, refclk, NULL, best_clock);
1004}
1005
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001006bool intel_crtc_active(struct drm_crtc *crtc)
1007{
1008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1009
1010 /* Be paranoid as we can arrive here with only partial
1011 * state retrieved from the hardware during setup.
1012 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001013 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001014 * as Haswell has gained clock readout/fastboot support.
1015 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001016 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001017 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001018 *
1019 * FIXME: The intel_crtc->active here should be switched to
1020 * crtc->state->active once we have proper CRTC states wired up
1021 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001022 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001023 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001024 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001025}
1026
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001027enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1028 enum pipe pipe)
1029{
1030 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1032
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001033 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001034}
1035
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001036static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1037{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001038 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001039 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001040 u32 line1, line2;
1041 u32 line_mask;
1042
1043 if (IS_GEN2(dev))
1044 line_mask = DSL_LINEMASK_GEN2;
1045 else
1046 line_mask = DSL_LINEMASK_GEN3;
1047
1048 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001049 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001050 line2 = I915_READ(reg) & line_mask;
1051
1052 return line1 == line2;
1053}
1054
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055/*
1056 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001057 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001058 *
1059 * After disabling a pipe, we can't wait for vblank in the usual way,
1060 * spinning on the vblank interrupt status bit, since we won't actually
1061 * see an interrupt when the pipe is disabled.
1062 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001063 * On Gen4 and above:
1064 * wait for the pipe register state bit to turn off
1065 *
1066 * Otherwise:
1067 * wait for the display line value to settle (it usually
1068 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001069 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001070 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001071static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001072{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001073 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001074 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001076 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001077
Keith Packardab7ad7f2010-10-03 00:33:06 -07001078 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001079 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001080
Keith Packardab7ad7f2010-10-03 00:33:06 -07001081 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001082 if (intel_wait_for_register(dev_priv,
1083 reg, I965_PIPECONF_ACTIVE, 0,
1084 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001085 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001086 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001087 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001088 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001089 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001091}
1092
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097 u32 val;
1098 bool cur_state;
1099
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001102 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001103 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001104 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106
Jani Nikula23538ef2013-08-27 15:12:22 +03001107/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001108void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001109{
1110 u32 val;
1111 bool cur_state;
1112
Ville Syrjäläa5805162015-05-26 20:42:30 +03001113 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001114 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001115 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001116
1117 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001119 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001121}
Jani Nikula23538ef2013-08-27 15:12:22 +03001122
Jesse Barnes040484a2011-01-03 12:14:26 -08001123static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
1125{
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001130 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001131 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001132 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001133 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001135 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001138 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001140 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
1149 bool cur_state;
1150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001152 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001154 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1158#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1159
1160static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001166 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 return;
1168
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001170 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 return;
1172
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001174 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
Jesse Barnes040484a2011-01-03 12:14:26 -08001180 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001181 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001182
Ville Syrjälä649636e2015-09-22 19:50:01 +03001183 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001184 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001187 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001188}
1189
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001190void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001192 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001197 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001198 return;
1199
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001200 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001201 u32 port_sel;
1202
Imre Deak44cb7342016-08-10 14:07:29 +03001203 pp_reg = PP_CONTROL(0);
1204 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001205
1206 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1207 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1208 panel_pipe = PIPE_B;
1209 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001210 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001211 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001212 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001213 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001214 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001215 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1217 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001218 }
1219
1220 val = I915_READ(pp_reg);
1221 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001222 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001223 locked = false;
1224
Rob Clarke2c719b2014-12-15 13:56:32 -05001225 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001226 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001227 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228}
1229
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001230static void assert_cursor(struct drm_i915_private *dev_priv,
1231 enum pipe pipe, bool state)
1232{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001233 bool cur_state;
1234
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001235 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001236 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001237 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001238 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001239
Rob Clarke2c719b2014-12-15 13:56:32 -05001240 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001241 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001242 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001243}
1244#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1245#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1246
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001247void assert_pipe(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001250 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001251 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1252 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001253 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001254
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001255 /* if we need the pipe quirk it must be always on */
1256 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1257 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001258 state = true;
1259
Imre Deak4feed0e2016-02-12 18:55:14 +02001260 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1261 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001262 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001263 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001264
1265 intel_display_power_put(dev_priv, power_domain);
1266 } else {
1267 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001268 }
1269
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001271 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001272 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273}
1274
Chris Wilson931872f2012-01-16 23:01:13 +00001275static void assert_plane(struct drm_i915_private *dev_priv,
1276 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001278 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001279 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001282 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001283 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001284 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001285 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286}
1287
Chris Wilson931872f2012-01-16 23:01:13 +00001288#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1289#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1290
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
Chris Wilson91c8a322016-07-05 10:40:23 +01001294 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001295 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296
Ville Syrjälä653e1022013-06-04 13:49:05 +03001297 /* Primary planes are fixed to pipes on gen4+ */
1298 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001299 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001300 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001301 "plane %c assertion failure, should be disabled but not\n",
1302 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001303 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001304 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001305
Jesse Barnesb24e7172011-01-04 15:09:30 -08001306 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001307 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001308 u32 val = I915_READ(DSPCNTR(i));
1309 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001310 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001311 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001312 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1313 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001314 }
1315}
1316
Jesse Barnes19332d72013-03-28 09:55:38 -07001317static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1318 enum pipe pipe)
1319{
Chris Wilson91c8a322016-07-05 10:40:23 +01001320 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001321 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001322
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001323 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001324 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001325 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001326 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001327 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1328 sprite, pipe_name(pipe));
1329 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001330 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001331 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001332 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001334 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001335 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001336 }
1337 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001338 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001339 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001340 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001341 plane_name(pipe), pipe_name(pipe));
1342 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001343 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001345 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1346 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001347 }
1348}
1349
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001350static void assert_vblank_disabled(struct drm_crtc *crtc)
1351{
Rob Clarke2c719b2014-12-15 13:56:32 -05001352 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001353 drm_crtc_vblank_put(crtc);
1354}
1355
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001356void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1357 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001358{
Jesse Barnes92f25842011-01-04 15:09:34 -08001359 u32 val;
1360 bool enabled;
1361
Ville Syrjälä649636e2015-09-22 19:50:01 +03001362 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001363 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001365 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1366 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001367}
1368
Keith Packard4e634382011-08-06 10:39:45 -07001369static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001371{
1372 if ((val & DP_PORT_EN) == 0)
1373 return false;
1374
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001375 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001376 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001377 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1378 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001379 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001380 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1381 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001382 } else {
1383 if ((val & DP_PIPE_MASK) != (pipe << 30))
1384 return false;
1385 }
1386 return true;
1387}
1388
Keith Packard1519b992011-08-06 10:35:34 -07001389static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1390 enum pipe pipe, u32 val)
1391{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001392 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001393 return false;
1394
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001395 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001396 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001397 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001398 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001399 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1400 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001401 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001402 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001403 return false;
1404 }
1405 return true;
1406}
1407
1408static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1409 enum pipe pipe, u32 val)
1410{
1411 if ((val & LVDS_PORT_EN) == 0)
1412 return false;
1413
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001414 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001415 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1416 return false;
1417 } else {
1418 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1419 return false;
1420 }
1421 return true;
1422}
1423
1424static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1425 enum pipe pipe, u32 val)
1426{
1427 if ((val & ADPA_DAC_ENABLE) == 0)
1428 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001429 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001430 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1431 return false;
1432 } else {
1433 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1434 return false;
1435 }
1436 return true;
1437}
1438
Jesse Barnes291906f2011-02-02 12:28:03 -08001439static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001440 enum pipe pipe, i915_reg_t reg,
1441 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001442{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001443 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001444 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001446 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001448 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001449 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
1453static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001454 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001455{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001456 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001458 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001459 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001461 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001462 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001464}
1465
1466static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe)
1468{
Jesse Barnes291906f2011-02-02 12:28:03 -08001469 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001470
Keith Packardf0575e92011-07-25 22:12:43 -07001471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1472 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001474
Ville Syrjälä649636e2015-09-22 19:50:01 +03001475 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001476 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001477 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001478 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001479
Ville Syrjälä649636e2015-09-22 19:50:01 +03001480 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001481 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
Paulo Zanonie2debe92013-02-18 19:00:27 -03001485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001488}
1489
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001490static void _vlv_enable_pll(struct intel_crtc *crtc,
1491 const struct intel_crtc_state *pipe_config)
1492{
1493 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1494 enum pipe pipe = crtc->pipe;
1495
1496 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1497 POSTING_READ(DPLL(pipe));
1498 udelay(150);
1499
Chris Wilson2c30b432016-06-30 15:32:54 +01001500 if (intel_wait_for_register(dev_priv,
1501 DPLL(pipe),
1502 DPLL_LOCK_VLV,
1503 DPLL_LOCK_VLV,
1504 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001505 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1506}
1507
Ville Syrjäläd288f652014-10-28 13:20:22 +02001508static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001509 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001510{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001511 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001512 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001513
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001514 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001515
Daniel Vetter87442f72013-06-06 00:52:17 +02001516 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001517 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001518
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001519 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1520 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001521
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001522 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1523 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001524}
1525
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001526
1527static void _chv_enable_pll(struct intel_crtc *crtc,
1528 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001529{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001530 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001531 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001533 u32 tmp;
1534
Ville Syrjäläa5805162015-05-26 20:42:30 +03001535 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001536
1537 /* Enable back the 10bit clock to display controller */
1538 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1539 tmp |= DPIO_DCLKP_EN;
1540 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1541
Ville Syrjälä54433e92015-05-26 20:42:31 +03001542 mutex_unlock(&dev_priv->sb_lock);
1543
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001544 /*
1545 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1546 */
1547 udelay(1);
1548
1549 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001550 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001551
1552 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001553 if (intel_wait_for_register(dev_priv,
1554 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1555 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001557}
1558
1559static void chv_enable_pll(struct intel_crtc *crtc,
1560 const struct intel_crtc_state *pipe_config)
1561{
1562 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1563 enum pipe pipe = crtc->pipe;
1564
1565 assert_pipe_disabled(dev_priv, pipe);
1566
1567 /* PLL is protected by panel, make sure we can write it */
1568 assert_panel_unlocked(dev_priv, pipe);
1569
1570 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1571 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001572
Ville Syrjäläc2317752016-03-15 16:39:56 +02001573 if (pipe != PIPE_A) {
1574 /*
1575 * WaPixelRepeatModeFixForC0:chv
1576 *
1577 * DPLLCMD is AWOL. Use chicken bits to propagate
1578 * the value from DPLLBMD to either pipe B or C.
1579 */
1580 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1581 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1582 I915_WRITE(CBR4_VLV, 0);
1583 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1584
1585 /*
1586 * DPLLB VGA mode also seems to cause problems.
1587 * We should always have it disabled.
1588 */
1589 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1590 } else {
1591 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1592 POSTING_READ(DPLL_MD(pipe));
1593 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001594}
1595
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001596static int intel_num_dvo_pipes(struct drm_device *dev)
1597{
1598 struct intel_crtc *crtc;
1599 int count = 0;
1600
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001601 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001602 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001603 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1604 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001605
1606 return count;
1607}
1608
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001609static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001610{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001611 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001612 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001613 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001614 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001616 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001617
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001619 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001620 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001621
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001622 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001623 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001624 /*
1625 * It appears to be important that we don't enable this
1626 * for the current pipe before otherwise configuring the
1627 * PLL. No idea how this should be handled if multiple
1628 * DVO outputs are enabled simultaneosly.
1629 */
1630 dpll |= DPLL_DVO_2X_MODE;
1631 I915_WRITE(DPLL(!crtc->pipe),
1632 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1633 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001634
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001635 /*
1636 * Apparently we need to have VGA mode enabled prior to changing
1637 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1638 * dividers, even though the register value does change.
1639 */
1640 I915_WRITE(reg, 0);
1641
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001642 I915_WRITE(reg, dpll);
1643
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001644 /* Wait for the clocks to stabilize. */
1645 POSTING_READ(reg);
1646 udelay(150);
1647
1648 if (INTEL_INFO(dev)->gen >= 4) {
1649 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001650 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 } else {
1652 /* The pixel multiplier can only be updated once the
1653 * DPLL is enabled and the clocks are stable.
1654 *
1655 * So write it again.
1656 */
1657 I915_WRITE(reg, dpll);
1658 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659
1660 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001661 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001662 POSTING_READ(reg);
1663 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001664 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 POSTING_READ(reg);
1666 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001667 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001668 POSTING_READ(reg);
1669 udelay(150); /* wait for warmup */
1670}
1671
1672/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001673 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001674 * @dev_priv: i915 private structure
1675 * @pipe: pipe PLL to disable
1676 *
1677 * Disable the PLL for @pipe, making sure the pipe is off first.
1678 *
1679 * Note! This is for pre-ILK only.
1680 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001681static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001684 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001685 enum pipe pipe = crtc->pipe;
1686
1687 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001688 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001689 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001690 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001691 I915_WRITE(DPLL(PIPE_B),
1692 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1693 I915_WRITE(DPLL(PIPE_A),
1694 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1695 }
1696
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001697 /* Don't disable pipe or pipe PLLs if needed */
1698 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1699 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001700 return;
1701
1702 /* Make sure the pipe isn't still relying on us */
1703 assert_pipe_disabled(dev_priv, pipe);
1704
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001705 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001706 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001707}
1708
Jesse Barnesf6071162013-10-01 10:41:38 -07001709static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001711 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001712
1713 /* Make sure the pipe isn't still relying on us */
1714 assert_pipe_disabled(dev_priv, pipe);
1715
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001716 val = DPLL_INTEGRATED_REF_CLK_VLV |
1717 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1718 if (pipe != PIPE_A)
1719 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1720
Jesse Barnesf6071162013-10-01 10:41:38 -07001721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001723}
1724
1725static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1726{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001727 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001728 u32 val;
1729
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001730 /* Make sure the pipe isn't still relying on us */
1731 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001732
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001733 val = DPLL_SSC_REF_CLK_CHV |
1734 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001735 if (pipe != PIPE_A)
1736 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001737
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001738 I915_WRITE(DPLL(pipe), val);
1739 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001740
Ville Syrjäläa5805162015-05-26 20:42:30 +03001741 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001742
1743 /* Disable 10bit clock to display controller */
1744 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1745 val &= ~DPIO_DCLKP_EN;
1746 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1747
Ville Syrjäläa5805162015-05-26 20:42:30 +03001748 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001749}
1750
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001751void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001752 struct intel_digital_port *dport,
1753 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001754{
1755 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001756 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 switch (dport->port) {
1759 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001762 break;
1763 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001764 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001765 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001766 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001767 break;
1768 case PORT_D:
1769 port_mask = DPLL_PORTD_READY_MASK;
1770 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001771 break;
1772 default:
1773 BUG();
1774 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001775
Chris Wilson370004d2016-06-30 15:32:56 +01001776 if (intel_wait_for_register(dev_priv,
1777 dpll_reg, port_mask, expected_mask,
1778 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001779 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1780 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001781}
1782
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001783static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1784 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001785{
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001786 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001788 i915_reg_t reg;
1789 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001790
Jesse Barnes040484a2011-01-03 12:14:26 -08001791 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001792 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793
1794 /* FDI must be feeding us bits for PCH ports */
1795 assert_fdi_tx_enabled(dev_priv, pipe);
1796 assert_fdi_rx_enabled(dev_priv, pipe);
1797
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001798 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001799 /* Workaround: Set the timing override bit before enabling the
1800 * pch transcoder. */
1801 reg = TRANS_CHICKEN2(pipe);
1802 val = I915_READ(reg);
1803 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1804 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001805 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001806
Daniel Vetterab9412b2013-05-03 11:49:46 +02001807 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001808 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001809 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001810
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001811 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001812 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001813 * Make the BPC in transcoder be consistent with
1814 * that in pipeconf reg. For HDMI we must use 8bpc
1815 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001816 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001817 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001818 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001819 val |= PIPECONF_8BPC;
1820 else
1821 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001822 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001823
1824 val &= ~TRANS_INTERLACE_MASK;
1825 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001826 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001827 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001828 val |= TRANS_LEGACY_INTERLACED_ILK;
1829 else
1830 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001831 else
1832 val |= TRANS_PROGRESSIVE;
1833
Jesse Barnes040484a2011-01-03 12:14:26 -08001834 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001835 if (intel_wait_for_register(dev_priv,
1836 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1837 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001838 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001839}
1840
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001841static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001842 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001843{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001844 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001845
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001847 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001848 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001849
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001850 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001851 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001852 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001853 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001854
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001855 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001856 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001857
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001858 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1859 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001860 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001861 else
1862 val |= TRANS_PROGRESSIVE;
1863
Daniel Vetterab9412b2013-05-03 11:49:46 +02001864 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001865 if (intel_wait_for_register(dev_priv,
1866 LPT_TRANSCONF,
1867 TRANS_STATE_ENABLE,
1868 TRANS_STATE_ENABLE,
1869 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001870 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001871}
1872
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001873static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1874 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001875{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001876 i915_reg_t reg;
1877 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001878
1879 /* FDI relies on the transcoder */
1880 assert_fdi_tx_disabled(dev_priv, pipe);
1881 assert_fdi_rx_disabled(dev_priv, pipe);
1882
Jesse Barnes291906f2011-02-02 12:28:03 -08001883 /* Ports must be off as well */
1884 assert_pch_ports_disabled(dev_priv, pipe);
1885
Daniel Vetterab9412b2013-05-03 11:49:46 +02001886 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001887 val = I915_READ(reg);
1888 val &= ~TRANS_ENABLE;
1889 I915_WRITE(reg, val);
1890 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001891 if (intel_wait_for_register(dev_priv,
1892 reg, TRANS_STATE_ENABLE, 0,
1893 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001894 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001895
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001896 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001897 /* Workaround: Clear the timing override chicken bit again. */
1898 reg = TRANS_CHICKEN2(pipe);
1899 val = I915_READ(reg);
1900 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1901 I915_WRITE(reg, val);
1902 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001903}
1904
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001905void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001906{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001907 u32 val;
1908
Daniel Vetterab9412b2013-05-03 11:49:46 +02001909 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001910 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001911 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001912 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001913 if (intel_wait_for_register(dev_priv,
1914 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1915 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001916 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001917
1918 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001919 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001920 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001921 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001922}
1923
1924/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001925 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001926 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001927 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001928 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001929 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001930 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001931static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001932{
Paulo Zanoni03722642014-01-17 13:51:09 -02001933 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001934 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001935 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001936 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001937 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001938 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001939 u32 val;
1940
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001941 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1942
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001943 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001944 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001945 assert_sprites_disabled(dev_priv, pipe);
1946
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001947 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001948 pch_transcoder = TRANSCODER_A;
1949 else
1950 pch_transcoder = pipe;
1951
Jesse Barnesb24e7172011-01-04 15:09:30 -08001952 /*
1953 * A pipe without a PLL won't actually be able to drive bits from
1954 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1955 * need the check.
1956 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001957 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001958 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001959 assert_dsi_pll_enabled(dev_priv);
1960 else
1961 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001962 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001963 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001964 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001965 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001966 assert_fdi_tx_pll_enabled(dev_priv,
1967 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001968 }
1969 /* FIXME: assert CPU port conditions for SNB+ */
1970 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001971
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001972 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001973 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001974 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001975 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1976 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001977 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001978 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001979
1980 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001981 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001982
1983 /*
1984 * Until the pipe starts DSL will read as 0, which would cause
1985 * an apparent vblank timestamp jump, which messes up also the
1986 * frame count when it's derived from the timestamps. So let's
1987 * wait for the pipe to start properly before we call
1988 * drm_crtc_vblank_on()
1989 */
1990 if (dev->max_vblank_count == 0 &&
1991 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1992 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001993}
1994
1995/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001996 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001997 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001998 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001999 * Disable the pipe of @crtc, making sure that various hardware
2000 * specific requirements are met, if applicable, e.g. plane
2001 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002 *
2003 * Will wait until the pipe has shut down before returning.
2004 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002005static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002006{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002007 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002008 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002009 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002010 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002011 u32 val;
2012
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002013 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2014
Jesse Barnesb24e7172011-01-04 15:09:30 -08002015 /*
2016 * Make sure planes won't keep trying to pump pixels to us,
2017 * or we might hang the display.
2018 */
2019 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002020 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002021 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002022
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002023 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002024 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002025 if ((val & PIPECONF_ENABLE) == 0)
2026 return;
2027
Ville Syrjälä67adc642014-08-15 01:21:57 +03002028 /*
2029 * Double wide has implications for planes
2030 * so best keep it disabled when not needed.
2031 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002032 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002033 val &= ~PIPECONF_DOUBLE_WIDE;
2034
2035 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002036 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2037 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002038 val &= ~PIPECONF_ENABLE;
2039
2040 I915_WRITE(reg, val);
2041 if ((val & PIPECONF_ENABLE) == 0)
2042 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002043}
2044
Ville Syrjälä832be822016-01-12 21:08:33 +02002045static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2046{
2047 return IS_GEN2(dev_priv) ? 2048 : 4096;
2048}
2049
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002050static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2051 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002052{
2053 switch (fb_modifier) {
2054 case DRM_FORMAT_MOD_NONE:
2055 return cpp;
2056 case I915_FORMAT_MOD_X_TILED:
2057 if (IS_GEN2(dev_priv))
2058 return 128;
2059 else
2060 return 512;
2061 case I915_FORMAT_MOD_Y_TILED:
2062 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2063 return 128;
2064 else
2065 return 512;
2066 case I915_FORMAT_MOD_Yf_TILED:
2067 switch (cpp) {
2068 case 1:
2069 return 64;
2070 case 2:
2071 case 4:
2072 return 128;
2073 case 8:
2074 case 16:
2075 return 256;
2076 default:
2077 MISSING_CASE(cpp);
2078 return cpp;
2079 }
2080 break;
2081 default:
2082 MISSING_CASE(fb_modifier);
2083 return cpp;
2084 }
2085}
2086
Ville Syrjälä832be822016-01-12 21:08:33 +02002087unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2088 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002089{
Ville Syrjälä832be822016-01-12 21:08:33 +02002090 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2091 return 1;
2092 else
2093 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002094 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002095}
2096
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002097/* Return the tile dimensions in pixel units */
2098static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2099 unsigned int *tile_width,
2100 unsigned int *tile_height,
2101 uint64_t fb_modifier,
2102 unsigned int cpp)
2103{
2104 unsigned int tile_width_bytes =
2105 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2106
2107 *tile_width = tile_width_bytes / cpp;
2108 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2109}
2110
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002111unsigned int
2112intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002113 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002114{
Ville Syrjälä832be822016-01-12 21:08:33 +02002115 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2116 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2117
2118 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002119}
2120
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002121unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2122{
2123 unsigned int size = 0;
2124 int i;
2125
2126 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2127 size += rot_info->plane[i].width * rot_info->plane[i].height;
2128
2129 return size;
2130}
2131
Daniel Vetter75c82a52015-10-14 16:51:04 +02002132static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002133intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2134 const struct drm_framebuffer *fb,
2135 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002136{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002137 if (intel_rotation_90_or_270(rotation)) {
2138 *view = i915_ggtt_view_rotated;
2139 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2140 } else {
2141 *view = i915_ggtt_view_normal;
2142 }
2143}
2144
Ville Syrjälä603525d2016-01-12 21:08:37 +02002145static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002146{
2147 if (INTEL_INFO(dev_priv)->gen >= 9)
2148 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002149 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002150 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002151 return 128 * 1024;
2152 else if (INTEL_INFO(dev_priv)->gen >= 4)
2153 return 4 * 1024;
2154 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002155 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002156}
2157
Ville Syrjälä603525d2016-01-12 21:08:37 +02002158static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2159 uint64_t fb_modifier)
2160{
2161 switch (fb_modifier) {
2162 case DRM_FORMAT_MOD_NONE:
2163 return intel_linear_alignment(dev_priv);
2164 case I915_FORMAT_MOD_X_TILED:
2165 if (INTEL_INFO(dev_priv)->gen >= 9)
2166 return 256 * 1024;
2167 return 0;
2168 case I915_FORMAT_MOD_Y_TILED:
2169 case I915_FORMAT_MOD_Yf_TILED:
2170 return 1 * 1024 * 1024;
2171 default:
2172 MISSING_CASE(fb_modifier);
2173 return 0;
2174 }
2175}
2176
Chris Wilson058d88c2016-08-15 10:49:06 +01002177struct i915_vma *
2178intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002179{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002180 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002181 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002182 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002183 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002184 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002185 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002186
Matt Roperebcdd392014-07-09 16:22:11 -07002187 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2188
Ville Syrjälä603525d2016-01-12 21:08:37 +02002189 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002190
Ville Syrjälä3465c582016-02-15 22:54:43 +02002191 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002192
Chris Wilson693db182013-03-05 14:52:39 +00002193 /* Note that the w/a also requires 64 PTE of padding following the
2194 * bo. We currently fill all unused PTE with the shadow page and so
2195 * we should always have valid PTE following the scanout preventing
2196 * the VT-d warning.
2197 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002198 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002199 alignment = 256 * 1024;
2200
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002201 /*
2202 * Global gtt pte registers are special registers which actually forward
2203 * writes to a chunk of system memory. Which means that there is no risk
2204 * that the register values disappear as soon as we call
2205 * intel_runtime_pm_put(), so it is correct to wrap only the
2206 * pin/unpin/fence and not more.
2207 */
2208 intel_runtime_pm_get(dev_priv);
2209
Chris Wilson058d88c2016-08-15 10:49:06 +01002210 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002211 if (IS_ERR(vma))
2212 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002213
Chris Wilson05a20d02016-08-18 17:16:55 +01002214 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002215 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2216 * fence, whereas 965+ only requires a fence if using
2217 * framebuffer compression. For simplicity, we always, when
2218 * possible, install a fence as the cost is not that onerous.
2219 *
2220 * If we fail to fence the tiled scanout, then either the
2221 * modeset will reject the change (which is highly unlikely as
2222 * the affected systems, all but one, do not have unmappable
2223 * space) or we will not be able to enable full powersaving
2224 * techniques (also likely not to apply due to various limits
2225 * FBC and the like impose on the size of the buffer, which
2226 * presumably we violated anyway with this unmappable buffer).
2227 * Anyway, it is presumably better to stumble onwards with
2228 * something and try to run the system in a "less than optimal"
2229 * mode that matches the user configuration.
2230 */
2231 if (i915_vma_get_fence(vma) == 0)
2232 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002233 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002234
Chris Wilson49ef5292016-08-18 17:17:00 +01002235err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002236 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002237 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002238}
2239
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002240void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002241{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002242 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002243 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002244 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002245
Matt Roperebcdd392014-07-09 16:22:11 -07002246 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2247
Ville Syrjälä3465c582016-02-15 22:54:43 +02002248 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002249 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002250
Chris Wilson49ef5292016-08-18 17:17:00 +01002251 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002252 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002253}
2254
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002255static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2256 unsigned int rotation)
2257{
2258 if (intel_rotation_90_or_270(rotation))
2259 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2260 else
2261 return fb->pitches[plane];
2262}
2263
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002264/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002265 * Convert the x/y offsets into a linear offset.
2266 * Only valid with 0/180 degree rotation, which is fine since linear
2267 * offset is only used with linear buffers on pre-hsw and tiled buffers
2268 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2269 */
2270u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002271 const struct intel_plane_state *state,
2272 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002273{
Ville Syrjälä29490562016-01-20 18:02:50 +02002274 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002275 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2276 unsigned int pitch = fb->pitches[plane];
2277
2278 return y * pitch + x * cpp;
2279}
2280
2281/*
2282 * Add the x/y offsets derived from fb->offsets[] to the user
2283 * specified plane src x/y offsets. The resulting x/y offsets
2284 * specify the start of scanout from the beginning of the gtt mapping.
2285 */
2286void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002287 const struct intel_plane_state *state,
2288 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002289
2290{
Ville Syrjälä29490562016-01-20 18:02:50 +02002291 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2292 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002293
2294 if (intel_rotation_90_or_270(rotation)) {
2295 *x += intel_fb->rotated[plane].x;
2296 *y += intel_fb->rotated[plane].y;
2297 } else {
2298 *x += intel_fb->normal[plane].x;
2299 *y += intel_fb->normal[plane].y;
2300 }
2301}
2302
2303/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002304 * Input tile dimensions and pitch must already be
2305 * rotated to match x and y, and in pixel units.
2306 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002307static u32 _intel_adjust_tile_offset(int *x, int *y,
2308 unsigned int tile_width,
2309 unsigned int tile_height,
2310 unsigned int tile_size,
2311 unsigned int pitch_tiles,
2312 u32 old_offset,
2313 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002314{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002315 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002316 unsigned int tiles;
2317
2318 WARN_ON(old_offset & (tile_size - 1));
2319 WARN_ON(new_offset & (tile_size - 1));
2320 WARN_ON(new_offset > old_offset);
2321
2322 tiles = (old_offset - new_offset) / tile_size;
2323
2324 *y += tiles / pitch_tiles * tile_height;
2325 *x += tiles % pitch_tiles * tile_width;
2326
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002327 /* minimize x in case it got needlessly big */
2328 *y += *x / pitch_pixels * tile_height;
2329 *x %= pitch_pixels;
2330
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002331 return new_offset;
2332}
2333
2334/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002335 * Adjust the tile offset by moving the difference into
2336 * the x/y offsets.
2337 */
2338static u32 intel_adjust_tile_offset(int *x, int *y,
2339 const struct intel_plane_state *state, int plane,
2340 u32 old_offset, u32 new_offset)
2341{
2342 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2343 const struct drm_framebuffer *fb = state->base.fb;
2344 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2345 unsigned int rotation = state->base.rotation;
2346 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2347
2348 WARN_ON(new_offset > old_offset);
2349
2350 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2351 unsigned int tile_size, tile_width, tile_height;
2352 unsigned int pitch_tiles;
2353
2354 tile_size = intel_tile_size(dev_priv);
2355 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2356 fb->modifier[plane], cpp);
2357
2358 if (intel_rotation_90_or_270(rotation)) {
2359 pitch_tiles = pitch / tile_height;
2360 swap(tile_width, tile_height);
2361 } else {
2362 pitch_tiles = pitch / (tile_width * cpp);
2363 }
2364
2365 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2366 tile_size, pitch_tiles,
2367 old_offset, new_offset);
2368 } else {
2369 old_offset += *y * pitch + *x * cpp;
2370
2371 *y = (old_offset - new_offset) / pitch;
2372 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2373 }
2374
2375 return new_offset;
2376}
2377
2378/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002379 * Computes the linear offset to the base tile and adjusts
2380 * x, y. bytes per pixel is assumed to be a power-of-two.
2381 *
2382 * In the 90/270 rotated case, x and y are assumed
2383 * to be already rotated to match the rotated GTT view, and
2384 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002385 *
2386 * This function is used when computing the derived information
2387 * under intel_framebuffer, so using any of that information
2388 * here is not allowed. Anything under drm_framebuffer can be
2389 * used. This is why the user has to pass in the pitch since it
2390 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002391 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002392static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2393 int *x, int *y,
2394 const struct drm_framebuffer *fb, int plane,
2395 unsigned int pitch,
2396 unsigned int rotation,
2397 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002398{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002399 uint64_t fb_modifier = fb->modifier[plane];
2400 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002401 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002402
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002403 if (alignment)
2404 alignment--;
2405
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002406 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002407 unsigned int tile_size, tile_width, tile_height;
2408 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002409
Ville Syrjäläd8433102016-01-12 21:08:35 +02002410 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002411 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2412 fb_modifier, cpp);
2413
2414 if (intel_rotation_90_or_270(rotation)) {
2415 pitch_tiles = pitch / tile_height;
2416 swap(tile_width, tile_height);
2417 } else {
2418 pitch_tiles = pitch / (tile_width * cpp);
2419 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002420
Ville Syrjäläd8433102016-01-12 21:08:35 +02002421 tile_rows = *y / tile_height;
2422 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002423
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002424 tiles = *x / tile_width;
2425 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002426
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002427 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2428 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002429
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002430 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2431 tile_size, pitch_tiles,
2432 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002433 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002434 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002435 offset_aligned = offset & ~alignment;
2436
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002437 *y = (offset & alignment) / pitch;
2438 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002439 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002440
2441 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002442}
2443
Ville Syrjälä6687c902015-09-15 13:16:41 +03002444u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002445 const struct intel_plane_state *state,
2446 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002447{
Ville Syrjälä29490562016-01-20 18:02:50 +02002448 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2449 const struct drm_framebuffer *fb = state->base.fb;
2450 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002451 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002452 u32 alignment;
2453
2454 /* AUX_DIST needs only 4K alignment */
2455 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2456 alignment = 4096;
2457 else
2458 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002459
2460 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2461 rotation, alignment);
2462}
2463
2464/* Convert the fb->offset[] linear offset into x/y offsets */
2465static void intel_fb_offset_to_xy(int *x, int *y,
2466 const struct drm_framebuffer *fb, int plane)
2467{
2468 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2469 unsigned int pitch = fb->pitches[plane];
2470 u32 linear_offset = fb->offsets[plane];
2471
2472 *y = linear_offset / pitch;
2473 *x = linear_offset % pitch / cpp;
2474}
2475
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002476static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2477{
2478 switch (fb_modifier) {
2479 case I915_FORMAT_MOD_X_TILED:
2480 return I915_TILING_X;
2481 case I915_FORMAT_MOD_Y_TILED:
2482 return I915_TILING_Y;
2483 default:
2484 return I915_TILING_NONE;
2485 }
2486}
2487
Ville Syrjälä6687c902015-09-15 13:16:41 +03002488static int
2489intel_fill_fb_info(struct drm_i915_private *dev_priv,
2490 struct drm_framebuffer *fb)
2491{
2492 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2493 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2494 u32 gtt_offset_rotated = 0;
2495 unsigned int max_size = 0;
2496 uint32_t format = fb->pixel_format;
2497 int i, num_planes = drm_format_num_planes(format);
2498 unsigned int tile_size = intel_tile_size(dev_priv);
2499
2500 for (i = 0; i < num_planes; i++) {
2501 unsigned int width, height;
2502 unsigned int cpp, size;
2503 u32 offset;
2504 int x, y;
2505
2506 cpp = drm_format_plane_cpp(format, i);
2507 width = drm_format_plane_width(fb->width, format, i);
2508 height = drm_format_plane_height(fb->height, format, i);
2509
2510 intel_fb_offset_to_xy(&x, &y, fb, i);
2511
2512 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002513 * The fence (if used) is aligned to the start of the object
2514 * so having the framebuffer wrap around across the edge of the
2515 * fenced region doesn't really work. We have no API to configure
2516 * the fence start offset within the object (nor could we probably
2517 * on gen2/3). So it's just easier if we just require that the
2518 * fb layout agrees with the fence layout. We already check that the
2519 * fb stride matches the fence stride elsewhere.
2520 */
2521 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2522 (x + width) * cpp > fb->pitches[i]) {
2523 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2524 i, fb->offsets[i]);
2525 return -EINVAL;
2526 }
2527
2528 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002529 * First pixel of the framebuffer from
2530 * the start of the normal gtt mapping.
2531 */
2532 intel_fb->normal[i].x = x;
2533 intel_fb->normal[i].y = y;
2534
2535 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2536 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002537 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002538 offset /= tile_size;
2539
2540 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2541 unsigned int tile_width, tile_height;
2542 unsigned int pitch_tiles;
2543 struct drm_rect r;
2544
2545 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2546 fb->modifier[i], cpp);
2547
2548 rot_info->plane[i].offset = offset;
2549 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2550 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2551 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2552
2553 intel_fb->rotated[i].pitch =
2554 rot_info->plane[i].height * tile_height;
2555
2556 /* how many tiles does this plane need */
2557 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2558 /*
2559 * If the plane isn't horizontally tile aligned,
2560 * we need one more tile.
2561 */
2562 if (x != 0)
2563 size++;
2564
2565 /* rotate the x/y offsets to match the GTT view */
2566 r.x1 = x;
2567 r.y1 = y;
2568 r.x2 = x + width;
2569 r.y2 = y + height;
2570 drm_rect_rotate(&r,
2571 rot_info->plane[i].width * tile_width,
2572 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002573 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002574 x = r.x1;
2575 y = r.y1;
2576
2577 /* rotate the tile dimensions to match the GTT view */
2578 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2579 swap(tile_width, tile_height);
2580
2581 /*
2582 * We only keep the x/y offsets, so push all of the
2583 * gtt offset into the x/y offsets.
2584 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002585 _intel_adjust_tile_offset(&x, &y, tile_size,
2586 tile_width, tile_height, pitch_tiles,
2587 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002588
2589 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2590
2591 /*
2592 * First pixel of the framebuffer from
2593 * the start of the rotated gtt mapping.
2594 */
2595 intel_fb->rotated[i].x = x;
2596 intel_fb->rotated[i].y = y;
2597 } else {
2598 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2599 x * cpp, tile_size);
2600 }
2601
2602 /* how many tiles in total needed in the bo */
2603 max_size = max(max_size, offset + size);
2604 }
2605
2606 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2607 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2608 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2609 return -EINVAL;
2610 }
2611
2612 return 0;
2613}
2614
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002615static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002616{
2617 switch (format) {
2618 case DISPPLANE_8BPP:
2619 return DRM_FORMAT_C8;
2620 case DISPPLANE_BGRX555:
2621 return DRM_FORMAT_XRGB1555;
2622 case DISPPLANE_BGRX565:
2623 return DRM_FORMAT_RGB565;
2624 default:
2625 case DISPPLANE_BGRX888:
2626 return DRM_FORMAT_XRGB8888;
2627 case DISPPLANE_RGBX888:
2628 return DRM_FORMAT_XBGR8888;
2629 case DISPPLANE_BGRX101010:
2630 return DRM_FORMAT_XRGB2101010;
2631 case DISPPLANE_RGBX101010:
2632 return DRM_FORMAT_XBGR2101010;
2633 }
2634}
2635
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002636static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2637{
2638 switch (format) {
2639 case PLANE_CTL_FORMAT_RGB_565:
2640 return DRM_FORMAT_RGB565;
2641 default:
2642 case PLANE_CTL_FORMAT_XRGB_8888:
2643 if (rgb_order) {
2644 if (alpha)
2645 return DRM_FORMAT_ABGR8888;
2646 else
2647 return DRM_FORMAT_XBGR8888;
2648 } else {
2649 if (alpha)
2650 return DRM_FORMAT_ARGB8888;
2651 else
2652 return DRM_FORMAT_XRGB8888;
2653 }
2654 case PLANE_CTL_FORMAT_XRGB_2101010:
2655 if (rgb_order)
2656 return DRM_FORMAT_XBGR2101010;
2657 else
2658 return DRM_FORMAT_XRGB2101010;
2659 }
2660}
2661
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002662static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002663intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2664 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002665{
2666 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002667 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002668 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002669 struct drm_i915_gem_object *obj = NULL;
2670 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002671 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002672 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2673 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2674 PAGE_SIZE);
2675
2676 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002677
Chris Wilsonff2652e2014-03-10 08:07:02 +00002678 if (plane_config->size == 0)
2679 return false;
2680
Paulo Zanoni3badb492015-09-23 12:52:23 -03002681 /* If the FB is too big, just don't use it since fbdev is not very
2682 * important and we should probably use that space with FBC or other
2683 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002684 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002685 return false;
2686
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002687 mutex_lock(&dev->struct_mutex);
2688
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002689 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2690 base_aligned,
2691 base_aligned,
2692 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002693 if (!obj) {
2694 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002695 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002696 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002697
Chris Wilson3e510a82016-08-05 10:14:23 +01002698 if (plane_config->tiling == I915_TILING_X)
2699 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002700
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002701 mode_cmd.pixel_format = fb->pixel_format;
2702 mode_cmd.width = fb->width;
2703 mode_cmd.height = fb->height;
2704 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002705 mode_cmd.modifier[0] = fb->modifier[0];
2706 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002707
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002708 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002709 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002710 DRM_DEBUG_KMS("intel fb init failed\n");
2711 goto out_unref_obj;
2712 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002713
Jesse Barnes46f297f2014-03-07 08:57:48 -08002714 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002715
Daniel Vetterf6936e22015-03-26 12:17:05 +01002716 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002717 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002718
2719out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002720 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002721 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002722 return false;
2723}
2724
Daniel Vetter5a21b662016-05-24 17:13:53 +02002725/* Update plane->state->fb to match plane->fb after driver-internal updates */
2726static void
2727update_state_fb(struct drm_plane *plane)
2728{
2729 if (plane->fb == plane->state->fb)
2730 return;
2731
2732 if (plane->state->fb)
2733 drm_framebuffer_unreference(plane->state->fb);
2734 plane->state->fb = plane->fb;
2735 if (plane->state->fb)
2736 drm_framebuffer_reference(plane->state->fb);
2737}
2738
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002739static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002740intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2741 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002742{
2743 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002744 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002745 struct drm_crtc *c;
2746 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002747 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002748 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002749 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002750 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2751 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002752 struct intel_plane_state *intel_state =
2753 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002754 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002755
Damien Lespiau2d140302015-02-05 17:22:18 +00002756 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002757 return;
2758
Daniel Vetterf6936e22015-03-26 12:17:05 +01002759 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002760 fb = &plane_config->fb->base;
2761 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002762 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002763
Damien Lespiau2d140302015-02-05 17:22:18 +00002764 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002765
2766 /*
2767 * Failed to alloc the obj, check to see if we should share
2768 * an fb with another CRTC instead
2769 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002770 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002771 i = to_intel_crtc(c);
2772
2773 if (c == &intel_crtc->base)
2774 continue;
2775
Matt Roper2ff8fde2014-07-08 07:50:07 -07002776 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002777 continue;
2778
Daniel Vetter88595ac2015-03-26 12:42:24 +01002779 fb = c->primary->fb;
2780 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002781 continue;
2782
Daniel Vetter88595ac2015-03-26 12:42:24 +01002783 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002784 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002785 drm_framebuffer_reference(fb);
2786 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002787 }
2788 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002789
Matt Roper200757f2015-12-03 11:37:36 -08002790 /*
2791 * We've failed to reconstruct the BIOS FB. Current display state
2792 * indicates that the primary plane is visible, but has a NULL FB,
2793 * which will lead to problems later if we don't fix it up. The
2794 * simplest solution is to just disable the primary plane now and
2795 * pretend the BIOS never had it enabled.
2796 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002797 to_intel_plane_state(plane_state)->base.visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002798 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002799 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002800 intel_plane->disable_plane(primary, &intel_crtc->base);
2801
Daniel Vetter88595ac2015-03-26 12:42:24 +01002802 return;
2803
2804valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002805 plane_state->src_x = 0;
2806 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002807 plane_state->src_w = fb->width << 16;
2808 plane_state->src_h = fb->height << 16;
2809
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002810 plane_state->crtc_x = 0;
2811 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002812 plane_state->crtc_w = fb->width;
2813 plane_state->crtc_h = fb->height;
2814
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002815 intel_state->base.src.x1 = plane_state->src_x;
2816 intel_state->base.src.y1 = plane_state->src_y;
2817 intel_state->base.src.x2 = plane_state->src_x + plane_state->src_w;
2818 intel_state->base.src.y2 = plane_state->src_y + plane_state->src_h;
2819 intel_state->base.dst.x1 = plane_state->crtc_x;
2820 intel_state->base.dst.y1 = plane_state->crtc_y;
2821 intel_state->base.dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2822 intel_state->base.dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
Matt Roper0a8d8a82015-12-03 11:37:38 -08002823
Daniel Vetter88595ac2015-03-26 12:42:24 +01002824 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002825 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002826 dev_priv->preserve_bios_swizzle = true;
2827
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002828 drm_framebuffer_reference(fb);
2829 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002830 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002831 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002832 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2833 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002834}
2835
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002836static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2837 unsigned int rotation)
2838{
2839 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2840
2841 switch (fb->modifier[plane]) {
2842 case DRM_FORMAT_MOD_NONE:
2843 case I915_FORMAT_MOD_X_TILED:
2844 switch (cpp) {
2845 case 8:
2846 return 4096;
2847 case 4:
2848 case 2:
2849 case 1:
2850 return 8192;
2851 default:
2852 MISSING_CASE(cpp);
2853 break;
2854 }
2855 break;
2856 case I915_FORMAT_MOD_Y_TILED:
2857 case I915_FORMAT_MOD_Yf_TILED:
2858 switch (cpp) {
2859 case 8:
2860 return 2048;
2861 case 4:
2862 return 4096;
2863 case 2:
2864 case 1:
2865 return 8192;
2866 default:
2867 MISSING_CASE(cpp);
2868 break;
2869 }
2870 break;
2871 default:
2872 MISSING_CASE(fb->modifier[plane]);
2873 }
2874
2875 return 2048;
2876}
2877
2878static int skl_check_main_surface(struct intel_plane_state *plane_state)
2879{
2880 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2881 const struct drm_framebuffer *fb = plane_state->base.fb;
2882 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002883 int x = plane_state->base.src.x1 >> 16;
2884 int y = plane_state->base.src.y1 >> 16;
2885 int w = drm_rect_width(&plane_state->base.src) >> 16;
2886 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002887 int max_width = skl_max_plane_width(fb, 0, rotation);
2888 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002889 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002890
2891 if (w > max_width || h > max_height) {
2892 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2893 w, h, max_width, max_height);
2894 return -EINVAL;
2895 }
2896
2897 intel_add_fb_offsets(&x, &y, plane_state, 0);
2898 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2899
2900 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2901
2902 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002903 * AUX surface offset is specified as the distance from the
2904 * main surface offset, and it must be non-negative. Make
2905 * sure that is what we will get.
2906 */
2907 if (offset > aux_offset)
2908 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2909 offset, aux_offset & ~(alignment - 1));
2910
2911 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002912 * When using an X-tiled surface, the plane blows up
2913 * if the x offset + width exceed the stride.
2914 *
2915 * TODO: linear and Y-tiled seem fine, Yf untested,
2916 */
2917 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2918 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2919
2920 while ((x + w) * cpp > fb->pitches[0]) {
2921 if (offset == 0) {
2922 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2923 return -EINVAL;
2924 }
2925
2926 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2927 offset, offset - alignment);
2928 }
2929 }
2930
2931 plane_state->main.offset = offset;
2932 plane_state->main.x = x;
2933 plane_state->main.y = y;
2934
2935 return 0;
2936}
2937
Ville Syrjälä8d970652016-01-28 16:30:28 +02002938static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2939{
2940 const struct drm_framebuffer *fb = plane_state->base.fb;
2941 unsigned int rotation = plane_state->base.rotation;
2942 int max_width = skl_max_plane_width(fb, 1, rotation);
2943 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002944 int x = plane_state->base.src.x1 >> 17;
2945 int y = plane_state->base.src.y1 >> 17;
2946 int w = drm_rect_width(&plane_state->base.src) >> 17;
2947 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002948 u32 offset;
2949
2950 intel_add_fb_offsets(&x, &y, plane_state, 1);
2951 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2952
2953 /* FIXME not quite sure how/if these apply to the chroma plane */
2954 if (w > max_width || h > max_height) {
2955 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2956 w, h, max_width, max_height);
2957 return -EINVAL;
2958 }
2959
2960 plane_state->aux.offset = offset;
2961 plane_state->aux.x = x;
2962 plane_state->aux.y = y;
2963
2964 return 0;
2965}
2966
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002967int skl_check_plane_surface(struct intel_plane_state *plane_state)
2968{
2969 const struct drm_framebuffer *fb = plane_state->base.fb;
2970 unsigned int rotation = plane_state->base.rotation;
2971 int ret;
2972
2973 /* Rotate src coordinates to match rotated GTT view */
2974 if (intel_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002975 drm_rect_rotate(&plane_state->base.src,
2976 fb->width, fb->height, DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002977
Ville Syrjälä8d970652016-01-28 16:30:28 +02002978 /*
2979 * Handle the AUX surface first since
2980 * the main surface setup depends on it.
2981 */
2982 if (fb->pixel_format == DRM_FORMAT_NV12) {
2983 ret = skl_check_nv12_aux_surface(plane_state);
2984 if (ret)
2985 return ret;
2986 } else {
2987 plane_state->aux.offset = ~0xfff;
2988 plane_state->aux.x = 0;
2989 plane_state->aux.y = 0;
2990 }
2991
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002992 ret = skl_check_main_surface(plane_state);
2993 if (ret)
2994 return ret;
2995
2996 return 0;
2997}
2998
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002999static void i9xx_update_primary_plane(struct drm_plane *primary,
3000 const struct intel_crtc_state *crtc_state,
3001 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003002{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003003 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003004 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3006 struct drm_framebuffer *fb = plane_state->base.fb;
3007 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07003008 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003009 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003010 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003011 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003012 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003013 int x = plane_state->base.src.x1 >> 16;
3014 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003015
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003016 dspcntr = DISPPLANE_GAMMA_ENABLE;
3017
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003018 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003019
3020 if (INTEL_INFO(dev)->gen < 4) {
3021 if (intel_crtc->pipe == PIPE_B)
3022 dspcntr |= DISPPLANE_SEL_PIPE_B;
3023
3024 /* pipesrc and dspsize control the size that is scaled from,
3025 * which should always be the user's requested size.
3026 */
3027 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003028 ((crtc_state->pipe_src_h - 1) << 16) |
3029 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003030 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003031 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
3032 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003033 ((crtc_state->pipe_src_h - 1) << 16) |
3034 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003035 I915_WRITE(PRIMPOS(plane), 0);
3036 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003037 }
3038
Ville Syrjälä57779d02012-10-31 17:50:14 +02003039 switch (fb->pixel_format) {
3040 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003041 dspcntr |= DISPPLANE_8BPP;
3042 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003043 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003044 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003045 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003046 case DRM_FORMAT_RGB565:
3047 dspcntr |= DISPPLANE_BGRX565;
3048 break;
3049 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003050 dspcntr |= DISPPLANE_BGRX888;
3051 break;
3052 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003053 dspcntr |= DISPPLANE_RGBX888;
3054 break;
3055 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003056 dspcntr |= DISPPLANE_BGRX101010;
3057 break;
3058 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003059 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003060 break;
3061 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003062 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003063 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003064
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003065 if (INTEL_GEN(dev_priv) >= 4 &&
3066 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003067 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003068
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003069 if (IS_G4X(dev))
3070 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3071
Ville Syrjälä29490562016-01-20 18:02:50 +02003072 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003073
Ville Syrjälä6687c902015-09-15 13:16:41 +03003074 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003075 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003076 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003077
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003078 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303079 dspcntr |= DISPPLANE_ROTATE_180;
3080
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003081 x += (crtc_state->pipe_src_w - 1);
3082 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303083 }
3084
Ville Syrjälä29490562016-01-20 18:02:50 +02003085 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003086
3087 if (INTEL_INFO(dev)->gen < 4)
3088 intel_crtc->dspaddr_offset = linear_offset;
3089
Paulo Zanoni2db33662015-09-14 15:20:03 -03003090 intel_crtc->adjusted_x = x;
3091 intel_crtc->adjusted_y = y;
3092
Sonika Jindal48404c12014-08-22 14:06:04 +05303093 I915_WRITE(reg, dspcntr);
3094
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003095 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003096 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003097 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003098 intel_fb_gtt_offset(fb, rotation) +
3099 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003100 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003101 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 } else
Chris Wilson058d88c2016-08-15 10:49:06 +01003103 I915_WRITE(DSPADDR(plane), i915_gem_object_ggtt_offset(obj, NULL) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003104 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003105}
3106
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003107static void i9xx_disable_primary_plane(struct drm_plane *primary,
3108 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003109{
3110 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003111 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003113 int plane = intel_crtc->plane;
3114
3115 I915_WRITE(DSPCNTR(plane), 0);
3116 if (INTEL_INFO(dev_priv)->gen >= 4)
3117 I915_WRITE(DSPSURF(plane), 0);
3118 else
3119 I915_WRITE(DSPADDR(plane), 0);
3120 POSTING_READ(DSPCNTR(plane));
3121}
3122
3123static void ironlake_update_primary_plane(struct drm_plane *primary,
3124 const struct intel_crtc_state *crtc_state,
3125 const struct intel_plane_state *plane_state)
3126{
3127 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003128 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3130 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003131 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003132 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003133 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003134 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003135 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003136 int x = plane_state->base.src.x1 >> 16;
3137 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003138
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003139 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003140 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003141
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003142 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003143 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3144
Ville Syrjälä57779d02012-10-31 17:50:14 +02003145 switch (fb->pixel_format) {
3146 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003147 dspcntr |= DISPPLANE_8BPP;
3148 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003149 case DRM_FORMAT_RGB565:
3150 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003151 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003152 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003153 dspcntr |= DISPPLANE_BGRX888;
3154 break;
3155 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003156 dspcntr |= DISPPLANE_RGBX888;
3157 break;
3158 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003159 dspcntr |= DISPPLANE_BGRX101010;
3160 break;
3161 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003162 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003163 break;
3164 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003165 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003166 }
3167
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003168 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003169 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003170
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003171 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003172 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003173
Ville Syrjälä29490562016-01-20 18:02:50 +02003174 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003175
Daniel Vetterc2c75132012-07-05 12:17:30 +02003176 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003177 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003178
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003179 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303180 dspcntr |= DISPPLANE_ROTATE_180;
3181
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003182 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003183 x += (crtc_state->pipe_src_w - 1);
3184 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303185 }
3186 }
3187
Ville Syrjälä29490562016-01-20 18:02:50 +02003188 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003189
Paulo Zanoni2db33662015-09-14 15:20:03 -03003190 intel_crtc->adjusted_x = x;
3191 intel_crtc->adjusted_y = y;
3192
Sonika Jindal48404c12014-08-22 14:06:04 +05303193 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003194
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003195 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003196 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003197 intel_fb_gtt_offset(fb, rotation) +
3198 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003199 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003200 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3201 } else {
3202 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3203 I915_WRITE(DSPLINOFF(plane), linear_offset);
3204 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003205 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003206}
3207
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003208u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3209 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003210{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003211 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3212 return 64;
3213 } else {
3214 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003215
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003216 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003217 }
3218}
3219
Ville Syrjälä6687c902015-09-15 13:16:41 +03003220u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3221 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003222{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003223 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003224 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01003225 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003226
Ville Syrjälä6687c902015-09-15 13:16:41 +03003227 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003228
Chris Wilson058d88c2016-08-15 10:49:06 +01003229 vma = i915_gem_object_to_ggtt(obj, &view);
3230 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3231 view.type))
3232 return -1;
3233
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003234 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003235}
3236
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003237static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3238{
3239 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003240 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003241
3242 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3243 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3244 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003245}
3246
Chandra Kondurua1b22782015-04-07 15:28:45 -07003247/*
3248 * This function detaches (aka. unbinds) unused scalers in hardware
3249 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003250static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003251{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003252 struct intel_crtc_scaler_state *scaler_state;
3253 int i;
3254
Chandra Kondurua1b22782015-04-07 15:28:45 -07003255 scaler_state = &intel_crtc->config->scaler_state;
3256
3257 /* loop through and disable scalers that aren't in use */
3258 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003259 if (!scaler_state->scalers[i].in_use)
3260 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003261 }
3262}
3263
Ville Syrjäläd2196772016-01-28 18:33:11 +02003264u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3265 unsigned int rotation)
3266{
3267 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3268 u32 stride = intel_fb_pitch(fb, plane, rotation);
3269
3270 /*
3271 * The stride is either expressed as a multiple of 64 bytes chunks for
3272 * linear buffers or in number of tiles for tiled buffers.
3273 */
3274 if (intel_rotation_90_or_270(rotation)) {
3275 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3276
3277 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3278 } else {
3279 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3280 fb->pixel_format);
3281 }
3282
3283 return stride;
3284}
3285
Chandra Konduru6156a452015-04-27 13:48:39 -07003286u32 skl_plane_ctl_format(uint32_t pixel_format)
3287{
Chandra Konduru6156a452015-04-27 13:48:39 -07003288 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003289 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003290 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003291 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003292 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003293 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003294 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003295 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003296 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003297 /*
3298 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3299 * to be already pre-multiplied. We need to add a knob (or a different
3300 * DRM_FORMAT) for user-space to configure that.
3301 */
3302 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003303 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003304 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003305 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003306 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003307 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003308 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003309 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003310 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003311 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003312 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003313 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003314 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003315 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003316 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003317 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003318 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003319 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003320 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003321 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003322 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003323
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003324 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003325}
3326
3327u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3328{
Chandra Konduru6156a452015-04-27 13:48:39 -07003329 switch (fb_modifier) {
3330 case DRM_FORMAT_MOD_NONE:
3331 break;
3332 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003333 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003334 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003335 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003336 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003337 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003338 default:
3339 MISSING_CASE(fb_modifier);
3340 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003341
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003342 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003343}
3344
3345u32 skl_plane_ctl_rotation(unsigned int rotation)
3346{
Chandra Konduru6156a452015-04-27 13:48:39 -07003347 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003348 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003349 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303350 /*
3351 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3352 * while i915 HW rotation is clockwise, thats why this swapping.
3353 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003354 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303355 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003356 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003357 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003358 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303359 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003360 default:
3361 MISSING_CASE(rotation);
3362 }
3363
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003364 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003365}
3366
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003367static void skylake_update_primary_plane(struct drm_plane *plane,
3368 const struct intel_crtc_state *crtc_state,
3369 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003370{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003371 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003372 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3374 struct drm_framebuffer *fb = plane_state->base.fb;
Lyude62e0fb82016-08-22 12:50:08 -04003375 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003376 int pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003377 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003378 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003379 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003380 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003381 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003382 int src_x = plane_state->main.x;
3383 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003384 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3385 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3386 int dst_x = plane_state->base.dst.x1;
3387 int dst_y = plane_state->base.dst.y1;
3388 int dst_w = drm_rect_width(&plane_state->base.dst);
3389 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003390
3391 plane_ctl = PLANE_CTL_ENABLE |
3392 PLANE_CTL_PIPE_GAMMA_ENABLE |
3393 PLANE_CTL_PIPE_CSC_ENABLE;
3394
Chandra Konduru6156a452015-04-27 13:48:39 -07003395 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3396 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003397 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003398 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003399
Ville Syrjälä6687c902015-09-15 13:16:41 +03003400 /* Sizes are 0 based */
3401 src_w--;
3402 src_h--;
3403 dst_w--;
3404 dst_h--;
3405
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003406 intel_crtc->dspaddr_offset = surf_addr;
3407
Ville Syrjälä6687c902015-09-15 13:16:41 +03003408 intel_crtc->adjusted_x = src_x;
3409 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003410
Lyude62e0fb82016-08-22 12:50:08 -04003411 if (wm->dirty_pipes & drm_crtc_mask(&intel_crtc->base))
3412 skl_write_plane_wm(intel_crtc, wm, 0);
3413
Damien Lespiau70d21f02013-07-03 21:06:04 +01003414 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003415 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
Ville Syrjäläef78ec92015-10-13 22:48:39 +03003416 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003417 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003418
3419 if (scaler_id >= 0) {
3420 uint32_t ps_ctrl = 0;
3421
3422 WARN_ON(!dst_w || !dst_h);
3423 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3424 crtc_state->scaler_state.scalers[scaler_id].mode;
3425 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3426 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3427 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3428 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3429 I915_WRITE(PLANE_POS(pipe, 0), 0);
3430 } else {
3431 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3432 }
3433
Ville Syrjälä6687c902015-09-15 13:16:41 +03003434 I915_WRITE(PLANE_SURF(pipe, 0),
3435 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003436
3437 POSTING_READ(PLANE_SURF(pipe, 0));
3438}
3439
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003440static void skylake_disable_primary_plane(struct drm_plane *primary,
3441 struct drm_crtc *crtc)
3442{
3443 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003444 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude62e0fb82016-08-22 12:50:08 -04003445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3446 int pipe = intel_crtc->pipe;
3447
Lyudeccebc232016-08-29 12:31:27 -04003448 /*
3449 * We only populate skl_results on watermark updates, and if the
3450 * plane's visiblity isn't actually changing neither is its watermarks.
3451 */
3452 if (!crtc->primary->state->visible)
3453 skl_write_plane_wm(intel_crtc, &dev_priv->wm.skl_results, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003454
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003455 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3456 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3457 POSTING_READ(PLANE_SURF(pipe, 0));
3458}
3459
Jesse Barnes17638cd2011-06-24 12:19:23 -07003460/* Assume fb object is pinned & idle & fenced and just update base pointers */
3461static int
3462intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3463 int x, int y, enum mode_set_atomic state)
3464{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003465 /* Support for kgdboc is disabled, this needs a major rework. */
3466 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003467
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003468 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003469}
3470
Daniel Vetter5a21b662016-05-24 17:13:53 +02003471static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3472{
3473 struct intel_crtc *crtc;
3474
Chris Wilson91c8a322016-07-05 10:40:23 +01003475 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003476 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3477}
3478
Ville Syrjälä75147472014-11-24 18:28:11 +02003479static void intel_update_primary_planes(struct drm_device *dev)
3480{
Ville Syrjälä75147472014-11-24 18:28:11 +02003481 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003482
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003483 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003484 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003485 struct intel_plane_state *plane_state =
3486 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003487
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003488 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003489 plane->update_plane(&plane->base,
3490 to_intel_crtc_state(crtc->state),
3491 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003492 }
3493}
3494
Maarten Lankhorst73974892016-08-05 23:28:27 +03003495static int
3496__intel_display_resume(struct drm_device *dev,
3497 struct drm_atomic_state *state)
3498{
3499 struct drm_crtc_state *crtc_state;
3500 struct drm_crtc *crtc;
3501 int i, ret;
3502
3503 intel_modeset_setup_hw_state(dev);
3504 i915_redisable_vga(dev);
3505
3506 if (!state)
3507 return 0;
3508
3509 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3510 /*
3511 * Force recalculation even if we restore
3512 * current state. With fast modeset this may not result
3513 * in a modeset when the state is compatible.
3514 */
3515 crtc_state->mode_changed = true;
3516 }
3517
3518 /* ignore any reset values/BIOS leftovers in the WM registers */
3519 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3520
3521 ret = drm_atomic_commit(state);
3522
3523 WARN_ON(ret == -EDEADLK);
3524 return ret;
3525}
3526
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003527static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3528{
Ville Syrjäläae981042016-08-05 23:28:30 +03003529 return intel_has_gpu_reset(dev_priv) &&
3530 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003531}
3532
Chris Wilsonc0336662016-05-06 15:40:21 +01003533void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003534{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003535 struct drm_device *dev = &dev_priv->drm;
3536 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3537 struct drm_atomic_state *state;
3538 int ret;
3539
Maarten Lankhorst73974892016-08-05 23:28:27 +03003540 /*
3541 * Need mode_config.mutex so that we don't
3542 * trample ongoing ->detect() and whatnot.
3543 */
3544 mutex_lock(&dev->mode_config.mutex);
3545 drm_modeset_acquire_init(ctx, 0);
3546 while (1) {
3547 ret = drm_modeset_lock_all_ctx(dev, ctx);
3548 if (ret != -EDEADLK)
3549 break;
3550
3551 drm_modeset_backoff(ctx);
3552 }
3553
3554 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003555 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003556 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003557 return;
3558
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003559 /*
3560 * Disabling the crtcs gracefully seems nicer. Also the
3561 * g33 docs say we should at least disable all the planes.
3562 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003563 state = drm_atomic_helper_duplicate_state(dev, ctx);
3564 if (IS_ERR(state)) {
3565 ret = PTR_ERR(state);
3566 state = NULL;
3567 DRM_ERROR("Duplicating state failed with %i\n", ret);
3568 goto err;
3569 }
3570
3571 ret = drm_atomic_helper_disable_all(dev, ctx);
3572 if (ret) {
3573 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3574 goto err;
3575 }
3576
3577 dev_priv->modeset_restore_state = state;
3578 state->acquire_ctx = ctx;
3579 return;
3580
3581err:
3582 drm_atomic_state_free(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003583}
3584
Chris Wilsonc0336662016-05-06 15:40:21 +01003585void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003586{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003587 struct drm_device *dev = &dev_priv->drm;
3588 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3589 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3590 int ret;
3591
Daniel Vetter5a21b662016-05-24 17:13:53 +02003592 /*
3593 * Flips in the rings will be nuked by the reset,
3594 * so complete all pending flips so that user space
3595 * will get its events and not get stuck.
3596 */
3597 intel_complete_page_flips(dev_priv);
3598
Maarten Lankhorst73974892016-08-05 23:28:27 +03003599 dev_priv->modeset_restore_state = NULL;
3600
Ville Syrjälä75147472014-11-24 18:28:11 +02003601 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003602 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003603 if (!state) {
3604 /*
3605 * Flips in the rings have been nuked by the reset,
3606 * so update the base address of all primary
3607 * planes to the the last fb to make sure we're
3608 * showing the correct fb after a reset.
3609 *
3610 * FIXME: Atomic will make this obsolete since we won't schedule
3611 * CS-based flips (which might get lost in gpu resets) any more.
3612 */
3613 intel_update_primary_planes(dev);
3614 } else {
3615 ret = __intel_display_resume(dev, state);
3616 if (ret)
3617 DRM_ERROR("Restoring old state failed with %i\n", ret);
3618 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003619 } else {
3620 /*
3621 * The display has been reset as well,
3622 * so need a full re-initialization.
3623 */
3624 intel_runtime_pm_disable_interrupts(dev_priv);
3625 intel_runtime_pm_enable_interrupts(dev_priv);
3626
Imre Deak51f59202016-09-14 13:04:13 +03003627 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003628 intel_modeset_init_hw(dev);
3629
3630 spin_lock_irq(&dev_priv->irq_lock);
3631 if (dev_priv->display.hpd_irq_setup)
3632 dev_priv->display.hpd_irq_setup(dev_priv);
3633 spin_unlock_irq(&dev_priv->irq_lock);
3634
3635 ret = __intel_display_resume(dev, state);
3636 if (ret)
3637 DRM_ERROR("Restoring old state failed with %i\n", ret);
3638
3639 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003640 }
3641
Maarten Lankhorst73974892016-08-05 23:28:27 +03003642 drm_modeset_drop_locks(ctx);
3643 drm_modeset_acquire_fini(ctx);
3644 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003645}
3646
Chris Wilson8af29b02016-09-09 14:11:47 +01003647static bool abort_flip_on_reset(struct intel_crtc *crtc)
3648{
3649 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3650
3651 if (i915_reset_in_progress(error))
3652 return true;
3653
3654 if (crtc->reset_count != i915_reset_count(error))
3655 return true;
3656
3657 return false;
3658}
3659
Chris Wilson7d5e3792014-03-04 13:15:08 +00003660static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3661{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003662 struct drm_device *dev = crtc->dev;
3663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003664 bool pending;
3665
Chris Wilson8af29b02016-09-09 14:11:47 +01003666 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003667 return false;
3668
3669 spin_lock_irq(&dev->event_lock);
3670 pending = to_intel_crtc(crtc)->flip_work != NULL;
3671 spin_unlock_irq(&dev->event_lock);
3672
3673 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003674}
3675
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003676static void intel_update_pipe_config(struct intel_crtc *crtc,
3677 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003678{
3679 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003680 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003681 struct intel_crtc_state *pipe_config =
3682 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003683
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003684 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3685 crtc->base.mode = crtc->base.state->mode;
3686
3687 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3688 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3689 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003690
3691 /*
3692 * Update pipe size and adjust fitter if needed: the reason for this is
3693 * that in compute_mode_changes we check the native mode (not the pfit
3694 * mode) to see if we can flip rather than do a full mode set. In the
3695 * fastboot case, we'll flip, but if we don't update the pipesrc and
3696 * pfit state, we'll end up with a big fb scanned out into the wrong
3697 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003698 */
3699
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003700 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003701 ((pipe_config->pipe_src_w - 1) << 16) |
3702 (pipe_config->pipe_src_h - 1));
3703
3704 /* on skylake this is done by detaching scalers */
3705 if (INTEL_INFO(dev)->gen >= 9) {
3706 skl_detach_scalers(crtc);
3707
3708 if (pipe_config->pch_pfit.enabled)
3709 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003710 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003711 if (pipe_config->pch_pfit.enabled)
3712 ironlake_pfit_enable(crtc);
3713 else if (old_crtc_state->pch_pfit.enabled)
3714 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003715 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003716}
3717
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003718static void intel_fdi_normal_train(struct drm_crtc *crtc)
3719{
3720 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003721 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3723 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003724 i915_reg_t reg;
3725 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003726
3727 /* enable normal train */
3728 reg = FDI_TX_CTL(pipe);
3729 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003730 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003731 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3732 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003733 } else {
3734 temp &= ~FDI_LINK_TRAIN_NONE;
3735 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003736 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003737 I915_WRITE(reg, temp);
3738
3739 reg = FDI_RX_CTL(pipe);
3740 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003741 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003742 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3743 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3744 } else {
3745 temp &= ~FDI_LINK_TRAIN_NONE;
3746 temp |= FDI_LINK_TRAIN_NONE;
3747 }
3748 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3749
3750 /* wait one idle pattern time */
3751 POSTING_READ(reg);
3752 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003753
3754 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003755 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003756 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3757 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003758}
3759
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003760/* The FDI link training functions for ILK/Ibexpeak. */
3761static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3762{
3763 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003764 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3766 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003767 i915_reg_t reg;
3768 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003769
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003770 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003771 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003772
Adam Jacksone1a44742010-06-25 15:32:14 -04003773 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3774 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003775 reg = FDI_RX_IMR(pipe);
3776 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003777 temp &= ~FDI_RX_SYMBOL_LOCK;
3778 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003779 I915_WRITE(reg, temp);
3780 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003781 udelay(150);
3782
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003783 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003784 reg = FDI_TX_CTL(pipe);
3785 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003786 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003787 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003788 temp &= ~FDI_LINK_TRAIN_NONE;
3789 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003790 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003791
Chris Wilson5eddb702010-09-11 13:48:45 +01003792 reg = FDI_RX_CTL(pipe);
3793 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003794 temp &= ~FDI_LINK_TRAIN_NONE;
3795 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003796 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3797
3798 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003799 udelay(150);
3800
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003801 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003802 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3803 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3804 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003805
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003807 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003808 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003809 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3810
3811 if ((temp & FDI_RX_BIT_LOCK)) {
3812 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003813 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814 break;
3815 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003816 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003817 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003818 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003819
3820 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003821 reg = FDI_TX_CTL(pipe);
3822 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003823 temp &= ~FDI_LINK_TRAIN_NONE;
3824 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003825 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003826
Chris Wilson5eddb702010-09-11 13:48:45 +01003827 reg = FDI_RX_CTL(pipe);
3828 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003829 temp &= ~FDI_LINK_TRAIN_NONE;
3830 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003831 I915_WRITE(reg, temp);
3832
3833 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003834 udelay(150);
3835
Chris Wilson5eddb702010-09-11 13:48:45 +01003836 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003837 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003838 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003839 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3840
3841 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003842 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003843 DRM_DEBUG_KMS("FDI train 2 done.\n");
3844 break;
3845 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003846 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003847 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003848 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003849
3850 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003851
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003852}
3853
Akshay Joshi0206e352011-08-16 15:34:10 -04003854static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003855 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3856 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3857 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3858 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3859};
3860
3861/* The FDI link training functions for SNB/Cougarpoint. */
3862static void gen6_fdi_link_train(struct drm_crtc *crtc)
3863{
3864 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003865 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3867 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003868 i915_reg_t reg;
3869 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003870
Adam Jacksone1a44742010-06-25 15:32:14 -04003871 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3872 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003873 reg = FDI_RX_IMR(pipe);
3874 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003875 temp &= ~FDI_RX_SYMBOL_LOCK;
3876 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003877 I915_WRITE(reg, temp);
3878
3879 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003880 udelay(150);
3881
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003882 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003883 reg = FDI_TX_CTL(pipe);
3884 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003885 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003886 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003887 temp &= ~FDI_LINK_TRAIN_NONE;
3888 temp |= FDI_LINK_TRAIN_PATTERN_1;
3889 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3890 /* SNB-B */
3891 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003892 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003893
Daniel Vetterd74cf322012-10-26 10:58:13 +02003894 I915_WRITE(FDI_RX_MISC(pipe),
3895 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3896
Chris Wilson5eddb702010-09-11 13:48:45 +01003897 reg = FDI_RX_CTL(pipe);
3898 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003899 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003900 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3901 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3902 } else {
3903 temp &= ~FDI_LINK_TRAIN_NONE;
3904 temp |= FDI_LINK_TRAIN_PATTERN_1;
3905 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003906 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3907
3908 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003909 udelay(150);
3910
Akshay Joshi0206e352011-08-16 15:34:10 -04003911 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003912 reg = FDI_TX_CTL(pipe);
3913 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003914 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3915 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003916 I915_WRITE(reg, temp);
3917
3918 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003919 udelay(500);
3920
Sean Paulfa37d392012-03-02 12:53:39 -05003921 for (retry = 0; retry < 5; retry++) {
3922 reg = FDI_RX_IIR(pipe);
3923 temp = I915_READ(reg);
3924 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3925 if (temp & FDI_RX_BIT_LOCK) {
3926 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3927 DRM_DEBUG_KMS("FDI train 1 done.\n");
3928 break;
3929 }
3930 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003931 }
Sean Paulfa37d392012-03-02 12:53:39 -05003932 if (retry < 5)
3933 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003934 }
3935 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003936 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003937
3938 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003939 reg = FDI_TX_CTL(pipe);
3940 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003941 temp &= ~FDI_LINK_TRAIN_NONE;
3942 temp |= FDI_LINK_TRAIN_PATTERN_2;
3943 if (IS_GEN6(dev)) {
3944 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3945 /* SNB-B */
3946 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3947 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003948 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003949
Chris Wilson5eddb702010-09-11 13:48:45 +01003950 reg = FDI_RX_CTL(pipe);
3951 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003952 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003953 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3954 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3955 } else {
3956 temp &= ~FDI_LINK_TRAIN_NONE;
3957 temp |= FDI_LINK_TRAIN_PATTERN_2;
3958 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003959 I915_WRITE(reg, temp);
3960
3961 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003962 udelay(150);
3963
Akshay Joshi0206e352011-08-16 15:34:10 -04003964 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003965 reg = FDI_TX_CTL(pipe);
3966 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003967 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3968 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003969 I915_WRITE(reg, temp);
3970
3971 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003972 udelay(500);
3973
Sean Paulfa37d392012-03-02 12:53:39 -05003974 for (retry = 0; retry < 5; retry++) {
3975 reg = FDI_RX_IIR(pipe);
3976 temp = I915_READ(reg);
3977 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3978 if (temp & FDI_RX_SYMBOL_LOCK) {
3979 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3980 DRM_DEBUG_KMS("FDI train 2 done.\n");
3981 break;
3982 }
3983 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003984 }
Sean Paulfa37d392012-03-02 12:53:39 -05003985 if (retry < 5)
3986 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003987 }
3988 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003989 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003990
3991 DRM_DEBUG_KMS("FDI train done.\n");
3992}
3993
Jesse Barnes357555c2011-04-28 15:09:55 -07003994/* Manual link training for Ivy Bridge A0 parts */
3995static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3996{
3997 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003998 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07003999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4000 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004001 i915_reg_t reg;
4002 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004003
4004 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4005 for train result */
4006 reg = FDI_RX_IMR(pipe);
4007 temp = I915_READ(reg);
4008 temp &= ~FDI_RX_SYMBOL_LOCK;
4009 temp &= ~FDI_RX_BIT_LOCK;
4010 I915_WRITE(reg, temp);
4011
4012 POSTING_READ(reg);
4013 udelay(150);
4014
Daniel Vetter01a415f2012-10-27 15:58:40 +02004015 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4016 I915_READ(FDI_RX_IIR(pipe)));
4017
Jesse Barnes139ccd32013-08-19 11:04:55 -07004018 /* Try each vswing and preemphasis setting twice before moving on */
4019 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4020 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004021 reg = FDI_TX_CTL(pipe);
4022 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004023 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4024 temp &= ~FDI_TX_ENABLE;
4025 I915_WRITE(reg, temp);
4026
4027 reg = FDI_RX_CTL(pipe);
4028 temp = I915_READ(reg);
4029 temp &= ~FDI_LINK_TRAIN_AUTO;
4030 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4031 temp &= ~FDI_RX_ENABLE;
4032 I915_WRITE(reg, temp);
4033
4034 /* enable CPU FDI TX and PCH FDI RX */
4035 reg = FDI_TX_CTL(pipe);
4036 temp = I915_READ(reg);
4037 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004038 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004039 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004040 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004041 temp |= snb_b_fdi_train_param[j/2];
4042 temp |= FDI_COMPOSITE_SYNC;
4043 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4044
4045 I915_WRITE(FDI_RX_MISC(pipe),
4046 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4047
4048 reg = FDI_RX_CTL(pipe);
4049 temp = I915_READ(reg);
4050 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4051 temp |= FDI_COMPOSITE_SYNC;
4052 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4053
4054 POSTING_READ(reg);
4055 udelay(1); /* should be 0.5us */
4056
4057 for (i = 0; i < 4; i++) {
4058 reg = FDI_RX_IIR(pipe);
4059 temp = I915_READ(reg);
4060 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4061
4062 if (temp & FDI_RX_BIT_LOCK ||
4063 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4064 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4065 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4066 i);
4067 break;
4068 }
4069 udelay(1); /* should be 0.5us */
4070 }
4071 if (i == 4) {
4072 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4073 continue;
4074 }
4075
4076 /* Train 2 */
4077 reg = FDI_TX_CTL(pipe);
4078 temp = I915_READ(reg);
4079 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4080 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4081 I915_WRITE(reg, temp);
4082
4083 reg = FDI_RX_CTL(pipe);
4084 temp = I915_READ(reg);
4085 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4086 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004087 I915_WRITE(reg, temp);
4088
4089 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004090 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004091
Jesse Barnes139ccd32013-08-19 11:04:55 -07004092 for (i = 0; i < 4; i++) {
4093 reg = FDI_RX_IIR(pipe);
4094 temp = I915_READ(reg);
4095 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004096
Jesse Barnes139ccd32013-08-19 11:04:55 -07004097 if (temp & FDI_RX_SYMBOL_LOCK ||
4098 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4099 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4100 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4101 i);
4102 goto train_done;
4103 }
4104 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004105 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004106 if (i == 4)
4107 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004108 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004109
Jesse Barnes139ccd32013-08-19 11:04:55 -07004110train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004111 DRM_DEBUG_KMS("FDI train done.\n");
4112}
4113
Daniel Vetter88cefb62012-08-12 19:27:14 +02004114static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004115{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004116 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004117 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004118 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004119 i915_reg_t reg;
4120 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004121
Jesse Barnes0e23b992010-09-10 11:10:00 -07004122 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004123 reg = FDI_RX_CTL(pipe);
4124 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004125 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004126 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004127 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004128 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4129
4130 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004131 udelay(200);
4132
4133 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004134 temp = I915_READ(reg);
4135 I915_WRITE(reg, temp | FDI_PCDCLK);
4136
4137 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004138 udelay(200);
4139
Paulo Zanoni20749732012-11-23 15:30:38 -02004140 /* Enable CPU FDI TX PLL, always on for Ironlake */
4141 reg = FDI_TX_CTL(pipe);
4142 temp = I915_READ(reg);
4143 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4144 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004145
Paulo Zanoni20749732012-11-23 15:30:38 -02004146 POSTING_READ(reg);
4147 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004148 }
4149}
4150
Daniel Vetter88cefb62012-08-12 19:27:14 +02004151static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4152{
4153 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004154 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004155 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004156 i915_reg_t reg;
4157 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004158
4159 /* Switch from PCDclk to Rawclk */
4160 reg = FDI_RX_CTL(pipe);
4161 temp = I915_READ(reg);
4162 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4163
4164 /* Disable CPU FDI TX PLL */
4165 reg = FDI_TX_CTL(pipe);
4166 temp = I915_READ(reg);
4167 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4168
4169 POSTING_READ(reg);
4170 udelay(100);
4171
4172 reg = FDI_RX_CTL(pipe);
4173 temp = I915_READ(reg);
4174 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4175
4176 /* Wait for the clocks to turn off. */
4177 POSTING_READ(reg);
4178 udelay(100);
4179}
4180
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004181static void ironlake_fdi_disable(struct drm_crtc *crtc)
4182{
4183 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004184 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4186 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004187 i915_reg_t reg;
4188 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004189
4190 /* disable CPU FDI tx and PCH FDI rx */
4191 reg = FDI_TX_CTL(pipe);
4192 temp = I915_READ(reg);
4193 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4194 POSTING_READ(reg);
4195
4196 reg = FDI_RX_CTL(pipe);
4197 temp = I915_READ(reg);
4198 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004199 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004200 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4201
4202 POSTING_READ(reg);
4203 udelay(100);
4204
4205 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004206 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004207 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004208
4209 /* still set train pattern 1 */
4210 reg = FDI_TX_CTL(pipe);
4211 temp = I915_READ(reg);
4212 temp &= ~FDI_LINK_TRAIN_NONE;
4213 temp |= FDI_LINK_TRAIN_PATTERN_1;
4214 I915_WRITE(reg, temp);
4215
4216 reg = FDI_RX_CTL(pipe);
4217 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004218 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004219 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4220 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4221 } else {
4222 temp &= ~FDI_LINK_TRAIN_NONE;
4223 temp |= FDI_LINK_TRAIN_PATTERN_1;
4224 }
4225 /* BPC in FDI rx is consistent with that in PIPECONF */
4226 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004227 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004228 I915_WRITE(reg, temp);
4229
4230 POSTING_READ(reg);
4231 udelay(100);
4232}
4233
Chris Wilson5dce5b932014-01-20 10:17:36 +00004234bool intel_has_pending_fb_unpin(struct drm_device *dev)
4235{
4236 struct intel_crtc *crtc;
4237
4238 /* Note that we don't need to be called with mode_config.lock here
4239 * as our list of CRTC objects is static for the lifetime of the
4240 * device and so cannot disappear as we iterate. Similarly, we can
4241 * happily treat the predicates as racy, atomic checks as userspace
4242 * cannot claim and pin a new fb without at least acquring the
4243 * struct_mutex and so serialising with us.
4244 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004245 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004246 if (atomic_read(&crtc->unpin_work_count) == 0)
4247 continue;
4248
Daniel Vetter5a21b662016-05-24 17:13:53 +02004249 if (crtc->flip_work)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004250 intel_wait_for_vblank(dev, crtc->pipe);
4251
4252 return true;
4253 }
4254
4255 return false;
4256}
4257
Daniel Vetter5a21b662016-05-24 17:13:53 +02004258static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004259{
4260 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004261 struct intel_flip_work *work = intel_crtc->flip_work;
4262
4263 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004264
4265 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004266 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004267
4268 drm_crtc_vblank_put(&intel_crtc->base);
4269
Daniel Vetter5a21b662016-05-24 17:13:53 +02004270 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004271 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004272
4273 trace_i915_flip_complete(intel_crtc->plane,
4274 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004275}
4276
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004277static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004278{
Chris Wilson0f911282012-04-17 10:05:38 +01004279 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004280 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004281 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004282
Daniel Vetter2c10d572012-12-20 21:24:07 +01004283 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004284
4285 ret = wait_event_interruptible_timeout(
4286 dev_priv->pending_flip_queue,
4287 !intel_crtc_has_pending_flip(crtc),
4288 60*HZ);
4289
4290 if (ret < 0)
4291 return ret;
4292
Daniel Vetter5a21b662016-05-24 17:13:53 +02004293 if (ret == 0) {
4294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4295 struct intel_flip_work *work;
4296
4297 spin_lock_irq(&dev->event_lock);
4298 work = intel_crtc->flip_work;
4299 if (work && !is_mmio_work(work)) {
4300 WARN_ONCE(1, "Removing stuck page flip\n");
4301 page_flip_completed(intel_crtc);
4302 }
4303 spin_unlock_irq(&dev->event_lock);
4304 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004305
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004306 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004307}
4308
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004309void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004310{
4311 u32 temp;
4312
4313 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4314
4315 mutex_lock(&dev_priv->sb_lock);
4316
4317 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4318 temp |= SBI_SSCCTL_DISABLE;
4319 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4320
4321 mutex_unlock(&dev_priv->sb_lock);
4322}
4323
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004324/* Program iCLKIP clock to the desired frequency */
4325static void lpt_program_iclkip(struct drm_crtc *crtc)
4326{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004327 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004328 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004329 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4330 u32 temp;
4331
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004332 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004333
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004334 /* The iCLK virtual clock root frequency is in MHz,
4335 * but the adjusted_mode->crtc_clock in in KHz. To get the
4336 * divisors, it is necessary to divide one by another, so we
4337 * convert the virtual clock precision to KHz here for higher
4338 * precision.
4339 */
4340 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004341 u32 iclk_virtual_root_freq = 172800 * 1000;
4342 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004343 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004344
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004345 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4346 clock << auxdiv);
4347 divsel = (desired_divisor / iclk_pi_range) - 2;
4348 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004349
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004350 /*
4351 * Near 20MHz is a corner case which is
4352 * out of range for the 7-bit divisor
4353 */
4354 if (divsel <= 0x7f)
4355 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004356 }
4357
4358 /* This should not happen with any sane values */
4359 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4360 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4361 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4362 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4363
4364 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004365 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004366 auxdiv,
4367 divsel,
4368 phasedir,
4369 phaseinc);
4370
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004371 mutex_lock(&dev_priv->sb_lock);
4372
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004373 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004374 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004375 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4376 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4377 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4378 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4379 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4380 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004381 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004382
4383 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004384 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004385 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4386 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004387 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004388
4389 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004390 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004391 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004392 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004393
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004394 mutex_unlock(&dev_priv->sb_lock);
4395
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004396 /* Wait for initialization time */
4397 udelay(24);
4398
4399 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4400}
4401
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004402int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4403{
4404 u32 divsel, phaseinc, auxdiv;
4405 u32 iclk_virtual_root_freq = 172800 * 1000;
4406 u32 iclk_pi_range = 64;
4407 u32 desired_divisor;
4408 u32 temp;
4409
4410 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4411 return 0;
4412
4413 mutex_lock(&dev_priv->sb_lock);
4414
4415 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4416 if (temp & SBI_SSCCTL_DISABLE) {
4417 mutex_unlock(&dev_priv->sb_lock);
4418 return 0;
4419 }
4420
4421 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4422 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4423 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4424 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4425 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4426
4427 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4428 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4429 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4430
4431 mutex_unlock(&dev_priv->sb_lock);
4432
4433 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4434
4435 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4436 desired_divisor << auxdiv);
4437}
4438
Daniel Vetter275f01b22013-05-03 11:49:47 +02004439static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4440 enum pipe pch_transcoder)
4441{
4442 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004443 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004444 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004445
4446 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4447 I915_READ(HTOTAL(cpu_transcoder)));
4448 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4449 I915_READ(HBLANK(cpu_transcoder)));
4450 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4451 I915_READ(HSYNC(cpu_transcoder)));
4452
4453 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4454 I915_READ(VTOTAL(cpu_transcoder)));
4455 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4456 I915_READ(VBLANK(cpu_transcoder)));
4457 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4458 I915_READ(VSYNC(cpu_transcoder)));
4459 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4460 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4461}
4462
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004463static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004464{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004465 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004466 uint32_t temp;
4467
4468 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004469 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004470 return;
4471
4472 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4473 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4474
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004475 temp &= ~FDI_BC_BIFURCATION_SELECT;
4476 if (enable)
4477 temp |= FDI_BC_BIFURCATION_SELECT;
4478
4479 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004480 I915_WRITE(SOUTH_CHICKEN1, temp);
4481 POSTING_READ(SOUTH_CHICKEN1);
4482}
4483
4484static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4485{
4486 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004487
4488 switch (intel_crtc->pipe) {
4489 case PIPE_A:
4490 break;
4491 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004492 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004493 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004494 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004495 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004496
4497 break;
4498 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004499 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004500
4501 break;
4502 default:
4503 BUG();
4504 }
4505}
4506
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004507/* Return which DP Port should be selected for Transcoder DP control */
4508static enum port
4509intel_trans_dp_port_sel(struct drm_crtc *crtc)
4510{
4511 struct drm_device *dev = crtc->dev;
4512 struct intel_encoder *encoder;
4513
4514 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004515 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004516 encoder->type == INTEL_OUTPUT_EDP)
4517 return enc_to_dig_port(&encoder->base)->port;
4518 }
4519
4520 return -1;
4521}
4522
Jesse Barnesf67a5592011-01-05 10:31:48 -08004523/*
4524 * Enable PCH resources required for PCH ports:
4525 * - PCH PLLs
4526 * - FDI training & RX/TX
4527 * - update transcoder timings
4528 * - DP transcoding bits
4529 * - transcoder
4530 */
4531static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004532{
4533 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004534 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4536 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004537 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004538
Daniel Vetterab9412b2013-05-03 11:49:46 +02004539 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004540
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004541 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004542 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4543
Daniel Vettercd986ab2012-10-26 10:58:12 +02004544 /* Write the TU size bits before fdi link training, so that error
4545 * detection works. */
4546 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4547 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4548
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004549 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004550 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004551
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004552 /* We need to program the right clock selection before writing the pixel
4553 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004554 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004555 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004556
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004557 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004558 temp |= TRANS_DPLL_ENABLE(pipe);
4559 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004560 if (intel_crtc->config->shared_dpll ==
4561 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004562 temp |= sel;
4563 else
4564 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004565 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004566 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004567
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004568 /* XXX: pch pll's can be enabled any time before we enable the PCH
4569 * transcoder, and we actually should do this to not upset any PCH
4570 * transcoder that already use the clock when we share it.
4571 *
4572 * Note that enable_shared_dpll tries to do the right thing, but
4573 * get_shared_dpll unconditionally resets the pll - we need that to have
4574 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004575 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004576
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004577 /* set transcoder timing, panel must allow it */
4578 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004579 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004580
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004581 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004582
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004583 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004584 if (HAS_PCH_CPT(dev_priv) &&
4585 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004586 const struct drm_display_mode *adjusted_mode =
4587 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004588 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004589 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004590 temp = I915_READ(reg);
4591 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004592 TRANS_DP_SYNC_MASK |
4593 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004594 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004595 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004596
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004597 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004598 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004599 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004600 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004601
4602 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004603 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004604 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004605 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004606 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004607 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004608 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004609 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004610 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004611 break;
4612 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004613 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004614 }
4615
Chris Wilson5eddb702010-09-11 13:48:45 +01004616 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004617 }
4618
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004619 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004620}
4621
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004622static void lpt_pch_enable(struct drm_crtc *crtc)
4623{
4624 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004625 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004627 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004628
Daniel Vetterab9412b2013-05-03 11:49:46 +02004629 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004630
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004631 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004632
Paulo Zanoni0540e482012-10-31 18:12:40 -02004633 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004634 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004635
Paulo Zanoni937bb612012-10-31 18:12:47 -02004636 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004637}
4638
Daniel Vettera1520312013-05-03 11:49:50 +02004639static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004640{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004641 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004642 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004643 u32 temp;
4644
4645 temp = I915_READ(dslreg);
4646 udelay(500);
4647 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004648 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004649 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004650 }
4651}
4652
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004653static int
4654skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4655 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4656 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004657{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004658 struct intel_crtc_scaler_state *scaler_state =
4659 &crtc_state->scaler_state;
4660 struct intel_crtc *intel_crtc =
4661 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004662 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004663
4664 need_scaling = intel_rotation_90_or_270(rotation) ?
4665 (src_h != dst_w || src_w != dst_h):
4666 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004667
4668 /*
4669 * if plane is being disabled or scaler is no more required or force detach
4670 * - free scaler binded to this plane/crtc
4671 * - in order to do this, update crtc->scaler_usage
4672 *
4673 * Here scaler state in crtc_state is set free so that
4674 * scaler can be assigned to other user. Actual register
4675 * update to free the scaler is done in plane/panel-fit programming.
4676 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4677 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004678 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004679 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004680 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004681 scaler_state->scalers[*scaler_id].in_use = 0;
4682
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004683 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4684 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4685 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004686 scaler_state->scaler_users);
4687 *scaler_id = -1;
4688 }
4689 return 0;
4690 }
4691
4692 /* range checks */
4693 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4694 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4695
4696 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4697 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004698 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004699 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004700 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004701 return -EINVAL;
4702 }
4703
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004704 /* mark this plane as a scaler user in crtc_state */
4705 scaler_state->scaler_users |= (1 << scaler_user);
4706 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4707 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4708 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4709 scaler_state->scaler_users);
4710
4711 return 0;
4712}
4713
4714/**
4715 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4716 *
4717 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004718 *
4719 * Return
4720 * 0 - scaler_usage updated successfully
4721 * error - requested scaling cannot be supported or other error condition
4722 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004723int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004724{
4725 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004726 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004727
Ville Syrjälä78108b72016-05-27 20:59:19 +03004728 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4729 intel_crtc->base.base.id, intel_crtc->base.name,
4730 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004731
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004732 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004733 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004734 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004735 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004736}
4737
4738/**
4739 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4740 *
4741 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004742 * @plane_state: atomic plane state to update
4743 *
4744 * Return
4745 * 0 - scaler_usage updated successfully
4746 * error - requested scaling cannot be supported or other error condition
4747 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004748static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4749 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004750{
4751
4752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004753 struct intel_plane *intel_plane =
4754 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004755 struct drm_framebuffer *fb = plane_state->base.fb;
4756 int ret;
4757
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004758 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004759
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004760 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4761 intel_plane->base.base.id, intel_plane->base.name,
4762 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004763
4764 ret = skl_update_scaler(crtc_state, force_detach,
4765 drm_plane_index(&intel_plane->base),
4766 &plane_state->scaler_id,
4767 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004768 drm_rect_width(&plane_state->base.src) >> 16,
4769 drm_rect_height(&plane_state->base.src) >> 16,
4770 drm_rect_width(&plane_state->base.dst),
4771 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004772
4773 if (ret || plane_state->scaler_id < 0)
4774 return ret;
4775
Chandra Kondurua1b22782015-04-07 15:28:45 -07004776 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004777 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004778 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4779 intel_plane->base.base.id,
4780 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004781 return -EINVAL;
4782 }
4783
4784 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004785 switch (fb->pixel_format) {
4786 case DRM_FORMAT_RGB565:
4787 case DRM_FORMAT_XBGR8888:
4788 case DRM_FORMAT_XRGB8888:
4789 case DRM_FORMAT_ABGR8888:
4790 case DRM_FORMAT_ARGB8888:
4791 case DRM_FORMAT_XRGB2101010:
4792 case DRM_FORMAT_XBGR2101010:
4793 case DRM_FORMAT_YUYV:
4794 case DRM_FORMAT_YVYU:
4795 case DRM_FORMAT_UYVY:
4796 case DRM_FORMAT_VYUY:
4797 break;
4798 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004799 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4800 intel_plane->base.base.id, intel_plane->base.name,
4801 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004802 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004803 }
4804
Chandra Kondurua1b22782015-04-07 15:28:45 -07004805 return 0;
4806}
4807
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004808static void skylake_scaler_disable(struct intel_crtc *crtc)
4809{
4810 int i;
4811
4812 for (i = 0; i < crtc->num_scalers; i++)
4813 skl_detach_scaler(crtc, i);
4814}
4815
4816static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004817{
4818 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004819 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004820 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004821 struct intel_crtc_scaler_state *scaler_state =
4822 &crtc->config->scaler_state;
4823
4824 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4825
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004826 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004827 int id;
4828
4829 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4830 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4831 return;
4832 }
4833
4834 id = scaler_state->scaler_id;
4835 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4836 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4837 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4838 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4839
4840 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004841 }
4842}
4843
Jesse Barnesb074cec2013-04-25 12:55:02 -07004844static void ironlake_pfit_enable(struct intel_crtc *crtc)
4845{
4846 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004847 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004848 int pipe = crtc->pipe;
4849
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004850 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004851 /* Force use of hard-coded filter coefficients
4852 * as some pre-programmed values are broken,
4853 * e.g. x201.
4854 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004855 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004856 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4857 PF_PIPE_SEL_IVB(pipe));
4858 else
4859 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004860 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4861 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004862 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004863}
4864
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004865void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004866{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004867 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004868 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004869
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004870 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004871 return;
4872
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004873 /*
4874 * We can only enable IPS after we enable a plane and wait for a vblank
4875 * This function is called from post_plane_update, which is run after
4876 * a vblank wait.
4877 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004878
Paulo Zanonid77e4532013-09-24 13:52:55 -03004879 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004880 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004881 mutex_lock(&dev_priv->rps.hw_lock);
4882 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4883 mutex_unlock(&dev_priv->rps.hw_lock);
4884 /* Quoting Art Runyan: "its not safe to expect any particular
4885 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004886 * mailbox." Moreover, the mailbox may return a bogus state,
4887 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004888 */
4889 } else {
4890 I915_WRITE(IPS_CTL, IPS_ENABLE);
4891 /* The bit only becomes 1 in the next vblank, so this wait here
4892 * is essentially intel_wait_for_vblank. If we don't have this
4893 * and don't wait for vblanks until the end of crtc_enable, then
4894 * the HW state readout code will complain that the expected
4895 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004896 if (intel_wait_for_register(dev_priv,
4897 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4898 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004899 DRM_ERROR("Timed out waiting for IPS enable\n");
4900 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004901}
4902
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004903void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004904{
4905 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004906 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004907
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004908 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004909 return;
4910
4911 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004912 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004913 mutex_lock(&dev_priv->rps.hw_lock);
4914 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4915 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004916 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004917 if (intel_wait_for_register(dev_priv,
4918 IPS_CTL, IPS_ENABLE, 0,
4919 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004920 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004921 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004922 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004923 POSTING_READ(IPS_CTL);
4924 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004925
4926 /* We need to wait for a vblank before we can disable the plane. */
4927 intel_wait_for_vblank(dev, crtc->pipe);
4928}
4929
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004930static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004931{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004932 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004933 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004934 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004935
4936 mutex_lock(&dev->struct_mutex);
4937 dev_priv->mm.interruptible = false;
4938 (void) intel_overlay_switch_off(intel_crtc->overlay);
4939 dev_priv->mm.interruptible = true;
4940 mutex_unlock(&dev->struct_mutex);
4941 }
4942
4943 /* Let userspace switch the overlay on again. In most cases userspace
4944 * has to recompute where to put it anyway.
4945 */
4946}
4947
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004948/**
4949 * intel_post_enable_primary - Perform operations after enabling primary plane
4950 * @crtc: the CRTC whose primary plane was just enabled
4951 *
4952 * Performs potentially sleeping operations that must be done after the primary
4953 * plane is enabled, such as updating FBC and IPS. Note that this may be
4954 * called due to an explicit primary plane update, or due to an implicit
4955 * re-enable that is caused when a sprite plane is updated to no longer
4956 * completely hide the primary plane.
4957 */
4958static void
4959intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004960{
4961 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004962 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4964 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004965
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004966 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004967 * FIXME IPS should be fine as long as one plane is
4968 * enabled, but in practice it seems to have problems
4969 * when going from primary only to sprite only and vice
4970 * versa.
4971 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004972 hsw_enable_ips(intel_crtc);
4973
Daniel Vetterf99d7062014-06-19 16:01:59 +02004974 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004975 * Gen2 reports pipe underruns whenever all planes are disabled.
4976 * So don't enable underrun reporting before at least some planes
4977 * are enabled.
4978 * FIXME: Need to fix the logic to work when we turn off all planes
4979 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004980 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004981 if (IS_GEN2(dev))
4982 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4983
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004984 /* Underruns don't always raise interrupts, so check manually. */
4985 intel_check_cpu_fifo_underruns(dev_priv);
4986 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004987}
4988
Ville Syrjälä2622a082016-03-09 19:07:26 +02004989/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004990static void
4991intel_pre_disable_primary(struct drm_crtc *crtc)
4992{
4993 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004994 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4996 int pipe = intel_crtc->pipe;
4997
4998 /*
4999 * Gen2 reports pipe underruns whenever all planes are disabled.
5000 * So diasble underrun reporting before all the planes get disabled.
5001 * FIXME: Need to fix the logic to work when we turn off all planes
5002 * but leave the pipe running.
5003 */
5004 if (IS_GEN2(dev))
5005 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5006
5007 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02005008 * FIXME IPS should be fine as long as one plane is
5009 * enabled, but in practice it seems to have problems
5010 * when going from primary only to sprite only and vice
5011 * versa.
5012 */
5013 hsw_disable_ips(intel_crtc);
5014}
5015
5016/* FIXME get rid of this and use pre_plane_update */
5017static void
5018intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5019{
5020 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005021 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5023 int pipe = intel_crtc->pipe;
5024
5025 intel_pre_disable_primary(crtc);
5026
5027 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005028 * Vblank time updates from the shadow to live plane control register
5029 * are blocked if the memory self-refresh mode is active at that
5030 * moment. So to make sure the plane gets truly disabled, disable
5031 * first the self-refresh mode. The self-refresh enable bit in turn
5032 * will be checked/applied by the HW only at the next frame start
5033 * event which is after the vblank start event, so we need to have a
5034 * wait-for-vblank between disabling the plane and the pipe.
5035 */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005036 if (HAS_GMCH_DISPLAY(dev_priv)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005037 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005038 dev_priv->wm.vlv.cxsr = false;
5039 intel_wait_for_vblank(dev, pipe);
5040 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005041}
5042
Daniel Vetter5a21b662016-05-24 17:13:53 +02005043static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5044{
5045 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5046 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5047 struct intel_crtc_state *pipe_config =
5048 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005049 struct drm_plane *primary = crtc->base.primary;
5050 struct drm_plane_state *old_pri_state =
5051 drm_atomic_get_existing_plane_state(old_state, primary);
5052
Chris Wilson5748b6a2016-08-04 16:32:38 +01005053 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005054
5055 crtc->wm.cxsr_allowed = true;
5056
5057 if (pipe_config->update_wm_post && pipe_config->base.active)
5058 intel_update_watermarks(&crtc->base);
5059
5060 if (old_pri_state) {
5061 struct intel_plane_state *primary_state =
5062 to_intel_plane_state(primary->state);
5063 struct intel_plane_state *old_primary_state =
5064 to_intel_plane_state(old_pri_state);
5065
5066 intel_fbc_post_update(crtc);
5067
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005068 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005069 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005070 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005071 intel_post_enable_primary(&crtc->base);
5072 }
5073}
5074
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005075static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005076{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005077 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005078 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005079 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005080 struct intel_crtc_state *pipe_config =
5081 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005082 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5083 struct drm_plane *primary = crtc->base.primary;
5084 struct drm_plane_state *old_pri_state =
5085 drm_atomic_get_existing_plane_state(old_state, primary);
5086 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005087
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005088 if (old_pri_state) {
5089 struct intel_plane_state *primary_state =
5090 to_intel_plane_state(primary->state);
5091 struct intel_plane_state *old_primary_state =
5092 to_intel_plane_state(old_pri_state);
5093
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005094 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005095
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005096 if (old_primary_state->base.visible &&
5097 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005098 intel_pre_disable_primary(&crtc->base);
5099 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005100
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005101 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005102 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005103
Ville Syrjälä2622a082016-03-09 19:07:26 +02005104 /*
5105 * Vblank time updates from the shadow to live plane control register
5106 * are blocked if the memory self-refresh mode is active at that
5107 * moment. So to make sure the plane gets truly disabled, disable
5108 * first the self-refresh mode. The self-refresh enable bit in turn
5109 * will be checked/applied by the HW only at the next frame start
5110 * event which is after the vblank start event, so we need to have a
5111 * wait-for-vblank between disabling the plane and the pipe.
5112 */
5113 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005114 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005115 dev_priv->wm.vlv.cxsr = false;
5116 intel_wait_for_vblank(dev, crtc->pipe);
5117 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005118 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005119
Matt Ropered4a6a72016-02-23 17:20:13 -08005120 /*
5121 * IVB workaround: must disable low power watermarks for at least
5122 * one frame before enabling scaling. LP watermarks can be re-enabled
5123 * when scaling is disabled.
5124 *
5125 * WaCxSRDisabledForSpriteScaling:ivb
5126 */
5127 if (pipe_config->disable_lp_wm) {
5128 ilk_disable_lp_wm(dev);
5129 intel_wait_for_vblank(dev, crtc->pipe);
5130 }
5131
5132 /*
5133 * If we're doing a modeset, we're done. No need to do any pre-vblank
5134 * watermark programming here.
5135 */
5136 if (needs_modeset(&pipe_config->base))
5137 return;
5138
5139 /*
5140 * For platforms that support atomic watermarks, program the
5141 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5142 * will be the intermediate values that are safe for both pre- and
5143 * post- vblank; when vblank happens, the 'active' values will be set
5144 * to the final 'target' values and we'll do this again to get the
5145 * optimal watermarks. For gen9+ platforms, the values we program here
5146 * will be the final target values which will get automatically latched
5147 * at vblank time; no further programming will be necessary.
5148 *
5149 * If a platform hasn't been transitioned to atomic watermarks yet,
5150 * we'll continue to update watermarks the old way, if flags tell
5151 * us to.
5152 */
5153 if (dev_priv->display.initial_watermarks != NULL)
5154 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005155 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005156 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005157}
5158
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005159static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005160{
5161 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005163 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005164 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005165
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005166 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005167
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005168 drm_for_each_plane_mask(p, dev, plane_mask)
5169 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005170
Daniel Vetterf99d7062014-06-19 16:01:59 +02005171 /*
5172 * FIXME: Once we grow proper nuclear flip support out of this we need
5173 * to compute the mask of flip planes precisely. For the time being
5174 * consider this a flip to a NULL plane.
5175 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005176 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005177}
5178
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005179static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005180 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005181 struct drm_atomic_state *old_state)
5182{
5183 struct drm_connector_state *old_conn_state;
5184 struct drm_connector *conn;
5185 int i;
5186
5187 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5188 struct drm_connector_state *conn_state = conn->state;
5189 struct intel_encoder *encoder =
5190 to_intel_encoder(conn_state->best_encoder);
5191
5192 if (conn_state->crtc != crtc)
5193 continue;
5194
5195 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005196 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005197 }
5198}
5199
5200static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005201 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005202 struct drm_atomic_state *old_state)
5203{
5204 struct drm_connector_state *old_conn_state;
5205 struct drm_connector *conn;
5206 int i;
5207
5208 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5209 struct drm_connector_state *conn_state = conn->state;
5210 struct intel_encoder *encoder =
5211 to_intel_encoder(conn_state->best_encoder);
5212
5213 if (conn_state->crtc != crtc)
5214 continue;
5215
5216 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005217 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005218 }
5219}
5220
5221static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005222 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005223 struct drm_atomic_state *old_state)
5224{
5225 struct drm_connector_state *old_conn_state;
5226 struct drm_connector *conn;
5227 int i;
5228
5229 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5230 struct drm_connector_state *conn_state = conn->state;
5231 struct intel_encoder *encoder =
5232 to_intel_encoder(conn_state->best_encoder);
5233
5234 if (conn_state->crtc != crtc)
5235 continue;
5236
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005237 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005238 intel_opregion_notify_encoder(encoder, true);
5239 }
5240}
5241
5242static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005243 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005244 struct drm_atomic_state *old_state)
5245{
5246 struct drm_connector_state *old_conn_state;
5247 struct drm_connector *conn;
5248 int i;
5249
5250 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5251 struct intel_encoder *encoder =
5252 to_intel_encoder(old_conn_state->best_encoder);
5253
5254 if (old_conn_state->crtc != crtc)
5255 continue;
5256
5257 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005258 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005259 }
5260}
5261
5262static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005263 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005264 struct drm_atomic_state *old_state)
5265{
5266 struct drm_connector_state *old_conn_state;
5267 struct drm_connector *conn;
5268 int i;
5269
5270 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5271 struct intel_encoder *encoder =
5272 to_intel_encoder(old_conn_state->best_encoder);
5273
5274 if (old_conn_state->crtc != crtc)
5275 continue;
5276
5277 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005278 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005279 }
5280}
5281
5282static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005283 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005284 struct drm_atomic_state *old_state)
5285{
5286 struct drm_connector_state *old_conn_state;
5287 struct drm_connector *conn;
5288 int i;
5289
5290 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5291 struct intel_encoder *encoder =
5292 to_intel_encoder(old_conn_state->best_encoder);
5293
5294 if (old_conn_state->crtc != crtc)
5295 continue;
5296
5297 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005298 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005299 }
5300}
5301
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005302static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5303 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005304{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005305 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005306 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005307 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5309 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005310
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005311 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005312 return;
5313
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005314 /*
5315 * Sometimes spurious CPU pipe underruns happen during FDI
5316 * training, at least with VGA+HDMI cloning. Suppress them.
5317 *
5318 * On ILK we get an occasional spurious CPU pipe underruns
5319 * between eDP port A enable and vdd enable. Also PCH port
5320 * enable seems to result in the occasional CPU pipe underrun.
5321 *
5322 * Spurious PCH underruns also occur during PCH enabling.
5323 */
5324 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5325 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005326 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005327 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5328
5329 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005330 intel_prepare_shared_dpll(intel_crtc);
5331
Ville Syrjälä37a56502016-06-22 21:57:04 +03005332 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305333 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005334
5335 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005336 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005337
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005338 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005339 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005340 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005341 }
5342
5343 ironlake_set_pipeconf(crtc);
5344
Jesse Barnesf67a5592011-01-05 10:31:48 -08005345 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005346
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005347 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005348
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005349 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005350 /* Note: FDI PLL enabling _must_ be done before we enable the
5351 * cpu pipes, hence this is separate from all the other fdi/pch
5352 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005353 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005354 } else {
5355 assert_fdi_tx_disabled(dev_priv, pipe);
5356 assert_fdi_rx_disabled(dev_priv, pipe);
5357 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005358
Jesse Barnesb074cec2013-04-25 12:55:02 -07005359 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005360
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005361 /*
5362 * On ILK+ LUT must be loaded before the pipe is running but with
5363 * clocks enabled
5364 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005365 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005366
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005367 if (dev_priv->display.initial_watermarks != NULL)
5368 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005369 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005370
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005371 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005372 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005373
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005374 assert_vblank_disabled(crtc);
5375 drm_crtc_vblank_on(crtc);
5376
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005377 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005378
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005379 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005380 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005381
5382 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5383 if (intel_crtc->config->has_pch_encoder)
5384 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005385 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005386 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005387}
5388
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005389/* IPS only exists on ULT machines and is tied to pipe A. */
5390static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5391{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005392 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005393}
5394
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005395static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5396 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005397{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005398 struct drm_crtc *crtc = pipe_config->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005399 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005400 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005402 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005403 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005404
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005405 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005406 return;
5407
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005408 if (intel_crtc->config->has_pch_encoder)
5409 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5410 false);
5411
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005412 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005413
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005414 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005415 intel_enable_shared_dpll(intel_crtc);
5416
Ville Syrjälä37a56502016-06-22 21:57:04 +03005417 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305418 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005419
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005420 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005421 intel_set_pipe_timings(intel_crtc);
5422
Jani Nikulabc58be62016-03-18 17:05:39 +02005423 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005424
Jani Nikula4d1de972016-03-18 17:05:42 +02005425 if (cpu_transcoder != TRANSCODER_EDP &&
5426 !transcoder_is_dsi(cpu_transcoder)) {
5427 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005428 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005429 }
5430
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005431 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005432 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005433 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005434 }
5435
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005436 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005437 haswell_set_pipeconf(crtc);
5438
Jani Nikula391bf042016-03-18 17:05:40 +02005439 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005440
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005441 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005442
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005443 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005444
Daniel Vetter6b698512015-11-28 11:05:39 +01005445 if (intel_crtc->config->has_pch_encoder)
5446 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5447 else
5448 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5449
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005450 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005451
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005452 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005453 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005454
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005455 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305456 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005457
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005458 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005459 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005460 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005461 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005462
5463 /*
5464 * On ILK+ LUT must be loaded before the pipe is running but with
5465 * clocks enabled
5466 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005467 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005468
Paulo Zanoni1f544382012-10-24 11:32:00 -02005469 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005470 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305471 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005472
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005473 if (dev_priv->display.initial_watermarks != NULL)
5474 dev_priv->display.initial_watermarks(pipe_config);
5475 else
5476 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02005477
5478 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005479 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005480 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005481
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005482 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005483 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005484
Jani Nikulaa65347b2015-11-27 12:21:46 +02005485 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005486 intel_ddi_set_vc_payload_alloc(crtc, true);
5487
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005488 assert_vblank_disabled(crtc);
5489 drm_crtc_vblank_on(crtc);
5490
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005491 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005492
Daniel Vetter6b698512015-11-28 11:05:39 +01005493 if (intel_crtc->config->has_pch_encoder) {
5494 intel_wait_for_vblank(dev, pipe);
5495 intel_wait_for_vblank(dev, pipe);
5496 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005497 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5498 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005499 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005500
Paulo Zanonie4916942013-09-20 16:21:19 -03005501 /* If we change the relative order between pipe/planes enabling, we need
5502 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005503 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005504 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005505 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5506 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5507 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005508}
5509
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005510static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005511{
5512 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005513 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005514 int pipe = crtc->pipe;
5515
5516 /* To avoid upsetting the power well on haswell only disable the pfit if
5517 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005518 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005519 I915_WRITE(PF_CTL(pipe), 0);
5520 I915_WRITE(PF_WIN_POS(pipe), 0);
5521 I915_WRITE(PF_WIN_SZ(pipe), 0);
5522 }
5523}
5524
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005525static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5526 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005527{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005528 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005529 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005530 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5532 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005533
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005534 /*
5535 * Sometimes spurious CPU pipe underruns happen when the
5536 * pipe is already disabled, but FDI RX/TX is still enabled.
5537 * Happens at least with VGA+HDMI cloning. Suppress them.
5538 */
5539 if (intel_crtc->config->has_pch_encoder) {
5540 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005541 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005542 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005543
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005544 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005545
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005546 drm_crtc_vblank_off(crtc);
5547 assert_vblank_disabled(crtc);
5548
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005549 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005550
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005551 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005552
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005553 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005554 ironlake_fdi_disable(crtc);
5555
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005556 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005557
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005558 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005559 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005560
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005561 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005562 i915_reg_t reg;
5563 u32 temp;
5564
Daniel Vetterd925c592013-06-05 13:34:04 +02005565 /* disable TRANS_DP_CTL */
5566 reg = TRANS_DP_CTL(pipe);
5567 temp = I915_READ(reg);
5568 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5569 TRANS_DP_PORT_SEL_MASK);
5570 temp |= TRANS_DP_PORT_SEL_NONE;
5571 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005572
Daniel Vetterd925c592013-06-05 13:34:04 +02005573 /* disable DPLL_SEL */
5574 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005575 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005576 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005577 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005578
Daniel Vetterd925c592013-06-05 13:34:04 +02005579 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005580 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005581
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005582 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005583 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005584}
5585
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005586static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5587 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005588{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005589 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005590 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005591 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005593 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005594
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005595 if (intel_crtc->config->has_pch_encoder)
5596 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5597 false);
5598
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005599 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005600
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005601 drm_crtc_vblank_off(crtc);
5602 assert_vblank_disabled(crtc);
5603
Jani Nikula4d1de972016-03-18 17:05:42 +02005604 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005605 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005606 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005607
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005608 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005609 intel_ddi_set_vc_payload_alloc(crtc, false);
5610
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005611 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305612 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005613
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005614 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005615 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005616 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005617 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005618
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005619 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305620 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005621
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005622 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005623
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005624 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005625 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5626 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005627}
5628
Jesse Barnes2dd24552013-04-25 12:55:01 -07005629static void i9xx_pfit_enable(struct intel_crtc *crtc)
5630{
5631 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005632 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005633 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005634
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005635 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005636 return;
5637
Daniel Vetterc0b03412013-05-28 12:05:54 +02005638 /*
5639 * The panel fitter should only be adjusted whilst the pipe is disabled,
5640 * according to register description and PRM.
5641 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005642 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5643 assert_pipe_disabled(dev_priv, crtc->pipe);
5644
Jesse Barnesb074cec2013-04-25 12:55:02 -07005645 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5646 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005647
5648 /* Border color in case we don't scale up to the full screen. Black by
5649 * default, change to something else for debugging. */
5650 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005651}
5652
Dave Airlied05410f2014-06-05 13:22:59 +10005653static enum intel_display_power_domain port_to_power_domain(enum port port)
5654{
5655 switch (port) {
5656 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005657 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005658 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005659 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005660 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005661 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005662 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005663 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005664 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005665 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005666 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005667 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005668 return POWER_DOMAIN_PORT_OTHER;
5669 }
5670}
5671
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005672static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5673{
5674 switch (port) {
5675 case PORT_A:
5676 return POWER_DOMAIN_AUX_A;
5677 case PORT_B:
5678 return POWER_DOMAIN_AUX_B;
5679 case PORT_C:
5680 return POWER_DOMAIN_AUX_C;
5681 case PORT_D:
5682 return POWER_DOMAIN_AUX_D;
5683 case PORT_E:
5684 /* FIXME: Check VBT for actual wiring of PORT E */
5685 return POWER_DOMAIN_AUX_D;
5686 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005687 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005688 return POWER_DOMAIN_AUX_A;
5689 }
5690}
5691
Imre Deak319be8a2014-03-04 19:22:57 +02005692enum intel_display_power_domain
5693intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005694{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005695 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005696 struct intel_digital_port *intel_dig_port;
5697
5698 switch (intel_encoder->type) {
5699 case INTEL_OUTPUT_UNKNOWN:
5700 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005701 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005702 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005703 case INTEL_OUTPUT_HDMI:
5704 case INTEL_OUTPUT_EDP:
5705 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005706 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005707 case INTEL_OUTPUT_DP_MST:
5708 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5709 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005710 case INTEL_OUTPUT_ANALOG:
5711 return POWER_DOMAIN_PORT_CRT;
5712 case INTEL_OUTPUT_DSI:
5713 return POWER_DOMAIN_PORT_DSI;
5714 default:
5715 return POWER_DOMAIN_PORT_OTHER;
5716 }
5717}
5718
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005719enum intel_display_power_domain
5720intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5721{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005722 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005723 struct intel_digital_port *intel_dig_port;
5724
5725 switch (intel_encoder->type) {
5726 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005727 case INTEL_OUTPUT_HDMI:
5728 /*
5729 * Only DDI platforms should ever use these output types.
5730 * We can get here after the HDMI detect code has already set
5731 * the type of the shared encoder. Since we can't be sure
5732 * what's the status of the given connectors, play safe and
5733 * run the DP detection too.
5734 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005735 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005736 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005737 case INTEL_OUTPUT_EDP:
5738 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5739 return port_to_aux_power_domain(intel_dig_port->port);
5740 case INTEL_OUTPUT_DP_MST:
5741 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5742 return port_to_aux_power_domain(intel_dig_port->port);
5743 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005744 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005745 return POWER_DOMAIN_AUX_A;
5746 }
5747}
5748
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005749static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5750 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005751{
5752 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005753 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5755 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005756 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005757 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005758
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005759 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005760 return 0;
5761
Imre Deak77d22dc2014-03-05 16:20:52 +02005762 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5763 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005764 if (crtc_state->pch_pfit.enabled ||
5765 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005766 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5767
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005768 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5769 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5770
Imre Deak319be8a2014-03-04 19:22:57 +02005771 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005772 }
Imre Deak319be8a2014-03-04 19:22:57 +02005773
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005774 if (crtc_state->shared_dpll)
5775 mask |= BIT(POWER_DOMAIN_PLLS);
5776
Imre Deak77d22dc2014-03-05 16:20:52 +02005777 return mask;
5778}
5779
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005780static unsigned long
5781modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5782 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005783{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005784 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5786 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005787 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005788
5789 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005790 intel_crtc->enabled_power_domains = new_domains =
5791 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005792
Daniel Vetter5a21b662016-05-24 17:13:53 +02005793 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005794
5795 for_each_power_domain(domain, domains)
5796 intel_display_power_get(dev_priv, domain);
5797
Daniel Vetter5a21b662016-05-24 17:13:53 +02005798 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005799}
5800
5801static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5802 unsigned long domains)
5803{
5804 enum intel_display_power_domain domain;
5805
5806 for_each_power_domain(domain, domains)
5807 intel_display_power_put(dev_priv, domain);
5808}
5809
Mika Kaholaadafdc62015-08-18 14:36:59 +03005810static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5811{
5812 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5813
5814 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5815 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5816 return max_cdclk_freq;
5817 else if (IS_CHERRYVIEW(dev_priv))
5818 return max_cdclk_freq*95/100;
5819 else if (INTEL_INFO(dev_priv)->gen < 4)
5820 return 2*max_cdclk_freq*90/100;
5821 else
5822 return max_cdclk_freq*90/100;
5823}
5824
Ville Syrjäläb2045352016-05-13 23:41:27 +03005825static int skl_calc_cdclk(int max_pixclk, int vco);
5826
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005827static void intel_update_max_cdclk(struct drm_device *dev)
5828{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005829 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005830
Tvrtko Ursulin08537232016-10-13 11:03:02 +01005831 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005832 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005833 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005834
Ville Syrjäläb2045352016-05-13 23:41:27 +03005835 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005836 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005837
5838 /*
5839 * Use the lower (vco 8640) cdclk values as a
5840 * first guess. skl_calc_cdclk() will correct it
5841 * if the preferred vco is 8100 instead.
5842 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005843 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005844 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005845 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005846 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005847 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005848 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005849 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005850 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005851
5852 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Matt Roper281c1142016-04-05 14:37:19 -07005853 } else if (IS_BROXTON(dev)) {
5854 dev_priv->max_cdclk_freq = 624000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005855 } else if (IS_BROADWELL(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005856 /*
5857 * FIXME with extra cooling we can allow
5858 * 540 MHz for ULX and 675 Mhz for ULT.
5859 * How can we know if extra cooling is
5860 * available? PCI ID, VTB, something else?
5861 */
5862 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5863 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005864 else if (IS_BDW_ULX(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005865 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005866 else if (IS_BDW_ULT(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005867 dev_priv->max_cdclk_freq = 540000;
5868 else
5869 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005870 } else if (IS_CHERRYVIEW(dev)) {
5871 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005872 } else if (IS_VALLEYVIEW(dev)) {
5873 dev_priv->max_cdclk_freq = 400000;
5874 } else {
5875 /* otherwise assume cdclk is fixed */
5876 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5877 }
5878
Mika Kaholaadafdc62015-08-18 14:36:59 +03005879 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5880
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005881 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5882 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005883
5884 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5885 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005886}
5887
5888static void intel_update_cdclk(struct drm_device *dev)
5889{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005890 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005891
5892 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005893
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005894 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005895 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5896 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5897 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005898 else
5899 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5900 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005901
5902 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005903 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5904 * Programmng [sic] note: bit[9:2] should be programmed to the number
5905 * of cdclk that generates 4MHz reference clock freq which is used to
5906 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005907 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005908 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005909 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005910}
5911
Ville Syrjälä92891e42016-05-11 22:44:45 +03005912/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5913static int skl_cdclk_decimal(int cdclk)
5914{
5915 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5916}
5917
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005918static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5919{
5920 int ratio;
5921
5922 if (cdclk == dev_priv->cdclk_pll.ref)
5923 return 0;
5924
5925 switch (cdclk) {
5926 default:
5927 MISSING_CASE(cdclk);
5928 case 144000:
5929 case 288000:
5930 case 384000:
5931 case 576000:
5932 ratio = 60;
5933 break;
5934 case 624000:
5935 ratio = 65;
5936 break;
5937 }
5938
5939 return dev_priv->cdclk_pll.ref * ratio;
5940}
5941
Ville Syrjälä2b730012016-05-13 23:41:34 +03005942static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5943{
5944 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5945
5946 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005947 if (intel_wait_for_register(dev_priv,
5948 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5949 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005950 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005951
5952 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005953}
5954
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005955static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005956{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005957 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005958 u32 val;
5959
5960 val = I915_READ(BXT_DE_PLL_CTL);
5961 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005962 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005963 I915_WRITE(BXT_DE_PLL_CTL, val);
5964
5965 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5966
5967 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005968 if (intel_wait_for_register(dev_priv,
5969 BXT_DE_PLL_ENABLE,
5970 BXT_DE_PLL_LOCK,
5971 BXT_DE_PLL_LOCK,
5972 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005973 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005974
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005975 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005976}
5977
Imre Deak324513c2016-06-13 16:44:36 +03005978static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305979{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005980 u32 val, divider;
5981 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305982
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005983 vco = bxt_de_pll_vco(dev_priv, cdclk);
5984
5985 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5986
5987 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5988 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5989 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305990 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305991 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005992 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305993 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305994 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005995 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305996 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305997 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005998 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305999 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306000 break;
6001 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006002 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6003 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306004
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006005 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6006 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306007 }
6008
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306009 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006010 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306011 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6012 0x80000000);
6013 mutex_unlock(&dev_priv->rps.hw_lock);
6014
6015 if (ret) {
6016 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006017 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306018 return;
6019 }
6020
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006021 if (dev_priv->cdclk_pll.vco != 0 &&
6022 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006023 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306024
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006025 if (dev_priv->cdclk_pll.vco != vco)
6026 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306027
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006028 val = divider | skl_cdclk_decimal(cdclk);
6029 /*
6030 * FIXME if only the cd2x divider needs changing, it could be done
6031 * without shutting off the pipe (if only one pipe is active).
6032 */
6033 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6034 /*
6035 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6036 * enable otherwise.
6037 */
6038 if (cdclk >= 500000)
6039 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6040 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306041
6042 mutex_lock(&dev_priv->rps.hw_lock);
6043 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006044 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306045 mutex_unlock(&dev_priv->rps.hw_lock);
6046
6047 if (ret) {
6048 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006049 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306050 return;
6051 }
6052
Chris Wilson91c8a322016-07-05 10:40:23 +01006053 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306054}
6055
Imre Deakd66a2192016-05-24 15:38:33 +03006056static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306057{
Imre Deakd66a2192016-05-24 15:38:33 +03006058 u32 cdctl, expected;
6059
Chris Wilson91c8a322016-07-05 10:40:23 +01006060 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306061
Imre Deakd66a2192016-05-24 15:38:33 +03006062 if (dev_priv->cdclk_pll.vco == 0 ||
6063 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6064 goto sanitize;
6065
6066 /* DPLL okay; verify the cdclock
6067 *
6068 * Some BIOS versions leave an incorrect decimal frequency value and
6069 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6070 * so sanitize this register.
6071 */
6072 cdctl = I915_READ(CDCLK_CTL);
6073 /*
6074 * Let's ignore the pipe field, since BIOS could have configured the
6075 * dividers both synching to an active pipe, or asynchronously
6076 * (PIPE_NONE).
6077 */
6078 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6079
6080 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6081 skl_cdclk_decimal(dev_priv->cdclk_freq);
6082 /*
6083 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6084 * enable otherwise.
6085 */
6086 if (dev_priv->cdclk_freq >= 500000)
6087 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6088
6089 if (cdctl == expected)
6090 /* All well; nothing to sanitize */
6091 return;
6092
6093sanitize:
6094 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6095
6096 /* force cdclk programming */
6097 dev_priv->cdclk_freq = 0;
6098
6099 /* force full PLL disable + enable */
6100 dev_priv->cdclk_pll.vco = -1;
6101}
6102
Imre Deak324513c2016-06-13 16:44:36 +03006103void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006104{
6105 bxt_sanitize_cdclk(dev_priv);
6106
6107 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006108 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006109
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306110 /*
6111 * FIXME:
6112 * - The initial CDCLK needs to be read from VBT.
6113 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306114 */
Imre Deak324513c2016-06-13 16:44:36 +03006115 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306116}
6117
Imre Deak324513c2016-06-13 16:44:36 +03006118void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306119{
Imre Deak324513c2016-06-13 16:44:36 +03006120 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306121}
6122
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006123static int skl_calc_cdclk(int max_pixclk, int vco)
6124{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006125 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006126 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006127 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006128 else if (max_pixclk > 432000)
6129 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006130 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006131 return 432000;
6132 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006133 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006134 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006135 if (max_pixclk > 540000)
6136 return 675000;
6137 else if (max_pixclk > 450000)
6138 return 540000;
6139 else if (max_pixclk > 337500)
6140 return 450000;
6141 else
6142 return 337500;
6143 }
6144}
6145
Ville Syrjäläea617912016-05-13 23:41:24 +03006146static void
6147skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006148{
Ville Syrjäläea617912016-05-13 23:41:24 +03006149 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006150
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006151 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006152 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006153
Ville Syrjäläea617912016-05-13 23:41:24 +03006154 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006155 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006156 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006157
Imre Deak1c3f7702016-05-24 15:38:32 +03006158 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6159 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006160
Ville Syrjäläea617912016-05-13 23:41:24 +03006161 val = I915_READ(DPLL_CTRL1);
6162
Imre Deak1c3f7702016-05-24 15:38:32 +03006163 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6164 DPLL_CTRL1_SSC(SKL_DPLL0) |
6165 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6166 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6167 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006168
Ville Syrjäläea617912016-05-13 23:41:24 +03006169 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6170 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6171 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6172 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6173 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006174 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006175 break;
6176 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6177 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006178 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006179 break;
6180 default:
6181 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006182 break;
6183 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006184}
6185
Ville Syrjäläb2045352016-05-13 23:41:27 +03006186void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6187{
6188 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6189
6190 dev_priv->skl_preferred_vco_freq = vco;
6191
6192 if (changed)
Chris Wilson91c8a322016-07-05 10:40:23 +01006193 intel_update_max_cdclk(&dev_priv->drm);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006194}
6195
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006196static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006197skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006198{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006199 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006200 u32 val;
6201
Ville Syrjälä63911d72016-05-13 23:41:32 +03006202 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006203
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006204 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006205 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006206 I915_WRITE(CDCLK_CTL, val);
6207 POSTING_READ(CDCLK_CTL);
6208
6209 /*
6210 * We always enable DPLL0 with the lowest link rate possible, but still
6211 * taking into account the VCO required to operate the eDP panel at the
6212 * desired frequency. The usual DP link rates operate with a VCO of
6213 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6214 * The modeset code is responsible for the selection of the exact link
6215 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006216 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006217 */
6218 val = I915_READ(DPLL_CTRL1);
6219
6220 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6221 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6222 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006223 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006224 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6225 SKL_DPLL0);
6226 else
6227 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6228 SKL_DPLL0);
6229
6230 I915_WRITE(DPLL_CTRL1, val);
6231 POSTING_READ(DPLL_CTRL1);
6232
6233 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6234
Chris Wilsone24ca052016-06-30 15:33:05 +01006235 if (intel_wait_for_register(dev_priv,
6236 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6237 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006238 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006239
Ville Syrjälä63911d72016-05-13 23:41:32 +03006240 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006241
6242 /* We'll want to keep using the current vco from now on. */
6243 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006244}
6245
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006246static void
6247skl_dpll0_disable(struct drm_i915_private *dev_priv)
6248{
6249 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01006250 if (intel_wait_for_register(dev_priv,
6251 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6252 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006253 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006254
Ville Syrjälä63911d72016-05-13 23:41:32 +03006255 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006256}
6257
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006258static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6259{
6260 int ret;
6261 u32 val;
6262
6263 /* inform PCU we want to change CDCLK */
6264 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6265 mutex_lock(&dev_priv->rps.hw_lock);
6266 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6267 mutex_unlock(&dev_priv->rps.hw_lock);
6268
6269 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6270}
6271
6272static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6273{
Ville Syrjälä848496e2016-07-13 16:32:03 +03006274 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006275}
6276
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006277static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006278{
Chris Wilson91c8a322016-07-05 10:40:23 +01006279 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006280 u32 freq_select, pcu_ack;
6281
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006282 WARN_ON((cdclk == 24000) != (vco == 0));
6283
Ville Syrjälä63911d72016-05-13 23:41:32 +03006284 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006285
6286 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6287 DRM_ERROR("failed to inform PCU about cdclk change\n");
6288 return;
6289 }
6290
6291 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006292 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006293 case 450000:
6294 case 432000:
6295 freq_select = CDCLK_FREQ_450_432;
6296 pcu_ack = 1;
6297 break;
6298 case 540000:
6299 freq_select = CDCLK_FREQ_540;
6300 pcu_ack = 2;
6301 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006302 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006303 case 337500:
6304 default:
6305 freq_select = CDCLK_FREQ_337_308;
6306 pcu_ack = 0;
6307 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006308 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006309 case 675000:
6310 freq_select = CDCLK_FREQ_675_617;
6311 pcu_ack = 3;
6312 break;
6313 }
6314
Ville Syrjälä63911d72016-05-13 23:41:32 +03006315 if (dev_priv->cdclk_pll.vco != 0 &&
6316 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006317 skl_dpll0_disable(dev_priv);
6318
Ville Syrjälä63911d72016-05-13 23:41:32 +03006319 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006320 skl_dpll0_enable(dev_priv, vco);
6321
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006322 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006323 POSTING_READ(CDCLK_CTL);
6324
6325 /* inform PCU of the change */
6326 mutex_lock(&dev_priv->rps.hw_lock);
6327 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6328 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006329
6330 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006331}
6332
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006333static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6334
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006335void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6336{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006337 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006338}
6339
6340void skl_init_cdclk(struct drm_i915_private *dev_priv)
6341{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006342 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006343
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006344 skl_sanitize_cdclk(dev_priv);
6345
Ville Syrjälä63911d72016-05-13 23:41:32 +03006346 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006347 /*
6348 * Use the current vco as our initial
6349 * guess as to what the preferred vco is.
6350 */
6351 if (dev_priv->skl_preferred_vco_freq == 0)
6352 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006353 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006354 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006355 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006356
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006357 vco = dev_priv->skl_preferred_vco_freq;
6358 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006359 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006360 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006361
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006362 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006363}
6364
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006365static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306366{
Ville Syrjälä09492492016-05-13 23:41:28 +03006367 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306368
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306369 /*
6370 * check if the pre-os intialized the display
6371 * There is SWF18 scratchpad register defined which is set by the
6372 * pre-os which can be used by the OS drivers to check the status
6373 */
6374 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6375 goto sanitize;
6376
Chris Wilson91c8a322016-07-05 10:40:23 +01006377 intel_update_cdclk(&dev_priv->drm);
Imre Deak1c3f7702016-05-24 15:38:32 +03006378 /* Is PLL enabled and locked ? */
6379 if (dev_priv->cdclk_pll.vco == 0 ||
6380 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6381 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006382
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306383 /* DPLL okay; verify the cdclock
6384 *
6385 * Noticed in some instances that the freq selection is correct but
6386 * decimal part is programmed wrong from BIOS where pre-os does not
6387 * enable display. Verify the same as well.
6388 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006389 cdctl = I915_READ(CDCLK_CTL);
6390 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6391 skl_cdclk_decimal(dev_priv->cdclk_freq);
6392 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306393 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006394 return;
6395
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306396sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006397 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006398
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006399 /* force cdclk programming */
6400 dev_priv->cdclk_freq = 0;
6401 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006402 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306403}
6404
Jesse Barnes30a970c2013-11-04 13:48:12 -08006405/* Adjust CDclk dividers to allow high res or save power if possible */
6406static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6407{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006408 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006409 u32 val, cmd;
6410
Vandana Kannan164dfd22014-11-24 13:37:41 +05306411 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6412 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006413
Ville Syrjälädfcab172014-06-13 13:37:47 +03006414 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006415 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006416 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006417 cmd = 1;
6418 else
6419 cmd = 0;
6420
6421 mutex_lock(&dev_priv->rps.hw_lock);
6422 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6423 val &= ~DSPFREQGUAR_MASK;
6424 val |= (cmd << DSPFREQGUAR_SHIFT);
6425 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6426 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6427 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6428 50)) {
6429 DRM_ERROR("timed out waiting for CDclk change\n");
6430 }
6431 mutex_unlock(&dev_priv->rps.hw_lock);
6432
Ville Syrjälä54433e92015-05-26 20:42:31 +03006433 mutex_lock(&dev_priv->sb_lock);
6434
Ville Syrjälädfcab172014-06-13 13:37:47 +03006435 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006436 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006437
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006438 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006439
Jesse Barnes30a970c2013-11-04 13:48:12 -08006440 /* adjust cdclk divider */
6441 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006442 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006443 val |= divider;
6444 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006445
6446 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006447 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006448 50))
6449 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006450 }
6451
Jesse Barnes30a970c2013-11-04 13:48:12 -08006452 /* adjust self-refresh exit latency value */
6453 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6454 val &= ~0x7f;
6455
6456 /*
6457 * For high bandwidth configs, we set a higher latency in the bunit
6458 * so that the core display fetch happens in time to avoid underruns.
6459 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006460 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006461 val |= 4500 / 250; /* 4.5 usec */
6462 else
6463 val |= 3000 / 250; /* 3.0 usec */
6464 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006465
Ville Syrjäläa5805162015-05-26 20:42:30 +03006466 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006467
Ville Syrjäläb6283052015-06-03 15:45:07 +03006468 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006469}
6470
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006471static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6472{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006473 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006474 u32 val, cmd;
6475
Vandana Kannan164dfd22014-11-24 13:37:41 +05306476 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6477 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006478
6479 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006480 case 333333:
6481 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006482 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006483 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006484 break;
6485 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006486 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006487 return;
6488 }
6489
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006490 /*
6491 * Specs are full of misinformation, but testing on actual
6492 * hardware has shown that we just need to write the desired
6493 * CCK divider into the Punit register.
6494 */
6495 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6496
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006497 mutex_lock(&dev_priv->rps.hw_lock);
6498 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6499 val &= ~DSPFREQGUAR_MASK_CHV;
6500 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6501 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6502 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6503 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6504 50)) {
6505 DRM_ERROR("timed out waiting for CDclk change\n");
6506 }
6507 mutex_unlock(&dev_priv->rps.hw_lock);
6508
Ville Syrjäläb6283052015-06-03 15:45:07 +03006509 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006510}
6511
Jesse Barnes30a970c2013-11-04 13:48:12 -08006512static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6513 int max_pixclk)
6514{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006515 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006516 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006517
Jesse Barnes30a970c2013-11-04 13:48:12 -08006518 /*
6519 * Really only a few cases to deal with, as only 4 CDclks are supported:
6520 * 200MHz
6521 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006522 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006523 * 400MHz (VLV only)
6524 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6525 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006526 *
6527 * We seem to get an unstable or solid color picture at 200MHz.
6528 * Not sure what's wrong. For now use 200MHz only when all pipes
6529 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006530 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006531 if (!IS_CHERRYVIEW(dev_priv) &&
6532 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006533 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006534 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006535 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006536 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006537 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006538 else
6539 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006540}
6541
Imre Deak324513c2016-06-13 16:44:36 +03006542static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006543{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006544 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306545 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006546 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306547 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006548 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306549 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006550 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306551 return 288000;
6552 else
6553 return 144000;
6554}
6555
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006556/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006557static int intel_mode_max_pixclk(struct drm_device *dev,
6558 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006559{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006560 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006561 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006562 struct drm_crtc *crtc;
6563 struct drm_crtc_state *crtc_state;
6564 unsigned max_pixclk = 0, i;
6565 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006566
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006567 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6568 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006569
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006570 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6571 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006572
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006573 if (crtc_state->enable)
6574 pixclk = crtc_state->adjusted_mode.crtc_clock;
6575
6576 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006577 }
6578
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006579 for_each_pipe(dev_priv, pipe)
6580 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6581
Jesse Barnes30a970c2013-11-04 13:48:12 -08006582 return max_pixclk;
6583}
6584
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006585static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006586{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006587 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006588 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006589 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006590 struct intel_atomic_state *intel_state =
6591 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006592
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006593 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006594 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306595
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006596 if (!intel_state->active_crtcs)
6597 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6598
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006599 return 0;
6600}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006601
Imre Deak324513c2016-06-13 16:44:36 +03006602static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006603{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006604 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006605 struct intel_atomic_state *intel_state =
6606 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006607
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006608 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006609 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006610
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006611 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006612 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006613
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006614 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006615}
6616
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006617static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6618{
6619 unsigned int credits, default_credits;
6620
6621 if (IS_CHERRYVIEW(dev_priv))
6622 default_credits = PFI_CREDIT(12);
6623 else
6624 default_credits = PFI_CREDIT(8);
6625
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006626 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006627 /* CHV suggested value is 31 or 63 */
6628 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006629 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006630 else
6631 credits = PFI_CREDIT(15);
6632 } else {
6633 credits = default_credits;
6634 }
6635
6636 /*
6637 * WA - write default credits before re-programming
6638 * FIXME: should we also set the resend bit here?
6639 */
6640 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6641 default_credits);
6642
6643 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6644 credits | PFI_CREDIT_RESEND);
6645
6646 /*
6647 * FIXME is this guaranteed to clear
6648 * immediately or should we poll for it?
6649 */
6650 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6651}
6652
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006653static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006654{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006655 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006656 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006657 struct intel_atomic_state *old_intel_state =
6658 to_intel_atomic_state(old_state);
6659 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006660
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006661 /*
6662 * FIXME: We can end up here with all power domains off, yet
6663 * with a CDCLK frequency other than the minimum. To account
6664 * for this take the PIPE-A power domain, which covers the HW
6665 * blocks needed for the following programming. This can be
6666 * removed once it's guaranteed that we get here either with
6667 * the minimum CDCLK set, or the required power domains
6668 * enabled.
6669 */
6670 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006671
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006672 if (IS_CHERRYVIEW(dev))
6673 cherryview_set_cdclk(dev, req_cdclk);
6674 else
6675 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006676
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006677 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006678
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006679 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006680}
6681
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006682static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6683 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006684{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006685 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006686 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006687 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006689 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006690
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006691 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006692 return;
6693
Ville Syrjälä37a56502016-06-22 21:57:04 +03006694 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306695 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006696
6697 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006698 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006699
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006700 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006701 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006702
6703 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6704 I915_WRITE(CHV_CANVAS(pipe), 0);
6705 }
6706
Daniel Vetter5b18e572014-04-24 23:55:06 +02006707 i9xx_set_pipeconf(intel_crtc);
6708
Jesse Barnes89b667f2013-04-18 14:51:36 -07006709 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006710
Daniel Vettera72e4c92014-09-30 10:56:47 +02006711 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006712
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006713 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006714
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006715 if (IS_CHERRYVIEW(dev)) {
6716 chv_prepare_pll(intel_crtc, intel_crtc->config);
6717 chv_enable_pll(intel_crtc, intel_crtc->config);
6718 } else {
6719 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6720 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006721 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006722
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006723 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006724
Jesse Barnes2dd24552013-04-25 12:55:01 -07006725 i9xx_pfit_enable(intel_crtc);
6726
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006727 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006728
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006729 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006730 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006731
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006732 assert_vblank_disabled(crtc);
6733 drm_crtc_vblank_on(crtc);
6734
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006735 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006736}
6737
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006738static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6739{
6740 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006741 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006742
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006743 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6744 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006745}
6746
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006747static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6748 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006749{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006750 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006751 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006752 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006753 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006754 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006755
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006756 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006757 return;
6758
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006759 i9xx_set_pll_dividers(intel_crtc);
6760
Ville Syrjälä37a56502016-06-22 21:57:04 +03006761 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306762 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006763
6764 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006765 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006766
Daniel Vetter5b18e572014-04-24 23:55:06 +02006767 i9xx_set_pipeconf(intel_crtc);
6768
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006769 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006770
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006771 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006772 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006773
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006774 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006775
Daniel Vetterf6736a12013-06-05 13:34:30 +02006776 i9xx_enable_pll(intel_crtc);
6777
Jesse Barnes2dd24552013-04-25 12:55:01 -07006778 i9xx_pfit_enable(intel_crtc);
6779
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006780 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006781
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006782 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006783 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006784
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006785 assert_vblank_disabled(crtc);
6786 drm_crtc_vblank_on(crtc);
6787
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006788 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006789}
6790
Daniel Vetter87476d62013-04-11 16:29:06 +02006791static void i9xx_pfit_disable(struct intel_crtc *crtc)
6792{
6793 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006794 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006795
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006796 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006797 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006798
6799 assert_pipe_disabled(dev_priv, crtc->pipe);
6800
Daniel Vetter328d8e82013-05-08 10:36:31 +02006801 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6802 I915_READ(PFIT_CONTROL));
6803 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006804}
6805
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006806static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6807 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006808{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006809 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006810 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006811 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6813 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006814
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006815 /*
6816 * On gen2 planes are double buffered but the pipe isn't, so we must
6817 * wait for planes to fully turn off before disabling the pipe.
6818 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006819 if (IS_GEN2(dev))
6820 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006821
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006822 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006823
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006824 drm_crtc_vblank_off(crtc);
6825 assert_vblank_disabled(crtc);
6826
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006827 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006828
Daniel Vetter87476d62013-04-11 16:29:06 +02006829 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006830
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006831 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006832
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006833 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006834 if (IS_CHERRYVIEW(dev))
6835 chv_disable_pll(dev_priv, pipe);
6836 else if (IS_VALLEYVIEW(dev))
6837 vlv_disable_pll(dev_priv, pipe);
6838 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006839 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006840 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006841
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006842 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006843
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006844 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006845 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006846}
6847
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006848static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006849{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006850 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006852 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006853 enum intel_display_power_domain domain;
6854 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006855 struct drm_atomic_state *state;
6856 struct intel_crtc_state *crtc_state;
6857 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006858
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006859 if (!intel_crtc->active)
6860 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006861
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006862 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006863 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006864
Ville Syrjälä2622a082016-03-09 19:07:26 +02006865 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006866
6867 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006868 to_intel_plane_state(crtc->primary->state)->base.visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006869 }
6870
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006871 state = drm_atomic_state_alloc(crtc->dev);
6872 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6873
6874 /* Everything's already locked, -EDEADLK can't happen. */
6875 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6876 ret = drm_atomic_add_affected_connectors(state, crtc);
6877
6878 WARN_ON(IS_ERR(crtc_state) || ret);
6879
6880 dev_priv->display.crtc_disable(crtc_state, state);
6881
6882 drm_atomic_state_free(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006883
Ville Syrjälä78108b72016-05-27 20:59:19 +03006884 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6885 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006886
6887 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6888 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006889 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006890 crtc->enabled = false;
6891 crtc->state->connector_mask = 0;
6892 crtc->state->encoder_mask = 0;
6893
6894 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6895 encoder->base.crtc = NULL;
6896
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006897 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006898 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006899 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006900
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006901 domains = intel_crtc->enabled_power_domains;
6902 for_each_power_domain(domain, domains)
6903 intel_display_power_put(dev_priv, domain);
6904 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006905
6906 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6907 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006908}
6909
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006910/*
6911 * turn all crtc's off, but do not adjust state
6912 * This has to be paired with a call to intel_modeset_setup_hw_state.
6913 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006914int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006915{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006916 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006917 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006918 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006919
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006920 state = drm_atomic_helper_suspend(dev);
6921 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006922 if (ret)
6923 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006924 else
6925 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006926 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006927}
6928
Chris Wilsonea5b2132010-08-04 13:50:23 +01006929void intel_encoder_destroy(struct drm_encoder *encoder)
6930{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006931 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006932
Chris Wilsonea5b2132010-08-04 13:50:23 +01006933 drm_encoder_cleanup(encoder);
6934 kfree(intel_encoder);
6935}
6936
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006937/* Cross check the actual hw state with our own modeset state tracking (and it's
6938 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006939static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006940{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006941 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006942
6943 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6944 connector->base.base.id,
6945 connector->base.name);
6946
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006947 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006948 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006949 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006950
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006951 I915_STATE_WARN(!crtc,
6952 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006953
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006954 if (!crtc)
6955 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006956
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006957 I915_STATE_WARN(!crtc->state->active,
6958 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006959
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006960 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006961 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006962
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006963 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006964 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006965
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006966 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006967 "attached encoder crtc differs from connector crtc\n");
6968 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006969 I915_STATE_WARN(crtc && crtc->state->active,
6970 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006971 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006972 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006973 }
6974}
6975
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006976int intel_connector_init(struct intel_connector *connector)
6977{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006978 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006979
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006980 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006981 return -ENOMEM;
6982
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006983 return 0;
6984}
6985
6986struct intel_connector *intel_connector_alloc(void)
6987{
6988 struct intel_connector *connector;
6989
6990 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6991 if (!connector)
6992 return NULL;
6993
6994 if (intel_connector_init(connector) < 0) {
6995 kfree(connector);
6996 return NULL;
6997 }
6998
6999 return connector;
7000}
7001
Daniel Vetterf0947c32012-07-02 13:10:34 +02007002/* Simple connector->get_hw_state implementation for encoders that support only
7003 * one connector and no cloning and hence the encoder state determines the state
7004 * of the connector. */
7005bool intel_connector_get_hw_state(struct intel_connector *connector)
7006{
Daniel Vetter24929352012-07-02 20:28:59 +02007007 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007008 struct intel_encoder *encoder = connector->encoder;
7009
7010 return encoder->get_hw_state(encoder, &pipe);
7011}
7012
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007013static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007014{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007015 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7016 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007017
7018 return 0;
7019}
7020
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007021static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007022 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007023{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007024 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007025 struct drm_atomic_state *state = pipe_config->base.state;
7026 struct intel_crtc *other_crtc;
7027 struct intel_crtc_state *other_crtc_state;
7028
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007029 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7030 pipe_name(pipe), pipe_config->fdi_lanes);
7031 if (pipe_config->fdi_lanes > 4) {
7032 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7033 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007034 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007035 }
7036
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007037 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007038 if (pipe_config->fdi_lanes > 2) {
7039 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7040 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007041 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007042 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007043 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007044 }
7045 }
7046
7047 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007048 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007049
7050 /* Ivybridge 3 pipe is really complicated */
7051 switch (pipe) {
7052 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007053 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007054 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007055 if (pipe_config->fdi_lanes <= 2)
7056 return 0;
7057
7058 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
7059 other_crtc_state =
7060 intel_atomic_get_crtc_state(state, other_crtc);
7061 if (IS_ERR(other_crtc_state))
7062 return PTR_ERR(other_crtc_state);
7063
7064 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007065 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7066 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007067 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007068 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007069 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007070 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007071 if (pipe_config->fdi_lanes > 2) {
7072 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7073 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007074 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007075 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007076
7077 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
7078 other_crtc_state =
7079 intel_atomic_get_crtc_state(state, other_crtc);
7080 if (IS_ERR(other_crtc_state))
7081 return PTR_ERR(other_crtc_state);
7082
7083 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007084 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007085 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007086 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007087 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007088 default:
7089 BUG();
7090 }
7091}
7092
Daniel Vettere29c22c2013-02-21 00:00:16 +01007093#define RETRY 1
7094static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007095 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007096{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007097 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007098 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007099 int lane, link_bw, fdi_dotclock, ret;
7100 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007101
Daniel Vettere29c22c2013-02-21 00:00:16 +01007102retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007103 /* FDI is a binary signal running at ~2.7GHz, encoding
7104 * each output octet as 10 bits. The actual frequency
7105 * is stored as a divider into a 100MHz clock, and the
7106 * mode pixel clock is stored in units of 1KHz.
7107 * Hence the bw of each lane in terms of the mode signal
7108 * is:
7109 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007110 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007111
Damien Lespiau241bfc32013-09-25 16:45:37 +01007112 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007113
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007114 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007115 pipe_config->pipe_bpp);
7116
7117 pipe_config->fdi_lanes = lane;
7118
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007119 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007120 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007121
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007122 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007123 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007124 pipe_config->pipe_bpp -= 2*3;
7125 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7126 pipe_config->pipe_bpp);
7127 needs_recompute = true;
7128 pipe_config->bw_constrained = true;
7129
7130 goto retry;
7131 }
7132
7133 if (needs_recompute)
7134 return RETRY;
7135
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007136 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007137}
7138
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007139static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7140 struct intel_crtc_state *pipe_config)
7141{
7142 if (pipe_config->pipe_bpp > 24)
7143 return false;
7144
7145 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007146 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007147 return true;
7148
7149 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007150 * We compare against max which means we must take
7151 * the increased cdclk requirement into account when
7152 * calculating the new cdclk.
7153 *
7154 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007155 */
7156 return ilk_pipe_pixel_rate(pipe_config) <=
7157 dev_priv->max_cdclk_freq * 95 / 100;
7158}
7159
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007160static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007161 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007162{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007163 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007164 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007165
Jani Nikulad330a952014-01-21 11:24:25 +02007166 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007167 hsw_crtc_supports_ips(crtc) &&
7168 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007169}
7170
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007171static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7172{
7173 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7174
7175 /* GDG double wide on either pipe, otherwise pipe A only */
7176 return INTEL_INFO(dev_priv)->gen < 4 &&
7177 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7178}
7179
Daniel Vettera43f6e02013-06-07 23:10:32 +02007180static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007181 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007182{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007183 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007184 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007185 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007186 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007187
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007188 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007189 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007190
7191 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007192 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007193 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007194 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007195 if (intel_crtc_supports_double_wide(crtc) &&
7196 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007197 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007198 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007199 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007200 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007201
Ville Syrjäläf3261152016-05-24 21:34:18 +03007202 if (adjusted_mode->crtc_clock > clock_limit) {
7203 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7204 adjusted_mode->crtc_clock, clock_limit,
7205 yesno(pipe_config->double_wide));
7206 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007207 }
Chris Wilson89749352010-09-12 18:25:19 +01007208
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007209 /*
7210 * Pipe horizontal size must be even in:
7211 * - DVO ganged mode
7212 * - LVDS dual channel mode
7213 * - Double wide pipe
7214 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007215 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007216 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7217 pipe_config->pipe_src_w &= ~1;
7218
Damien Lespiau8693a822013-05-03 18:48:11 +01007219 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7220 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007221 */
7222 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007223 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007224 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007225
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007226 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007227 hsw_compute_ips_config(crtc, pipe_config);
7228
Daniel Vetter877d48d2013-04-19 11:24:43 +02007229 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007230 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007231
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007232 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007233}
7234
Ville Syrjälä1652d192015-03-31 14:12:01 +03007235static int skylake_get_display_clock_speed(struct drm_device *dev)
7236{
7237 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläea617912016-05-13 23:41:24 +03007238 uint32_t cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007239
Ville Syrjäläea617912016-05-13 23:41:24 +03007240 skl_dpll0_update(dev_priv);
7241
Ville Syrjälä63911d72016-05-13 23:41:32 +03007242 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007243 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007244
Ville Syrjäläea617912016-05-13 23:41:24 +03007245 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007246
Ville Syrjälä63911d72016-05-13 23:41:32 +03007247 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007248 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7249 case CDCLK_FREQ_450_432:
7250 return 432000;
7251 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007252 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007253 case CDCLK_FREQ_540:
7254 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007255 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007256 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007257 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007258 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007259 }
7260 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007261 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7262 case CDCLK_FREQ_450_432:
7263 return 450000;
7264 case CDCLK_FREQ_337_308:
7265 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007266 case CDCLK_FREQ_540:
7267 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007268 case CDCLK_FREQ_675_617:
7269 return 675000;
7270 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007271 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007272 }
7273 }
7274
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007275 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007276}
7277
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007278static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7279{
7280 u32 val;
7281
7282 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007283 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007284
7285 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007286 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007287 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007288
Imre Deak1c3f7702016-05-24 15:38:32 +03007289 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7290 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007291
7292 val = I915_READ(BXT_DE_PLL_CTL);
7293 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7294 dev_priv->cdclk_pll.ref;
7295}
7296
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007297static int broxton_get_display_clock_speed(struct drm_device *dev)
7298{
7299 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf5986242016-05-13 23:41:37 +03007300 u32 divider;
7301 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007302
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007303 bxt_de_pll_update(dev_priv);
7304
Ville Syrjäläf5986242016-05-13 23:41:37 +03007305 vco = dev_priv->cdclk_pll.vco;
7306 if (vco == 0)
7307 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007308
Ville Syrjäläf5986242016-05-13 23:41:37 +03007309 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007310
Ville Syrjäläf5986242016-05-13 23:41:37 +03007311 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007312 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007313 div = 2;
7314 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007315 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007316 div = 3;
7317 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007318 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007319 div = 4;
7320 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007321 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007322 div = 8;
7323 break;
7324 default:
7325 MISSING_CASE(divider);
7326 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007327 }
7328
Ville Syrjäläf5986242016-05-13 23:41:37 +03007329 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007330}
7331
Ville Syrjälä1652d192015-03-31 14:12:01 +03007332static int broadwell_get_display_clock_speed(struct drm_device *dev)
7333{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007334 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007335 uint32_t lcpll = I915_READ(LCPLL_CTL);
7336 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7337
7338 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7339 return 800000;
7340 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7341 return 450000;
7342 else if (freq == LCPLL_CLK_FREQ_450)
7343 return 450000;
7344 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7345 return 540000;
7346 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7347 return 337500;
7348 else
7349 return 675000;
7350}
7351
7352static int haswell_get_display_clock_speed(struct drm_device *dev)
7353{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007354 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007355 uint32_t lcpll = I915_READ(LCPLL_CTL);
7356 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7357
7358 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7359 return 800000;
7360 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7361 return 450000;
7362 else if (freq == LCPLL_CLK_FREQ_450)
7363 return 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007364 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +03007365 return 337500;
7366 else
7367 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007368}
7369
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007370static int valleyview_get_display_clock_speed(struct drm_device *dev)
7371{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007372 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
7373 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007374}
7375
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007376static int ilk_get_display_clock_speed(struct drm_device *dev)
7377{
7378 return 450000;
7379}
7380
Jesse Barnese70236a2009-09-21 10:42:27 -07007381static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08007382{
Jesse Barnese70236a2009-09-21 10:42:27 -07007383 return 400000;
7384}
Jesse Barnes79e53942008-11-07 14:24:08 -08007385
Jesse Barnese70236a2009-09-21 10:42:27 -07007386static int i915_get_display_clock_speed(struct drm_device *dev)
7387{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007388 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007389}
Jesse Barnes79e53942008-11-07 14:24:08 -08007390
Jesse Barnese70236a2009-09-21 10:42:27 -07007391static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
7392{
7393 return 200000;
7394}
Jesse Barnes79e53942008-11-07 14:24:08 -08007395
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007396static int pnv_get_display_clock_speed(struct drm_device *dev)
7397{
David Weinehall52a05c32016-08-22 13:32:44 +03007398 struct pci_dev *pdev = dev->pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007399 u16 gcfgc = 0;
7400
David Weinehall52a05c32016-08-22 13:32:44 +03007401 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007402
7403 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7404 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007405 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007406 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007407 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007408 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007409 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007410 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7411 return 200000;
7412 default:
7413 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7414 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007415 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007416 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007417 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007418 }
7419}
7420
Jesse Barnese70236a2009-09-21 10:42:27 -07007421static int i915gm_get_display_clock_speed(struct drm_device *dev)
7422{
David Weinehall52a05c32016-08-22 13:32:44 +03007423 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007424 u16 gcfgc = 0;
7425
David Weinehall52a05c32016-08-22 13:32:44 +03007426 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007427
7428 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007429 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007430 else {
7431 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7432 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007433 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007434 default:
7435 case GC_DISPLAY_CLOCK_190_200_MHZ:
7436 return 190000;
7437 }
7438 }
7439}
Jesse Barnes79e53942008-11-07 14:24:08 -08007440
Jesse Barnese70236a2009-09-21 10:42:27 -07007441static int i865_get_display_clock_speed(struct drm_device *dev)
7442{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007443 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007444}
7445
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007446static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07007447{
David Weinehall52a05c32016-08-22 13:32:44 +03007448 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007449 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007450
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007451 /*
7452 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7453 * encoding is different :(
7454 * FIXME is this the right way to detect 852GM/852GMV?
7455 */
David Weinehall52a05c32016-08-22 13:32:44 +03007456 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007457 return 133333;
7458
David Weinehall52a05c32016-08-22 13:32:44 +03007459 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007460 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7461
Jesse Barnese70236a2009-09-21 10:42:27 -07007462 /* Assume that the hardware is in the high speed state. This
7463 * should be the default.
7464 */
7465 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7466 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007467 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007468 case GC_CLOCK_100_200:
7469 return 200000;
7470 case GC_CLOCK_166_250:
7471 return 250000;
7472 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007473 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007474 case GC_CLOCK_133_266:
7475 case GC_CLOCK_133_266_2:
7476 case GC_CLOCK_166_266:
7477 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007478 }
7479
7480 /* Shouldn't happen */
7481 return 0;
7482}
7483
7484static int i830_get_display_clock_speed(struct drm_device *dev)
7485{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007486 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007487}
7488
Ville Syrjälä34edce22015-05-22 11:22:33 +03007489static unsigned int intel_hpll_vco(struct drm_device *dev)
7490{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007491 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007492 static const unsigned int blb_vco[8] = {
7493 [0] = 3200000,
7494 [1] = 4000000,
7495 [2] = 5333333,
7496 [3] = 4800000,
7497 [4] = 6400000,
7498 };
7499 static const unsigned int pnv_vco[8] = {
7500 [0] = 3200000,
7501 [1] = 4000000,
7502 [2] = 5333333,
7503 [3] = 4800000,
7504 [4] = 2666667,
7505 };
7506 static const unsigned int cl_vco[8] = {
7507 [0] = 3200000,
7508 [1] = 4000000,
7509 [2] = 5333333,
7510 [3] = 6400000,
7511 [4] = 3333333,
7512 [5] = 3566667,
7513 [6] = 4266667,
7514 };
7515 static const unsigned int elk_vco[8] = {
7516 [0] = 3200000,
7517 [1] = 4000000,
7518 [2] = 5333333,
7519 [3] = 4800000,
7520 };
7521 static const unsigned int ctg_vco[8] = {
7522 [0] = 3200000,
7523 [1] = 4000000,
7524 [2] = 5333333,
7525 [3] = 6400000,
7526 [4] = 2666667,
7527 [5] = 4266667,
7528 };
7529 const unsigned int *vco_table;
7530 unsigned int vco;
7531 uint8_t tmp = 0;
7532
7533 /* FIXME other chipsets? */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007534 if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007535 vco_table = ctg_vco;
7536 else if (IS_G4X(dev))
7537 vco_table = elk_vco;
7538 else if (IS_CRESTLINE(dev))
7539 vco_table = cl_vco;
7540 else if (IS_PINEVIEW(dev))
7541 vco_table = pnv_vco;
7542 else if (IS_G33(dev))
7543 vco_table = blb_vco;
7544 else
7545 return 0;
7546
7547 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7548
7549 vco = vco_table[tmp & 0x7];
7550 if (vco == 0)
7551 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7552 else
7553 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7554
7555 return vco;
7556}
7557
7558static int gm45_get_display_clock_speed(struct drm_device *dev)
7559{
David Weinehall52a05c32016-08-22 13:32:44 +03007560 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007561 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7562 uint16_t tmp = 0;
7563
David Weinehall52a05c32016-08-22 13:32:44 +03007564 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007565
7566 cdclk_sel = (tmp >> 12) & 0x1;
7567
7568 switch (vco) {
7569 case 2666667:
7570 case 4000000:
7571 case 5333333:
7572 return cdclk_sel ? 333333 : 222222;
7573 case 3200000:
7574 return cdclk_sel ? 320000 : 228571;
7575 default:
7576 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7577 return 222222;
7578 }
7579}
7580
7581static int i965gm_get_display_clock_speed(struct drm_device *dev)
7582{
David Weinehall52a05c32016-08-22 13:32:44 +03007583 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007584 static const uint8_t div_3200[] = { 16, 10, 8 };
7585 static const uint8_t div_4000[] = { 20, 12, 10 };
7586 static const uint8_t div_5333[] = { 24, 16, 14 };
7587 const uint8_t *div_table;
7588 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7589 uint16_t tmp = 0;
7590
David Weinehall52a05c32016-08-22 13:32:44 +03007591 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007592
7593 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7594
7595 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7596 goto fail;
7597
7598 switch (vco) {
7599 case 3200000:
7600 div_table = div_3200;
7601 break;
7602 case 4000000:
7603 div_table = div_4000;
7604 break;
7605 case 5333333:
7606 div_table = div_5333;
7607 break;
7608 default:
7609 goto fail;
7610 }
7611
7612 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7613
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007614fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007615 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7616 return 200000;
7617}
7618
7619static int g33_get_display_clock_speed(struct drm_device *dev)
7620{
David Weinehall52a05c32016-08-22 13:32:44 +03007621 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007622 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7623 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7624 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7625 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7626 const uint8_t *div_table;
7627 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7628 uint16_t tmp = 0;
7629
David Weinehall52a05c32016-08-22 13:32:44 +03007630 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007631
7632 cdclk_sel = (tmp >> 4) & 0x7;
7633
7634 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7635 goto fail;
7636
7637 switch (vco) {
7638 case 3200000:
7639 div_table = div_3200;
7640 break;
7641 case 4000000:
7642 div_table = div_4000;
7643 break;
7644 case 4800000:
7645 div_table = div_4800;
7646 break;
7647 case 5333333:
7648 div_table = div_5333;
7649 break;
7650 default:
7651 goto fail;
7652 }
7653
7654 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7655
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007656fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007657 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7658 return 190476;
7659}
7660
Zhenyu Wang2c072452009-06-05 15:38:42 +08007661static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007662intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007663{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007664 while (*num > DATA_LINK_M_N_MASK ||
7665 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007666 *num >>= 1;
7667 *den >>= 1;
7668 }
7669}
7670
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007671static void compute_m_n(unsigned int m, unsigned int n,
7672 uint32_t *ret_m, uint32_t *ret_n)
7673{
7674 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7675 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7676 intel_reduce_m_n_ratio(ret_m, ret_n);
7677}
7678
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007679void
7680intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7681 int pixel_clock, int link_clock,
7682 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007683{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007684 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007685
7686 compute_m_n(bits_per_pixel * pixel_clock,
7687 link_clock * nlanes * 8,
7688 &m_n->gmch_m, &m_n->gmch_n);
7689
7690 compute_m_n(pixel_clock, link_clock,
7691 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007692}
7693
Chris Wilsona7615032011-01-12 17:04:08 +00007694static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7695{
Jani Nikulad330a952014-01-21 11:24:25 +02007696 if (i915.panel_use_ssc >= 0)
7697 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007698 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007699 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007700}
7701
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007702static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007703{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007704 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007705}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007706
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007707static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7708{
7709 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007710}
7711
Daniel Vetterf47709a2013-03-28 10:42:02 +01007712static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007713 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007714 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007715{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007716 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007717 u32 fp, fp2 = 0;
7718
7719 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007720 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007721 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007722 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007723 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007724 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007725 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007726 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007727 }
7728
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007729 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007730
Daniel Vetterf47709a2013-03-28 10:42:02 +01007731 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007732 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007733 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007734 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007735 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007736 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007737 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007738 }
7739}
7740
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007741static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7742 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007743{
7744 u32 reg_val;
7745
7746 /*
7747 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7748 * and set it to a reasonable value instead.
7749 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007750 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007751 reg_val &= 0xffffff00;
7752 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007753 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007754
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007755 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007756 reg_val &= 0x8cffffff;
7757 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007758 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007759
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007760 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007761 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007762 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007763
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007764 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007765 reg_val &= 0x00ffffff;
7766 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007767 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007768}
7769
Daniel Vetterb5518422013-05-03 11:49:48 +02007770static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7771 struct intel_link_m_n *m_n)
7772{
7773 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007774 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007775 int pipe = crtc->pipe;
7776
Daniel Vettere3b95f12013-05-03 11:49:49 +02007777 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7778 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7779 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7780 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007781}
7782
7783static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007784 struct intel_link_m_n *m_n,
7785 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007786{
7787 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007788 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007789 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007790 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007791
7792 if (INTEL_INFO(dev)->gen >= 5) {
7793 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7794 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7795 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7796 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007797 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7798 * for gen < 8) and if DRRS is supported (to make sure the
7799 * registers are not unnecessarily accessed).
7800 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307801 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007802 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007803 I915_WRITE(PIPE_DATA_M2(transcoder),
7804 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7805 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7806 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7807 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7808 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007809 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007810 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7811 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7812 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7813 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007814 }
7815}
7816
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307817void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007818{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307819 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7820
7821 if (m_n == M1_N1) {
7822 dp_m_n = &crtc->config->dp_m_n;
7823 dp_m2_n2 = &crtc->config->dp_m2_n2;
7824 } else if (m_n == M2_N2) {
7825
7826 /*
7827 * M2_N2 registers are not supported. Hence m2_n2 divider value
7828 * needs to be programmed into M1_N1.
7829 */
7830 dp_m_n = &crtc->config->dp_m2_n2;
7831 } else {
7832 DRM_ERROR("Unsupported divider value\n");
7833 return;
7834 }
7835
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007836 if (crtc->config->has_pch_encoder)
7837 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007838 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307839 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007840}
7841
Daniel Vetter251ac862015-06-18 10:30:24 +02007842static void vlv_compute_dpll(struct intel_crtc *crtc,
7843 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007844{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007845 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007846 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007847 if (crtc->pipe != PIPE_A)
7848 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007849
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007850 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007851 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007852 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7853 DPLL_EXT_BUFFER_ENABLE_VLV;
7854
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007855 pipe_config->dpll_hw_state.dpll_md =
7856 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7857}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007858
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007859static void chv_compute_dpll(struct intel_crtc *crtc,
7860 struct intel_crtc_state *pipe_config)
7861{
7862 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007863 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007864 if (crtc->pipe != PIPE_A)
7865 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7866
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007867 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007868 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007869 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7870
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007871 pipe_config->dpll_hw_state.dpll_md =
7872 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007873}
7874
Ville Syrjäläd288f652014-10-28 13:20:22 +02007875static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007876 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007877{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007878 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007879 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007880 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007881 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007882 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007883 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007884
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007885 /* Enable Refclk */
7886 I915_WRITE(DPLL(pipe),
7887 pipe_config->dpll_hw_state.dpll &
7888 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7889
7890 /* No need to actually set up the DPLL with DSI */
7891 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7892 return;
7893
Ville Syrjäläa5805162015-05-26 20:42:30 +03007894 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007895
Ville Syrjäläd288f652014-10-28 13:20:22 +02007896 bestn = pipe_config->dpll.n;
7897 bestm1 = pipe_config->dpll.m1;
7898 bestm2 = pipe_config->dpll.m2;
7899 bestp1 = pipe_config->dpll.p1;
7900 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007901
Jesse Barnes89b667f2013-04-18 14:51:36 -07007902 /* See eDP HDMI DPIO driver vbios notes doc */
7903
7904 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007905 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007906 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007907
7908 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007909 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007910
7911 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007912 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007913 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007914 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007915
7916 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007917 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007918
7919 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007920 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7921 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7922 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007923 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007924
7925 /*
7926 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7927 * but we don't support that).
7928 * Note: don't use the DAC post divider as it seems unstable.
7929 */
7930 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007931 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007932
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007933 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007934 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007935
Jesse Barnes89b667f2013-04-18 14:51:36 -07007936 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007937 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007938 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7939 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007940 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007941 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007942 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007943 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007944 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007945
Ville Syrjälä37a56502016-06-22 21:57:04 +03007946 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007947 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007948 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007949 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007950 0x0df40000);
7951 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007953 0x0df70000);
7954 } else { /* HDMI or VGA */
7955 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007956 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007957 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007958 0x0df70000);
7959 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007961 0x0df40000);
7962 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007963
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007964 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007965 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007966 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007967 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007969
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007970 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007971 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007972}
7973
Ville Syrjäläd288f652014-10-28 13:20:22 +02007974static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007975 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007976{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007977 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007978 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007979 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007980 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307981 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007982 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307983 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307984 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007985
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007986 /* Enable Refclk and SSC */
7987 I915_WRITE(DPLL(pipe),
7988 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7989
7990 /* No need to actually set up the DPLL with DSI */
7991 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7992 return;
7993
Ville Syrjäläd288f652014-10-28 13:20:22 +02007994 bestn = pipe_config->dpll.n;
7995 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7996 bestm1 = pipe_config->dpll.m1;
7997 bestm2 = pipe_config->dpll.m2 >> 22;
7998 bestp1 = pipe_config->dpll.p1;
7999 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308000 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308001 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308002 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008003
Ville Syrjäläa5805162015-05-26 20:42:30 +03008004 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008005
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008006 /* p1 and p2 divider */
8007 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8008 5 << DPIO_CHV_S1_DIV_SHIFT |
8009 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8010 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8011 1 << DPIO_CHV_K_DIV_SHIFT);
8012
8013 /* Feedback post-divider - m2 */
8014 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8015
8016 /* Feedback refclk divider - n and m1 */
8017 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8018 DPIO_CHV_M1_DIV_BY_2 |
8019 1 << DPIO_CHV_N_DIV_SHIFT);
8020
8021 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008022 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008023
8024 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308025 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8026 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8027 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8028 if (bestm2_frac)
8029 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8030 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008031
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308032 /* Program digital lock detect threshold */
8033 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8034 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8035 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8036 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8037 if (!bestm2_frac)
8038 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8039 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8040
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008041 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308042 if (vco == 5400000) {
8043 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8044 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8045 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8046 tribuf_calcntr = 0x9;
8047 } else if (vco <= 6200000) {
8048 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8049 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8050 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8051 tribuf_calcntr = 0x9;
8052 } else if (vco <= 6480000) {
8053 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8054 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8055 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8056 tribuf_calcntr = 0x8;
8057 } else {
8058 /* Not supported. Apply the same limits as in the max case */
8059 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8060 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8061 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8062 tribuf_calcntr = 0;
8063 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008064 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8065
Ville Syrjälä968040b2015-03-11 22:52:08 +02008066 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308067 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8068 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8069 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8070
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008071 /* AFC Recal */
8072 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8073 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8074 DPIO_AFC_RECAL);
8075
Ville Syrjäläa5805162015-05-26 20:42:30 +03008076 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008077}
8078
Ville Syrjäläd288f652014-10-28 13:20:22 +02008079/**
8080 * vlv_force_pll_on - forcibly enable just the PLL
8081 * @dev_priv: i915 private structure
8082 * @pipe: pipe PLL to enable
8083 * @dpll: PLL configuration
8084 *
8085 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8086 * in cases where we need the PLL enabled even when @pipe is not going to
8087 * be enabled.
8088 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008089int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
8090 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008091{
8092 struct intel_crtc *crtc =
8093 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008094 struct intel_crtc_state *pipe_config;
8095
8096 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8097 if (!pipe_config)
8098 return -ENOMEM;
8099
8100 pipe_config->base.crtc = &crtc->base;
8101 pipe_config->pixel_multiplier = 1;
8102 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008103
8104 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008105 chv_compute_dpll(crtc, pipe_config);
8106 chv_prepare_pll(crtc, pipe_config);
8107 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008108 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008109 vlv_compute_dpll(crtc, pipe_config);
8110 vlv_prepare_pll(crtc, pipe_config);
8111 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008112 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008113
8114 kfree(pipe_config);
8115
8116 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008117}
8118
8119/**
8120 * vlv_force_pll_off - forcibly disable just the PLL
8121 * @dev_priv: i915 private structure
8122 * @pipe: pipe PLL to disable
8123 *
8124 * Disable the PLL for @pipe. To be used in cases where we need
8125 * the PLL enabled even when @pipe is not going to be enabled.
8126 */
8127void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
8128{
8129 if (IS_CHERRYVIEW(dev))
8130 chv_disable_pll(to_i915(dev), pipe);
8131 else
8132 vlv_disable_pll(to_i915(dev), pipe);
8133}
8134
Daniel Vetter251ac862015-06-18 10:30:24 +02008135static void i9xx_compute_dpll(struct intel_crtc *crtc,
8136 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008137 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008138{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008139 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008140 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008141 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008142 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008143
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008144 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308145
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008146 dpll = DPLL_VGA_MODE_DIS;
8147
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008148 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008149 dpll |= DPLLB_MODE_LVDS;
8150 else
8151 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008152
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008153 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008154 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008155 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008156 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008157
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008158 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8159 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008160 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008161
Ville Syrjälä37a56502016-06-22 21:57:04 +03008162 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008163 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008164
8165 /* compute bitmask from p1 value */
8166 if (IS_PINEVIEW(dev))
8167 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8168 else {
8169 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8170 if (IS_G4X(dev) && reduced_clock)
8171 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8172 }
8173 switch (clock->p2) {
8174 case 5:
8175 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8176 break;
8177 case 7:
8178 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8179 break;
8180 case 10:
8181 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8182 break;
8183 case 14:
8184 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8185 break;
8186 }
8187 if (INTEL_INFO(dev)->gen >= 4)
8188 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8189
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008190 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008191 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008192 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008193 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008194 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8195 else
8196 dpll |= PLL_REF_INPUT_DREFCLK;
8197
8198 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008199 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008200
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008201 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008202 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008203 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008204 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008205 }
8206}
8207
Daniel Vetter251ac862015-06-18 10:30:24 +02008208static void i8xx_compute_dpll(struct intel_crtc *crtc,
8209 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008210 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008211{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008212 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008213 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008214 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008215 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008216
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008217 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308218
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008219 dpll = DPLL_VGA_MODE_DIS;
8220
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008221 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008222 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8223 } else {
8224 if (clock->p1 == 2)
8225 dpll |= PLL_P1_DIVIDE_BY_TWO;
8226 else
8227 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8228 if (clock->p2 == 4)
8229 dpll |= PLL_P2_DIVIDE_BY_4;
8230 }
8231
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008232 if (!IS_I830(dev_priv) &&
8233 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008234 dpll |= DPLL_DVO_2X_MODE;
8235
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008236 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008237 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008238 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8239 else
8240 dpll |= PLL_REF_INPUT_DREFCLK;
8241
8242 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008243 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008244}
8245
Daniel Vetter8a654f32013-06-01 17:16:22 +02008246static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008247{
8248 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008249 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008250 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008251 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008252 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008253 uint32_t crtc_vtotal, crtc_vblank_end;
8254 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008255
8256 /* We need to be careful not to changed the adjusted mode, for otherwise
8257 * the hw state checker will get angry at the mismatch. */
8258 crtc_vtotal = adjusted_mode->crtc_vtotal;
8259 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008260
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008261 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008262 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008263 crtc_vtotal -= 1;
8264 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008265
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008266 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008267 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8268 else
8269 vsyncshift = adjusted_mode->crtc_hsync_start -
8270 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008271 if (vsyncshift < 0)
8272 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008273 }
8274
8275 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008276 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008277
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008278 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008279 (adjusted_mode->crtc_hdisplay - 1) |
8280 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008281 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008282 (adjusted_mode->crtc_hblank_start - 1) |
8283 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008284 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008285 (adjusted_mode->crtc_hsync_start - 1) |
8286 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8287
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008288 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008289 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008290 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008291 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008292 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008293 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008294 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008295 (adjusted_mode->crtc_vsync_start - 1) |
8296 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8297
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008298 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8299 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8300 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8301 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008302 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008303 (pipe == PIPE_B || pipe == PIPE_C))
8304 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8305
Jani Nikulabc58be62016-03-18 17:05:39 +02008306}
8307
8308static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8309{
8310 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008311 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008312 enum pipe pipe = intel_crtc->pipe;
8313
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008314 /* pipesrc controls the size that is scaled from, which should
8315 * always be the user's requested size.
8316 */
8317 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008318 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8319 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008320}
8321
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008322static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008323 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008324{
8325 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008326 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008327 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8328 uint32_t tmp;
8329
8330 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008331 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8332 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008333 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008334 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8335 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008336 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008337 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8338 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008339
8340 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008341 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8342 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008343 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008344 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8345 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008346 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008347 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8348 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008349
8350 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008351 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8352 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8353 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008354 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008355}
8356
8357static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8358 struct intel_crtc_state *pipe_config)
8359{
8360 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008361 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008362 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008363
8364 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008365 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8366 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8367
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008368 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8369 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008370}
8371
Daniel Vetterf6a83282014-02-11 15:28:57 -08008372void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008373 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008374{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008375 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8376 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8377 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8378 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008379
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008380 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8381 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8382 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8383 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008384
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008385 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008386 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008387
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008388 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8389 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008390
8391 mode->hsync = drm_mode_hsync(mode);
8392 mode->vrefresh = drm_mode_vrefresh(mode);
8393 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008394}
8395
Daniel Vetter84b046f2013-02-19 18:48:54 +01008396static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8397{
8398 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008399 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008400 uint32_t pipeconf;
8401
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008402 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008403
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008404 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8405 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8406 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008407
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008408 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008409 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008410
Daniel Vetterff9ce462013-04-24 14:57:17 +02008411 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08008412 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008413 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008414 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008415 pipeconf |= PIPECONF_DITHER_EN |
8416 PIPECONF_DITHER_TYPE_SP;
8417
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008418 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008419 case 18:
8420 pipeconf |= PIPECONF_6BPC;
8421 break;
8422 case 24:
8423 pipeconf |= PIPECONF_8BPC;
8424 break;
8425 case 30:
8426 pipeconf |= PIPECONF_10BPC;
8427 break;
8428 default:
8429 /* Case prevented by intel_choose_pipe_bpp_dither. */
8430 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008431 }
8432 }
8433
8434 if (HAS_PIPE_CXSR(dev)) {
8435 if (intel_crtc->lowfreq_avail) {
8436 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8437 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8438 } else {
8439 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008440 }
8441 }
8442
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008443 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008444 if (INTEL_INFO(dev)->gen < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008445 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008446 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8447 else
8448 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8449 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008450 pipeconf |= PIPECONF_PROGRESSIVE;
8451
Wayne Boyer666a4532015-12-09 12:29:35 -08008452 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8453 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008454 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008455
Daniel Vetter84b046f2013-02-19 18:48:54 +01008456 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8457 POSTING_READ(PIPECONF(intel_crtc->pipe));
8458}
8459
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008460static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8461 struct intel_crtc_state *crtc_state)
8462{
8463 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008464 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008465 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008466 int refclk = 48000;
8467
8468 memset(&crtc_state->dpll_hw_state, 0,
8469 sizeof(crtc_state->dpll_hw_state));
8470
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008471 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008472 if (intel_panel_use_ssc(dev_priv)) {
8473 refclk = dev_priv->vbt.lvds_ssc_freq;
8474 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8475 }
8476
8477 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008478 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008479 limit = &intel_limits_i8xx_dvo;
8480 } else {
8481 limit = &intel_limits_i8xx_dac;
8482 }
8483
8484 if (!crtc_state->clock_set &&
8485 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8486 refclk, NULL, &crtc_state->dpll)) {
8487 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8488 return -EINVAL;
8489 }
8490
8491 i8xx_compute_dpll(crtc, crtc_state, NULL);
8492
8493 return 0;
8494}
8495
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008496static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8497 struct intel_crtc_state *crtc_state)
8498{
8499 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008500 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008501 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008502 int refclk = 96000;
8503
8504 memset(&crtc_state->dpll_hw_state, 0,
8505 sizeof(crtc_state->dpll_hw_state));
8506
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008507 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008508 if (intel_panel_use_ssc(dev_priv)) {
8509 refclk = dev_priv->vbt.lvds_ssc_freq;
8510 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8511 }
8512
8513 if (intel_is_dual_link_lvds(dev))
8514 limit = &intel_limits_g4x_dual_channel_lvds;
8515 else
8516 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008517 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8518 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008519 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008520 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008521 limit = &intel_limits_g4x_sdvo;
8522 } else {
8523 /* The option is for other outputs */
8524 limit = &intel_limits_i9xx_sdvo;
8525 }
8526
8527 if (!crtc_state->clock_set &&
8528 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8529 refclk, NULL, &crtc_state->dpll)) {
8530 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8531 return -EINVAL;
8532 }
8533
8534 i9xx_compute_dpll(crtc, crtc_state, NULL);
8535
8536 return 0;
8537}
8538
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008539static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8540 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008541{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008542 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008543 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008544 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008545 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008546
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008547 memset(&crtc_state->dpll_hw_state, 0,
8548 sizeof(crtc_state->dpll_hw_state));
8549
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008550 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008551 if (intel_panel_use_ssc(dev_priv)) {
8552 refclk = dev_priv->vbt.lvds_ssc_freq;
8553 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8554 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008555
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008556 limit = &intel_limits_pineview_lvds;
8557 } else {
8558 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008559 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008560
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008561 if (!crtc_state->clock_set &&
8562 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8563 refclk, NULL, &crtc_state->dpll)) {
8564 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8565 return -EINVAL;
8566 }
8567
8568 i9xx_compute_dpll(crtc, crtc_state, NULL);
8569
8570 return 0;
8571}
8572
8573static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8574 struct intel_crtc_state *crtc_state)
8575{
8576 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008577 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008578 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008579 int refclk = 96000;
8580
8581 memset(&crtc_state->dpll_hw_state, 0,
8582 sizeof(crtc_state->dpll_hw_state));
8583
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008584 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008585 if (intel_panel_use_ssc(dev_priv)) {
8586 refclk = dev_priv->vbt.lvds_ssc_freq;
8587 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008588 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008589
8590 limit = &intel_limits_i9xx_lvds;
8591 } else {
8592 limit = &intel_limits_i9xx_sdvo;
8593 }
8594
8595 if (!crtc_state->clock_set &&
8596 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8597 refclk, NULL, &crtc_state->dpll)) {
8598 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8599 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008600 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008601
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008602 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008603
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008604 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008605}
8606
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008607static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8608 struct intel_crtc_state *crtc_state)
8609{
8610 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008611 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008612
8613 memset(&crtc_state->dpll_hw_state, 0,
8614 sizeof(crtc_state->dpll_hw_state));
8615
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008616 if (!crtc_state->clock_set &&
8617 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8618 refclk, NULL, &crtc_state->dpll)) {
8619 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8620 return -EINVAL;
8621 }
8622
8623 chv_compute_dpll(crtc, crtc_state);
8624
8625 return 0;
8626}
8627
8628static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8629 struct intel_crtc_state *crtc_state)
8630{
8631 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008632 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008633
8634 memset(&crtc_state->dpll_hw_state, 0,
8635 sizeof(crtc_state->dpll_hw_state));
8636
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008637 if (!crtc_state->clock_set &&
8638 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8639 refclk, NULL, &crtc_state->dpll)) {
8640 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8641 return -EINVAL;
8642 }
8643
8644 vlv_compute_dpll(crtc, crtc_state);
8645
8646 return 0;
8647}
8648
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008649static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008650 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008651{
8652 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008653 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008654 uint32_t tmp;
8655
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008656 if (INTEL_GEN(dev_priv) <= 3 &&
8657 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008658 return;
8659
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008660 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008661 if (!(tmp & PFIT_ENABLE))
8662 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008663
Daniel Vetter06922822013-07-11 13:35:40 +02008664 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008665 if (INTEL_INFO(dev)->gen < 4) {
8666 if (crtc->pipe != PIPE_B)
8667 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008668 } else {
8669 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8670 return;
8671 }
8672
Daniel Vetter06922822013-07-11 13:35:40 +02008673 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008674 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008675}
8676
Jesse Barnesacbec812013-09-20 11:29:32 -07008677static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008678 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008679{
8680 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008681 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008682 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008683 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008684 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008685 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008686
Ville Syrjäläb5219732016-03-15 16:40:01 +02008687 /* In case of DSI, DPLL will not be used */
8688 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308689 return;
8690
Ville Syrjäläa5805162015-05-26 20:42:30 +03008691 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008692 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008693 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008694
8695 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8696 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8697 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8698 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8699 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8700
Imre Deakdccbea32015-06-22 23:35:51 +03008701 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008702}
8703
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008704static void
8705i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8706 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008707{
8708 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008709 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008710 u32 val, base, offset;
8711 int pipe = crtc->pipe, plane = crtc->plane;
8712 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008713 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008714 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008715 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008716
Damien Lespiau42a7b082015-02-05 19:35:13 +00008717 val = I915_READ(DSPCNTR(plane));
8718 if (!(val & DISPLAY_PLANE_ENABLE))
8719 return;
8720
Damien Lespiaud9806c92015-01-21 14:07:19 +00008721 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008722 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008723 DRM_DEBUG_KMS("failed to alloc fb\n");
8724 return;
8725 }
8726
Damien Lespiau1b842c82015-01-21 13:50:54 +00008727 fb = &intel_fb->base;
8728
Daniel Vetter18c52472015-02-10 17:16:09 +00008729 if (INTEL_INFO(dev)->gen >= 4) {
8730 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008731 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008732 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8733 }
8734 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008735
8736 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008737 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008738 fb->pixel_format = fourcc;
8739 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008740
8741 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008742 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008743 offset = I915_READ(DSPTILEOFF(plane));
8744 else
8745 offset = I915_READ(DSPLINOFF(plane));
8746 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8747 } else {
8748 base = I915_READ(DSPADDR(plane));
8749 }
8750 plane_config->base = base;
8751
8752 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008753 fb->width = ((val >> 16) & 0xfff) + 1;
8754 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008755
8756 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008757 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008758
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008759 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008760 fb->pixel_format,
8761 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008762
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008763 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008764
Damien Lespiau2844a922015-01-20 12:51:48 +00008765 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8766 pipe_name(pipe), plane, fb->width, fb->height,
8767 fb->bits_per_pixel, base, fb->pitches[0],
8768 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008769
Damien Lespiau2d140302015-02-05 17:22:18 +00008770 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008771}
8772
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008773static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008774 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008775{
8776 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008777 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008778 int pipe = pipe_config->cpu_transcoder;
8779 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008780 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008781 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008782 int refclk = 100000;
8783
Ville Syrjäläb5219732016-03-15 16:40:01 +02008784 /* In case of DSI, DPLL will not be used */
8785 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8786 return;
8787
Ville Syrjäläa5805162015-05-26 20:42:30 +03008788 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008789 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8790 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8791 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8792 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008793 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008794 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008795
8796 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008797 clock.m2 = (pll_dw0 & 0xff) << 22;
8798 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8799 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008800 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8801 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8802 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8803
Imre Deakdccbea32015-06-22 23:35:51 +03008804 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008805}
8806
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008807static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008808 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008809{
8810 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008811 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008812 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008813 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008814 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008815
Imre Deak17290502016-02-12 18:55:11 +02008816 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8817 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008818 return false;
8819
Daniel Vettere143a212013-07-04 12:01:15 +02008820 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008821 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008822
Imre Deak17290502016-02-12 18:55:11 +02008823 ret = false;
8824
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008825 tmp = I915_READ(PIPECONF(crtc->pipe));
8826 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008827 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008828
Wayne Boyer666a4532015-12-09 12:29:35 -08008829 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008830 switch (tmp & PIPECONF_BPC_MASK) {
8831 case PIPECONF_6BPC:
8832 pipe_config->pipe_bpp = 18;
8833 break;
8834 case PIPECONF_8BPC:
8835 pipe_config->pipe_bpp = 24;
8836 break;
8837 case PIPECONF_10BPC:
8838 pipe_config->pipe_bpp = 30;
8839 break;
8840 default:
8841 break;
8842 }
8843 }
8844
Wayne Boyer666a4532015-12-09 12:29:35 -08008845 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8846 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008847 pipe_config->limited_color_range = true;
8848
Ville Syrjälä282740f2013-09-04 18:30:03 +03008849 if (INTEL_INFO(dev)->gen < 4)
8850 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8851
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008852 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008853 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008854
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008855 i9xx_get_pfit_config(crtc, pipe_config);
8856
Daniel Vetter6c49f242013-06-06 12:45:25 +02008857 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008858 /* No way to read it out on pipes B and C */
8859 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8860 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8861 else
8862 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008863 pipe_config->pixel_multiplier =
8864 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8865 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008866 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008867 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8868 IS_G33(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008869 tmp = I915_READ(DPLL(crtc->pipe));
8870 pipe_config->pixel_multiplier =
8871 ((tmp & SDVO_MULTIPLIER_MASK)
8872 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8873 } else {
8874 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8875 * port and will be fixed up in the encoder->get_config
8876 * function. */
8877 pipe_config->pixel_multiplier = 1;
8878 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008879 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008880 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008881 /*
8882 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8883 * on 830. Filter it out here so that we don't
8884 * report errors due to that.
8885 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008886 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008887 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8888
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008889 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8890 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008891 } else {
8892 /* Mask out read-only status bits. */
8893 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8894 DPLL_PORTC_READY_MASK |
8895 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008896 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008897
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008898 if (IS_CHERRYVIEW(dev))
8899 chv_crtc_clock_get(crtc, pipe_config);
8900 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008901 vlv_crtc_clock_get(crtc, pipe_config);
8902 else
8903 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008904
Ville Syrjälä0f646142015-08-26 19:39:18 +03008905 /*
8906 * Normally the dotclock is filled in by the encoder .get_config()
8907 * but in case the pipe is enabled w/o any ports we need a sane
8908 * default.
8909 */
8910 pipe_config->base.adjusted_mode.crtc_clock =
8911 pipe_config->port_clock / pipe_config->pixel_multiplier;
8912
Imre Deak17290502016-02-12 18:55:11 +02008913 ret = true;
8914
8915out:
8916 intel_display_power_put(dev_priv, power_domain);
8917
8918 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008919}
8920
Paulo Zanonidde86e22012-12-01 12:04:25 -02008921static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008922{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008923 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008924 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008925 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008926 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008927 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008928 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008929 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008930 bool has_ck505 = false;
8931 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008932 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008933
8934 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008935 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008936 switch (encoder->type) {
8937 case INTEL_OUTPUT_LVDS:
8938 has_panel = true;
8939 has_lvds = true;
8940 break;
8941 case INTEL_OUTPUT_EDP:
8942 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008943 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008944 has_cpu_edp = true;
8945 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008946 default:
8947 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008948 }
8949 }
8950
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008951 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008952 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008953 can_ssc = has_ck505;
8954 } else {
8955 has_ck505 = false;
8956 can_ssc = true;
8957 }
8958
Lyude1c1a24d2016-06-14 11:04:09 -04008959 /* Check if any DPLLs are using the SSC source */
8960 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8961 u32 temp = I915_READ(PCH_DPLL(i));
8962
8963 if (!(temp & DPLL_VCO_ENABLE))
8964 continue;
8965
8966 if ((temp & PLL_REF_INPUT_MASK) ==
8967 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8968 using_ssc_source = true;
8969 break;
8970 }
8971 }
8972
8973 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8974 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008975
8976 /* Ironlake: try to setup display ref clock before DPLL
8977 * enabling. This is only under driver's control after
8978 * PCH B stepping, previous chipset stepping should be
8979 * ignoring this setting.
8980 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008981 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008982
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008983 /* As we must carefully and slowly disable/enable each source in turn,
8984 * compute the final state we want first and check if we need to
8985 * make any changes at all.
8986 */
8987 final = val;
8988 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008989 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008990 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008991 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008992 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8993
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008994 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008995 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008996 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008997
Keith Packard199e5d72011-09-22 12:01:57 -07008998 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008999 final |= DREF_SSC_SOURCE_ENABLE;
9000
9001 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9002 final |= DREF_SSC1_ENABLE;
9003
9004 if (has_cpu_edp) {
9005 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9006 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9007 else
9008 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9009 } else
9010 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009011 } else if (using_ssc_source) {
9012 final |= DREF_SSC_SOURCE_ENABLE;
9013 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009014 }
9015
9016 if (final == val)
9017 return;
9018
9019 /* Always enable nonspread source */
9020 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9021
9022 if (has_ck505)
9023 val |= DREF_NONSPREAD_CK505_ENABLE;
9024 else
9025 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9026
9027 if (has_panel) {
9028 val &= ~DREF_SSC_SOURCE_MASK;
9029 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009030
Keith Packard199e5d72011-09-22 12:01:57 -07009031 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009032 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009033 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009034 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009035 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009036 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009037
9038 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009039 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009040 POSTING_READ(PCH_DREF_CONTROL);
9041 udelay(200);
9042
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009043 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009044
9045 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009046 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009047 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009048 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009049 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009050 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009051 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009052 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009053 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009054
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009055 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009056 POSTING_READ(PCH_DREF_CONTROL);
9057 udelay(200);
9058 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009059 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009060
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009061 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009062
9063 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009064 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009065
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009066 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009067 POSTING_READ(PCH_DREF_CONTROL);
9068 udelay(200);
9069
Lyude1c1a24d2016-06-14 11:04:09 -04009070 if (!using_ssc_source) {
9071 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009072
Lyude1c1a24d2016-06-14 11:04:09 -04009073 /* Turn off the SSC source */
9074 val &= ~DREF_SSC_SOURCE_MASK;
9075 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009076
Lyude1c1a24d2016-06-14 11:04:09 -04009077 /* Turn off SSC1 */
9078 val &= ~DREF_SSC1_ENABLE;
9079
9080 I915_WRITE(PCH_DREF_CONTROL, val);
9081 POSTING_READ(PCH_DREF_CONTROL);
9082 udelay(200);
9083 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009084 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009085
9086 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009087}
9088
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009089static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009090{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009091 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009092
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009093 tmp = I915_READ(SOUTH_CHICKEN2);
9094 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9095 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009096
Imre Deakcf3598c2016-06-28 13:37:31 +03009097 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9098 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009099 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009100
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009101 tmp = I915_READ(SOUTH_CHICKEN2);
9102 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9103 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009104
Imre Deakcf3598c2016-06-28 13:37:31 +03009105 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9106 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009107 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009108}
9109
9110/* WaMPhyProgramming:hsw */
9111static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9112{
9113 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009114
9115 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9116 tmp &= ~(0xFF << 24);
9117 tmp |= (0x12 << 24);
9118 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9119
Paulo Zanonidde86e22012-12-01 12:04:25 -02009120 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9121 tmp |= (1 << 11);
9122 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9123
9124 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9125 tmp |= (1 << 11);
9126 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9127
Paulo Zanonidde86e22012-12-01 12:04:25 -02009128 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9129 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9130 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9131
9132 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9133 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9134 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9135
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009136 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9137 tmp &= ~(7 << 13);
9138 tmp |= (5 << 13);
9139 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009140
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009141 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9142 tmp &= ~(7 << 13);
9143 tmp |= (5 << 13);
9144 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009145
9146 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9147 tmp &= ~0xFF;
9148 tmp |= 0x1C;
9149 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9150
9151 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9152 tmp &= ~0xFF;
9153 tmp |= 0x1C;
9154 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9155
9156 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9157 tmp &= ~(0xFF << 16);
9158 tmp |= (0x1C << 16);
9159 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9160
9161 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9162 tmp &= ~(0xFF << 16);
9163 tmp |= (0x1C << 16);
9164 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9165
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009166 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9167 tmp |= (1 << 27);
9168 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009169
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009170 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9171 tmp |= (1 << 27);
9172 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009173
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009174 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9175 tmp &= ~(0xF << 28);
9176 tmp |= (4 << 28);
9177 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009178
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009179 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9180 tmp &= ~(0xF << 28);
9181 tmp |= (4 << 28);
9182 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009183}
9184
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009185/* Implements 3 different sequences from BSpec chapter "Display iCLK
9186 * Programming" based on the parameters passed:
9187 * - Sequence to enable CLKOUT_DP
9188 * - Sequence to enable CLKOUT_DP without spread
9189 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9190 */
9191static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9192 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009193{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009194 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009195 uint32_t reg, tmp;
9196
9197 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9198 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009199 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9200 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009201 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009202
Ville Syrjäläa5805162015-05-26 20:42:30 +03009203 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009204
9205 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9206 tmp &= ~SBI_SSCCTL_DISABLE;
9207 tmp |= SBI_SSCCTL_PATHALT;
9208 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9209
9210 udelay(24);
9211
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009212 if (with_spread) {
9213 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9214 tmp &= ~SBI_SSCCTL_PATHALT;
9215 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009216
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009217 if (with_fdi) {
9218 lpt_reset_fdi_mphy(dev_priv);
9219 lpt_program_fdi_mphy(dev_priv);
9220 }
9221 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009222
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009223 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009224 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9225 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9226 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009227
Ville Syrjäläa5805162015-05-26 20:42:30 +03009228 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009229}
9230
Paulo Zanoni47701c32013-07-23 11:19:25 -03009231/* Sequence to disable CLKOUT_DP */
9232static void lpt_disable_clkout_dp(struct drm_device *dev)
9233{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009234 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009235 uint32_t reg, tmp;
9236
Ville Syrjäläa5805162015-05-26 20:42:30 +03009237 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009238
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009239 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009240 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9241 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9242 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9243
9244 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9245 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9246 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9247 tmp |= SBI_SSCCTL_PATHALT;
9248 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9249 udelay(32);
9250 }
9251 tmp |= SBI_SSCCTL_DISABLE;
9252 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9253 }
9254
Ville Syrjäläa5805162015-05-26 20:42:30 +03009255 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009256}
9257
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009258#define BEND_IDX(steps) ((50 + (steps)) / 5)
9259
9260static const uint16_t sscdivintphase[] = {
9261 [BEND_IDX( 50)] = 0x3B23,
9262 [BEND_IDX( 45)] = 0x3B23,
9263 [BEND_IDX( 40)] = 0x3C23,
9264 [BEND_IDX( 35)] = 0x3C23,
9265 [BEND_IDX( 30)] = 0x3D23,
9266 [BEND_IDX( 25)] = 0x3D23,
9267 [BEND_IDX( 20)] = 0x3E23,
9268 [BEND_IDX( 15)] = 0x3E23,
9269 [BEND_IDX( 10)] = 0x3F23,
9270 [BEND_IDX( 5)] = 0x3F23,
9271 [BEND_IDX( 0)] = 0x0025,
9272 [BEND_IDX( -5)] = 0x0025,
9273 [BEND_IDX(-10)] = 0x0125,
9274 [BEND_IDX(-15)] = 0x0125,
9275 [BEND_IDX(-20)] = 0x0225,
9276 [BEND_IDX(-25)] = 0x0225,
9277 [BEND_IDX(-30)] = 0x0325,
9278 [BEND_IDX(-35)] = 0x0325,
9279 [BEND_IDX(-40)] = 0x0425,
9280 [BEND_IDX(-45)] = 0x0425,
9281 [BEND_IDX(-50)] = 0x0525,
9282};
9283
9284/*
9285 * Bend CLKOUT_DP
9286 * steps -50 to 50 inclusive, in steps of 5
9287 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9288 * change in clock period = -(steps / 10) * 5.787 ps
9289 */
9290static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9291{
9292 uint32_t tmp;
9293 int idx = BEND_IDX(steps);
9294
9295 if (WARN_ON(steps % 5 != 0))
9296 return;
9297
9298 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9299 return;
9300
9301 mutex_lock(&dev_priv->sb_lock);
9302
9303 if (steps % 10 != 0)
9304 tmp = 0xAAAAAAAB;
9305 else
9306 tmp = 0x00000000;
9307 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9308
9309 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9310 tmp &= 0xffff0000;
9311 tmp |= sscdivintphase[idx];
9312 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9313
9314 mutex_unlock(&dev_priv->sb_lock);
9315}
9316
9317#undef BEND_IDX
9318
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009319static void lpt_init_pch_refclk(struct drm_device *dev)
9320{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009321 struct intel_encoder *encoder;
9322 bool has_vga = false;
9323
Damien Lespiaub2784e12014-08-05 11:29:37 +01009324 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009325 switch (encoder->type) {
9326 case INTEL_OUTPUT_ANALOG:
9327 has_vga = true;
9328 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009329 default:
9330 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009331 }
9332 }
9333
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009334 if (has_vga) {
9335 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009336 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009337 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03009338 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009339 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009340}
9341
Paulo Zanonidde86e22012-12-01 12:04:25 -02009342/*
9343 * Initialize reference clocks when the driver loads
9344 */
9345void intel_init_pch_refclk(struct drm_device *dev)
9346{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009347 struct drm_i915_private *dev_priv = to_i915(dev);
9348
9349 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009350 ironlake_init_pch_refclk(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009351 else if (HAS_PCH_LPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009352 lpt_init_pch_refclk(dev);
9353}
9354
Daniel Vetter6ff93602013-04-19 11:24:36 +02009355static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009356{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009357 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9359 int pipe = intel_crtc->pipe;
9360 uint32_t val;
9361
Daniel Vetter78114072013-06-13 00:54:57 +02009362 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009363
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009364 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009365 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009366 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009367 break;
9368 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009369 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009370 break;
9371 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009372 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009373 break;
9374 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009375 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009376 break;
9377 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009378 /* Case prevented by intel_choose_pipe_bpp_dither. */
9379 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009380 }
9381
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009382 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009383 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9384
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009385 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009386 val |= PIPECONF_INTERLACED_ILK;
9387 else
9388 val |= PIPECONF_PROGRESSIVE;
9389
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009390 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009391 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009392
Paulo Zanonic8203562012-09-12 10:06:29 -03009393 I915_WRITE(PIPECONF(pipe), val);
9394 POSTING_READ(PIPECONF(pipe));
9395}
9396
Daniel Vetter6ff93602013-04-19 11:24:36 +02009397static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009398{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009399 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009401 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009402 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009403
Jani Nikula391bf042016-03-18 17:05:40 +02009404 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009405 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9406
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009407 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009408 val |= PIPECONF_INTERLACED_ILK;
9409 else
9410 val |= PIPECONF_PROGRESSIVE;
9411
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009412 I915_WRITE(PIPECONF(cpu_transcoder), val);
9413 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009414}
9415
Jani Nikula391bf042016-03-18 17:05:40 +02009416static void haswell_set_pipemisc(struct drm_crtc *crtc)
9417{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009418 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9420
9421 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9422 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009423
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009424 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009425 case 18:
9426 val |= PIPEMISC_DITHER_6_BPC;
9427 break;
9428 case 24:
9429 val |= PIPEMISC_DITHER_8_BPC;
9430 break;
9431 case 30:
9432 val |= PIPEMISC_DITHER_10_BPC;
9433 break;
9434 case 36:
9435 val |= PIPEMISC_DITHER_12_BPC;
9436 break;
9437 default:
9438 /* Case prevented by pipe_config_set_bpp. */
9439 BUG();
9440 }
9441
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009442 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009443 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9444
Jani Nikula391bf042016-03-18 17:05:40 +02009445 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009446 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009447}
9448
Paulo Zanonid4b19312012-11-29 11:29:32 -02009449int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9450{
9451 /*
9452 * Account for spread spectrum to avoid
9453 * oversubscribing the link. Max center spread
9454 * is 2.5%; use 5% for safety's sake.
9455 */
9456 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009457 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009458}
9459
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009460static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009461{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009462 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009463}
9464
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009465static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9466 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009467 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009468{
9469 struct drm_crtc *crtc = &intel_crtc->base;
9470 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009471 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009472 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009473 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009474
Chris Wilsonc1858122010-12-03 21:35:48 +00009475 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009476 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009477 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009478 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009479 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009480 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009481 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009482 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009483 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009484
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009485 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009486
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009487 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9488 fp |= FP_CB_TUNE;
9489
9490 if (reduced_clock) {
9491 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9492
9493 if (reduced_clock->m < factor * reduced_clock->n)
9494 fp2 |= FP_CB_TUNE;
9495 } else {
9496 fp2 = fp;
9497 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009498
Chris Wilson5eddb702010-09-11 13:48:45 +01009499 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009500
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009501 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009502 dpll |= DPLLB_MODE_LVDS;
9503 else
9504 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009505
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009506 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009507 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009508
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009509 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9510 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009511 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009512
Ville Syrjälä37a56502016-06-22 21:57:04 +03009513 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009514 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009515
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009516 /*
9517 * The high speed IO clock is only really required for
9518 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9519 * possible to share the DPLL between CRT and HDMI. Enabling
9520 * the clock needlessly does no real harm, except use up a
9521 * bit of power potentially.
9522 *
9523 * We'll limit this to IVB with 3 pipes, since it has only two
9524 * DPLLs and so DPLL sharing is the only way to get three pipes
9525 * driving PCH ports at the same time. On SNB we could do this,
9526 * and potentially avoid enabling the second DPLL, but it's not
9527 * clear if it''s a win or loss power wise. No point in doing
9528 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9529 */
9530 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9531 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9532 dpll |= DPLL_SDVO_HIGH_SPEED;
9533
Eric Anholta07d6782011-03-30 13:01:08 -07009534 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009535 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009536 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009537 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009538
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009539 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009540 case 5:
9541 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9542 break;
9543 case 7:
9544 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9545 break;
9546 case 10:
9547 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9548 break;
9549 case 14:
9550 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9551 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009552 }
9553
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009554 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9555 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009556 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009557 else
9558 dpll |= PLL_REF_INPUT_DREFCLK;
9559
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009560 dpll |= DPLL_VCO_ENABLE;
9561
9562 crtc_state->dpll_hw_state.dpll = dpll;
9563 crtc_state->dpll_hw_state.fp0 = fp;
9564 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009565}
9566
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009567static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9568 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009569{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009570 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009571 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009572 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009573 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009574 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009575 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009576 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009577
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009578 memset(&crtc_state->dpll_hw_state, 0,
9579 sizeof(crtc_state->dpll_hw_state));
9580
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009581 crtc->lowfreq_avail = false;
9582
9583 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9584 if (!crtc_state->has_pch_encoder)
9585 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009588 if (intel_panel_use_ssc(dev_priv)) {
9589 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9590 dev_priv->vbt.lvds_ssc_freq);
9591 refclk = dev_priv->vbt.lvds_ssc_freq;
9592 }
9593
9594 if (intel_is_dual_link_lvds(dev)) {
9595 if (refclk == 100000)
9596 limit = &intel_limits_ironlake_dual_lvds_100m;
9597 else
9598 limit = &intel_limits_ironlake_dual_lvds;
9599 } else {
9600 if (refclk == 100000)
9601 limit = &intel_limits_ironlake_single_lvds_100m;
9602 else
9603 limit = &intel_limits_ironlake_single_lvds;
9604 }
9605 } else {
9606 limit = &intel_limits_ironlake_dac;
9607 }
9608
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009609 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009610 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9611 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009612 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9613 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009614 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009615
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009616 ironlake_compute_dpll(crtc, crtc_state,
9617 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009618
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009619 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9620 if (pll == NULL) {
9621 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9622 pipe_name(crtc->pipe));
9623 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009624 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009625
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009626 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009627 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009628 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009629
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009630 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009631}
9632
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009633static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9634 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009635{
9636 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009637 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009638 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009639
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009640 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9641 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9642 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9643 & ~TU_SIZE_MASK;
9644 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9645 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9646 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9647}
9648
9649static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9650 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009651 struct intel_link_m_n *m_n,
9652 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009653{
9654 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009655 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009656 enum pipe pipe = crtc->pipe;
9657
9658 if (INTEL_INFO(dev)->gen >= 5) {
9659 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9660 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9661 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9662 & ~TU_SIZE_MASK;
9663 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9664 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9665 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009666 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9667 * gen < 8) and if DRRS is supported (to make sure the
9668 * registers are not unnecessarily read).
9669 */
9670 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009671 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009672 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9673 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9674 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9675 & ~TU_SIZE_MASK;
9676 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9677 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9678 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9679 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009680 } else {
9681 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9682 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9683 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9684 & ~TU_SIZE_MASK;
9685 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9686 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9687 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9688 }
9689}
9690
9691void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009692 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009693{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009694 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009695 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9696 else
9697 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009698 &pipe_config->dp_m_n,
9699 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009700}
9701
Daniel Vetter72419202013-04-04 13:28:53 +02009702static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009703 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009704{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009705 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009706 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009707}
9708
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009709static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009710 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009711{
9712 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009713 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009714 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9715 uint32_t ps_ctrl = 0;
9716 int id = -1;
9717 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009718
Chandra Kondurua1b22782015-04-07 15:28:45 -07009719 /* find scaler attached to this pipe */
9720 for (i = 0; i < crtc->num_scalers; i++) {
9721 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9722 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9723 id = i;
9724 pipe_config->pch_pfit.enabled = true;
9725 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9726 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9727 break;
9728 }
9729 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009730
Chandra Kondurua1b22782015-04-07 15:28:45 -07009731 scaler_state->scaler_id = id;
9732 if (id >= 0) {
9733 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9734 } else {
9735 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009736 }
9737}
9738
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009739static void
9740skylake_get_initial_plane_config(struct intel_crtc *crtc,
9741 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009742{
9743 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009744 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009745 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009746 int pipe = crtc->pipe;
9747 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009748 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009749 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009750 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009751
Damien Lespiaud9806c92015-01-21 14:07:19 +00009752 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009753 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009754 DRM_DEBUG_KMS("failed to alloc fb\n");
9755 return;
9756 }
9757
Damien Lespiau1b842c82015-01-21 13:50:54 +00009758 fb = &intel_fb->base;
9759
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009760 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009761 if (!(val & PLANE_CTL_ENABLE))
9762 goto error;
9763
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009764 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9765 fourcc = skl_format_to_fourcc(pixel_format,
9766 val & PLANE_CTL_ORDER_RGBX,
9767 val & PLANE_CTL_ALPHA_MASK);
9768 fb->pixel_format = fourcc;
9769 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9770
Damien Lespiau40f46282015-02-27 11:15:21 +00009771 tiling = val & PLANE_CTL_TILED_MASK;
9772 switch (tiling) {
9773 case PLANE_CTL_TILED_LINEAR:
9774 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9775 break;
9776 case PLANE_CTL_TILED_X:
9777 plane_config->tiling = I915_TILING_X;
9778 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9779 break;
9780 case PLANE_CTL_TILED_Y:
9781 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9782 break;
9783 case PLANE_CTL_TILED_YF:
9784 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9785 break;
9786 default:
9787 MISSING_CASE(tiling);
9788 goto error;
9789 }
9790
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009791 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9792 plane_config->base = base;
9793
9794 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9795
9796 val = I915_READ(PLANE_SIZE(pipe, 0));
9797 fb->height = ((val >> 16) & 0xfff) + 1;
9798 fb->width = ((val >> 0) & 0x1fff) + 1;
9799
9800 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009801 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009802 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009803 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9804
9805 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009806 fb->pixel_format,
9807 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009808
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009809 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009810
9811 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9812 pipe_name(pipe), fb->width, fb->height,
9813 fb->bits_per_pixel, base, fb->pitches[0],
9814 plane_config->size);
9815
Damien Lespiau2d140302015-02-05 17:22:18 +00009816 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009817 return;
9818
9819error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009820 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009821}
9822
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009823static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009824 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009825{
9826 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009827 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009828 uint32_t tmp;
9829
9830 tmp = I915_READ(PF_CTL(crtc->pipe));
9831
9832 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009833 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009834 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9835 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009836
9837 /* We currently do not free assignements of panel fitters on
9838 * ivb/hsw (since we don't use the higher upscaling modes which
9839 * differentiates them) so just WARN about this case for now. */
9840 if (IS_GEN7(dev)) {
9841 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9842 PF_PIPE_SEL_IVB(crtc->pipe));
9843 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009844 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009845}
9846
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009847static void
9848ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9849 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009850{
9851 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009852 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009853 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009854 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009855 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009856 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009857 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009858 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009859
Damien Lespiau42a7b082015-02-05 19:35:13 +00009860 val = I915_READ(DSPCNTR(pipe));
9861 if (!(val & DISPLAY_PLANE_ENABLE))
9862 return;
9863
Damien Lespiaud9806c92015-01-21 14:07:19 +00009864 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009865 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009866 DRM_DEBUG_KMS("failed to alloc fb\n");
9867 return;
9868 }
9869
Damien Lespiau1b842c82015-01-21 13:50:54 +00009870 fb = &intel_fb->base;
9871
Daniel Vetter18c52472015-02-10 17:16:09 +00009872 if (INTEL_INFO(dev)->gen >= 4) {
9873 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009874 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009875 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9876 }
9877 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009878
9879 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009880 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009881 fb->pixel_format = fourcc;
9882 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009883
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009884 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01009885 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009886 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009887 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009888 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009889 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009890 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009891 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009892 }
9893 plane_config->base = base;
9894
9895 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009896 fb->width = ((val >> 16) & 0xfff) + 1;
9897 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009898
9899 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009900 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009901
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009902 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009903 fb->pixel_format,
9904 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009905
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009906 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009907
Damien Lespiau2844a922015-01-20 12:51:48 +00009908 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9909 pipe_name(pipe), fb->width, fb->height,
9910 fb->bits_per_pixel, base, fb->pitches[0],
9911 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009912
Damien Lespiau2d140302015-02-05 17:22:18 +00009913 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009914}
9915
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009916static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009917 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009918{
9919 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009920 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009921 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009922 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009923 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009924
Imre Deak17290502016-02-12 18:55:11 +02009925 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9926 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009927 return false;
9928
Daniel Vettere143a212013-07-04 12:01:15 +02009929 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009930 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009931
Imre Deak17290502016-02-12 18:55:11 +02009932 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009933 tmp = I915_READ(PIPECONF(crtc->pipe));
9934 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009935 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009936
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009937 switch (tmp & PIPECONF_BPC_MASK) {
9938 case PIPECONF_6BPC:
9939 pipe_config->pipe_bpp = 18;
9940 break;
9941 case PIPECONF_8BPC:
9942 pipe_config->pipe_bpp = 24;
9943 break;
9944 case PIPECONF_10BPC:
9945 pipe_config->pipe_bpp = 30;
9946 break;
9947 case PIPECONF_12BPC:
9948 pipe_config->pipe_bpp = 36;
9949 break;
9950 default:
9951 break;
9952 }
9953
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009954 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9955 pipe_config->limited_color_range = true;
9956
Daniel Vetterab9412b2013-05-03 11:49:46 +02009957 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009958 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009959 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009960
Daniel Vetter88adfff2013-03-28 10:42:01 +01009961 pipe_config->has_pch_encoder = true;
9962
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009963 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9964 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9965 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009966
9967 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009968
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009969 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009970 /*
9971 * The pipe->pch transcoder and pch transcoder->pll
9972 * mapping is fixed.
9973 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009974 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009975 } else {
9976 tmp = I915_READ(PCH_DPLL_SEL);
9977 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009978 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009979 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009980 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009981 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009982
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009983 pipe_config->shared_dpll =
9984 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9985 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009986
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009987 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9988 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009989
9990 tmp = pipe_config->dpll_hw_state.dpll;
9991 pipe_config->pixel_multiplier =
9992 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9993 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009994
9995 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009996 } else {
9997 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009998 }
9999
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010000 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +020010001 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010002
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010003 ironlake_get_pfit_config(crtc, pipe_config);
10004
Imre Deak17290502016-02-12 18:55:11 +020010005 ret = true;
10006
10007out:
10008 intel_display_power_put(dev_priv, power_domain);
10009
10010 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010011}
10012
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010013static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10014{
Chris Wilson91c8a322016-07-05 10:40:23 +010010015 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010016 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010017
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010018 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010019 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010020 pipe_name(crtc->pipe));
10021
Rob Clarke2c719b2014-12-15 13:56:32 -050010022 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10023 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010024 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10025 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010026 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010027 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010028 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010029 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -050010030 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010031 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010032 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010033 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010034 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010035 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010036 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010037
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010038 /*
10039 * In theory we can still leave IRQs enabled, as long as only the HPD
10040 * interrupts remain enabled. We used to check for that, but since it's
10041 * gen-specific and since we only disable LCPLL after we fully disable
10042 * the interrupts, the check below should be enough.
10043 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010044 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010045}
10046
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010047static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10048{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010049 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010050 return I915_READ(D_COMP_HSW);
10051 else
10052 return I915_READ(D_COMP_BDW);
10053}
10054
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010055static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10056{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010057 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010058 mutex_lock(&dev_priv->rps.hw_lock);
10059 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10060 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010061 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010062 mutex_unlock(&dev_priv->rps.hw_lock);
10063 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010064 I915_WRITE(D_COMP_BDW, val);
10065 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010066 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010067}
10068
10069/*
10070 * This function implements pieces of two sequences from BSpec:
10071 * - Sequence for display software to disable LCPLL
10072 * - Sequence for display software to allow package C8+
10073 * The steps implemented here are just the steps that actually touch the LCPLL
10074 * register. Callers should take care of disabling all the display engine
10075 * functions, doing the mode unset, fixing interrupts, etc.
10076 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010077static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10078 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010079{
10080 uint32_t val;
10081
10082 assert_can_disable_lcpll(dev_priv);
10083
10084 val = I915_READ(LCPLL_CTL);
10085
10086 if (switch_to_fclk) {
10087 val |= LCPLL_CD_SOURCE_FCLK;
10088 I915_WRITE(LCPLL_CTL, val);
10089
Imre Deakf53dd632016-06-28 13:37:32 +030010090 if (wait_for_us(I915_READ(LCPLL_CTL) &
10091 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010092 DRM_ERROR("Switching to FCLK failed\n");
10093
10094 val = I915_READ(LCPLL_CTL);
10095 }
10096
10097 val |= LCPLL_PLL_DISABLE;
10098 I915_WRITE(LCPLL_CTL, val);
10099 POSTING_READ(LCPLL_CTL);
10100
Chris Wilson24d84412016-06-30 15:33:07 +010010101 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010102 DRM_ERROR("LCPLL still locked\n");
10103
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010104 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010105 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010106 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010107 ndelay(100);
10108
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010109 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10110 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010111 DRM_ERROR("D_COMP RCOMP still in progress\n");
10112
10113 if (allow_power_down) {
10114 val = I915_READ(LCPLL_CTL);
10115 val |= LCPLL_POWER_DOWN_ALLOW;
10116 I915_WRITE(LCPLL_CTL, val);
10117 POSTING_READ(LCPLL_CTL);
10118 }
10119}
10120
10121/*
10122 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10123 * source.
10124 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010125static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010126{
10127 uint32_t val;
10128
10129 val = I915_READ(LCPLL_CTL);
10130
10131 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10132 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10133 return;
10134
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010135 /*
10136 * Make sure we're not on PC8 state before disabling PC8, otherwise
10137 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010138 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010139 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010140
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010141 if (val & LCPLL_POWER_DOWN_ALLOW) {
10142 val &= ~LCPLL_POWER_DOWN_ALLOW;
10143 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010144 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010145 }
10146
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010147 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010148 val |= D_COMP_COMP_FORCE;
10149 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010150 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010151
10152 val = I915_READ(LCPLL_CTL);
10153 val &= ~LCPLL_PLL_DISABLE;
10154 I915_WRITE(LCPLL_CTL, val);
10155
Chris Wilson93220c02016-06-30 15:33:08 +010010156 if (intel_wait_for_register(dev_priv,
10157 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10158 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010159 DRM_ERROR("LCPLL not locked yet\n");
10160
10161 if (val & LCPLL_CD_SOURCE_FCLK) {
10162 val = I915_READ(LCPLL_CTL);
10163 val &= ~LCPLL_CD_SOURCE_FCLK;
10164 I915_WRITE(LCPLL_CTL, val);
10165
Imre Deakf53dd632016-06-28 13:37:32 +030010166 if (wait_for_us((I915_READ(LCPLL_CTL) &
10167 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010168 DRM_ERROR("Switching back to LCPLL failed\n");
10169 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010170
Mika Kuoppala59bad942015-01-16 11:34:40 +020010171 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson91c8a322016-07-05 10:40:23 +010010172 intel_update_cdclk(&dev_priv->drm);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010173}
10174
Paulo Zanoni765dab672014-03-07 20:08:18 -030010175/*
10176 * Package states C8 and deeper are really deep PC states that can only be
10177 * reached when all the devices on the system allow it, so even if the graphics
10178 * device allows PC8+, it doesn't mean the system will actually get to these
10179 * states. Our driver only allows PC8+ when going into runtime PM.
10180 *
10181 * The requirements for PC8+ are that all the outputs are disabled, the power
10182 * well is disabled and most interrupts are disabled, and these are also
10183 * requirements for runtime PM. When these conditions are met, we manually do
10184 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10185 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10186 * hang the machine.
10187 *
10188 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10189 * the state of some registers, so when we come back from PC8+ we need to
10190 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10191 * need to take care of the registers kept by RC6. Notice that this happens even
10192 * if we don't put the device in PCI D3 state (which is what currently happens
10193 * because of the runtime PM support).
10194 *
10195 * For more, read "Display Sequences for Package C8" on the hardware
10196 * documentation.
10197 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010198void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010199{
Chris Wilson91c8a322016-07-05 10:40:23 +010010200 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010201 uint32_t val;
10202
Paulo Zanonic67a4702013-08-19 13:18:09 -030010203 DRM_DEBUG_KMS("Enabling package C8+\n");
10204
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010205 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010206 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10207 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10208 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10209 }
10210
10211 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010212 hsw_disable_lcpll(dev_priv, true, true);
10213}
10214
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010215void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010216{
Chris Wilson91c8a322016-07-05 10:40:23 +010010217 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010218 uint32_t val;
10219
Paulo Zanonic67a4702013-08-19 13:18:09 -030010220 DRM_DEBUG_KMS("Disabling package C8+\n");
10221
10222 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010223 lpt_init_pch_refclk(dev);
10224
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010225 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010226 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10227 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10228 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10229 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010230}
10231
Imre Deak324513c2016-06-13 16:44:36 +030010232static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010233{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010234 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010235 struct intel_atomic_state *old_intel_state =
10236 to_intel_atomic_state(old_state);
10237 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010238
Imre Deak324513c2016-06-13 16:44:36 +030010239 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010240}
10241
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010242/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010243static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010244{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010245 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010246 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010247 struct drm_crtc *crtc;
10248 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010249 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010250 unsigned max_pixel_rate = 0, i;
10251 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010252
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010253 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10254 sizeof(intel_state->min_pixclk));
10255
10256 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010257 int pixel_rate;
10258
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010259 crtc_state = to_intel_crtc_state(cstate);
10260 if (!crtc_state->base.enable) {
10261 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010262 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010263 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010264
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010265 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010266
10267 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010268 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010269 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10270
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010271 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010272 }
10273
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010274 for_each_pipe(dev_priv, pipe)
10275 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10276
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010277 return max_pixel_rate;
10278}
10279
10280static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10281{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010282 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010283 uint32_t val, data;
10284 int ret;
10285
10286 if (WARN((I915_READ(LCPLL_CTL) &
10287 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10288 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10289 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10290 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10291 "trying to change cdclk frequency with cdclk not enabled\n"))
10292 return;
10293
10294 mutex_lock(&dev_priv->rps.hw_lock);
10295 ret = sandybridge_pcode_write(dev_priv,
10296 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10297 mutex_unlock(&dev_priv->rps.hw_lock);
10298 if (ret) {
10299 DRM_ERROR("failed to inform pcode about cdclk change\n");
10300 return;
10301 }
10302
10303 val = I915_READ(LCPLL_CTL);
10304 val |= LCPLL_CD_SOURCE_FCLK;
10305 I915_WRITE(LCPLL_CTL, val);
10306
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010307 if (wait_for_us(I915_READ(LCPLL_CTL) &
10308 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010309 DRM_ERROR("Switching to FCLK failed\n");
10310
10311 val = I915_READ(LCPLL_CTL);
10312 val &= ~LCPLL_CLK_FREQ_MASK;
10313
10314 switch (cdclk) {
10315 case 450000:
10316 val |= LCPLL_CLK_FREQ_450;
10317 data = 0;
10318 break;
10319 case 540000:
10320 val |= LCPLL_CLK_FREQ_54O_BDW;
10321 data = 1;
10322 break;
10323 case 337500:
10324 val |= LCPLL_CLK_FREQ_337_5_BDW;
10325 data = 2;
10326 break;
10327 case 675000:
10328 val |= LCPLL_CLK_FREQ_675_BDW;
10329 data = 3;
10330 break;
10331 default:
10332 WARN(1, "invalid cdclk frequency\n");
10333 return;
10334 }
10335
10336 I915_WRITE(LCPLL_CTL, val);
10337
10338 val = I915_READ(LCPLL_CTL);
10339 val &= ~LCPLL_CD_SOURCE_FCLK;
10340 I915_WRITE(LCPLL_CTL, val);
10341
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010342 if (wait_for_us((I915_READ(LCPLL_CTL) &
10343 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010344 DRM_ERROR("Switching back to LCPLL failed\n");
10345
10346 mutex_lock(&dev_priv->rps.hw_lock);
10347 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10348 mutex_unlock(&dev_priv->rps.hw_lock);
10349
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010350 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10351
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010352 intel_update_cdclk(dev);
10353
10354 WARN(cdclk != dev_priv->cdclk_freq,
10355 "cdclk requested %d kHz but got %d kHz\n",
10356 cdclk, dev_priv->cdclk_freq);
10357}
10358
Ville Syrjälä587c7912016-05-11 22:44:41 +030010359static int broadwell_calc_cdclk(int max_pixclk)
10360{
10361 if (max_pixclk > 540000)
10362 return 675000;
10363 else if (max_pixclk > 450000)
10364 return 540000;
10365 else if (max_pixclk > 337500)
10366 return 450000;
10367 else
10368 return 337500;
10369}
10370
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010371static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010372{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010373 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010374 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010375 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010376 int cdclk;
10377
10378 /*
10379 * FIXME should also account for plane ratio
10380 * once 64bpp pixel formats are supported.
10381 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010382 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010383
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010384 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010385 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10386 cdclk, dev_priv->max_cdclk_freq);
10387 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010388 }
10389
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010390 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10391 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010392 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010393
10394 return 0;
10395}
10396
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010397static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010398{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010399 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010400 struct intel_atomic_state *old_intel_state =
10401 to_intel_atomic_state(old_state);
10402 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010403
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010404 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010405}
10406
Clint Taylorc89e39f2016-05-13 23:41:21 +030010407static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10408{
10409 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10410 struct drm_i915_private *dev_priv = to_i915(state->dev);
10411 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010412 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010413 int cdclk;
10414
10415 /*
10416 * FIXME should also account for plane ratio
10417 * once 64bpp pixel formats are supported.
10418 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010419 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010420
10421 /*
10422 * FIXME move the cdclk caclulation to
10423 * compute_config() so we can fail gracegully.
10424 */
10425 if (cdclk > dev_priv->max_cdclk_freq) {
10426 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10427 cdclk, dev_priv->max_cdclk_freq);
10428 cdclk = dev_priv->max_cdclk_freq;
10429 }
10430
10431 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10432 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010433 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010434
10435 return 0;
10436}
10437
10438static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10439{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010440 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10441 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10442 unsigned int req_cdclk = intel_state->dev_cdclk;
10443 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010444
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010445 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010446}
10447
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010448static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10449 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010450{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010451 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010452 if (!intel_ddi_pll_select(crtc, crtc_state))
10453 return -EINVAL;
10454 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010455
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010456 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010457
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010458 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010459}
10460
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010461static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10462 enum port port,
10463 struct intel_crtc_state *pipe_config)
10464{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010465 enum intel_dpll_id id;
10466
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010467 switch (port) {
10468 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010469 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010470 break;
10471 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010472 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010473 break;
10474 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010475 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010476 break;
10477 default:
10478 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010479 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010480 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010481
10482 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010483}
10484
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010485static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10486 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010487 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010488{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010489 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010490 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010491
10492 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010493 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010494
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010495 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010496 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010497
10498 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010499}
10500
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010501static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10502 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010503 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010504{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010505 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010506 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010507
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010508 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010509 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010510 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010511 break;
10512 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010513 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010514 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010515 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010516 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010517 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010518 case PORT_CLK_SEL_LCPLL_810:
10519 id = DPLL_ID_LCPLL_810;
10520 break;
10521 case PORT_CLK_SEL_LCPLL_1350:
10522 id = DPLL_ID_LCPLL_1350;
10523 break;
10524 case PORT_CLK_SEL_LCPLL_2700:
10525 id = DPLL_ID_LCPLL_2700;
10526 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010527 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010528 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010529 /* fall through */
10530 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010531 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010532 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010533
10534 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010535}
10536
Jani Nikulacf304292016-03-18 17:05:41 +020010537static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10538 struct intel_crtc_state *pipe_config,
10539 unsigned long *power_domain_mask)
10540{
10541 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010542 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010543 enum intel_display_power_domain power_domain;
10544 u32 tmp;
10545
Imre Deakd9a7bc62016-05-12 16:18:50 +030010546 /*
10547 * The pipe->transcoder mapping is fixed with the exception of the eDP
10548 * transcoder handled below.
10549 */
Jani Nikulacf304292016-03-18 17:05:41 +020010550 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10551
10552 /*
10553 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10554 * consistency and less surprising code; it's in always on power).
10555 */
10556 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10557 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10558 enum pipe trans_edp_pipe;
10559 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10560 default:
10561 WARN(1, "unknown pipe linked to edp transcoder\n");
10562 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10563 case TRANS_DDI_EDP_INPUT_A_ON:
10564 trans_edp_pipe = PIPE_A;
10565 break;
10566 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10567 trans_edp_pipe = PIPE_B;
10568 break;
10569 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10570 trans_edp_pipe = PIPE_C;
10571 break;
10572 }
10573
10574 if (trans_edp_pipe == crtc->pipe)
10575 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10576 }
10577
10578 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10579 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10580 return false;
10581 *power_domain_mask |= BIT(power_domain);
10582
10583 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10584
10585 return tmp & PIPECONF_ENABLE;
10586}
10587
Jani Nikula4d1de972016-03-18 17:05:42 +020010588static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10589 struct intel_crtc_state *pipe_config,
10590 unsigned long *power_domain_mask)
10591{
10592 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010593 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010594 enum intel_display_power_domain power_domain;
10595 enum port port;
10596 enum transcoder cpu_transcoder;
10597 u32 tmp;
10598
Jani Nikula4d1de972016-03-18 17:05:42 +020010599 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10600 if (port == PORT_A)
10601 cpu_transcoder = TRANSCODER_DSI_A;
10602 else
10603 cpu_transcoder = TRANSCODER_DSI_C;
10604
10605 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10606 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10607 continue;
10608 *power_domain_mask |= BIT(power_domain);
10609
Imre Deakdb18b6a2016-03-24 12:41:40 +020010610 /*
10611 * The PLL needs to be enabled with a valid divider
10612 * configuration, otherwise accessing DSI registers will hang
10613 * the machine. See BSpec North Display Engine
10614 * registers/MIPI[BXT]. We can break out here early, since we
10615 * need the same DSI PLL to be enabled for both DSI ports.
10616 */
10617 if (!intel_dsi_pll_is_enabled(dev_priv))
10618 break;
10619
Jani Nikula4d1de972016-03-18 17:05:42 +020010620 /* XXX: this works for video mode only */
10621 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10622 if (!(tmp & DPI_ENABLE))
10623 continue;
10624
10625 tmp = I915_READ(MIPI_CTRL(port));
10626 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10627 continue;
10628
10629 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010630 break;
10631 }
10632
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010633 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010634}
10635
Daniel Vetter26804af2014-06-25 22:01:55 +030010636static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010637 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010638{
10639 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010640 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010641 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010642 enum port port;
10643 uint32_t tmp;
10644
10645 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10646
10647 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10648
Tvrtko Ursulin08537232016-10-13 11:03:02 +010010649 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010650 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010651 else if (IS_BROXTON(dev))
10652 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010653 else
10654 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010655
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010656 pll = pipe_config->shared_dpll;
10657 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010658 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10659 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010660 }
10661
Daniel Vetter26804af2014-06-25 22:01:55 +030010662 /*
10663 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10664 * DDI E. So just check whether this pipe is wired to DDI E and whether
10665 * the PCH transcoder is on.
10666 */
Damien Lespiauca370452013-12-03 13:56:24 +000010667 if (INTEL_INFO(dev)->gen < 9 &&
10668 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010669 pipe_config->has_pch_encoder = true;
10670
10671 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10672 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10673 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10674
10675 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10676 }
10677}
10678
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010679static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010680 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010681{
10682 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010683 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +020010684 enum intel_display_power_domain power_domain;
10685 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010686 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010687
Imre Deak17290502016-02-12 18:55:11 +020010688 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10689 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010690 return false;
Imre Deak17290502016-02-12 18:55:11 +020010691 power_domain_mask = BIT(power_domain);
10692
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010693 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010694
Jani Nikulacf304292016-03-18 17:05:41 +020010695 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010696
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010697 if (IS_BROXTON(dev_priv) &&
10698 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10699 WARN_ON(active);
10700 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010701 }
10702
Jani Nikulacf304292016-03-18 17:05:41 +020010703 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010704 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010705
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010706 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010707 haswell_get_ddi_port_state(crtc, pipe_config);
10708 intel_get_pipe_timings(crtc, pipe_config);
10709 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010710
Jani Nikulabc58be62016-03-18 17:05:39 +020010711 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010712
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010713 pipe_config->gamma_mode =
10714 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10715
Chandra Kondurua1b22782015-04-07 15:28:45 -070010716 if (INTEL_INFO(dev)->gen >= 9) {
10717 skl_init_scalers(dev, crtc, pipe_config);
10718 }
10719
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010720 if (INTEL_INFO(dev)->gen >= 9) {
10721 pipe_config->scaler_state.scaler_id = -1;
10722 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10723 }
10724
Imre Deak17290502016-02-12 18:55:11 +020010725 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10726 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10727 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010728 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010729 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010730 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010731 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010732 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010733
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010734 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080010735 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10736 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010737
Jani Nikula4d1de972016-03-18 17:05:42 +020010738 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10739 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010740 pipe_config->pixel_multiplier =
10741 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10742 } else {
10743 pipe_config->pixel_multiplier = 1;
10744 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010745
Imre Deak17290502016-02-12 18:55:11 +020010746out:
10747 for_each_power_domain(power_domain, power_domain_mask)
10748 intel_display_power_put(dev_priv, power_domain);
10749
Jani Nikulacf304292016-03-18 17:05:41 +020010750 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010751}
10752
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010753static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10754 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010755{
10756 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010757 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010759 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010760
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010761 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010762 unsigned int width = plane_state->base.crtc_w;
10763 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010764 unsigned int stride = roundup_pow_of_two(width) * 4;
10765
10766 switch (stride) {
10767 default:
10768 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10769 width, stride);
10770 stride = 256;
10771 /* fallthrough */
10772 case 256:
10773 case 512:
10774 case 1024:
10775 case 2048:
10776 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010777 }
10778
Ville Syrjälädc41c152014-08-13 11:57:05 +030010779 cntl |= CURSOR_ENABLE |
10780 CURSOR_GAMMA_ENABLE |
10781 CURSOR_FORMAT_ARGB |
10782 CURSOR_STRIDE(stride);
10783
10784 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010785 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010786
Ville Syrjälädc41c152014-08-13 11:57:05 +030010787 if (intel_crtc->cursor_cntl != 0 &&
10788 (intel_crtc->cursor_base != base ||
10789 intel_crtc->cursor_size != size ||
10790 intel_crtc->cursor_cntl != cntl)) {
10791 /* On these chipsets we can only modify the base/size/stride
10792 * whilst the cursor is disabled.
10793 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010794 I915_WRITE(CURCNTR(PIPE_A), 0);
10795 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010796 intel_crtc->cursor_cntl = 0;
10797 }
10798
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010799 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010800 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010801 intel_crtc->cursor_base = base;
10802 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010803
10804 if (intel_crtc->cursor_size != size) {
10805 I915_WRITE(CURSIZE, size);
10806 intel_crtc->cursor_size = size;
10807 }
10808
Chris Wilson4b0e3332014-05-30 16:35:26 +030010809 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010810 I915_WRITE(CURCNTR(PIPE_A), cntl);
10811 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010812 intel_crtc->cursor_cntl = cntl;
10813 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010814}
10815
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010816static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10817 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010818{
10819 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010820 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyude62e0fb82016-08-22 12:50:08 -040010822 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
Chris Wilson560b85b2010-08-07 11:01:38 +010010823 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010824 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010825
Lyude62e0fb82016-08-22 12:50:08 -040010826 if (INTEL_GEN(dev_priv) >= 9 && wm->dirty_pipes & drm_crtc_mask(crtc))
10827 skl_write_cursor_wm(intel_crtc, wm);
10828
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010829 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010830 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010831 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010832 case 64:
10833 cntl |= CURSOR_MODE_64_ARGB_AX;
10834 break;
10835 case 128:
10836 cntl |= CURSOR_MODE_128_ARGB_AX;
10837 break;
10838 case 256:
10839 cntl |= CURSOR_MODE_256_ARGB_AX;
10840 break;
10841 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010842 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010843 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010844 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010845 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010846
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010847 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010848 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010849
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010850 if (plane_state->base.rotation == DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010851 cntl |= CURSOR_ROTATE_180;
10852 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010853
Chris Wilson4b0e3332014-05-30 16:35:26 +030010854 if (intel_crtc->cursor_cntl != cntl) {
10855 I915_WRITE(CURCNTR(pipe), cntl);
10856 POSTING_READ(CURCNTR(pipe));
10857 intel_crtc->cursor_cntl = cntl;
10858 }
10859
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010860 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010861 I915_WRITE(CURBASE(pipe), base);
10862 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010863
10864 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010865}
10866
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010867/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010868static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010869 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010870{
10871 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010872 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10874 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010875 u32 base = intel_crtc->cursor_addr;
10876 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010877
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010878 if (plane_state) {
10879 int x = plane_state->base.crtc_x;
10880 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010881
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010882 if (x < 0) {
10883 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10884 x = -x;
10885 }
10886 pos |= x << CURSOR_X_SHIFT;
10887
10888 if (y < 0) {
10889 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10890 y = -y;
10891 }
10892 pos |= y << CURSOR_Y_SHIFT;
10893
10894 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010010895 if (HAS_GMCH_DISPLAY(dev_priv) &&
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010896 plane_state->base.rotation == DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010897 base += (plane_state->base.crtc_h *
10898 plane_state->base.crtc_w - 1) * 4;
10899 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010900 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010901
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010902 I915_WRITE(CURPOS(pipe), pos);
10903
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010904 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010905 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010906 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010907 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010908}
10909
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010910static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +030010911 uint32_t width, uint32_t height)
10912{
10913 if (width == 0 || height == 0)
10914 return false;
10915
10916 /*
10917 * 845g/865g are special in that they are only limited by
10918 * the width of their cursors, the height is arbitrary up to
10919 * the precision of the register. Everything else requires
10920 * square cursors, limited to a few power-of-two sizes.
10921 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010922 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010923 if ((width & 63) != 0)
10924 return false;
10925
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010926 if (width > (IS_845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010927 return false;
10928
10929 if (height > 1023)
10930 return false;
10931 } else {
10932 switch (width | height) {
10933 case 256:
10934 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010935 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010936 return false;
10937 case 64:
10938 break;
10939 default:
10940 return false;
10941 }
10942 }
10943
10944 return true;
10945}
10946
Jesse Barnes79e53942008-11-07 14:24:08 -080010947/* VESA 640x480x72Hz mode to set on the pipe */
10948static struct drm_display_mode load_detect_mode = {
10949 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10950 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10951};
10952
Daniel Vettera8bb6812014-02-10 18:00:39 +010010953struct drm_framebuffer *
10954__intel_framebuffer_create(struct drm_device *dev,
10955 struct drm_mode_fb_cmd2 *mode_cmd,
10956 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010957{
10958 struct intel_framebuffer *intel_fb;
10959 int ret;
10960
10961 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010962 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010963 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010964
10965 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010966 if (ret)
10967 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010968
10969 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010970
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010971err:
10972 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010973 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010974}
10975
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010976static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010977intel_framebuffer_create(struct drm_device *dev,
10978 struct drm_mode_fb_cmd2 *mode_cmd,
10979 struct drm_i915_gem_object *obj)
10980{
10981 struct drm_framebuffer *fb;
10982 int ret;
10983
10984 ret = i915_mutex_lock_interruptible(dev);
10985 if (ret)
10986 return ERR_PTR(ret);
10987 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10988 mutex_unlock(&dev->struct_mutex);
10989
10990 return fb;
10991}
10992
Chris Wilsond2dff872011-04-19 08:36:26 +010010993static u32
10994intel_framebuffer_pitch_for_width(int width, int bpp)
10995{
10996 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10997 return ALIGN(pitch, 64);
10998}
10999
11000static u32
11001intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11002{
11003 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011004 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011005}
11006
11007static struct drm_framebuffer *
11008intel_framebuffer_create_for_mode(struct drm_device *dev,
11009 struct drm_display_mode *mode,
11010 int depth, int bpp)
11011{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011012 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011013 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011014 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011015
Dave Gordond37cd8a2016-04-22 19:14:32 +010011016 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010011017 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011018 if (IS_ERR(obj))
11019 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011020
11021 mode_cmd.width = mode->hdisplay;
11022 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011023 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11024 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011025 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011026
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011027 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11028 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010011029 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011030
11031 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011032}
11033
11034static struct drm_framebuffer *
11035mode_fits_in_fbdev(struct drm_device *dev,
11036 struct drm_display_mode *mode)
11037{
Daniel Vetter06957262015-08-10 13:34:08 +020011038#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011039 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011040 struct drm_i915_gem_object *obj;
11041 struct drm_framebuffer *fb;
11042
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011043 if (!dev_priv->fbdev)
11044 return NULL;
11045
11046 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011047 return NULL;
11048
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011049 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011050 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011051
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011052 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011053 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11054 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010011055 return NULL;
11056
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011057 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011058 return NULL;
11059
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011060 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011061 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011062#else
11063 return NULL;
11064#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011065}
11066
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011067static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11068 struct drm_crtc *crtc,
11069 struct drm_display_mode *mode,
11070 struct drm_framebuffer *fb,
11071 int x, int y)
11072{
11073 struct drm_plane_state *plane_state;
11074 int hdisplay, vdisplay;
11075 int ret;
11076
11077 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11078 if (IS_ERR(plane_state))
11079 return PTR_ERR(plane_state);
11080
11081 if (mode)
11082 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11083 else
11084 hdisplay = vdisplay = 0;
11085
11086 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11087 if (ret)
11088 return ret;
11089 drm_atomic_set_fb_for_plane(plane_state, fb);
11090 plane_state->crtc_x = 0;
11091 plane_state->crtc_y = 0;
11092 plane_state->crtc_w = hdisplay;
11093 plane_state->crtc_h = vdisplay;
11094 plane_state->src_x = x << 16;
11095 plane_state->src_y = y << 16;
11096 plane_state->src_w = hdisplay << 16;
11097 plane_state->src_h = vdisplay << 16;
11098
11099 return 0;
11100}
11101
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011102bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011103 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011104 struct intel_load_detect_pipe *old,
11105 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011106{
11107 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011108 struct intel_encoder *intel_encoder =
11109 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011110 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011111 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011112 struct drm_crtc *crtc = NULL;
11113 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020011114 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011115 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011116 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011117 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011118 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011119 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011120
Chris Wilsond2dff872011-04-19 08:36:26 +010011121 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011122 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011123 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011124
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011125 old->restore_state = NULL;
11126
Rob Clark51fd3712013-11-19 12:10:12 -050011127retry:
11128 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11129 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011130 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011131
Jesse Barnes79e53942008-11-07 14:24:08 -080011132 /*
11133 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011134 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011135 * - if the connector already has an assigned crtc, use it (but make
11136 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011137 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011138 * - try to find the first unused crtc that can drive this connector,
11139 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011140 */
11141
11142 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011143 if (connector->state->crtc) {
11144 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011145
Rob Clark51fd3712013-11-19 12:10:12 -050011146 ret = drm_modeset_lock(&crtc->mutex, ctx);
11147 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011148 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011149
11150 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011151 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011152 }
11153
11154 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011155 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011156 i++;
11157 if (!(encoder->possible_crtcs & (1 << i)))
11158 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011159
11160 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11161 if (ret)
11162 goto fail;
11163
11164 if (possible_crtc->state->enable) {
11165 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011166 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011167 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011168
11169 crtc = possible_crtc;
11170 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011171 }
11172
11173 /*
11174 * If we didn't find an unused CRTC, don't use any.
11175 */
11176 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011177 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011178 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011179 }
11180
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011181found:
11182 intel_crtc = to_intel_crtc(crtc);
11183
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011184 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11185 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011186 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011187
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011188 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011189 restore_state = drm_atomic_state_alloc(dev);
11190 if (!state || !restore_state) {
11191 ret = -ENOMEM;
11192 goto fail;
11193 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011194
11195 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011196 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011197
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011198 connector_state = drm_atomic_get_connector_state(state, connector);
11199 if (IS_ERR(connector_state)) {
11200 ret = PTR_ERR(connector_state);
11201 goto fail;
11202 }
11203
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011204 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11205 if (ret)
11206 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011207
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011208 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11209 if (IS_ERR(crtc_state)) {
11210 ret = PTR_ERR(crtc_state);
11211 goto fail;
11212 }
11213
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011214 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011215
Chris Wilson64927112011-04-20 07:25:26 +010011216 if (!mode)
11217 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011218
Chris Wilsond2dff872011-04-19 08:36:26 +010011219 /* We need a framebuffer large enough to accommodate all accesses
11220 * that the plane may generate whilst we perform load detection.
11221 * We can not rely on the fbcon either being present (we get called
11222 * during its initialisation to detect all boot displays, or it may
11223 * not even exist) or that it is large enough to satisfy the
11224 * requested mode.
11225 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011226 fb = mode_fits_in_fbdev(dev, mode);
11227 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011228 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011229 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011230 } else
11231 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011232 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011233 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011234 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011235 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011236
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011237 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11238 if (ret)
11239 goto fail;
11240
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011241 drm_framebuffer_unreference(fb);
11242
11243 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11244 if (ret)
11245 goto fail;
11246
11247 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11248 if (!ret)
11249 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11250 if (!ret)
11251 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11252 if (ret) {
11253 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11254 goto fail;
11255 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011256
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011257 ret = drm_atomic_commit(state);
11258 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011259 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011260 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011261 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011262
11263 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011264
Jesse Barnes79e53942008-11-07 14:24:08 -080011265 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070011266 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011267 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011268
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011269fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030011270 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011271 drm_atomic_state_free(restore_state);
11272 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011273
Rob Clark51fd3712013-11-19 12:10:12 -050011274 if (ret == -EDEADLK) {
11275 drm_modeset_backoff(ctx);
11276 goto retry;
11277 }
11278
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011279 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011280}
11281
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011282void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011283 struct intel_load_detect_pipe *old,
11284 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011285{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011286 struct intel_encoder *intel_encoder =
11287 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011288 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011289 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011290 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011291
Chris Wilsond2dff872011-04-19 08:36:26 +010011292 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011293 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011294 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011295
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011296 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011297 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011298
11299 ret = drm_atomic_commit(state);
11300 if (ret) {
11301 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
11302 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011303 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011304}
11305
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011306static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011307 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011308{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011309 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011310 u32 dpll = pipe_config->dpll_hw_state.dpll;
11311
11312 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011313 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010011314 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011315 return 120000;
11316 else if (!IS_GEN2(dev))
11317 return 96000;
11318 else
11319 return 48000;
11320}
11321
Jesse Barnes79e53942008-11-07 14:24:08 -080011322/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011323static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011324 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011325{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011326 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011327 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011328 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011329 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011330 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011331 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011332 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011333 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011334
11335 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011336 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011337 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011338 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011339
11340 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011341 if (IS_PINEVIEW(dev)) {
11342 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11343 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011344 } else {
11345 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11346 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11347 }
11348
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011349 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011350 if (IS_PINEVIEW(dev))
11351 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11352 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011353 else
11354 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011355 DPLL_FPA01_P1_POST_DIV_SHIFT);
11356
11357 switch (dpll & DPLL_MODE_MASK) {
11358 case DPLLB_MODE_DAC_SERIAL:
11359 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11360 5 : 10;
11361 break;
11362 case DPLLB_MODE_LVDS:
11363 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11364 7 : 14;
11365 break;
11366 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011367 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011368 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011369 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011370 }
11371
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011372 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030011373 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011374 else
Imre Deakdccbea32015-06-22 23:35:51 +030011375 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011376 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010011377 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011378 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011379
11380 if (is_lvds) {
11381 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11382 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011383
11384 if (lvds & LVDS_CLKB_POWER_UP)
11385 clock.p2 = 7;
11386 else
11387 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011388 } else {
11389 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11390 clock.p1 = 2;
11391 else {
11392 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11393 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11394 }
11395 if (dpll & PLL_P2_DIVIDE_BY_4)
11396 clock.p2 = 4;
11397 else
11398 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011399 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011400
Imre Deakdccbea32015-06-22 23:35:51 +030011401 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011402 }
11403
Ville Syrjälä18442d02013-09-13 16:00:08 +030011404 /*
11405 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011406 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011407 * encoder's get_config() function.
11408 */
Imre Deakdccbea32015-06-22 23:35:51 +030011409 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011410}
11411
Ville Syrjälä6878da02013-09-13 15:59:11 +030011412int intel_dotclock_calculate(int link_freq,
11413 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011414{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011415 /*
11416 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011417 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011418 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011419 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011420 *
11421 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011422 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011423 */
11424
Ville Syrjälä6878da02013-09-13 15:59:11 +030011425 if (!m_n->link_n)
11426 return 0;
11427
11428 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11429}
11430
Ville Syrjälä18442d02013-09-13 16:00:08 +030011431static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011432 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011433{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011434 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011435
11436 /* read out port_clock from the DPLL */
11437 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011438
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011439 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011440 * In case there is an active pipe without active ports,
11441 * we may need some idea for the dotclock anyway.
11442 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011443 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011444 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011445 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011446 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011447}
11448
11449/** Returns the currently programmed mode of the given pipe. */
11450struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11451 struct drm_crtc *crtc)
11452{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011453 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011455 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011456 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011457 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011458 int htot = I915_READ(HTOTAL(cpu_transcoder));
11459 int hsync = I915_READ(HSYNC(cpu_transcoder));
11460 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11461 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011462 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011463
11464 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11465 if (!mode)
11466 return NULL;
11467
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011468 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11469 if (!pipe_config) {
11470 kfree(mode);
11471 return NULL;
11472 }
11473
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011474 /*
11475 * Construct a pipe_config sufficient for getting the clock info
11476 * back out of crtc_clock_get.
11477 *
11478 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11479 * to use a real value here instead.
11480 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011481 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11482 pipe_config->pixel_multiplier = 1;
11483 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11484 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11485 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11486 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011487
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011488 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011489 mode->hdisplay = (htot & 0xffff) + 1;
11490 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11491 mode->hsync_start = (hsync & 0xffff) + 1;
11492 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11493 mode->vdisplay = (vtot & 0xffff) + 1;
11494 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11495 mode->vsync_start = (vsync & 0xffff) + 1;
11496 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11497
11498 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011499
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011500 kfree(pipe_config);
11501
Jesse Barnes79e53942008-11-07 14:24:08 -080011502 return mode;
11503}
11504
11505static void intel_crtc_destroy(struct drm_crtc *crtc)
11506{
11507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011508 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011509 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011510
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011511 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011512 work = intel_crtc->flip_work;
11513 intel_crtc->flip_work = NULL;
11514 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011515
Daniel Vetter5a21b662016-05-24 17:13:53 +020011516 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011517 cancel_work_sync(&work->mmio_work);
11518 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011519 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011520 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011521
11522 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011523
Jesse Barnes79e53942008-11-07 14:24:08 -080011524 kfree(intel_crtc);
11525}
11526
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011527static void intel_unpin_work_fn(struct work_struct *__work)
11528{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011529 struct intel_flip_work *work =
11530 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011531 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11532 struct drm_device *dev = crtc->base.dev;
11533 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011534
Daniel Vetter5a21b662016-05-24 17:13:53 +020011535 if (is_mmio_work(work))
11536 flush_work(&work->mmio_work);
11537
11538 mutex_lock(&dev->struct_mutex);
11539 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011540 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011541 mutex_unlock(&dev->struct_mutex);
11542
Chris Wilsone8a261e2016-07-20 13:31:49 +010011543 i915_gem_request_put(work->flip_queued_req);
11544
Chris Wilson5748b6a2016-08-04 16:32:38 +010011545 intel_frontbuffer_flip_complete(to_i915(dev),
11546 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011547 intel_fbc_post_update(crtc);
11548 drm_framebuffer_unreference(work->old_fb);
11549
11550 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11551 atomic_dec(&crtc->unpin_work_count);
11552
11553 kfree(work);
11554}
11555
11556/* Is 'a' after or equal to 'b'? */
11557static bool g4x_flip_count_after_eq(u32 a, u32 b)
11558{
11559 return !((a - b) & 0x80000000);
11560}
11561
11562static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11563 struct intel_flip_work *work)
11564{
11565 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011566 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011567
Chris Wilson8af29b02016-09-09 14:11:47 +010011568 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011569 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011570
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011571 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011572 * The relevant registers doen't exist on pre-ctg.
11573 * As the flip done interrupt doesn't trigger for mmio
11574 * flips on gmch platforms, a flip count check isn't
11575 * really needed there. But since ctg has the registers,
11576 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011577 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011578 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11579 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011580
Daniel Vetter5a21b662016-05-24 17:13:53 +020011581 /*
11582 * BDW signals flip done immediately if the plane
11583 * is disabled, even if the plane enable is already
11584 * armed to occur at the next vblank :(
11585 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011586
Daniel Vetter5a21b662016-05-24 17:13:53 +020011587 /*
11588 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11589 * used the same base address. In that case the mmio flip might
11590 * have completed, but the CS hasn't even executed the flip yet.
11591 *
11592 * A flip count check isn't enough as the CS might have updated
11593 * the base address just after start of vblank, but before we
11594 * managed to process the interrupt. This means we'd complete the
11595 * CS flip too soon.
11596 *
11597 * Combining both checks should get us a good enough result. It may
11598 * still happen that the CS flip has been executed, but has not
11599 * yet actually completed. But in case the base address is the same
11600 * anyway, we don't really care.
11601 */
11602 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11603 crtc->flip_work->gtt_offset &&
11604 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11605 crtc->flip_work->flip_count);
11606}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011607
Daniel Vetter5a21b662016-05-24 17:13:53 +020011608static bool
11609__pageflip_finished_mmio(struct intel_crtc *crtc,
11610 struct intel_flip_work *work)
11611{
11612 /*
11613 * MMIO work completes when vblank is different from
11614 * flip_queued_vblank.
11615 *
11616 * Reset counter value doesn't matter, this is handled by
11617 * i915_wait_request finishing early, so no need to handle
11618 * reset here.
11619 */
11620 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011621}
11622
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011623
11624static bool pageflip_finished(struct intel_crtc *crtc,
11625 struct intel_flip_work *work)
11626{
11627 if (!atomic_read(&work->pending))
11628 return false;
11629
11630 smp_rmb();
11631
Daniel Vetter5a21b662016-05-24 17:13:53 +020011632 if (is_mmio_work(work))
11633 return __pageflip_finished_mmio(crtc, work);
11634 else
11635 return __pageflip_finished_cs(crtc, work);
11636}
11637
11638void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11639{
Chris Wilson91c8a322016-07-05 10:40:23 +010011640 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011641 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11643 struct intel_flip_work *work;
11644 unsigned long flags;
11645
11646 /* Ignore early vblank irqs */
11647 if (!crtc)
11648 return;
11649
Daniel Vetterf3260382014-09-15 14:55:23 +020011650 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011651 * This is called both by irq handlers and the reset code (to complete
11652 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011653 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011654 spin_lock_irqsave(&dev->event_lock, flags);
11655 work = intel_crtc->flip_work;
11656
11657 if (work != NULL &&
11658 !is_mmio_work(work) &&
11659 pageflip_finished(intel_crtc, work))
11660 page_flip_completed(intel_crtc);
11661
11662 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011663}
11664
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011665void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011666{
Chris Wilson91c8a322016-07-05 10:40:23 +010011667 struct drm_device *dev = &dev_priv->drm;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011668 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11670 struct intel_flip_work *work;
11671 unsigned long flags;
11672
11673 /* Ignore early vblank irqs */
11674 if (!crtc)
11675 return;
11676
11677 /*
11678 * This is called both by irq handlers and the reset code (to complete
11679 * lost pageflips) so needs the full irqsave spinlocks.
11680 */
11681 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011682 work = intel_crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011683
Daniel Vetter5a21b662016-05-24 17:13:53 +020011684 if (work != NULL &&
11685 is_mmio_work(work) &&
11686 pageflip_finished(intel_crtc, work))
11687 page_flip_completed(intel_crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011688
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011689 spin_unlock_irqrestore(&dev->event_lock, flags);
11690}
11691
Daniel Vetter5a21b662016-05-24 17:13:53 +020011692static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11693 struct intel_flip_work *work)
11694{
11695 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11696
11697 /* Ensure that the work item is consistent when activating it ... */
11698 smp_mb__before_atomic();
11699 atomic_set(&work->pending, 1);
11700}
11701
11702static int intel_gen2_queue_flip(struct drm_device *dev,
11703 struct drm_crtc *crtc,
11704 struct drm_framebuffer *fb,
11705 struct drm_i915_gem_object *obj,
11706 struct drm_i915_gem_request *req,
11707 uint32_t flags)
11708{
Chris Wilson7e37f882016-08-02 22:50:21 +010011709 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11711 u32 flip_mask;
11712 int ret;
11713
11714 ret = intel_ring_begin(req, 6);
11715 if (ret)
11716 return ret;
11717
11718 /* Can't queue multiple flips, so wait for the previous
11719 * one to finish before executing the next.
11720 */
11721 if (intel_crtc->plane)
11722 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11723 else
11724 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011725 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11726 intel_ring_emit(ring, MI_NOOP);
11727 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011728 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011729 intel_ring_emit(ring, fb->pitches[0]);
11730 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11731 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011732
11733 return 0;
11734}
11735
11736static int intel_gen3_queue_flip(struct drm_device *dev,
11737 struct drm_crtc *crtc,
11738 struct drm_framebuffer *fb,
11739 struct drm_i915_gem_object *obj,
11740 struct drm_i915_gem_request *req,
11741 uint32_t flags)
11742{
Chris Wilson7e37f882016-08-02 22:50:21 +010011743 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11745 u32 flip_mask;
11746 int ret;
11747
11748 ret = intel_ring_begin(req, 6);
11749 if (ret)
11750 return ret;
11751
11752 if (intel_crtc->plane)
11753 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11754 else
11755 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011756 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11757 intel_ring_emit(ring, MI_NOOP);
11758 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011759 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011760 intel_ring_emit(ring, fb->pitches[0]);
11761 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11762 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011763
11764 return 0;
11765}
11766
11767static int intel_gen4_queue_flip(struct drm_device *dev,
11768 struct drm_crtc *crtc,
11769 struct drm_framebuffer *fb,
11770 struct drm_i915_gem_object *obj,
11771 struct drm_i915_gem_request *req,
11772 uint32_t flags)
11773{
Chris Wilson7e37f882016-08-02 22:50:21 +010011774 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011775 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11777 uint32_t pf, pipesrc;
11778 int ret;
11779
11780 ret = intel_ring_begin(req, 4);
11781 if (ret)
11782 return ret;
11783
11784 /* i965+ uses the linear or tiled offsets from the
11785 * Display Registers (which do not change across a page-flip)
11786 * so we need only reprogram the base address.
11787 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011788 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011789 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011790 intel_ring_emit(ring, fb->pitches[0]);
11791 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011792 intel_fb_modifier_to_tiling(fb->modifier[0]));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011793
11794 /* XXX Enabling the panel-fitter across page-flip is so far
11795 * untested on non-native modes, so ignore it for now.
11796 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11797 */
11798 pf = 0;
11799 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011800 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011801
11802 return 0;
11803}
11804
11805static int intel_gen6_queue_flip(struct drm_device *dev,
11806 struct drm_crtc *crtc,
11807 struct drm_framebuffer *fb,
11808 struct drm_i915_gem_object *obj,
11809 struct drm_i915_gem_request *req,
11810 uint32_t flags)
11811{
Chris Wilson7e37f882016-08-02 22:50:21 +010011812 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011813 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11815 uint32_t pf, pipesrc;
11816 int ret;
11817
11818 ret = intel_ring_begin(req, 4);
11819 if (ret)
11820 return ret;
11821
Chris Wilsonb5321f32016-08-02 22:50:18 +010011822 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011823 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011824 intel_ring_emit(ring, fb->pitches[0] |
11825 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011826 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011827
11828 /* Contrary to the suggestions in the documentation,
11829 * "Enable Panel Fitter" does not seem to be required when page
11830 * flipping with a non-native mode, and worse causes a normal
11831 * modeset to fail.
11832 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11833 */
11834 pf = 0;
11835 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011836 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011837
11838 return 0;
11839}
11840
11841static int intel_gen7_queue_flip(struct drm_device *dev,
11842 struct drm_crtc *crtc,
11843 struct drm_framebuffer *fb,
11844 struct drm_i915_gem_object *obj,
11845 struct drm_i915_gem_request *req,
11846 uint32_t flags)
11847{
Chris Wilson7e37f882016-08-02 22:50:21 +010011848 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11850 uint32_t plane_bit = 0;
11851 int len, ret;
11852
11853 switch (intel_crtc->plane) {
11854 case PLANE_A:
11855 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11856 break;
11857 case PLANE_B:
11858 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11859 break;
11860 case PLANE_C:
11861 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11862 break;
11863 default:
11864 WARN_ONCE(1, "unknown plane in flip command\n");
11865 return -ENODEV;
11866 }
11867
11868 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011869 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011870 len += 6;
11871 /*
11872 * On Gen 8, SRM is now taking an extra dword to accommodate
11873 * 48bits addresses, and we need a NOOP for the batch size to
11874 * stay even.
11875 */
11876 if (IS_GEN8(dev))
11877 len += 2;
11878 }
11879
11880 /*
11881 * BSpec MI_DISPLAY_FLIP for IVB:
11882 * "The full packet must be contained within the same cache line."
11883 *
11884 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11885 * cacheline, if we ever start emitting more commands before
11886 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11887 * then do the cacheline alignment, and finally emit the
11888 * MI_DISPLAY_FLIP.
11889 */
11890 ret = intel_ring_cacheline_align(req);
11891 if (ret)
11892 return ret;
11893
11894 ret = intel_ring_begin(req, len);
11895 if (ret)
11896 return ret;
11897
11898 /* Unmask the flip-done completion message. Note that the bspec says that
11899 * we should do this for both the BCS and RCS, and that we must not unmask
11900 * more than one flip event at any time (or ensure that one flip message
11901 * can be sent by waiting for flip-done prior to queueing new flips).
11902 * Experimentation says that BCS works despite DERRMR masking all
11903 * flip-done completion events and that unmasking all planes at once
11904 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11905 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11906 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011907 if (req->engine->id == RCS) {
11908 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11909 intel_ring_emit_reg(ring, DERRMR);
11910 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011911 DERRMR_PIPEB_PRI_FLIP_DONE |
11912 DERRMR_PIPEC_PRI_FLIP_DONE));
11913 if (IS_GEN8(dev))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011914 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011915 MI_SRM_LRM_GLOBAL_GTT);
11916 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011917 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011918 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011919 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011920 intel_ring_emit(ring,
11921 i915_ggtt_offset(req->engine->scratch) + 256);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011922 if (IS_GEN8(dev)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011923 intel_ring_emit(ring, 0);
11924 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011925 }
11926 }
11927
Chris Wilsonb5321f32016-08-02 22:50:18 +010011928 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011929 intel_ring_emit(ring, fb->pitches[0] |
11930 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011931 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11932 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011933
11934 return 0;
11935}
11936
11937static bool use_mmio_flip(struct intel_engine_cs *engine,
11938 struct drm_i915_gem_object *obj)
11939{
Chris Wilsonc37efb92016-06-17 08:28:47 +010011940 struct reservation_object *resv;
11941
Daniel Vetter5a21b662016-05-24 17:13:53 +020011942 /*
11943 * This is not being used for older platforms, because
11944 * non-availability of flip done interrupt forces us to use
11945 * CS flips. Older platforms derive flip done using some clever
11946 * tricks involving the flip_pending status bits and vblank irqs.
11947 * So using MMIO flips there would disrupt this mechanism.
11948 */
11949
11950 if (engine == NULL)
11951 return true;
11952
11953 if (INTEL_GEN(engine->i915) < 5)
11954 return false;
11955
11956 if (i915.use_mmio_flip < 0)
11957 return false;
11958 else if (i915.use_mmio_flip > 0)
11959 return true;
11960 else if (i915.enable_execlists)
11961 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011962
11963 resv = i915_gem_object_get_dmabuf_resv(obj);
11964 if (resv && !reservation_object_test_signaled_rcu(resv, false))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011965 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011966
Chris Wilsond72d9082016-08-04 07:52:31 +010011967 return engine != i915_gem_active_get_engine(&obj->last_write,
11968 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011969}
11970
11971static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11972 unsigned int rotation,
11973 struct intel_flip_work *work)
11974{
11975 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011976 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011977 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11978 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020011979 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011980
11981 ctl = I915_READ(PLANE_CTL(pipe, 0));
11982 ctl &= ~PLANE_CTL_TILED_MASK;
11983 switch (fb->modifier[0]) {
11984 case DRM_FORMAT_MOD_NONE:
11985 break;
11986 case I915_FORMAT_MOD_X_TILED:
11987 ctl |= PLANE_CTL_TILED_X;
11988 break;
11989 case I915_FORMAT_MOD_Y_TILED:
11990 ctl |= PLANE_CTL_TILED_Y;
11991 break;
11992 case I915_FORMAT_MOD_Yf_TILED:
11993 ctl |= PLANE_CTL_TILED_YF;
11994 break;
11995 default:
11996 MISSING_CASE(fb->modifier[0]);
11997 }
11998
11999 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012000 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12001 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12002 */
12003 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12004 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12005
12006 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12007 POSTING_READ(PLANE_SURF(pipe, 0));
12008}
12009
12010static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12011 struct intel_flip_work *work)
12012{
12013 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012014 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012015 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012016 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12017 u32 dspcntr;
12018
12019 dspcntr = I915_READ(reg);
12020
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012021 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012022 dspcntr |= DISPPLANE_TILED;
12023 else
12024 dspcntr &= ~DISPPLANE_TILED;
12025
12026 I915_WRITE(reg, dspcntr);
12027
12028 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12029 POSTING_READ(DSPSURF(intel_crtc->plane));
12030}
12031
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012032static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012033{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012034 struct intel_flip_work *work =
12035 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012036 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12037 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12038 struct intel_framebuffer *intel_fb =
12039 to_intel_framebuffer(crtc->base.primary->fb);
12040 struct drm_i915_gem_object *obj = intel_fb->obj;
Chris Wilsonc37efb92016-06-17 08:28:47 +010012041 struct reservation_object *resv;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012042
12043 if (work->flip_queued_req)
Chris Wilson776f3232016-08-04 07:52:40 +010012044 WARN_ON(i915_wait_request(work->flip_queued_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010012045 0, NULL, NO_WAITBOOST));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012046
12047 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010012048 resv = i915_gem_object_get_dmabuf_resv(obj);
12049 if (resv)
12050 WARN_ON(reservation_object_wait_timeout_rcu(resv, false, false,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012051 MAX_SCHEDULE_TIMEOUT) < 0);
12052
12053 intel_pipe_update_start(crtc);
12054
12055 if (INTEL_GEN(dev_priv) >= 9)
12056 skl_do_mmio_flip(crtc, work->rotation, work);
12057 else
12058 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12059 ilk_do_mmio_flip(crtc, work);
12060
12061 intel_pipe_update_end(crtc, work);
12062}
12063
12064static int intel_default_queue_flip(struct drm_device *dev,
12065 struct drm_crtc *crtc,
12066 struct drm_framebuffer *fb,
12067 struct drm_i915_gem_object *obj,
12068 struct drm_i915_gem_request *req,
12069 uint32_t flags)
12070{
12071 return -ENODEV;
12072}
12073
12074static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12075 struct intel_crtc *intel_crtc,
12076 struct intel_flip_work *work)
12077{
12078 u32 addr, vblank;
12079
12080 if (!atomic_read(&work->pending))
12081 return false;
12082
12083 smp_rmb();
12084
12085 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12086 if (work->flip_ready_vblank == 0) {
12087 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012088 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012089 return false;
12090
12091 work->flip_ready_vblank = vblank;
12092 }
12093
12094 if (vblank - work->flip_ready_vblank < 3)
12095 return false;
12096
12097 /* Potential stall - if we see that the flip has happened,
12098 * assume a missed interrupt. */
12099 if (INTEL_GEN(dev_priv) >= 4)
12100 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12101 else
12102 addr = I915_READ(DSPADDR(intel_crtc->plane));
12103
12104 /* There is a potential issue here with a false positive after a flip
12105 * to the same address. We could address this by checking for a
12106 * non-incrementing frame counter.
12107 */
12108 return addr == work->gtt_offset;
12109}
12110
12111void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12112{
Chris Wilson91c8a322016-07-05 10:40:23 +010012113 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012114 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012116 struct intel_flip_work *work;
12117
12118 WARN_ON(!in_interrupt());
12119
12120 if (crtc == NULL)
12121 return;
12122
12123 spin_lock(&dev->event_lock);
12124 work = intel_crtc->flip_work;
12125
12126 if (work != NULL && !is_mmio_work(work) &&
12127 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
12128 WARN_ONCE(1,
12129 "Kicking stuck page flip: queued at %d, now %d\n",
12130 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
12131 page_flip_completed(intel_crtc);
12132 work = NULL;
12133 }
12134
12135 if (work != NULL && !is_mmio_work(work) &&
12136 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
12137 intel_queue_rps_boost_for_request(work->flip_queued_req);
12138 spin_unlock(&dev->event_lock);
12139}
12140
12141static int intel_crtc_page_flip(struct drm_crtc *crtc,
12142 struct drm_framebuffer *fb,
12143 struct drm_pending_vblank_event *event,
12144 uint32_t page_flip_flags)
12145{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012146 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012147 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012148 struct drm_framebuffer *old_fb = crtc->primary->fb;
12149 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12151 struct drm_plane *primary = crtc->primary;
12152 enum pipe pipe = intel_crtc->pipe;
12153 struct intel_flip_work *work;
12154 struct intel_engine_cs *engine;
12155 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012156 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012157 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012158 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012159
Daniel Vetter5a21b662016-05-24 17:13:53 +020012160 /*
12161 * drm_mode_page_flip_ioctl() should already catch this, but double
12162 * check to be safe. In the future we may enable pageflipping from
12163 * a disabled primary plane.
12164 */
12165 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12166 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012167
Daniel Vetter5a21b662016-05-24 17:13:53 +020012168 /* Can't change pixel format via MI display flips. */
12169 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12170 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012171
Daniel Vetter5a21b662016-05-24 17:13:53 +020012172 /*
12173 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12174 * Note that pitch changes could also affect these register.
12175 */
12176 if (INTEL_INFO(dev)->gen > 3 &&
12177 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12178 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12179 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012180
Daniel Vetter5a21b662016-05-24 17:13:53 +020012181 if (i915_terminally_wedged(&dev_priv->gpu_error))
12182 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012183
Daniel Vetter5a21b662016-05-24 17:13:53 +020012184 work = kzalloc(sizeof(*work), GFP_KERNEL);
12185 if (work == NULL)
12186 return -ENOMEM;
12187
12188 work->event = event;
12189 work->crtc = crtc;
12190 work->old_fb = old_fb;
12191 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012192
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012193 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012194 if (ret)
12195 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012196
Daniel Vetter5a21b662016-05-24 17:13:53 +020012197 /* We borrow the event spin lock for protecting flip_work */
12198 spin_lock_irq(&dev->event_lock);
12199 if (intel_crtc->flip_work) {
12200 /* Before declaring the flip queue wedged, check if
12201 * the hardware completed the operation behind our backs.
12202 */
12203 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12204 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12205 page_flip_completed(intel_crtc);
12206 } else {
12207 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12208 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012209
Daniel Vetter5a21b662016-05-24 17:13:53 +020012210 drm_crtc_vblank_put(crtc);
12211 kfree(work);
12212 return -EBUSY;
12213 }
12214 }
12215 intel_crtc->flip_work = work;
12216 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012217
Daniel Vetter5a21b662016-05-24 17:13:53 +020012218 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12219 flush_workqueue(dev_priv->wq);
12220
12221 /* Reference the objects for the scheduled work. */
12222 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012223
12224 crtc->primary->fb = fb;
12225 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012226
Chris Wilson25dc5562016-07-20 13:31:52 +010012227 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012228
12229 ret = i915_mutex_lock_interruptible(dev);
12230 if (ret)
12231 goto cleanup;
12232
Chris Wilson8af29b02016-09-09 14:11:47 +010012233 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12234 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012235 ret = -EIO;
12236 goto cleanup;
12237 }
12238
12239 atomic_inc(&intel_crtc->unpin_work_count);
12240
12241 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
12242 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12243
12244 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012245 engine = dev_priv->engine[BCS];
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012246 if (fb->modifier[0] != old_fb->modifier[0])
Daniel Vetter5a21b662016-05-24 17:13:53 +020012247 /* vlv: DISPLAY_FLIP fails to change tiling */
12248 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012249 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012250 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012251 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsond72d9082016-08-04 07:52:31 +010012252 engine = i915_gem_active_get_engine(&obj->last_write,
12253 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012254 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053012255 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012256 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053012257 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012258 }
12259
12260 mmio_flip = use_mmio_flip(engine, obj);
12261
Chris Wilson058d88c2016-08-15 10:49:06 +010012262 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12263 if (IS_ERR(vma)) {
12264 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012265 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012266 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012267
Ville Syrjälä6687c902015-09-15 13:16:41 +030012268 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012269 work->gtt_offset += intel_crtc->dspaddr_offset;
12270 work->rotation = crtc->primary->state->rotation;
12271
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012272 /*
12273 * There's the potential that the next frame will not be compatible with
12274 * FBC, so we want to call pre_update() before the actual page flip.
12275 * The problem is that pre_update() caches some information about the fb
12276 * object, so we want to do this only after the object is pinned. Let's
12277 * be on the safe side and do this immediately before scheduling the
12278 * flip.
12279 */
12280 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12281 to_intel_plane_state(primary->state));
12282
Daniel Vetter5a21b662016-05-24 17:13:53 +020012283 if (mmio_flip) {
12284 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
12285
Chris Wilsond72d9082016-08-04 07:52:31 +010012286 work->flip_queued_req = i915_gem_active_get(&obj->last_write,
12287 &obj->base.dev->struct_mutex);
Imre Deak6277c8d2016-09-20 14:58:19 +030012288 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012289 } else {
Chris Wilson8e637172016-08-02 22:50:26 +010012290 request = i915_gem_request_alloc(engine, engine->last_context);
12291 if (IS_ERR(request)) {
12292 ret = PTR_ERR(request);
12293 goto cleanup_unpin;
12294 }
12295
Chris Wilsona2bc4692016-09-09 14:11:56 +010012296 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012297 if (ret)
12298 goto cleanup_request;
12299
Daniel Vetter5a21b662016-05-24 17:13:53 +020012300 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12301 page_flip_flags);
12302 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012303 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012304
12305 intel_mark_page_flip_active(intel_crtc, work);
12306
Chris Wilson8e637172016-08-02 22:50:26 +010012307 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012308 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012309 }
12310
Daniel Vetter5a21b662016-05-24 17:13:53 +020012311 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12312 to_intel_plane(primary)->frontbuffer_bit);
12313 mutex_unlock(&dev->struct_mutex);
12314
Chris Wilson5748b6a2016-08-04 16:32:38 +010012315 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012316 to_intel_plane(primary)->frontbuffer_bit);
12317
12318 trace_i915_flip_request(intel_crtc->plane, obj);
12319
12320 return 0;
12321
Chris Wilson8e637172016-08-02 22:50:26 +010012322cleanup_request:
12323 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012324cleanup_unpin:
12325 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12326cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012327 atomic_dec(&intel_crtc->unpin_work_count);
12328 mutex_unlock(&dev->struct_mutex);
12329cleanup:
12330 crtc->primary->fb = old_fb;
12331 update_state_fb(crtc->primary);
12332
Chris Wilson34911fd2016-07-20 13:31:54 +010012333 i915_gem_object_put_unlocked(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012334 drm_framebuffer_unreference(work->old_fb);
12335
12336 spin_lock_irq(&dev->event_lock);
12337 intel_crtc->flip_work = NULL;
12338 spin_unlock_irq(&dev->event_lock);
12339
12340 drm_crtc_vblank_put(crtc);
12341free_work:
12342 kfree(work);
12343
12344 if (ret == -EIO) {
12345 struct drm_atomic_state *state;
12346 struct drm_plane_state *plane_state;
12347
12348out_hang:
12349 state = drm_atomic_state_alloc(dev);
12350 if (!state)
12351 return -ENOMEM;
12352 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12353
12354retry:
12355 plane_state = drm_atomic_get_plane_state(state, primary);
12356 ret = PTR_ERR_OR_ZERO(plane_state);
12357 if (!ret) {
12358 drm_atomic_set_fb_for_plane(plane_state, fb);
12359
12360 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12361 if (!ret)
12362 ret = drm_atomic_commit(state);
12363 }
12364
12365 if (ret == -EDEADLK) {
12366 drm_modeset_backoff(state->acquire_ctx);
12367 drm_atomic_state_clear(state);
12368 goto retry;
12369 }
12370
12371 if (ret)
12372 drm_atomic_state_free(state);
12373
12374 if (ret == 0 && event) {
12375 spin_lock_irq(&dev->event_lock);
12376 drm_crtc_send_vblank_event(crtc, event);
12377 spin_unlock_irq(&dev->event_lock);
12378 }
12379 }
12380 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012381}
12382
Daniel Vetter5a21b662016-05-24 17:13:53 +020012383
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012384/**
12385 * intel_wm_need_update - Check whether watermarks need updating
12386 * @plane: drm plane
12387 * @state: new plane state
12388 *
12389 * Check current plane state versus the new one to determine whether
12390 * watermarks need to be recalculated.
12391 *
12392 * Returns true or false.
12393 */
12394static bool intel_wm_need_update(struct drm_plane *plane,
12395 struct drm_plane_state *state)
12396{
Matt Roperd21fbe82015-09-24 15:53:12 -070012397 struct intel_plane_state *new = to_intel_plane_state(state);
12398 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12399
12400 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012401 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012402 return true;
12403
12404 if (!cur->base.fb || !new->base.fb)
12405 return false;
12406
12407 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12408 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012409 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12410 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12411 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12412 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012413 return true;
12414
12415 return false;
12416}
12417
Matt Roperd21fbe82015-09-24 15:53:12 -070012418static bool needs_scaling(struct intel_plane_state *state)
12419{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012420 int src_w = drm_rect_width(&state->base.src) >> 16;
12421 int src_h = drm_rect_height(&state->base.src) >> 16;
12422 int dst_w = drm_rect_width(&state->base.dst);
12423 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012424
12425 return (src_w != dst_w || src_h != dst_h);
12426}
12427
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012428int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12429 struct drm_plane_state *plane_state)
12430{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012431 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012432 struct drm_crtc *crtc = crtc_state->crtc;
12433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12434 struct drm_plane *plane = plane_state->plane;
12435 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012436 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012437 struct intel_plane_state *old_plane_state =
12438 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012439 bool mode_changed = needs_modeset(crtc_state);
12440 bool was_crtc_enabled = crtc->state->active;
12441 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012442 bool turn_off, turn_on, visible, was_visible;
12443 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012444 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012445
Chris Wilson84114992016-07-02 15:36:06 +010012446 if (INTEL_GEN(dev) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012447 ret = skl_update_scaler_plane(
12448 to_intel_crtc_state(crtc_state),
12449 to_intel_plane_state(plane_state));
12450 if (ret)
12451 return ret;
12452 }
12453
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012454 was_visible = old_plane_state->base.visible;
12455 visible = to_intel_plane_state(plane_state)->base.visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012456
12457 if (!was_crtc_enabled && WARN_ON(was_visible))
12458 was_visible = false;
12459
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012460 /*
12461 * Visibility is calculated as if the crtc was on, but
12462 * after scaler setup everything depends on it being off
12463 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012464 *
12465 * FIXME this is wrong for watermarks. Watermarks should also
12466 * be computed as if the pipe would be active. Perhaps move
12467 * per-plane wm computation to the .check_plane() hook, and
12468 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012469 */
12470 if (!is_crtc_enabled)
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012471 to_intel_plane_state(plane_state)->base.visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012472
12473 if (!was_visible && !visible)
12474 return 0;
12475
Maarten Lankhorste8861672016-02-24 11:24:26 +010012476 if (fb != old_plane_state->base.fb)
12477 pipe_config->fb_changed = true;
12478
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012479 turn_off = was_visible && (!visible || mode_changed);
12480 turn_on = visible && (!was_visible || mode_changed);
12481
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012482 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012483 intel_crtc->base.base.id,
12484 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012485 plane->base.id, plane->name,
12486 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012487
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012488 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12489 plane->base.id, plane->name,
12490 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012491 turn_off, turn_on, mode_changed);
12492
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012493 if (turn_on) {
12494 pipe_config->update_wm_pre = true;
12495
12496 /* must disable cxsr around plane enable/disable */
12497 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12498 pipe_config->disable_cxsr = true;
12499 } else if (turn_off) {
12500 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012501
Ville Syrjälä852eb002015-06-24 22:00:07 +030012502 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012503 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012504 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012505 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012506 /* FIXME bollocks */
12507 pipe_config->update_wm_pre = true;
12508 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012509 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012510
Matt Ropered4a6a72016-02-23 17:20:13 -080012511 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012512 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12513 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012514 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12515
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012516 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012517 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012518
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012519 /*
12520 * WaCxSRDisabledForSpriteScaling:ivb
12521 *
12522 * cstate->update_wm was already set above, so this flag will
12523 * take effect when we commit and program watermarks.
12524 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012525 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012526 needs_scaling(to_intel_plane_state(plane_state)) &&
12527 !needs_scaling(old_plane_state))
12528 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012529
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012530 return 0;
12531}
12532
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012533static bool encoders_cloneable(const struct intel_encoder *a,
12534 const struct intel_encoder *b)
12535{
12536 /* masks could be asymmetric, so check both ways */
12537 return a == b || (a->cloneable & (1 << b->type) &&
12538 b->cloneable & (1 << a->type));
12539}
12540
12541static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12542 struct intel_crtc *crtc,
12543 struct intel_encoder *encoder)
12544{
12545 struct intel_encoder *source_encoder;
12546 struct drm_connector *connector;
12547 struct drm_connector_state *connector_state;
12548 int i;
12549
12550 for_each_connector_in_state(state, connector, connector_state, i) {
12551 if (connector_state->crtc != &crtc->base)
12552 continue;
12553
12554 source_encoder =
12555 to_intel_encoder(connector_state->best_encoder);
12556 if (!encoders_cloneable(encoder, source_encoder))
12557 return false;
12558 }
12559
12560 return true;
12561}
12562
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012563static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12564 struct drm_crtc_state *crtc_state)
12565{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012566 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012567 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012569 struct intel_crtc_state *pipe_config =
12570 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012571 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012572 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012573 bool mode_changed = needs_modeset(crtc_state);
12574
Ville Syrjälä852eb002015-06-24 22:00:07 +030012575 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012576 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012577
Maarten Lankhorstad421372015-06-15 12:33:42 +020012578 if (mode_changed && crtc_state->enable &&
12579 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012580 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012581 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12582 pipe_config);
12583 if (ret)
12584 return ret;
12585 }
12586
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012587 if (crtc_state->color_mgmt_changed) {
12588 ret = intel_color_check(crtc, crtc_state);
12589 if (ret)
12590 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012591
12592 /*
12593 * Changing color management on Intel hardware is
12594 * handled as part of planes update.
12595 */
12596 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012597 }
12598
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012599 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012600 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012601 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012602 if (ret) {
12603 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012604 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012605 }
12606 }
12607
12608 if (dev_priv->display.compute_intermediate_wm &&
12609 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12610 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12611 return 0;
12612
12613 /*
12614 * Calculate 'intermediate' watermarks that satisfy both the
12615 * old state and the new state. We can program these
12616 * immediately.
12617 */
12618 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12619 intel_crtc,
12620 pipe_config);
12621 if (ret) {
12622 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12623 return ret;
12624 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012625 } else if (dev_priv->display.compute_intermediate_wm) {
12626 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12627 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012628 }
12629
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012630 if (INTEL_INFO(dev)->gen >= 9) {
12631 if (mode_changed)
12632 ret = skl_update_scaler_crtc(pipe_config);
12633
12634 if (!ret)
12635 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12636 pipe_config);
12637 }
12638
12639 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012640}
12641
Jani Nikula65b38e02015-04-13 11:26:56 +030012642static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012643 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012644 .atomic_begin = intel_begin_crtc_commit,
12645 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012646 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012647};
12648
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012649static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12650{
12651 struct intel_connector *connector;
12652
12653 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012654 if (connector->base.state->crtc)
12655 drm_connector_unreference(&connector->base);
12656
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012657 if (connector->base.encoder) {
12658 connector->base.state->best_encoder =
12659 connector->base.encoder;
12660 connector->base.state->crtc =
12661 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012662
12663 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012664 } else {
12665 connector->base.state->best_encoder = NULL;
12666 connector->base.state->crtc = NULL;
12667 }
12668 }
12669}
12670
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012671static void
Robin Schroereba905b2014-05-18 02:24:50 +020012672connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012673 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012674{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012675 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012676 int bpp = pipe_config->pipe_bpp;
12677
12678 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012679 connector->base.base.id,
12680 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012681
12682 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012683 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012684 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012685 bpp, info->bpc * 3);
12686 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012687 }
12688
Mario Kleiner196f9542016-07-06 12:05:45 +020012689 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012690 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012691 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12692 bpp);
12693 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012694 }
12695}
12696
12697static int
12698compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012699 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012700{
12701 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012702 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012703 struct drm_connector *connector;
12704 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012705 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012706
Wayne Boyer666a4532015-12-09 12:29:35 -080012707 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012708 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012709 else if (INTEL_INFO(dev)->gen >= 5)
12710 bpp = 12*3;
12711 else
12712 bpp = 8*3;
12713
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012714
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012715 pipe_config->pipe_bpp = bpp;
12716
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012717 state = pipe_config->base.state;
12718
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012719 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012720 for_each_connector_in_state(state, connector, connector_state, i) {
12721 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012722 continue;
12723
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012724 connected_sink_compute_bpp(to_intel_connector(connector),
12725 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012726 }
12727
12728 return bpp;
12729}
12730
Daniel Vetter644db712013-09-19 14:53:58 +020012731static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12732{
12733 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12734 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012735 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012736 mode->crtc_hdisplay, mode->crtc_hsync_start,
12737 mode->crtc_hsync_end, mode->crtc_htotal,
12738 mode->crtc_vdisplay, mode->crtc_vsync_start,
12739 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12740}
12741
Daniel Vetterc0b03412013-05-28 12:05:54 +020012742static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012743 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012744 const char *context)
12745{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012746 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012747 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012748 struct drm_plane *plane;
12749 struct intel_plane *intel_plane;
12750 struct intel_plane_state *state;
12751 struct drm_framebuffer *fb;
12752
Ville Syrjälä78108b72016-05-27 20:59:19 +030012753 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12754 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012755 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012756
Jani Nikulada205632016-03-15 21:51:10 +020012757 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012758 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12759 pipe_config->pipe_bpp, pipe_config->dither);
12760 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12761 pipe_config->has_pch_encoder,
12762 pipe_config->fdi_lanes,
12763 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12764 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12765 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012766 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012767 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012768 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012769 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12770 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12771 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012772
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012773 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012774 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012775 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012776 pipe_config->dp_m2_n2.gmch_m,
12777 pipe_config->dp_m2_n2.gmch_n,
12778 pipe_config->dp_m2_n2.link_m,
12779 pipe_config->dp_m2_n2.link_n,
12780 pipe_config->dp_m2_n2.tu);
12781
Daniel Vetter55072d12014-11-20 16:10:28 +010012782 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12783 pipe_config->has_audio,
12784 pipe_config->has_infoframe);
12785
Daniel Vetterc0b03412013-05-28 12:05:54 +020012786 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012787 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012788 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012789 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12790 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012791 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012792 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12793 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012794 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12795 crtc->num_scalers,
12796 pipe_config->scaler_state.scaler_users,
12797 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012798 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12799 pipe_config->gmch_pfit.control,
12800 pipe_config->gmch_pfit.pgm_ratios,
12801 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012802 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012803 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012804 pipe_config->pch_pfit.size,
12805 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012806 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012807 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012808
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012809 if (IS_BROXTON(dev)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012810 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012811 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012812 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012813 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012814 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012815 pipe_config->dpll_hw_state.pll0,
12816 pipe_config->dpll_hw_state.pll1,
12817 pipe_config->dpll_hw_state.pll2,
12818 pipe_config->dpll_hw_state.pll3,
12819 pipe_config->dpll_hw_state.pll6,
12820 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012821 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012822 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012823 pipe_config->dpll_hw_state.pcsdw12);
Tvrtko Ursulin08537232016-10-13 11:03:02 +010012824 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012825 DRM_DEBUG_KMS("dpll_hw_state: "
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012826 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012827 pipe_config->dpll_hw_state.ctrl1,
12828 pipe_config->dpll_hw_state.cfgcr1,
12829 pipe_config->dpll_hw_state.cfgcr2);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012830 } else if (HAS_DDI(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012831 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012832 pipe_config->dpll_hw_state.wrpll,
12833 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012834 } else {
12835 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12836 "fp0: 0x%x, fp1: 0x%x\n",
12837 pipe_config->dpll_hw_state.dpll,
12838 pipe_config->dpll_hw_state.dpll_md,
12839 pipe_config->dpll_hw_state.fp0,
12840 pipe_config->dpll_hw_state.fp1);
12841 }
12842
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012843 DRM_DEBUG_KMS("planes on this crtc\n");
12844 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromd3828142016-08-15 16:29:55 +010012845 char *format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012846 intel_plane = to_intel_plane(plane);
12847 if (intel_plane->pipe != crtc->pipe)
12848 continue;
12849
12850 state = to_intel_plane_state(plane->state);
12851 fb = state->base.fb;
12852 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012853 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12854 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012855 continue;
12856 }
12857
Eric Engestrom90844f02016-08-15 01:02:38 +010012858 format_name = drm_get_format_name(fb->pixel_format);
12859
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012860 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12861 plane->base.id, plane->name);
12862 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
Eric Engestrom90844f02016-08-15 01:02:38 +010012863 fb->base.id, fb->width, fb->height, format_name);
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012864 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12865 state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012866 state->base.src.x1 >> 16,
12867 state->base.src.y1 >> 16,
12868 drm_rect_width(&state->base.src) >> 16,
12869 drm_rect_height(&state->base.src) >> 16,
12870 state->base.dst.x1, state->base.dst.y1,
12871 drm_rect_width(&state->base.dst),
12872 drm_rect_height(&state->base.dst));
Eric Engestrom90844f02016-08-15 01:02:38 +010012873
12874 kfree(format_name);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012875 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012876}
12877
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012878static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012879{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012880 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012881 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012882 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012883 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012884
12885 /*
12886 * Walk the connector list instead of the encoder
12887 * list to detect the problem on ddi platforms
12888 * where there's just one encoder per digital port.
12889 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012890 drm_for_each_connector(connector, dev) {
12891 struct drm_connector_state *connector_state;
12892 struct intel_encoder *encoder;
12893
12894 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12895 if (!connector_state)
12896 connector_state = connector->state;
12897
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012898 if (!connector_state->best_encoder)
12899 continue;
12900
12901 encoder = to_intel_encoder(connector_state->best_encoder);
12902
12903 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012904
12905 switch (encoder->type) {
12906 unsigned int port_mask;
12907 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012908 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012909 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012910 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012911 case INTEL_OUTPUT_HDMI:
12912 case INTEL_OUTPUT_EDP:
12913 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12914
12915 /* the same port mustn't appear more than once */
12916 if (used_ports & port_mask)
12917 return false;
12918
12919 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012920 break;
12921 case INTEL_OUTPUT_DP_MST:
12922 used_mst_ports |=
12923 1 << enc_to_mst(&encoder->base)->primary->port;
12924 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012925 default:
12926 break;
12927 }
12928 }
12929
Ville Syrjälä477321e2016-07-28 17:50:40 +030012930 /* can't mix MST and SST/HDMI on the same port */
12931 if (used_ports & used_mst_ports)
12932 return false;
12933
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012934 return true;
12935}
12936
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012937static void
12938clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12939{
12940 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012941 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012942 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012943 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012944 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012945
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012946 /* FIXME: before the switch to atomic started, a new pipe_config was
12947 * kzalloc'd. Code that depends on any field being zero should be
12948 * fixed, so that the crtc_state can be safely duplicated. For now,
12949 * only fields that are know to not cause problems are preserved. */
12950
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012951 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012952 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012953 shared_dpll = crtc_state->shared_dpll;
12954 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012955 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012956
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012957 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012958
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012959 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012960 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012961 crtc_state->shared_dpll = shared_dpll;
12962 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012963 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012964}
12965
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012966static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012967intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012968 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012969{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012970 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012971 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012972 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012973 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012974 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012975 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012976 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012977
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012978 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012979
Daniel Vettere143a212013-07-04 12:01:15 +020012980 pipe_config->cpu_transcoder =
12981 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012982
Imre Deak2960bc92013-07-30 13:36:32 +030012983 /*
12984 * Sanitize sync polarity flags based on requested ones. If neither
12985 * positive or negative polarity is requested, treat this as meaning
12986 * negative polarity.
12987 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012988 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012989 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012990 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012991
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012992 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012993 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012994 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012995
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012996 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12997 pipe_config);
12998 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012999 goto fail;
13000
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013001 /*
13002 * Determine the real pipe dimensions. Note that stereo modes can
13003 * increase the actual pipe size due to the frame doubling and
13004 * insertion of additional space for blanks between the frame. This
13005 * is stored in the crtc timings. We use the requested mode to do this
13006 * computation to clearly distinguish it from the adjusted mode, which
13007 * can be changed by the connectors in the below retry loop.
13008 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013009 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080013010 &pipe_config->pipe_src_w,
13011 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013012
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013013 for_each_connector_in_state(state, connector, connector_state, i) {
13014 if (connector_state->crtc != crtc)
13015 continue;
13016
13017 encoder = to_intel_encoder(connector_state->best_encoder);
13018
Ville Syrjäläe25148d2016-06-22 21:57:09 +030013019 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13020 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13021 goto fail;
13022 }
13023
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013024 /*
13025 * Determine output_types before calling the .compute_config()
13026 * hooks so that the hooks can use this information safely.
13027 */
13028 pipe_config->output_types |= 1 << encoder->type;
13029 }
13030
Daniel Vettere29c22c2013-02-21 00:00:16 +010013031encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013032 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013033 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013034 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013035
Daniel Vetter135c81b2013-07-21 21:37:09 +020013036 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013037 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13038 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013039
Daniel Vetter7758a112012-07-08 19:40:39 +020013040 /* Pass our mode to the connectors and the CRTC to give them a chance to
13041 * adjust it according to limitations or connector properties, and also
13042 * a chance to reject the mode entirely.
13043 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013044 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013045 if (connector_state->crtc != crtc)
13046 continue;
13047
13048 encoder = to_intel_encoder(connector_state->best_encoder);
13049
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013050 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013051 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013052 goto fail;
13053 }
13054 }
13055
Daniel Vetterff9a6752013-06-01 17:16:21 +020013056 /* Set default port clock if not overwritten by the encoder. Needs to be
13057 * done afterwards in case the encoder adjusts the mode. */
13058 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013059 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013060 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013061
Daniel Vettera43f6e02013-06-07 23:10:32 +020013062 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013063 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013064 DRM_DEBUG_KMS("CRTC fixup failed\n");
13065 goto fail;
13066 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013067
13068 if (ret == RETRY) {
13069 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13070 ret = -EINVAL;
13071 goto fail;
13072 }
13073
13074 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13075 retry = false;
13076 goto encoder_retry;
13077 }
13078
Daniel Vettere8fa4272015-08-12 11:43:34 +020013079 /* Dithering seems to not pass-through bits correctly when it should, so
13080 * only enable it on 6bpc panels. */
13081 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013082 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013083 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013084
Daniel Vetter7758a112012-07-08 19:40:39 +020013085fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013086 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013087}
13088
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013089static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013090intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013091{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013092 struct drm_crtc *crtc;
13093 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013094 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013095
Ville Syrjälä76688512014-01-10 11:28:06 +020013096 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013097 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013098 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013099
13100 /* Update hwmode for vblank functions */
13101 if (crtc->state->active)
13102 crtc->hwmode = crtc->state->adjusted_mode;
13103 else
13104 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013105
13106 /*
13107 * Update legacy state to satisfy fbc code. This can
13108 * be removed when fbc uses the atomic state.
13109 */
13110 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13111 struct drm_plane_state *plane_state = crtc->primary->state;
13112
13113 crtc->primary->fb = plane_state->fb;
13114 crtc->x = plane_state->src_x >> 16;
13115 crtc->y = plane_state->src_y >> 16;
13116 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013117 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013118}
13119
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013120static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013121{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013122 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013123
13124 if (clock1 == clock2)
13125 return true;
13126
13127 if (!clock1 || !clock2)
13128 return false;
13129
13130 diff = abs(clock1 - clock2);
13131
13132 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13133 return true;
13134
13135 return false;
13136}
13137
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013138static bool
13139intel_compare_m_n(unsigned int m, unsigned int n,
13140 unsigned int m2, unsigned int n2,
13141 bool exact)
13142{
13143 if (m == m2 && n == n2)
13144 return true;
13145
13146 if (exact || !m || !n || !m2 || !n2)
13147 return false;
13148
13149 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13150
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013151 if (n > n2) {
13152 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013153 m2 <<= 1;
13154 n2 <<= 1;
13155 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013156 } else if (n < n2) {
13157 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013158 m <<= 1;
13159 n <<= 1;
13160 }
13161 }
13162
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013163 if (n != n2)
13164 return false;
13165
13166 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013167}
13168
13169static bool
13170intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13171 struct intel_link_m_n *m2_n2,
13172 bool adjust)
13173{
13174 if (m_n->tu == m2_n2->tu &&
13175 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13176 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13177 intel_compare_m_n(m_n->link_m, m_n->link_n,
13178 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13179 if (adjust)
13180 *m2_n2 = *m_n;
13181
13182 return true;
13183 }
13184
13185 return false;
13186}
13187
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013188static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013189intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013190 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013191 struct intel_crtc_state *pipe_config,
13192 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013193{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013194 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013195 bool ret = true;
13196
13197#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13198 do { \
13199 if (!adjust) \
13200 DRM_ERROR(fmt, ##__VA_ARGS__); \
13201 else \
13202 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13203 } while (0)
13204
Daniel Vetter66e985c2013-06-05 13:34:20 +020013205#define PIPE_CONF_CHECK_X(name) \
13206 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013207 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013208 "(expected 0x%08x, found 0x%08x)\n", \
13209 current_config->name, \
13210 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013211 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013212 }
13213
Daniel Vetter08a24032013-04-19 11:25:34 +020013214#define PIPE_CONF_CHECK_I(name) \
13215 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013216 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020013217 "(expected %i, found %i)\n", \
13218 current_config->name, \
13219 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013220 ret = false; \
13221 }
13222
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013223#define PIPE_CONF_CHECK_P(name) \
13224 if (current_config->name != pipe_config->name) { \
13225 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13226 "(expected %p, found %p)\n", \
13227 current_config->name, \
13228 pipe_config->name); \
13229 ret = false; \
13230 }
13231
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013232#define PIPE_CONF_CHECK_M_N(name) \
13233 if (!intel_compare_link_m_n(&current_config->name, \
13234 &pipe_config->name,\
13235 adjust)) { \
13236 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13237 "(expected tu %i gmch %i/%i link %i/%i, " \
13238 "found tu %i, gmch %i/%i link %i/%i)\n", \
13239 current_config->name.tu, \
13240 current_config->name.gmch_m, \
13241 current_config->name.gmch_n, \
13242 current_config->name.link_m, \
13243 current_config->name.link_n, \
13244 pipe_config->name.tu, \
13245 pipe_config->name.gmch_m, \
13246 pipe_config->name.gmch_n, \
13247 pipe_config->name.link_m, \
13248 pipe_config->name.link_n); \
13249 ret = false; \
13250 }
13251
Daniel Vetter55c561a2016-03-30 11:34:36 +020013252/* This is required for BDW+ where there is only one set of registers for
13253 * switching between high and low RR.
13254 * This macro can be used whenever a comparison has to be made between one
13255 * hw state and multiple sw state variables.
13256 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013257#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13258 if (!intel_compare_link_m_n(&current_config->name, \
13259 &pipe_config->name, adjust) && \
13260 !intel_compare_link_m_n(&current_config->alt_name, \
13261 &pipe_config->name, adjust)) { \
13262 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13263 "(expected tu %i gmch %i/%i link %i/%i, " \
13264 "or tu %i gmch %i/%i link %i/%i, " \
13265 "found tu %i, gmch %i/%i link %i/%i)\n", \
13266 current_config->name.tu, \
13267 current_config->name.gmch_m, \
13268 current_config->name.gmch_n, \
13269 current_config->name.link_m, \
13270 current_config->name.link_n, \
13271 current_config->alt_name.tu, \
13272 current_config->alt_name.gmch_m, \
13273 current_config->alt_name.gmch_n, \
13274 current_config->alt_name.link_m, \
13275 current_config->alt_name.link_n, \
13276 pipe_config->name.tu, \
13277 pipe_config->name.gmch_m, \
13278 pipe_config->name.gmch_n, \
13279 pipe_config->name.link_m, \
13280 pipe_config->name.link_n); \
13281 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013282 }
13283
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013284#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13285 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013286 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013287 "(expected %i, found %i)\n", \
13288 current_config->name & (mask), \
13289 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013290 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013291 }
13292
Ville Syrjälä5e550652013-09-06 23:29:07 +030013293#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13294 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013295 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013296 "(expected %i, found %i)\n", \
13297 current_config->name, \
13298 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013299 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013300 }
13301
Daniel Vetterbb760062013-06-06 14:55:52 +020013302#define PIPE_CONF_QUIRK(quirk) \
13303 ((current_config->quirks | pipe_config->quirks) & (quirk))
13304
Daniel Vettereccb1402013-05-22 00:50:22 +020013305 PIPE_CONF_CHECK_I(cpu_transcoder);
13306
Daniel Vetter08a24032013-04-19 11:25:34 +020013307 PIPE_CONF_CHECK_I(has_pch_encoder);
13308 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013309 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013310
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013311 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013312 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013313
13314 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013315 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013316
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013317 if (current_config->has_drrs)
13318 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13319 } else
13320 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013321
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013322 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013323
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013324 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13325 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13326 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13327 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13328 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13329 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013330
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013331 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13332 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13333 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13334 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13335 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13336 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013337
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013338 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013339 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013340 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080013341 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013342 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013343 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013344
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013345 PIPE_CONF_CHECK_I(has_audio);
13346
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013347 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013348 DRM_MODE_FLAG_INTERLACE);
13349
Daniel Vetterbb760062013-06-06 14:55:52 +020013350 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013351 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013352 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013353 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013354 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013355 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013356 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013357 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013358 DRM_MODE_FLAG_NVSYNC);
13359 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013360
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013361 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013362 /* pfit ratios are autocomputed by the hw on gen4+ */
13363 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013364 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013365 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013366
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013367 if (!adjust) {
13368 PIPE_CONF_CHECK_I(pipe_src_w);
13369 PIPE_CONF_CHECK_I(pipe_src_h);
13370
13371 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13372 if (current_config->pch_pfit.enabled) {
13373 PIPE_CONF_CHECK_X(pch_pfit.pos);
13374 PIPE_CONF_CHECK_X(pch_pfit.size);
13375 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013376
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013377 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13378 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013379
Jesse Barnese59150d2014-01-07 13:30:45 -080013380 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013381 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080013382 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013383
Ville Syrjälä282740f2013-09-04 18:30:03 +030013384 PIPE_CONF_CHECK_I(double_wide);
13385
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013386 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013387 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013388 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013389 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13390 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013391 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013392 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013393 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13394 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13395 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013396
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013397 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13398 PIPE_CONF_CHECK_X(dsi_pll.div);
13399
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013400 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
13401 PIPE_CONF_CHECK_I(pipe_bpp);
13402
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013403 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013404 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013405
Daniel Vetter66e985c2013-06-05 13:34:20 +020013406#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013407#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013408#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013409#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013410#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013411#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013412#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013413
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013414 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013415}
13416
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013417static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13418 const struct intel_crtc_state *pipe_config)
13419{
13420 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013421 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013422 &pipe_config->fdi_m_n);
13423 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13424
13425 /*
13426 * FDI already provided one idea for the dotclock.
13427 * Yell if the encoder disagrees.
13428 */
13429 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13430 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13431 fdi_dotclock, dotclock);
13432 }
13433}
13434
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013435static void verify_wm_state(struct drm_crtc *crtc,
13436 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013437{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013438 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013439 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013440 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013441 struct skl_ddb_entry *hw_entry, *sw_entry;
13442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13443 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000013444 int plane;
13445
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013446 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013447 return;
13448
13449 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13450 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13451
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013452 /* planes */
13453 for_each_plane(dev_priv, pipe, plane) {
13454 hw_entry = &hw_ddb.plane[pipe][plane];
13455 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013456
13457 if (skl_ddb_entry_equal(hw_entry, sw_entry))
13458 continue;
13459
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013460 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
13461 "(expected (%u,%u), found (%u,%u))\n",
13462 pipe_name(pipe), plane + 1,
13463 sw_entry->start, sw_entry->end,
13464 hw_entry->start, hw_entry->end);
13465 }
13466
Lyude27082492016-08-24 07:48:10 +020013467 /*
13468 * cursor
13469 * If the cursor plane isn't active, we may not have updated it's ddb
13470 * allocation. In that case since the ddb allocation will be updated
13471 * once the plane becomes visible, we can skip this check
13472 */
13473 if (intel_crtc->cursor_addr) {
13474 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13475 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013476
Lyude27082492016-08-24 07:48:10 +020013477 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
13478 DRM_ERROR("mismatch in DDB state pipe %c cursor "
13479 "(expected (%u,%u), found (%u,%u))\n",
13480 pipe_name(pipe),
13481 sw_entry->start, sw_entry->end,
13482 hw_entry->start, hw_entry->end);
13483 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013484 }
13485}
13486
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013487static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013488verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013489{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013490 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013491
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013492 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013493 struct drm_encoder *encoder = connector->encoder;
13494 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013495
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013496 if (state->crtc != crtc)
13497 continue;
13498
Daniel Vetter5a21b662016-05-24 17:13:53 +020013499 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013500
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013501 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013502 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013503 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013504}
13505
13506static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013507verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013508{
13509 struct intel_encoder *encoder;
13510 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013511
Damien Lespiaub2784e12014-08-05 11:29:37 +010013512 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013513 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013514 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013515
13516 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13517 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013518 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013519
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013520 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013521 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013522 continue;
13523 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013524
13525 I915_STATE_WARN(connector->base.state->crtc !=
13526 encoder->base.crtc,
13527 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013528 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013529
Rob Clarke2c719b2014-12-15 13:56:32 -050013530 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013531 "encoder's enabled state mismatch "
13532 "(expected %i, found %i)\n",
13533 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013534
13535 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013536 bool active;
13537
13538 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013539 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013540 "encoder detached but still enabled on pipe %c.\n",
13541 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013542 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013543 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013544}
13545
13546static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013547verify_crtc_state(struct drm_crtc *crtc,
13548 struct drm_crtc_state *old_crtc_state,
13549 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013550{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013551 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013552 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013553 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013554 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13555 struct intel_crtc_state *pipe_config, *sw_config;
13556 struct drm_atomic_state *old_state;
13557 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013558
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013559 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013560 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013561 pipe_config = to_intel_crtc_state(old_crtc_state);
13562 memset(pipe_config, 0, sizeof(*pipe_config));
13563 pipe_config->base.crtc = crtc;
13564 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013565
Ville Syrjälä78108b72016-05-27 20:59:19 +030013566 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013567
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013568 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013569
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013570 /* hw state is inconsistent with the pipe quirk */
13571 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13572 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13573 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013574
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013575 I915_STATE_WARN(new_crtc_state->active != active,
13576 "crtc active state doesn't match with hw state "
13577 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013578
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013579 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13580 "transitional active state does not match atomic hw state "
13581 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013582
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013583 for_each_encoder_on_crtc(dev, crtc, encoder) {
13584 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013585
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013586 active = encoder->get_hw_state(encoder, &pipe);
13587 I915_STATE_WARN(active != new_crtc_state->active,
13588 "[ENCODER:%i] active %i with crtc active %i\n",
13589 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013590
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013591 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13592 "Encoder connected to wrong pipe %c\n",
13593 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013594
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013595 if (active) {
13596 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013597 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013598 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013599 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013600
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013601 if (!new_crtc_state->active)
13602 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013603
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013604 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013605
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013606 sw_config = to_intel_crtc_state(crtc->state);
13607 if (!intel_pipe_config_compare(dev, sw_config,
13608 pipe_config, false)) {
13609 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13610 intel_dump_pipe_config(intel_crtc, pipe_config,
13611 "[hw state]");
13612 intel_dump_pipe_config(intel_crtc, sw_config,
13613 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013614 }
13615}
13616
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013617static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013618verify_single_dpll_state(struct drm_i915_private *dev_priv,
13619 struct intel_shared_dpll *pll,
13620 struct drm_crtc *crtc,
13621 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013622{
13623 struct intel_dpll_hw_state dpll_hw_state;
13624 unsigned crtc_mask;
13625 bool active;
13626
13627 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13628
13629 DRM_DEBUG_KMS("%s\n", pll->name);
13630
13631 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13632
13633 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13634 I915_STATE_WARN(!pll->on && pll->active_mask,
13635 "pll in active use but not on in sw tracking\n");
13636 I915_STATE_WARN(pll->on && !pll->active_mask,
13637 "pll is on but not used by any active crtc\n");
13638 I915_STATE_WARN(pll->on != active,
13639 "pll on state mismatch (expected %i, found %i)\n",
13640 pll->on, active);
13641 }
13642
13643 if (!crtc) {
13644 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13645 "more active pll users than references: %x vs %x\n",
13646 pll->active_mask, pll->config.crtc_mask);
13647
13648 return;
13649 }
13650
13651 crtc_mask = 1 << drm_crtc_index(crtc);
13652
13653 if (new_state->active)
13654 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13655 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13656 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13657 else
13658 I915_STATE_WARN(pll->active_mask & crtc_mask,
13659 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13660 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13661
13662 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13663 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13664 crtc_mask, pll->config.crtc_mask);
13665
13666 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13667 &dpll_hw_state,
13668 sizeof(dpll_hw_state)),
13669 "pll hw state mismatch\n");
13670}
13671
13672static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013673verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13674 struct drm_crtc_state *old_crtc_state,
13675 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013676{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013677 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013678 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13679 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13680
13681 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013682 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013683
13684 if (old_state->shared_dpll &&
13685 old_state->shared_dpll != new_state->shared_dpll) {
13686 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13687 struct intel_shared_dpll *pll = old_state->shared_dpll;
13688
13689 I915_STATE_WARN(pll->active_mask & crtc_mask,
13690 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13691 pipe_name(drm_crtc_index(crtc)));
13692 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13693 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13694 pipe_name(drm_crtc_index(crtc)));
13695 }
13696}
13697
13698static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013699intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013700 struct drm_crtc_state *old_state,
13701 struct drm_crtc_state *new_state)
13702{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013703 if (!needs_modeset(new_state) &&
13704 !to_intel_crtc_state(new_state)->update_pipe)
13705 return;
13706
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013707 verify_wm_state(crtc, new_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013708 verify_connector_state(crtc->dev, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013709 verify_crtc_state(crtc, old_state, new_state);
13710 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013711}
13712
13713static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013714verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013715{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013716 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013717 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013718
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013719 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013720 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013721}
Daniel Vetter53589012013-06-05 13:34:16 +020013722
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013723static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013724intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013725{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013726 verify_encoder_state(dev);
13727 verify_connector_state(dev, NULL);
13728 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013729}
13730
Ville Syrjälä80715b22014-05-15 20:23:23 +030013731static void update_scanline_offset(struct intel_crtc *crtc)
13732{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013733 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013734
13735 /*
13736 * The scanline counter increments at the leading edge of hsync.
13737 *
13738 * On most platforms it starts counting from vtotal-1 on the
13739 * first active line. That means the scanline counter value is
13740 * always one less than what we would expect. Ie. just after
13741 * start of vblank, which also occurs at start of hsync (on the
13742 * last active line), the scanline counter will read vblank_start-1.
13743 *
13744 * On gen2 the scanline counter starts counting from 1 instead
13745 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13746 * to keep the value positive), instead of adding one.
13747 *
13748 * On HSW+ the behaviour of the scanline counter depends on the output
13749 * type. For DP ports it behaves like most other platforms, but on HDMI
13750 * there's an extra 1 line difference. So we need to add two instead of
13751 * one to the value.
13752 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013753 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013754 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013755 int vtotal;
13756
Ville Syrjälä124abe02015-09-08 13:40:45 +030013757 vtotal = adjusted_mode->crtc_vtotal;
13758 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013759 vtotal /= 2;
13760
13761 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013762 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013763 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013764 crtc->scanline_offset = 2;
13765 } else
13766 crtc->scanline_offset = 1;
13767}
13768
Maarten Lankhorstad421372015-06-15 12:33:42 +020013769static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013770{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013771 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013772 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013773 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013774 struct drm_crtc *crtc;
13775 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013776 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013777
13778 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013779 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013780
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013781 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013783 struct intel_shared_dpll *old_dpll =
13784 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013785
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013786 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013787 continue;
13788
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013789 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013790
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013791 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013792 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013793
Maarten Lankhorstad421372015-06-15 12:33:42 +020013794 if (!shared_dpll)
13795 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13796
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013797 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013798 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013799}
13800
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013801/*
13802 * This implements the workaround described in the "notes" section of the mode
13803 * set sequence documentation. When going from no pipes or single pipe to
13804 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13805 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13806 */
13807static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13808{
13809 struct drm_crtc_state *crtc_state;
13810 struct intel_crtc *intel_crtc;
13811 struct drm_crtc *crtc;
13812 struct intel_crtc_state *first_crtc_state = NULL;
13813 struct intel_crtc_state *other_crtc_state = NULL;
13814 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13815 int i;
13816
13817 /* look at all crtc's that are going to be enabled in during modeset */
13818 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13819 intel_crtc = to_intel_crtc(crtc);
13820
13821 if (!crtc_state->active || !needs_modeset(crtc_state))
13822 continue;
13823
13824 if (first_crtc_state) {
13825 other_crtc_state = to_intel_crtc_state(crtc_state);
13826 break;
13827 } else {
13828 first_crtc_state = to_intel_crtc_state(crtc_state);
13829 first_pipe = intel_crtc->pipe;
13830 }
13831 }
13832
13833 /* No workaround needed? */
13834 if (!first_crtc_state)
13835 return 0;
13836
13837 /* w/a possibly needed, check how many crtc's are already enabled. */
13838 for_each_intel_crtc(state->dev, intel_crtc) {
13839 struct intel_crtc_state *pipe_config;
13840
13841 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13842 if (IS_ERR(pipe_config))
13843 return PTR_ERR(pipe_config);
13844
13845 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13846
13847 if (!pipe_config->base.active ||
13848 needs_modeset(&pipe_config->base))
13849 continue;
13850
13851 /* 2 or more enabled crtcs means no need for w/a */
13852 if (enabled_pipe != INVALID_PIPE)
13853 return 0;
13854
13855 enabled_pipe = intel_crtc->pipe;
13856 }
13857
13858 if (enabled_pipe != INVALID_PIPE)
13859 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13860 else if (other_crtc_state)
13861 other_crtc_state->hsw_workaround_pipe = first_pipe;
13862
13863 return 0;
13864}
13865
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013866static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13867{
13868 struct drm_crtc *crtc;
13869 struct drm_crtc_state *crtc_state;
13870 int ret = 0;
13871
13872 /* add all active pipes to the state */
13873 for_each_crtc(state->dev, crtc) {
13874 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13875 if (IS_ERR(crtc_state))
13876 return PTR_ERR(crtc_state);
13877
13878 if (!crtc_state->active || needs_modeset(crtc_state))
13879 continue;
13880
13881 crtc_state->mode_changed = true;
13882
13883 ret = drm_atomic_add_affected_connectors(state, crtc);
13884 if (ret)
13885 break;
13886
13887 ret = drm_atomic_add_affected_planes(state, crtc);
13888 if (ret)
13889 break;
13890 }
13891
13892 return ret;
13893}
13894
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013895static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013896{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013897 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013898 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013899 struct drm_crtc *crtc;
13900 struct drm_crtc_state *crtc_state;
13901 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013902
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013903 if (!check_digital_port_conflicts(state)) {
13904 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13905 return -EINVAL;
13906 }
13907
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013908 intel_state->modeset = true;
13909 intel_state->active_crtcs = dev_priv->active_crtcs;
13910
13911 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13912 if (crtc_state->active)
13913 intel_state->active_crtcs |= 1 << i;
13914 else
13915 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013916
13917 if (crtc_state->active != crtc->state->active)
13918 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013919 }
13920
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013921 /*
13922 * See if the config requires any additional preparation, e.g.
13923 * to adjust global state with pipes off. We need to do this
13924 * here so we can get the modeset_pipe updated config for the new
13925 * mode set on this crtc. For other crtcs we need to use the
13926 * adjusted_mode bits in the crtc directly.
13927 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013928 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030013929 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030013930 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030013931 if (!intel_state->cdclk_pll_vco)
13932 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013933
Clint Taylorc89e39f2016-05-13 23:41:21 +030013934 ret = dev_priv->display.modeset_calc_cdclk(state);
13935 if (ret < 0)
13936 return ret;
13937
13938 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013939 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013940 ret = intel_modeset_all_pipes(state);
13941
13942 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013943 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013944
13945 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13946 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013947 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013948 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013949
Maarten Lankhorstad421372015-06-15 12:33:42 +020013950 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013951
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013952 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013953 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013954
Maarten Lankhorstad421372015-06-15 12:33:42 +020013955 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013956}
13957
Matt Roperaa363132015-09-24 15:53:18 -070013958/*
13959 * Handle calculation of various watermark data at the end of the atomic check
13960 * phase. The code here should be run after the per-crtc and per-plane 'check'
13961 * handlers to ensure that all derived state has been updated.
13962 */
Matt Roper55994c22016-05-12 07:06:08 -070013963static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070013964{
13965 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070013966 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070013967
13968 /* Is there platform-specific watermark information to calculate? */
13969 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070013970 return dev_priv->display.compute_global_watermarks(state);
13971
13972 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070013973}
13974
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013975/**
13976 * intel_atomic_check - validate state object
13977 * @dev: drm device
13978 * @state: state to validate
13979 */
13980static int intel_atomic_check(struct drm_device *dev,
13981 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013982{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013983 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013984 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013985 struct drm_crtc *crtc;
13986 struct drm_crtc_state *crtc_state;
13987 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013988 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013989
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013990 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013991 if (ret)
13992 return ret;
13993
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013994 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013995 struct intel_crtc_state *pipe_config =
13996 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013997
13998 /* Catch I915_MODE_FLAG_INHERITED */
13999 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14000 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014001
Daniel Vetter26495482015-07-15 14:15:52 +020014002 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014003 continue;
14004
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014005 if (!crtc_state->enable) {
14006 any_ms = true;
14007 continue;
14008 }
14009
Daniel Vetter26495482015-07-15 14:15:52 +020014010 /* FIXME: For only active_changed we shouldn't need to do any
14011 * state recomputation at all. */
14012
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014013 ret = drm_atomic_add_affected_connectors(state, crtc);
14014 if (ret)
14015 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014016
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014017 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014018 if (ret) {
14019 intel_dump_pipe_config(to_intel_crtc(crtc),
14020 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014021 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014022 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014023
Jani Nikula73831232015-11-19 10:26:30 +020014024 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014025 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014026 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014027 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014028 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014029 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014030 }
14031
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014032 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014033 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014034
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014035 ret = drm_atomic_add_affected_planes(state, crtc);
14036 if (ret)
14037 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014038
Daniel Vetter26495482015-07-15 14:15:52 +020014039 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14040 needs_modeset(crtc_state) ?
14041 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014042 }
14043
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014044 if (any_ms) {
14045 ret = intel_modeset_checks(state);
14046
14047 if (ret)
14048 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014049 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014050 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014051
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014052 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014053 if (ret)
14054 return ret;
14055
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014056 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014057 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014058}
14059
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014060static int intel_atomic_prepare_commit(struct drm_device *dev,
14061 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020014062 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014063{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014064 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014065 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014066 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014067 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014068 struct drm_crtc *crtc;
14069 int i, ret;
14070
Daniel Vetter5a21b662016-05-24 17:13:53 +020014071 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14072 if (state->legacy_cursor_update)
14073 continue;
14074
14075 ret = intel_crtc_wait_for_pending_flips(crtc);
14076 if (ret)
14077 return ret;
14078
14079 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14080 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014081 }
14082
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014083 ret = mutex_lock_interruptible(&dev->struct_mutex);
14084 if (ret)
14085 return ret;
14086
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014087 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014088 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014089
Dave Airlie21daaee2016-05-05 09:56:30 +100014090 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014091 for_each_plane_in_state(state, plane, plane_state, i) {
14092 struct intel_plane_state *intel_plane_state =
14093 to_intel_plane_state(plane_state);
14094
14095 if (!intel_plane_state->wait_req)
14096 continue;
14097
Chris Wilson776f3232016-08-04 07:52:40 +010014098 ret = i915_wait_request(intel_plane_state->wait_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010014099 I915_WAIT_INTERRUPTIBLE,
14100 NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014101 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014102 /* Any hang should be swallowed by the wait */
14103 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014104 mutex_lock(&dev->struct_mutex);
14105 drm_atomic_helper_cleanup_planes(dev, state);
14106 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014107 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010014108 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014109 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014110 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014111
14112 return ret;
14113}
14114
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014115u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14116{
14117 struct drm_device *dev = crtc->base.dev;
14118
14119 if (!dev->max_vblank_count)
14120 return drm_accurate_vblank_count(&crtc->base);
14121
14122 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14123}
14124
Daniel Vetter5a21b662016-05-24 17:13:53 +020014125static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14126 struct drm_i915_private *dev_priv,
14127 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014128{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014129 unsigned last_vblank_count[I915_MAX_PIPES];
14130 enum pipe pipe;
14131 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014132
Daniel Vetter5a21b662016-05-24 17:13:53 +020014133 if (!crtc_mask)
14134 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014135
Daniel Vetter5a21b662016-05-24 17:13:53 +020014136 for_each_pipe(dev_priv, pipe) {
14137 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorste8861672016-02-24 11:24:26 +010014138
Daniel Vetter5a21b662016-05-24 17:13:53 +020014139 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014140 continue;
14141
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014142 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014143 if (WARN_ON(ret != 0)) {
14144 crtc_mask &= ~(1 << pipe);
14145 continue;
14146 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014147
Daniel Vetter5a21b662016-05-24 17:13:53 +020014148 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
14149 }
14150
14151 for_each_pipe(dev_priv, pipe) {
14152 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
14153 long lret;
14154
14155 if (!((1 << pipe) & crtc_mask))
14156 continue;
14157
14158 lret = wait_event_timeout(dev->vblank[pipe].queue,
14159 last_vblank_count[pipe] !=
14160 drm_crtc_vblank_count(crtc),
14161 msecs_to_jiffies(50));
14162
14163 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14164
14165 drm_crtc_vblank_put(crtc);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014166 }
14167}
14168
Daniel Vetter5a21b662016-05-24 17:13:53 +020014169static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014170{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014171 /* fb updated, need to unpin old fb */
14172 if (crtc_state->fb_changed)
14173 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014174
Daniel Vetter5a21b662016-05-24 17:13:53 +020014175 /* wm changes, need vblank before final wm's */
14176 if (crtc_state->update_wm_post)
14177 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014178
Daniel Vetter5a21b662016-05-24 17:13:53 +020014179 /*
14180 * cxsr is re-enabled after vblank.
14181 * This is already handled by crtc_state->update_wm_post,
14182 * but added for clarity.
14183 */
14184 if (crtc_state->disable_cxsr)
14185 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014186
Daniel Vetter5a21b662016-05-24 17:13:53 +020014187 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014188}
14189
Lyude896e5bb2016-08-24 07:48:09 +020014190static void intel_update_crtc(struct drm_crtc *crtc,
14191 struct drm_atomic_state *state,
14192 struct drm_crtc_state *old_crtc_state,
14193 unsigned int *crtc_vblank_mask)
14194{
14195 struct drm_device *dev = crtc->dev;
14196 struct drm_i915_private *dev_priv = to_i915(dev);
14197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14198 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14199 bool modeset = needs_modeset(crtc->state);
14200
14201 if (modeset) {
14202 update_scanline_offset(intel_crtc);
14203 dev_priv->display.crtc_enable(pipe_config, state);
14204 } else {
14205 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14206 }
14207
14208 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14209 intel_fbc_enable(
14210 intel_crtc, pipe_config,
14211 to_intel_plane_state(crtc->primary->state));
14212 }
14213
14214 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14215
14216 if (needs_vblank_wait(pipe_config))
14217 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14218}
14219
14220static void intel_update_crtcs(struct drm_atomic_state *state,
14221 unsigned int *crtc_vblank_mask)
14222{
14223 struct drm_crtc *crtc;
14224 struct drm_crtc_state *old_crtc_state;
14225 int i;
14226
14227 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14228 if (!crtc->state->active)
14229 continue;
14230
14231 intel_update_crtc(crtc, state, old_crtc_state,
14232 crtc_vblank_mask);
14233 }
14234}
14235
Lyude27082492016-08-24 07:48:10 +020014236static void skl_update_crtcs(struct drm_atomic_state *state,
14237 unsigned int *crtc_vblank_mask)
14238{
14239 struct drm_device *dev = state->dev;
14240 struct drm_i915_private *dev_priv = to_i915(dev);
14241 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14242 struct drm_crtc *crtc;
14243 struct drm_crtc_state *old_crtc_state;
14244 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
14245 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
14246 unsigned int updated = 0;
14247 bool progress;
14248 enum pipe pipe;
14249
14250 /*
14251 * Whenever the number of active pipes changes, we need to make sure we
14252 * update the pipes in the right order so that their ddb allocations
14253 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14254 * cause pipe underruns and other bad stuff.
14255 */
14256 do {
14257 int i;
14258 progress = false;
14259
14260 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14261 bool vbl_wait = false;
14262 unsigned int cmask = drm_crtc_mask(crtc);
14263 pipe = to_intel_crtc(crtc)->pipe;
14264
14265 if (updated & cmask || !crtc->state->active)
14266 continue;
14267 if (skl_ddb_allocation_overlaps(state, cur_ddb, new_ddb,
14268 pipe))
14269 continue;
14270
14271 updated |= cmask;
14272
14273 /*
14274 * If this is an already active pipe, it's DDB changed,
14275 * and this isn't the last pipe that needs updating
14276 * then we need to wait for a vblank to pass for the
14277 * new ddb allocation to take effect.
14278 */
14279 if (!skl_ddb_allocation_equals(cur_ddb, new_ddb, pipe) &&
14280 !crtc->state->active_changed &&
14281 intel_state->wm_results.dirty_pipes != updated)
14282 vbl_wait = true;
14283
14284 intel_update_crtc(crtc, state, old_crtc_state,
14285 crtc_vblank_mask);
14286
14287 if (vbl_wait)
14288 intel_wait_for_vblank(dev, pipe);
14289
14290 progress = true;
14291 }
14292 } while (progress);
14293}
14294
Daniel Vetter94f05022016-06-14 18:01:00 +020014295static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014296{
Daniel Vetter94f05022016-06-14 18:01:00 +020014297 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014298 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014299 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014300 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014301 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014302 struct intel_crtc_state *intel_cstate;
Daniel Vetter94f05022016-06-14 18:01:00 +020014303 struct drm_plane *plane;
14304 struct drm_plane_state *plane_state;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014305 bool hw_check = intel_state->modeset;
14306 unsigned long put_domains[I915_MAX_PIPES] = {};
14307 unsigned crtc_vblank_mask = 0;
Daniel Vetter94f05022016-06-14 18:01:00 +020014308 int i, ret;
Daniel Vettera6778b32012-07-02 09:56:42 +020014309
Daniel Vetter94f05022016-06-14 18:01:00 +020014310 for_each_plane_in_state(state, plane, plane_state, i) {
14311 struct intel_plane_state *intel_plane_state =
14312 to_intel_plane_state(plane_state);
Daniel Vetterea0000f2016-06-13 16:13:46 +020014313
Daniel Vetter94f05022016-06-14 18:01:00 +020014314 if (!intel_plane_state->wait_req)
14315 continue;
14316
Chris Wilson776f3232016-08-04 07:52:40 +010014317 ret = i915_wait_request(intel_plane_state->wait_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010014318 0, NULL, NULL);
Daniel Vetter94f05022016-06-14 18:01:00 +020014319 /* EIO should be eaten, and we can't get interrupted in the
14320 * worker, and blocking commits have waited already. */
14321 WARN_ON(ret);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014322 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030014323
Daniel Vetterea0000f2016-06-13 16:13:46 +020014324 drm_atomic_helper_wait_for_dependencies(state);
14325
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014326 if (intel_state->modeset) {
14327 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14328 sizeof(intel_state->min_pixclk));
14329 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014330 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014331
14332 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014333 }
14334
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014335 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14337
Daniel Vetter5a21b662016-05-24 17:13:53 +020014338 if (needs_modeset(crtc->state) ||
14339 to_intel_crtc_state(crtc->state)->update_pipe) {
14340 hw_check = true;
14341
14342 put_domains[to_intel_crtc(crtc)->pipe] =
14343 modeset_get_crtc_power_domains(crtc,
14344 to_intel_crtc_state(crtc->state));
14345 }
14346
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014347 if (!needs_modeset(crtc->state))
14348 continue;
14349
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014350 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014351
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014352 if (old_crtc_state->active) {
14353 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014354 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014355 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014356 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014357 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014358
14359 /*
14360 * Underruns don't always raise
14361 * interrupts, so check manually.
14362 */
14363 intel_check_cpu_fifo_underruns(dev_priv);
14364 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014365
14366 if (!crtc->state->active)
14367 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014368 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014369 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014370
Daniel Vetterea9d7582012-07-10 10:42:52 +020014371 /* Only after disabling all output pipelines that will be changed can we
14372 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014373 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014374
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014375 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014376 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014377
14378 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014379 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014380 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014381 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014382
Lyude656d1b82016-08-17 15:55:54 -040014383 /*
14384 * SKL workaround: bspec recommends we disable the SAGV when we
14385 * have more then one pipe enabled
14386 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014387 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014388 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014389
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020014390 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014391 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014392
Lyude896e5bb2016-08-24 07:48:09 +020014393 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014394 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014395 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014396
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014397 /* Complete events for now disable pipes here. */
14398 if (modeset && !crtc->state->active && crtc->state->event) {
14399 spin_lock_irq(&dev->event_lock);
14400 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14401 spin_unlock_irq(&dev->event_lock);
14402
14403 crtc->state->event = NULL;
14404 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014405 }
14406
Lyude896e5bb2016-08-24 07:48:09 +020014407 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14408 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14409
Daniel Vetter94f05022016-06-14 18:01:00 +020014410 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14411 * already, but still need the state for the delayed optimization. To
14412 * fix this:
14413 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14414 * - schedule that vblank worker _before_ calling hw_done
14415 * - at the start of commit_tail, cancel it _synchrously
14416 * - switch over to the vblank wait helper in the core after that since
14417 * we don't need out special handling any more.
14418 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014419 if (!state->legacy_cursor_update)
14420 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14421
14422 /*
14423 * Now that the vblank has passed, we can go ahead and program the
14424 * optimal watermarks on platforms that need two-step watermark
14425 * programming.
14426 *
14427 * TODO: Move this (and other cleanup) to an async worker eventually.
14428 */
14429 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14430 intel_cstate = to_intel_crtc_state(crtc->state);
14431
14432 if (dev_priv->display.optimize_watermarks)
14433 dev_priv->display.optimize_watermarks(intel_cstate);
14434 }
14435
14436 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14437 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14438
14439 if (put_domains[i])
14440 modeset_put_power_domains(dev_priv, put_domains[i]);
14441
14442 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
14443 }
14444
Paulo Zanoni56feca92016-09-22 18:00:28 -030014445 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014446 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014447
Daniel Vetter94f05022016-06-14 18:01:00 +020014448 drm_atomic_helper_commit_hw_done(state);
14449
Daniel Vetter5a21b662016-05-24 17:13:53 +020014450 if (intel_state->modeset)
14451 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14452
14453 mutex_lock(&dev->struct_mutex);
14454 drm_atomic_helper_cleanup_planes(dev, state);
14455 mutex_unlock(&dev->struct_mutex);
14456
Daniel Vetterea0000f2016-06-13 16:13:46 +020014457 drm_atomic_helper_commit_cleanup_done(state);
14458
Maarten Lankhorstee165b12015-08-05 12:37:00 +020014459 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014460
Mika Kuoppala75714942015-12-16 09:26:48 +020014461 /* As one of the primary mmio accessors, KMS has a high likelihood
14462 * of triggering bugs in unclaimed access. After we finish
14463 * modesetting, see if an error has been flagged, and if so
14464 * enable debugging for the next modeset - and hope we catch
14465 * the culprit.
14466 *
14467 * XXX note that we assume display power is on at this point.
14468 * This might hold true now but we need to add pm helper to check
14469 * unclaimed only when the hardware is on, as atomic commits
14470 * can happen also when the device is completely off.
14471 */
14472 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014473}
14474
14475static void intel_atomic_commit_work(struct work_struct *work)
14476{
14477 struct drm_atomic_state *state = container_of(work,
14478 struct drm_atomic_state,
14479 commit_work);
14480 intel_atomic_commit_tail(state);
14481}
14482
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014483static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14484{
14485 struct drm_plane_state *old_plane_state;
14486 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014487 int i;
14488
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014489 for_each_plane_in_state(state, plane, old_plane_state, i)
14490 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14491 intel_fb_obj(plane->state->fb),
14492 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014493}
14494
Daniel Vetter94f05022016-06-14 18:01:00 +020014495/**
14496 * intel_atomic_commit - commit validated state object
14497 * @dev: DRM device
14498 * @state: the top-level driver state object
14499 * @nonblock: nonblocking commit
14500 *
14501 * This function commits a top-level state object that has been validated
14502 * with drm_atomic_helper_check().
14503 *
14504 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14505 * nonblocking commits are only safe for pure plane updates. Everything else
14506 * should work though.
14507 *
14508 * RETURNS
14509 * Zero for success or -errno.
14510 */
14511static int intel_atomic_commit(struct drm_device *dev,
14512 struct drm_atomic_state *state,
14513 bool nonblock)
14514{
14515 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014516 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014517 int ret = 0;
14518
14519 if (intel_state->modeset && nonblock) {
14520 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14521 return -EINVAL;
14522 }
14523
14524 ret = drm_atomic_helper_setup_commit(state, nonblock);
14525 if (ret)
14526 return ret;
14527
14528 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
14529
14530 ret = intel_atomic_prepare_commit(dev, state, nonblock);
14531 if (ret) {
14532 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
14533 return ret;
14534 }
14535
14536 drm_atomic_helper_swap_state(state, true);
14537 dev_priv->wm.distrust_bios_wm = false;
14538 dev_priv->wm.skl_results = intel_state->wm_results;
14539 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014540 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014541
14542 if (nonblock)
14543 queue_work(system_unbound_wq, &state->commit_work);
14544 else
14545 intel_atomic_commit_tail(state);
Mika Kuoppala75714942015-12-16 09:26:48 +020014546
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014547 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014548}
14549
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014550void intel_crtc_restore_mode(struct drm_crtc *crtc)
14551{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014552 struct drm_device *dev = crtc->dev;
14553 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014554 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014555 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014556
14557 state = drm_atomic_state_alloc(dev);
14558 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014559 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14560 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014561 return;
14562 }
14563
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014564 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014565
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014566retry:
14567 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14568 ret = PTR_ERR_OR_ZERO(crtc_state);
14569 if (!ret) {
14570 if (!crtc_state->active)
14571 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014572
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014573 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014574 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014575 }
14576
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014577 if (ret == -EDEADLK) {
14578 drm_atomic_state_clear(state);
14579 drm_modeset_backoff(state->acquire_ctx);
14580 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014581 }
14582
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014583 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014584out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014585 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014586}
14587
Bob Paauwea8784872016-07-15 14:59:02 +010014588/*
14589 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14590 * drm_atomic_helper_legacy_gamma_set() directly.
14591 */
14592static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14593 u16 *red, u16 *green, u16 *blue,
14594 uint32_t size)
14595{
14596 struct drm_device *dev = crtc->dev;
14597 struct drm_mode_config *config = &dev->mode_config;
14598 struct drm_crtc_state *state;
14599 int ret;
14600
14601 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14602 if (ret)
14603 return ret;
14604
14605 /*
14606 * Make sure we update the legacy properties so this works when
14607 * atomic is not enabled.
14608 */
14609
14610 state = crtc->state;
14611
14612 drm_object_property_set_value(&crtc->base,
14613 config->degamma_lut_property,
14614 (state->degamma_lut) ?
14615 state->degamma_lut->base.id : 0);
14616
14617 drm_object_property_set_value(&crtc->base,
14618 config->ctm_property,
14619 (state->ctm) ?
14620 state->ctm->base.id : 0);
14621
14622 drm_object_property_set_value(&crtc->base,
14623 config->gamma_lut_property,
14624 (state->gamma_lut) ?
14625 state->gamma_lut->base.id : 0);
14626
14627 return 0;
14628}
14629
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014630static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014631 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014632 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014633 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014634 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014635 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014636 .atomic_duplicate_state = intel_crtc_duplicate_state,
14637 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014638};
14639
Matt Roper6beb8c232014-12-01 15:40:14 -080014640/**
14641 * intel_prepare_plane_fb - Prepare fb for usage on plane
14642 * @plane: drm plane to prepare for
14643 * @fb: framebuffer to prepare for presentation
14644 *
14645 * Prepares a framebuffer for usage on a display plane. Generally this
14646 * involves pinning the underlying object and updating the frontbuffer tracking
14647 * bits. Some older platforms need special physical address handling for
14648 * cursor planes.
14649 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014650 * Must be called with struct_mutex held.
14651 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014652 * Returns 0 on success, negative error code on failure.
14653 */
14654int
14655intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014656 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014657{
14658 struct drm_device *dev = plane->dev;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014659 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014660 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014661 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014662 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc37efb92016-06-17 08:28:47 +010014663 struct reservation_object *resv;
Matt Roper6beb8c232014-12-01 15:40:14 -080014664 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070014665
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014666 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014667 return 0;
14668
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014669 if (old_obj) {
14670 struct drm_crtc_state *crtc_state =
14671 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14672
14673 /* Big Hammer, we also need to ensure that any pending
14674 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14675 * current scanout is retired before unpinning the old
14676 * framebuffer. Note that we rely on userspace rendering
14677 * into the buffer attached to the pipe they are waiting
14678 * on. If not, userspace generates a GPU hang with IPEHR
14679 * point to the MI_WAIT_FOR_EVENT.
14680 *
14681 * This should only fail upon a hung GPU, in which case we
14682 * can safely continue.
14683 */
14684 if (needs_modeset(crtc_state))
14685 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014686 if (ret) {
14687 /* GPU hangs should have been swallowed by the wait */
14688 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014689 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014690 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014691 }
14692
Chris Wilsonc37efb92016-06-17 08:28:47 +010014693 if (!obj)
14694 return 0;
14695
Daniel Vetter5a21b662016-05-24 17:13:53 +020014696 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010014697 resv = i915_gem_object_get_dmabuf_resv(obj);
14698 if (resv) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014699 long lret;
14700
Chris Wilsonc37efb92016-06-17 08:28:47 +010014701 lret = reservation_object_wait_timeout_rcu(resv, false, true,
Daniel Vetter5a21b662016-05-24 17:13:53 +020014702 MAX_SCHEDULE_TIMEOUT);
14703 if (lret == -ERESTARTSYS)
14704 return lret;
14705
14706 WARN(lret < 0, "waiting returns %li\n", lret);
14707 }
14708
Chris Wilsonc37efb92016-06-17 08:28:47 +010014709 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080014710 INTEL_INFO(dev)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014711 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080014712 ret = i915_gem_object_attach_phys(obj, align);
14713 if (ret)
14714 DRM_DEBUG_KMS("failed to attach phys object\n");
14715 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014716 struct i915_vma *vma;
14717
14718 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
14719 if (IS_ERR(vma))
14720 ret = PTR_ERR(vma);
Matt Roper6beb8c232014-12-01 15:40:14 -080014721 }
14722
Chris Wilsonc37efb92016-06-17 08:28:47 +010014723 if (ret == 0) {
Chris Wilson27c01aa2016-08-04 07:52:30 +010014724 to_intel_plane_state(new_state)->wait_req =
Chris Wilsond72d9082016-08-04 07:52:31 +010014725 i915_gem_active_get(&obj->last_write,
14726 &obj->base.dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014727 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014728
Matt Roper6beb8c232014-12-01 15:40:14 -080014729 return ret;
14730}
14731
Matt Roper38f3ce32014-12-02 07:45:25 -080014732/**
14733 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14734 * @plane: drm plane to clean up for
14735 * @fb: old framebuffer that was on plane
14736 *
14737 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014738 *
14739 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014740 */
14741void
14742intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014743 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014744{
14745 struct drm_device *dev = plane->dev;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014746 struct intel_plane_state *old_intel_state;
Keith Packard84978252016-07-31 00:54:51 -070014747 struct intel_plane_state *intel_state = to_intel_plane_state(plane->state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014748 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14749 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014750
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014751 old_intel_state = to_intel_plane_state(old_state);
14752
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014753 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014754 return;
14755
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014756 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14757 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014758 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014759
Keith Packard84978252016-07-31 00:54:51 -070014760 i915_gem_request_assign(&intel_state->wait_req, NULL);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014761 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070014762}
14763
Chandra Konduru6156a452015-04-27 13:48:39 -070014764int
14765skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14766{
14767 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014768 int crtc_clock, cdclk;
14769
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014770 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014771 return DRM_PLANE_HELPER_NO_SCALING;
14772
Chandra Konduru6156a452015-04-27 13:48:39 -070014773 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014774 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014775
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014776 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014777 return DRM_PLANE_HELPER_NO_SCALING;
14778
14779 /*
14780 * skl max scale is lower of:
14781 * close to 3 but not 3, -1 is for that purpose
14782 * or
14783 * cdclk/crtc_clock
14784 */
14785 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14786
14787 return max_scale;
14788}
14789
Matt Roper465c1202014-05-29 08:06:54 -070014790static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014791intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014792 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014793 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014794{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014795 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014796 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014797 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014798 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14799 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014800 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014801
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014802 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014803 /* use scaler when colorkey is not required */
14804 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14805 min_scale = 1;
14806 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14807 }
Sonika Jindald8106362015-04-10 14:37:28 +053014808 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014809 }
Sonika Jindald8106362015-04-10 14:37:28 +053014810
Daniel Vettercc926382016-08-15 10:41:47 +020014811 ret = drm_plane_helper_check_state(&state->base,
14812 &state->clip,
14813 min_scale, max_scale,
14814 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014815 if (ret)
14816 return ret;
14817
Daniel Vettercc926382016-08-15 10:41:47 +020014818 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014819 return 0;
14820
14821 if (INTEL_GEN(dev_priv) >= 9) {
14822 ret = skl_check_plane_surface(state);
14823 if (ret)
14824 return ret;
14825 }
14826
14827 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014828}
14829
Daniel Vetter5a21b662016-05-24 17:13:53 +020014830static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14831 struct drm_crtc_state *old_crtc_state)
14832{
14833 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014834 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14836 struct intel_crtc_state *old_intel_state =
14837 to_intel_crtc_state(old_crtc_state);
14838 bool modeset = needs_modeset(crtc->state);
Lyude62e0fb82016-08-22 12:50:08 -040014839 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014840
14841 /* Perform vblank evasion around commit operation */
14842 intel_pipe_update_start(intel_crtc);
14843
14844 if (modeset)
14845 return;
14846
14847 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14848 intel_color_set_csc(crtc->state);
14849 intel_color_load_luts(crtc->state);
14850 }
14851
14852 if (to_intel_crtc_state(crtc->state)->update_pipe)
14853 intel_update_pipe_config(intel_crtc, old_intel_state);
Lyude62e0fb82016-08-22 12:50:08 -040014854 else if (INTEL_GEN(dev_priv) >= 9) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014855 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014856
14857 I915_WRITE(PIPE_WM_LINETIME(pipe),
14858 dev_priv->wm.skl_hw.wm_linetime[pipe]);
14859 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014860}
14861
14862static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14863 struct drm_crtc_state *old_crtc_state)
14864{
14865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14866
14867 intel_pipe_update_end(intel_crtc, NULL);
14868}
14869
Matt Ropercf4c7c12014-12-04 10:27:42 -080014870/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014871 * intel_plane_destroy - destroy a plane
14872 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014873 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014874 * Common destruction function for all types of planes (primary, cursor,
14875 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014876 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014877void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014878{
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014879 if (!plane)
14880 return;
14881
Matt Roper465c1202014-05-29 08:06:54 -070014882 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014883 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014884}
14885
Matt Roper65a3fea2015-01-21 16:35:42 -080014886const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014887 .update_plane = drm_atomic_helper_update_plane,
14888 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014889 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014890 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014891 .atomic_get_property = intel_plane_atomic_get_property,
14892 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014893 .atomic_duplicate_state = intel_plane_duplicate_state,
14894 .atomic_destroy_state = intel_plane_destroy_state,
14895
Matt Roper465c1202014-05-29 08:06:54 -070014896};
14897
14898static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14899 int pipe)
14900{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014901 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014902 struct intel_plane *primary = NULL;
14903 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014904 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014905 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014906 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014907
14908 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014909 if (!primary)
14910 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014911
Matt Roper8e7d6882015-01-21 16:35:41 -080014912 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014913 if (!state)
14914 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014915 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014916
Matt Roper465c1202014-05-29 08:06:54 -070014917 primary->can_scale = false;
14918 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014919 if (INTEL_INFO(dev)->gen >= 9) {
14920 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014921 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014922 }
Matt Roper465c1202014-05-29 08:06:54 -070014923 primary->pipe = pipe;
14924 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014925 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014926 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014927 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14928 primary->plane = !pipe;
14929
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014930 if (INTEL_INFO(dev)->gen >= 9) {
14931 intel_primary_formats = skl_primary_formats;
14932 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014933
14934 primary->update_plane = skylake_update_primary_plane;
14935 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014936 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014937 intel_primary_formats = i965_primary_formats;
14938 num_formats = ARRAY_SIZE(i965_primary_formats);
14939
14940 primary->update_plane = ironlake_update_primary_plane;
14941 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014942 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014943 intel_primary_formats = i965_primary_formats;
14944 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014945
14946 primary->update_plane = i9xx_update_primary_plane;
14947 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014948 } else {
14949 intel_primary_formats = i8xx_primary_formats;
14950 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014951
14952 primary->update_plane = i9xx_update_primary_plane;
14953 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014954 }
14955
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014956 if (INTEL_INFO(dev)->gen >= 9)
14957 ret = drm_universal_plane_init(dev, &primary->base, 0,
14958 &intel_plane_funcs,
14959 intel_primary_formats, num_formats,
14960 DRM_PLANE_TYPE_PRIMARY,
14961 "plane 1%c", pipe_name(pipe));
14962 else if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14963 ret = drm_universal_plane_init(dev, &primary->base, 0,
14964 &intel_plane_funcs,
14965 intel_primary_formats, num_formats,
14966 DRM_PLANE_TYPE_PRIMARY,
14967 "primary %c", pipe_name(pipe));
14968 else
14969 ret = drm_universal_plane_init(dev, &primary->base, 0,
14970 &intel_plane_funcs,
14971 intel_primary_formats, num_formats,
14972 DRM_PLANE_TYPE_PRIMARY,
14973 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014974 if (ret)
14975 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014976
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014977 if (INTEL_INFO(dev)->gen >= 4)
14978 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014979
Matt Roperea2c67b2014-12-23 10:41:52 -080014980 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14981
Matt Roper465c1202014-05-29 08:06:54 -070014982 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014983
14984fail:
14985 kfree(state);
14986 kfree(primary);
14987
14988 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014989}
14990
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014991void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14992{
14993 if (!dev->mode_config.rotation_property) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030014994 unsigned long flags = DRM_ROTATE_0 |
14995 DRM_ROTATE_180;
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014996
14997 if (INTEL_INFO(dev)->gen >= 9)
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030014998 flags |= DRM_ROTATE_90 | DRM_ROTATE_270;
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014999
15000 dev->mode_config.rotation_property =
15001 drm_mode_create_rotation_property(dev, flags);
15002 }
15003 if (dev->mode_config.rotation_property)
15004 drm_object_attach_property(&plane->base.base,
15005 dev->mode_config.rotation_property,
15006 plane->base.state->rotation);
15007}
15008
Matt Roper3d7d6512014-06-10 08:28:13 -070015009static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015010intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015011 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015012 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015013{
Matt Roper2b875c22014-12-01 15:40:13 -080015014 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015015 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015016 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015017 unsigned stride;
15018 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015019
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015020 ret = drm_plane_helper_check_state(&state->base,
15021 &state->clip,
15022 DRM_PLANE_HELPER_NO_SCALING,
15023 DRM_PLANE_HELPER_NO_SCALING,
15024 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015025 if (ret)
15026 return ret;
15027
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015028 /* if we want to turn off the cursor ignore width and height */
15029 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015030 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015031
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015032 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015033 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15034 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015035 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15036 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015037 return -EINVAL;
15038 }
15039
Matt Roperea2c67b2014-12-23 10:41:52 -080015040 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15041 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015042 DRM_DEBUG_KMS("buffer is too small\n");
15043 return -ENOMEM;
15044 }
15045
Ville Syrjälä3a656b52015-03-09 21:08:37 +020015046 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015047 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015048 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015049 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015050
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015051 /*
15052 * There's something wrong with the cursor on CHV pipe C.
15053 * If it straddles the left edge of the screen then
15054 * moving it away from the edge or disabling it often
15055 * results in a pipe underrun, and often that can lead to
15056 * dead pipe (constant underrun reported, and it scans
15057 * out just a solid color). To recover from that, the
15058 * display power well must be turned off and on again.
15059 * Refuse the put the cursor into that compromised position.
15060 */
15061 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015062 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015063 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15064 return -EINVAL;
15065 }
15066
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015067 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015068}
15069
Matt Roperf4a2cf22014-12-01 15:40:12 -080015070static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015071intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015072 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015073{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15075
15076 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015077 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015078}
15079
15080static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015081intel_update_cursor_plane(struct drm_plane *plane,
15082 const struct intel_crtc_state *crtc_state,
15083 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015084{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015085 struct drm_crtc *crtc = crtc_state->base.crtc;
15086 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080015087 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080015088 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015089 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015090
Matt Roperf4a2cf22014-12-01 15:40:12 -080015091 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015092 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080015093 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015094 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015095 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015096 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015097
Gustavo Padovana912f122014-12-01 15:40:10 -080015098 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015099 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015100}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015101
Matt Roper3d7d6512014-06-10 08:28:13 -070015102static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
15103 int pipe)
15104{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015105 struct intel_plane *cursor = NULL;
15106 struct intel_plane_state *state = NULL;
15107 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015108
15109 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015110 if (!cursor)
15111 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070015112
Matt Roper8e7d6882015-01-21 16:35:41 -080015113 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015114 if (!state)
15115 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080015116 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015117
Matt Roper3d7d6512014-06-10 08:28:13 -070015118 cursor->can_scale = false;
15119 cursor->max_downscale = 1;
15120 cursor->pipe = pipe;
15121 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015122 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015123 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015124 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015125 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015126
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015127 ret = drm_universal_plane_init(dev, &cursor->base, 0,
15128 &intel_plane_funcs,
15129 intel_cursor_formats,
15130 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015131 DRM_PLANE_TYPE_CURSOR,
15132 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015133 if (ret)
15134 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015135
15136 if (INTEL_INFO(dev)->gen >= 4) {
15137 if (!dev->mode_config.rotation_property)
15138 dev->mode_config.rotation_property =
15139 drm_mode_create_rotation_property(dev,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030015140 DRM_ROTATE_0 |
15141 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015142 if (dev->mode_config.rotation_property)
15143 drm_object_attach_property(&cursor->base.base,
15144 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080015145 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015146 }
15147
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015148 if (INTEL_INFO(dev)->gen >=9)
15149 state->scaler_id = -1;
15150
Matt Roperea2c67b2014-12-23 10:41:52 -080015151 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15152
Matt Roper3d7d6512014-06-10 08:28:13 -070015153 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015154
15155fail:
15156 kfree(state);
15157 kfree(cursor);
15158
15159 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015160}
15161
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015162static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
15163 struct intel_crtc_state *crtc_state)
15164{
15165 int i;
15166 struct intel_scaler *intel_scaler;
15167 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
15168
15169 for (i = 0; i < intel_crtc->num_scalers; i++) {
15170 intel_scaler = &scaler_state->scalers[i];
15171 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015172 intel_scaler->mode = PS_SCALER_MODE_DYN;
15173 }
15174
15175 scaler_state->scaler_id = -1;
15176}
15177
Hannes Ederb358d0a2008-12-18 21:18:47 +010015178static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015179{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015180 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015181 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015182 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015183 struct drm_plane *primary = NULL;
15184 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015185 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015186
Daniel Vetter955382f2013-09-19 14:05:45 +020015187 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080015188 if (intel_crtc == NULL)
15189 return;
15190
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015191 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
15192 if (!crtc_state)
15193 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015194 intel_crtc->config = crtc_state;
15195 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015196 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015197
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015198 /* initialize shared scalers */
15199 if (INTEL_INFO(dev)->gen >= 9) {
15200 if (pipe == PIPE_C)
15201 intel_crtc->num_scalers = 1;
15202 else
15203 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15204
15205 skl_init_scalers(dev, intel_crtc, crtc_state);
15206 }
15207
Matt Roper465c1202014-05-29 08:06:54 -070015208 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015209 if (!primary)
15210 goto fail;
15211
15212 cursor = intel_cursor_plane_create(dev, pipe);
15213 if (!cursor)
15214 goto fail;
15215
Matt Roper465c1202014-05-29 08:06:54 -070015216 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015217 cursor, &intel_crtc_funcs,
15218 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015219 if (ret)
15220 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015221
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015222 /*
15223 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020015224 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015225 */
Jesse Barnes80824002009-09-10 15:28:06 -070015226 intel_crtc->pipe = pipe;
15227 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010015228 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080015229 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010015230 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070015231 }
15232
Chris Wilson4b0e3332014-05-30 16:35:26 +030015233 intel_crtc->cursor_base = ~0;
15234 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015235 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015236
Ville Syrjälä852eb002015-06-24 22:00:07 +030015237 intel_crtc->wm.cxsr_allowed = true;
15238
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015239 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15240 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
15241 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
15242 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
15243
Jesse Barnes79e53942008-11-07 14:24:08 -080015244 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015245
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015246 intel_color_init(&intel_crtc->base);
15247
Daniel Vetter87b6b102014-05-15 15:33:46 +020015248 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015249 return;
15250
15251fail:
Ville Syrjälä69ae5612016-05-27 20:59:22 +030015252 intel_plane_destroy(primary);
15253 intel_plane_destroy(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015254 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015255 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080015256}
15257
Jesse Barnes752aa882013-10-31 18:55:49 +020015258enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15259{
15260 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015261 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015262
Rob Clark51fd3712013-11-19 12:10:12 -050015263 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015264
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015265 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015266 return INVALID_PIPE;
15267
15268 return to_intel_crtc(encoder->crtc)->pipe;
15269}
15270
Carl Worth08d7b3d2009-04-29 14:43:54 -070015271int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015272 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015273{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015274 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015275 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015276 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015277
Rob Clark7707e652014-07-17 23:30:04 -040015278 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015279 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015280 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015281
Rob Clark7707e652014-07-17 23:30:04 -040015282 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015283 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015284
Daniel Vetterc05422d2009-08-11 16:05:30 +020015285 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015286}
15287
Daniel Vetter66a92782012-07-12 20:08:18 +020015288static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015289{
Daniel Vetter66a92782012-07-12 20:08:18 +020015290 struct drm_device *dev = encoder->base.dev;
15291 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015292 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015293 int entry = 0;
15294
Damien Lespiaub2784e12014-08-05 11:29:37 +010015295 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015296 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015297 index_mask |= (1 << entry);
15298
Jesse Barnes79e53942008-11-07 14:24:08 -080015299 entry++;
15300 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015301
Jesse Barnes79e53942008-11-07 14:24:08 -080015302 return index_mask;
15303}
15304
Chris Wilson4d302442010-12-14 19:21:29 +000015305static bool has_edp_a(struct drm_device *dev)
15306{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015307 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4d302442010-12-14 19:21:29 +000015308
15309 if (!IS_MOBILE(dev))
15310 return false;
15311
15312 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15313 return false;
15314
Damien Lespiaue3589902014-02-07 19:12:50 +000015315 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015316 return false;
15317
15318 return true;
15319}
15320
Jesse Barnes84b4e042014-06-25 08:24:29 -070015321static bool intel_crt_present(struct drm_device *dev)
15322{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015323 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes84b4e042014-06-25 08:24:29 -070015324
Damien Lespiau884497e2013-12-03 13:56:23 +000015325 if (INTEL_INFO(dev)->gen >= 9)
15326 return false;
15327
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015328 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015329 return false;
15330
15331 if (IS_CHERRYVIEW(dev))
15332 return false;
15333
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015334 if (HAS_PCH_LPT_H(dev_priv) &&
15335 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015336 return false;
15337
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015338 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015339 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015340 return false;
15341
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015342 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015343 return false;
15344
15345 return true;
15346}
15347
Imre Deak8090ba82016-08-10 14:07:33 +030015348void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15349{
15350 int pps_num;
15351 int pps_idx;
15352
15353 if (HAS_DDI(dev_priv))
15354 return;
15355 /*
15356 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15357 * everywhere where registers can be write protected.
15358 */
15359 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15360 pps_num = 2;
15361 else
15362 pps_num = 1;
15363
15364 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15365 u32 val = I915_READ(PP_CONTROL(pps_idx));
15366
15367 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15368 I915_WRITE(PP_CONTROL(pps_idx), val);
15369 }
15370}
15371
Imre Deak44cb7342016-08-10 14:07:29 +030015372static void intel_pps_init(struct drm_i915_private *dev_priv)
15373{
15374 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15375 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15376 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15377 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15378 else
15379 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015380
15381 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015382}
15383
Jesse Barnes79e53942008-11-07 14:24:08 -080015384static void intel_setup_outputs(struct drm_device *dev)
15385{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015386 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4ef69c72010-09-09 15:14:28 +010015387 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015388 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015389
Imre Deak44cb7342016-08-10 14:07:29 +030015390 intel_pps_init(dev_priv);
15391
Imre Deak97a824e12016-06-21 11:51:47 +030015392 /*
15393 * intel_edp_init_connector() depends on this completing first, to
15394 * prevent the registeration of both eDP and LVDS and the incorrect
15395 * sharing of the PPS.
15396 */
Daniel Vetterc9093352013-06-06 22:22:47 +020015397 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015398
Jesse Barnes84b4e042014-06-25 08:24:29 -070015399 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020015400 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015401
Vandana Kannanc776eb22014-08-19 12:05:01 +053015402 if (IS_BROXTON(dev)) {
15403 /*
15404 * FIXME: Broxton doesn't support port detection via the
15405 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15406 * detect the ports.
15407 */
15408 intel_ddi_init(dev, PORT_A);
15409 intel_ddi_init(dev, PORT_B);
15410 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015411
15412 intel_dsi_init(dev);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015413 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015414 int found;
15415
Jesse Barnesde31fac2015-03-06 15:53:32 -080015416 /*
15417 * Haswell uses DDI functions to detect digital outputs.
15418 * On SKL pre-D0 the strap isn't connected, so we assume
15419 * it's there.
15420 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015421 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015422 /* WaIgnoreDDIAStrap: skl */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015423 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015424 intel_ddi_init(dev, PORT_A);
15425
15426 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15427 * register */
15428 found = I915_READ(SFUSE_STRAP);
15429
15430 if (found & SFUSE_STRAP_DDIB_DETECTED)
15431 intel_ddi_init(dev, PORT_B);
15432 if (found & SFUSE_STRAP_DDIC_DETECTED)
15433 intel_ddi_init(dev, PORT_C);
15434 if (found & SFUSE_STRAP_DDID_DETECTED)
15435 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015436 /*
15437 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15438 */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015439 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015440 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15441 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15442 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15443 intel_ddi_init(dev, PORT_E);
15444
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015445 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015446 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020015447 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015448
15449 if (has_edp_a(dev))
15450 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015451
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015452 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015453 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015454 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015455 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015456 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015457 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015458 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015459 }
15460
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015461 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015462 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015463
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015464 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015465 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015466
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015467 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015468 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015469
Daniel Vetter270b3042012-10-27 15:52:05 +020015470 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015471 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080015472 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015473 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015474
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015475 /*
15476 * The DP_DETECTED bit is the latched state of the DDC
15477 * SDA pin at boot. However since eDP doesn't require DDC
15478 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15479 * eDP ports may have been muxed to an alternate function.
15480 * Thus we can't rely on the DP_DETECTED bit alone to detect
15481 * eDP ports. Consult the VBT as well as DP_DETECTED to
15482 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015483 *
15484 * Sadly the straps seem to be missing sometimes even for HDMI
15485 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15486 * and VBT for the presence of the port. Additionally we can't
15487 * trust the port type the VBT declares as we've seen at least
15488 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015489 */
Chris Wilson457c52d2016-06-01 08:27:50 +010015490 has_edp = intel_dp_is_edp(dev, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015491 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15492 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015493 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015494 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015495 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015496
Chris Wilson457c52d2016-06-01 08:27:50 +010015497 has_edp = intel_dp_is_edp(dev, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015498 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15499 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015500 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015501 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015502 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015503
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015504 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015505 /*
15506 * eDP not supported on port D,
15507 * so no need to worry about it
15508 */
15509 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15510 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015511 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015512 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15513 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015514 }
15515
Jani Nikula3cfca972013-08-27 15:12:26 +030015516 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020015517 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015518 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015519
Paulo Zanonie2debe92013-02-18 19:00:27 -030015520 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015521 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015522 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015523 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015524 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015525 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015526 }
Ma Ling27185ae2009-08-24 13:50:23 +080015527
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015528 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015529 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015530 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015531
15532 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015533
Paulo Zanonie2debe92013-02-18 19:00:27 -030015534 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015535 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015536 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015537 }
Ma Ling27185ae2009-08-24 13:50:23 +080015538
Paulo Zanonie2debe92013-02-18 19:00:27 -030015539 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015540
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015541 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015542 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015543 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015544 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015545 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015546 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015547 }
Ma Ling27185ae2009-08-24 13:50:23 +080015548
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015549 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030015550 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015551 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070015552 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015553 intel_dvo_init(dev);
15554
Zhenyu Wang103a1962009-11-27 11:44:36 +080015555 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015556 intel_tv_init(dev);
15557
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080015558 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015559
Damien Lespiaub2784e12014-08-05 11:29:37 +010015560 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015561 encoder->base.possible_crtcs = encoder->crtc_mask;
15562 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015563 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015564 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015565
Paulo Zanonidde86e22012-12-01 12:04:25 -020015566 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020015567
15568 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015569}
15570
15571static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15572{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015573 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015574 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015575
Daniel Vetteref2d6332014-02-10 18:00:38 +010015576 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015577 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015578 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015579 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015580 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015581 kfree(intel_fb);
15582}
15583
15584static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015585 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015586 unsigned int *handle)
15587{
15588 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015589 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015590
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015591 if (obj->userptr.mm) {
15592 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15593 return -EINVAL;
15594 }
15595
Chris Wilson05394f32010-11-08 19:18:58 +000015596 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015597}
15598
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015599static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15600 struct drm_file *file,
15601 unsigned flags, unsigned color,
15602 struct drm_clip_rect *clips,
15603 unsigned num_clips)
15604{
15605 struct drm_device *dev = fb->dev;
15606 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15607 struct drm_i915_gem_object *obj = intel_fb->obj;
15608
15609 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015610 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015611 mutex_unlock(&dev->struct_mutex);
15612
15613 return 0;
15614}
15615
Jesse Barnes79e53942008-11-07 14:24:08 -080015616static const struct drm_framebuffer_funcs intel_fb_funcs = {
15617 .destroy = intel_user_framebuffer_destroy,
15618 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015619 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015620};
15621
Damien Lespiaub3218032015-02-27 11:15:18 +000015622static
15623u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
15624 uint32_t pixel_format)
15625{
15626 u32 gen = INTEL_INFO(dev)->gen;
15627
15628 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015629 int cpp = drm_format_plane_cpp(pixel_format, 0);
15630
Damien Lespiaub3218032015-02-27 11:15:18 +000015631 /* "The stride in bytes must not exceed the of the size of 8K
15632 * pixels and 32K bytes."
15633 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015634 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080015635 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015636 return 32*1024;
15637 } else if (gen >= 4) {
15638 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15639 return 16*1024;
15640 else
15641 return 32*1024;
15642 } else if (gen >= 3) {
15643 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15644 return 8*1024;
15645 else
15646 return 16*1024;
15647 } else {
15648 /* XXX DSPC is limited to 4k tiled */
15649 return 8*1024;
15650 }
15651}
15652
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015653static int intel_framebuffer_init(struct drm_device *dev,
15654 struct intel_framebuffer *intel_fb,
15655 struct drm_mode_fb_cmd2 *mode_cmd,
15656 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015657{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015658 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015659 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015660 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015661 u32 pitch_limit, stride_alignment;
Eric Engestromd3828142016-08-15 16:29:55 +010015662 char *format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015663
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015664 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15665
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015666 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015667 /*
15668 * If there's a fence, enforce that
15669 * the fb modifier and tiling mode match.
15670 */
15671 if (tiling != I915_TILING_NONE &&
15672 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015673 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15674 return -EINVAL;
15675 }
15676 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015677 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015678 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015679 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015680 DRM_DEBUG("No Y tiling for legacy addfb\n");
15681 return -EINVAL;
15682 }
15683 }
15684
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015685 /* Passed in modifier sanity checking. */
15686 switch (mode_cmd->modifier[0]) {
15687 case I915_FORMAT_MOD_Y_TILED:
15688 case I915_FORMAT_MOD_Yf_TILED:
15689 if (INTEL_INFO(dev)->gen < 9) {
15690 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15691 mode_cmd->modifier[0]);
15692 return -EINVAL;
15693 }
15694 case DRM_FORMAT_MOD_NONE:
15695 case I915_FORMAT_MOD_X_TILED:
15696 break;
15697 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015698 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15699 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015700 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015701 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015702
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015703 /*
15704 * gen2/3 display engine uses the fence if present,
15705 * so the tiling mode must match the fb modifier exactly.
15706 */
15707 if (INTEL_INFO(dev_priv)->gen < 4 &&
15708 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15709 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15710 return -EINVAL;
15711 }
15712
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015713 stride_alignment = intel_fb_stride_alignment(dev_priv,
15714 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015715 mode_cmd->pixel_format);
15716 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15717 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15718 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015719 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015720 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015721
Damien Lespiaub3218032015-02-27 11:15:18 +000015722 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
15723 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015724 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015725 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15726 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015727 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015728 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015729 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015730 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015731
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015732 /*
15733 * If there's a fence, enforce that
15734 * the fb pitch and fence stride match.
15735 */
15736 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015737 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015738 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015739 mode_cmd->pitches[0],
15740 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015741 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015742 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015743
Ville Syrjälä57779d02012-10-31 17:50:14 +020015744 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015745 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015746 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015747 case DRM_FORMAT_RGB565:
15748 case DRM_FORMAT_XRGB8888:
15749 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015750 break;
15751 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015752 if (INTEL_INFO(dev)->gen > 3) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015753 format_name = drm_get_format_name(mode_cmd->pixel_format);
15754 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15755 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015756 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015757 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015758 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015759 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080015760 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
15761 INTEL_INFO(dev)->gen < 9) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015762 format_name = drm_get_format_name(mode_cmd->pixel_format);
15763 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15764 kfree(format_name);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015765 return -EINVAL;
15766 }
15767 break;
15768 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015769 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015770 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015771 if (INTEL_INFO(dev)->gen < 4) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015772 format_name = drm_get_format_name(mode_cmd->pixel_format);
15773 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15774 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015775 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015776 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015777 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015778 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080015779 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015780 format_name = drm_get_format_name(mode_cmd->pixel_format);
15781 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15782 kfree(format_name);
Damien Lespiau75312082015-05-15 19:06:01 +010015783 return -EINVAL;
15784 }
15785 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015786 case DRM_FORMAT_YUYV:
15787 case DRM_FORMAT_UYVY:
15788 case DRM_FORMAT_YVYU:
15789 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015790 if (INTEL_INFO(dev)->gen < 5) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015791 format_name = drm_get_format_name(mode_cmd->pixel_format);
15792 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15793 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015794 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015795 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015796 break;
15797 default:
Eric Engestrom90844f02016-08-15 01:02:38 +010015798 format_name = drm_get_format_name(mode_cmd->pixel_format);
15799 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15800 kfree(format_name);
Chris Wilson57cd6502010-08-08 12:34:44 +010015801 return -EINVAL;
15802 }
15803
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015804 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15805 if (mode_cmd->offsets[0] != 0)
15806 return -EINVAL;
15807
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015808 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15809 intel_fb->obj = obj;
15810
Ville Syrjälä6687c902015-09-15 13:16:41 +030015811 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15812 if (ret)
15813 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015814
Jesse Barnes79e53942008-11-07 14:24:08 -080015815 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15816 if (ret) {
15817 DRM_ERROR("framebuffer init failed %d\n", ret);
15818 return ret;
15819 }
15820
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015821 intel_fb->obj->framebuffer_references++;
15822
Jesse Barnes79e53942008-11-07 14:24:08 -080015823 return 0;
15824}
15825
Jesse Barnes79e53942008-11-07 14:24:08 -080015826static struct drm_framebuffer *
15827intel_user_framebuffer_create(struct drm_device *dev,
15828 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020015829 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015830{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015831 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015832 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015833 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015834
Chris Wilson03ac0642016-07-20 13:31:51 +010015835 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15836 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015837 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015838
Daniel Vetter92907cb2015-11-23 09:04:05 +010015839 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015840 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010015841 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015842
15843 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015844}
15845
Jesse Barnes79e53942008-11-07 14:24:08 -080015846static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015847 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015848 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015849 .atomic_check = intel_atomic_check,
15850 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015851 .atomic_state_alloc = intel_atomic_state_alloc,
15852 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015853};
15854
Imre Deak88212942016-03-16 13:38:53 +020015855/**
15856 * intel_init_display_hooks - initialize the display modesetting hooks
15857 * @dev_priv: device private
15858 */
15859void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015860{
Imre Deak88212942016-03-16 13:38:53 +020015861 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015862 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015863 dev_priv->display.get_initial_plane_config =
15864 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015865 dev_priv->display.crtc_compute_clock =
15866 haswell_crtc_compute_clock;
15867 dev_priv->display.crtc_enable = haswell_crtc_enable;
15868 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015869 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015870 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015871 dev_priv->display.get_initial_plane_config =
15872 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015873 dev_priv->display.crtc_compute_clock =
15874 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015875 dev_priv->display.crtc_enable = haswell_crtc_enable;
15876 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015877 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015878 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015879 dev_priv->display.get_initial_plane_config =
15880 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015881 dev_priv->display.crtc_compute_clock =
15882 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015883 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15884 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015885 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015886 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015887 dev_priv->display.get_initial_plane_config =
15888 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015889 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15890 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15891 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15892 } else if (IS_VALLEYVIEW(dev_priv)) {
15893 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15894 dev_priv->display.get_initial_plane_config =
15895 i9xx_get_initial_plane_config;
15896 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015897 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15898 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015899 } else if (IS_G4X(dev_priv)) {
15900 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15901 dev_priv->display.get_initial_plane_config =
15902 i9xx_get_initial_plane_config;
15903 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15904 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15905 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020015906 } else if (IS_PINEVIEW(dev_priv)) {
15907 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15908 dev_priv->display.get_initial_plane_config =
15909 i9xx_get_initial_plane_config;
15910 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15911 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15912 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015913 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015914 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015915 dev_priv->display.get_initial_plane_config =
15916 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015917 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015918 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15919 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015920 } else {
15921 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15922 dev_priv->display.get_initial_plane_config =
15923 i9xx_get_initial_plane_config;
15924 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15925 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15926 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015927 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015928
Jesse Barnese70236a2009-09-21 10:42:27 -070015929 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020015930 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015931 dev_priv->display.get_display_clock_speed =
15932 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015933 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015934 dev_priv->display.get_display_clock_speed =
15935 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015936 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015937 dev_priv->display.get_display_clock_speed =
15938 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015939 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015940 dev_priv->display.get_display_clock_speed =
15941 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015942 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015943 dev_priv->display.get_display_clock_speed =
15944 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015945 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015946 dev_priv->display.get_display_clock_speed =
15947 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015948 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15949 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015950 dev_priv->display.get_display_clock_speed =
15951 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015952 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015953 dev_priv->display.get_display_clock_speed =
15954 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015955 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015956 dev_priv->display.get_display_clock_speed =
15957 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015958 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015959 dev_priv->display.get_display_clock_speed =
15960 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015961 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015962 dev_priv->display.get_display_clock_speed =
15963 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015964 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015965 dev_priv->display.get_display_clock_speed =
15966 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015967 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015968 dev_priv->display.get_display_clock_speed =
15969 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015970 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015971 dev_priv->display.get_display_clock_speed =
15972 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015973 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015974 dev_priv->display.get_display_clock_speed =
15975 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015976 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015977 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015978 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015979 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015980 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015981 dev_priv->display.get_display_clock_speed =
15982 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015983 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015984
Imre Deak88212942016-03-16 13:38:53 +020015985 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015986 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015987 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015988 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015989 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015990 /* FIXME: detect B0+ stepping and use auto training */
15991 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015992 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015993 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030015994 }
15995
15996 if (IS_BROADWELL(dev_priv)) {
15997 dev_priv->display.modeset_commit_cdclk =
15998 broadwell_modeset_commit_cdclk;
15999 dev_priv->display.modeset_calc_cdclk =
16000 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016001 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016002 dev_priv->display.modeset_commit_cdclk =
16003 valleyview_modeset_commit_cdclk;
16004 dev_priv->display.modeset_calc_cdclk =
16005 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016006 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016007 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016008 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016009 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016010 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016011 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16012 dev_priv->display.modeset_commit_cdclk =
16013 skl_modeset_commit_cdclk;
16014 dev_priv->display.modeset_calc_cdclk =
16015 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016016 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016017
Lyude27082492016-08-24 07:48:10 +020016018 if (dev_priv->info.gen >= 9)
16019 dev_priv->display.update_crtcs = skl_update_crtcs;
16020 else
16021 dev_priv->display.update_crtcs = intel_update_crtcs;
16022
Daniel Vetter5a21b662016-05-24 17:13:53 +020016023 switch (INTEL_INFO(dev_priv)->gen) {
16024 case 2:
16025 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16026 break;
16027
16028 case 3:
16029 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16030 break;
16031
16032 case 4:
16033 case 5:
16034 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16035 break;
16036
16037 case 6:
16038 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16039 break;
16040 case 7:
16041 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16042 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16043 break;
16044 case 9:
16045 /* Drop through - unsupported since execlist only. */
16046 default:
16047 /* Default just returns -ENODEV to indicate unsupported */
16048 dev_priv->display.queue_flip = intel_default_queue_flip;
16049 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016050}
16051
Jesse Barnesb690e962010-07-19 13:53:12 -070016052/*
16053 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16054 * resume, or other times. This quirk makes sure that's the case for
16055 * affected systems.
16056 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016057static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016058{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016059 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016060
16061 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016062 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016063}
16064
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016065static void quirk_pipeb_force(struct drm_device *dev)
16066{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016067 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016068
16069 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16070 DRM_INFO("applying pipe b force quirk\n");
16071}
16072
Keith Packard435793d2011-07-12 14:56:22 -070016073/*
16074 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16075 */
16076static void quirk_ssc_force_disable(struct drm_device *dev)
16077{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016078 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016079 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016080 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016081}
16082
Carsten Emde4dca20e2012-03-15 15:56:26 +010016083/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016084 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16085 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016086 */
16087static void quirk_invert_brightness(struct drm_device *dev)
16088{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016089 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016090 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016091 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016092}
16093
Scot Doyle9c72cc62014-07-03 23:27:50 +000016094/* Some VBT's incorrectly indicate no backlight is present */
16095static void quirk_backlight_present(struct drm_device *dev)
16096{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016097 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016098 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16099 DRM_INFO("applying backlight present quirk\n");
16100}
16101
Jesse Barnesb690e962010-07-19 13:53:12 -070016102struct intel_quirk {
16103 int device;
16104 int subsystem_vendor;
16105 int subsystem_device;
16106 void (*hook)(struct drm_device *dev);
16107};
16108
Egbert Eich5f85f172012-10-14 15:46:38 +020016109/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16110struct intel_dmi_quirk {
16111 void (*hook)(struct drm_device *dev);
16112 const struct dmi_system_id (*dmi_id_list)[];
16113};
16114
16115static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16116{
16117 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16118 return 1;
16119}
16120
16121static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16122 {
16123 .dmi_id_list = &(const struct dmi_system_id[]) {
16124 {
16125 .callback = intel_dmi_reverse_brightness,
16126 .ident = "NCR Corporation",
16127 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16128 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16129 },
16130 },
16131 { } /* terminating entry */
16132 },
16133 .hook = quirk_invert_brightness,
16134 },
16135};
16136
Ben Widawskyc43b5632012-04-16 14:07:40 -070016137static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016138 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16139 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16140
Jesse Barnesb690e962010-07-19 13:53:12 -070016141 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16142 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16143
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016144 /* 830 needs to leave pipe A & dpll A up */
16145 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16146
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016147 /* 830 needs to leave pipe B & dpll B up */
16148 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16149
Keith Packard435793d2011-07-12 14:56:22 -070016150 /* Lenovo U160 cannot use SSC on LVDS */
16151 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016152
16153 /* Sony Vaio Y cannot use SSC on LVDS */
16154 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016155
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016156 /* Acer Aspire 5734Z must invert backlight brightness */
16157 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16158
16159 /* Acer/eMachines G725 */
16160 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16161
16162 /* Acer/eMachines e725 */
16163 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16164
16165 /* Acer/Packard Bell NCL20 */
16166 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16167
16168 /* Acer Aspire 4736Z */
16169 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016170
16171 /* Acer Aspire 5336 */
16172 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016173
16174 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16175 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016176
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016177 /* Acer C720 Chromebook (Core i3 4005U) */
16178 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16179
jens steinb2a96012014-10-28 20:25:53 +010016180 /* Apple Macbook 2,1 (Core 2 T7400) */
16181 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16182
Jani Nikula1b9448b02015-11-05 11:49:59 +020016183 /* Apple Macbook 4,1 */
16184 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16185
Scot Doyled4967d82014-07-03 23:27:52 +000016186 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16187 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016188
16189 /* HP Chromebook 14 (Celeron 2955U) */
16190 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016191
16192 /* Dell Chromebook 11 */
16193 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016194
16195 /* Dell Chromebook 11 (2015 version) */
16196 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016197};
16198
16199static void intel_init_quirks(struct drm_device *dev)
16200{
16201 struct pci_dev *d = dev->pdev;
16202 int i;
16203
16204 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16205 struct intel_quirk *q = &intel_quirks[i];
16206
16207 if (d->device == q->device &&
16208 (d->subsystem_vendor == q->subsystem_vendor ||
16209 q->subsystem_vendor == PCI_ANY_ID) &&
16210 (d->subsystem_device == q->subsystem_device ||
16211 q->subsystem_device == PCI_ANY_ID))
16212 q->hook(dev);
16213 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016214 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16215 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16216 intel_dmi_quirks[i].hook(dev);
16217 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016218}
16219
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016220/* Disable the VGA plane that we never use */
16221static void i915_disable_vga(struct drm_device *dev)
16222{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016223 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +030016224 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016225 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020016226 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016227
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016228 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016229 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016230 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016231 sr1 = inb(VGA_SR_DATA);
16232 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016233 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016234 udelay(300);
16235
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016236 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016237 POSTING_READ(vga_reg);
16238}
16239
Daniel Vetterf8175862012-04-10 15:50:11 +020016240void intel_modeset_init_hw(struct drm_device *dev)
16241{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016242 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016243
Ville Syrjäläb6283052015-06-03 15:45:07 +030016244 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016245
16246 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16247
Daniel Vetterf8175862012-04-10 15:50:11 +020016248 intel_init_clock_gating(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020016249}
16250
Matt Roperd93c0372015-12-03 11:37:41 -080016251/*
16252 * Calculate what we think the watermarks should be for the state we've read
16253 * out of the hardware and then immediately program those watermarks so that
16254 * we ensure the hardware settings match our internal state.
16255 *
16256 * We can calculate what we think WM's should be by creating a duplicate of the
16257 * current state (which was constructed during hardware readout) and running it
16258 * through the atomic check code to calculate new watermark values in the
16259 * state object.
16260 */
16261static void sanitize_watermarks(struct drm_device *dev)
16262{
16263 struct drm_i915_private *dev_priv = to_i915(dev);
16264 struct drm_atomic_state *state;
16265 struct drm_crtc *crtc;
16266 struct drm_crtc_state *cstate;
16267 struct drm_modeset_acquire_ctx ctx;
16268 int ret;
16269 int i;
16270
16271 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016272 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016273 return;
16274
16275 /*
16276 * We need to hold connection_mutex before calling duplicate_state so
16277 * that the connector loop is protected.
16278 */
16279 drm_modeset_acquire_init(&ctx, 0);
16280retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016281 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016282 if (ret == -EDEADLK) {
16283 drm_modeset_backoff(&ctx);
16284 goto retry;
16285 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016286 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016287 }
16288
16289 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16290 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016291 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016292
Matt Ropered4a6a72016-02-23 17:20:13 -080016293 /*
16294 * Hardware readout is the only time we don't want to calculate
16295 * intermediate watermarks (since we don't trust the current
16296 * watermarks).
16297 */
16298 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16299
Matt Roperd93c0372015-12-03 11:37:41 -080016300 ret = intel_atomic_check(dev, state);
16301 if (ret) {
16302 /*
16303 * If we fail here, it means that the hardware appears to be
16304 * programmed in a way that shouldn't be possible, given our
16305 * understanding of watermark requirements. This might mean a
16306 * mistake in the hardware readout code or a mistake in the
16307 * watermark calculations for a given platform. Raise a WARN
16308 * so that this is noticeable.
16309 *
16310 * If this actually happens, we'll have to just leave the
16311 * BIOS-programmed watermarks untouched and hope for the best.
16312 */
16313 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080016314 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016315 }
16316
16317 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016318 for_each_crtc_in_state(state, crtc, cstate, i) {
16319 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16320
Matt Ropered4a6a72016-02-23 17:20:13 -080016321 cs->wm.need_postvbl_update = true;
16322 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016323 }
16324
16325 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016326fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016327 drm_modeset_drop_locks(&ctx);
16328 drm_modeset_acquire_fini(&ctx);
16329}
16330
Jesse Barnes79e53942008-11-07 14:24:08 -080016331void intel_modeset_init(struct drm_device *dev)
16332{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016333 struct drm_i915_private *dev_priv = to_i915(dev);
16334 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000016335 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016336 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016337 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016338
16339 drm_mode_config_init(dev);
16340
16341 dev->mode_config.min_width = 0;
16342 dev->mode_config.min_height = 0;
16343
Dave Airlie019d96c2011-09-29 16:20:42 +010016344 dev->mode_config.preferred_depth = 24;
16345 dev->mode_config.prefer_shadow = 1;
16346
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016347 dev->mode_config.allow_fb_modifiers = true;
16348
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016349 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016350
Jesse Barnesb690e962010-07-19 13:53:12 -070016351 intel_init_quirks(dev);
16352
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016353 intel_init_pm(dev);
16354
Ben Widawskye3c74752013-04-05 13:12:39 -070016355 if (INTEL_INFO(dev)->num_pipes == 0)
16356 return;
16357
Lukas Wunner69f92f62015-07-15 13:57:35 +020016358 /*
16359 * There may be no VBT; and if the BIOS enabled SSC we can
16360 * just keep using it to avoid unnecessary flicker. Whereas if the
16361 * BIOS isn't using it, don't assume it will work even if the VBT
16362 * indicates as much.
16363 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016364 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020016365 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16366 DREF_SSC1_ENABLE);
16367
16368 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16369 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16370 bios_lvds_use_ssc ? "en" : "dis",
16371 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16372 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16373 }
16374 }
16375
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016376 if (IS_GEN2(dev)) {
16377 dev->mode_config.max_width = 2048;
16378 dev->mode_config.max_height = 2048;
16379 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016380 dev->mode_config.max_width = 4096;
16381 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016382 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016383 dev->mode_config.max_width = 8192;
16384 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016385 }
Damien Lespiau068be562014-03-28 14:17:49 +000016386
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010016387 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16388 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030016389 dev->mode_config.cursor_height = 1023;
16390 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016391 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16392 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16393 } else {
16394 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16395 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16396 }
16397
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016398 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016399
Zhao Yakui28c97732009-10-09 11:39:41 +080016400 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016401 INTEL_INFO(dev)->num_pipes,
16402 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016403
Damien Lespiau055e3932014-08-18 13:49:10 +010016404 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016405 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000016406 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000016407 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016408 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030016409 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000016410 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016411 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016412 }
16413
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016414 intel_update_czclk(dev_priv);
16415 intel_update_cdclk(dev);
16416
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016417 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016418
Ville Syrjäläb2045352016-05-13 23:41:27 +030016419 if (dev_priv->max_cdclk_freq == 0)
16420 intel_update_max_cdclk(dev);
16421
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016422 /* Just disable it once at startup */
16423 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016424 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000016425
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016426 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016427 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016428 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016429
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016430 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016431 struct intel_initial_plane_config plane_config = {};
16432
Jesse Barnes46f297f2014-03-07 08:57:48 -080016433 if (!crtc->active)
16434 continue;
16435
Jesse Barnes46f297f2014-03-07 08:57:48 -080016436 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016437 * Note that reserving the BIOS fb up front prevents us
16438 * from stuffing other stolen allocations like the ring
16439 * on top. This prevents some ugliness at boot time, and
16440 * can even allow for smooth boot transitions if the BIOS
16441 * fb is large enough for the active pipe configuration.
16442 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016443 dev_priv->display.get_initial_plane_config(crtc,
16444 &plane_config);
16445
16446 /*
16447 * If the fb is shared between multiple heads, we'll
16448 * just get the first one.
16449 */
16450 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016451 }
Matt Roperd93c0372015-12-03 11:37:41 -080016452
16453 /*
16454 * Make sure hardware watermarks really match the state we read out.
16455 * Note that we need to do this after reconstructing the BIOS fb's
16456 * since the watermark calculation done here will use pstate->fb.
16457 */
16458 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016459}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016460
Daniel Vetter7fad7982012-07-04 17:51:47 +020016461static void intel_enable_pipe_a(struct drm_device *dev)
16462{
16463 struct intel_connector *connector;
16464 struct drm_connector *crt = NULL;
16465 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016466 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016467
16468 /* We can't just switch on the pipe A, we need to set things up with a
16469 * proper mode and output configuration. As a gross hack, enable pipe A
16470 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016471 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016472 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16473 crt = &connector->base;
16474 break;
16475 }
16476 }
16477
16478 if (!crt)
16479 return;
16480
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016481 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016482 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016483}
16484
Daniel Vetterfa555832012-10-10 23:14:00 +020016485static bool
16486intel_check_plane_mapping(struct intel_crtc *crtc)
16487{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016488 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016489 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016490 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016491
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016492 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016493 return true;
16494
Ville Syrjälä649636e2015-09-22 19:50:01 +030016495 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016496
16497 if ((val & DISPLAY_PLANE_ENABLE) &&
16498 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16499 return false;
16500
16501 return true;
16502}
16503
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016504static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16505{
16506 struct drm_device *dev = crtc->base.dev;
16507 struct intel_encoder *encoder;
16508
16509 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16510 return true;
16511
16512 return false;
16513}
16514
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016515static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16516{
16517 struct drm_device *dev = encoder->base.dev;
16518 struct intel_connector *connector;
16519
16520 for_each_connector_on_encoder(dev, &encoder->base, connector)
16521 return connector;
16522
16523 return NULL;
16524}
16525
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016526static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16527 enum transcoder pch_transcoder)
16528{
16529 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16530 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16531}
16532
Daniel Vetter24929352012-07-02 20:28:59 +020016533static void intel_sanitize_crtc(struct intel_crtc *crtc)
16534{
16535 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016536 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016537 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016538
Daniel Vetter24929352012-07-02 20:28:59 +020016539 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016540 if (!transcoder_is_dsi(cpu_transcoder)) {
16541 i915_reg_t reg = PIPECONF(cpu_transcoder);
16542
16543 I915_WRITE(reg,
16544 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16545 }
Daniel Vetter24929352012-07-02 20:28:59 +020016546
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016547 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016548 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016549 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016550 struct intel_plane *plane;
16551
Daniel Vetter96256042015-02-13 21:03:42 +010016552 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016553
16554 /* Disable everything but the primary plane */
16555 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16556 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16557 continue;
16558
16559 plane->disable_plane(&plane->base, &crtc->base);
16560 }
Daniel Vetter96256042015-02-13 21:03:42 +010016561 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016562
Daniel Vetter24929352012-07-02 20:28:59 +020016563 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016564 * disable the crtc (and hence change the state) if it is wrong. Note
16565 * that gen4+ has a fixed plane -> pipe mapping. */
16566 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016567 bool plane;
16568
Ville Syrjälä78108b72016-05-27 20:59:19 +030016569 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16570 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016571
16572 /* Pipe has the wrong plane attached and the plane is active.
16573 * Temporarily change the plane mapping and disable everything
16574 * ... */
16575 plane = crtc->plane;
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016576 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016577 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016578 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016579 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016580 }
Daniel Vetter24929352012-07-02 20:28:59 +020016581
Daniel Vetter7fad7982012-07-04 17:51:47 +020016582 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16583 crtc->pipe == PIPE_A && !crtc->active) {
16584 /* BIOS forgot to enable pipe A, this mostly happens after
16585 * resume. Force-enable the pipe to fix this, the update_dpms
16586 * call below we restore the pipe to the right state, but leave
16587 * the required bits on. */
16588 intel_enable_pipe_a(dev);
16589 }
16590
Daniel Vetter24929352012-07-02 20:28:59 +020016591 /* Adjust the state of the output pipe according to whether we
16592 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016593 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016594 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016595
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010016596 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016597 /*
16598 * We start out with underrun reporting disabled to avoid races.
16599 * For correct bookkeeping mark this on active crtcs.
16600 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016601 * Also on gmch platforms we dont have any hardware bits to
16602 * disable the underrun reporting. Which means we need to start
16603 * out with underrun reporting disabled also on inactive pipes,
16604 * since otherwise we'll complain about the garbage we read when
16605 * e.g. coming up after runtime pm.
16606 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016607 * No protection against concurrent access is required - at
16608 * worst a fifo underrun happens which also sets this to false.
16609 */
16610 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016611 /*
16612 * We track the PCH trancoder underrun reporting state
16613 * within the crtc. With crtc for pipe A housing the underrun
16614 * reporting state for PCH transcoder A, crtc for pipe B housing
16615 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16616 * and marking underrun reporting as disabled for the non-existing
16617 * PCH transcoders B and C would prevent enabling the south
16618 * error interrupt (see cpt_can_enable_serr_int()).
16619 */
16620 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16621 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016622 }
Daniel Vetter24929352012-07-02 20:28:59 +020016623}
16624
16625static void intel_sanitize_encoder(struct intel_encoder *encoder)
16626{
16627 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016628
16629 /* We need to check both for a crtc link (meaning that the
16630 * encoder is active and trying to read from a pipe) and the
16631 * pipe itself being active. */
16632 bool has_active_crtc = encoder->base.crtc &&
16633 to_intel_crtc(encoder->base.crtc)->active;
16634
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016635 connector = intel_encoder_find_connector(encoder);
16636 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016637 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16638 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016639 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016640
16641 /* Connector is active, but has no active pipe. This is
16642 * fallout from our resume register restoring. Disable
16643 * the encoder manually again. */
16644 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016645 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16646
Daniel Vetter24929352012-07-02 20:28:59 +020016647 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16648 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016649 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016650 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016651 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016652 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016653 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016654 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016655
16656 /* Inconsistent output/port/pipe state happens presumably due to
16657 * a bug in one of the get_hw_state functions. Or someplace else
16658 * in our code, like the register restore mess on resume. Clamp
16659 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016660
16661 connector->base.dpms = DRM_MODE_DPMS_OFF;
16662 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016663 }
16664 /* Enabled encoders without active connectors will be fixed in
16665 * the crtc fixup. */
16666}
16667
Imre Deak04098752014-02-18 00:02:16 +020016668void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016669{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016670 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020016671 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016672
Imre Deak04098752014-02-18 00:02:16 +020016673 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16674 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
16675 i915_disable_vga(dev);
16676 }
16677}
16678
16679void i915_redisable_vga(struct drm_device *dev)
16680{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016681 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak04098752014-02-18 00:02:16 +020016682
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016683 /* This function can be called both from intel_modeset_setup_hw_state or
16684 * at a very early point in our resume sequence, where the power well
16685 * structures are not yet restored. Since this function is at a very
16686 * paranoid "someone might have enabled VGA while we were not looking"
16687 * level, just check if the power well is enabled instead of trying to
16688 * follow the "don't touch the power well if we don't need it" policy
16689 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016690 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016691 return;
16692
Imre Deak04098752014-02-18 00:02:16 +020016693 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020016694
16695 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016696}
16697
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016698static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016699{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016700 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016701
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016702 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016703}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016704
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016705/* FIXME read out full plane state for all planes */
16706static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016707{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016708 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016709 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016710 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016711
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016712 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016713 primary_get_hw_state(to_intel_plane(primary));
16714
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016715 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016716 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016717}
16718
Daniel Vetter30e984d2013-06-05 13:34:17 +020016719static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016720{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016721 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016722 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016723 struct intel_crtc *crtc;
16724 struct intel_encoder *encoder;
16725 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016726 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016727
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016728 dev_priv->active_crtcs = 0;
16729
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016730 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016731 struct intel_crtc_state *crtc_state = crtc->config;
16732 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016733
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016734 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016735 memset(crtc_state, 0, sizeof(*crtc_state));
16736 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016737
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016738 crtc_state->base.active = crtc_state->base.enable =
16739 dev_priv->display.get_pipe_config(crtc, crtc_state);
16740
16741 crtc->base.enabled = crtc_state->base.enable;
16742 crtc->active = crtc_state->base.active;
16743
16744 if (crtc_state->base.active) {
16745 dev_priv->active_crtcs |= 1 << crtc->pipe;
16746
Clint Taylorc89e39f2016-05-13 23:41:21 +030016747 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016748 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016749 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016750 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16751 else
16752 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016753
16754 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16755 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16756 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016757 }
16758
16759 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016760
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016761 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016762
Ville Syrjälä78108b72016-05-27 20:59:19 +030016763 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16764 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016765 crtc->active ? "enabled" : "disabled");
16766 }
16767
Daniel Vetter53589012013-06-05 13:34:16 +020016768 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16769 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16770
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016771 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16772 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016773 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016774 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016775 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016776 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016777 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016778 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016779
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016780 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016781 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016782 }
16783
Damien Lespiaub2784e12014-08-05 11:29:37 +010016784 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016785 pipe = 0;
16786
16787 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016788 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16789 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030016790 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016791 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016792 } else {
16793 encoder->base.crtc = NULL;
16794 }
16795
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016796 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020016797 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016798 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016799 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016800 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016801 }
16802
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016803 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016804 if (connector->get_hw_state(connector)) {
16805 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016806
16807 encoder = connector->encoder;
16808 connector->base.encoder = &encoder->base;
16809
16810 if (encoder->base.crtc &&
16811 encoder->base.crtc->state->active) {
16812 /*
16813 * This has to be done during hardware readout
16814 * because anything calling .crtc_disable may
16815 * rely on the connector_mask being accurate.
16816 */
16817 encoder->base.crtc->state->connector_mask |=
16818 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016819 encoder->base.crtc->state->encoder_mask |=
16820 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016821 }
16822
Daniel Vetter24929352012-07-02 20:28:59 +020016823 } else {
16824 connector->base.dpms = DRM_MODE_DPMS_OFF;
16825 connector->base.encoder = NULL;
16826 }
16827 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16828 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016829 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016830 connector->base.encoder ? "enabled" : "disabled");
16831 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016832
16833 for_each_intel_crtc(dev, crtc) {
16834 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16835
16836 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16837 if (crtc->base.state->active) {
16838 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16839 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16840 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16841
16842 /*
16843 * The initial mode needs to be set in order to keep
16844 * the atomic core happy. It wants a valid mode if the
16845 * crtc's enabled, so we do the above call.
16846 *
16847 * At this point some state updated by the connectors
16848 * in their ->detect() callback has not run yet, so
16849 * no recalculation can be done yet.
16850 *
16851 * Even if we could do a recalculation and modeset
16852 * right now it would cause a double modeset if
16853 * fbdev or userspace chooses a different initial mode.
16854 *
16855 * If that happens, someone indicated they wanted a
16856 * mode change, which means it's safe to do a full
16857 * recalculation.
16858 */
16859 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016860
16861 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16862 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016863 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016864
16865 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016866 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016867}
16868
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016869/* Scan out the current hw modeset state,
16870 * and sanitizes it to the current state
16871 */
16872static void
16873intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016874{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016875 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020016876 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016877 struct intel_crtc *crtc;
16878 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016879 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016880
16881 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016882
16883 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016884 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016885 intel_sanitize_encoder(encoder);
16886 }
16887
Damien Lespiau055e3932014-08-18 13:49:10 +010016888 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020016889 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16890 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016891 intel_dump_pipe_config(crtc, crtc->config,
16892 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016893 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016894
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016895 intel_modeset_update_connector_atomic_state(dev);
16896
Daniel Vetter35c95372013-07-17 06:55:04 +020016897 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16898 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16899
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016900 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016901 continue;
16902
16903 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16904
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016905 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020016906 pll->on = false;
16907 }
16908
Wayne Boyer666a4532015-12-09 12:29:35 -080016909 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030016910 vlv_wm_get_hw_state(dev);
16911 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000016912 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016913 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030016914 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016915
16916 for_each_intel_crtc(dev, crtc) {
16917 unsigned long put_domains;
16918
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010016919 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016920 if (WARN_ON(put_domains))
16921 modeset_put_power_domains(dev_priv, put_domains);
16922 }
16923 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016924
16925 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016926}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016927
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016928void intel_display_resume(struct drm_device *dev)
16929{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016930 struct drm_i915_private *dev_priv = to_i915(dev);
16931 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16932 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016933 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020016934
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016935 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030016936 if (state)
16937 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016938
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016939 /*
16940 * This is a cludge because with real atomic modeset mode_config.mutex
16941 * won't be taken. Unfortunately some probed state like
16942 * audio_codec_enable is still protected by mode_config.mutex, so lock
16943 * it here for now.
16944 */
16945 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016946 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016947
Maarten Lankhorst73974892016-08-05 23:28:27 +030016948 while (1) {
16949 ret = drm_modeset_lock_all_ctx(dev, &ctx);
16950 if (ret != -EDEADLK)
16951 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016952
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016953 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016954 }
16955
Maarten Lankhorst73974892016-08-05 23:28:27 +030016956 if (!ret)
16957 ret = __intel_display_resume(dev, state);
16958
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016959 drm_modeset_drop_locks(&ctx);
16960 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016961 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016962
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016963 if (ret) {
16964 DRM_ERROR("Restoring old state failed with %i\n", ret);
16965 drm_atomic_state_free(state);
16966 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016967}
16968
16969void intel_modeset_gem_init(struct drm_device *dev)
16970{
Chris Wilsondc979972016-05-10 14:10:04 +010016971 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016972 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016973 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016974
Chris Wilsondc979972016-05-10 14:10:04 +010016975 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016976
Chris Wilson1833b132012-05-09 11:56:28 +010016977 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016978
Chris Wilson1ee8da62016-05-12 12:43:23 +010016979 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016980
16981 /*
16982 * Make sure any fbs we allocated at startup are properly
16983 * pinned & fenced. When we do the allocation it's too early
16984 * for this.
16985 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016986 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010016987 struct i915_vma *vma;
16988
Matt Roper2ff8fde2014-07-08 07:50:07 -070016989 obj = intel_fb_obj(c->primary->fb);
16990 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016991 continue;
16992
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016993 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010016994 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020016995 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016996 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010016997 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016998 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16999 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100017000 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020017001 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017002 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020017003 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017004 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080017005 }
17006 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017007}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017008
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017009int intel_connector_register(struct drm_connector *connector)
17010{
17011 struct intel_connector *intel_connector = to_intel_connector(connector);
17012 int ret;
17013
17014 ret = intel_backlight_device_register(intel_connector);
17015 if (ret)
17016 goto err;
17017
17018 return 0;
17019
17020err:
17021 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017022}
17023
Chris Wilsonc191eca2016-06-17 11:40:33 +010017024void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017025{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017026 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017027
Chris Wilsone63d87c2016-06-17 11:40:34 +010017028 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017029 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017030}
17031
Jesse Barnes79e53942008-11-07 14:24:08 -080017032void intel_modeset_cleanup(struct drm_device *dev)
17033{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017034 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017035
Chris Wilsondc979972016-05-10 14:10:04 +010017036 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017037
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017038 /*
17039 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017040 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017041 * experience fancy races otherwise.
17042 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017043 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017044
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017045 /*
17046 * Due to the hpd irq storm handling the hotplug work can re-arm the
17047 * poll handlers. Hence disable polling after hpd handling is shut down.
17048 */
Keith Packardf87ea762010-10-03 19:36:26 -070017049 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017050
Jesse Barnes723bfd72010-10-07 16:01:13 -070017051 intel_unregister_dsm_handler();
17052
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017053 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017054
Chris Wilson1630fe72011-07-08 12:22:42 +010017055 /* flush any delayed tasks or pending work */
17056 flush_scheduled_work();
17057
Jesse Barnes79e53942008-11-07 14:24:08 -080017058 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017059
Chris Wilson1ee8da62016-05-12 12:43:23 +010017060 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017061
Chris Wilsondc979972016-05-10 14:10:04 +010017062 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017063
17064 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080017065}
17066
Chris Wilsondf0e9242010-09-09 16:20:55 +010017067void intel_connector_attach_encoder(struct intel_connector *connector,
17068 struct intel_encoder *encoder)
17069{
17070 connector->encoder = encoder;
17071 drm_mode_connector_attach_encoder(&connector->base,
17072 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017073}
Dave Airlie28d52042009-09-21 14:33:58 +100017074
17075/*
17076 * set vga decode state - true == enable VGA decode
17077 */
17078int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
17079{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017080 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona885b3c2013-12-17 14:34:50 +000017081 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017082 u16 gmch_ctrl;
17083
Chris Wilson75fa0412014-02-07 18:37:02 -020017084 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17085 DRM_ERROR("failed to read control word\n");
17086 return -EIO;
17087 }
17088
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017089 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17090 return 0;
17091
Dave Airlie28d52042009-09-21 14:33:58 +100017092 if (state)
17093 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17094 else
17095 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017096
17097 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17098 DRM_ERROR("failed to write control word\n");
17099 return -EIO;
17100 }
17101
Dave Airlie28d52042009-09-21 14:33:58 +100017102 return 0;
17103}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017104
Chris Wilson98a2f412016-10-12 10:05:18 +010017105#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17106
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017107struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017108
17109 u32 power_well_driver;
17110
Chris Wilson63b66e52013-08-08 15:12:06 +020017111 int num_transcoders;
17112
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017113 struct intel_cursor_error_state {
17114 u32 control;
17115 u32 position;
17116 u32 base;
17117 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017118 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017119
17120 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017121 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017122 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030017123 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017124 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017125
17126 struct intel_plane_error_state {
17127 u32 control;
17128 u32 stride;
17129 u32 size;
17130 u32 pos;
17131 u32 addr;
17132 u32 surface;
17133 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017134 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017135
17136 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017137 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017138 enum transcoder cpu_transcoder;
17139
17140 u32 conf;
17141
17142 u32 htotal;
17143 u32 hblank;
17144 u32 hsync;
17145 u32 vtotal;
17146 u32 vblank;
17147 u32 vsync;
17148 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017149};
17150
17151struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017152intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017153{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017154 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017155 int transcoders[] = {
17156 TRANSCODER_A,
17157 TRANSCODER_B,
17158 TRANSCODER_C,
17159 TRANSCODER_EDP,
17160 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017161 int i;
17162
Chris Wilsonc0336662016-05-06 15:40:21 +010017163 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017164 return NULL;
17165
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017166 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017167 if (error == NULL)
17168 return NULL;
17169
Chris Wilsonc0336662016-05-06 15:40:21 +010017170 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017171 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17172
Damien Lespiau055e3932014-08-18 13:49:10 +010017173 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017174 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017175 __intel_display_power_is_enabled(dev_priv,
17176 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017177 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017178 continue;
17179
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017180 error->cursor[i].control = I915_READ(CURCNTR(i));
17181 error->cursor[i].position = I915_READ(CURPOS(i));
17182 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017183
17184 error->plane[i].control = I915_READ(DSPCNTR(i));
17185 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017186 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017187 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017188 error->plane[i].pos = I915_READ(DSPPOS(i));
17189 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017190 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017191 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017192 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017193 error->plane[i].surface = I915_READ(DSPSURF(i));
17194 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17195 }
17196
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017197 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030017198
Chris Wilsonc0336662016-05-06 15:40:21 +010017199 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030017200 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017201 }
17202
Jani Nikula4d1de972016-03-18 17:05:42 +020017203 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017204 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017205 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017206 error->num_transcoders++; /* Account for eDP. */
17207
17208 for (i = 0; i < error->num_transcoders; i++) {
17209 enum transcoder cpu_transcoder = transcoders[i];
17210
Imre Deakddf9c532013-11-27 22:02:02 +020017211 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017212 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017213 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017214 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017215 continue;
17216
Chris Wilson63b66e52013-08-08 15:12:06 +020017217 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17218
17219 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17220 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17221 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17222 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17223 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17224 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17225 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017226 }
17227
17228 return error;
17229}
17230
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017231#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17232
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017233void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017234intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017235 struct drm_device *dev,
17236 struct intel_display_error_state *error)
17237{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017238 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017239 int i;
17240
Chris Wilson63b66e52013-08-08 15:12:06 +020017241 if (!error)
17242 return;
17243
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017244 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010017245 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017246 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017247 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017248 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017249 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017250 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017251 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017252 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030017253 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017254
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017255 err_printf(m, "Plane [%d]:\n", i);
17256 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17257 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017258 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017259 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17260 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017261 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010017262 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017263 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017264 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017265 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17266 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017267 }
17268
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017269 err_printf(m, "Cursor [%d]:\n", i);
17270 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17271 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17272 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017273 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017274
17275 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017276 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017277 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017278 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017279 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017280 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17281 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17282 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17283 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17284 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17285 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17286 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17287 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017288}
Chris Wilson98a2f412016-10-12 10:05:18 +010017289
17290#endif