blob: f6adea8116de351173eca4ff5572b8c9e957d3a9 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020039#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070040#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080041#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080042#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010043#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070045#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080047#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080048#include <linux/reservation.h>
49#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Matt Roper465c1202014-05-29 08:06:54 -070051/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010052static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070055 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010056 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070057};
58
59/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010060static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070064 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010065 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
73 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010074 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070075 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070077 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053078 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070082};
83
Matt Roper3d7d6512014-06-10 08:28:13 -070084/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
Jesse Barnesf1f644d2013-06-27 00:39:25 +030089static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020090 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030091static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020092 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030093
Jesse Barneseb1bfe82014-02-12 12:26:25 -080094static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020098static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200105static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200106static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200109static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200110 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200119static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Ma Lingd4906092009-03-18 20:13:27 +0800121struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300122 struct {
123 int min, max;
124 } dot, vco, n, m, m1, m2, p, p1;
125
126 struct {
127 int dot_limit;
128 int p2_slow, p2_fast;
129 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800130};
Jesse Barnes79e53942008-11-07 14:24:08 -0800131
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300132/* returns HPLL frequency in kHz */
133static int valleyview_get_vco(struct drm_i915_private *dev_priv)
134{
135 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
136
137 /* Obtain SKU information */
138 mutex_lock(&dev_priv->sb_lock);
139 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
140 CCK_FUSE_HPLL_FREQ_MASK;
141 mutex_unlock(&dev_priv->sb_lock);
142
143 return vco_freq[hpll_freq] * 1000;
144}
145
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200146int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
147 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300148{
149 u32 val;
150 int divider;
151
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300152 mutex_lock(&dev_priv->sb_lock);
153 val = vlv_cck_read(dev_priv, reg);
154 mutex_unlock(&dev_priv->sb_lock);
155
156 divider = val & CCK_FREQUENCY_VALUES;
157
158 WARN((val & CCK_FREQUENCY_STATUS) !=
159 (divider << CCK_FREQUENCY_STATUS_SHIFT),
160 "%s change in progress\n", name);
161
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200162 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
163}
164
165static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
166 const char *name, u32 reg)
167{
168 if (dev_priv->hpll_freq == 0)
169 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
170
171 return vlv_get_cck_clock(dev_priv, name, reg,
172 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300173}
174
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200175static int
176intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200177{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200178 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200179}
180
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200181static int
182intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300183{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300184 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200185 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
186 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200187}
188
189static int
190intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
191{
Jani Nikula79e50a42015-08-26 10:58:20 +0300192 uint32_t clkcfg;
193
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200194 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300195 clkcfg = I915_READ(CLKCFG);
196 switch (clkcfg & CLKCFG_FSB_MASK) {
197 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200198 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300199 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200200 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300201 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200204 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300205 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 /* these two are just a guess; one of them might be right */
210 case CLKCFG_FSB_1600:
211 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 }
216}
217
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300218void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200219{
220 if (HAS_PCH_SPLIT(dev_priv))
221 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
222 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
223 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
224 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
225 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
226 else
227 return; /* no rawclk on other platforms, or no need to know it */
228
229 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
230}
231
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300232static void intel_update_czclk(struct drm_i915_private *dev_priv)
233{
Wayne Boyer666a4532015-12-09 12:29:35 -0800234 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300235 return;
236
237 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
238 CCK_CZ_CLOCK_CONTROL);
239
240 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
241}
242
Chris Wilson021357a2010-09-07 20:54:59 +0100243static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200244intel_fdi_link_freq(struct drm_i915_private *dev_priv,
245 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100246{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200247 if (HAS_DDI(dev_priv))
248 return pipe_config->port_clock; /* SPLL */
249 else if (IS_GEN5(dev_priv))
250 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200251 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100253}
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200257 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200258 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400259 .m = { .min = 96, .max = 140 },
260 .m1 = { .min = 18, .max = 26 },
261 .m2 = { .min = 6, .max = 16 },
262 .p = { .min = 4, .max = 128 },
263 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 165000,
265 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300268static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200269 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200270 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200271 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200272 .m = { .min = 96, .max = 140 },
273 .m1 = { .min = 18, .max = 26 },
274 .m2 = { .min = 6, .max = 16 },
275 .p = { .min = 4, .max = 128 },
276 .p1 = { .min = 2, .max = 33 },
277 .p2 = { .dot_limit = 165000,
278 .p2_slow = 4, .p2_fast = 4 },
279};
280
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300281static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200283 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200284 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .m = { .min = 96, .max = 140 },
286 .m1 = { .min = 18, .max = 26 },
287 .m2 = { .min = 6, .max = 16 },
288 .p = { .min = 4, .max = 128 },
289 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .p2 = { .dot_limit = 165000,
291 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700292};
Eric Anholt273e27c2011-03-30 13:01:10 -0700293
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300294static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .dot = { .min = 20000, .max = 400000 },
296 .vco = { .min = 1400000, .max = 2800000 },
297 .n = { .min = 1, .max = 6 },
298 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100299 .m1 = { .min = 8, .max = 18 },
300 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400301 .p = { .min = 5, .max = 80 },
302 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .p2 = { .dot_limit = 200000,
304 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300307static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400308 .dot = { .min = 20000, .max = 400000 },
309 .vco = { .min = 1400000, .max = 2800000 },
310 .n = { .min = 1, .max = 6 },
311 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100312 .m1 = { .min = 8, .max = 18 },
313 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400314 .p = { .min = 7, .max = 98 },
315 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 .p2 = { .dot_limit = 112000,
317 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Eric Anholt273e27c2011-03-30 13:01:10 -0700320
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300321static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 1750000, .max = 3500000},
324 .n = { .min = 1, .max = 4 },
325 .m = { .min = 104, .max = 138 },
326 .m1 = { .min = 17, .max = 23 },
327 .m2 = { .min = 5, .max = 11 },
328 .p = { .min = 10, .max = 30 },
329 .p1 = { .min = 1, .max = 3},
330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 10,
332 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800333 },
Keith Packarde4b36692009-06-05 19:22:17 -0700334};
335
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300336static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .dot = { .min = 22000, .max = 400000 },
338 .vco = { .min = 1750000, .max = 3500000},
339 .n = { .min = 1, .max = 4 },
340 .m = { .min = 104, .max = 138 },
341 .m1 = { .min = 16, .max = 23 },
342 .m2 = { .min = 5, .max = 11 },
343 .p = { .min = 5, .max = 80 },
344 .p1 = { .min = 1, .max = 8},
345 .p2 = { .dot_limit = 165000,
346 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700347};
348
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300349static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .dot = { .min = 20000, .max = 115000 },
351 .vco = { .min = 1750000, .max = 3500000 },
352 .n = { .min = 1, .max = 3 },
353 .m = { .min = 104, .max = 138 },
354 .m1 = { .min = 17, .max = 23 },
355 .m2 = { .min = 5, .max = 11 },
356 .p = { .min = 28, .max = 112 },
357 .p1 = { .min = 2, .max = 8 },
358 .p2 = { .dot_limit = 0,
359 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800360 },
Keith Packarde4b36692009-06-05 19:22:17 -0700361};
362
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300363static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .dot = { .min = 80000, .max = 224000 },
365 .vco = { .min = 1750000, .max = 3500000 },
366 .n = { .min = 1, .max = 3 },
367 .m = { .min = 104, .max = 138 },
368 .m1 = { .min = 17, .max = 23 },
369 .m2 = { .min = 5, .max = 11 },
370 .p = { .min = 14, .max = 42 },
371 .p1 = { .min = 2, .max = 6 },
372 .p2 = { .dot_limit = 0,
373 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800374 },
Keith Packarde4b36692009-06-05 19:22:17 -0700375};
376
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300377static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400378 .dot = { .min = 20000, .max = 400000},
379 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700380 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400381 .n = { .min = 3, .max = 6 },
382 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700383 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400384 .m1 = { .min = 0, .max = 0 },
385 .m2 = { .min = 0, .max = 254 },
386 .p = { .min = 5, .max = 80 },
387 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 .p2 = { .dot_limit = 200000,
389 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700390};
391
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300392static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400393 .dot = { .min = 20000, .max = 400000 },
394 .vco = { .min = 1700000, .max = 3500000 },
395 .n = { .min = 3, .max = 6 },
396 .m = { .min = 2, .max = 256 },
397 .m1 = { .min = 0, .max = 0 },
398 .m2 = { .min = 0, .max = 254 },
399 .p = { .min = 7, .max = 112 },
400 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700401 .p2 = { .dot_limit = 112000,
402 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700403};
404
Eric Anholt273e27c2011-03-30 13:01:10 -0700405/* Ironlake / Sandybridge
406 *
407 * We calculate clock using (register_value + 2) for N/M1/M2, so here
408 * the range value for them is (actual_value - 2).
409 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300410static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700411 .dot = { .min = 25000, .max = 350000 },
412 .vco = { .min = 1760000, .max = 3510000 },
413 .n = { .min = 1, .max = 5 },
414 .m = { .min = 79, .max = 127 },
415 .m1 = { .min = 12, .max = 22 },
416 .m2 = { .min = 5, .max = 9 },
417 .p = { .min = 5, .max = 80 },
418 .p1 = { .min = 1, .max = 8 },
419 .p2 = { .dot_limit = 225000,
420 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700421};
422
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300423static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700424 .dot = { .min = 25000, .max = 350000 },
425 .vco = { .min = 1760000, .max = 3510000 },
426 .n = { .min = 1, .max = 3 },
427 .m = { .min = 79, .max = 118 },
428 .m1 = { .min = 12, .max = 22 },
429 .m2 = { .min = 5, .max = 9 },
430 .p = { .min = 28, .max = 112 },
431 .p1 = { .min = 2, .max = 8 },
432 .p2 = { .dot_limit = 225000,
433 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800434};
435
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300436static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700437 .dot = { .min = 25000, .max = 350000 },
438 .vco = { .min = 1760000, .max = 3510000 },
439 .n = { .min = 1, .max = 3 },
440 .m = { .min = 79, .max = 127 },
441 .m1 = { .min = 12, .max = 22 },
442 .m2 = { .min = 5, .max = 9 },
443 .p = { .min = 14, .max = 56 },
444 .p1 = { .min = 2, .max = 8 },
445 .p2 = { .dot_limit = 225000,
446 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800447};
448
Eric Anholt273e27c2011-03-30 13:01:10 -0700449/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300450static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700451 .dot = { .min = 25000, .max = 350000 },
452 .vco = { .min = 1760000, .max = 3510000 },
453 .n = { .min = 1, .max = 2 },
454 .m = { .min = 79, .max = 126 },
455 .m1 = { .min = 12, .max = 22 },
456 .m2 = { .min = 5, .max = 9 },
457 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400458 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .p2 = { .dot_limit = 225000,
460 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700464 .dot = { .min = 25000, .max = 350000 },
465 .vco = { .min = 1760000, .max = 3510000 },
466 .n = { .min = 1, .max = 3 },
467 .m = { .min = 79, .max = 126 },
468 .m1 = { .min = 12, .max = 22 },
469 .m2 = { .min = 5, .max = 9 },
470 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .p2 = { .dot_limit = 225000,
473 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800474};
475
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300476static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477 /*
478 * These are the data rate limits (measured in fast clocks)
479 * since those are the strictest limits we have. The fast
480 * clock and actual rate limits are more relaxed, so checking
481 * them would make no difference.
482 */
483 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200484 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700485 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700486 .m1 = { .min = 2, .max = 3 },
487 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300488 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300489 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700490};
491
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300492static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300493 /*
494 * These are the data rate limits (measured in fast clocks)
495 * since those are the strictest limits we have. The fast
496 * clock and actual rate limits are more relaxed, so checking
497 * them would make no difference.
498 */
499 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200500 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 .n = { .min = 1, .max = 1 },
502 .m1 = { .min = 2, .max = 2 },
503 .m2 = { .min = 24 << 22, .max = 175 << 22 },
504 .p1 = { .min = 2, .max = 4 },
505 .p2 = { .p2_slow = 1, .p2_fast = 14 },
506};
507
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300508static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200509 /* FIXME: find real dot limits */
510 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530511 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200512 .n = { .min = 1, .max = 1 },
513 .m1 = { .min = 2, .max = 2 },
514 /* FIXME: find real m2 limits */
515 .m2 = { .min = 2 << 22, .max = 255 << 22 },
516 .p1 = { .min = 2, .max = 4 },
517 .p2 = { .p2_slow = 1, .p2_fast = 20 },
518};
519
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200520static bool
521needs_modeset(struct drm_crtc_state *state)
522{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200523 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200524}
525
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300526/**
527 * Returns whether any output on the specified pipe is of the specified type
528 */
Damien Lespiau40935612014-10-29 11:16:59 +0000529bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300530{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300531 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300532 struct intel_encoder *encoder;
533
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300534 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300535 if (encoder->type == type)
536 return true;
537
538 return false;
539}
540
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200541/**
542 * Returns whether any output on the specified pipe will have the specified
543 * type after a staged modeset is complete, i.e., the same as
544 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
545 * encoder->crtc.
546 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200547static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
548 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200550 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300551 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200553 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200555
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300556 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200557 if (connector_state->crtc != crtc_state->base.crtc)
558 continue;
559
560 num_connectors++;
561
562 encoder = to_intel_encoder(connector_state->best_encoder);
563 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200564 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200565 }
566
567 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200568
569 return false;
570}
571
Imre Deakdccbea32015-06-22 23:35:51 +0300572/*
573 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
574 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
575 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
576 * The helpers' return value is the rate of the clock that is fed to the
577 * display engine's pipe which can be the above fast dot clock rate or a
578 * divided-down version of it.
579 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500580/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300581static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800582{
Shaohua Li21778322009-02-23 15:19:16 +0800583 clock->m = clock->m2 + 2;
584 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200585 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300586 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300587 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
588 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300589
590 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800591}
592
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200593static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
594{
595 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
596}
597
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300598static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800599{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200600 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800601 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200602 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300603 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300604 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
605 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300606
607 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608}
609
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300610static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300611{
612 clock->m = clock->m1 * clock->m2;
613 clock->p = clock->p1 * clock->p2;
614 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300615 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300616 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
617 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300618
619 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300620}
621
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300623{
624 clock->m = clock->m1 * clock->m2;
625 clock->p = clock->p1 * clock->p2;
626 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300627 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300628 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
629 clock->n << 22);
630 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300631
632 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300633}
634
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800635#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800636/**
637 * Returns whether the given set of divisors are valid for a given refclk with
638 * the given connectors.
639 */
640
Chris Wilson1b894b52010-12-14 20:04:54 +0000641static bool intel_PLL_is_valid(struct drm_device *dev,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300642 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300643 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800644{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300645 if (clock->n < limit->n.min || limit->n.max < clock->n)
646 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400648 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300653
Wayne Boyer666a4532015-12-09 12:29:35 -0800654 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
655 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300656 if (clock->m1 <= clock->m2)
657 INTELPllInvalid("m1 <= m2\n");
658
Wayne Boyer666a4532015-12-09 12:29:35 -0800659 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300660 if (clock->p < limit->p.min || limit->p.max < clock->p)
661 INTELPllInvalid("p out of range\n");
662 if (clock->m < limit->m.min || limit->m.max < clock->m)
663 INTELPllInvalid("m out of range\n");
664 }
665
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400667 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
669 * connector, etc., rather than just a single range.
670 */
671 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400672 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800673
674 return true;
675}
676
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300677static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300678i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 const struct intel_crtc_state *crtc_state,
680 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800681{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300682 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800683
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200684 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800685 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100686 * For LVDS just rely on its current settings for dual-channel.
687 * We haven't figured out how to reliably set up different
688 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800689 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100690 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300691 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800692 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300693 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800694 } else {
695 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300696 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300698 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300700}
701
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200702/*
703 * Returns a set of divisors for the desired target clock with the given
704 * refclk, or FALSE. The returned values represent the clock equation:
705 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
706 *
707 * Target and reference clocks are specified in kHz.
708 *
709 * If match_clock is provided, then best_clock P divider must match the P
710 * divider from @match_clock used for LVDS downclocking.
711 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300712static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300713i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300714 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300715 int target, int refclk, struct dpll *match_clock,
716 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300717{
718 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300719 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300720 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721
Akshay Joshi0206e352011-08-16 15:34:10 -0400722 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800723
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300724 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
725
Zhao Yakui42158662009-11-20 11:24:18 +0800726 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
727 clock.m1++) {
728 for (clock.m2 = limit->m2.min;
729 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200730 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800731 break;
732 for (clock.n = limit->n.min;
733 clock.n <= limit->n.max; clock.n++) {
734 for (clock.p1 = limit->p1.min;
735 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800736 int this_err;
737
Imre Deakdccbea32015-06-22 23:35:51 +0300738 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000739 if (!intel_PLL_is_valid(dev, limit,
740 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800741 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800742 if (match_clock &&
743 clock.p != match_clock->p)
744 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
746 this_err = abs(clock.dot - target);
747 if (this_err < err) {
748 *best_clock = clock;
749 err = this_err;
750 }
751 }
752 }
753 }
754 }
755
756 return (err != target);
757}
758
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200759/*
760 * Returns a set of divisors for the desired target clock with the given
761 * refclk, or FALSE. The returned values represent the clock equation:
762 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
763 *
764 * Target and reference clocks are specified in kHz.
765 *
766 * If match_clock is provided, then best_clock P divider must match the P
767 * divider from @match_clock used for LVDS downclocking.
768 */
Ma Lingd4906092009-03-18 20:13:27 +0800769static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300770pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200771 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300772 int target, int refclk, struct dpll *match_clock,
773 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200774{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300775 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300776 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200777 int err = target;
778
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200779 memset(best_clock, 0, sizeof(*best_clock));
780
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300781 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
782
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200783 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
784 clock.m1++) {
785 for (clock.m2 = limit->m2.min;
786 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200787 for (clock.n = limit->n.min;
788 clock.n <= limit->n.max; clock.n++) {
789 for (clock.p1 = limit->p1.min;
790 clock.p1 <= limit->p1.max; clock.p1++) {
791 int this_err;
792
Imre Deakdccbea32015-06-22 23:35:51 +0300793 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800794 if (!intel_PLL_is_valid(dev, limit,
795 &clock))
796 continue;
797 if (match_clock &&
798 clock.p != match_clock->p)
799 continue;
800
801 this_err = abs(clock.dot - target);
802 if (this_err < err) {
803 *best_clock = clock;
804 err = this_err;
805 }
806 }
807 }
808 }
809 }
810
811 return (err != target);
812}
813
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200814/*
815 * Returns a set of divisors for the desired target clock with the given
816 * refclk, or FALSE. The returned values represent the clock equation:
817 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200818 *
819 * Target and reference clocks are specified in kHz.
820 *
821 * If match_clock is provided, then best_clock P divider must match the P
822 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200823 */
Ma Lingd4906092009-03-18 20:13:27 +0800824static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300825g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200826 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300827 int target, int refclk, struct dpll *match_clock,
828 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800829{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300830 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800832 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300833 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400834 /* approximately equals target * 0.00585 */
835 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800836
837 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300838
839 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
840
Ma Lingd4906092009-03-18 20:13:27 +0800841 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200842 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800843 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200844 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800845 for (clock.m1 = limit->m1.max;
846 clock.m1 >= limit->m1.min; clock.m1--) {
847 for (clock.m2 = limit->m2.max;
848 clock.m2 >= limit->m2.min; clock.m2--) {
849 for (clock.p1 = limit->p1.max;
850 clock.p1 >= limit->p1.min; clock.p1--) {
851 int this_err;
852
Imre Deakdccbea32015-06-22 23:35:51 +0300853 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000854 if (!intel_PLL_is_valid(dev, limit,
855 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800856 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000857
858 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800859 if (this_err < err_most) {
860 *best_clock = clock;
861 err_most = this_err;
862 max_n = clock.n;
863 found = true;
864 }
865 }
866 }
867 }
868 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800869 return found;
870}
Ma Lingd4906092009-03-18 20:13:27 +0800871
Imre Deakd5dd62b2015-03-17 11:40:03 +0200872/*
873 * Check if the calculated PLL configuration is more optimal compared to the
874 * best configuration and error found so far. Return the calculated error.
875 */
876static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300877 const struct dpll *calculated_clock,
878 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200879 unsigned int best_error_ppm,
880 unsigned int *error_ppm)
881{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200882 /*
883 * For CHV ignore the error and consider only the P value.
884 * Prefer a bigger P value based on HW requirements.
885 */
886 if (IS_CHERRYVIEW(dev)) {
887 *error_ppm = 0;
888
889 return calculated_clock->p > best_clock->p;
890 }
891
Imre Deak24be4e42015-03-17 11:40:04 +0200892 if (WARN_ON_ONCE(!target_freq))
893 return false;
894
Imre Deakd5dd62b2015-03-17 11:40:03 +0200895 *error_ppm = div_u64(1000000ULL *
896 abs(target_freq - calculated_clock->dot),
897 target_freq);
898 /*
899 * Prefer a better P value over a better (smaller) error if the error
900 * is small. Ensure this preference for future configurations too by
901 * setting the error to 0.
902 */
903 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
904 *error_ppm = 0;
905
906 return true;
907 }
908
909 return *error_ppm + 10 < best_error_ppm;
910}
911
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200912/*
913 * Returns a set of divisors for the desired target clock with the given
914 * refclk, or FALSE. The returned values represent the clock equation:
915 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
916 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800917static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300918vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200919 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300920 int target, int refclk, struct dpll *match_clock,
921 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700922{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200923 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300924 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300925 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300926 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300927 /* min update 19.2 MHz */
928 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300929 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700930
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300931 target *= 5; /* fast clock */
932
933 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
935 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300936 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300937 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300938 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300939 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300940 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700941 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300942 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200943 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300944
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300945 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
946 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300947
Imre Deakdccbea32015-06-22 23:35:51 +0300948 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300949
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300950 if (!intel_PLL_is_valid(dev, limit,
951 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300952 continue;
953
Imre Deakd5dd62b2015-03-17 11:40:03 +0200954 if (!vlv_PLL_is_optimal(dev, target,
955 &clock,
956 best_clock,
957 bestppm, &ppm))
958 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300959
Imre Deakd5dd62b2015-03-17 11:40:03 +0200960 *best_clock = clock;
961 bestppm = ppm;
962 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963 }
964 }
965 }
966 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700967
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300968 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700969}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200971/*
972 * Returns a set of divisors for the desired target clock with the given
973 * refclk, or FALSE. The returned values represent the clock equation:
974 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
975 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300976static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300977chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200978 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300979 int target, int refclk, struct dpll *match_clock,
980 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300981{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200982 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300983 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200984 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300985 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300986 uint64_t m2;
987 int found = false;
988
989 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200990 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300991
992 /*
993 * Based on hardware doc, the n always set to 1, and m1 always
994 * set to 2. If requires to support 200Mhz refclk, we need to
995 * revisit this because n may not 1 anymore.
996 */
997 clock.n = 1, clock.m1 = 2;
998 target *= 5; /* fast clock */
999
1000 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1001 for (clock.p2 = limit->p2.p2_fast;
1002 clock.p2 >= limit->p2.p2_slow;
1003 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001004 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001005
1006 clock.p = clock.p1 * clock.p2;
1007
1008 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1009 clock.n) << 22, refclk * clock.m1);
1010
1011 if (m2 > INT_MAX/clock.m1)
1012 continue;
1013
1014 clock.m2 = m2;
1015
Imre Deakdccbea32015-06-22 23:35:51 +03001016 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001017
1018 if (!intel_PLL_is_valid(dev, limit, &clock))
1019 continue;
1020
Imre Deak9ca3ba02015-03-17 11:40:05 +02001021 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1022 best_error_ppm, &error_ppm))
1023 continue;
1024
1025 *best_clock = clock;
1026 best_error_ppm = error_ppm;
1027 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001028 }
1029 }
1030
1031 return found;
1032}
1033
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001034bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001035 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001036{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001037 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001038 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001039
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001040 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001041 target_clock, refclk, NULL, best_clock);
1042}
1043
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001044bool intel_crtc_active(struct drm_crtc *crtc)
1045{
1046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1047
1048 /* Be paranoid as we can arrive here with only partial
1049 * state retrieved from the hardware during setup.
1050 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001051 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001052 * as Haswell has gained clock readout/fastboot support.
1053 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001054 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001055 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001056 *
1057 * FIXME: The intel_crtc->active here should be switched to
1058 * crtc->state->active once we have proper CRTC states wired up
1059 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001060 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001061 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001062 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001063}
1064
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001065enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1066 enum pipe pipe)
1067{
1068 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001071 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001072}
1073
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001074static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1075{
1076 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001077 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001078 u32 line1, line2;
1079 u32 line_mask;
1080
1081 if (IS_GEN2(dev))
1082 line_mask = DSL_LINEMASK_GEN2;
1083 else
1084 line_mask = DSL_LINEMASK_GEN3;
1085
1086 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001087 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001088 line2 = I915_READ(reg) & line_mask;
1089
1090 return line1 == line2;
1091}
1092
Keith Packardab7ad7f2010-10-03 00:33:06 -07001093/*
1094 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001095 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001096 *
1097 * After disabling a pipe, we can't wait for vblank in the usual way,
1098 * spinning on the vblank interrupt status bit, since we won't actually
1099 * see an interrupt when the pipe is disabled.
1100 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001101 * On Gen4 and above:
1102 * wait for the pipe register state bit to turn off
1103 *
1104 * Otherwise:
1105 * wait for the display line value to settle (it usually
1106 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001107 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001108 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001109static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001110{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001111 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001112 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001113 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001114 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001117 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001118
Keith Packardab7ad7f2010-10-03 00:33:06 -07001119 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001120 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1121 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001122 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001123 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001125 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001126 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001127 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001128}
1129
Jesse Barnesb24e7172011-01-04 15:09:30 -08001130/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001131void assert_pll(struct drm_i915_private *dev_priv,
1132 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134 u32 val;
1135 bool cur_state;
1136
Ville Syrjälä649636e2015-09-22 19:50:01 +03001137 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001139 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001140 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001141 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001143
Jani Nikula23538ef2013-08-27 15:12:22 +03001144/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001145void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001146{
1147 u32 val;
1148 bool cur_state;
1149
Ville Syrjäläa5805162015-05-26 20:42:30 +03001150 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001151 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001152 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001153
1154 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001155 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001156 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001157 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001158}
Jani Nikula23538ef2013-08-27 15:12:22 +03001159
Jesse Barnes040484a2011-01-03 12:14:26 -08001160static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1161 enum pipe pipe, bool state)
1162{
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001164 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1165 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001166
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001167 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001168 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001169 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001170 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001172 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001173 cur_state = !!(val & FDI_TX_ENABLE);
1174 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001175 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001176 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001177 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001178}
1179#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1180#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1181
1182static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1183 enum pipe pipe, bool state)
1184{
Jesse Barnes040484a2011-01-03 12:14:26 -08001185 u32 val;
1186 bool cur_state;
1187
Ville Syrjälä649636e2015-09-22 19:50:01 +03001188 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001189 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001190 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001191 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001192 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001193}
1194#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1195#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1196
1197static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1198 enum pipe pipe)
1199{
Jesse Barnes040484a2011-01-03 12:14:26 -08001200 u32 val;
1201
1202 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001203 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 return;
1205
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001206 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001207 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001208 return;
1209
Ville Syrjälä649636e2015-09-22 19:50:01 +03001210 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001211 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001212}
1213
Daniel Vetter55607e82013-06-16 21:42:39 +02001214void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1215 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001216{
Jesse Barnes040484a2011-01-03 12:14:26 -08001217 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001218 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001219
Ville Syrjälä649636e2015-09-22 19:50:01 +03001220 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001221 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001222 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001223 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001224 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001225}
1226
Daniel Vetterb680c372014-09-19 18:27:27 +02001227void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001229{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001230 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001231 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001232 u32 val;
1233 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001234 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001235
Jani Nikulabedd4db2014-08-22 15:04:13 +03001236 if (WARN_ON(HAS_DDI(dev)))
1237 return;
1238
1239 if (HAS_PCH_SPLIT(dev)) {
1240 u32 port_sel;
1241
Jesse Barnesea0760c2011-01-04 15:09:32 -08001242 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001243 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1244
1245 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1246 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1247 panel_pipe = PIPE_B;
1248 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001249 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001250 /* presumably write lock depends on pipe, not port select */
1251 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1252 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001253 } else {
1254 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001255 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1256 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001257 }
1258
1259 val = I915_READ(pp_reg);
1260 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001261 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001262 locked = false;
1263
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001265 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001266 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001267}
1268
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001269static void assert_cursor(struct drm_i915_private *dev_priv,
1270 enum pipe pipe, bool state)
1271{
1272 struct drm_device *dev = dev_priv->dev;
1273 bool cur_state;
1274
Paulo Zanonid9d82082014-02-27 16:30:56 -03001275 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001276 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001277 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001278 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001279
Rob Clarke2c719b2014-12-15 13:56:32 -05001280 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001281 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001282 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001283}
1284#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1285#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1286
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001287void assert_pipe(struct drm_i915_private *dev_priv,
1288 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001290 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001291 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1292 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001293 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001294
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001295 /* if we need the pipe quirk it must be always on */
1296 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1297 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001298 state = true;
1299
Imre Deak4feed0e2016-02-12 18:55:14 +02001300 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1301 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001302 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001303 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001304
1305 intel_display_power_put(dev_priv, power_domain);
1306 } else {
1307 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001308 }
1309
Rob Clarke2c719b2014-12-15 13:56:32 -05001310 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001311 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001312 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313}
1314
Chris Wilson931872f2012-01-16 23:01:13 +00001315static void assert_plane(struct drm_i915_private *dev_priv,
1316 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001318 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001319 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001320
Ville Syrjälä649636e2015-09-22 19:50:01 +03001321 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001322 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001324 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001325 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001326}
1327
Chris Wilson931872f2012-01-16 23:01:13 +00001328#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1329#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1330
Jesse Barnesb24e7172011-01-04 15:09:30 -08001331static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe)
1333{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001334 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001335 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001336
Ville Syrjälä653e1022013-06-04 13:49:05 +03001337 /* Primary planes are fixed to pipes on gen4+ */
1338 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001339 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001341 "plane %c assertion failure, should be disabled but not\n",
1342 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001343 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001344 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001345
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001347 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001348 u32 val = I915_READ(DSPCNTR(i));
1349 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001351 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001352 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1353 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001354 }
1355}
1356
Jesse Barnes19332d72013-03-28 09:55:38 -07001357static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1358 enum pipe pipe)
1359{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001360 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001361 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001362
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001363 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001364 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001365 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001366 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001367 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1368 sprite, pipe_name(pipe));
1369 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001370 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001371 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001372 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001373 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001374 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001375 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001376 }
1377 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001378 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001380 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001381 plane_name(pipe), pipe_name(pipe));
1382 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001383 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001384 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001385 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1386 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001387 }
1388}
1389
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001390static void assert_vblank_disabled(struct drm_crtc *crtc)
1391{
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001393 drm_crtc_vblank_put(crtc);
1394}
1395
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001396void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1397 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001398{
Jesse Barnes92f25842011-01-04 15:09:34 -08001399 u32 val;
1400 bool enabled;
1401
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001403 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001404 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001405 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1406 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001407}
1408
Keith Packard4e634382011-08-06 10:39:45 -07001409static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001411{
1412 if ((val & DP_PORT_EN) == 0)
1413 return false;
1414
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001415 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001416 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001417 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1418 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001419 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001420 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1421 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001422 } else {
1423 if ((val & DP_PIPE_MASK) != (pipe << 30))
1424 return false;
1425 }
1426 return true;
1427}
1428
Keith Packard1519b992011-08-06 10:35:34 -07001429static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1430 enum pipe pipe, u32 val)
1431{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001432 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001433 return false;
1434
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001435 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001436 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001437 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001438 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001439 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1440 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001441 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001442 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001443 return false;
1444 }
1445 return true;
1446}
1447
1448static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1449 enum pipe pipe, u32 val)
1450{
1451 if ((val & LVDS_PORT_EN) == 0)
1452 return false;
1453
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001454 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001455 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1456 return false;
1457 } else {
1458 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1459 return false;
1460 }
1461 return true;
1462}
1463
1464static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe, u32 val)
1466{
1467 if ((val & ADPA_DAC_ENABLE) == 0)
1468 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001469 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001470 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1471 return false;
1472 } else {
1473 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1474 return false;
1475 }
1476 return true;
1477}
1478
Jesse Barnes291906f2011-02-02 12:28:03 -08001479static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001480 enum pipe pipe, i915_reg_t reg,
1481 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001482{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001483 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001484 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001485 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001486 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001487
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001488 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001489 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001490 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
1493static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001494 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001495{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001496 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001497 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001498 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001499 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001500
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001501 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001502 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001503 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001504}
1505
1506static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1507 enum pipe pipe)
1508{
Jesse Barnes291906f2011-02-02 12:28:03 -08001509 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001510
Keith Packardf0575e92011-07-25 22:12:43 -07001511 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1512 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1513 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001514
Ville Syrjälä649636e2015-09-22 19:50:01 +03001515 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001516 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001517 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001518 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001519
Ville Syrjälä649636e2015-09-22 19:50:01 +03001520 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001521 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001522 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001523 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001524
Paulo Zanonie2debe92013-02-18 19:00:27 -03001525 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1526 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1527 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001528}
1529
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001530static void _vlv_enable_pll(struct intel_crtc *crtc,
1531 const struct intel_crtc_state *pipe_config)
1532{
1533 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1534 enum pipe pipe = crtc->pipe;
1535
1536 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1537 POSTING_READ(DPLL(pipe));
1538 udelay(150);
1539
1540 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1541 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1542}
1543
Ville Syrjäläd288f652014-10-28 13:20:22 +02001544static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001545 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001546{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001547 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001548 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001549
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001550 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001551
Daniel Vetter87442f72013-06-06 00:52:17 +02001552 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001553 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001555 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1556 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001557
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001558 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1559 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001560}
1561
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001562
1563static void _chv_enable_pll(struct intel_crtc *crtc,
1564 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001565{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001566 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001567 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001568 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001569 u32 tmp;
1570
Ville Syrjäläa5805162015-05-26 20:42:30 +03001571 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001572
1573 /* Enable back the 10bit clock to display controller */
1574 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1575 tmp |= DPIO_DCLKP_EN;
1576 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1577
Ville Syrjälä54433e92015-05-26 20:42:31 +03001578 mutex_unlock(&dev_priv->sb_lock);
1579
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001580 /*
1581 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1582 */
1583 udelay(1);
1584
1585 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001586 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001587
1588 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001589 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001590 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001591}
1592
1593static void chv_enable_pll(struct intel_crtc *crtc,
1594 const struct intel_crtc_state *pipe_config)
1595{
1596 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1597 enum pipe pipe = crtc->pipe;
1598
1599 assert_pipe_disabled(dev_priv, pipe);
1600
1601 /* PLL is protected by panel, make sure we can write it */
1602 assert_panel_unlocked(dev_priv, pipe);
1603
1604 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1605 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001606
Ville Syrjäläc2317752016-03-15 16:39:56 +02001607 if (pipe != PIPE_A) {
1608 /*
1609 * WaPixelRepeatModeFixForC0:chv
1610 *
1611 * DPLLCMD is AWOL. Use chicken bits to propagate
1612 * the value from DPLLBMD to either pipe B or C.
1613 */
1614 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1615 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1616 I915_WRITE(CBR4_VLV, 0);
1617 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1618
1619 /*
1620 * DPLLB VGA mode also seems to cause problems.
1621 * We should always have it disabled.
1622 */
1623 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1624 } else {
1625 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1626 POSTING_READ(DPLL_MD(pipe));
1627 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001628}
1629
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001630static int intel_num_dvo_pipes(struct drm_device *dev)
1631{
1632 struct intel_crtc *crtc;
1633 int count = 0;
1634
1635 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001636 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001637 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001638
1639 return count;
1640}
1641
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001643{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001644 struct drm_device *dev = crtc->base.dev;
1645 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001646 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001647 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001648
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001650
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001651 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652 if (IS_MOBILE(dev) && !IS_I830(dev))
1653 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001654
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001655 /* Enable DVO 2x clock on both PLLs if necessary */
1656 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1657 /*
1658 * It appears to be important that we don't enable this
1659 * for the current pipe before otherwise configuring the
1660 * PLL. No idea how this should be handled if multiple
1661 * DVO outputs are enabled simultaneosly.
1662 */
1663 dpll |= DPLL_DVO_2X_MODE;
1664 I915_WRITE(DPLL(!crtc->pipe),
1665 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1666 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001667
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001668 /*
1669 * Apparently we need to have VGA mode enabled prior to changing
1670 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1671 * dividers, even though the register value does change.
1672 */
1673 I915_WRITE(reg, 0);
1674
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001675 I915_WRITE(reg, dpll);
1676
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001677 /* Wait for the clocks to stabilize. */
1678 POSTING_READ(reg);
1679 udelay(150);
1680
1681 if (INTEL_INFO(dev)->gen >= 4) {
1682 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001683 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001684 } else {
1685 /* The pixel multiplier can only be updated once the
1686 * DPLL is enabled and the clocks are stable.
1687 *
1688 * So write it again.
1689 */
1690 I915_WRITE(reg, dpll);
1691 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001692
1693 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001695 POSTING_READ(reg);
1696 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001697 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698 POSTING_READ(reg);
1699 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001701 POSTING_READ(reg);
1702 udelay(150); /* wait for warmup */
1703}
1704
1705/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001706 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001707 * @dev_priv: i915 private structure
1708 * @pipe: pipe PLL to disable
1709 *
1710 * Disable the PLL for @pipe, making sure the pipe is off first.
1711 *
1712 * Note! This is for pre-ILK only.
1713 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001714static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001715{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001716 struct drm_device *dev = crtc->base.dev;
1717 struct drm_i915_private *dev_priv = dev->dev_private;
1718 enum pipe pipe = crtc->pipe;
1719
1720 /* Disable DVO 2x clock on both PLLs if necessary */
1721 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001722 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001723 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001724 I915_WRITE(DPLL(PIPE_B),
1725 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1726 I915_WRITE(DPLL(PIPE_A),
1727 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1728 }
1729
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001730 /* Don't disable pipe or pipe PLLs if needed */
1731 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1732 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001733 return;
1734
1735 /* Make sure the pipe isn't still relying on us */
1736 assert_pipe_disabled(dev_priv, pipe);
1737
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001738 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001739 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740}
1741
Jesse Barnesf6071162013-10-01 10:41:38 -07001742static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1743{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001744 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001745
1746 /* Make sure the pipe isn't still relying on us */
1747 assert_pipe_disabled(dev_priv, pipe);
1748
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001749 val = DPLL_INTEGRATED_REF_CLK_VLV |
1750 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1751 if (pipe != PIPE_A)
1752 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1753
Jesse Barnesf6071162013-10-01 10:41:38 -07001754 I915_WRITE(DPLL(pipe), val);
1755 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001756}
1757
1758static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1759{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001760 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001761 u32 val;
1762
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001763 /* Make sure the pipe isn't still relying on us */
1764 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001765
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001766 val = DPLL_SSC_REF_CLK_CHV |
1767 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001768 if (pipe != PIPE_A)
1769 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001770
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001771 I915_WRITE(DPLL(pipe), val);
1772 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001773
Ville Syrjäläa5805162015-05-26 20:42:30 +03001774 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001775
1776 /* Disable 10bit clock to display controller */
1777 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1778 val &= ~DPIO_DCLKP_EN;
1779 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1780
Ville Syrjäläa5805162015-05-26 20:42:30 +03001781 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001782}
1783
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001784void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001785 struct intel_digital_port *dport,
1786 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001787{
1788 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001789 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001790
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001791 switch (dport->port) {
1792 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001793 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001794 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001795 break;
1796 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001797 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001798 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001799 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001800 break;
1801 case PORT_D:
1802 port_mask = DPLL_PORTD_READY_MASK;
1803 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001804 break;
1805 default:
1806 BUG();
1807 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001808
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001809 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1810 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1811 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001812}
1813
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001814static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1815 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001816{
Daniel Vetter23670b322012-11-01 09:15:30 +01001817 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001818 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001820 i915_reg_t reg;
1821 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001822
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001824 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001825
1826 /* FDI must be feeding us bits for PCH ports */
1827 assert_fdi_tx_enabled(dev_priv, pipe);
1828 assert_fdi_rx_enabled(dev_priv, pipe);
1829
Daniel Vetter23670b322012-11-01 09:15:30 +01001830 if (HAS_PCH_CPT(dev)) {
1831 /* Workaround: Set the timing override bit before enabling the
1832 * pch transcoder. */
1833 reg = TRANS_CHICKEN2(pipe);
1834 val = I915_READ(reg);
1835 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1836 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001837 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001838
Daniel Vetterab9412b2013-05-03 11:49:46 +02001839 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001840 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001841 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001842
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001843 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001844 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001845 * Make the BPC in transcoder be consistent with
1846 * that in pipeconf reg. For HDMI we must use 8bpc
1847 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001848 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001849 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001850 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1851 val |= PIPECONF_8BPC;
1852 else
1853 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001854 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001855
1856 val &= ~TRANS_INTERLACE_MASK;
1857 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001858 if (HAS_PCH_IBX(dev_priv) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001859 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001860 val |= TRANS_LEGACY_INTERLACED_ILK;
1861 else
1862 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001863 else
1864 val |= TRANS_PROGRESSIVE;
1865
Jesse Barnes040484a2011-01-03 12:14:26 -08001866 I915_WRITE(reg, val | TRANS_ENABLE);
1867 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001868 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001869}
1870
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001871static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001872 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001873{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001874 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001875
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001876 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001877 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001878 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001879
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001880 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001881 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001882 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001883 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001884
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001885 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001886 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001887
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001888 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1889 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001890 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001891 else
1892 val |= TRANS_PROGRESSIVE;
1893
Daniel Vetterab9412b2013-05-03 11:49:46 +02001894 I915_WRITE(LPT_TRANSCONF, val);
1895 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001896 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001897}
1898
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001899static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1900 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001901{
Daniel Vetter23670b322012-11-01 09:15:30 +01001902 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001903 i915_reg_t reg;
1904 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001905
1906 /* FDI relies on the transcoder */
1907 assert_fdi_tx_disabled(dev_priv, pipe);
1908 assert_fdi_rx_disabled(dev_priv, pipe);
1909
Jesse Barnes291906f2011-02-02 12:28:03 -08001910 /* Ports must be off as well */
1911 assert_pch_ports_disabled(dev_priv, pipe);
1912
Daniel Vetterab9412b2013-05-03 11:49:46 +02001913 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001914 val = I915_READ(reg);
1915 val &= ~TRANS_ENABLE;
1916 I915_WRITE(reg, val);
1917 /* wait for PCH transcoder off, transcoder state */
1918 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001919 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001920
Ville Syrjäläc4656132015-10-29 21:25:56 +02001921 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001922 /* Workaround: Clear the timing override chicken bit again. */
1923 reg = TRANS_CHICKEN2(pipe);
1924 val = I915_READ(reg);
1925 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1926 I915_WRITE(reg, val);
1927 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001928}
1929
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001930static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932 u32 val;
1933
Daniel Vetterab9412b2013-05-03 11:49:46 +02001934 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001936 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001937 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001938 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001939 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001940
1941 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001942 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001943 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001944 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001945}
1946
1947/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001948 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001949 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001950 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001951 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001952 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001953 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001954static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001955{
Paulo Zanoni03722642014-01-17 13:51:09 -02001956 struct drm_device *dev = crtc->base.dev;
1957 struct drm_i915_private *dev_priv = dev->dev_private;
1958 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001959 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001960 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001961 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001962 u32 val;
1963
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001964 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1965
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001966 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001967 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001968 assert_sprites_disabled(dev_priv, pipe);
1969
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001970 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001971 pch_transcoder = TRANSCODER_A;
1972 else
1973 pch_transcoder = pipe;
1974
Jesse Barnesb24e7172011-01-04 15:09:30 -08001975 /*
1976 * A pipe without a PLL won't actually be able to drive bits from
1977 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1978 * need the check.
1979 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001980 if (HAS_GMCH_DISPLAY(dev_priv))
Jani Nikulaa65347b2015-11-27 12:21:46 +02001981 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03001982 assert_dsi_pll_enabled(dev_priv);
1983 else
1984 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001985 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001986 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001987 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001988 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001989 assert_fdi_tx_pll_enabled(dev_priv,
1990 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001991 }
1992 /* FIXME: assert CPU port conditions for SNB+ */
1993 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001994
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001995 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001996 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001997 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001998 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1999 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002000 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002001 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002002
2003 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002004 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002005
2006 /*
2007 * Until the pipe starts DSL will read as 0, which would cause
2008 * an apparent vblank timestamp jump, which messes up also the
2009 * frame count when it's derived from the timestamps. So let's
2010 * wait for the pipe to start properly before we call
2011 * drm_crtc_vblank_on()
2012 */
2013 if (dev->max_vblank_count == 0 &&
2014 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2015 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016}
2017
2018/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002019 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002020 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002021 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002022 * Disable the pipe of @crtc, making sure that various hardware
2023 * specific requirements are met, if applicable, e.g. plane
2024 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025 *
2026 * Will wait until the pipe has shut down before returning.
2027 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002028static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002030 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002031 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002032 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002033 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002034 u32 val;
2035
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002036 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2037
Jesse Barnesb24e7172011-01-04 15:09:30 -08002038 /*
2039 * Make sure planes won't keep trying to pump pixels to us,
2040 * or we might hang the display.
2041 */
2042 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002043 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002044 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002045
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002046 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002048 if ((val & PIPECONF_ENABLE) == 0)
2049 return;
2050
Ville Syrjälä67adc642014-08-15 01:21:57 +03002051 /*
2052 * Double wide has implications for planes
2053 * so best keep it disabled when not needed.
2054 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002055 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002056 val &= ~PIPECONF_DOUBLE_WIDE;
2057
2058 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002059 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2060 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002061 val &= ~PIPECONF_ENABLE;
2062
2063 I915_WRITE(reg, val);
2064 if ((val & PIPECONF_ENABLE) == 0)
2065 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002066}
2067
Chris Wilson693db182013-03-05 14:52:39 +00002068static bool need_vtd_wa(struct drm_device *dev)
2069{
2070#ifdef CONFIG_INTEL_IOMMU
2071 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2072 return true;
2073#endif
2074 return false;
2075}
2076
Ville Syrjälä832be822016-01-12 21:08:33 +02002077static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2078{
2079 return IS_GEN2(dev_priv) ? 2048 : 4096;
2080}
2081
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002082static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2083 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002084{
2085 switch (fb_modifier) {
2086 case DRM_FORMAT_MOD_NONE:
2087 return cpp;
2088 case I915_FORMAT_MOD_X_TILED:
2089 if (IS_GEN2(dev_priv))
2090 return 128;
2091 else
2092 return 512;
2093 case I915_FORMAT_MOD_Y_TILED:
2094 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2095 return 128;
2096 else
2097 return 512;
2098 case I915_FORMAT_MOD_Yf_TILED:
2099 switch (cpp) {
2100 case 1:
2101 return 64;
2102 case 2:
2103 case 4:
2104 return 128;
2105 case 8:
2106 case 16:
2107 return 256;
2108 default:
2109 MISSING_CASE(cpp);
2110 return cpp;
2111 }
2112 break;
2113 default:
2114 MISSING_CASE(fb_modifier);
2115 return cpp;
2116 }
2117}
2118
Ville Syrjälä832be822016-01-12 21:08:33 +02002119unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2120 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002121{
Ville Syrjälä832be822016-01-12 21:08:33 +02002122 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2123 return 1;
2124 else
2125 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002126 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002127}
2128
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002129/* Return the tile dimensions in pixel units */
2130static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2131 unsigned int *tile_width,
2132 unsigned int *tile_height,
2133 uint64_t fb_modifier,
2134 unsigned int cpp)
2135{
2136 unsigned int tile_width_bytes =
2137 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2138
2139 *tile_width = tile_width_bytes / cpp;
2140 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2141}
2142
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002143unsigned int
2144intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002145 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002146{
Ville Syrjälä832be822016-01-12 21:08:33 +02002147 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2148 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2149
2150 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002151}
2152
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002153unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2154{
2155 unsigned int size = 0;
2156 int i;
2157
2158 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2159 size += rot_info->plane[i].width * rot_info->plane[i].height;
2160
2161 return size;
2162}
2163
Daniel Vetter75c82a52015-10-14 16:51:04 +02002164static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002165intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2166 const struct drm_framebuffer *fb,
2167 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002168{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002169 if (intel_rotation_90_or_270(rotation)) {
2170 *view = i915_ggtt_view_rotated;
2171 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2172 } else {
2173 *view = i915_ggtt_view_normal;
2174 }
2175}
2176
2177static void
2178intel_fill_fb_info(struct drm_i915_private *dev_priv,
2179 struct drm_framebuffer *fb)
2180{
2181 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002182 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002183
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002184 tile_size = intel_tile_size(dev_priv);
2185
2186 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002187 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2188 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002189
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002190 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2191 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002192
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002193 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002194 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002195 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2196 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002197
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002198 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002199 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2200 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002201 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002202}
2203
Ville Syrjälä603525d2016-01-12 21:08:37 +02002204static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002205{
2206 if (INTEL_INFO(dev_priv)->gen >= 9)
2207 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002208 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002209 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002210 return 128 * 1024;
2211 else if (INTEL_INFO(dev_priv)->gen >= 4)
2212 return 4 * 1024;
2213 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002214 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002215}
2216
Ville Syrjälä603525d2016-01-12 21:08:37 +02002217static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2218 uint64_t fb_modifier)
2219{
2220 switch (fb_modifier) {
2221 case DRM_FORMAT_MOD_NONE:
2222 return intel_linear_alignment(dev_priv);
2223 case I915_FORMAT_MOD_X_TILED:
2224 if (INTEL_INFO(dev_priv)->gen >= 9)
2225 return 256 * 1024;
2226 return 0;
2227 case I915_FORMAT_MOD_Y_TILED:
2228 case I915_FORMAT_MOD_Yf_TILED:
2229 return 1 * 1024 * 1024;
2230 default:
2231 MISSING_CASE(fb_modifier);
2232 return 0;
2233 }
2234}
2235
Chris Wilson127bd2a2010-07-23 23:32:05 +01002236int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002237intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2238 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002239{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002240 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002241 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002242 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002243 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002244 u32 alignment;
2245 int ret;
2246
Matt Roperebcdd392014-07-09 16:22:11 -07002247 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2248
Ville Syrjälä603525d2016-01-12 21:08:37 +02002249 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002250
Ville Syrjälä3465c582016-02-15 22:54:43 +02002251 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002252
Chris Wilson693db182013-03-05 14:52:39 +00002253 /* Note that the w/a also requires 64 PTE of padding following the
2254 * bo. We currently fill all unused PTE with the shadow page and so
2255 * we should always have valid PTE following the scanout preventing
2256 * the VT-d warning.
2257 */
2258 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2259 alignment = 256 * 1024;
2260
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002261 /*
2262 * Global gtt pte registers are special registers which actually forward
2263 * writes to a chunk of system memory. Which means that there is no risk
2264 * that the register values disappear as soon as we call
2265 * intel_runtime_pm_put(), so it is correct to wrap only the
2266 * pin/unpin/fence and not more.
2267 */
2268 intel_runtime_pm_get(dev_priv);
2269
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002270 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2271 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002272 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002273 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002274
2275 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2276 * fence, whereas 965+ only requires a fence if using
2277 * framebuffer compression. For simplicity, we always install
2278 * a fence as the cost is not that onerous.
2279 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002280 if (view.type == I915_GGTT_VIEW_NORMAL) {
2281 ret = i915_gem_object_get_fence(obj);
2282 if (ret == -EDEADLK) {
2283 /*
2284 * -EDEADLK means there are no free fences
2285 * no pending flips.
2286 *
2287 * This is propagated to atomic, but it uses
2288 * -EDEADLK to force a locking recovery, so
2289 * change the returned error to -EBUSY.
2290 */
2291 ret = -EBUSY;
2292 goto err_unpin;
2293 } else if (ret)
2294 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002295
Vivek Kasireddy98072162015-10-29 18:54:38 -07002296 i915_gem_object_pin_fence(obj);
2297 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002298
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002299 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002300 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002301
2302err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002303 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002304err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002305 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002306 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002307}
2308
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002309void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002310{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002311 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002312 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002313
Matt Roperebcdd392014-07-09 16:22:11 -07002314 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2315
Ville Syrjälä3465c582016-02-15 22:54:43 +02002316 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002317
Vivek Kasireddy98072162015-10-29 18:54:38 -07002318 if (view.type == I915_GGTT_VIEW_NORMAL)
2319 i915_gem_object_unpin_fence(obj);
2320
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002321 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002322}
2323
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002324/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002325 * Adjust the tile offset by moving the difference into
2326 * the x/y offsets.
2327 *
2328 * Input tile dimensions and pitch must already be
2329 * rotated to match x and y, and in pixel units.
2330 */
2331static u32 intel_adjust_tile_offset(int *x, int *y,
2332 unsigned int tile_width,
2333 unsigned int tile_height,
2334 unsigned int tile_size,
2335 unsigned int pitch_tiles,
2336 u32 old_offset,
2337 u32 new_offset)
2338{
2339 unsigned int tiles;
2340
2341 WARN_ON(old_offset & (tile_size - 1));
2342 WARN_ON(new_offset & (tile_size - 1));
2343 WARN_ON(new_offset > old_offset);
2344
2345 tiles = (old_offset - new_offset) / tile_size;
2346
2347 *y += tiles / pitch_tiles * tile_height;
2348 *x += tiles % pitch_tiles * tile_width;
2349
2350 return new_offset;
2351}
2352
2353/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002354 * Computes the linear offset to the base tile and adjusts
2355 * x, y. bytes per pixel is assumed to be a power-of-two.
2356 *
2357 * In the 90/270 rotated case, x and y are assumed
2358 * to be already rotated to match the rotated GTT view, and
2359 * pitch is the tile_height aligned framebuffer height.
2360 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002361u32 intel_compute_tile_offset(int *x, int *y,
2362 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002363 unsigned int pitch,
2364 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002365{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002366 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2367 uint64_t fb_modifier = fb->modifier[plane];
2368 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002369 u32 offset, offset_aligned, alignment;
2370
2371 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2372 if (alignment)
2373 alignment--;
2374
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002375 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002376 unsigned int tile_size, tile_width, tile_height;
2377 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002378
Ville Syrjäläd8433102016-01-12 21:08:35 +02002379 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002380 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2381 fb_modifier, cpp);
2382
2383 if (intel_rotation_90_or_270(rotation)) {
2384 pitch_tiles = pitch / tile_height;
2385 swap(tile_width, tile_height);
2386 } else {
2387 pitch_tiles = pitch / (tile_width * cpp);
2388 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002389
Ville Syrjäläd8433102016-01-12 21:08:35 +02002390 tile_rows = *y / tile_height;
2391 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002392
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002393 tiles = *x / tile_width;
2394 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002395
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002396 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2397 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002398
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002399 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2400 tile_size, pitch_tiles,
2401 offset, offset_aligned);
2402 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002403 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002404 offset_aligned = offset & ~alignment;
2405
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002406 *y = (offset & alignment) / pitch;
2407 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002408 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002409
2410 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002411}
2412
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002413static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002414{
2415 switch (format) {
2416 case DISPPLANE_8BPP:
2417 return DRM_FORMAT_C8;
2418 case DISPPLANE_BGRX555:
2419 return DRM_FORMAT_XRGB1555;
2420 case DISPPLANE_BGRX565:
2421 return DRM_FORMAT_RGB565;
2422 default:
2423 case DISPPLANE_BGRX888:
2424 return DRM_FORMAT_XRGB8888;
2425 case DISPPLANE_RGBX888:
2426 return DRM_FORMAT_XBGR8888;
2427 case DISPPLANE_BGRX101010:
2428 return DRM_FORMAT_XRGB2101010;
2429 case DISPPLANE_RGBX101010:
2430 return DRM_FORMAT_XBGR2101010;
2431 }
2432}
2433
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002434static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2435{
2436 switch (format) {
2437 case PLANE_CTL_FORMAT_RGB_565:
2438 return DRM_FORMAT_RGB565;
2439 default:
2440 case PLANE_CTL_FORMAT_XRGB_8888:
2441 if (rgb_order) {
2442 if (alpha)
2443 return DRM_FORMAT_ABGR8888;
2444 else
2445 return DRM_FORMAT_XBGR8888;
2446 } else {
2447 if (alpha)
2448 return DRM_FORMAT_ARGB8888;
2449 else
2450 return DRM_FORMAT_XRGB8888;
2451 }
2452 case PLANE_CTL_FORMAT_XRGB_2101010:
2453 if (rgb_order)
2454 return DRM_FORMAT_XBGR2101010;
2455 else
2456 return DRM_FORMAT_XRGB2101010;
2457 }
2458}
2459
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002460static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002461intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2462 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002463{
2464 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002465 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002466 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002467 struct drm_i915_gem_object *obj = NULL;
2468 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002469 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002470 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2471 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2472 PAGE_SIZE);
2473
2474 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002475
Chris Wilsonff2652e2014-03-10 08:07:02 +00002476 if (plane_config->size == 0)
2477 return false;
2478
Paulo Zanoni3badb492015-09-23 12:52:23 -03002479 /* If the FB is too big, just don't use it since fbdev is not very
2480 * important and we should probably use that space with FBC or other
2481 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002482 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002483 return false;
2484
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002485 mutex_lock(&dev->struct_mutex);
2486
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002487 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2488 base_aligned,
2489 base_aligned,
2490 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002491 if (!obj) {
2492 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002493 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002494 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002495
Damien Lespiau49af4492015-01-20 12:51:44 +00002496 obj->tiling_mode = plane_config->tiling;
2497 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002498 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002499
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002500 mode_cmd.pixel_format = fb->pixel_format;
2501 mode_cmd.width = fb->width;
2502 mode_cmd.height = fb->height;
2503 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002504 mode_cmd.modifier[0] = fb->modifier[0];
2505 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002506
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002507 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002508 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002509 DRM_DEBUG_KMS("intel fb init failed\n");
2510 goto out_unref_obj;
2511 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002512
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002514
Daniel Vetterf6936e22015-03-26 12:17:05 +01002515 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002516 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002517
2518out_unref_obj:
2519 drm_gem_object_unreference(&obj->base);
2520 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002521 return false;
2522}
2523
Matt Roperafd65eb2015-02-03 13:10:04 -08002524/* Update plane->state->fb to match plane->fb after driver-internal updates */
2525static void
2526update_state_fb(struct drm_plane *plane)
2527{
2528 if (plane->fb == plane->state->fb)
2529 return;
2530
2531 if (plane->state->fb)
2532 drm_framebuffer_unreference(plane->state->fb);
2533 plane->state->fb = plane->fb;
2534 if (plane->state->fb)
2535 drm_framebuffer_reference(plane->state->fb);
2536}
2537
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002538static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002539intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2540 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002541{
2542 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002543 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002544 struct drm_crtc *c;
2545 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002546 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002547 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002548 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002549 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2550 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002551 struct intel_plane_state *intel_state =
2552 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002553 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002554
Damien Lespiau2d140302015-02-05 17:22:18 +00002555 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002556 return;
2557
Daniel Vetterf6936e22015-03-26 12:17:05 +01002558 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002559 fb = &plane_config->fb->base;
2560 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002561 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562
Damien Lespiau2d140302015-02-05 17:22:18 +00002563 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002564
2565 /*
2566 * Failed to alloc the obj, check to see if we should share
2567 * an fb with another CRTC instead
2568 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002569 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002570 i = to_intel_crtc(c);
2571
2572 if (c == &intel_crtc->base)
2573 continue;
2574
Matt Roper2ff8fde2014-07-08 07:50:07 -07002575 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002576 continue;
2577
Daniel Vetter88595ac2015-03-26 12:42:24 +01002578 fb = c->primary->fb;
2579 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002580 continue;
2581
Daniel Vetter88595ac2015-03-26 12:42:24 +01002582 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002583 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002584 drm_framebuffer_reference(fb);
2585 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586 }
2587 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002588
Matt Roper200757f2015-12-03 11:37:36 -08002589 /*
2590 * We've failed to reconstruct the BIOS FB. Current display state
2591 * indicates that the primary plane is visible, but has a NULL FB,
2592 * which will lead to problems later if we don't fix it up. The
2593 * simplest solution is to just disable the primary plane now and
2594 * pretend the BIOS never had it enabled.
2595 */
2596 to_intel_plane_state(plane_state)->visible = false;
2597 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002598 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002599 intel_plane->disable_plane(primary, &intel_crtc->base);
2600
Daniel Vetter88595ac2015-03-26 12:42:24 +01002601 return;
2602
2603valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002604 plane_state->src_x = 0;
2605 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002606 plane_state->src_w = fb->width << 16;
2607 plane_state->src_h = fb->height << 16;
2608
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002609 plane_state->crtc_x = 0;
2610 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002611 plane_state->crtc_w = fb->width;
2612 plane_state->crtc_h = fb->height;
2613
Matt Roper0a8d8a82015-12-03 11:37:38 -08002614 intel_state->src.x1 = plane_state->src_x;
2615 intel_state->src.y1 = plane_state->src_y;
2616 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2617 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2618 intel_state->dst.x1 = plane_state->crtc_x;
2619 intel_state->dst.y1 = plane_state->crtc_y;
2620 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2621 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2622
Daniel Vetter88595ac2015-03-26 12:42:24 +01002623 obj = intel_fb_obj(fb);
2624 if (obj->tiling_mode != I915_TILING_NONE)
2625 dev_priv->preserve_bios_swizzle = true;
2626
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002627 drm_framebuffer_reference(fb);
2628 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002629 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002630 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002631 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002632}
2633
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002634static void i9xx_update_primary_plane(struct drm_plane *primary,
2635 const struct intel_crtc_state *crtc_state,
2636 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002637{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002638 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002639 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2641 struct drm_framebuffer *fb = plane_state->base.fb;
2642 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002643 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002644 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002645 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002646 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002647 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002648 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002649 int x = plane_state->src.x1 >> 16;
2650 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002651
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002652 dspcntr = DISPPLANE_GAMMA_ENABLE;
2653
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002654 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002655
2656 if (INTEL_INFO(dev)->gen < 4) {
2657 if (intel_crtc->pipe == PIPE_B)
2658 dspcntr |= DISPPLANE_SEL_PIPE_B;
2659
2660 /* pipesrc and dspsize control the size that is scaled from,
2661 * which should always be the user's requested size.
2662 */
2663 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002664 ((crtc_state->pipe_src_h - 1) << 16) |
2665 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002666 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002667 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2668 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002669 ((crtc_state->pipe_src_h - 1) << 16) |
2670 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002671 I915_WRITE(PRIMPOS(plane), 0);
2672 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002673 }
2674
Ville Syrjälä57779d02012-10-31 17:50:14 +02002675 switch (fb->pixel_format) {
2676 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002677 dspcntr |= DISPPLANE_8BPP;
2678 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002679 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002680 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002681 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002682 case DRM_FORMAT_RGB565:
2683 dspcntr |= DISPPLANE_BGRX565;
2684 break;
2685 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002686 dspcntr |= DISPPLANE_BGRX888;
2687 break;
2688 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002689 dspcntr |= DISPPLANE_RGBX888;
2690 break;
2691 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002692 dspcntr |= DISPPLANE_BGRX101010;
2693 break;
2694 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002695 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002696 break;
2697 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002698 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002699 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002700
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002701 if (INTEL_INFO(dev)->gen >= 4 &&
2702 obj->tiling_mode != I915_TILING_NONE)
2703 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002704
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002705 if (IS_G4X(dev))
2706 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2707
Ville Syrjäläac484962016-01-20 21:05:26 +02002708 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002709
Daniel Vetterc2c75132012-07-05 12:17:30 +02002710 if (INTEL_INFO(dev)->gen >= 4) {
2711 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002712 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002713 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002714 linear_offset -= intel_crtc->dspaddr_offset;
2715 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002716 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002717 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002718
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002719 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302720 dspcntr |= DISPPLANE_ROTATE_180;
2721
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002722 x += (crtc_state->pipe_src_w - 1);
2723 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302724
2725 /* Finding the last pixel of the last line of the display
2726 data and adding to linear_offset*/
2727 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002728 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002729 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302730 }
2731
Paulo Zanoni2db33662015-09-14 15:20:03 -03002732 intel_crtc->adjusted_x = x;
2733 intel_crtc->adjusted_y = y;
2734
Sonika Jindal48404c12014-08-22 14:06:04 +05302735 I915_WRITE(reg, dspcntr);
2736
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002737 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002738 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002739 I915_WRITE(DSPSURF(plane),
2740 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002741 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002742 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002743 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002744 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002745 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002746}
2747
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002748static void i9xx_disable_primary_plane(struct drm_plane *primary,
2749 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002750{
2751 struct drm_device *dev = crtc->dev;
2752 struct drm_i915_private *dev_priv = dev->dev_private;
2753 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002754 int plane = intel_crtc->plane;
2755
2756 I915_WRITE(DSPCNTR(plane), 0);
2757 if (INTEL_INFO(dev_priv)->gen >= 4)
2758 I915_WRITE(DSPSURF(plane), 0);
2759 else
2760 I915_WRITE(DSPADDR(plane), 0);
2761 POSTING_READ(DSPCNTR(plane));
2762}
2763
2764static void ironlake_update_primary_plane(struct drm_plane *primary,
2765 const struct intel_crtc_state *crtc_state,
2766 const struct intel_plane_state *plane_state)
2767{
2768 struct drm_device *dev = primary->dev;
2769 struct drm_i915_private *dev_priv = dev->dev_private;
2770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2771 struct drm_framebuffer *fb = plane_state->base.fb;
2772 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002773 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002774 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002775 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002776 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002777 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002778 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002779 int x = plane_state->src.x1 >> 16;
2780 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002781
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002782 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002783 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002784
2785 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2786 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2787
Ville Syrjälä57779d02012-10-31 17:50:14 +02002788 switch (fb->pixel_format) {
2789 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790 dspcntr |= DISPPLANE_8BPP;
2791 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002792 case DRM_FORMAT_RGB565:
2793 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002795 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002796 dspcntr |= DISPPLANE_BGRX888;
2797 break;
2798 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002799 dspcntr |= DISPPLANE_RGBX888;
2800 break;
2801 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002802 dspcntr |= DISPPLANE_BGRX101010;
2803 break;
2804 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002805 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002806 break;
2807 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002808 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002809 }
2810
2811 if (obj->tiling_mode != I915_TILING_NONE)
2812 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002813
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002814 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002815 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002816
Ville Syrjäläac484962016-01-20 21:05:26 +02002817 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002818 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002819 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002820 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002821 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002822 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302823 dspcntr |= DISPPLANE_ROTATE_180;
2824
2825 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002826 x += (crtc_state->pipe_src_w - 1);
2827 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302828
2829 /* Finding the last pixel of the last line of the display
2830 data and adding to linear_offset*/
2831 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002832 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002833 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302834 }
2835 }
2836
Paulo Zanoni2db33662015-09-14 15:20:03 -03002837 intel_crtc->adjusted_x = x;
2838 intel_crtc->adjusted_y = y;
2839
Sonika Jindal48404c12014-08-22 14:06:04 +05302840 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002841
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002842 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002843 I915_WRITE(DSPSURF(plane),
2844 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002845 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002846 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2847 } else {
2848 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2849 I915_WRITE(DSPLINOFF(plane), linear_offset);
2850 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002851 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002852}
2853
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002854u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2855 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002856{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002857 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2858 return 64;
2859 } else {
2860 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002861
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002862 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002863 }
2864}
2865
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002866u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2867 struct drm_i915_gem_object *obj,
2868 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002869{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002870 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002871 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002872 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002873
Ville Syrjäläe7941292016-01-19 18:23:17 +02002874 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002875 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002876
Daniel Vetterce7f1722015-10-14 16:51:06 +02002877 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002878 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002879 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002880 return -1;
2881
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002882 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002883
2884 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002885 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002886 PAGE_SIZE;
2887 }
2888
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002889 WARN_ON(upper_32_bits(offset));
2890
2891 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002892}
2893
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002894static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2895{
2896 struct drm_device *dev = intel_crtc->base.dev;
2897 struct drm_i915_private *dev_priv = dev->dev_private;
2898
2899 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2900 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2901 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002902}
2903
Chandra Kondurua1b22782015-04-07 15:28:45 -07002904/*
2905 * This function detaches (aka. unbinds) unused scalers in hardware
2906 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002907static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002908{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002909 struct intel_crtc_scaler_state *scaler_state;
2910 int i;
2911
Chandra Kondurua1b22782015-04-07 15:28:45 -07002912 scaler_state = &intel_crtc->config->scaler_state;
2913
2914 /* loop through and disable scalers that aren't in use */
2915 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002916 if (!scaler_state->scalers[i].in_use)
2917 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002918 }
2919}
2920
Chandra Konduru6156a452015-04-27 13:48:39 -07002921u32 skl_plane_ctl_format(uint32_t pixel_format)
2922{
Chandra Konduru6156a452015-04-27 13:48:39 -07002923 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002924 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002925 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002926 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002927 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002928 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002929 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002930 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002931 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002932 /*
2933 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2934 * to be already pre-multiplied. We need to add a knob (or a different
2935 * DRM_FORMAT) for user-space to configure that.
2936 */
2937 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002938 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002939 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002940 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002941 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002942 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002943 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002944 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002945 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002946 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002948 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002950 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002952 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002953 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002954 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002955 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002956 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002958
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002959 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002960}
2961
2962u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2963{
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 switch (fb_modifier) {
2965 case DRM_FORMAT_MOD_NONE:
2966 break;
2967 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002968 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002969 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002970 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 default:
2974 MISSING_CASE(fb_modifier);
2975 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002976
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978}
2979
2980u32 skl_plane_ctl_rotation(unsigned int rotation)
2981{
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 switch (rotation) {
2983 case BIT(DRM_ROTATE_0):
2984 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302985 /*
2986 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2987 * while i915 HW rotation is clockwise, thats why this swapping.
2988 */
Chandra Konduru6156a452015-04-27 13:48:39 -07002989 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302990 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002992 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302994 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 default:
2996 MISSING_CASE(rotation);
2997 }
2998
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002999 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003000}
3001
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003002static void skylake_update_primary_plane(struct drm_plane *plane,
3003 const struct intel_crtc_state *crtc_state,
3004 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003005{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003006 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003007 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3009 struct drm_framebuffer *fb = plane_state->base.fb;
3010 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003011 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303012 u32 plane_ctl, stride_div, stride;
3013 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003014 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303015 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003016 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003017 int scaler_id = plane_state->scaler_id;
3018 int src_x = plane_state->src.x1 >> 16;
3019 int src_y = plane_state->src.y1 >> 16;
3020 int src_w = drm_rect_width(&plane_state->src) >> 16;
3021 int src_h = drm_rect_height(&plane_state->src) >> 16;
3022 int dst_x = plane_state->dst.x1;
3023 int dst_y = plane_state->dst.y1;
3024 int dst_w = drm_rect_width(&plane_state->dst);
3025 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003026
3027 plane_ctl = PLANE_CTL_ENABLE |
3028 PLANE_CTL_PIPE_GAMMA_ENABLE |
3029 PLANE_CTL_PIPE_CSC_ENABLE;
3030
Chandra Konduru6156a452015-04-27 13:48:39 -07003031 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3032 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003033 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003034 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003035
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003036 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003037 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003038 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303039
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003040 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003041
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303042 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003043 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3044
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303045 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003046 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303047 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003048 x_offset = stride * tile_height - src_y - src_h;
3049 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003050 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303051 } else {
3052 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003053 x_offset = src_x;
3054 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303056 }
3057 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003058
Paulo Zanoni2db33662015-09-14 15:20:03 -03003059 intel_crtc->adjusted_x = x_offset;
3060 intel_crtc->adjusted_y = y_offset;
3061
Damien Lespiau70d21f02013-07-03 21:06:04 +01003062 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303063 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3064 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3065 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003066
3067 if (scaler_id >= 0) {
3068 uint32_t ps_ctrl = 0;
3069
3070 WARN_ON(!dst_w || !dst_h);
3071 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3072 crtc_state->scaler_state.scalers[scaler_id].mode;
3073 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3074 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3075 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3076 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3077 I915_WRITE(PLANE_POS(pipe, 0), 0);
3078 } else {
3079 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3080 }
3081
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003082 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003083
3084 POSTING_READ(PLANE_SURF(pipe, 0));
3085}
3086
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003087static void skylake_disable_primary_plane(struct drm_plane *primary,
3088 struct drm_crtc *crtc)
3089{
3090 struct drm_device *dev = crtc->dev;
3091 struct drm_i915_private *dev_priv = dev->dev_private;
3092 int pipe = to_intel_crtc(crtc)->pipe;
3093
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003094 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3095 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3096 POSTING_READ(PLANE_SURF(pipe, 0));
3097}
3098
Jesse Barnes17638cd2011-06-24 12:19:23 -07003099/* Assume fb object is pinned & idle & fenced and just update base pointers */
3100static int
3101intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3102 int x, int y, enum mode_set_atomic state)
3103{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003104 /* Support for kgdboc is disabled, this needs a major rework. */
3105 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003106
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003107 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003108}
3109
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003110static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003111{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003112 struct drm_crtc *crtc;
3113
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003114 for_each_crtc(dev_priv->dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3116 enum plane plane = intel_crtc->plane;
3117
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003118 intel_prepare_page_flip(dev_priv, plane);
3119 intel_finish_page_flip_plane(dev_priv, plane);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003120 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003121}
3122
3123static void intel_update_primary_planes(struct drm_device *dev)
3124{
Ville Syrjälä75147472014-11-24 18:28:11 +02003125 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003126
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003127 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003128 struct intel_plane *plane = to_intel_plane(crtc->primary);
3129 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003130
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003131 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003132 plane_state = to_intel_plane_state(plane->base.state);
3133
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003134 if (plane_state->visible)
3135 plane->update_plane(&plane->base,
3136 to_intel_crtc_state(crtc->state),
3137 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003138
3139 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003140 }
3141}
3142
Chris Wilsonc0336662016-05-06 15:40:21 +01003143void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003144{
3145 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003146 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003147 return;
3148
3149 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003150 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003151 return;
3152
Chris Wilsonc0336662016-05-06 15:40:21 +01003153 drm_modeset_lock_all(dev_priv->dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003154 /*
3155 * Disabling the crtcs gracefully seems nicer. Also the
3156 * g33 docs say we should at least disable all the planes.
3157 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003158 intel_display_suspend(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003159}
3160
Chris Wilsonc0336662016-05-06 15:40:21 +01003161void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003162{
Ville Syrjälä75147472014-11-24 18:28:11 +02003163 /*
3164 * Flips in the rings will be nuked by the reset,
3165 * so complete all pending flips so that user space
3166 * will get its events and not get stuck.
3167 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003168 intel_complete_page_flips(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003169
3170 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003171 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003172 return;
3173
3174 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003175 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä75147472014-11-24 18:28:11 +02003176 /*
3177 * Flips in the rings have been nuked by the reset,
3178 * so update the base address of all primary
3179 * planes to the the last fb to make sure we're
3180 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003181 *
3182 * FIXME: Atomic will make this obsolete since we won't schedule
3183 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003184 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003185 intel_update_primary_planes(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003186 return;
3187 }
3188
3189 /*
3190 * The display has been reset as well,
3191 * so need a full re-initialization.
3192 */
3193 intel_runtime_pm_disable_interrupts(dev_priv);
3194 intel_runtime_pm_enable_interrupts(dev_priv);
3195
Chris Wilsonc0336662016-05-06 15:40:21 +01003196 intel_modeset_init_hw(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003197
3198 spin_lock_irq(&dev_priv->irq_lock);
3199 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003200 dev_priv->display.hpd_irq_setup(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003201 spin_unlock_irq(&dev_priv->irq_lock);
3202
Chris Wilsonc0336662016-05-06 15:40:21 +01003203 intel_display_resume(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003204
3205 intel_hpd_init(dev_priv);
3206
Chris Wilsonc0336662016-05-06 15:40:21 +01003207 drm_modeset_unlock_all(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003208}
3209
Chris Wilson7d5e3792014-03-04 13:15:08 +00003210static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3211{
3212 struct drm_device *dev = crtc->dev;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonc19ae982016-04-13 17:35:03 +01003214 unsigned reset_counter;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003215 bool pending;
3216
Chris Wilson7f1847e2016-04-13 17:35:04 +01003217 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3218 if (intel_crtc->reset_counter != reset_counter)
Chris Wilson7d5e3792014-03-04 13:15:08 +00003219 return false;
3220
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003221 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003222 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003223 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003224
3225 return pending;
3226}
3227
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003228static void intel_update_pipe_config(struct intel_crtc *crtc,
3229 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003230{
3231 struct drm_device *dev = crtc->base.dev;
3232 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003233 struct intel_crtc_state *pipe_config =
3234 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003235
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003236 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3237 crtc->base.mode = crtc->base.state->mode;
3238
3239 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3240 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3241 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003242
3243 /*
3244 * Update pipe size and adjust fitter if needed: the reason for this is
3245 * that in compute_mode_changes we check the native mode (not the pfit
3246 * mode) to see if we can flip rather than do a full mode set. In the
3247 * fastboot case, we'll flip, but if we don't update the pipesrc and
3248 * pfit state, we'll end up with a big fb scanned out into the wrong
3249 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003250 */
3251
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003252 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003253 ((pipe_config->pipe_src_w - 1) << 16) |
3254 (pipe_config->pipe_src_h - 1));
3255
3256 /* on skylake this is done by detaching scalers */
3257 if (INTEL_INFO(dev)->gen >= 9) {
3258 skl_detach_scalers(crtc);
3259
3260 if (pipe_config->pch_pfit.enabled)
3261 skylake_pfit_enable(crtc);
3262 } else if (HAS_PCH_SPLIT(dev)) {
3263 if (pipe_config->pch_pfit.enabled)
3264 ironlake_pfit_enable(crtc);
3265 else if (old_crtc_state->pch_pfit.enabled)
3266 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003267 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003268}
3269
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003270static void intel_fdi_normal_train(struct drm_crtc *crtc)
3271{
3272 struct drm_device *dev = crtc->dev;
3273 struct drm_i915_private *dev_priv = dev->dev_private;
3274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3275 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003276 i915_reg_t reg;
3277 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003278
3279 /* enable normal train */
3280 reg = FDI_TX_CTL(pipe);
3281 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003282 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003283 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3284 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003285 } else {
3286 temp &= ~FDI_LINK_TRAIN_NONE;
3287 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003288 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003289 I915_WRITE(reg, temp);
3290
3291 reg = FDI_RX_CTL(pipe);
3292 temp = I915_READ(reg);
3293 if (HAS_PCH_CPT(dev)) {
3294 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3295 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3296 } else {
3297 temp &= ~FDI_LINK_TRAIN_NONE;
3298 temp |= FDI_LINK_TRAIN_NONE;
3299 }
3300 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3301
3302 /* wait one idle pattern time */
3303 POSTING_READ(reg);
3304 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003305
3306 /* IVB wants error correction enabled */
3307 if (IS_IVYBRIDGE(dev))
3308 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3309 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003310}
3311
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003312/* The FDI link training functions for ILK/Ibexpeak. */
3313static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3314{
3315 struct drm_device *dev = crtc->dev;
3316 struct drm_i915_private *dev_priv = dev->dev_private;
3317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3318 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003319 i915_reg_t reg;
3320 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003321
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003322 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003323 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003324
Adam Jacksone1a44742010-06-25 15:32:14 -04003325 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3326 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003327 reg = FDI_RX_IMR(pipe);
3328 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003329 temp &= ~FDI_RX_SYMBOL_LOCK;
3330 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003331 I915_WRITE(reg, temp);
3332 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003333 udelay(150);
3334
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003335 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003336 reg = FDI_TX_CTL(pipe);
3337 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003338 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003339 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003340 temp &= ~FDI_LINK_TRAIN_NONE;
3341 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003342 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003343
Chris Wilson5eddb702010-09-11 13:48:45 +01003344 reg = FDI_RX_CTL(pipe);
3345 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003346 temp &= ~FDI_LINK_TRAIN_NONE;
3347 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003348 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3349
3350 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003351 udelay(150);
3352
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003353 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003354 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3355 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3356 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003357
Chris Wilson5eddb702010-09-11 13:48:45 +01003358 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003359 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003360 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003361 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3362
3363 if ((temp & FDI_RX_BIT_LOCK)) {
3364 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003366 break;
3367 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003368 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003369 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003370 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003371
3372 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003373 reg = FDI_TX_CTL(pipe);
3374 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003375 temp &= ~FDI_LINK_TRAIN_NONE;
3376 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003377 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003378
Chris Wilson5eddb702010-09-11 13:48:45 +01003379 reg = FDI_RX_CTL(pipe);
3380 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003381 temp &= ~FDI_LINK_TRAIN_NONE;
3382 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003383 I915_WRITE(reg, temp);
3384
3385 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003386 udelay(150);
3387
Chris Wilson5eddb702010-09-11 13:48:45 +01003388 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003389 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003390 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003391 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3392
3393 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395 DRM_DEBUG_KMS("FDI train 2 done.\n");
3396 break;
3397 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003398 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003399 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401
3402 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003403
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003404}
3405
Akshay Joshi0206e352011-08-16 15:34:10 -04003406static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003407 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3408 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3409 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3410 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3411};
3412
3413/* The FDI link training functions for SNB/Cougarpoint. */
3414static void gen6_fdi_link_train(struct drm_crtc *crtc)
3415{
3416 struct drm_device *dev = crtc->dev;
3417 struct drm_i915_private *dev_priv = dev->dev_private;
3418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3419 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003420 i915_reg_t reg;
3421 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003422
Adam Jacksone1a44742010-06-25 15:32:14 -04003423 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3424 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 reg = FDI_RX_IMR(pipe);
3426 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003427 temp &= ~FDI_RX_SYMBOL_LOCK;
3428 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003429 I915_WRITE(reg, temp);
3430
3431 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003432 udelay(150);
3433
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003434 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 reg = FDI_TX_CTL(pipe);
3436 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003437 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003438 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 temp &= ~FDI_LINK_TRAIN_NONE;
3440 temp |= FDI_LINK_TRAIN_PATTERN_1;
3441 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3442 /* SNB-B */
3443 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003444 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445
Daniel Vetterd74cf322012-10-26 10:58:13 +02003446 I915_WRITE(FDI_RX_MISC(pipe),
3447 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3448
Chris Wilson5eddb702010-09-11 13:48:45 +01003449 reg = FDI_RX_CTL(pipe);
3450 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 if (HAS_PCH_CPT(dev)) {
3452 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3453 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3454 } else {
3455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_1;
3457 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3459
3460 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 udelay(150);
3462
Akshay Joshi0206e352011-08-16 15:34:10 -04003463 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003464 reg = FDI_TX_CTL(pipe);
3465 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3467 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 I915_WRITE(reg, temp);
3469
3470 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 udelay(500);
3472
Sean Paulfa37d392012-03-02 12:53:39 -05003473 for (retry = 0; retry < 5; retry++) {
3474 reg = FDI_RX_IIR(pipe);
3475 temp = I915_READ(reg);
3476 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3477 if (temp & FDI_RX_BIT_LOCK) {
3478 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3479 DRM_DEBUG_KMS("FDI train 1 done.\n");
3480 break;
3481 }
3482 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003483 }
Sean Paulfa37d392012-03-02 12:53:39 -05003484 if (retry < 5)
3485 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003486 }
3487 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003488 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003489
3490 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003491 reg = FDI_TX_CTL(pipe);
3492 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493 temp &= ~FDI_LINK_TRAIN_NONE;
3494 temp |= FDI_LINK_TRAIN_PATTERN_2;
3495 if (IS_GEN6(dev)) {
3496 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3497 /* SNB-B */
3498 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3499 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003500 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003501
Chris Wilson5eddb702010-09-11 13:48:45 +01003502 reg = FDI_RX_CTL(pipe);
3503 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504 if (HAS_PCH_CPT(dev)) {
3505 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3506 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3507 } else {
3508 temp &= ~FDI_LINK_TRAIN_NONE;
3509 temp |= FDI_LINK_TRAIN_PATTERN_2;
3510 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003511 I915_WRITE(reg, temp);
3512
3513 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514 udelay(150);
3515
Akshay Joshi0206e352011-08-16 15:34:10 -04003516 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 reg = FDI_TX_CTL(pipe);
3518 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003519 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3520 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 I915_WRITE(reg, temp);
3522
3523 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003524 udelay(500);
3525
Sean Paulfa37d392012-03-02 12:53:39 -05003526 for (retry = 0; retry < 5; retry++) {
3527 reg = FDI_RX_IIR(pipe);
3528 temp = I915_READ(reg);
3529 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3530 if (temp & FDI_RX_SYMBOL_LOCK) {
3531 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3532 DRM_DEBUG_KMS("FDI train 2 done.\n");
3533 break;
3534 }
3535 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003536 }
Sean Paulfa37d392012-03-02 12:53:39 -05003537 if (retry < 5)
3538 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003539 }
3540 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542
3543 DRM_DEBUG_KMS("FDI train done.\n");
3544}
3545
Jesse Barnes357555c2011-04-28 15:09:55 -07003546/* Manual link training for Ivy Bridge A0 parts */
3547static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3548{
3549 struct drm_device *dev = crtc->dev;
3550 struct drm_i915_private *dev_priv = dev->dev_private;
3551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3552 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003553 i915_reg_t reg;
3554 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003555
3556 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3557 for train result */
3558 reg = FDI_RX_IMR(pipe);
3559 temp = I915_READ(reg);
3560 temp &= ~FDI_RX_SYMBOL_LOCK;
3561 temp &= ~FDI_RX_BIT_LOCK;
3562 I915_WRITE(reg, temp);
3563
3564 POSTING_READ(reg);
3565 udelay(150);
3566
Daniel Vetter01a415f2012-10-27 15:58:40 +02003567 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3568 I915_READ(FDI_RX_IIR(pipe)));
3569
Jesse Barnes139ccd32013-08-19 11:04:55 -07003570 /* Try each vswing and preemphasis setting twice before moving on */
3571 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3572 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003573 reg = FDI_TX_CTL(pipe);
3574 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003575 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3576 temp &= ~FDI_TX_ENABLE;
3577 I915_WRITE(reg, temp);
3578
3579 reg = FDI_RX_CTL(pipe);
3580 temp = I915_READ(reg);
3581 temp &= ~FDI_LINK_TRAIN_AUTO;
3582 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3583 temp &= ~FDI_RX_ENABLE;
3584 I915_WRITE(reg, temp);
3585
3586 /* enable CPU FDI TX and PCH FDI RX */
3587 reg = FDI_TX_CTL(pipe);
3588 temp = I915_READ(reg);
3589 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003590 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003591 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003592 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003593 temp |= snb_b_fdi_train_param[j/2];
3594 temp |= FDI_COMPOSITE_SYNC;
3595 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3596
3597 I915_WRITE(FDI_RX_MISC(pipe),
3598 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3599
3600 reg = FDI_RX_CTL(pipe);
3601 temp = I915_READ(reg);
3602 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3603 temp |= FDI_COMPOSITE_SYNC;
3604 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3605
3606 POSTING_READ(reg);
3607 udelay(1); /* should be 0.5us */
3608
3609 for (i = 0; i < 4; i++) {
3610 reg = FDI_RX_IIR(pipe);
3611 temp = I915_READ(reg);
3612 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3613
3614 if (temp & FDI_RX_BIT_LOCK ||
3615 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3616 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3617 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3618 i);
3619 break;
3620 }
3621 udelay(1); /* should be 0.5us */
3622 }
3623 if (i == 4) {
3624 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3625 continue;
3626 }
3627
3628 /* Train 2 */
3629 reg = FDI_TX_CTL(pipe);
3630 temp = I915_READ(reg);
3631 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3632 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3633 I915_WRITE(reg, temp);
3634
3635 reg = FDI_RX_CTL(pipe);
3636 temp = I915_READ(reg);
3637 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3638 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003639 I915_WRITE(reg, temp);
3640
3641 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003642 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003643
Jesse Barnes139ccd32013-08-19 11:04:55 -07003644 for (i = 0; i < 4; i++) {
3645 reg = FDI_RX_IIR(pipe);
3646 temp = I915_READ(reg);
3647 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003648
Jesse Barnes139ccd32013-08-19 11:04:55 -07003649 if (temp & FDI_RX_SYMBOL_LOCK ||
3650 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3651 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3652 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3653 i);
3654 goto train_done;
3655 }
3656 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003657 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003658 if (i == 4)
3659 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003660 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003661
Jesse Barnes139ccd32013-08-19 11:04:55 -07003662train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003663 DRM_DEBUG_KMS("FDI train done.\n");
3664}
3665
Daniel Vetter88cefb62012-08-12 19:27:14 +02003666static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003667{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003668 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003669 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003670 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003671 i915_reg_t reg;
3672 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003673
Jesse Barnes0e23b992010-09-10 11:10:00 -07003674 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003675 reg = FDI_RX_CTL(pipe);
3676 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003677 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003678 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003679 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003680 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3681
3682 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003683 udelay(200);
3684
3685 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003686 temp = I915_READ(reg);
3687 I915_WRITE(reg, temp | FDI_PCDCLK);
3688
3689 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003690 udelay(200);
3691
Paulo Zanoni20749732012-11-23 15:30:38 -02003692 /* Enable CPU FDI TX PLL, always on for Ironlake */
3693 reg = FDI_TX_CTL(pipe);
3694 temp = I915_READ(reg);
3695 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3696 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003697
Paulo Zanoni20749732012-11-23 15:30:38 -02003698 POSTING_READ(reg);
3699 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003700 }
3701}
3702
Daniel Vetter88cefb62012-08-12 19:27:14 +02003703static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3704{
3705 struct drm_device *dev = intel_crtc->base.dev;
3706 struct drm_i915_private *dev_priv = dev->dev_private;
3707 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003708 i915_reg_t reg;
3709 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003710
3711 /* Switch from PCDclk to Rawclk */
3712 reg = FDI_RX_CTL(pipe);
3713 temp = I915_READ(reg);
3714 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3715
3716 /* Disable CPU FDI TX PLL */
3717 reg = FDI_TX_CTL(pipe);
3718 temp = I915_READ(reg);
3719 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3720
3721 POSTING_READ(reg);
3722 udelay(100);
3723
3724 reg = FDI_RX_CTL(pipe);
3725 temp = I915_READ(reg);
3726 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3727
3728 /* Wait for the clocks to turn off. */
3729 POSTING_READ(reg);
3730 udelay(100);
3731}
3732
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003733static void ironlake_fdi_disable(struct drm_crtc *crtc)
3734{
3735 struct drm_device *dev = crtc->dev;
3736 struct drm_i915_private *dev_priv = dev->dev_private;
3737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3738 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003739 i915_reg_t reg;
3740 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003741
3742 /* disable CPU FDI tx and PCH FDI rx */
3743 reg = FDI_TX_CTL(pipe);
3744 temp = I915_READ(reg);
3745 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3746 POSTING_READ(reg);
3747
3748 reg = FDI_RX_CTL(pipe);
3749 temp = I915_READ(reg);
3750 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003751 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003752 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3753
3754 POSTING_READ(reg);
3755 udelay(100);
3756
3757 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003758 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003759 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003760
3761 /* still set train pattern 1 */
3762 reg = FDI_TX_CTL(pipe);
3763 temp = I915_READ(reg);
3764 temp &= ~FDI_LINK_TRAIN_NONE;
3765 temp |= FDI_LINK_TRAIN_PATTERN_1;
3766 I915_WRITE(reg, temp);
3767
3768 reg = FDI_RX_CTL(pipe);
3769 temp = I915_READ(reg);
3770 if (HAS_PCH_CPT(dev)) {
3771 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3772 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3773 } else {
3774 temp &= ~FDI_LINK_TRAIN_NONE;
3775 temp |= FDI_LINK_TRAIN_PATTERN_1;
3776 }
3777 /* BPC in FDI rx is consistent with that in PIPECONF */
3778 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003779 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003780 I915_WRITE(reg, temp);
3781
3782 POSTING_READ(reg);
3783 udelay(100);
3784}
3785
Chris Wilson5dce5b932014-01-20 10:17:36 +00003786bool intel_has_pending_fb_unpin(struct drm_device *dev)
3787{
3788 struct intel_crtc *crtc;
3789
3790 /* Note that we don't need to be called with mode_config.lock here
3791 * as our list of CRTC objects is static for the lifetime of the
3792 * device and so cannot disappear as we iterate. Similarly, we can
3793 * happily treat the predicates as racy, atomic checks as userspace
3794 * cannot claim and pin a new fb without at least acquring the
3795 * struct_mutex and so serialising with us.
3796 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003797 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003798 if (atomic_read(&crtc->unpin_work_count) == 0)
3799 continue;
3800
3801 if (crtc->unpin_work)
3802 intel_wait_for_vblank(dev, crtc->pipe);
3803
3804 return true;
3805 }
3806
3807 return false;
3808}
3809
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003810static void page_flip_completed(struct intel_crtc *intel_crtc)
3811{
3812 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3813 struct intel_unpin_work *work = intel_crtc->unpin_work;
3814
3815 /* ensure that the unpin work is consistent wrt ->pending. */
3816 smp_rmb();
3817 intel_crtc->unpin_work = NULL;
3818
3819 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07003820 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003821
3822 drm_crtc_vblank_put(&intel_crtc->base);
3823
3824 wake_up_all(&dev_priv->pending_flip_queue);
3825 queue_work(dev_priv->wq, &work->work);
3826
3827 trace_i915_flip_complete(intel_crtc->plane,
3828 work->pending_flip_obj);
3829}
3830
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003831static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003832{
Chris Wilson0f911282012-04-17 10:05:38 +01003833 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003834 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003835 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003836
Daniel Vetter2c10d572012-12-20 21:24:07 +01003837 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003838
3839 ret = wait_event_interruptible_timeout(
3840 dev_priv->pending_flip_queue,
3841 !intel_crtc_has_pending_flip(crtc),
3842 60*HZ);
3843
3844 if (ret < 0)
3845 return ret;
3846
3847 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003849
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003850 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003851 if (intel_crtc->unpin_work) {
3852 WARN_ONCE(1, "Removing stuck page flip\n");
3853 page_flip_completed(intel_crtc);
3854 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003855 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003856 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003857
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003858 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003859}
3860
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003861static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3862{
3863 u32 temp;
3864
3865 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3866
3867 mutex_lock(&dev_priv->sb_lock);
3868
3869 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3870 temp |= SBI_SSCCTL_DISABLE;
3871 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3872
3873 mutex_unlock(&dev_priv->sb_lock);
3874}
3875
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003876/* Program iCLKIP clock to the desired frequency */
3877static void lpt_program_iclkip(struct drm_crtc *crtc)
3878{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003879 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003880 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003881 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3882 u32 temp;
3883
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003884 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003885
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003886 /* The iCLK virtual clock root frequency is in MHz,
3887 * but the adjusted_mode->crtc_clock in in KHz. To get the
3888 * divisors, it is necessary to divide one by another, so we
3889 * convert the virtual clock precision to KHz here for higher
3890 * precision.
3891 */
3892 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003893 u32 iclk_virtual_root_freq = 172800 * 1000;
3894 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003895 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003896
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003897 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3898 clock << auxdiv);
3899 divsel = (desired_divisor / iclk_pi_range) - 2;
3900 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003901
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003902 /*
3903 * Near 20MHz is a corner case which is
3904 * out of range for the 7-bit divisor
3905 */
3906 if (divsel <= 0x7f)
3907 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003908 }
3909
3910 /* This should not happen with any sane values */
3911 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3912 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3913 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3914 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3915
3916 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003917 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003918 auxdiv,
3919 divsel,
3920 phasedir,
3921 phaseinc);
3922
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003923 mutex_lock(&dev_priv->sb_lock);
3924
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003925 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003926 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003927 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3928 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3929 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3930 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3931 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3932 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003933 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003934
3935 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003936 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003937 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3938 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003939 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003940
3941 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003942 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003943 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003944 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003945
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003946 mutex_unlock(&dev_priv->sb_lock);
3947
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003948 /* Wait for initialization time */
3949 udelay(24);
3950
3951 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3952}
3953
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003954int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3955{
3956 u32 divsel, phaseinc, auxdiv;
3957 u32 iclk_virtual_root_freq = 172800 * 1000;
3958 u32 iclk_pi_range = 64;
3959 u32 desired_divisor;
3960 u32 temp;
3961
3962 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3963 return 0;
3964
3965 mutex_lock(&dev_priv->sb_lock);
3966
3967 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3968 if (temp & SBI_SSCCTL_DISABLE) {
3969 mutex_unlock(&dev_priv->sb_lock);
3970 return 0;
3971 }
3972
3973 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3974 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3975 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3976 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3977 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3978
3979 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3980 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3981 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3982
3983 mutex_unlock(&dev_priv->sb_lock);
3984
3985 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3986
3987 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3988 desired_divisor << auxdiv);
3989}
3990
Daniel Vetter275f01b22013-05-03 11:49:47 +02003991static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3992 enum pipe pch_transcoder)
3993{
3994 struct drm_device *dev = crtc->base.dev;
3995 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003996 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003997
3998 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3999 I915_READ(HTOTAL(cpu_transcoder)));
4000 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4001 I915_READ(HBLANK(cpu_transcoder)));
4002 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4003 I915_READ(HSYNC(cpu_transcoder)));
4004
4005 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4006 I915_READ(VTOTAL(cpu_transcoder)));
4007 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4008 I915_READ(VBLANK(cpu_transcoder)));
4009 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4010 I915_READ(VSYNC(cpu_transcoder)));
4011 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4012 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4013}
4014
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004015static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004016{
4017 struct drm_i915_private *dev_priv = dev->dev_private;
4018 uint32_t temp;
4019
4020 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004021 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004022 return;
4023
4024 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4025 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4026
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004027 temp &= ~FDI_BC_BIFURCATION_SELECT;
4028 if (enable)
4029 temp |= FDI_BC_BIFURCATION_SELECT;
4030
4031 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004032 I915_WRITE(SOUTH_CHICKEN1, temp);
4033 POSTING_READ(SOUTH_CHICKEN1);
4034}
4035
4036static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4037{
4038 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004039
4040 switch (intel_crtc->pipe) {
4041 case PIPE_A:
4042 break;
4043 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004044 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004045 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004046 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004047 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004048
4049 break;
4050 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004051 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004052
4053 break;
4054 default:
4055 BUG();
4056 }
4057}
4058
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004059/* Return which DP Port should be selected for Transcoder DP control */
4060static enum port
4061intel_trans_dp_port_sel(struct drm_crtc *crtc)
4062{
4063 struct drm_device *dev = crtc->dev;
4064 struct intel_encoder *encoder;
4065
4066 for_each_encoder_on_crtc(dev, crtc, encoder) {
4067 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4068 encoder->type == INTEL_OUTPUT_EDP)
4069 return enc_to_dig_port(&encoder->base)->port;
4070 }
4071
4072 return -1;
4073}
4074
Jesse Barnesf67a5592011-01-05 10:31:48 -08004075/*
4076 * Enable PCH resources required for PCH ports:
4077 * - PCH PLLs
4078 * - FDI training & RX/TX
4079 * - update transcoder timings
4080 * - DP transcoding bits
4081 * - transcoder
4082 */
4083static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004084{
4085 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004086 struct drm_i915_private *dev_priv = dev->dev_private;
4087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4088 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004089 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004090
Daniel Vetterab9412b2013-05-03 11:49:46 +02004091 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004092
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004093 if (IS_IVYBRIDGE(dev))
4094 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4095
Daniel Vettercd986ab2012-10-26 10:58:12 +02004096 /* Write the TU size bits before fdi link training, so that error
4097 * detection works. */
4098 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4099 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4100
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004101 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004102 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004103
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004104 /* We need to program the right clock selection before writing the pixel
4105 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004106 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004107 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004108
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004109 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004110 temp |= TRANS_DPLL_ENABLE(pipe);
4111 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004112 if (intel_crtc->config->shared_dpll ==
4113 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004114 temp |= sel;
4115 else
4116 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004117 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004118 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004119
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004120 /* XXX: pch pll's can be enabled any time before we enable the PCH
4121 * transcoder, and we actually should do this to not upset any PCH
4122 * transcoder that already use the clock when we share it.
4123 *
4124 * Note that enable_shared_dpll tries to do the right thing, but
4125 * get_shared_dpll unconditionally resets the pll - we need that to have
4126 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004127 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004128
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004129 /* set transcoder timing, panel must allow it */
4130 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004131 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004132
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004133 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004134
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004135 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004136 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004137 const struct drm_display_mode *adjusted_mode =
4138 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004139 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004140 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004141 temp = I915_READ(reg);
4142 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004143 TRANS_DP_SYNC_MASK |
4144 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004145 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004146 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004147
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004148 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004149 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004150 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004151 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004152
4153 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004154 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004155 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004157 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004158 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004160 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004161 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 break;
4163 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004164 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004165 }
4166
Chris Wilson5eddb702010-09-11 13:48:45 +01004167 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168 }
4169
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004170 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004171}
4172
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004173static void lpt_pch_enable(struct drm_crtc *crtc)
4174{
4175 struct drm_device *dev = crtc->dev;
4176 struct drm_i915_private *dev_priv = dev->dev_private;
4177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004178 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004179
Daniel Vetterab9412b2013-05-03 11:49:46 +02004180 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004181
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004182 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004183
Paulo Zanoni0540e482012-10-31 18:12:40 -02004184 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004185 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004186
Paulo Zanoni937bb612012-10-31 18:12:47 -02004187 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004188}
4189
Daniel Vettera1520312013-05-03 11:49:50 +02004190static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004191{
4192 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004193 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004194 u32 temp;
4195
4196 temp = I915_READ(dslreg);
4197 udelay(500);
4198 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004199 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004200 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004201 }
4202}
4203
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004204static int
4205skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4206 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4207 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004208{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004209 struct intel_crtc_scaler_state *scaler_state =
4210 &crtc_state->scaler_state;
4211 struct intel_crtc *intel_crtc =
4212 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004213 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004214
4215 need_scaling = intel_rotation_90_or_270(rotation) ?
4216 (src_h != dst_w || src_w != dst_h):
4217 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004218
4219 /*
4220 * if plane is being disabled or scaler is no more required or force detach
4221 * - free scaler binded to this plane/crtc
4222 * - in order to do this, update crtc->scaler_usage
4223 *
4224 * Here scaler state in crtc_state is set free so that
4225 * scaler can be assigned to other user. Actual register
4226 * update to free the scaler is done in plane/panel-fit programming.
4227 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4228 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004229 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004230 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004231 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004232 scaler_state->scalers[*scaler_id].in_use = 0;
4233
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004234 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4235 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4236 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004237 scaler_state->scaler_users);
4238 *scaler_id = -1;
4239 }
4240 return 0;
4241 }
4242
4243 /* range checks */
4244 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4245 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4246
4247 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4248 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004249 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004250 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004251 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004252 return -EINVAL;
4253 }
4254
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004255 /* mark this plane as a scaler user in crtc_state */
4256 scaler_state->scaler_users |= (1 << scaler_user);
4257 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4258 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4259 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4260 scaler_state->scaler_users);
4261
4262 return 0;
4263}
4264
4265/**
4266 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4267 *
4268 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004269 *
4270 * Return
4271 * 0 - scaler_usage updated successfully
4272 * error - requested scaling cannot be supported or other error condition
4273 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004274int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004275{
4276 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004277 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004278
4279 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4280 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4281
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004282 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004283 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004284 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004285 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004286}
4287
4288/**
4289 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4290 *
4291 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004292 * @plane_state: atomic plane state to update
4293 *
4294 * Return
4295 * 0 - scaler_usage updated successfully
4296 * error - requested scaling cannot be supported or other error condition
4297 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004298static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4299 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004300{
4301
4302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004303 struct intel_plane *intel_plane =
4304 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004305 struct drm_framebuffer *fb = plane_state->base.fb;
4306 int ret;
4307
4308 bool force_detach = !fb || !plane_state->visible;
4309
4310 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4311 intel_plane->base.base.id, intel_crtc->pipe,
4312 drm_plane_index(&intel_plane->base));
4313
4314 ret = skl_update_scaler(crtc_state, force_detach,
4315 drm_plane_index(&intel_plane->base),
4316 &plane_state->scaler_id,
4317 plane_state->base.rotation,
4318 drm_rect_width(&plane_state->src) >> 16,
4319 drm_rect_height(&plane_state->src) >> 16,
4320 drm_rect_width(&plane_state->dst),
4321 drm_rect_height(&plane_state->dst));
4322
4323 if (ret || plane_state->scaler_id < 0)
4324 return ret;
4325
Chandra Kondurua1b22782015-04-07 15:28:45 -07004326 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004327 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004328 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004329 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004330 return -EINVAL;
4331 }
4332
4333 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004334 switch (fb->pixel_format) {
4335 case DRM_FORMAT_RGB565:
4336 case DRM_FORMAT_XBGR8888:
4337 case DRM_FORMAT_XRGB8888:
4338 case DRM_FORMAT_ABGR8888:
4339 case DRM_FORMAT_ARGB8888:
4340 case DRM_FORMAT_XRGB2101010:
4341 case DRM_FORMAT_XBGR2101010:
4342 case DRM_FORMAT_YUYV:
4343 case DRM_FORMAT_YVYU:
4344 case DRM_FORMAT_UYVY:
4345 case DRM_FORMAT_VYUY:
4346 break;
4347 default:
4348 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4349 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4350 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004351 }
4352
Chandra Kondurua1b22782015-04-07 15:28:45 -07004353 return 0;
4354}
4355
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004356static void skylake_scaler_disable(struct intel_crtc *crtc)
4357{
4358 int i;
4359
4360 for (i = 0; i < crtc->num_scalers; i++)
4361 skl_detach_scaler(crtc, i);
4362}
4363
4364static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004365{
4366 struct drm_device *dev = crtc->base.dev;
4367 struct drm_i915_private *dev_priv = dev->dev_private;
4368 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004369 struct intel_crtc_scaler_state *scaler_state =
4370 &crtc->config->scaler_state;
4371
4372 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4373
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004374 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004375 int id;
4376
4377 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4378 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4379 return;
4380 }
4381
4382 id = scaler_state->scaler_id;
4383 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4384 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4385 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4386 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4387
4388 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004389 }
4390}
4391
Jesse Barnesb074cec2013-04-25 12:55:02 -07004392static void ironlake_pfit_enable(struct intel_crtc *crtc)
4393{
4394 struct drm_device *dev = crtc->base.dev;
4395 struct drm_i915_private *dev_priv = dev->dev_private;
4396 int pipe = crtc->pipe;
4397
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004398 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004399 /* Force use of hard-coded filter coefficients
4400 * as some pre-programmed values are broken,
4401 * e.g. x201.
4402 */
4403 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4404 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4405 PF_PIPE_SEL_IVB(pipe));
4406 else
4407 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004408 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4409 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004410 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004411}
4412
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004413void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004414{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004415 struct drm_device *dev = crtc->base.dev;
4416 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004417
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004418 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004419 return;
4420
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004421 /*
4422 * We can only enable IPS after we enable a plane and wait for a vblank
4423 * This function is called from post_plane_update, which is run after
4424 * a vblank wait.
4425 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004426
Paulo Zanonid77e4532013-09-24 13:52:55 -03004427 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004428 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004429 mutex_lock(&dev_priv->rps.hw_lock);
4430 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4431 mutex_unlock(&dev_priv->rps.hw_lock);
4432 /* Quoting Art Runyan: "its not safe to expect any particular
4433 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004434 * mailbox." Moreover, the mailbox may return a bogus state,
4435 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004436 */
4437 } else {
4438 I915_WRITE(IPS_CTL, IPS_ENABLE);
4439 /* The bit only becomes 1 in the next vblank, so this wait here
4440 * is essentially intel_wait_for_vblank. If we don't have this
4441 * and don't wait for vblanks until the end of crtc_enable, then
4442 * the HW state readout code will complain that the expected
4443 * IPS_CTL value is not the one we read. */
4444 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4445 DRM_ERROR("Timed out waiting for IPS enable\n");
4446 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004447}
4448
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004449void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004450{
4451 struct drm_device *dev = crtc->base.dev;
4452 struct drm_i915_private *dev_priv = dev->dev_private;
4453
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004454 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004455 return;
4456
4457 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004458 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004459 mutex_lock(&dev_priv->rps.hw_lock);
4460 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4461 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004462 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4463 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4464 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004465 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004466 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004467 POSTING_READ(IPS_CTL);
4468 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004469
4470 /* We need to wait for a vblank before we can disable the plane. */
4471 intel_wait_for_vblank(dev, crtc->pipe);
4472}
4473
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004474static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004475{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004476 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004477 struct drm_device *dev = intel_crtc->base.dev;
4478 struct drm_i915_private *dev_priv = dev->dev_private;
4479
4480 mutex_lock(&dev->struct_mutex);
4481 dev_priv->mm.interruptible = false;
4482 (void) intel_overlay_switch_off(intel_crtc->overlay);
4483 dev_priv->mm.interruptible = true;
4484 mutex_unlock(&dev->struct_mutex);
4485 }
4486
4487 /* Let userspace switch the overlay on again. In most cases userspace
4488 * has to recompute where to put it anyway.
4489 */
4490}
4491
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004492/**
4493 * intel_post_enable_primary - Perform operations after enabling primary plane
4494 * @crtc: the CRTC whose primary plane was just enabled
4495 *
4496 * Performs potentially sleeping operations that must be done after the primary
4497 * plane is enabled, such as updating FBC and IPS. Note that this may be
4498 * called due to an explicit primary plane update, or due to an implicit
4499 * re-enable that is caused when a sprite plane is updated to no longer
4500 * completely hide the primary plane.
4501 */
4502static void
4503intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004504{
4505 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004506 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4508 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004509
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004510 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004511 * FIXME IPS should be fine as long as one plane is
4512 * enabled, but in practice it seems to have problems
4513 * when going from primary only to sprite only and vice
4514 * versa.
4515 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004516 hsw_enable_ips(intel_crtc);
4517
Daniel Vetterf99d7062014-06-19 16:01:59 +02004518 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004519 * Gen2 reports pipe underruns whenever all planes are disabled.
4520 * So don't enable underrun reporting before at least some planes
4521 * are enabled.
4522 * FIXME: Need to fix the logic to work when we turn off all planes
4523 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004524 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004525 if (IS_GEN2(dev))
4526 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4527
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004528 /* Underruns don't always raise interrupts, so check manually. */
4529 intel_check_cpu_fifo_underruns(dev_priv);
4530 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004531}
4532
Ville Syrjälä2622a082016-03-09 19:07:26 +02004533/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004534static void
4535intel_pre_disable_primary(struct drm_crtc *crtc)
4536{
4537 struct drm_device *dev = crtc->dev;
4538 struct drm_i915_private *dev_priv = dev->dev_private;
4539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4540 int pipe = intel_crtc->pipe;
4541
4542 /*
4543 * Gen2 reports pipe underruns whenever all planes are disabled.
4544 * So diasble underrun reporting before all the planes get disabled.
4545 * FIXME: Need to fix the logic to work when we turn off all planes
4546 * but leave the pipe running.
4547 */
4548 if (IS_GEN2(dev))
4549 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4550
4551 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004552 * FIXME IPS should be fine as long as one plane is
4553 * enabled, but in practice it seems to have problems
4554 * when going from primary only to sprite only and vice
4555 * versa.
4556 */
4557 hsw_disable_ips(intel_crtc);
4558}
4559
4560/* FIXME get rid of this and use pre_plane_update */
4561static void
4562intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4563{
4564 struct drm_device *dev = crtc->dev;
4565 struct drm_i915_private *dev_priv = dev->dev_private;
4566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4567 int pipe = intel_crtc->pipe;
4568
4569 intel_pre_disable_primary(crtc);
4570
4571 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004572 * Vblank time updates from the shadow to live plane control register
4573 * are blocked if the memory self-refresh mode is active at that
4574 * moment. So to make sure the plane gets truly disabled, disable
4575 * first the self-refresh mode. The self-refresh enable bit in turn
4576 * will be checked/applied by the HW only at the next frame start
4577 * event which is after the vblank start event, so we need to have a
4578 * wait-for-vblank between disabling the plane and the pipe.
4579 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004580 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004581 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004582 dev_priv->wm.vlv.cxsr = false;
4583 intel_wait_for_vblank(dev, pipe);
4584 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004585}
4586
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004587static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004588{
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004589 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4590 struct drm_atomic_state *old_state = old_crtc_state->base.state;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004591 struct intel_crtc_state *pipe_config =
4592 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004593 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004594 struct drm_plane *primary = crtc->base.primary;
4595 struct drm_plane_state *old_pri_state =
4596 drm_atomic_get_existing_plane_state(old_state, primary);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004597
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004598 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004599
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004600 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004601
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004602 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004603 intel_update_watermarks(&crtc->base);
4604
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004605 if (old_pri_state) {
4606 struct intel_plane_state *primary_state =
4607 to_intel_plane_state(primary->state);
4608 struct intel_plane_state *old_primary_state =
4609 to_intel_plane_state(old_pri_state);
4610
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004611 intel_fbc_post_update(crtc);
4612
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004613 if (primary_state->visible &&
4614 (needs_modeset(&pipe_config->base) ||
4615 !old_primary_state->visible))
4616 intel_post_enable_primary(&crtc->base);
4617 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004618}
4619
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004620static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004621{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004622 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004623 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004624 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004625 struct intel_crtc_state *pipe_config =
4626 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004627 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4628 struct drm_plane *primary = crtc->base.primary;
4629 struct drm_plane_state *old_pri_state =
4630 drm_atomic_get_existing_plane_state(old_state, primary);
4631 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004632
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004633 if (old_pri_state) {
4634 struct intel_plane_state *primary_state =
4635 to_intel_plane_state(primary->state);
4636 struct intel_plane_state *old_primary_state =
4637 to_intel_plane_state(old_pri_state);
4638
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004639 intel_fbc_pre_update(crtc);
4640
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004641 if (old_primary_state->visible &&
4642 (modeset || !primary_state->visible))
4643 intel_pre_disable_primary(&crtc->base);
4644 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004645
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004646 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004647 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004648
Ville Syrjälä2622a082016-03-09 19:07:26 +02004649 /*
4650 * Vblank time updates from the shadow to live plane control register
4651 * are blocked if the memory self-refresh mode is active at that
4652 * moment. So to make sure the plane gets truly disabled, disable
4653 * first the self-refresh mode. The self-refresh enable bit in turn
4654 * will be checked/applied by the HW only at the next frame start
4655 * event which is after the vblank start event, so we need to have a
4656 * wait-for-vblank between disabling the plane and the pipe.
4657 */
4658 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004659 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004660 dev_priv->wm.vlv.cxsr = false;
4661 intel_wait_for_vblank(dev, crtc->pipe);
4662 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004663 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004664
Matt Ropered4a6a72016-02-23 17:20:13 -08004665 /*
4666 * IVB workaround: must disable low power watermarks for at least
4667 * one frame before enabling scaling. LP watermarks can be re-enabled
4668 * when scaling is disabled.
4669 *
4670 * WaCxSRDisabledForSpriteScaling:ivb
4671 */
4672 if (pipe_config->disable_lp_wm) {
4673 ilk_disable_lp_wm(dev);
4674 intel_wait_for_vblank(dev, crtc->pipe);
4675 }
4676
4677 /*
4678 * If we're doing a modeset, we're done. No need to do any pre-vblank
4679 * watermark programming here.
4680 */
4681 if (needs_modeset(&pipe_config->base))
4682 return;
4683
4684 /*
4685 * For platforms that support atomic watermarks, program the
4686 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4687 * will be the intermediate values that are safe for both pre- and
4688 * post- vblank; when vblank happens, the 'active' values will be set
4689 * to the final 'target' values and we'll do this again to get the
4690 * optimal watermarks. For gen9+ platforms, the values we program here
4691 * will be the final target values which will get automatically latched
4692 * at vblank time; no further programming will be necessary.
4693 *
4694 * If a platform hasn't been transitioned to atomic watermarks yet,
4695 * we'll continue to update watermarks the old way, if flags tell
4696 * us to.
4697 */
4698 if (dev_priv->display.initial_watermarks != NULL)
4699 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004700 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004701 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004702}
4703
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004704static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004705{
4706 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004708 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004709 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004710
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004711 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004712
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004713 drm_for_each_plane_mask(p, dev, plane_mask)
4714 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004715
Daniel Vetterf99d7062014-06-19 16:01:59 +02004716 /*
4717 * FIXME: Once we grow proper nuclear flip support out of this we need
4718 * to compute the mask of flip planes precisely. For the time being
4719 * consider this a flip to a NULL plane.
4720 */
4721 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004722}
4723
Jesse Barnesf67a5592011-01-05 10:31:48 -08004724static void ironlake_crtc_enable(struct drm_crtc *crtc)
4725{
4726 struct drm_device *dev = crtc->dev;
4727 struct drm_i915_private *dev_priv = dev->dev_private;
4728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004729 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004730 int pipe = intel_crtc->pipe;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004731 struct intel_crtc_state *pipe_config =
4732 to_intel_crtc_state(crtc->state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004733
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004734 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004735 return;
4736
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004737 /*
4738 * Sometimes spurious CPU pipe underruns happen during FDI
4739 * training, at least with VGA+HDMI cloning. Suppress them.
4740 *
4741 * On ILK we get an occasional spurious CPU pipe underruns
4742 * between eDP port A enable and vdd enable. Also PCH port
4743 * enable seems to result in the occasional CPU pipe underrun.
4744 *
4745 * Spurious PCH underruns also occur during PCH enabling.
4746 */
4747 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4748 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004749 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004750 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4751
4752 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004753 intel_prepare_shared_dpll(intel_crtc);
4754
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004755 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304756 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004757
4758 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02004759 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004760
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004761 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004762 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004763 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004764 }
4765
4766 ironlake_set_pipeconf(crtc);
4767
Jesse Barnesf67a5592011-01-05 10:31:48 -08004768 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004769
Daniel Vetterf6736a12013-06-05 13:34:30 +02004770 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004771 if (encoder->pre_enable)
4772 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004773
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004774 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004775 /* Note: FDI PLL enabling _must_ be done before we enable the
4776 * cpu pipes, hence this is separate from all the other fdi/pch
4777 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004778 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004779 } else {
4780 assert_fdi_tx_disabled(dev_priv, pipe);
4781 assert_fdi_rx_disabled(dev_priv, pipe);
4782 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004783
Jesse Barnesb074cec2013-04-25 12:55:02 -07004784 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004785
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004786 /*
4787 * On ILK+ LUT must be loaded before the pipe is running but with
4788 * clocks enabled
4789 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004790 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004791
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004792 if (dev_priv->display.initial_watermarks != NULL)
4793 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004794 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004795
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004796 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004797 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004798
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004799 assert_vblank_disabled(crtc);
4800 drm_crtc_vblank_on(crtc);
4801
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004802 for_each_encoder_on_crtc(dev, crtc, encoder)
4803 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004804
4805 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004806 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004807
4808 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4809 if (intel_crtc->config->has_pch_encoder)
4810 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004811 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004812 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004813}
4814
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004815/* IPS only exists on ULT machines and is tied to pipe A. */
4816static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4817{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004818 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004819}
4820
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004821static void haswell_crtc_enable(struct drm_crtc *crtc)
4822{
4823 struct drm_device *dev = crtc->dev;
4824 struct drm_i915_private *dev_priv = dev->dev_private;
4825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4826 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004827 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02004828 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004829 struct intel_crtc_state *pipe_config =
4830 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004831
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004832 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004833 return;
4834
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004835 if (intel_crtc->config->has_pch_encoder)
4836 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4837 false);
4838
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004839 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004840 intel_enable_shared_dpll(intel_crtc);
4841
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004842 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304843 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004844
Jani Nikula4d1de972016-03-18 17:05:42 +02004845 if (!intel_crtc->config->has_dsi_encoder)
4846 intel_set_pipe_timings(intel_crtc);
4847
Jani Nikulabc58be62016-03-18 17:05:39 +02004848 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004849
Jani Nikula4d1de972016-03-18 17:05:42 +02004850 if (cpu_transcoder != TRANSCODER_EDP &&
4851 !transcoder_is_dsi(cpu_transcoder)) {
4852 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004853 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004854 }
4855
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004856 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004857 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004858 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004859 }
4860
Jani Nikula4d1de972016-03-18 17:05:42 +02004861 if (!intel_crtc->config->has_dsi_encoder)
4862 haswell_set_pipeconf(crtc);
4863
Jani Nikula391bf042016-03-18 17:05:40 +02004864 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004865
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004866 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02004867
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004868 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004869
Daniel Vetter6b698512015-11-28 11:05:39 +01004870 if (intel_crtc->config->has_pch_encoder)
4871 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4872 else
4873 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4874
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304875 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004876 if (encoder->pre_enable)
4877 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304878 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004879
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004880 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004881 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004882
Jani Nikulaa65347b2015-11-27 12:21:46 +02004883 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304884 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004885
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004886 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004887 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004888 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004889 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004890
4891 /*
4892 * On ILK+ LUT must be loaded before the pipe is running but with
4893 * clocks enabled
4894 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004895 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004896
Paulo Zanoni1f544382012-10-24 11:32:00 -02004897 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004898 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304899 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004900
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004901 if (dev_priv->display.initial_watermarks != NULL)
4902 dev_priv->display.initial_watermarks(pipe_config);
4903 else
4904 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02004905
4906 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4907 if (!intel_crtc->config->has_dsi_encoder)
4908 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004910 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004911 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004912
Jani Nikulaa65347b2015-11-27 12:21:46 +02004913 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004914 intel_ddi_set_vc_payload_alloc(crtc, true);
4915
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004916 assert_vblank_disabled(crtc);
4917 drm_crtc_vblank_on(crtc);
4918
Jani Nikula8807e552013-08-30 19:40:32 +03004919 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004920 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004921 intel_opregion_notify_encoder(encoder, true);
4922 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004923
Daniel Vetter6b698512015-11-28 11:05:39 +01004924 if (intel_crtc->config->has_pch_encoder) {
4925 intel_wait_for_vblank(dev, pipe);
4926 intel_wait_for_vblank(dev, pipe);
4927 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004928 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4929 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004930 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004931
Paulo Zanonie4916942013-09-20 16:21:19 -03004932 /* If we change the relative order between pipe/planes enabling, we need
4933 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004934 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4935 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4936 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4937 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4938 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004939}
4940
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004941static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004942{
4943 struct drm_device *dev = crtc->base.dev;
4944 struct drm_i915_private *dev_priv = dev->dev_private;
4945 int pipe = crtc->pipe;
4946
4947 /* To avoid upsetting the power well on haswell only disable the pfit if
4948 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004949 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004950 I915_WRITE(PF_CTL(pipe), 0);
4951 I915_WRITE(PF_WIN_POS(pipe), 0);
4952 I915_WRITE(PF_WIN_SZ(pipe), 0);
4953 }
4954}
4955
Jesse Barnes6be4a602010-09-10 10:26:01 -07004956static void ironlake_crtc_disable(struct drm_crtc *crtc)
4957{
4958 struct drm_device *dev = crtc->dev;
4959 struct drm_i915_private *dev_priv = dev->dev_private;
4960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004961 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004962 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004963
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004964 /*
4965 * Sometimes spurious CPU pipe underruns happen when the
4966 * pipe is already disabled, but FDI RX/TX is still enabled.
4967 * Happens at least with VGA+HDMI cloning. Suppress them.
4968 */
4969 if (intel_crtc->config->has_pch_encoder) {
4970 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004971 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004972 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004973
Daniel Vetterea9d7582012-07-10 10:42:52 +02004974 for_each_encoder_on_crtc(dev, crtc, encoder)
4975 encoder->disable(encoder);
4976
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004977 drm_crtc_vblank_off(crtc);
4978 assert_vblank_disabled(crtc);
4979
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004980 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004981
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004982 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004983
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004984 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03004985 ironlake_fdi_disable(crtc);
4986
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004987 for_each_encoder_on_crtc(dev, crtc, encoder)
4988 if (encoder->post_disable)
4989 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004990
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004991 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004992 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004993
Daniel Vetterd925c592013-06-05 13:34:04 +02004994 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004995 i915_reg_t reg;
4996 u32 temp;
4997
Daniel Vetterd925c592013-06-05 13:34:04 +02004998 /* disable TRANS_DP_CTL */
4999 reg = TRANS_DP_CTL(pipe);
5000 temp = I915_READ(reg);
5001 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5002 TRANS_DP_PORT_SEL_MASK);
5003 temp |= TRANS_DP_PORT_SEL_NONE;
5004 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005005
Daniel Vetterd925c592013-06-05 13:34:04 +02005006 /* disable DPLL_SEL */
5007 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005008 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005009 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005010 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005011
Daniel Vetterd925c592013-06-05 13:34:04 +02005012 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005013 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005014
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005015 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005016 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005017}
5018
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005019static void haswell_crtc_disable(struct drm_crtc *crtc)
5020{
5021 struct drm_device *dev = crtc->dev;
5022 struct drm_i915_private *dev_priv = dev->dev_private;
5023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5024 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005025 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005026
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005027 if (intel_crtc->config->has_pch_encoder)
5028 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5029 false);
5030
Jani Nikula8807e552013-08-30 19:40:32 +03005031 for_each_encoder_on_crtc(dev, crtc, encoder) {
5032 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005033 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005034 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005035
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005036 drm_crtc_vblank_off(crtc);
5037 assert_vblank_disabled(crtc);
5038
Jani Nikula4d1de972016-03-18 17:05:42 +02005039 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5040 if (!intel_crtc->config->has_dsi_encoder)
5041 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005042
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005043 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005044 intel_ddi_set_vc_payload_alloc(crtc, false);
5045
Jani Nikulaa65347b2015-11-27 12:21:46 +02005046 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305047 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005048
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005049 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005050 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005051 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005052 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005053
Jani Nikulaa65347b2015-11-27 12:21:46 +02005054 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305055 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005056
Imre Deak97b040a2014-06-25 22:01:50 +03005057 for_each_encoder_on_crtc(dev, crtc, encoder)
5058 if (encoder->post_disable)
5059 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005060
Ville Syrjälä92966a32015-12-08 16:05:48 +02005061 if (intel_crtc->config->has_pch_encoder) {
5062 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005063 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005064 intel_ddi_fdi_disable(crtc);
5065
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005066 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5067 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005068 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005069}
5070
Jesse Barnes2dd24552013-04-25 12:55:01 -07005071static void i9xx_pfit_enable(struct intel_crtc *crtc)
5072{
5073 struct drm_device *dev = crtc->base.dev;
5074 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005075 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005076
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005077 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005078 return;
5079
Daniel Vetterc0b03412013-05-28 12:05:54 +02005080 /*
5081 * The panel fitter should only be adjusted whilst the pipe is disabled,
5082 * according to register description and PRM.
5083 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005084 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5085 assert_pipe_disabled(dev_priv, crtc->pipe);
5086
Jesse Barnesb074cec2013-04-25 12:55:02 -07005087 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5088 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005089
5090 /* Border color in case we don't scale up to the full screen. Black by
5091 * default, change to something else for debugging. */
5092 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005093}
5094
Dave Airlied05410f2014-06-05 13:22:59 +10005095static enum intel_display_power_domain port_to_power_domain(enum port port)
5096{
5097 switch (port) {
5098 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005099 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005100 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005101 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005102 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005103 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005104 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005105 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005106 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005107 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005108 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005109 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005110 return POWER_DOMAIN_PORT_OTHER;
5111 }
5112}
5113
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005114static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5115{
5116 switch (port) {
5117 case PORT_A:
5118 return POWER_DOMAIN_AUX_A;
5119 case PORT_B:
5120 return POWER_DOMAIN_AUX_B;
5121 case PORT_C:
5122 return POWER_DOMAIN_AUX_C;
5123 case PORT_D:
5124 return POWER_DOMAIN_AUX_D;
5125 case PORT_E:
5126 /* FIXME: Check VBT for actual wiring of PORT E */
5127 return POWER_DOMAIN_AUX_D;
5128 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005129 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005130 return POWER_DOMAIN_AUX_A;
5131 }
5132}
5133
Imre Deak319be8a2014-03-04 19:22:57 +02005134enum intel_display_power_domain
5135intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005136{
Imre Deak319be8a2014-03-04 19:22:57 +02005137 struct drm_device *dev = intel_encoder->base.dev;
5138 struct intel_digital_port *intel_dig_port;
5139
5140 switch (intel_encoder->type) {
5141 case INTEL_OUTPUT_UNKNOWN:
5142 /* Only DDI platforms should ever use this output type */
5143 WARN_ON_ONCE(!HAS_DDI(dev));
5144 case INTEL_OUTPUT_DISPLAYPORT:
5145 case INTEL_OUTPUT_HDMI:
5146 case INTEL_OUTPUT_EDP:
5147 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005148 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005149 case INTEL_OUTPUT_DP_MST:
5150 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5151 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005152 case INTEL_OUTPUT_ANALOG:
5153 return POWER_DOMAIN_PORT_CRT;
5154 case INTEL_OUTPUT_DSI:
5155 return POWER_DOMAIN_PORT_DSI;
5156 default:
5157 return POWER_DOMAIN_PORT_OTHER;
5158 }
5159}
5160
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005161enum intel_display_power_domain
5162intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5163{
5164 struct drm_device *dev = intel_encoder->base.dev;
5165 struct intel_digital_port *intel_dig_port;
5166
5167 switch (intel_encoder->type) {
5168 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005169 case INTEL_OUTPUT_HDMI:
5170 /*
5171 * Only DDI platforms should ever use these output types.
5172 * We can get here after the HDMI detect code has already set
5173 * the type of the shared encoder. Since we can't be sure
5174 * what's the status of the given connectors, play safe and
5175 * run the DP detection too.
5176 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005177 WARN_ON_ONCE(!HAS_DDI(dev));
5178 case INTEL_OUTPUT_DISPLAYPORT:
5179 case INTEL_OUTPUT_EDP:
5180 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5181 return port_to_aux_power_domain(intel_dig_port->port);
5182 case INTEL_OUTPUT_DP_MST:
5183 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5184 return port_to_aux_power_domain(intel_dig_port->port);
5185 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005186 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005187 return POWER_DOMAIN_AUX_A;
5188 }
5189}
5190
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005191static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5192 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005193{
5194 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005195 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5197 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005198 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005199 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005200
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005201 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005202 return 0;
5203
Imre Deak77d22dc2014-03-05 16:20:52 +02005204 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5205 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005206 if (crtc_state->pch_pfit.enabled ||
5207 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005208 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5209
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005210 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5211 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5212
Imre Deak319be8a2014-03-04 19:22:57 +02005213 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005214 }
Imre Deak319be8a2014-03-04 19:22:57 +02005215
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005216 if (crtc_state->shared_dpll)
5217 mask |= BIT(POWER_DOMAIN_PLLS);
5218
Imre Deak77d22dc2014-03-05 16:20:52 +02005219 return mask;
5220}
5221
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005222static unsigned long
5223modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5224 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005225{
5226 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5228 enum intel_display_power_domain domain;
5229 unsigned long domains, new_domains, old_domains;
5230
5231 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005232 intel_crtc->enabled_power_domains = new_domains =
5233 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005234
5235 domains = new_domains & ~old_domains;
5236
5237 for_each_power_domain(domain, domains)
5238 intel_display_power_get(dev_priv, domain);
5239
5240 return old_domains & ~new_domains;
5241}
5242
5243static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5244 unsigned long domains)
5245{
5246 enum intel_display_power_domain domain;
5247
5248 for_each_power_domain(domain, domains)
5249 intel_display_power_put(dev_priv, domain);
5250}
5251
Mika Kaholaadafdc62015-08-18 14:36:59 +03005252static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5253{
5254 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5255
5256 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5257 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5258 return max_cdclk_freq;
5259 else if (IS_CHERRYVIEW(dev_priv))
5260 return max_cdclk_freq*95/100;
5261 else if (INTEL_INFO(dev_priv)->gen < 4)
5262 return 2*max_cdclk_freq*90/100;
5263 else
5264 return max_cdclk_freq*90/100;
5265}
5266
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005267static void intel_update_max_cdclk(struct drm_device *dev)
5268{
5269 struct drm_i915_private *dev_priv = dev->dev_private;
5270
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005271 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005272 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5273
5274 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5275 dev_priv->max_cdclk_freq = 675000;
5276 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5277 dev_priv->max_cdclk_freq = 540000;
5278 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5279 dev_priv->max_cdclk_freq = 450000;
5280 else
5281 dev_priv->max_cdclk_freq = 337500;
Matt Roper281c1142016-04-05 14:37:19 -07005282 } else if (IS_BROXTON(dev)) {
5283 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005284 } else if (IS_BROADWELL(dev)) {
5285 /*
5286 * FIXME with extra cooling we can allow
5287 * 540 MHz for ULX and 675 Mhz for ULT.
5288 * How can we know if extra cooling is
5289 * available? PCI ID, VTB, something else?
5290 */
5291 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5292 dev_priv->max_cdclk_freq = 450000;
5293 else if (IS_BDW_ULX(dev))
5294 dev_priv->max_cdclk_freq = 450000;
5295 else if (IS_BDW_ULT(dev))
5296 dev_priv->max_cdclk_freq = 540000;
5297 else
5298 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005299 } else if (IS_CHERRYVIEW(dev)) {
5300 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005301 } else if (IS_VALLEYVIEW(dev)) {
5302 dev_priv->max_cdclk_freq = 400000;
5303 } else {
5304 /* otherwise assume cdclk is fixed */
5305 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5306 }
5307
Mika Kaholaadafdc62015-08-18 14:36:59 +03005308 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5309
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005310 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5311 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005312
5313 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5314 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005315}
5316
5317static void intel_update_cdclk(struct drm_device *dev)
5318{
5319 struct drm_i915_private *dev_priv = dev->dev_private;
5320
5321 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5322 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5323 dev_priv->cdclk_freq);
5324
5325 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005326 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5327 * Programmng [sic] note: bit[9:2] should be programmed to the number
5328 * of cdclk that generates 4MHz reference clock freq which is used to
5329 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005330 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005331 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005332 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005333
5334 if (dev_priv->max_cdclk_freq == 0)
5335 intel_update_max_cdclk(dev);
5336}
5337
Imre Deakc6c46962016-04-01 16:02:40 +03005338static void broxton_set_cdclk(struct drm_i915_private *dev_priv, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305339{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305340 uint32_t divider;
5341 uint32_t ratio;
5342 uint32_t current_freq;
5343 int ret;
5344
5345 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5346 switch (frequency) {
5347 case 144000:
5348 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5349 ratio = BXT_DE_PLL_RATIO(60);
5350 break;
5351 case 288000:
5352 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5353 ratio = BXT_DE_PLL_RATIO(60);
5354 break;
5355 case 384000:
5356 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5357 ratio = BXT_DE_PLL_RATIO(60);
5358 break;
5359 case 576000:
5360 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5361 ratio = BXT_DE_PLL_RATIO(60);
5362 break;
5363 case 624000:
5364 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5365 ratio = BXT_DE_PLL_RATIO(65);
5366 break;
5367 case 19200:
5368 /*
5369 * Bypass frequency with DE PLL disabled. Init ratio, divider
5370 * to suppress GCC warning.
5371 */
5372 ratio = 0;
5373 divider = 0;
5374 break;
5375 default:
5376 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5377
5378 return;
5379 }
5380
5381 mutex_lock(&dev_priv->rps.hw_lock);
5382 /* Inform power controller of upcoming frequency change */
5383 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5384 0x80000000);
5385 mutex_unlock(&dev_priv->rps.hw_lock);
5386
5387 if (ret) {
5388 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5389 ret, frequency);
5390 return;
5391 }
5392
5393 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5394 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5395 current_freq = current_freq * 500 + 1000;
5396
5397 /*
5398 * DE PLL has to be disabled when
5399 * - setting to 19.2MHz (bypass, PLL isn't used)
5400 * - before setting to 624MHz (PLL needs toggling)
5401 * - before setting to any frequency from 624MHz (PLL needs toggling)
5402 */
5403 if (frequency == 19200 || frequency == 624000 ||
5404 current_freq == 624000) {
5405 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5406 /* Timeout 200us */
5407 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5408 1))
5409 DRM_ERROR("timout waiting for DE PLL unlock\n");
5410 }
5411
5412 if (frequency != 19200) {
5413 uint32_t val;
5414
5415 val = I915_READ(BXT_DE_PLL_CTL);
5416 val &= ~BXT_DE_PLL_RATIO_MASK;
5417 val |= ratio;
5418 I915_WRITE(BXT_DE_PLL_CTL, val);
5419
5420 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5421 /* Timeout 200us */
5422 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5423 DRM_ERROR("timeout waiting for DE PLL lock\n");
5424
5425 val = I915_READ(CDCLK_CTL);
5426 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5427 val |= divider;
5428 /*
5429 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5430 * enable otherwise.
5431 */
5432 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5433 if (frequency >= 500000)
5434 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5435
5436 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5437 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5438 val |= (frequency - 1000) / 500;
5439 I915_WRITE(CDCLK_CTL, val);
5440 }
5441
5442 mutex_lock(&dev_priv->rps.hw_lock);
5443 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5444 DIV_ROUND_UP(frequency, 25000));
5445 mutex_unlock(&dev_priv->rps.hw_lock);
5446
5447 if (ret) {
5448 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5449 ret, frequency);
5450 return;
5451 }
5452
Imre Deakc6c46962016-04-01 16:02:40 +03005453 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305454}
5455
Imre Deakc2e001e2016-04-01 16:02:43 +03005456static bool broxton_cdclk_is_enabled(struct drm_i915_private *dev_priv)
5457{
5458 if (!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE))
5459 return false;
5460
5461 /* TODO: Check for a valid CDCLK rate */
5462
5463 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_REQUEST)) {
5464 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power not requested\n");
5465
5466 return false;
5467 }
5468
5469 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE)) {
5470 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power hasn't settled\n");
5471
5472 return false;
5473 }
5474
5475 return true;
5476}
5477
Imre Deakadc7f042016-04-04 17:27:10 +03005478bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv)
5479{
5480 return broxton_cdclk_is_enabled(dev_priv);
5481}
5482
Imre Deakc6c46962016-04-01 16:02:40 +03005483void broxton_init_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305484{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305485 /* check if cd clock is enabled */
Imre Deakc2e001e2016-04-01 16:02:43 +03005486 if (broxton_cdclk_is_enabled(dev_priv)) {
5487 DRM_DEBUG_KMS("CDCLK already enabled, won't reprogram it\n");
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305488 return;
5489 }
5490
Imre Deakc2e001e2016-04-01 16:02:43 +03005491 DRM_DEBUG_KMS("CDCLK not enabled, enabling it\n");
5492
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305493 /*
5494 * FIXME:
5495 * - The initial CDCLK needs to be read from VBT.
5496 * Need to make this change after VBT has changes for BXT.
5497 * - check if setting the max (or any) cdclk freq is really necessary
5498 * here, it belongs to modeset time
5499 */
Imre Deakc6c46962016-04-01 16:02:40 +03005500 broxton_set_cdclk(dev_priv, 624000);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305501
5502 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005503 POSTING_READ(DBUF_CTL);
5504
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305505 udelay(10);
5506
5507 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5508 DRM_ERROR("DBuf power enable timeout!\n");
5509}
5510
Imre Deakc6c46962016-04-01 16:02:40 +03005511void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305512{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305513 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005514 POSTING_READ(DBUF_CTL);
5515
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305516 udelay(10);
5517
5518 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5519 DRM_ERROR("DBuf power disable timeout!\n");
5520
5521 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
Imre Deakc6c46962016-04-01 16:02:40 +03005522 broxton_set_cdclk(dev_priv, 19200);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305523}
5524
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005525static const struct skl_cdclk_entry {
5526 unsigned int freq;
5527 unsigned int vco;
5528} skl_cdclk_frequencies[] = {
5529 { .freq = 308570, .vco = 8640 },
5530 { .freq = 337500, .vco = 8100 },
5531 { .freq = 432000, .vco = 8640 },
5532 { .freq = 450000, .vco = 8100 },
5533 { .freq = 540000, .vco = 8100 },
5534 { .freq = 617140, .vco = 8640 },
5535 { .freq = 675000, .vco = 8100 },
5536};
5537
5538static unsigned int skl_cdclk_decimal(unsigned int freq)
5539{
5540 return (freq - 1000) / 500;
5541}
5542
5543static unsigned int skl_cdclk_get_vco(unsigned int freq)
5544{
5545 unsigned int i;
5546
5547 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5548 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5549
5550 if (e->freq == freq)
5551 return e->vco;
5552 }
5553
5554 return 8100;
5555}
5556
5557static void
5558skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5559{
5560 unsigned int min_freq;
5561 u32 val;
5562
5563 /* select the minimum CDCLK before enabling DPLL 0 */
5564 val = I915_READ(CDCLK_CTL);
5565 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5566 val |= CDCLK_FREQ_337_308;
5567
5568 if (required_vco == 8640)
5569 min_freq = 308570;
5570 else
5571 min_freq = 337500;
5572
5573 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5574
5575 I915_WRITE(CDCLK_CTL, val);
5576 POSTING_READ(CDCLK_CTL);
5577
5578 /*
5579 * We always enable DPLL0 with the lowest link rate possible, but still
5580 * taking into account the VCO required to operate the eDP panel at the
5581 * desired frequency. The usual DP link rates operate with a VCO of
5582 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5583 * The modeset code is responsible for the selection of the exact link
5584 * rate later on, with the constraint of choosing a frequency that
5585 * works with required_vco.
5586 */
5587 val = I915_READ(DPLL_CTRL1);
5588
5589 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5590 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5591 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5592 if (required_vco == 8640)
5593 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5594 SKL_DPLL0);
5595 else
5596 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5597 SKL_DPLL0);
5598
5599 I915_WRITE(DPLL_CTRL1, val);
5600 POSTING_READ(DPLL_CTRL1);
5601
5602 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5603
5604 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5605 DRM_ERROR("DPLL0 not locked\n");
5606}
5607
5608static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5609{
5610 int ret;
5611 u32 val;
5612
5613 /* inform PCU we want to change CDCLK */
5614 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5615 mutex_lock(&dev_priv->rps.hw_lock);
5616 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5617 mutex_unlock(&dev_priv->rps.hw_lock);
5618
5619 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5620}
5621
5622static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5623{
5624 unsigned int i;
5625
5626 for (i = 0; i < 15; i++) {
5627 if (skl_cdclk_pcu_ready(dev_priv))
5628 return true;
5629 udelay(10);
5630 }
5631
5632 return false;
5633}
5634
5635static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5636{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005637 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005638 u32 freq_select, pcu_ack;
5639
5640 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5641
5642 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5643 DRM_ERROR("failed to inform PCU about cdclk change\n");
5644 return;
5645 }
5646
5647 /* set CDCLK_CTL */
5648 switch(freq) {
5649 case 450000:
5650 case 432000:
5651 freq_select = CDCLK_FREQ_450_432;
5652 pcu_ack = 1;
5653 break;
5654 case 540000:
5655 freq_select = CDCLK_FREQ_540;
5656 pcu_ack = 2;
5657 break;
5658 case 308570:
5659 case 337500:
5660 default:
5661 freq_select = CDCLK_FREQ_337_308;
5662 pcu_ack = 0;
5663 break;
5664 case 617140:
5665 case 675000:
5666 freq_select = CDCLK_FREQ_675_617;
5667 pcu_ack = 3;
5668 break;
5669 }
5670
5671 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5672 POSTING_READ(CDCLK_CTL);
5673
5674 /* inform PCU of the change */
5675 mutex_lock(&dev_priv->rps.hw_lock);
5676 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5677 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005678
5679 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005680}
5681
5682void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5683{
5684 /* disable DBUF power */
5685 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5686 POSTING_READ(DBUF_CTL);
5687
5688 udelay(10);
5689
5690 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5691 DRM_ERROR("DBuf power disable timeout\n");
5692
Imre Deakab96c1ee2015-11-04 19:24:18 +02005693 /* disable DPLL0 */
5694 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5695 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5696 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005697}
5698
5699void skl_init_cdclk(struct drm_i915_private *dev_priv)
5700{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005701 unsigned int required_vco;
5702
Gary Wang39d9b852015-08-28 16:40:34 +08005703 /* DPLL0 not enabled (happens on early BIOS versions) */
5704 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5705 /* enable DPLL0 */
5706 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5707 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005708 }
5709
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005710 /* set CDCLK to the frequency the BIOS chose */
5711 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5712
5713 /* enable DBUF power */
5714 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5715 POSTING_READ(DBUF_CTL);
5716
5717 udelay(10);
5718
5719 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5720 DRM_ERROR("DBuf power enable timeout\n");
5721}
5722
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305723int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5724{
5725 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5726 uint32_t cdctl = I915_READ(CDCLK_CTL);
5727 int freq = dev_priv->skl_boot_cdclk;
5728
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305729 /*
5730 * check if the pre-os intialized the display
5731 * There is SWF18 scratchpad register defined which is set by the
5732 * pre-os which can be used by the OS drivers to check the status
5733 */
5734 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5735 goto sanitize;
5736
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305737 /* Is PLL enabled and locked ? */
5738 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5739 goto sanitize;
5740
5741 /* DPLL okay; verify the cdclock
5742 *
5743 * Noticed in some instances that the freq selection is correct but
5744 * decimal part is programmed wrong from BIOS where pre-os does not
5745 * enable display. Verify the same as well.
5746 */
5747 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5748 /* All well; nothing to sanitize */
5749 return false;
5750sanitize:
5751 /*
5752 * As of now initialize with max cdclk till
5753 * we get dynamic cdclk support
5754 * */
5755 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5756 skl_init_cdclk(dev_priv);
5757
5758 /* we did have to sanitize */
5759 return true;
5760}
5761
Jesse Barnes30a970c2013-11-04 13:48:12 -08005762/* Adjust CDclk dividers to allow high res or save power if possible */
5763static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5764{
5765 struct drm_i915_private *dev_priv = dev->dev_private;
5766 u32 val, cmd;
5767
Vandana Kannan164dfd22014-11-24 13:37:41 +05305768 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5769 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005770
Ville Syrjälädfcab172014-06-13 13:37:47 +03005771 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005772 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005773 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005774 cmd = 1;
5775 else
5776 cmd = 0;
5777
5778 mutex_lock(&dev_priv->rps.hw_lock);
5779 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5780 val &= ~DSPFREQGUAR_MASK;
5781 val |= (cmd << DSPFREQGUAR_SHIFT);
5782 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5783 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5784 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5785 50)) {
5786 DRM_ERROR("timed out waiting for CDclk change\n");
5787 }
5788 mutex_unlock(&dev_priv->rps.hw_lock);
5789
Ville Syrjälä54433e92015-05-26 20:42:31 +03005790 mutex_lock(&dev_priv->sb_lock);
5791
Ville Syrjälädfcab172014-06-13 13:37:47 +03005792 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005793 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005794
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005795 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005796
Jesse Barnes30a970c2013-11-04 13:48:12 -08005797 /* adjust cdclk divider */
5798 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005799 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005800 val |= divider;
5801 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005802
5803 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005804 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005805 50))
5806 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005807 }
5808
Jesse Barnes30a970c2013-11-04 13:48:12 -08005809 /* adjust self-refresh exit latency value */
5810 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5811 val &= ~0x7f;
5812
5813 /*
5814 * For high bandwidth configs, we set a higher latency in the bunit
5815 * so that the core display fetch happens in time to avoid underruns.
5816 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005817 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005818 val |= 4500 / 250; /* 4.5 usec */
5819 else
5820 val |= 3000 / 250; /* 3.0 usec */
5821 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005822
Ville Syrjäläa5805162015-05-26 20:42:30 +03005823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005824
Ville Syrjäläb6283052015-06-03 15:45:07 +03005825 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005826}
5827
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005828static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5829{
5830 struct drm_i915_private *dev_priv = dev->dev_private;
5831 u32 val, cmd;
5832
Vandana Kannan164dfd22014-11-24 13:37:41 +05305833 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5834 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005835
5836 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005837 case 333333:
5838 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005839 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005840 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005841 break;
5842 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005843 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005844 return;
5845 }
5846
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005847 /*
5848 * Specs are full of misinformation, but testing on actual
5849 * hardware has shown that we just need to write the desired
5850 * CCK divider into the Punit register.
5851 */
5852 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5853
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005854 mutex_lock(&dev_priv->rps.hw_lock);
5855 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5856 val &= ~DSPFREQGUAR_MASK_CHV;
5857 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5858 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5859 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5860 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5861 50)) {
5862 DRM_ERROR("timed out waiting for CDclk change\n");
5863 }
5864 mutex_unlock(&dev_priv->rps.hw_lock);
5865
Ville Syrjäläb6283052015-06-03 15:45:07 +03005866 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005867}
5868
Jesse Barnes30a970c2013-11-04 13:48:12 -08005869static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5870 int max_pixclk)
5871{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005872 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005873 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005874
Jesse Barnes30a970c2013-11-04 13:48:12 -08005875 /*
5876 * Really only a few cases to deal with, as only 4 CDclks are supported:
5877 * 200MHz
5878 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005879 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005880 * 400MHz (VLV only)
5881 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5882 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005883 *
5884 * We seem to get an unstable or solid color picture at 200MHz.
5885 * Not sure what's wrong. For now use 200MHz only when all pipes
5886 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005887 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005888 if (!IS_CHERRYVIEW(dev_priv) &&
5889 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005890 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005891 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005892 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005893 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005894 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005895 else
5896 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005897}
5898
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305899static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5900 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005901{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305902 /*
5903 * FIXME:
5904 * - remove the guardband, it's not needed on BXT
5905 * - set 19.2MHz bypass frequency if there are no active pipes
5906 */
5907 if (max_pixclk > 576000*9/10)
5908 return 624000;
5909 else if (max_pixclk > 384000*9/10)
5910 return 576000;
5911 else if (max_pixclk > 288000*9/10)
5912 return 384000;
5913 else if (max_pixclk > 144000*9/10)
5914 return 288000;
5915 else
5916 return 144000;
5917}
5918
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01005919/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005920static int intel_mode_max_pixclk(struct drm_device *dev,
5921 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005922{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005923 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5924 struct drm_i915_private *dev_priv = dev->dev_private;
5925 struct drm_crtc *crtc;
5926 struct drm_crtc_state *crtc_state;
5927 unsigned max_pixclk = 0, i;
5928 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005929
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005930 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5931 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005932
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005933 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5934 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005935
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005936 if (crtc_state->enable)
5937 pixclk = crtc_state->adjusted_mode.crtc_clock;
5938
5939 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005940 }
5941
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005942 for_each_pipe(dev_priv, pipe)
5943 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5944
Jesse Barnes30a970c2013-11-04 13:48:12 -08005945 return max_pixclk;
5946}
5947
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005948static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005949{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005950 struct drm_device *dev = state->dev;
5951 struct drm_i915_private *dev_priv = dev->dev_private;
5952 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005953 struct intel_atomic_state *intel_state =
5954 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005955
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005956 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005957 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305958
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005959 if (!intel_state->active_crtcs)
5960 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5961
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005962 return 0;
5963}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005964
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005965static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5966{
5967 struct drm_device *dev = state->dev;
5968 struct drm_i915_private *dev_priv = dev->dev_private;
5969 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005970 struct intel_atomic_state *intel_state =
5971 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005972
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005973 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005974 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005975
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005976 if (!intel_state->active_crtcs)
5977 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
5978
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005979 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005980}
5981
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005982static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5983{
5984 unsigned int credits, default_credits;
5985
5986 if (IS_CHERRYVIEW(dev_priv))
5987 default_credits = PFI_CREDIT(12);
5988 else
5989 default_credits = PFI_CREDIT(8);
5990
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005991 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005992 /* CHV suggested value is 31 or 63 */
5993 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005994 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005995 else
5996 credits = PFI_CREDIT(15);
5997 } else {
5998 credits = default_credits;
5999 }
6000
6001 /*
6002 * WA - write default credits before re-programming
6003 * FIXME: should we also set the resend bit here?
6004 */
6005 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6006 default_credits);
6007
6008 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6009 credits | PFI_CREDIT_RESEND);
6010
6011 /*
6012 * FIXME is this guaranteed to clear
6013 * immediately or should we poll for it?
6014 */
6015 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6016}
6017
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006018static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006019{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006020 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006021 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006022 struct intel_atomic_state *old_intel_state =
6023 to_intel_atomic_state(old_state);
6024 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006025
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006026 /*
6027 * FIXME: We can end up here with all power domains off, yet
6028 * with a CDCLK frequency other than the minimum. To account
6029 * for this take the PIPE-A power domain, which covers the HW
6030 * blocks needed for the following programming. This can be
6031 * removed once it's guaranteed that we get here either with
6032 * the minimum CDCLK set, or the required power domains
6033 * enabled.
6034 */
6035 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006036
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006037 if (IS_CHERRYVIEW(dev))
6038 cherryview_set_cdclk(dev, req_cdclk);
6039 else
6040 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006041
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006042 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006043
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006044 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006045}
6046
Jesse Barnes89b667f2013-04-18 14:51:36 -07006047static void valleyview_crtc_enable(struct drm_crtc *crtc)
6048{
6049 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006050 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6052 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006053 struct intel_crtc_state *pipe_config =
6054 to_intel_crtc_state(crtc->state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006055 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006056
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006057 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006058 return;
6059
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006060 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306061 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006062
6063 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006064 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006065
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006066 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6067 struct drm_i915_private *dev_priv = dev->dev_private;
6068
6069 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6070 I915_WRITE(CHV_CANVAS(pipe), 0);
6071 }
6072
Daniel Vetter5b18e572014-04-24 23:55:06 +02006073 i9xx_set_pipeconf(intel_crtc);
6074
Jesse Barnes89b667f2013-04-18 14:51:36 -07006075 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006076
Daniel Vettera72e4c92014-09-30 10:56:47 +02006077 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006078
Jesse Barnes89b667f2013-04-18 14:51:36 -07006079 for_each_encoder_on_crtc(dev, crtc, encoder)
6080 if (encoder->pre_pll_enable)
6081 encoder->pre_pll_enable(encoder);
6082
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006083 if (IS_CHERRYVIEW(dev)) {
6084 chv_prepare_pll(intel_crtc, intel_crtc->config);
6085 chv_enable_pll(intel_crtc, intel_crtc->config);
6086 } else {
6087 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6088 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006089 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006090
6091 for_each_encoder_on_crtc(dev, crtc, encoder)
6092 if (encoder->pre_enable)
6093 encoder->pre_enable(encoder);
6094
Jesse Barnes2dd24552013-04-25 12:55:01 -07006095 i9xx_pfit_enable(intel_crtc);
6096
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006097 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006098
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006099 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006100 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006101
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006102 assert_vblank_disabled(crtc);
6103 drm_crtc_vblank_on(crtc);
6104
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006105 for_each_encoder_on_crtc(dev, crtc, encoder)
6106 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006107}
6108
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006109static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6110{
6111 struct drm_device *dev = crtc->base.dev;
6112 struct drm_i915_private *dev_priv = dev->dev_private;
6113
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006114 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6115 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006116}
6117
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006118static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006119{
6120 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006121 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006123 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006124 struct intel_crtc_state *pipe_config =
6125 to_intel_crtc_state(crtc->state);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006126 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006127
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006128 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006129 return;
6130
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006131 i9xx_set_pll_dividers(intel_crtc);
6132
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006133 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306134 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006135
6136 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006137 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006138
Daniel Vetter5b18e572014-04-24 23:55:06 +02006139 i9xx_set_pipeconf(intel_crtc);
6140
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006141 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006142
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006143 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006144 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006145
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006146 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006147 if (encoder->pre_enable)
6148 encoder->pre_enable(encoder);
6149
Daniel Vetterf6736a12013-06-05 13:34:30 +02006150 i9xx_enable_pll(intel_crtc);
6151
Jesse Barnes2dd24552013-04-25 12:55:01 -07006152 i9xx_pfit_enable(intel_crtc);
6153
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006154 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006155
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006156 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006157 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006158
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006159 assert_vblank_disabled(crtc);
6160 drm_crtc_vblank_on(crtc);
6161
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006162 for_each_encoder_on_crtc(dev, crtc, encoder)
6163 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006164}
6165
Daniel Vetter87476d62013-04-11 16:29:06 +02006166static void i9xx_pfit_disable(struct intel_crtc *crtc)
6167{
6168 struct drm_device *dev = crtc->base.dev;
6169 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006170
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006171 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006172 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006173
6174 assert_pipe_disabled(dev_priv, crtc->pipe);
6175
Daniel Vetter328d8e82013-05-08 10:36:31 +02006176 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6177 I915_READ(PFIT_CONTROL));
6178 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006179}
6180
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006181static void i9xx_crtc_disable(struct drm_crtc *crtc)
6182{
6183 struct drm_device *dev = crtc->dev;
6184 struct drm_i915_private *dev_priv = dev->dev_private;
6185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006186 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006187 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006188
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006189 /*
6190 * On gen2 planes are double buffered but the pipe isn't, so we must
6191 * wait for planes to fully turn off before disabling the pipe.
6192 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006193 if (IS_GEN2(dev))
6194 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006195
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006196 for_each_encoder_on_crtc(dev, crtc, encoder)
6197 encoder->disable(encoder);
6198
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006199 drm_crtc_vblank_off(crtc);
6200 assert_vblank_disabled(crtc);
6201
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006202 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006203
Daniel Vetter87476d62013-04-11 16:29:06 +02006204 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006205
Jesse Barnes89b667f2013-04-18 14:51:36 -07006206 for_each_encoder_on_crtc(dev, crtc, encoder)
6207 if (encoder->post_disable)
6208 encoder->post_disable(encoder);
6209
Jani Nikulaa65347b2015-11-27 12:21:46 +02006210 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006211 if (IS_CHERRYVIEW(dev))
6212 chv_disable_pll(dev_priv, pipe);
6213 else if (IS_VALLEYVIEW(dev))
6214 vlv_disable_pll(dev_priv, pipe);
6215 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006216 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006217 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006218
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006219 for_each_encoder_on_crtc(dev, crtc, encoder)
6220 if (encoder->post_pll_disable)
6221 encoder->post_pll_disable(encoder);
6222
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006223 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006224 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006225}
6226
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006227static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006228{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006229 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006231 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006232 enum intel_display_power_domain domain;
6233 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006234
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006235 if (!intel_crtc->active)
6236 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006237
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006238 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006239 WARN_ON(intel_crtc->unpin_work);
6240
Ville Syrjälä2622a082016-03-09 19:07:26 +02006241 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006242
6243 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6244 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006245 }
6246
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006247 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006248
6249 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6250 crtc->base.id);
6251
6252 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6253 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006254 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006255 crtc->enabled = false;
6256 crtc->state->connector_mask = 0;
6257 crtc->state->encoder_mask = 0;
6258
6259 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6260 encoder->base.crtc = NULL;
6261
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006262 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006263 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006264 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006265
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006266 domains = intel_crtc->enabled_power_domains;
6267 for_each_power_domain(domain, domains)
6268 intel_display_power_put(dev_priv, domain);
6269 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006270
6271 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6272 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006273}
6274
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006275/*
6276 * turn all crtc's off, but do not adjust state
6277 * This has to be paired with a call to intel_modeset_setup_hw_state.
6278 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006279int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006280{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006281 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006282 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006283 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006284
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006285 state = drm_atomic_helper_suspend(dev);
6286 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006287 if (ret)
6288 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006289 else
6290 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006291 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006292}
6293
Chris Wilsonea5b2132010-08-04 13:50:23 +01006294void intel_encoder_destroy(struct drm_encoder *encoder)
6295{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006296 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006297
Chris Wilsonea5b2132010-08-04 13:50:23 +01006298 drm_encoder_cleanup(encoder);
6299 kfree(intel_encoder);
6300}
6301
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006302/* Cross check the actual hw state with our own modeset state tracking (and it's
6303 * internal consistency). */
Maarten Lankhorstc0ead702016-03-30 10:00:05 +02006304static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006305{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006306 struct drm_crtc *crtc = connector->base.state->crtc;
6307
6308 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6309 connector->base.base.id,
6310 connector->base.name);
6311
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006312 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006313 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006314 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006315
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006316 I915_STATE_WARN(!crtc,
6317 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006318
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006319 if (!crtc)
6320 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006321
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006322 I915_STATE_WARN(!crtc->state->active,
6323 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006324
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006325 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006326 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006327
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006328 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006329 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006330
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006331 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006332 "attached encoder crtc differs from connector crtc\n");
6333 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006334 I915_STATE_WARN(crtc && crtc->state->active,
6335 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006336 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6337 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006338 }
6339}
6340
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006341int intel_connector_init(struct intel_connector *connector)
6342{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006343 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006344
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006345 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006346 return -ENOMEM;
6347
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006348 return 0;
6349}
6350
6351struct intel_connector *intel_connector_alloc(void)
6352{
6353 struct intel_connector *connector;
6354
6355 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6356 if (!connector)
6357 return NULL;
6358
6359 if (intel_connector_init(connector) < 0) {
6360 kfree(connector);
6361 return NULL;
6362 }
6363
6364 return connector;
6365}
6366
Daniel Vetterf0947c32012-07-02 13:10:34 +02006367/* Simple connector->get_hw_state implementation for encoders that support only
6368 * one connector and no cloning and hence the encoder state determines the state
6369 * of the connector. */
6370bool intel_connector_get_hw_state(struct intel_connector *connector)
6371{
Daniel Vetter24929352012-07-02 20:28:59 +02006372 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006373 struct intel_encoder *encoder = connector->encoder;
6374
6375 return encoder->get_hw_state(encoder, &pipe);
6376}
6377
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006378static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006379{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006380 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6381 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006382
6383 return 0;
6384}
6385
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006386static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006387 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006388{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006389 struct drm_atomic_state *state = pipe_config->base.state;
6390 struct intel_crtc *other_crtc;
6391 struct intel_crtc_state *other_crtc_state;
6392
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006393 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6394 pipe_name(pipe), pipe_config->fdi_lanes);
6395 if (pipe_config->fdi_lanes > 4) {
6396 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6397 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006398 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006399 }
6400
Paulo Zanonibafb6552013-11-02 21:07:44 -07006401 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006402 if (pipe_config->fdi_lanes > 2) {
6403 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6404 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006405 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006406 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006407 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006408 }
6409 }
6410
6411 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006412 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006413
6414 /* Ivybridge 3 pipe is really complicated */
6415 switch (pipe) {
6416 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006417 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006418 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006419 if (pipe_config->fdi_lanes <= 2)
6420 return 0;
6421
6422 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6423 other_crtc_state =
6424 intel_atomic_get_crtc_state(state, other_crtc);
6425 if (IS_ERR(other_crtc_state))
6426 return PTR_ERR(other_crtc_state);
6427
6428 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006429 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6430 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006431 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006432 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006433 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006434 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006435 if (pipe_config->fdi_lanes > 2) {
6436 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6437 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006438 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006439 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006440
6441 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6442 other_crtc_state =
6443 intel_atomic_get_crtc_state(state, other_crtc);
6444 if (IS_ERR(other_crtc_state))
6445 return PTR_ERR(other_crtc_state);
6446
6447 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006448 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006449 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006450 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006451 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006452 default:
6453 BUG();
6454 }
6455}
6456
Daniel Vettere29c22c2013-02-21 00:00:16 +01006457#define RETRY 1
6458static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006459 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006460{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006461 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006462 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006463 int lane, link_bw, fdi_dotclock, ret;
6464 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006465
Daniel Vettere29c22c2013-02-21 00:00:16 +01006466retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006467 /* FDI is a binary signal running at ~2.7GHz, encoding
6468 * each output octet as 10 bits. The actual frequency
6469 * is stored as a divider into a 100MHz clock, and the
6470 * mode pixel clock is stored in units of 1KHz.
6471 * Hence the bw of each lane in terms of the mode signal
6472 * is:
6473 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006474 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006475
Damien Lespiau241bfc32013-09-25 16:45:37 +01006476 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006477
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006478 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006479 pipe_config->pipe_bpp);
6480
6481 pipe_config->fdi_lanes = lane;
6482
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006483 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006484 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006485
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006486 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006487 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006488 pipe_config->pipe_bpp -= 2*3;
6489 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6490 pipe_config->pipe_bpp);
6491 needs_recompute = true;
6492 pipe_config->bw_constrained = true;
6493
6494 goto retry;
6495 }
6496
6497 if (needs_recompute)
6498 return RETRY;
6499
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006500 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006501}
6502
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006503static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6504 struct intel_crtc_state *pipe_config)
6505{
6506 if (pipe_config->pipe_bpp > 24)
6507 return false;
6508
6509 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006510 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006511 return true;
6512
6513 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006514 * We compare against max which means we must take
6515 * the increased cdclk requirement into account when
6516 * calculating the new cdclk.
6517 *
6518 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006519 */
6520 return ilk_pipe_pixel_rate(pipe_config) <=
6521 dev_priv->max_cdclk_freq * 95 / 100;
6522}
6523
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006524static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006525 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006526{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006527 struct drm_device *dev = crtc->base.dev;
6528 struct drm_i915_private *dev_priv = dev->dev_private;
6529
Jani Nikulad330a952014-01-21 11:24:25 +02006530 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006531 hsw_crtc_supports_ips(crtc) &&
6532 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006533}
6534
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006535static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6536{
6537 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6538
6539 /* GDG double wide on either pipe, otherwise pipe A only */
6540 return INTEL_INFO(dev_priv)->gen < 4 &&
6541 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6542}
6543
Daniel Vettera43f6e02013-06-07 23:10:32 +02006544static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006545 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006546{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006547 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006548 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006549 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006550
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006551 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006552 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006553 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006554
6555 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006556 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006557 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006558 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006559 if (intel_crtc_supports_double_wide(crtc) &&
6560 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006561 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006562 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006563 }
6564
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006565 if (adjusted_mode->crtc_clock > clock_limit) {
6566 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6567 adjusted_mode->crtc_clock, clock_limit,
6568 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006569 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006570 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006571 }
Chris Wilson89749352010-09-12 18:25:19 +01006572
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006573 /*
6574 * Pipe horizontal size must be even in:
6575 * - DVO ganged mode
6576 * - LVDS dual channel mode
6577 * - Double wide pipe
6578 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006579 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006580 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6581 pipe_config->pipe_src_w &= ~1;
6582
Damien Lespiau8693a822013-05-03 18:48:11 +01006583 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6584 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006585 */
6586 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006587 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006588 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006589
Damien Lespiauf5adf942013-06-24 18:29:34 +01006590 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006591 hsw_compute_ips_config(crtc, pipe_config);
6592
Daniel Vetter877d48d2013-04-19 11:24:43 +02006593 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006594 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006595
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006596 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006597}
6598
Ville Syrjälä1652d192015-03-31 14:12:01 +03006599static int skylake_get_display_clock_speed(struct drm_device *dev)
6600{
6601 struct drm_i915_private *dev_priv = to_i915(dev);
6602 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6603 uint32_t cdctl = I915_READ(CDCLK_CTL);
6604 uint32_t linkrate;
6605
Damien Lespiau414355a2015-06-04 18:21:31 +01006606 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006607 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006608
6609 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6610 return 540000;
6611
6612 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006613 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006614
Damien Lespiau71cd8422015-04-30 16:39:17 +01006615 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6616 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006617 /* vco 8640 */
6618 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6619 case CDCLK_FREQ_450_432:
6620 return 432000;
6621 case CDCLK_FREQ_337_308:
6622 return 308570;
6623 case CDCLK_FREQ_675_617:
6624 return 617140;
6625 default:
6626 WARN(1, "Unknown cd freq selection\n");
6627 }
6628 } else {
6629 /* vco 8100 */
6630 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6631 case CDCLK_FREQ_450_432:
6632 return 450000;
6633 case CDCLK_FREQ_337_308:
6634 return 337500;
6635 case CDCLK_FREQ_675_617:
6636 return 675000;
6637 default:
6638 WARN(1, "Unknown cd freq selection\n");
6639 }
6640 }
6641
6642 /* error case, do as if DPLL0 isn't enabled */
6643 return 24000;
6644}
6645
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006646static int broxton_get_display_clock_speed(struct drm_device *dev)
6647{
6648 struct drm_i915_private *dev_priv = to_i915(dev);
6649 uint32_t cdctl = I915_READ(CDCLK_CTL);
6650 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6651 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6652 int cdclk;
6653
6654 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6655 return 19200;
6656
6657 cdclk = 19200 * pll_ratio / 2;
6658
6659 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6660 case BXT_CDCLK_CD2X_DIV_SEL_1:
6661 return cdclk; /* 576MHz or 624MHz */
6662 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6663 return cdclk * 2 / 3; /* 384MHz */
6664 case BXT_CDCLK_CD2X_DIV_SEL_2:
6665 return cdclk / 2; /* 288MHz */
6666 case BXT_CDCLK_CD2X_DIV_SEL_4:
6667 return cdclk / 4; /* 144MHz */
6668 }
6669
6670 /* error case, do as if DE PLL isn't enabled */
6671 return 19200;
6672}
6673
Ville Syrjälä1652d192015-03-31 14:12:01 +03006674static int broadwell_get_display_clock_speed(struct drm_device *dev)
6675{
6676 struct drm_i915_private *dev_priv = dev->dev_private;
6677 uint32_t lcpll = I915_READ(LCPLL_CTL);
6678 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6679
6680 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6681 return 800000;
6682 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6683 return 450000;
6684 else if (freq == LCPLL_CLK_FREQ_450)
6685 return 450000;
6686 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6687 return 540000;
6688 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6689 return 337500;
6690 else
6691 return 675000;
6692}
6693
6694static int haswell_get_display_clock_speed(struct drm_device *dev)
6695{
6696 struct drm_i915_private *dev_priv = dev->dev_private;
6697 uint32_t lcpll = I915_READ(LCPLL_CTL);
6698 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6699
6700 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6701 return 800000;
6702 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6703 return 450000;
6704 else if (freq == LCPLL_CLK_FREQ_450)
6705 return 450000;
6706 else if (IS_HSW_ULT(dev))
6707 return 337500;
6708 else
6709 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006710}
6711
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006712static int valleyview_get_display_clock_speed(struct drm_device *dev)
6713{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006714 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6715 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006716}
6717
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006718static int ilk_get_display_clock_speed(struct drm_device *dev)
6719{
6720 return 450000;
6721}
6722
Jesse Barnese70236a2009-09-21 10:42:27 -07006723static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006724{
Jesse Barnese70236a2009-09-21 10:42:27 -07006725 return 400000;
6726}
Jesse Barnes79e53942008-11-07 14:24:08 -08006727
Jesse Barnese70236a2009-09-21 10:42:27 -07006728static int i915_get_display_clock_speed(struct drm_device *dev)
6729{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006730 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006731}
Jesse Barnes79e53942008-11-07 14:24:08 -08006732
Jesse Barnese70236a2009-09-21 10:42:27 -07006733static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6734{
6735 return 200000;
6736}
Jesse Barnes79e53942008-11-07 14:24:08 -08006737
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006738static int pnv_get_display_clock_speed(struct drm_device *dev)
6739{
6740 u16 gcfgc = 0;
6741
6742 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6743
6744 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6745 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006746 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006747 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006748 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006749 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006750 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006751 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6752 return 200000;
6753 default:
6754 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6755 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006756 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006757 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006758 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006759 }
6760}
6761
Jesse Barnese70236a2009-09-21 10:42:27 -07006762static int i915gm_get_display_clock_speed(struct drm_device *dev)
6763{
6764 u16 gcfgc = 0;
6765
6766 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6767
6768 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006769 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006770 else {
6771 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6772 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006773 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006774 default:
6775 case GC_DISPLAY_CLOCK_190_200_MHZ:
6776 return 190000;
6777 }
6778 }
6779}
Jesse Barnes79e53942008-11-07 14:24:08 -08006780
Jesse Barnese70236a2009-09-21 10:42:27 -07006781static int i865_get_display_clock_speed(struct drm_device *dev)
6782{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006783 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006784}
6785
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006786static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006787{
6788 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006789
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006790 /*
6791 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6792 * encoding is different :(
6793 * FIXME is this the right way to detect 852GM/852GMV?
6794 */
6795 if (dev->pdev->revision == 0x1)
6796 return 133333;
6797
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006798 pci_bus_read_config_word(dev->pdev->bus,
6799 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6800
Jesse Barnese70236a2009-09-21 10:42:27 -07006801 /* Assume that the hardware is in the high speed state. This
6802 * should be the default.
6803 */
6804 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6805 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006806 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006807 case GC_CLOCK_100_200:
6808 return 200000;
6809 case GC_CLOCK_166_250:
6810 return 250000;
6811 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006812 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006813 case GC_CLOCK_133_266:
6814 case GC_CLOCK_133_266_2:
6815 case GC_CLOCK_166_266:
6816 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006817 }
6818
6819 /* Shouldn't happen */
6820 return 0;
6821}
6822
6823static int i830_get_display_clock_speed(struct drm_device *dev)
6824{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006825 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006826}
6827
Ville Syrjälä34edce22015-05-22 11:22:33 +03006828static unsigned int intel_hpll_vco(struct drm_device *dev)
6829{
6830 struct drm_i915_private *dev_priv = dev->dev_private;
6831 static const unsigned int blb_vco[8] = {
6832 [0] = 3200000,
6833 [1] = 4000000,
6834 [2] = 5333333,
6835 [3] = 4800000,
6836 [4] = 6400000,
6837 };
6838 static const unsigned int pnv_vco[8] = {
6839 [0] = 3200000,
6840 [1] = 4000000,
6841 [2] = 5333333,
6842 [3] = 4800000,
6843 [4] = 2666667,
6844 };
6845 static const unsigned int cl_vco[8] = {
6846 [0] = 3200000,
6847 [1] = 4000000,
6848 [2] = 5333333,
6849 [3] = 6400000,
6850 [4] = 3333333,
6851 [5] = 3566667,
6852 [6] = 4266667,
6853 };
6854 static const unsigned int elk_vco[8] = {
6855 [0] = 3200000,
6856 [1] = 4000000,
6857 [2] = 5333333,
6858 [3] = 4800000,
6859 };
6860 static const unsigned int ctg_vco[8] = {
6861 [0] = 3200000,
6862 [1] = 4000000,
6863 [2] = 5333333,
6864 [3] = 6400000,
6865 [4] = 2666667,
6866 [5] = 4266667,
6867 };
6868 const unsigned int *vco_table;
6869 unsigned int vco;
6870 uint8_t tmp = 0;
6871
6872 /* FIXME other chipsets? */
6873 if (IS_GM45(dev))
6874 vco_table = ctg_vco;
6875 else if (IS_G4X(dev))
6876 vco_table = elk_vco;
6877 else if (IS_CRESTLINE(dev))
6878 vco_table = cl_vco;
6879 else if (IS_PINEVIEW(dev))
6880 vco_table = pnv_vco;
6881 else if (IS_G33(dev))
6882 vco_table = blb_vco;
6883 else
6884 return 0;
6885
6886 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6887
6888 vco = vco_table[tmp & 0x7];
6889 if (vco == 0)
6890 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6891 else
6892 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6893
6894 return vco;
6895}
6896
6897static int gm45_get_display_clock_speed(struct drm_device *dev)
6898{
6899 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6900 uint16_t tmp = 0;
6901
6902 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6903
6904 cdclk_sel = (tmp >> 12) & 0x1;
6905
6906 switch (vco) {
6907 case 2666667:
6908 case 4000000:
6909 case 5333333:
6910 return cdclk_sel ? 333333 : 222222;
6911 case 3200000:
6912 return cdclk_sel ? 320000 : 228571;
6913 default:
6914 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6915 return 222222;
6916 }
6917}
6918
6919static int i965gm_get_display_clock_speed(struct drm_device *dev)
6920{
6921 static const uint8_t div_3200[] = { 16, 10, 8 };
6922 static const uint8_t div_4000[] = { 20, 12, 10 };
6923 static const uint8_t div_5333[] = { 24, 16, 14 };
6924 const uint8_t *div_table;
6925 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6926 uint16_t tmp = 0;
6927
6928 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6929
6930 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6931
6932 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6933 goto fail;
6934
6935 switch (vco) {
6936 case 3200000:
6937 div_table = div_3200;
6938 break;
6939 case 4000000:
6940 div_table = div_4000;
6941 break;
6942 case 5333333:
6943 div_table = div_5333;
6944 break;
6945 default:
6946 goto fail;
6947 }
6948
6949 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6950
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006951fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006952 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6953 return 200000;
6954}
6955
6956static int g33_get_display_clock_speed(struct drm_device *dev)
6957{
6958 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6959 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6960 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6961 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6962 const uint8_t *div_table;
6963 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6964 uint16_t tmp = 0;
6965
6966 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6967
6968 cdclk_sel = (tmp >> 4) & 0x7;
6969
6970 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6971 goto fail;
6972
6973 switch (vco) {
6974 case 3200000:
6975 div_table = div_3200;
6976 break;
6977 case 4000000:
6978 div_table = div_4000;
6979 break;
6980 case 4800000:
6981 div_table = div_4800;
6982 break;
6983 case 5333333:
6984 div_table = div_5333;
6985 break;
6986 default:
6987 goto fail;
6988 }
6989
6990 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6991
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006992fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006993 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6994 return 190476;
6995}
6996
Zhenyu Wang2c072452009-06-05 15:38:42 +08006997static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006998intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006999{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007000 while (*num > DATA_LINK_M_N_MASK ||
7001 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007002 *num >>= 1;
7003 *den >>= 1;
7004 }
7005}
7006
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007007static void compute_m_n(unsigned int m, unsigned int n,
7008 uint32_t *ret_m, uint32_t *ret_n)
7009{
7010 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7011 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7012 intel_reduce_m_n_ratio(ret_m, ret_n);
7013}
7014
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007015void
7016intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7017 int pixel_clock, int link_clock,
7018 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007019{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007020 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007021
7022 compute_m_n(bits_per_pixel * pixel_clock,
7023 link_clock * nlanes * 8,
7024 &m_n->gmch_m, &m_n->gmch_n);
7025
7026 compute_m_n(pixel_clock, link_clock,
7027 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007028}
7029
Chris Wilsona7615032011-01-12 17:04:08 +00007030static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7031{
Jani Nikulad330a952014-01-21 11:24:25 +02007032 if (i915.panel_use_ssc >= 0)
7033 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007034 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007035 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007036}
7037
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007038static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007039{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007040 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007041}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007042
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007043static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7044{
7045 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007046}
7047
Daniel Vetterf47709a2013-03-28 10:42:02 +01007048static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007049 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007050 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007051{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007052 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007053 u32 fp, fp2 = 0;
7054
7055 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007056 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007057 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007058 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007059 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007060 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007061 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007062 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007063 }
7064
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007065 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007066
Daniel Vetterf47709a2013-03-28 10:42:02 +01007067 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007068 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007069 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007070 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007071 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007072 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007073 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007074 }
7075}
7076
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007077static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7078 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007079{
7080 u32 reg_val;
7081
7082 /*
7083 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7084 * and set it to a reasonable value instead.
7085 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007086 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007087 reg_val &= 0xffffff00;
7088 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007089 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007090
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007091 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007092 reg_val &= 0x8cffffff;
7093 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007094 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007095
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007096 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007097 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007098 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007099
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007100 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007101 reg_val &= 0x00ffffff;
7102 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007103 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007104}
7105
Daniel Vetterb5518422013-05-03 11:49:48 +02007106static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7107 struct intel_link_m_n *m_n)
7108{
7109 struct drm_device *dev = crtc->base.dev;
7110 struct drm_i915_private *dev_priv = dev->dev_private;
7111 int pipe = crtc->pipe;
7112
Daniel Vettere3b95f12013-05-03 11:49:49 +02007113 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7114 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7115 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7116 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007117}
7118
7119static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007120 struct intel_link_m_n *m_n,
7121 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007122{
7123 struct drm_device *dev = crtc->base.dev;
7124 struct drm_i915_private *dev_priv = dev->dev_private;
7125 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007126 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007127
7128 if (INTEL_INFO(dev)->gen >= 5) {
7129 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7130 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7131 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7132 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007133 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7134 * for gen < 8) and if DRRS is supported (to make sure the
7135 * registers are not unnecessarily accessed).
7136 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307137 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007138 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007139 I915_WRITE(PIPE_DATA_M2(transcoder),
7140 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7141 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7142 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7143 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7144 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007145 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007146 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7147 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7148 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7149 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007150 }
7151}
7152
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307153void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007154{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307155 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7156
7157 if (m_n == M1_N1) {
7158 dp_m_n = &crtc->config->dp_m_n;
7159 dp_m2_n2 = &crtc->config->dp_m2_n2;
7160 } else if (m_n == M2_N2) {
7161
7162 /*
7163 * M2_N2 registers are not supported. Hence m2_n2 divider value
7164 * needs to be programmed into M1_N1.
7165 */
7166 dp_m_n = &crtc->config->dp_m2_n2;
7167 } else {
7168 DRM_ERROR("Unsupported divider value\n");
7169 return;
7170 }
7171
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007172 if (crtc->config->has_pch_encoder)
7173 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007174 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307175 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007176}
7177
Daniel Vetter251ac862015-06-18 10:30:24 +02007178static void vlv_compute_dpll(struct intel_crtc *crtc,
7179 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007180{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007181 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007182 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007183 if (crtc->pipe != PIPE_A)
7184 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007185
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007186 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007187 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007188 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7189 DPLL_EXT_BUFFER_ENABLE_VLV;
7190
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007191 pipe_config->dpll_hw_state.dpll_md =
7192 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7193}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007194
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007195static void chv_compute_dpll(struct intel_crtc *crtc,
7196 struct intel_crtc_state *pipe_config)
7197{
7198 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007199 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007200 if (crtc->pipe != PIPE_A)
7201 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7202
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007203 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007204 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007205 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7206
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007207 pipe_config->dpll_hw_state.dpll_md =
7208 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007209}
7210
Ville Syrjäläd288f652014-10-28 13:20:22 +02007211static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007212 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007213{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007214 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007215 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007216 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007217 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007218 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007219 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007220
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007221 /* Enable Refclk */
7222 I915_WRITE(DPLL(pipe),
7223 pipe_config->dpll_hw_state.dpll &
7224 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7225
7226 /* No need to actually set up the DPLL with DSI */
7227 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7228 return;
7229
Ville Syrjäläa5805162015-05-26 20:42:30 +03007230 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007231
Ville Syrjäläd288f652014-10-28 13:20:22 +02007232 bestn = pipe_config->dpll.n;
7233 bestm1 = pipe_config->dpll.m1;
7234 bestm2 = pipe_config->dpll.m2;
7235 bestp1 = pipe_config->dpll.p1;
7236 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007237
Jesse Barnes89b667f2013-04-18 14:51:36 -07007238 /* See eDP HDMI DPIO driver vbios notes doc */
7239
7240 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007241 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007242 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007243
7244 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007245 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007246
7247 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007248 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007249 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007250 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007251
7252 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007253 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007254
7255 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007256 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7257 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7258 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007259 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007260
7261 /*
7262 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7263 * but we don't support that).
7264 * Note: don't use the DAC post divider as it seems unstable.
7265 */
7266 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007267 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007268
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007269 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007270 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007271
Jesse Barnes89b667f2013-04-18 14:51:36 -07007272 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007273 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007274 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7275 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007276 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007277 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007278 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007279 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007280 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007281
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007282 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007283 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007284 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007285 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007286 0x0df40000);
7287 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007288 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007289 0x0df70000);
7290 } else { /* HDMI or VGA */
7291 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007292 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007293 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007294 0x0df70000);
7295 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007297 0x0df40000);
7298 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007299
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007300 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007301 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007302 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7303 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007304 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007306
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007307 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007308 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007309}
7310
Ville Syrjäläd288f652014-10-28 13:20:22 +02007311static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007312 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007313{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007314 struct drm_device *dev = crtc->base.dev;
7315 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007316 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007317 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307318 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007319 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307320 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307321 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007322
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007323 /* Enable Refclk and SSC */
7324 I915_WRITE(DPLL(pipe),
7325 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7326
7327 /* No need to actually set up the DPLL with DSI */
7328 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7329 return;
7330
Ville Syrjäläd288f652014-10-28 13:20:22 +02007331 bestn = pipe_config->dpll.n;
7332 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7333 bestm1 = pipe_config->dpll.m1;
7334 bestm2 = pipe_config->dpll.m2 >> 22;
7335 bestp1 = pipe_config->dpll.p1;
7336 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307337 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307338 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307339 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007340
Ville Syrjäläa5805162015-05-26 20:42:30 +03007341 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007342
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007343 /* p1 and p2 divider */
7344 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7345 5 << DPIO_CHV_S1_DIV_SHIFT |
7346 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7347 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7348 1 << DPIO_CHV_K_DIV_SHIFT);
7349
7350 /* Feedback post-divider - m2 */
7351 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7352
7353 /* Feedback refclk divider - n and m1 */
7354 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7355 DPIO_CHV_M1_DIV_BY_2 |
7356 1 << DPIO_CHV_N_DIV_SHIFT);
7357
7358 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007359 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007360
7361 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307362 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7363 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7364 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7365 if (bestm2_frac)
7366 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7367 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007368
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307369 /* Program digital lock detect threshold */
7370 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7371 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7372 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7373 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7374 if (!bestm2_frac)
7375 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7376 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7377
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007378 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307379 if (vco == 5400000) {
7380 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7381 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7382 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7383 tribuf_calcntr = 0x9;
7384 } else if (vco <= 6200000) {
7385 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7386 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7387 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7388 tribuf_calcntr = 0x9;
7389 } else if (vco <= 6480000) {
7390 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7391 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7392 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7393 tribuf_calcntr = 0x8;
7394 } else {
7395 /* Not supported. Apply the same limits as in the max case */
7396 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7397 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7398 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7399 tribuf_calcntr = 0;
7400 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007401 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7402
Ville Syrjälä968040b2015-03-11 22:52:08 +02007403 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307404 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7405 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7406 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7407
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007408 /* AFC Recal */
7409 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7410 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7411 DPIO_AFC_RECAL);
7412
Ville Syrjäläa5805162015-05-26 20:42:30 +03007413 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007414}
7415
Ville Syrjäläd288f652014-10-28 13:20:22 +02007416/**
7417 * vlv_force_pll_on - forcibly enable just the PLL
7418 * @dev_priv: i915 private structure
7419 * @pipe: pipe PLL to enable
7420 * @dpll: PLL configuration
7421 *
7422 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7423 * in cases where we need the PLL enabled even when @pipe is not going to
7424 * be enabled.
7425 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007426int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7427 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007428{
7429 struct intel_crtc *crtc =
7430 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007431 struct intel_crtc_state *pipe_config;
7432
7433 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7434 if (!pipe_config)
7435 return -ENOMEM;
7436
7437 pipe_config->base.crtc = &crtc->base;
7438 pipe_config->pixel_multiplier = 1;
7439 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007440
7441 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007442 chv_compute_dpll(crtc, pipe_config);
7443 chv_prepare_pll(crtc, pipe_config);
7444 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007445 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007446 vlv_compute_dpll(crtc, pipe_config);
7447 vlv_prepare_pll(crtc, pipe_config);
7448 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007449 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007450
7451 kfree(pipe_config);
7452
7453 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007454}
7455
7456/**
7457 * vlv_force_pll_off - forcibly disable just the PLL
7458 * @dev_priv: i915 private structure
7459 * @pipe: pipe PLL to disable
7460 *
7461 * Disable the PLL for @pipe. To be used in cases where we need
7462 * the PLL enabled even when @pipe is not going to be enabled.
7463 */
7464void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7465{
7466 if (IS_CHERRYVIEW(dev))
7467 chv_disable_pll(to_i915(dev), pipe);
7468 else
7469 vlv_disable_pll(to_i915(dev), pipe);
7470}
7471
Daniel Vetter251ac862015-06-18 10:30:24 +02007472static void i9xx_compute_dpll(struct intel_crtc *crtc,
7473 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007474 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007475{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007476 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007477 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007478 u32 dpll;
7479 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007480 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007481
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007482 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307483
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007484 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7485 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007486
7487 dpll = DPLL_VGA_MODE_DIS;
7488
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007489 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007490 dpll |= DPLLB_MODE_LVDS;
7491 else
7492 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007493
Daniel Vetteref1b4602013-06-01 17:17:04 +02007494 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007495 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007496 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007497 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007498
7499 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007500 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007501
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007502 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007503 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007504
7505 /* compute bitmask from p1 value */
7506 if (IS_PINEVIEW(dev))
7507 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7508 else {
7509 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7510 if (IS_G4X(dev) && reduced_clock)
7511 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7512 }
7513 switch (clock->p2) {
7514 case 5:
7515 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7516 break;
7517 case 7:
7518 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7519 break;
7520 case 10:
7521 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7522 break;
7523 case 14:
7524 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7525 break;
7526 }
7527 if (INTEL_INFO(dev)->gen >= 4)
7528 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7529
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007530 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007531 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007532 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007533 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007534 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7535 else
7536 dpll |= PLL_REF_INPUT_DREFCLK;
7537
7538 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007539 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007540
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007541 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007542 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007543 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007544 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007545 }
7546}
7547
Daniel Vetter251ac862015-06-18 10:30:24 +02007548static void i8xx_compute_dpll(struct intel_crtc *crtc,
7549 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007550 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007551{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007552 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007553 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007554 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007555 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007556
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007557 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307558
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007559 dpll = DPLL_VGA_MODE_DIS;
7560
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007561 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007562 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7563 } else {
7564 if (clock->p1 == 2)
7565 dpll |= PLL_P1_DIVIDE_BY_TWO;
7566 else
7567 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7568 if (clock->p2 == 4)
7569 dpll |= PLL_P2_DIVIDE_BY_4;
7570 }
7571
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007572 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007573 dpll |= DPLL_DVO_2X_MODE;
7574
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007575 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007576 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007577 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7578 else
7579 dpll |= PLL_REF_INPUT_DREFCLK;
7580
7581 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007582 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007583}
7584
Daniel Vetter8a654f32013-06-01 17:16:22 +02007585static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007586{
7587 struct drm_device *dev = intel_crtc->base.dev;
7588 struct drm_i915_private *dev_priv = dev->dev_private;
7589 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007590 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007591 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007592 uint32_t crtc_vtotal, crtc_vblank_end;
7593 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007594
7595 /* We need to be careful not to changed the adjusted mode, for otherwise
7596 * the hw state checker will get angry at the mismatch. */
7597 crtc_vtotal = adjusted_mode->crtc_vtotal;
7598 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007599
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007600 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007601 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007602 crtc_vtotal -= 1;
7603 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007604
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007605 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007606 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7607 else
7608 vsyncshift = adjusted_mode->crtc_hsync_start -
7609 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007610 if (vsyncshift < 0)
7611 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007612 }
7613
7614 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007615 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007616
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007617 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007618 (adjusted_mode->crtc_hdisplay - 1) |
7619 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007620 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007621 (adjusted_mode->crtc_hblank_start - 1) |
7622 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007623 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007624 (adjusted_mode->crtc_hsync_start - 1) |
7625 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7626
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007627 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007628 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007629 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007630 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007631 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007632 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007633 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007634 (adjusted_mode->crtc_vsync_start - 1) |
7635 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7636
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007637 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7638 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7639 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7640 * bits. */
7641 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7642 (pipe == PIPE_B || pipe == PIPE_C))
7643 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7644
Jani Nikulabc58be62016-03-18 17:05:39 +02007645}
7646
7647static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7648{
7649 struct drm_device *dev = intel_crtc->base.dev;
7650 struct drm_i915_private *dev_priv = dev->dev_private;
7651 enum pipe pipe = intel_crtc->pipe;
7652
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007653 /* pipesrc controls the size that is scaled from, which should
7654 * always be the user's requested size.
7655 */
7656 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007657 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7658 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007659}
7660
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007661static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007662 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007663{
7664 struct drm_device *dev = crtc->base.dev;
7665 struct drm_i915_private *dev_priv = dev->dev_private;
7666 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7667 uint32_t tmp;
7668
7669 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007670 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7671 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007672 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007673 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7674 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007675 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007676 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7677 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007678
7679 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007680 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7681 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007682 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007683 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7684 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007685 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007686 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7687 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007688
7689 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007690 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7691 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7692 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007693 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007694}
7695
7696static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7697 struct intel_crtc_state *pipe_config)
7698{
7699 struct drm_device *dev = crtc->base.dev;
7700 struct drm_i915_private *dev_priv = dev->dev_private;
7701 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007702
7703 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007704 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7705 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7706
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007707 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7708 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007709}
7710
Daniel Vetterf6a83282014-02-11 15:28:57 -08007711void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007712 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007713{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007714 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7715 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7716 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7717 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007718
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007719 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7720 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7721 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7722 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007723
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007724 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007725 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007726
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007727 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7728 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007729
7730 mode->hsync = drm_mode_hsync(mode);
7731 mode->vrefresh = drm_mode_vrefresh(mode);
7732 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007733}
7734
Daniel Vetter84b046f2013-02-19 18:48:54 +01007735static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7736{
7737 struct drm_device *dev = intel_crtc->base.dev;
7738 struct drm_i915_private *dev_priv = dev->dev_private;
7739 uint32_t pipeconf;
7740
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007741 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007742
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007743 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7744 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7745 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007746
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007747 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007748 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007749
Daniel Vetterff9ce462013-04-24 14:57:17 +02007750 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007751 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007752 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007753 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007754 pipeconf |= PIPECONF_DITHER_EN |
7755 PIPECONF_DITHER_TYPE_SP;
7756
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007757 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007758 case 18:
7759 pipeconf |= PIPECONF_6BPC;
7760 break;
7761 case 24:
7762 pipeconf |= PIPECONF_8BPC;
7763 break;
7764 case 30:
7765 pipeconf |= PIPECONF_10BPC;
7766 break;
7767 default:
7768 /* Case prevented by intel_choose_pipe_bpp_dither. */
7769 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007770 }
7771 }
7772
7773 if (HAS_PIPE_CXSR(dev)) {
7774 if (intel_crtc->lowfreq_avail) {
7775 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7776 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7777 } else {
7778 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007779 }
7780 }
7781
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007782 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007783 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007784 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007785 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7786 else
7787 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7788 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007789 pipeconf |= PIPECONF_PROGRESSIVE;
7790
Wayne Boyer666a4532015-12-09 12:29:35 -08007791 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7792 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007793 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007794
Daniel Vetter84b046f2013-02-19 18:48:54 +01007795 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7796 POSTING_READ(PIPECONF(intel_crtc->pipe));
7797}
7798
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007799static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7800 struct intel_crtc_state *crtc_state)
7801{
7802 struct drm_device *dev = crtc->base.dev;
7803 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007804 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007805 int refclk = 48000;
7806
7807 memset(&crtc_state->dpll_hw_state, 0,
7808 sizeof(crtc_state->dpll_hw_state));
7809
7810 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7811 if (intel_panel_use_ssc(dev_priv)) {
7812 refclk = dev_priv->vbt.lvds_ssc_freq;
7813 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7814 }
7815
7816 limit = &intel_limits_i8xx_lvds;
7817 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7818 limit = &intel_limits_i8xx_dvo;
7819 } else {
7820 limit = &intel_limits_i8xx_dac;
7821 }
7822
7823 if (!crtc_state->clock_set &&
7824 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7825 refclk, NULL, &crtc_state->dpll)) {
7826 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7827 return -EINVAL;
7828 }
7829
7830 i8xx_compute_dpll(crtc, crtc_state, NULL);
7831
7832 return 0;
7833}
7834
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007835static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7836 struct intel_crtc_state *crtc_state)
7837{
7838 struct drm_device *dev = crtc->base.dev;
7839 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007840 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007841 int refclk = 96000;
7842
7843 memset(&crtc_state->dpll_hw_state, 0,
7844 sizeof(crtc_state->dpll_hw_state));
7845
7846 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7847 if (intel_panel_use_ssc(dev_priv)) {
7848 refclk = dev_priv->vbt.lvds_ssc_freq;
7849 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7850 }
7851
7852 if (intel_is_dual_link_lvds(dev))
7853 limit = &intel_limits_g4x_dual_channel_lvds;
7854 else
7855 limit = &intel_limits_g4x_single_channel_lvds;
7856 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7857 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7858 limit = &intel_limits_g4x_hdmi;
7859 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7860 limit = &intel_limits_g4x_sdvo;
7861 } else {
7862 /* The option is for other outputs */
7863 limit = &intel_limits_i9xx_sdvo;
7864 }
7865
7866 if (!crtc_state->clock_set &&
7867 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7868 refclk, NULL, &crtc_state->dpll)) {
7869 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7870 return -EINVAL;
7871 }
7872
7873 i9xx_compute_dpll(crtc, crtc_state, NULL);
7874
7875 return 0;
7876}
7877
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007878static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7879 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007880{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007881 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007882 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007883 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007884 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007885
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007886 memset(&crtc_state->dpll_hw_state, 0,
7887 sizeof(crtc_state->dpll_hw_state));
7888
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007889 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7890 if (intel_panel_use_ssc(dev_priv)) {
7891 refclk = dev_priv->vbt.lvds_ssc_freq;
7892 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7893 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007894
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007895 limit = &intel_limits_pineview_lvds;
7896 } else {
7897 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007898 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007899
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007900 if (!crtc_state->clock_set &&
7901 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7902 refclk, NULL, &crtc_state->dpll)) {
7903 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7904 return -EINVAL;
7905 }
7906
7907 i9xx_compute_dpll(crtc, crtc_state, NULL);
7908
7909 return 0;
7910}
7911
7912static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7913 struct intel_crtc_state *crtc_state)
7914{
7915 struct drm_device *dev = crtc->base.dev;
7916 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007917 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007918 int refclk = 96000;
7919
7920 memset(&crtc_state->dpll_hw_state, 0,
7921 sizeof(crtc_state->dpll_hw_state));
7922
7923 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7924 if (intel_panel_use_ssc(dev_priv)) {
7925 refclk = dev_priv->vbt.lvds_ssc_freq;
7926 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007927 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007928
7929 limit = &intel_limits_i9xx_lvds;
7930 } else {
7931 limit = &intel_limits_i9xx_sdvo;
7932 }
7933
7934 if (!crtc_state->clock_set &&
7935 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7936 refclk, NULL, &crtc_state->dpll)) {
7937 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7938 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007939 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007940
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007941 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007942
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007943 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007944}
7945
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007946static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7947 struct intel_crtc_state *crtc_state)
7948{
7949 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007950 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007951
7952 memset(&crtc_state->dpll_hw_state, 0,
7953 sizeof(crtc_state->dpll_hw_state));
7954
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007955 if (!crtc_state->clock_set &&
7956 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7957 refclk, NULL, &crtc_state->dpll)) {
7958 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7959 return -EINVAL;
7960 }
7961
7962 chv_compute_dpll(crtc, crtc_state);
7963
7964 return 0;
7965}
7966
7967static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7968 struct intel_crtc_state *crtc_state)
7969{
7970 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007971 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007972
7973 memset(&crtc_state->dpll_hw_state, 0,
7974 sizeof(crtc_state->dpll_hw_state));
7975
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007976 if (!crtc_state->clock_set &&
7977 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7978 refclk, NULL, &crtc_state->dpll)) {
7979 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7980 return -EINVAL;
7981 }
7982
7983 vlv_compute_dpll(crtc, crtc_state);
7984
7985 return 0;
7986}
7987
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007988static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007989 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007990{
7991 struct drm_device *dev = crtc->base.dev;
7992 struct drm_i915_private *dev_priv = dev->dev_private;
7993 uint32_t tmp;
7994
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007995 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7996 return;
7997
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007998 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007999 if (!(tmp & PFIT_ENABLE))
8000 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008001
Daniel Vetter06922822013-07-11 13:35:40 +02008002 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008003 if (INTEL_INFO(dev)->gen < 4) {
8004 if (crtc->pipe != PIPE_B)
8005 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008006 } else {
8007 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8008 return;
8009 }
8010
Daniel Vetter06922822013-07-11 13:35:40 +02008011 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008012 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008013}
8014
Jesse Barnesacbec812013-09-20 11:29:32 -07008015static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008016 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008017{
8018 struct drm_device *dev = crtc->base.dev;
8019 struct drm_i915_private *dev_priv = dev->dev_private;
8020 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008021 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008022 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008023 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008024
Ville Syrjäläb5219732016-03-15 16:40:01 +02008025 /* In case of DSI, DPLL will not be used */
8026 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308027 return;
8028
Ville Syrjäläa5805162015-05-26 20:42:30 +03008029 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008030 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008031 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008032
8033 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8034 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8035 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8036 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8037 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8038
Imre Deakdccbea32015-06-22 23:35:51 +03008039 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008040}
8041
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008042static void
8043i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8044 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008045{
8046 struct drm_device *dev = crtc->base.dev;
8047 struct drm_i915_private *dev_priv = dev->dev_private;
8048 u32 val, base, offset;
8049 int pipe = crtc->pipe, plane = crtc->plane;
8050 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008051 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008052 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008053 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008054
Damien Lespiau42a7b082015-02-05 19:35:13 +00008055 val = I915_READ(DSPCNTR(plane));
8056 if (!(val & DISPLAY_PLANE_ENABLE))
8057 return;
8058
Damien Lespiaud9806c92015-01-21 14:07:19 +00008059 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008060 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008061 DRM_DEBUG_KMS("failed to alloc fb\n");
8062 return;
8063 }
8064
Damien Lespiau1b842c82015-01-21 13:50:54 +00008065 fb = &intel_fb->base;
8066
Daniel Vetter18c52472015-02-10 17:16:09 +00008067 if (INTEL_INFO(dev)->gen >= 4) {
8068 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008069 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008070 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8071 }
8072 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008073
8074 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008075 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008076 fb->pixel_format = fourcc;
8077 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008078
8079 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008080 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008081 offset = I915_READ(DSPTILEOFF(plane));
8082 else
8083 offset = I915_READ(DSPLINOFF(plane));
8084 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8085 } else {
8086 base = I915_READ(DSPADDR(plane));
8087 }
8088 plane_config->base = base;
8089
8090 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008091 fb->width = ((val >> 16) & 0xfff) + 1;
8092 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008093
8094 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008095 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008096
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008097 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008098 fb->pixel_format,
8099 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008100
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008101 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008102
Damien Lespiau2844a922015-01-20 12:51:48 +00008103 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8104 pipe_name(pipe), plane, fb->width, fb->height,
8105 fb->bits_per_pixel, base, fb->pitches[0],
8106 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008107
Damien Lespiau2d140302015-02-05 17:22:18 +00008108 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008109}
8110
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008111static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008112 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008113{
8114 struct drm_device *dev = crtc->base.dev;
8115 struct drm_i915_private *dev_priv = dev->dev_private;
8116 int pipe = pipe_config->cpu_transcoder;
8117 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008118 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008119 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008120 int refclk = 100000;
8121
Ville Syrjäläb5219732016-03-15 16:40:01 +02008122 /* In case of DSI, DPLL will not be used */
8123 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8124 return;
8125
Ville Syrjäläa5805162015-05-26 20:42:30 +03008126 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008127 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8128 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8129 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8130 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008131 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008132 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008133
8134 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008135 clock.m2 = (pll_dw0 & 0xff) << 22;
8136 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8137 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008138 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8139 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8140 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8141
Imre Deakdccbea32015-06-22 23:35:51 +03008142 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008143}
8144
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008145static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008146 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008147{
8148 struct drm_device *dev = crtc->base.dev;
8149 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008150 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008151 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008152 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008153
Imre Deak17290502016-02-12 18:55:11 +02008154 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8155 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008156 return false;
8157
Daniel Vettere143a212013-07-04 12:01:15 +02008158 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008159 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008160
Imre Deak17290502016-02-12 18:55:11 +02008161 ret = false;
8162
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008163 tmp = I915_READ(PIPECONF(crtc->pipe));
8164 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008165 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008166
Wayne Boyer666a4532015-12-09 12:29:35 -08008167 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008168 switch (tmp & PIPECONF_BPC_MASK) {
8169 case PIPECONF_6BPC:
8170 pipe_config->pipe_bpp = 18;
8171 break;
8172 case PIPECONF_8BPC:
8173 pipe_config->pipe_bpp = 24;
8174 break;
8175 case PIPECONF_10BPC:
8176 pipe_config->pipe_bpp = 30;
8177 break;
8178 default:
8179 break;
8180 }
8181 }
8182
Wayne Boyer666a4532015-12-09 12:29:35 -08008183 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8184 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008185 pipe_config->limited_color_range = true;
8186
Ville Syrjälä282740f2013-09-04 18:30:03 +03008187 if (INTEL_INFO(dev)->gen < 4)
8188 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8189
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008190 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008191 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008192
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008193 i9xx_get_pfit_config(crtc, pipe_config);
8194
Daniel Vetter6c49f242013-06-06 12:45:25 +02008195 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008196 /* No way to read it out on pipes B and C */
8197 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8198 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8199 else
8200 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008201 pipe_config->pixel_multiplier =
8202 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8203 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008204 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008205 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8206 tmp = I915_READ(DPLL(crtc->pipe));
8207 pipe_config->pixel_multiplier =
8208 ((tmp & SDVO_MULTIPLIER_MASK)
8209 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8210 } else {
8211 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8212 * port and will be fixed up in the encoder->get_config
8213 * function. */
8214 pipe_config->pixel_multiplier = 1;
8215 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008216 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008217 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008218 /*
8219 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8220 * on 830. Filter it out here so that we don't
8221 * report errors due to that.
8222 */
8223 if (IS_I830(dev))
8224 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8225
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008226 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8227 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008228 } else {
8229 /* Mask out read-only status bits. */
8230 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8231 DPLL_PORTC_READY_MASK |
8232 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008233 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008234
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008235 if (IS_CHERRYVIEW(dev))
8236 chv_crtc_clock_get(crtc, pipe_config);
8237 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008238 vlv_crtc_clock_get(crtc, pipe_config);
8239 else
8240 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008241
Ville Syrjälä0f646142015-08-26 19:39:18 +03008242 /*
8243 * Normally the dotclock is filled in by the encoder .get_config()
8244 * but in case the pipe is enabled w/o any ports we need a sane
8245 * default.
8246 */
8247 pipe_config->base.adjusted_mode.crtc_clock =
8248 pipe_config->port_clock / pipe_config->pixel_multiplier;
8249
Imre Deak17290502016-02-12 18:55:11 +02008250 ret = true;
8251
8252out:
8253 intel_display_power_put(dev_priv, power_domain);
8254
8255 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008256}
8257
Paulo Zanonidde86e22012-12-01 12:04:25 -02008258static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008259{
8260 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008261 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008263 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008264 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008265 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008266 bool has_ck505 = false;
8267 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008268
8269 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008270 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008271 switch (encoder->type) {
8272 case INTEL_OUTPUT_LVDS:
8273 has_panel = true;
8274 has_lvds = true;
8275 break;
8276 case INTEL_OUTPUT_EDP:
8277 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008278 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008279 has_cpu_edp = true;
8280 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008281 default:
8282 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008283 }
8284 }
8285
Keith Packard99eb6a02011-09-26 14:29:12 -07008286 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008287 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008288 can_ssc = has_ck505;
8289 } else {
8290 has_ck505 = false;
8291 can_ssc = true;
8292 }
8293
Imre Deak2de69052013-05-08 13:14:04 +03008294 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8295 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008296
8297 /* Ironlake: try to setup display ref clock before DPLL
8298 * enabling. This is only under driver's control after
8299 * PCH B stepping, previous chipset stepping should be
8300 * ignoring this setting.
8301 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008302 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008303
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008304 /* As we must carefully and slowly disable/enable each source in turn,
8305 * compute the final state we want first and check if we need to
8306 * make any changes at all.
8307 */
8308 final = val;
8309 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008310 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008311 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008312 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008313 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8314
8315 final &= ~DREF_SSC_SOURCE_MASK;
8316 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8317 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008318
Keith Packard199e5d72011-09-22 12:01:57 -07008319 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008320 final |= DREF_SSC_SOURCE_ENABLE;
8321
8322 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8323 final |= DREF_SSC1_ENABLE;
8324
8325 if (has_cpu_edp) {
8326 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8327 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8328 else
8329 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8330 } else
8331 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8332 } else {
8333 final |= DREF_SSC_SOURCE_DISABLE;
8334 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8335 }
8336
8337 if (final == val)
8338 return;
8339
8340 /* Always enable nonspread source */
8341 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8342
8343 if (has_ck505)
8344 val |= DREF_NONSPREAD_CK505_ENABLE;
8345 else
8346 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8347
8348 if (has_panel) {
8349 val &= ~DREF_SSC_SOURCE_MASK;
8350 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008351
Keith Packard199e5d72011-09-22 12:01:57 -07008352 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008353 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008354 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008355 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008356 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008357 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008358
8359 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008360 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008361 POSTING_READ(PCH_DREF_CONTROL);
8362 udelay(200);
8363
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008364 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008365
8366 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008367 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008368 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008369 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008370 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008371 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008372 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008373 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008374 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008375
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008376 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008377 POSTING_READ(PCH_DREF_CONTROL);
8378 udelay(200);
8379 } else {
8380 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8381
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008382 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008383
8384 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008385 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008386
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008387 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008388 POSTING_READ(PCH_DREF_CONTROL);
8389 udelay(200);
8390
8391 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008392 val &= ~DREF_SSC_SOURCE_MASK;
8393 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008394
8395 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008396 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008397
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008398 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008399 POSTING_READ(PCH_DREF_CONTROL);
8400 udelay(200);
8401 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008402
8403 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008404}
8405
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008406static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008407{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008408 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008409
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008410 tmp = I915_READ(SOUTH_CHICKEN2);
8411 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8412 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008413
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008414 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8415 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8416 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008417
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008418 tmp = I915_READ(SOUTH_CHICKEN2);
8419 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8420 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008421
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008422 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8423 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8424 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008425}
8426
8427/* WaMPhyProgramming:hsw */
8428static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8429{
8430 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008431
8432 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8433 tmp &= ~(0xFF << 24);
8434 tmp |= (0x12 << 24);
8435 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8436
Paulo Zanonidde86e22012-12-01 12:04:25 -02008437 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8438 tmp |= (1 << 11);
8439 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8440
8441 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8442 tmp |= (1 << 11);
8443 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8444
Paulo Zanonidde86e22012-12-01 12:04:25 -02008445 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8446 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8447 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8448
8449 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8450 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8451 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8452
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008453 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8454 tmp &= ~(7 << 13);
8455 tmp |= (5 << 13);
8456 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008457
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008458 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8459 tmp &= ~(7 << 13);
8460 tmp |= (5 << 13);
8461 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008462
8463 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8464 tmp &= ~0xFF;
8465 tmp |= 0x1C;
8466 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8467
8468 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8469 tmp &= ~0xFF;
8470 tmp |= 0x1C;
8471 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8472
8473 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8474 tmp &= ~(0xFF << 16);
8475 tmp |= (0x1C << 16);
8476 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8477
8478 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8479 tmp &= ~(0xFF << 16);
8480 tmp |= (0x1C << 16);
8481 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8482
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008483 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8484 tmp |= (1 << 27);
8485 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008486
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008487 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8488 tmp |= (1 << 27);
8489 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008490
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008491 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8492 tmp &= ~(0xF << 28);
8493 tmp |= (4 << 28);
8494 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008495
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008496 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8497 tmp &= ~(0xF << 28);
8498 tmp |= (4 << 28);
8499 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008500}
8501
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008502/* Implements 3 different sequences from BSpec chapter "Display iCLK
8503 * Programming" based on the parameters passed:
8504 * - Sequence to enable CLKOUT_DP
8505 * - Sequence to enable CLKOUT_DP without spread
8506 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8507 */
8508static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8509 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008510{
8511 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008512 uint32_t reg, tmp;
8513
8514 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8515 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008516 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008517 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008518
Ville Syrjäläa5805162015-05-26 20:42:30 +03008519 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008520
8521 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8522 tmp &= ~SBI_SSCCTL_DISABLE;
8523 tmp |= SBI_SSCCTL_PATHALT;
8524 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8525
8526 udelay(24);
8527
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008528 if (with_spread) {
8529 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8530 tmp &= ~SBI_SSCCTL_PATHALT;
8531 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008532
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008533 if (with_fdi) {
8534 lpt_reset_fdi_mphy(dev_priv);
8535 lpt_program_fdi_mphy(dev_priv);
8536 }
8537 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008538
Ville Syrjäläc2699522015-08-27 23:55:59 +03008539 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008540 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8541 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8542 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008543
Ville Syrjäläa5805162015-05-26 20:42:30 +03008544 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008545}
8546
Paulo Zanoni47701c32013-07-23 11:19:25 -03008547/* Sequence to disable CLKOUT_DP */
8548static void lpt_disable_clkout_dp(struct drm_device *dev)
8549{
8550 struct drm_i915_private *dev_priv = dev->dev_private;
8551 uint32_t reg, tmp;
8552
Ville Syrjäläa5805162015-05-26 20:42:30 +03008553 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008554
Ville Syrjäläc2699522015-08-27 23:55:59 +03008555 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008556 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8557 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8558 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8559
8560 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8561 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8562 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8563 tmp |= SBI_SSCCTL_PATHALT;
8564 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8565 udelay(32);
8566 }
8567 tmp |= SBI_SSCCTL_DISABLE;
8568 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8569 }
8570
Ville Syrjäläa5805162015-05-26 20:42:30 +03008571 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008572}
8573
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008574#define BEND_IDX(steps) ((50 + (steps)) / 5)
8575
8576static const uint16_t sscdivintphase[] = {
8577 [BEND_IDX( 50)] = 0x3B23,
8578 [BEND_IDX( 45)] = 0x3B23,
8579 [BEND_IDX( 40)] = 0x3C23,
8580 [BEND_IDX( 35)] = 0x3C23,
8581 [BEND_IDX( 30)] = 0x3D23,
8582 [BEND_IDX( 25)] = 0x3D23,
8583 [BEND_IDX( 20)] = 0x3E23,
8584 [BEND_IDX( 15)] = 0x3E23,
8585 [BEND_IDX( 10)] = 0x3F23,
8586 [BEND_IDX( 5)] = 0x3F23,
8587 [BEND_IDX( 0)] = 0x0025,
8588 [BEND_IDX( -5)] = 0x0025,
8589 [BEND_IDX(-10)] = 0x0125,
8590 [BEND_IDX(-15)] = 0x0125,
8591 [BEND_IDX(-20)] = 0x0225,
8592 [BEND_IDX(-25)] = 0x0225,
8593 [BEND_IDX(-30)] = 0x0325,
8594 [BEND_IDX(-35)] = 0x0325,
8595 [BEND_IDX(-40)] = 0x0425,
8596 [BEND_IDX(-45)] = 0x0425,
8597 [BEND_IDX(-50)] = 0x0525,
8598};
8599
8600/*
8601 * Bend CLKOUT_DP
8602 * steps -50 to 50 inclusive, in steps of 5
8603 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8604 * change in clock period = -(steps / 10) * 5.787 ps
8605 */
8606static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8607{
8608 uint32_t tmp;
8609 int idx = BEND_IDX(steps);
8610
8611 if (WARN_ON(steps % 5 != 0))
8612 return;
8613
8614 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8615 return;
8616
8617 mutex_lock(&dev_priv->sb_lock);
8618
8619 if (steps % 10 != 0)
8620 tmp = 0xAAAAAAAB;
8621 else
8622 tmp = 0x00000000;
8623 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8624
8625 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8626 tmp &= 0xffff0000;
8627 tmp |= sscdivintphase[idx];
8628 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8629
8630 mutex_unlock(&dev_priv->sb_lock);
8631}
8632
8633#undef BEND_IDX
8634
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008635static void lpt_init_pch_refclk(struct drm_device *dev)
8636{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008637 struct intel_encoder *encoder;
8638 bool has_vga = false;
8639
Damien Lespiaub2784e12014-08-05 11:29:37 +01008640 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008641 switch (encoder->type) {
8642 case INTEL_OUTPUT_ANALOG:
8643 has_vga = true;
8644 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008645 default:
8646 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008647 }
8648 }
8649
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008650 if (has_vga) {
8651 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008652 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008653 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008654 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008655 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008656}
8657
Paulo Zanonidde86e22012-12-01 12:04:25 -02008658/*
8659 * Initialize reference clocks when the driver loads
8660 */
8661void intel_init_pch_refclk(struct drm_device *dev)
8662{
8663 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8664 ironlake_init_pch_refclk(dev);
8665 else if (HAS_PCH_LPT(dev))
8666 lpt_init_pch_refclk(dev);
8667}
8668
Daniel Vetter6ff93602013-04-19 11:24:36 +02008669static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008670{
8671 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8673 int pipe = intel_crtc->pipe;
8674 uint32_t val;
8675
Daniel Vetter78114072013-06-13 00:54:57 +02008676 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008677
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008678 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008679 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008680 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008681 break;
8682 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008683 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008684 break;
8685 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008686 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008687 break;
8688 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008689 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008690 break;
8691 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008692 /* Case prevented by intel_choose_pipe_bpp_dither. */
8693 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008694 }
8695
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008696 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008697 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8698
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008699 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008700 val |= PIPECONF_INTERLACED_ILK;
8701 else
8702 val |= PIPECONF_PROGRESSIVE;
8703
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008704 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008705 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008706
Paulo Zanonic8203562012-09-12 10:06:29 -03008707 I915_WRITE(PIPECONF(pipe), val);
8708 POSTING_READ(PIPECONF(pipe));
8709}
8710
Daniel Vetter6ff93602013-04-19 11:24:36 +02008711static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008712{
Jani Nikula391bf042016-03-18 17:05:40 +02008713 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008715 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008716 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008717
Jani Nikula391bf042016-03-18 17:05:40 +02008718 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008719 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8720
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008721 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008722 val |= PIPECONF_INTERLACED_ILK;
8723 else
8724 val |= PIPECONF_PROGRESSIVE;
8725
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008726 I915_WRITE(PIPECONF(cpu_transcoder), val);
8727 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008728}
8729
Jani Nikula391bf042016-03-18 17:05:40 +02008730static void haswell_set_pipemisc(struct drm_crtc *crtc)
8731{
8732 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8734
8735 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8736 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008737
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008738 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008739 case 18:
8740 val |= PIPEMISC_DITHER_6_BPC;
8741 break;
8742 case 24:
8743 val |= PIPEMISC_DITHER_8_BPC;
8744 break;
8745 case 30:
8746 val |= PIPEMISC_DITHER_10_BPC;
8747 break;
8748 case 36:
8749 val |= PIPEMISC_DITHER_12_BPC;
8750 break;
8751 default:
8752 /* Case prevented by pipe_config_set_bpp. */
8753 BUG();
8754 }
8755
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008756 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008757 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8758
Jani Nikula391bf042016-03-18 17:05:40 +02008759 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008760 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008761}
8762
Paulo Zanonid4b19312012-11-29 11:29:32 -02008763int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8764{
8765 /*
8766 * Account for spread spectrum to avoid
8767 * oversubscribing the link. Max center spread
8768 * is 2.5%; use 5% for safety's sake.
8769 */
8770 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008771 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008772}
8773
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008774static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008775{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008776 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008777}
8778
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008779static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8780 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008781 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008782{
8783 struct drm_crtc *crtc = &intel_crtc->base;
8784 struct drm_device *dev = crtc->dev;
8785 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008786 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008787 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008788 struct drm_connector_state *connector_state;
8789 struct intel_encoder *encoder;
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008790 u32 dpll, fp, fp2;
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008791 int factor, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008792 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008793
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008794 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008795 if (connector_state->crtc != crtc_state->base.crtc)
8796 continue;
8797
8798 encoder = to_intel_encoder(connector_state->best_encoder);
8799
8800 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008801 case INTEL_OUTPUT_LVDS:
8802 is_lvds = true;
8803 break;
8804 case INTEL_OUTPUT_SDVO:
8805 case INTEL_OUTPUT_HDMI:
8806 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008807 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008808 default:
8809 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008810 }
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008811 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008812
Chris Wilsonc1858122010-12-03 21:35:48 +00008813 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008814 factor = 21;
8815 if (is_lvds) {
8816 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008817 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008818 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008819 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008820 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008821 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008822
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008823 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008824
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008825 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8826 fp |= FP_CB_TUNE;
8827
8828 if (reduced_clock) {
8829 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8830
8831 if (reduced_clock->m < factor * reduced_clock->n)
8832 fp2 |= FP_CB_TUNE;
8833 } else {
8834 fp2 = fp;
8835 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008836
Chris Wilson5eddb702010-09-11 13:48:45 +01008837 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008838
Eric Anholta07d6782011-03-30 13:01:08 -07008839 if (is_lvds)
8840 dpll |= DPLLB_MODE_LVDS;
8841 else
8842 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008843
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008844 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008845 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008846
8847 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008848 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008849 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008850 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008851
Eric Anholta07d6782011-03-30 13:01:08 -07008852 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008853 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008854 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008855 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008856
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008857 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008858 case 5:
8859 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8860 break;
8861 case 7:
8862 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8863 break;
8864 case 10:
8865 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8866 break;
8867 case 14:
8868 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8869 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008870 }
8871
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008872 if (is_lvds && intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008873 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008874 else
8875 dpll |= PLL_REF_INPUT_DREFCLK;
8876
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008877 dpll |= DPLL_VCO_ENABLE;
8878
8879 crtc_state->dpll_hw_state.dpll = dpll;
8880 crtc_state->dpll_hw_state.fp0 = fp;
8881 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008882}
8883
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008884static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8885 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008886{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008887 struct drm_device *dev = crtc->base.dev;
8888 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008889 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008890 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008891 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008892 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008893 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008894
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008895 memset(&crtc_state->dpll_hw_state, 0,
8896 sizeof(crtc_state->dpll_hw_state));
8897
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008898 crtc->lowfreq_avail = false;
8899
8900 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8901 if (!crtc_state->has_pch_encoder)
8902 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008903
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008904 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8905 if (intel_panel_use_ssc(dev_priv)) {
8906 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8907 dev_priv->vbt.lvds_ssc_freq);
8908 refclk = dev_priv->vbt.lvds_ssc_freq;
8909 }
8910
8911 if (intel_is_dual_link_lvds(dev)) {
8912 if (refclk == 100000)
8913 limit = &intel_limits_ironlake_dual_lvds_100m;
8914 else
8915 limit = &intel_limits_ironlake_dual_lvds;
8916 } else {
8917 if (refclk == 100000)
8918 limit = &intel_limits_ironlake_single_lvds_100m;
8919 else
8920 limit = &intel_limits_ironlake_single_lvds;
8921 }
8922 } else {
8923 limit = &intel_limits_ironlake_dac;
8924 }
8925
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008926 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008927 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8928 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008929 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8930 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008931 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008932
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008933 ironlake_compute_dpll(crtc, crtc_state,
8934 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008935
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008936 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8937 if (pll == NULL) {
8938 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8939 pipe_name(crtc->pipe));
8940 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008941 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008942
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008943 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8944 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008945 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008946
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008947 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008948}
8949
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008950static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8951 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008952{
8953 struct drm_device *dev = crtc->base.dev;
8954 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008955 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008956
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008957 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8958 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8959 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8960 & ~TU_SIZE_MASK;
8961 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8962 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8963 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8964}
8965
8966static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8967 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008968 struct intel_link_m_n *m_n,
8969 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008970{
8971 struct drm_device *dev = crtc->base.dev;
8972 struct drm_i915_private *dev_priv = dev->dev_private;
8973 enum pipe pipe = crtc->pipe;
8974
8975 if (INTEL_INFO(dev)->gen >= 5) {
8976 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8977 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8978 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8979 & ~TU_SIZE_MASK;
8980 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8981 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8982 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008983 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8984 * gen < 8) and if DRRS is supported (to make sure the
8985 * registers are not unnecessarily read).
8986 */
8987 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008988 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008989 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8990 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8991 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8992 & ~TU_SIZE_MASK;
8993 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8994 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8995 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8996 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008997 } else {
8998 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8999 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9000 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9001 & ~TU_SIZE_MASK;
9002 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9003 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9004 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9005 }
9006}
9007
9008void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009009 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009010{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009011 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009012 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9013 else
9014 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009015 &pipe_config->dp_m_n,
9016 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009017}
9018
Daniel Vetter72419202013-04-04 13:28:53 +02009019static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009020 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009021{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009022 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009023 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009024}
9025
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009026static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009027 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009028{
9029 struct drm_device *dev = crtc->base.dev;
9030 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009031 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9032 uint32_t ps_ctrl = 0;
9033 int id = -1;
9034 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009035
Chandra Kondurua1b22782015-04-07 15:28:45 -07009036 /* find scaler attached to this pipe */
9037 for (i = 0; i < crtc->num_scalers; i++) {
9038 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9039 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9040 id = i;
9041 pipe_config->pch_pfit.enabled = true;
9042 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9043 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9044 break;
9045 }
9046 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009047
Chandra Kondurua1b22782015-04-07 15:28:45 -07009048 scaler_state->scaler_id = id;
9049 if (id >= 0) {
9050 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9051 } else {
9052 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009053 }
9054}
9055
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009056static void
9057skylake_get_initial_plane_config(struct intel_crtc *crtc,
9058 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009059{
9060 struct drm_device *dev = crtc->base.dev;
9061 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009062 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009063 int pipe = crtc->pipe;
9064 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009065 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009066 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009067 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009068
Damien Lespiaud9806c92015-01-21 14:07:19 +00009069 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009070 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009071 DRM_DEBUG_KMS("failed to alloc fb\n");
9072 return;
9073 }
9074
Damien Lespiau1b842c82015-01-21 13:50:54 +00009075 fb = &intel_fb->base;
9076
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009077 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009078 if (!(val & PLANE_CTL_ENABLE))
9079 goto error;
9080
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009081 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9082 fourcc = skl_format_to_fourcc(pixel_format,
9083 val & PLANE_CTL_ORDER_RGBX,
9084 val & PLANE_CTL_ALPHA_MASK);
9085 fb->pixel_format = fourcc;
9086 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9087
Damien Lespiau40f46282015-02-27 11:15:21 +00009088 tiling = val & PLANE_CTL_TILED_MASK;
9089 switch (tiling) {
9090 case PLANE_CTL_TILED_LINEAR:
9091 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9092 break;
9093 case PLANE_CTL_TILED_X:
9094 plane_config->tiling = I915_TILING_X;
9095 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9096 break;
9097 case PLANE_CTL_TILED_Y:
9098 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9099 break;
9100 case PLANE_CTL_TILED_YF:
9101 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9102 break;
9103 default:
9104 MISSING_CASE(tiling);
9105 goto error;
9106 }
9107
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009108 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9109 plane_config->base = base;
9110
9111 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9112
9113 val = I915_READ(PLANE_SIZE(pipe, 0));
9114 fb->height = ((val >> 16) & 0xfff) + 1;
9115 fb->width = ((val >> 0) & 0x1fff) + 1;
9116
9117 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009118 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009119 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009120 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9121
9122 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009123 fb->pixel_format,
9124 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009125
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009126 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009127
9128 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9129 pipe_name(pipe), fb->width, fb->height,
9130 fb->bits_per_pixel, base, fb->pitches[0],
9131 plane_config->size);
9132
Damien Lespiau2d140302015-02-05 17:22:18 +00009133 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009134 return;
9135
9136error:
9137 kfree(fb);
9138}
9139
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009140static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009141 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009142{
9143 struct drm_device *dev = crtc->base.dev;
9144 struct drm_i915_private *dev_priv = dev->dev_private;
9145 uint32_t tmp;
9146
9147 tmp = I915_READ(PF_CTL(crtc->pipe));
9148
9149 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009150 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009151 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9152 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009153
9154 /* We currently do not free assignements of panel fitters on
9155 * ivb/hsw (since we don't use the higher upscaling modes which
9156 * differentiates them) so just WARN about this case for now. */
9157 if (IS_GEN7(dev)) {
9158 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9159 PF_PIPE_SEL_IVB(crtc->pipe));
9160 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009161 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009162}
9163
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009164static void
9165ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9166 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009167{
9168 struct drm_device *dev = crtc->base.dev;
9169 struct drm_i915_private *dev_priv = dev->dev_private;
9170 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009171 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009172 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009173 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009174 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009175 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009176
Damien Lespiau42a7b082015-02-05 19:35:13 +00009177 val = I915_READ(DSPCNTR(pipe));
9178 if (!(val & DISPLAY_PLANE_ENABLE))
9179 return;
9180
Damien Lespiaud9806c92015-01-21 14:07:19 +00009181 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009182 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009183 DRM_DEBUG_KMS("failed to alloc fb\n");
9184 return;
9185 }
9186
Damien Lespiau1b842c82015-01-21 13:50:54 +00009187 fb = &intel_fb->base;
9188
Daniel Vetter18c52472015-02-10 17:16:09 +00009189 if (INTEL_INFO(dev)->gen >= 4) {
9190 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009191 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009192 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9193 }
9194 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009195
9196 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009197 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009198 fb->pixel_format = fourcc;
9199 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009200
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009201 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009202 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009203 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009204 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009205 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009206 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009207 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009208 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009209 }
9210 plane_config->base = base;
9211
9212 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009213 fb->width = ((val >> 16) & 0xfff) + 1;
9214 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009215
9216 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009217 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009218
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009219 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009220 fb->pixel_format,
9221 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009222
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009223 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009224
Damien Lespiau2844a922015-01-20 12:51:48 +00009225 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9226 pipe_name(pipe), fb->width, fb->height,
9227 fb->bits_per_pixel, base, fb->pitches[0],
9228 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009229
Damien Lespiau2d140302015-02-05 17:22:18 +00009230 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009231}
9232
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009233static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009234 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009235{
9236 struct drm_device *dev = crtc->base.dev;
9237 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009238 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009239 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009240 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009241
Imre Deak17290502016-02-12 18:55:11 +02009242 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9243 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009244 return false;
9245
Daniel Vettere143a212013-07-04 12:01:15 +02009246 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009247 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009248
Imre Deak17290502016-02-12 18:55:11 +02009249 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009250 tmp = I915_READ(PIPECONF(crtc->pipe));
9251 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009252 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009253
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009254 switch (tmp & PIPECONF_BPC_MASK) {
9255 case PIPECONF_6BPC:
9256 pipe_config->pipe_bpp = 18;
9257 break;
9258 case PIPECONF_8BPC:
9259 pipe_config->pipe_bpp = 24;
9260 break;
9261 case PIPECONF_10BPC:
9262 pipe_config->pipe_bpp = 30;
9263 break;
9264 case PIPECONF_12BPC:
9265 pipe_config->pipe_bpp = 36;
9266 break;
9267 default:
9268 break;
9269 }
9270
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009271 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9272 pipe_config->limited_color_range = true;
9273
Daniel Vetterab9412b2013-05-03 11:49:46 +02009274 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009275 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009276 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009277
Daniel Vetter88adfff2013-03-28 10:42:01 +01009278 pipe_config->has_pch_encoder = true;
9279
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009280 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9281 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9282 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009283
9284 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009285
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009286 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009287 /*
9288 * The pipe->pch transcoder and pch transcoder->pll
9289 * mapping is fixed.
9290 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009291 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009292 } else {
9293 tmp = I915_READ(PCH_DPLL_SEL);
9294 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009295 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009296 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009297 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009298 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009299
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009300 pipe_config->shared_dpll =
9301 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9302 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009303
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009304 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9305 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009306
9307 tmp = pipe_config->dpll_hw_state.dpll;
9308 pipe_config->pixel_multiplier =
9309 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9310 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009311
9312 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009313 } else {
9314 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009315 }
9316
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009317 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009318 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009319
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009320 ironlake_get_pfit_config(crtc, pipe_config);
9321
Imre Deak17290502016-02-12 18:55:11 +02009322 ret = true;
9323
9324out:
9325 intel_display_power_put(dev_priv, power_domain);
9326
9327 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009328}
9329
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009330static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9331{
9332 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009333 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009334
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009335 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009336 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009337 pipe_name(crtc->pipe));
9338
Rob Clarke2c719b2014-12-15 13:56:32 -05009339 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9340 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009341 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9342 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009343 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9344 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009345 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009346 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009347 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009348 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009349 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009350 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009351 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009352 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009353 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009354
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009355 /*
9356 * In theory we can still leave IRQs enabled, as long as only the HPD
9357 * interrupts remain enabled. We used to check for that, but since it's
9358 * gen-specific and since we only disable LCPLL after we fully disable
9359 * the interrupts, the check below should be enough.
9360 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009361 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009362}
9363
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009364static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9365{
9366 struct drm_device *dev = dev_priv->dev;
9367
9368 if (IS_HASWELL(dev))
9369 return I915_READ(D_COMP_HSW);
9370 else
9371 return I915_READ(D_COMP_BDW);
9372}
9373
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009374static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9375{
9376 struct drm_device *dev = dev_priv->dev;
9377
9378 if (IS_HASWELL(dev)) {
9379 mutex_lock(&dev_priv->rps.hw_lock);
9380 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9381 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009382 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009383 mutex_unlock(&dev_priv->rps.hw_lock);
9384 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009385 I915_WRITE(D_COMP_BDW, val);
9386 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009387 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009388}
9389
9390/*
9391 * This function implements pieces of two sequences from BSpec:
9392 * - Sequence for display software to disable LCPLL
9393 * - Sequence for display software to allow package C8+
9394 * The steps implemented here are just the steps that actually touch the LCPLL
9395 * register. Callers should take care of disabling all the display engine
9396 * functions, doing the mode unset, fixing interrupts, etc.
9397 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009398static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9399 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009400{
9401 uint32_t val;
9402
9403 assert_can_disable_lcpll(dev_priv);
9404
9405 val = I915_READ(LCPLL_CTL);
9406
9407 if (switch_to_fclk) {
9408 val |= LCPLL_CD_SOURCE_FCLK;
9409 I915_WRITE(LCPLL_CTL, val);
9410
9411 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9412 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9413 DRM_ERROR("Switching to FCLK failed\n");
9414
9415 val = I915_READ(LCPLL_CTL);
9416 }
9417
9418 val |= LCPLL_PLL_DISABLE;
9419 I915_WRITE(LCPLL_CTL, val);
9420 POSTING_READ(LCPLL_CTL);
9421
9422 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9423 DRM_ERROR("LCPLL still locked\n");
9424
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009425 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009426 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009427 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009428 ndelay(100);
9429
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009430 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9431 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009432 DRM_ERROR("D_COMP RCOMP still in progress\n");
9433
9434 if (allow_power_down) {
9435 val = I915_READ(LCPLL_CTL);
9436 val |= LCPLL_POWER_DOWN_ALLOW;
9437 I915_WRITE(LCPLL_CTL, val);
9438 POSTING_READ(LCPLL_CTL);
9439 }
9440}
9441
9442/*
9443 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9444 * source.
9445 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009446static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009447{
9448 uint32_t val;
9449
9450 val = I915_READ(LCPLL_CTL);
9451
9452 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9453 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9454 return;
9455
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009456 /*
9457 * Make sure we're not on PC8 state before disabling PC8, otherwise
9458 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009459 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009460 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009461
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009462 if (val & LCPLL_POWER_DOWN_ALLOW) {
9463 val &= ~LCPLL_POWER_DOWN_ALLOW;
9464 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009465 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009466 }
9467
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009468 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009469 val |= D_COMP_COMP_FORCE;
9470 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009471 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009472
9473 val = I915_READ(LCPLL_CTL);
9474 val &= ~LCPLL_PLL_DISABLE;
9475 I915_WRITE(LCPLL_CTL, val);
9476
9477 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9478 DRM_ERROR("LCPLL not locked yet\n");
9479
9480 if (val & LCPLL_CD_SOURCE_FCLK) {
9481 val = I915_READ(LCPLL_CTL);
9482 val &= ~LCPLL_CD_SOURCE_FCLK;
9483 I915_WRITE(LCPLL_CTL, val);
9484
9485 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9486 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9487 DRM_ERROR("Switching back to LCPLL failed\n");
9488 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009489
Mika Kuoppala59bad942015-01-16 11:34:40 +02009490 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009491 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009492}
9493
Paulo Zanoni765dab672014-03-07 20:08:18 -03009494/*
9495 * Package states C8 and deeper are really deep PC states that can only be
9496 * reached when all the devices on the system allow it, so even if the graphics
9497 * device allows PC8+, it doesn't mean the system will actually get to these
9498 * states. Our driver only allows PC8+ when going into runtime PM.
9499 *
9500 * The requirements for PC8+ are that all the outputs are disabled, the power
9501 * well is disabled and most interrupts are disabled, and these are also
9502 * requirements for runtime PM. When these conditions are met, we manually do
9503 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9504 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9505 * hang the machine.
9506 *
9507 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9508 * the state of some registers, so when we come back from PC8+ we need to
9509 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9510 * need to take care of the registers kept by RC6. Notice that this happens even
9511 * if we don't put the device in PCI D3 state (which is what currently happens
9512 * because of the runtime PM support).
9513 *
9514 * For more, read "Display Sequences for Package C8" on the hardware
9515 * documentation.
9516 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009517void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009518{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009519 struct drm_device *dev = dev_priv->dev;
9520 uint32_t val;
9521
Paulo Zanonic67a4702013-08-19 13:18:09 -03009522 DRM_DEBUG_KMS("Enabling package C8+\n");
9523
Ville Syrjäläc2699522015-08-27 23:55:59 +03009524 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009525 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9526 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9527 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9528 }
9529
9530 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009531 hsw_disable_lcpll(dev_priv, true, true);
9532}
9533
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009534void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009535{
9536 struct drm_device *dev = dev_priv->dev;
9537 uint32_t val;
9538
Paulo Zanonic67a4702013-08-19 13:18:09 -03009539 DRM_DEBUG_KMS("Disabling package C8+\n");
9540
9541 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009542 lpt_init_pch_refclk(dev);
9543
Ville Syrjäläc2699522015-08-27 23:55:59 +03009544 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009545 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9546 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9547 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9548 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009549}
9550
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009551static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309552{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009553 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009554 struct intel_atomic_state *old_intel_state =
9555 to_intel_atomic_state(old_state);
9556 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309557
Imre Deakc6c46962016-04-01 16:02:40 +03009558 broxton_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309559}
9560
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009561/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009562static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009563{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009564 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9565 struct drm_i915_private *dev_priv = state->dev->dev_private;
9566 struct drm_crtc *crtc;
9567 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009568 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009569 unsigned max_pixel_rate = 0, i;
9570 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009571
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009572 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9573 sizeof(intel_state->min_pixclk));
9574
9575 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009576 int pixel_rate;
9577
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009578 crtc_state = to_intel_crtc_state(cstate);
9579 if (!crtc_state->base.enable) {
9580 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009581 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009582 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009583
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009584 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009585
9586 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009587 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009588 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9589
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009590 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009591 }
9592
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009593 for_each_pipe(dev_priv, pipe)
9594 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9595
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009596 return max_pixel_rate;
9597}
9598
9599static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9600{
9601 struct drm_i915_private *dev_priv = dev->dev_private;
9602 uint32_t val, data;
9603 int ret;
9604
9605 if (WARN((I915_READ(LCPLL_CTL) &
9606 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9607 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9608 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9609 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9610 "trying to change cdclk frequency with cdclk not enabled\n"))
9611 return;
9612
9613 mutex_lock(&dev_priv->rps.hw_lock);
9614 ret = sandybridge_pcode_write(dev_priv,
9615 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9616 mutex_unlock(&dev_priv->rps.hw_lock);
9617 if (ret) {
9618 DRM_ERROR("failed to inform pcode about cdclk change\n");
9619 return;
9620 }
9621
9622 val = I915_READ(LCPLL_CTL);
9623 val |= LCPLL_CD_SOURCE_FCLK;
9624 I915_WRITE(LCPLL_CTL, val);
9625
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009626 if (wait_for_us(I915_READ(LCPLL_CTL) &
9627 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009628 DRM_ERROR("Switching to FCLK failed\n");
9629
9630 val = I915_READ(LCPLL_CTL);
9631 val &= ~LCPLL_CLK_FREQ_MASK;
9632
9633 switch (cdclk) {
9634 case 450000:
9635 val |= LCPLL_CLK_FREQ_450;
9636 data = 0;
9637 break;
9638 case 540000:
9639 val |= LCPLL_CLK_FREQ_54O_BDW;
9640 data = 1;
9641 break;
9642 case 337500:
9643 val |= LCPLL_CLK_FREQ_337_5_BDW;
9644 data = 2;
9645 break;
9646 case 675000:
9647 val |= LCPLL_CLK_FREQ_675_BDW;
9648 data = 3;
9649 break;
9650 default:
9651 WARN(1, "invalid cdclk frequency\n");
9652 return;
9653 }
9654
9655 I915_WRITE(LCPLL_CTL, val);
9656
9657 val = I915_READ(LCPLL_CTL);
9658 val &= ~LCPLL_CD_SOURCE_FCLK;
9659 I915_WRITE(LCPLL_CTL, val);
9660
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009661 if (wait_for_us((I915_READ(LCPLL_CTL) &
9662 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009663 DRM_ERROR("Switching back to LCPLL failed\n");
9664
9665 mutex_lock(&dev_priv->rps.hw_lock);
9666 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9667 mutex_unlock(&dev_priv->rps.hw_lock);
9668
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009669 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9670
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009671 intel_update_cdclk(dev);
9672
9673 WARN(cdclk != dev_priv->cdclk_freq,
9674 "cdclk requested %d kHz but got %d kHz\n",
9675 cdclk, dev_priv->cdclk_freq);
9676}
9677
Ville Syrjälä587c7912016-05-11 22:44:41 +03009678static int broadwell_calc_cdclk(int max_pixclk)
9679{
9680 if (max_pixclk > 540000)
9681 return 675000;
9682 else if (max_pixclk > 450000)
9683 return 540000;
9684 else if (max_pixclk > 337500)
9685 return 450000;
9686 else
9687 return 337500;
9688}
9689
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009690static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009691{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009692 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009693 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009694 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009695 int cdclk;
9696
9697 /*
9698 * FIXME should also account for plane ratio
9699 * once 64bpp pixel formats are supported.
9700 */
Ville Syrjälä587c7912016-05-11 22:44:41 +03009701 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009702
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009703 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009704 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9705 cdclk, dev_priv->max_cdclk_freq);
9706 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009707 }
9708
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009709 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9710 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +03009711 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009712
9713 return 0;
9714}
9715
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009716static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009717{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009718 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009719 struct intel_atomic_state *old_intel_state =
9720 to_intel_atomic_state(old_state);
9721 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009722
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009723 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009724}
9725
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009726static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9727 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009728{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009729 struct intel_encoder *intel_encoder =
9730 intel_ddi_get_crtc_new_encoder(crtc_state);
9731
9732 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9733 if (!intel_ddi_pll_select(crtc, crtc_state))
9734 return -EINVAL;
9735 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009736
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009737 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009738
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009739 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009740}
9741
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309742static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9743 enum port port,
9744 struct intel_crtc_state *pipe_config)
9745{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009746 enum intel_dpll_id id;
9747
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309748 switch (port) {
9749 case PORT_A:
9750 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +02009751 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309752 break;
9753 case PORT_B:
9754 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +02009755 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309756 break;
9757 case PORT_C:
9758 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +02009759 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309760 break;
9761 default:
9762 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009763 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309764 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009765
9766 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309767}
9768
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009769static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9770 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009771 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009772{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009773 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009774 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009775
9776 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9777 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9778
9779 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009780 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009781 id = DPLL_ID_SKL_DPLL0;
9782 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009783 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009784 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009785 break;
9786 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009787 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009788 break;
9789 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009790 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009791 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009792 default:
9793 MISSING_CASE(pipe_config->ddi_pll_sel);
9794 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009795 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009796
9797 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009798}
9799
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009800static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9801 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009802 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009803{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009804 enum intel_dpll_id id;
9805
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009806 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9807
9808 switch (pipe_config->ddi_pll_sel) {
9809 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009810 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009811 break;
9812 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009813 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009814 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009815 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009816 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009817 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009818 case PORT_CLK_SEL_LCPLL_810:
9819 id = DPLL_ID_LCPLL_810;
9820 break;
9821 case PORT_CLK_SEL_LCPLL_1350:
9822 id = DPLL_ID_LCPLL_1350;
9823 break;
9824 case PORT_CLK_SEL_LCPLL_2700:
9825 id = DPLL_ID_LCPLL_2700;
9826 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009827 default:
9828 MISSING_CASE(pipe_config->ddi_pll_sel);
9829 /* fall through */
9830 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009831 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009832 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009833
9834 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009835}
9836
Jani Nikulacf304292016-03-18 17:05:41 +02009837static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9838 struct intel_crtc_state *pipe_config,
9839 unsigned long *power_domain_mask)
9840{
9841 struct drm_device *dev = crtc->base.dev;
9842 struct drm_i915_private *dev_priv = dev->dev_private;
9843 enum intel_display_power_domain power_domain;
9844 u32 tmp;
9845
Imre Deakd9a7bc62016-05-12 16:18:50 +03009846 /*
9847 * The pipe->transcoder mapping is fixed with the exception of the eDP
9848 * transcoder handled below.
9849 */
Jani Nikulacf304292016-03-18 17:05:41 +02009850 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9851
9852 /*
9853 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9854 * consistency and less surprising code; it's in always on power).
9855 */
9856 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9857 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9858 enum pipe trans_edp_pipe;
9859 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9860 default:
9861 WARN(1, "unknown pipe linked to edp transcoder\n");
9862 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9863 case TRANS_DDI_EDP_INPUT_A_ON:
9864 trans_edp_pipe = PIPE_A;
9865 break;
9866 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9867 trans_edp_pipe = PIPE_B;
9868 break;
9869 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9870 trans_edp_pipe = PIPE_C;
9871 break;
9872 }
9873
9874 if (trans_edp_pipe == crtc->pipe)
9875 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9876 }
9877
9878 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9879 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9880 return false;
9881 *power_domain_mask |= BIT(power_domain);
9882
9883 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9884
9885 return tmp & PIPECONF_ENABLE;
9886}
9887
Jani Nikula4d1de972016-03-18 17:05:42 +02009888static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9889 struct intel_crtc_state *pipe_config,
9890 unsigned long *power_domain_mask)
9891{
9892 struct drm_device *dev = crtc->base.dev;
9893 struct drm_i915_private *dev_priv = dev->dev_private;
9894 enum intel_display_power_domain power_domain;
9895 enum port port;
9896 enum transcoder cpu_transcoder;
9897 u32 tmp;
9898
9899 pipe_config->has_dsi_encoder = false;
9900
9901 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9902 if (port == PORT_A)
9903 cpu_transcoder = TRANSCODER_DSI_A;
9904 else
9905 cpu_transcoder = TRANSCODER_DSI_C;
9906
9907 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9908 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9909 continue;
9910 *power_domain_mask |= BIT(power_domain);
9911
Imre Deakdb18b6a2016-03-24 12:41:40 +02009912 /*
9913 * The PLL needs to be enabled with a valid divider
9914 * configuration, otherwise accessing DSI registers will hang
9915 * the machine. See BSpec North Display Engine
9916 * registers/MIPI[BXT]. We can break out here early, since we
9917 * need the same DSI PLL to be enabled for both DSI ports.
9918 */
9919 if (!intel_dsi_pll_is_enabled(dev_priv))
9920 break;
9921
Jani Nikula4d1de972016-03-18 17:05:42 +02009922 /* XXX: this works for video mode only */
9923 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9924 if (!(tmp & DPI_ENABLE))
9925 continue;
9926
9927 tmp = I915_READ(MIPI_CTRL(port));
9928 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9929 continue;
9930
9931 pipe_config->cpu_transcoder = cpu_transcoder;
9932 pipe_config->has_dsi_encoder = true;
9933 break;
9934 }
9935
9936 return pipe_config->has_dsi_encoder;
9937}
9938
Daniel Vetter26804af2014-06-25 22:01:55 +03009939static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009940 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009941{
9942 struct drm_device *dev = crtc->base.dev;
9943 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009944 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009945 enum port port;
9946 uint32_t tmp;
9947
9948 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9949
9950 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9951
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009952 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009953 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309954 else if (IS_BROXTON(dev))
9955 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009956 else
9957 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009958
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009959 pll = pipe_config->shared_dpll;
9960 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009961 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9962 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009963 }
9964
Daniel Vetter26804af2014-06-25 22:01:55 +03009965 /*
9966 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9967 * DDI E. So just check whether this pipe is wired to DDI E and whether
9968 * the PCH transcoder is on.
9969 */
Damien Lespiauca370452013-12-03 13:56:24 +00009970 if (INTEL_INFO(dev)->gen < 9 &&
9971 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009972 pipe_config->has_pch_encoder = true;
9973
9974 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9975 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9976 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9977
9978 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9979 }
9980}
9981
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009982static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009983 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009984{
9985 struct drm_device *dev = crtc->base.dev;
9986 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009987 enum intel_display_power_domain power_domain;
9988 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009989 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009990
Imre Deak17290502016-02-12 18:55:11 +02009991 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9992 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009993 return false;
Imre Deak17290502016-02-12 18:55:11 +02009994 power_domain_mask = BIT(power_domain);
9995
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009996 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009997
Jani Nikulacf304292016-03-18 17:05:41 +02009998 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009999
Jani Nikula4d1de972016-03-18 17:05:42 +020010000 if (IS_BROXTON(dev_priv)) {
10001 bxt_get_dsi_transcoder_state(crtc, pipe_config,
10002 &power_domain_mask);
10003 WARN_ON(active && pipe_config->has_dsi_encoder);
10004 if (pipe_config->has_dsi_encoder)
10005 active = true;
10006 }
10007
Jani Nikulacf304292016-03-18 17:05:41 +020010008 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010009 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010010
Jani Nikula4d1de972016-03-18 17:05:42 +020010011 if (!pipe_config->has_dsi_encoder) {
10012 haswell_get_ddi_port_state(crtc, pipe_config);
10013 intel_get_pipe_timings(crtc, pipe_config);
10014 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010015
Jani Nikulabc58be62016-03-18 17:05:39 +020010016 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010017
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010018 pipe_config->gamma_mode =
10019 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10020
Chandra Kondurua1b22782015-04-07 15:28:45 -070010021 if (INTEL_INFO(dev)->gen >= 9) {
10022 skl_init_scalers(dev, crtc, pipe_config);
10023 }
10024
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010025 if (INTEL_INFO(dev)->gen >= 9) {
10026 pipe_config->scaler_state.scaler_id = -1;
10027 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10028 }
10029
Imre Deak17290502016-02-12 18:55:11 +020010030 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10031 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10032 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010033 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010034 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010035 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010036 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010037 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010038
Jesse Barnese59150d2014-01-07 13:30:45 -080010039 if (IS_HASWELL(dev))
10040 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10041 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010042
Jani Nikula4d1de972016-03-18 17:05:42 +020010043 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10044 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010045 pipe_config->pixel_multiplier =
10046 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10047 } else {
10048 pipe_config->pixel_multiplier = 1;
10049 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010050
Imre Deak17290502016-02-12 18:55:11 +020010051out:
10052 for_each_power_domain(power_domain, power_domain_mask)
10053 intel_display_power_put(dev_priv, power_domain);
10054
Jani Nikulacf304292016-03-18 17:05:41 +020010055 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010056}
10057
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010058static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10059 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010060{
10061 struct drm_device *dev = crtc->dev;
10062 struct drm_i915_private *dev_priv = dev->dev_private;
10063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010064 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010065
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010066 if (plane_state && plane_state->visible) {
10067 unsigned int width = plane_state->base.crtc_w;
10068 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010069 unsigned int stride = roundup_pow_of_two(width) * 4;
10070
10071 switch (stride) {
10072 default:
10073 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10074 width, stride);
10075 stride = 256;
10076 /* fallthrough */
10077 case 256:
10078 case 512:
10079 case 1024:
10080 case 2048:
10081 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010082 }
10083
Ville Syrjälädc41c152014-08-13 11:57:05 +030010084 cntl |= CURSOR_ENABLE |
10085 CURSOR_GAMMA_ENABLE |
10086 CURSOR_FORMAT_ARGB |
10087 CURSOR_STRIDE(stride);
10088
10089 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010090 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010091
Ville Syrjälädc41c152014-08-13 11:57:05 +030010092 if (intel_crtc->cursor_cntl != 0 &&
10093 (intel_crtc->cursor_base != base ||
10094 intel_crtc->cursor_size != size ||
10095 intel_crtc->cursor_cntl != cntl)) {
10096 /* On these chipsets we can only modify the base/size/stride
10097 * whilst the cursor is disabled.
10098 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010099 I915_WRITE(CURCNTR(PIPE_A), 0);
10100 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010101 intel_crtc->cursor_cntl = 0;
10102 }
10103
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010104 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010105 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010106 intel_crtc->cursor_base = base;
10107 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010108
10109 if (intel_crtc->cursor_size != size) {
10110 I915_WRITE(CURSIZE, size);
10111 intel_crtc->cursor_size = size;
10112 }
10113
Chris Wilson4b0e3332014-05-30 16:35:26 +030010114 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010115 I915_WRITE(CURCNTR(PIPE_A), cntl);
10116 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010117 intel_crtc->cursor_cntl = cntl;
10118 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010119}
10120
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010121static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10122 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010123{
10124 struct drm_device *dev = crtc->dev;
10125 struct drm_i915_private *dev_priv = dev->dev_private;
10126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10127 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010128 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010129
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010130 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010131 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010132 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010133 case 64:
10134 cntl |= CURSOR_MODE_64_ARGB_AX;
10135 break;
10136 case 128:
10137 cntl |= CURSOR_MODE_128_ARGB_AX;
10138 break;
10139 case 256:
10140 cntl |= CURSOR_MODE_256_ARGB_AX;
10141 break;
10142 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010143 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010144 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010145 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010146 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010147
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010148 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010149 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010150
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010151 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10152 cntl |= CURSOR_ROTATE_180;
10153 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010154
Chris Wilson4b0e3332014-05-30 16:35:26 +030010155 if (intel_crtc->cursor_cntl != cntl) {
10156 I915_WRITE(CURCNTR(pipe), cntl);
10157 POSTING_READ(CURCNTR(pipe));
10158 intel_crtc->cursor_cntl = cntl;
10159 }
10160
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010161 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010162 I915_WRITE(CURBASE(pipe), base);
10163 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010164
10165 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010166}
10167
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010168/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010169static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010170 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010171{
10172 struct drm_device *dev = crtc->dev;
10173 struct drm_i915_private *dev_priv = dev->dev_private;
10174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10175 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010176 u32 base = intel_crtc->cursor_addr;
10177 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010178
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010179 if (plane_state) {
10180 int x = plane_state->base.crtc_x;
10181 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010182
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010183 if (x < 0) {
10184 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10185 x = -x;
10186 }
10187 pos |= x << CURSOR_X_SHIFT;
10188
10189 if (y < 0) {
10190 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10191 y = -y;
10192 }
10193 pos |= y << CURSOR_Y_SHIFT;
10194
10195 /* ILK+ do this automagically */
10196 if (HAS_GMCH_DISPLAY(dev) &&
10197 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10198 base += (plane_state->base.crtc_h *
10199 plane_state->base.crtc_w - 1) * 4;
10200 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010201 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010202
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010203 I915_WRITE(CURPOS(pipe), pos);
10204
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010205 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010206 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010207 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010208 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010209}
10210
Ville Syrjälädc41c152014-08-13 11:57:05 +030010211static bool cursor_size_ok(struct drm_device *dev,
10212 uint32_t width, uint32_t height)
10213{
10214 if (width == 0 || height == 0)
10215 return false;
10216
10217 /*
10218 * 845g/865g are special in that they are only limited by
10219 * the width of their cursors, the height is arbitrary up to
10220 * the precision of the register. Everything else requires
10221 * square cursors, limited to a few power-of-two sizes.
10222 */
10223 if (IS_845G(dev) || IS_I865G(dev)) {
10224 if ((width & 63) != 0)
10225 return false;
10226
10227 if (width > (IS_845G(dev) ? 64 : 512))
10228 return false;
10229
10230 if (height > 1023)
10231 return false;
10232 } else {
10233 switch (width | height) {
10234 case 256:
10235 case 128:
10236 if (IS_GEN2(dev))
10237 return false;
10238 case 64:
10239 break;
10240 default:
10241 return false;
10242 }
10243 }
10244
10245 return true;
10246}
10247
Jesse Barnes79e53942008-11-07 14:24:08 -080010248/* VESA 640x480x72Hz mode to set on the pipe */
10249static struct drm_display_mode load_detect_mode = {
10250 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10251 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10252};
10253
Daniel Vettera8bb6812014-02-10 18:00:39 +010010254struct drm_framebuffer *
10255__intel_framebuffer_create(struct drm_device *dev,
10256 struct drm_mode_fb_cmd2 *mode_cmd,
10257 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010258{
10259 struct intel_framebuffer *intel_fb;
10260 int ret;
10261
10262 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010263 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010264 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010265
10266 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010267 if (ret)
10268 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010269
10270 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010271
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010272err:
10273 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010274 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010275}
10276
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010277static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010278intel_framebuffer_create(struct drm_device *dev,
10279 struct drm_mode_fb_cmd2 *mode_cmd,
10280 struct drm_i915_gem_object *obj)
10281{
10282 struct drm_framebuffer *fb;
10283 int ret;
10284
10285 ret = i915_mutex_lock_interruptible(dev);
10286 if (ret)
10287 return ERR_PTR(ret);
10288 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10289 mutex_unlock(&dev->struct_mutex);
10290
10291 return fb;
10292}
10293
Chris Wilsond2dff872011-04-19 08:36:26 +010010294static u32
10295intel_framebuffer_pitch_for_width(int width, int bpp)
10296{
10297 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10298 return ALIGN(pitch, 64);
10299}
10300
10301static u32
10302intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10303{
10304 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010305 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010306}
10307
10308static struct drm_framebuffer *
10309intel_framebuffer_create_for_mode(struct drm_device *dev,
10310 struct drm_display_mode *mode,
10311 int depth, int bpp)
10312{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010313 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010314 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010315 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010316
Dave Gordond37cd8a2016-04-22 19:14:32 +010010317 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010010318 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010010319 if (IS_ERR(obj))
10320 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010321
10322 mode_cmd.width = mode->hdisplay;
10323 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010324 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10325 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010326 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010327
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010328 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10329 if (IS_ERR(fb))
10330 drm_gem_object_unreference_unlocked(&obj->base);
10331
10332 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010333}
10334
10335static struct drm_framebuffer *
10336mode_fits_in_fbdev(struct drm_device *dev,
10337 struct drm_display_mode *mode)
10338{
Daniel Vetter06957262015-08-10 13:34:08 +020010339#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010340 struct drm_i915_private *dev_priv = dev->dev_private;
10341 struct drm_i915_gem_object *obj;
10342 struct drm_framebuffer *fb;
10343
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010344 if (!dev_priv->fbdev)
10345 return NULL;
10346
10347 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010348 return NULL;
10349
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010350 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010351 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010352
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010353 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010354 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10355 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010356 return NULL;
10357
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010358 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010359 return NULL;
10360
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010361 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010362 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010363#else
10364 return NULL;
10365#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010366}
10367
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010368static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10369 struct drm_crtc *crtc,
10370 struct drm_display_mode *mode,
10371 struct drm_framebuffer *fb,
10372 int x, int y)
10373{
10374 struct drm_plane_state *plane_state;
10375 int hdisplay, vdisplay;
10376 int ret;
10377
10378 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10379 if (IS_ERR(plane_state))
10380 return PTR_ERR(plane_state);
10381
10382 if (mode)
10383 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10384 else
10385 hdisplay = vdisplay = 0;
10386
10387 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10388 if (ret)
10389 return ret;
10390 drm_atomic_set_fb_for_plane(plane_state, fb);
10391 plane_state->crtc_x = 0;
10392 plane_state->crtc_y = 0;
10393 plane_state->crtc_w = hdisplay;
10394 plane_state->crtc_h = vdisplay;
10395 plane_state->src_x = x << 16;
10396 plane_state->src_y = y << 16;
10397 plane_state->src_w = hdisplay << 16;
10398 plane_state->src_h = vdisplay << 16;
10399
10400 return 0;
10401}
10402
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010403bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010404 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010405 struct intel_load_detect_pipe *old,
10406 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010407{
10408 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010409 struct intel_encoder *intel_encoder =
10410 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010411 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010412 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010413 struct drm_crtc *crtc = NULL;
10414 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010415 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010416 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010417 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010418 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010419 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010420 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010421
Chris Wilsond2dff872011-04-19 08:36:26 +010010422 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010423 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010424 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010425
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010426 old->restore_state = NULL;
10427
Rob Clark51fd3712013-11-19 12:10:12 -050010428retry:
10429 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10430 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010431 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010432
Jesse Barnes79e53942008-11-07 14:24:08 -080010433 /*
10434 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010435 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010436 * - if the connector already has an assigned crtc, use it (but make
10437 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010438 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010439 * - try to find the first unused crtc that can drive this connector,
10440 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010441 */
10442
10443 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010444 if (connector->state->crtc) {
10445 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010446
Rob Clark51fd3712013-11-19 12:10:12 -050010447 ret = drm_modeset_lock(&crtc->mutex, ctx);
10448 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010449 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010450
10451 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010452 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010453 }
10454
10455 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010456 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010457 i++;
10458 if (!(encoder->possible_crtcs & (1 << i)))
10459 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010460
10461 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10462 if (ret)
10463 goto fail;
10464
10465 if (possible_crtc->state->enable) {
10466 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010467 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010468 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010469
10470 crtc = possible_crtc;
10471 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010472 }
10473
10474 /*
10475 * If we didn't find an unused CRTC, don't use any.
10476 */
10477 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010478 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010479 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010480 }
10481
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010482found:
10483 intel_crtc = to_intel_crtc(crtc);
10484
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010485 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10486 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010487 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010488
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010489 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010490 restore_state = drm_atomic_state_alloc(dev);
10491 if (!state || !restore_state) {
10492 ret = -ENOMEM;
10493 goto fail;
10494 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010495
10496 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010497 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010498
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010499 connector_state = drm_atomic_get_connector_state(state, connector);
10500 if (IS_ERR(connector_state)) {
10501 ret = PTR_ERR(connector_state);
10502 goto fail;
10503 }
10504
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010505 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10506 if (ret)
10507 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010508
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010509 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10510 if (IS_ERR(crtc_state)) {
10511 ret = PTR_ERR(crtc_state);
10512 goto fail;
10513 }
10514
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010515 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010516
Chris Wilson64927112011-04-20 07:25:26 +010010517 if (!mode)
10518 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010519
Chris Wilsond2dff872011-04-19 08:36:26 +010010520 /* We need a framebuffer large enough to accommodate all accesses
10521 * that the plane may generate whilst we perform load detection.
10522 * We can not rely on the fbcon either being present (we get called
10523 * during its initialisation to detect all boot displays, or it may
10524 * not even exist) or that it is large enough to satisfy the
10525 * requested mode.
10526 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010527 fb = mode_fits_in_fbdev(dev, mode);
10528 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010529 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010530 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010531 } else
10532 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010533 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010534 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010535 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010536 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010537
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010538 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10539 if (ret)
10540 goto fail;
10541
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010542 drm_framebuffer_unreference(fb);
10543
10544 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10545 if (ret)
10546 goto fail;
10547
10548 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10549 if (!ret)
10550 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10551 if (!ret)
10552 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10553 if (ret) {
10554 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10555 goto fail;
10556 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010557
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010558 ret = drm_atomic_commit(state);
10559 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010560 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010561 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010562 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010563
10564 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010565
Jesse Barnes79e53942008-11-07 14:24:08 -080010566 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010567 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010568 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010569
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010570fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010571 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010572 drm_atomic_state_free(restore_state);
10573 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010574
Rob Clark51fd3712013-11-19 12:10:12 -050010575 if (ret == -EDEADLK) {
10576 drm_modeset_backoff(ctx);
10577 goto retry;
10578 }
10579
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010580 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010581}
10582
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010583void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010584 struct intel_load_detect_pipe *old,
10585 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010586{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010587 struct intel_encoder *intel_encoder =
10588 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010589 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010590 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010591 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010592
Chris Wilsond2dff872011-04-19 08:36:26 +010010593 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010594 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010595 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010596
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010597 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010598 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010599
10600 ret = drm_atomic_commit(state);
10601 if (ret) {
10602 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10603 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010604 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010605}
10606
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010607static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010608 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010609{
10610 struct drm_i915_private *dev_priv = dev->dev_private;
10611 u32 dpll = pipe_config->dpll_hw_state.dpll;
10612
10613 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010614 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010615 else if (HAS_PCH_SPLIT(dev))
10616 return 120000;
10617 else if (!IS_GEN2(dev))
10618 return 96000;
10619 else
10620 return 48000;
10621}
10622
Jesse Barnes79e53942008-11-07 14:24:08 -080010623/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010624static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010625 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010626{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010627 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010628 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010629 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010630 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010631 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010632 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010633 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010634 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010635
10636 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010637 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010638 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010639 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010640
10641 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010642 if (IS_PINEVIEW(dev)) {
10643 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10644 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010645 } else {
10646 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10647 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10648 }
10649
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010650 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010651 if (IS_PINEVIEW(dev))
10652 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10653 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010654 else
10655 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010656 DPLL_FPA01_P1_POST_DIV_SHIFT);
10657
10658 switch (dpll & DPLL_MODE_MASK) {
10659 case DPLLB_MODE_DAC_SERIAL:
10660 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10661 5 : 10;
10662 break;
10663 case DPLLB_MODE_LVDS:
10664 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10665 7 : 14;
10666 break;
10667 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010668 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010669 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010670 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010671 }
10672
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010673 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010674 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010675 else
Imre Deakdccbea32015-06-22 23:35:51 +030010676 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010677 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010678 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010679 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010680
10681 if (is_lvds) {
10682 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10683 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010684
10685 if (lvds & LVDS_CLKB_POWER_UP)
10686 clock.p2 = 7;
10687 else
10688 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010689 } else {
10690 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10691 clock.p1 = 2;
10692 else {
10693 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10694 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10695 }
10696 if (dpll & PLL_P2_DIVIDE_BY_4)
10697 clock.p2 = 4;
10698 else
10699 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010700 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010701
Imre Deakdccbea32015-06-22 23:35:51 +030010702 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010703 }
10704
Ville Syrjälä18442d02013-09-13 16:00:08 +030010705 /*
10706 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010707 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010708 * encoder's get_config() function.
10709 */
Imre Deakdccbea32015-06-22 23:35:51 +030010710 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010711}
10712
Ville Syrjälä6878da02013-09-13 15:59:11 +030010713int intel_dotclock_calculate(int link_freq,
10714 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010715{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010716 /*
10717 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010718 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010719 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010720 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010721 *
10722 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010723 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010724 */
10725
Ville Syrjälä6878da02013-09-13 15:59:11 +030010726 if (!m_n->link_n)
10727 return 0;
10728
10729 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10730}
10731
Ville Syrjälä18442d02013-09-13 16:00:08 +030010732static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010733 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010734{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010735 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010736
10737 /* read out port_clock from the DPLL */
10738 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010739
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010740 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010741 * In case there is an active pipe without active ports,
10742 * we may need some idea for the dotclock anyway.
10743 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010744 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010745 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010746 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010747 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010748}
10749
10750/** Returns the currently programmed mode of the given pipe. */
10751struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10752 struct drm_crtc *crtc)
10753{
Jesse Barnes548f2452011-02-17 10:40:53 -080010754 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010756 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010757 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010758 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010759 int htot = I915_READ(HTOTAL(cpu_transcoder));
10760 int hsync = I915_READ(HSYNC(cpu_transcoder));
10761 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10762 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010763 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010764
10765 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10766 if (!mode)
10767 return NULL;
10768
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010769 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10770 if (!pipe_config) {
10771 kfree(mode);
10772 return NULL;
10773 }
10774
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010775 /*
10776 * Construct a pipe_config sufficient for getting the clock info
10777 * back out of crtc_clock_get.
10778 *
10779 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10780 * to use a real value here instead.
10781 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010782 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10783 pipe_config->pixel_multiplier = 1;
10784 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10785 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10786 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10787 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010788
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010789 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010790 mode->hdisplay = (htot & 0xffff) + 1;
10791 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10792 mode->hsync_start = (hsync & 0xffff) + 1;
10793 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10794 mode->vdisplay = (vtot & 0xffff) + 1;
10795 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10796 mode->vsync_start = (vsync & 0xffff) + 1;
10797 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10798
10799 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010800
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010801 kfree(pipe_config);
10802
Jesse Barnes79e53942008-11-07 14:24:08 -080010803 return mode;
10804}
10805
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010806void intel_mark_busy(struct drm_i915_private *dev_priv)
Jesse Barnes652c3932009-08-17 13:31:43 -070010807{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010808 if (dev_priv->mm.busy)
10809 return;
10810
Paulo Zanoni43694d62014-03-07 20:08:08 -030010811 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010812 i915_update_gfx_val(dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010813 if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010814 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010815 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010816}
10817
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010818void intel_mark_idle(struct drm_i915_private *dev_priv)
Chris Wilsonf047e392012-07-21 12:31:41 +010010819{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010820 if (!dev_priv->mm.busy)
10821 return;
10822
10823 dev_priv->mm.busy = false;
10824
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010825 if (INTEL_GEN(dev_priv) >= 6)
10826 gen6_rps_idle(dev_priv);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010827
Paulo Zanoni43694d62014-03-07 20:08:08 -030010828 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010829}
10830
Jesse Barnes79e53942008-11-07 14:24:08 -080010831static void intel_crtc_destroy(struct drm_crtc *crtc)
10832{
10833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010834 struct drm_device *dev = crtc->dev;
10835 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010836
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010837 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010838 work = intel_crtc->unpin_work;
10839 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010840 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010841
10842 if (work) {
10843 cancel_work_sync(&work->work);
10844 kfree(work);
10845 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010846
10847 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010848
Jesse Barnes79e53942008-11-07 14:24:08 -080010849 kfree(intel_crtc);
10850}
10851
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010852static void intel_unpin_work_fn(struct work_struct *__work)
10853{
10854 struct intel_unpin_work *work =
10855 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010856 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10857 struct drm_device *dev = crtc->base.dev;
10858 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010859
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010860 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020010861 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilson05394f32010-11-08 19:18:58 +000010862 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010863
John Harrisonf06cc1b2014-11-24 18:49:37 +000010864 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010865 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010866 mutex_unlock(&dev->struct_mutex);
10867
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010868 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010869 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010870 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010871
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010872 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10873 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010874
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010875 kfree(work);
10876}
10877
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010878static void do_intel_finish_page_flip(struct drm_i915_private *dev_priv,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010879 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010880{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010881 struct drm_device *dev = dev_priv->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10883 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010884 unsigned long flags;
10885
10886 /* Ignore early vblank irqs */
10887 if (intel_crtc == NULL)
10888 return;
10889
Daniel Vetterf3260382014-09-15 14:55:23 +020010890 /*
10891 * This is called both by irq handlers and the reset code (to complete
10892 * lost pageflips) so needs the full irqsave spinlocks.
10893 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010894 spin_lock_irqsave(&dev->event_lock, flags);
10895 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010896
10897 /* Ensure we don't miss a work->pending update ... */
10898 smp_rmb();
10899
10900 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010901 spin_unlock_irqrestore(&dev->event_lock, flags);
10902 return;
10903 }
10904
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010905 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010906
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010907 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010908}
10909
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010910void intel_finish_page_flip(struct drm_i915_private *dev_priv, int pipe)
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010911{
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010912 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10913
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010914 do_intel_finish_page_flip(dev_priv, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010915}
10916
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010917void intel_finish_page_flip_plane(struct drm_i915_private *dev_priv, int plane)
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010918{
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010919 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10920
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010921 do_intel_finish_page_flip(dev_priv, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010922}
10923
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010924/* Is 'a' after or equal to 'b'? */
10925static bool g4x_flip_count_after_eq(u32 a, u32 b)
10926{
10927 return !((a - b) & 0x80000000);
10928}
10929
10930static bool page_flip_finished(struct intel_crtc *crtc)
10931{
10932 struct drm_device *dev = crtc->base.dev;
10933 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc19ae982016-04-13 17:35:03 +010010934 unsigned reset_counter;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010935
Chris Wilsonc19ae982016-04-13 17:35:03 +010010936 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Chris Wilson7f1847e2016-04-13 17:35:04 +010010937 if (crtc->reset_counter != reset_counter)
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010938 return true;
10939
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010940 /*
10941 * The relevant registers doen't exist on pre-ctg.
10942 * As the flip done interrupt doesn't trigger for mmio
10943 * flips on gmch platforms, a flip count check isn't
10944 * really needed there. But since ctg has the registers,
10945 * include it in the check anyway.
10946 */
10947 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10948 return true;
10949
10950 /*
Maarten Lankhorste8861672016-02-24 11:24:26 +010010951 * BDW signals flip done immediately if the plane
10952 * is disabled, even if the plane enable is already
10953 * armed to occur at the next vblank :(
10954 */
10955
10956 /*
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010957 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10958 * used the same base address. In that case the mmio flip might
10959 * have completed, but the CS hasn't even executed the flip yet.
10960 *
10961 * A flip count check isn't enough as the CS might have updated
10962 * the base address just after start of vblank, but before we
10963 * managed to process the interrupt. This means we'd complete the
10964 * CS flip too soon.
10965 *
10966 * Combining both checks should get us a good enough result. It may
10967 * still happen that the CS flip has been executed, but has not
10968 * yet actually completed. But in case the base address is the same
10969 * anyway, we don't really care.
10970 */
10971 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10972 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030010973 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010974 crtc->unpin_work->flip_count);
10975}
10976
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010977void intel_prepare_page_flip(struct drm_i915_private *dev_priv, int plane)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010978{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010979 struct drm_device *dev = dev_priv->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010980 struct intel_crtc *intel_crtc =
10981 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10982 unsigned long flags;
10983
Daniel Vetterf3260382014-09-15 14:55:23 +020010984
10985 /*
10986 * This is called both by irq handlers and the reset code (to complete
10987 * lost pageflips) so needs the full irqsave spinlocks.
10988 *
10989 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010990 * generate a page-flip completion irq, i.e. every modeset
10991 * is also accompanied by a spurious intel_prepare_page_flip().
10992 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010993 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010994 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010995 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010996 spin_unlock_irqrestore(&dev->event_lock, flags);
10997}
10998
Chris Wilson60426392015-10-10 10:44:32 +010010999static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011000{
11001 /* Ensure that the work item is consistent when activating it ... */
11002 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011003 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011004 /* and that it is marked active as soon as the irq could fire. */
11005 smp_wmb();
11006}
11007
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011008static int intel_gen2_queue_flip(struct drm_device *dev,
11009 struct drm_crtc *crtc,
11010 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011011 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011012 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011013 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011014{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011015 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011017 u32 flip_mask;
11018 int ret;
11019
John Harrison5fb9de12015-05-29 17:44:07 +010011020 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011021 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011022 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011023
11024 /* Can't queue multiple flips, so wait for the previous
11025 * one to finish before executing the next.
11026 */
11027 if (intel_crtc->plane)
11028 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11029 else
11030 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011031 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11032 intel_ring_emit(engine, MI_NOOP);
11033 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011034 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011035 intel_ring_emit(engine, fb->pitches[0]);
11036 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11037 intel_ring_emit(engine, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011038
Chris Wilson60426392015-10-10 10:44:32 +010011039 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011040 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011041}
11042
11043static int intel_gen3_queue_flip(struct drm_device *dev,
11044 struct drm_crtc *crtc,
11045 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011046 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011047 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011048 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011049{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011050 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011052 u32 flip_mask;
11053 int ret;
11054
John Harrison5fb9de12015-05-29 17:44:07 +010011055 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011056 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011057 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011058
11059 if (intel_crtc->plane)
11060 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11061 else
11062 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011063 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11064 intel_ring_emit(engine, MI_NOOP);
11065 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011066 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011067 intel_ring_emit(engine, fb->pitches[0]);
11068 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11069 intel_ring_emit(engine, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011070
Chris Wilson60426392015-10-10 10:44:32 +010011071 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011072 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011073}
11074
11075static int intel_gen4_queue_flip(struct drm_device *dev,
11076 struct drm_crtc *crtc,
11077 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011078 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011079 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011080 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011081{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011082 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011083 struct drm_i915_private *dev_priv = dev->dev_private;
11084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11085 uint32_t pf, pipesrc;
11086 int ret;
11087
John Harrison5fb9de12015-05-29 17:44:07 +010011088 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011089 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011090 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011091
11092 /* i965+ uses the linear or tiled offsets from the
11093 * Display Registers (which do not change across a page-flip)
11094 * so we need only reprogram the base address.
11095 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011096 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011097 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011098 intel_ring_emit(engine, fb->pitches[0]);
11099 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011100 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011101
11102 /* XXX Enabling the panel-fitter across page-flip is so far
11103 * untested on non-native modes, so ignore it for now.
11104 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11105 */
11106 pf = 0;
11107 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011108 intel_ring_emit(engine, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011109
Chris Wilson60426392015-10-10 10:44:32 +010011110 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011111 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011112}
11113
11114static int intel_gen6_queue_flip(struct drm_device *dev,
11115 struct drm_crtc *crtc,
11116 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011117 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011118 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011119 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011120{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011121 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011122 struct drm_i915_private *dev_priv = dev->dev_private;
11123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11124 uint32_t pf, pipesrc;
11125 int ret;
11126
John Harrison5fb9de12015-05-29 17:44:07 +010011127 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011128 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011129 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011130
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011131 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011132 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011133 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11134 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011135
Chris Wilson99d9acd2012-04-17 20:37:00 +010011136 /* Contrary to the suggestions in the documentation,
11137 * "Enable Panel Fitter" does not seem to be required when page
11138 * flipping with a non-native mode, and worse causes a normal
11139 * modeset to fail.
11140 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11141 */
11142 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011143 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011144 intel_ring_emit(engine, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011145
Chris Wilson60426392015-10-10 10:44:32 +010011146 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011147 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011148}
11149
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011150static int intel_gen7_queue_flip(struct drm_device *dev,
11151 struct drm_crtc *crtc,
11152 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011153 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011154 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011155 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011156{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011157 struct intel_engine_cs *engine = req->engine;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011159 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011160 int len, ret;
11161
Robin Schroereba905b2014-05-18 02:24:50 +020011162 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011163 case PLANE_A:
11164 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11165 break;
11166 case PLANE_B:
11167 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11168 break;
11169 case PLANE_C:
11170 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11171 break;
11172 default:
11173 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011174 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011175 }
11176
Chris Wilsonffe74d72013-08-26 20:58:12 +010011177 len = 4;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011178 if (engine->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011179 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011180 /*
11181 * On Gen 8, SRM is now taking an extra dword to accommodate
11182 * 48bits addresses, and we need a NOOP for the batch size to
11183 * stay even.
11184 */
11185 if (IS_GEN8(dev))
11186 len += 2;
11187 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011188
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011189 /*
11190 * BSpec MI_DISPLAY_FLIP for IVB:
11191 * "The full packet must be contained within the same cache line."
11192 *
11193 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11194 * cacheline, if we ever start emitting more commands before
11195 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11196 * then do the cacheline alignment, and finally emit the
11197 * MI_DISPLAY_FLIP.
11198 */
John Harrisonbba09b12015-05-29 17:44:06 +010011199 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011200 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011201 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011202
John Harrison5fb9de12015-05-29 17:44:07 +010011203 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011204 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011205 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011206
Chris Wilsonffe74d72013-08-26 20:58:12 +010011207 /* Unmask the flip-done completion message. Note that the bspec says that
11208 * we should do this for both the BCS and RCS, and that we must not unmask
11209 * more than one flip event at any time (or ensure that one flip message
11210 * can be sent by waiting for flip-done prior to queueing new flips).
11211 * Experimentation says that BCS works despite DERRMR masking all
11212 * flip-done completion events and that unmasking all planes at once
11213 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11214 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11215 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011216 if (engine->id == RCS) {
11217 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11218 intel_ring_emit_reg(engine, DERRMR);
11219 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11220 DERRMR_PIPEB_PRI_FLIP_DONE |
11221 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011222 if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011223 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011224 MI_SRM_LRM_GLOBAL_GTT);
11225 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011226 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011227 MI_SRM_LRM_GLOBAL_GTT);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011228 intel_ring_emit_reg(engine, DERRMR);
11229 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011230 if (IS_GEN8(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011231 intel_ring_emit(engine, 0);
11232 intel_ring_emit(engine, MI_NOOP);
Damien Lespiauf4768282014-04-07 20:24:34 +010011233 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011234 }
11235
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011236 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11237 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11238 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11239 intel_ring_emit(engine, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011240
Chris Wilson60426392015-10-10 10:44:32 +010011241 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011242 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011243}
11244
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011245static bool use_mmio_flip(struct intel_engine_cs *engine,
Sourab Gupta84c33a62014-06-02 16:47:17 +053011246 struct drm_i915_gem_object *obj)
11247{
11248 /*
11249 * This is not being used for older platforms, because
11250 * non-availability of flip done interrupt forces us to use
11251 * CS flips. Older platforms derive flip done using some clever
11252 * tricks involving the flip_pending status bits and vblank irqs.
11253 * So using MMIO flips there would disrupt this mechanism.
11254 */
11255
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011256 if (engine == NULL)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011257 return true;
11258
Chris Wilsonc0336662016-05-06 15:40:21 +010011259 if (INTEL_GEN(engine->i915) < 5)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011260 return false;
11261
11262 if (i915.use_mmio_flip < 0)
11263 return false;
11264 else if (i915.use_mmio_flip > 0)
11265 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011266 else if (i915.enable_execlists)
11267 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011268 else if (obj->base.dma_buf &&
11269 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11270 false))
11271 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011272 else
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000011273 return engine != i915_gem_request_get_engine(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011274}
11275
Chris Wilson60426392015-10-10 10:44:32 +010011276static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011277 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011278 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011279{
11280 struct drm_device *dev = intel_crtc->base.dev;
11281 struct drm_i915_private *dev_priv = dev->dev_private;
11282 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011283 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011284 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011285
11286 ctl = I915_READ(PLANE_CTL(pipe, 0));
11287 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011288 switch (fb->modifier[0]) {
11289 case DRM_FORMAT_MOD_NONE:
11290 break;
11291 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011292 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011293 break;
11294 case I915_FORMAT_MOD_Y_TILED:
11295 ctl |= PLANE_CTL_TILED_Y;
11296 break;
11297 case I915_FORMAT_MOD_Yf_TILED:
11298 ctl |= PLANE_CTL_TILED_YF;
11299 break;
11300 default:
11301 MISSING_CASE(fb->modifier[0]);
11302 }
Damien Lespiauff944562014-11-20 14:58:16 +000011303
11304 /*
11305 * The stride is either expressed as a multiple of 64 bytes chunks for
11306 * linear buffers or in number of tiles for tiled buffers.
11307 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011308 if (intel_rotation_90_or_270(rotation)) {
11309 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011310 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011311 stride = DIV_ROUND_UP(fb->height, tile_height);
11312 } else {
11313 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011314 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11315 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011316 }
Damien Lespiauff944562014-11-20 14:58:16 +000011317
11318 /*
11319 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11320 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11321 */
11322 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11323 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11324
Chris Wilson60426392015-10-10 10:44:32 +010011325 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011326 POSTING_READ(PLANE_SURF(pipe, 0));
11327}
11328
Chris Wilson60426392015-10-10 10:44:32 +010011329static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11330 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011331{
11332 struct drm_device *dev = intel_crtc->base.dev;
11333 struct drm_i915_private *dev_priv = dev->dev_private;
11334 struct intel_framebuffer *intel_fb =
11335 to_intel_framebuffer(intel_crtc->base.primary->fb);
11336 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011337 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011338 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011339
Sourab Gupta84c33a62014-06-02 16:47:17 +053011340 dspcntr = I915_READ(reg);
11341
Damien Lespiauc5d97472014-10-25 00:11:11 +010011342 if (obj->tiling_mode != I915_TILING_NONE)
11343 dspcntr |= DISPPLANE_TILED;
11344 else
11345 dspcntr &= ~DISPPLANE_TILED;
11346
Sourab Gupta84c33a62014-06-02 16:47:17 +053011347 I915_WRITE(reg, dspcntr);
11348
Chris Wilson60426392015-10-10 10:44:32 +010011349 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011350 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011351}
11352
11353/*
11354 * XXX: This is the temporary way to update the plane registers until we get
11355 * around to using the usual plane update functions for MMIO flips
11356 */
Chris Wilson60426392015-10-10 10:44:32 +010011357static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011358{
Chris Wilson60426392015-10-10 10:44:32 +010011359 struct intel_crtc *crtc = mmio_flip->crtc;
11360 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011361
Chris Wilson60426392015-10-10 10:44:32 +010011362 spin_lock_irq(&crtc->base.dev->event_lock);
11363 work = crtc->unpin_work;
11364 spin_unlock_irq(&crtc->base.dev->event_lock);
11365 if (work == NULL)
11366 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011367
Chris Wilson60426392015-10-10 10:44:32 +010011368 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011369
Chris Wilson60426392015-10-10 10:44:32 +010011370 intel_pipe_update_start(crtc);
11371
11372 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011373 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011374 else
11375 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011376 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011377
Chris Wilson60426392015-10-10 10:44:32 +010011378 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011379}
11380
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011381static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011382{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011383 struct intel_mmio_flip *mmio_flip =
11384 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011385 struct intel_framebuffer *intel_fb =
11386 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11387 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011388
Chris Wilson60426392015-10-10 10:44:32 +010011389 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011390 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011391 false, NULL,
11392 &mmio_flip->i915->rps.mmioflips));
Chris Wilson73db04c2016-04-28 09:56:55 +010011393 i915_gem_request_unreference(mmio_flip->req);
Chris Wilson60426392015-10-10 10:44:32 +010011394 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011395
Alex Goinsfd8e0582015-11-25 18:43:38 -080011396 /* For framebuffer backed by dmabuf, wait for fence */
11397 if (obj->base.dma_buf)
11398 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11399 false, false,
11400 MAX_SCHEDULE_TIMEOUT) < 0);
11401
Chris Wilson60426392015-10-10 10:44:32 +010011402 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011403 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011404}
11405
11406static int intel_queue_mmio_flip(struct drm_device *dev,
11407 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011408 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011409{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011410 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011411
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011412 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11413 if (mmio_flip == NULL)
11414 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011415
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011416 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011417 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011418 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011419 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011420
11421 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11422 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011423
Sourab Gupta84c33a62014-06-02 16:47:17 +053011424 return 0;
11425}
11426
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011427static int intel_default_queue_flip(struct drm_device *dev,
11428 struct drm_crtc *crtc,
11429 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011430 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011431 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011432 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011433{
11434 return -ENODEV;
11435}
11436
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011437static bool __intel_pageflip_stall_check(struct drm_device *dev,
11438 struct drm_crtc *crtc)
11439{
11440 struct drm_i915_private *dev_priv = dev->dev_private;
11441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11442 struct intel_unpin_work *work = intel_crtc->unpin_work;
11443 u32 addr;
11444
11445 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11446 return true;
11447
Chris Wilson908565c2015-08-12 13:08:22 +010011448 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11449 return false;
11450
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011451 if (!work->enable_stall_check)
11452 return false;
11453
11454 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011455 if (work->flip_queued_req &&
11456 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011457 return false;
11458
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011459 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011460 }
11461
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011462 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011463 return false;
11464
11465 /* Potential stall - if we see that the flip has happened,
11466 * assume a missed interrupt. */
11467 if (INTEL_INFO(dev)->gen >= 4)
11468 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11469 else
11470 addr = I915_READ(DSPADDR(intel_crtc->plane));
11471
11472 /* There is a potential issue here with a false positive after a flip
11473 * to the same address. We could address this by checking for a
11474 * non-incrementing frame counter.
11475 */
11476 return addr == work->gtt_offset;
11477}
11478
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010011479void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011480{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010011481 struct drm_device *dev = dev_priv->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011482 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011484 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011485
Dave Gordon6c51d462015-03-06 15:34:26 +000011486 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011487
11488 if (crtc == NULL)
11489 return;
11490
Daniel Vetterf3260382014-09-15 14:55:23 +020011491 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011492 work = intel_crtc->unpin_work;
11493 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011494 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011495 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011496 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011497 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011498 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011499 if (work != NULL &&
11500 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010011501 intel_queue_rps_boost_for_request(work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011502 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011503}
11504
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011505static int intel_crtc_page_flip(struct drm_crtc *crtc,
11506 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011507 struct drm_pending_vblank_event *event,
11508 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011509{
11510 struct drm_device *dev = crtc->dev;
11511 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011512 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011513 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011515 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011516 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011517 struct intel_unpin_work *work;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011518 struct intel_engine_cs *engine;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011519 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011520 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011521 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011522
Matt Roper2ff8fde2014-07-08 07:50:07 -070011523 /*
11524 * drm_mode_page_flip_ioctl() should already catch this, but double
11525 * check to be safe. In the future we may enable pageflipping from
11526 * a disabled primary plane.
11527 */
11528 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11529 return -EBUSY;
11530
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011531 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011532 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011533 return -EINVAL;
11534
11535 /*
11536 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11537 * Note that pitch changes could also affect these register.
11538 */
11539 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011540 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11541 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011542 return -EINVAL;
11543
Chris Wilsonf900db42014-02-20 09:26:13 +000011544 if (i915_terminally_wedged(&dev_priv->gpu_error))
11545 goto out_hang;
11546
Daniel Vetterb14c5672013-09-19 12:18:32 +020011547 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011548 if (work == NULL)
11549 return -ENOMEM;
11550
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011551 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011552 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011553 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011554 INIT_WORK(&work->work, intel_unpin_work_fn);
11555
Daniel Vetter87b6b102014-05-15 15:33:46 +020011556 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011557 if (ret)
11558 goto free_work;
11559
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011560 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011561 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011562 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011563 /* Before declaring the flip queue wedged, check if
11564 * the hardware completed the operation behind our backs.
11565 */
11566 if (__intel_pageflip_stall_check(dev, crtc)) {
11567 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11568 page_flip_completed(intel_crtc);
11569 } else {
11570 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011571 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011572
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011573 drm_crtc_vblank_put(crtc);
11574 kfree(work);
11575 return -EBUSY;
11576 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011577 }
11578 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011579 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011580
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011581 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11582 flush_workqueue(dev_priv->wq);
11583
Jesse Barnes75dfca82010-02-10 15:09:44 -080011584 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011585 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011586 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011587
Matt Roperf4510a22014-04-01 15:22:40 -070011588 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011589 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011590 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011591
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011592 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011593
Chris Wilson89ed88b2015-02-16 14:31:49 +000011594 ret = i915_mutex_lock_interruptible(dev);
11595 if (ret)
11596 goto cleanup;
11597
Chris Wilsonc19ae982016-04-13 17:35:03 +010011598 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Chris Wilson7f1847e2016-04-13 17:35:04 +010011599 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11600 ret = -EIO;
11601 goto cleanup;
11602 }
11603
11604 atomic_inc(&intel_crtc->unpin_work_count);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011605
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011606 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030011607 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011608
Wayne Boyer666a4532015-12-09 12:29:35 -080011609 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011610 engine = &dev_priv->engine[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011611 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011612 /* vlv: DISPLAY_FLIP fails to change tiling */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011613 engine = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011614 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011615 engine = &dev_priv->engine[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011616 } else if (INTEL_INFO(dev)->gen >= 7) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000011617 engine = i915_gem_request_get_engine(obj->last_write_req);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011618 if (engine == NULL || engine->id != RCS)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011619 engine = &dev_priv->engine[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011620 } else {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011621 engine = &dev_priv->engine[RCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011622 }
11623
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011624 mmio_flip = use_mmio_flip(engine, obj);
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011625
11626 /* When using CS flips, we want to emit semaphores between rings.
11627 * However, when using mmio flips we will create a task to do the
11628 * synchronisation, so all we want here is to pin the framebuffer
11629 * into the display plane and skip any waits.
11630 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011631 if (!mmio_flip) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011632 ret = i915_gem_object_sync(obj, engine, &request);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011633 if (ret)
11634 goto cleanup_pending;
11635 }
11636
Ville Syrjälä3465c582016-02-15 22:54:43 +020011637 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011638 if (ret)
11639 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011640
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011641 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11642 obj, 0);
11643 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011644
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011645 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011646 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011647 if (ret)
11648 goto cleanup_unpin;
11649
John Harrisonf06cc1b2014-11-24 18:49:37 +000011650 i915_gem_request_assign(&work->flip_queued_req,
11651 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011652 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011653 if (!request) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011654 request = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +000011655 if (IS_ERR(request)) {
11656 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011657 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011658 }
John Harrison6258fbe2015-05-29 17:43:48 +010011659 }
11660
11661 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011662 page_flip_flags);
11663 if (ret)
11664 goto cleanup_unpin;
11665
John Harrison6258fbe2015-05-29 17:43:48 +010011666 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011667 }
11668
John Harrison91af1272015-06-18 13:14:56 +010011669 if (request)
John Harrison75289872015-05-29 17:43:49 +010011670 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011671
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011672 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011673 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011674
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011675 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011676 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011677 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011678
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011679 intel_frontbuffer_flip_prepare(dev,
11680 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011681
Jesse Barnese5510fa2010-07-01 16:48:37 -070011682 trace_i915_flip_request(intel_crtc->plane, obj);
11683
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011684 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011685
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011686cleanup_unpin:
Ville Syrjälä3465c582016-02-15 22:54:43 +020011687 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011688cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011689 if (!IS_ERR_OR_NULL(request))
Chris Wilsonaa9b7812016-04-13 17:35:15 +010011690 i915_add_request_no_flush(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011691 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011692 mutex_unlock(&dev->struct_mutex);
11693cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011694 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011695 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011696
Chris Wilson89ed88b2015-02-16 14:31:49 +000011697 drm_gem_object_unreference_unlocked(&obj->base);
11698 drm_framebuffer_unreference(work->old_fb);
11699
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011700 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011701 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011702 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011703
Daniel Vetter87b6b102014-05-15 15:33:46 +020011704 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011705free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011706 kfree(work);
11707
Chris Wilsonf900db42014-02-20 09:26:13 +000011708 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011709 struct drm_atomic_state *state;
11710 struct drm_plane_state *plane_state;
11711
Chris Wilsonf900db42014-02-20 09:26:13 +000011712out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011713 state = drm_atomic_state_alloc(dev);
11714 if (!state)
11715 return -ENOMEM;
11716 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11717
11718retry:
11719 plane_state = drm_atomic_get_plane_state(state, primary);
11720 ret = PTR_ERR_OR_ZERO(plane_state);
11721 if (!ret) {
11722 drm_atomic_set_fb_for_plane(plane_state, fb);
11723
11724 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11725 if (!ret)
11726 ret = drm_atomic_commit(state);
11727 }
11728
11729 if (ret == -EDEADLK) {
11730 drm_modeset_backoff(state->acquire_ctx);
11731 drm_atomic_state_clear(state);
11732 goto retry;
11733 }
11734
11735 if (ret)
11736 drm_atomic_state_free(state);
11737
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011738 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011739 spin_lock_irq(&dev->event_lock);
Gustavo Padovan560ce1d2016-04-14 10:48:15 -070011740 drm_crtc_send_vblank_event(crtc, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011741 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011742 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011743 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011744 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011745}
11746
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011747
11748/**
11749 * intel_wm_need_update - Check whether watermarks need updating
11750 * @plane: drm plane
11751 * @state: new plane state
11752 *
11753 * Check current plane state versus the new one to determine whether
11754 * watermarks need to be recalculated.
11755 *
11756 * Returns true or false.
11757 */
11758static bool intel_wm_need_update(struct drm_plane *plane,
11759 struct drm_plane_state *state)
11760{
Matt Roperd21fbe82015-09-24 15:53:12 -070011761 struct intel_plane_state *new = to_intel_plane_state(state);
11762 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11763
11764 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011765 if (new->visible != cur->visible)
11766 return true;
11767
11768 if (!cur->base.fb || !new->base.fb)
11769 return false;
11770
11771 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11772 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011773 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11774 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11775 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11776 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011777 return true;
11778
11779 return false;
11780}
11781
Matt Roperd21fbe82015-09-24 15:53:12 -070011782static bool needs_scaling(struct intel_plane_state *state)
11783{
11784 int src_w = drm_rect_width(&state->src) >> 16;
11785 int src_h = drm_rect_height(&state->src) >> 16;
11786 int dst_w = drm_rect_width(&state->dst);
11787 int dst_h = drm_rect_height(&state->dst);
11788
11789 return (src_w != dst_w || src_h != dst_h);
11790}
11791
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011792int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11793 struct drm_plane_state *plane_state)
11794{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011795 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011796 struct drm_crtc *crtc = crtc_state->crtc;
11797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11798 struct drm_plane *plane = plane_state->plane;
11799 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011800 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011801 struct intel_plane_state *old_plane_state =
11802 to_intel_plane_state(plane->state);
11803 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011804 bool mode_changed = needs_modeset(crtc_state);
11805 bool was_crtc_enabled = crtc->state->active;
11806 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011807 bool turn_off, turn_on, visible, was_visible;
11808 struct drm_framebuffer *fb = plane_state->fb;
11809
11810 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11811 plane->type != DRM_PLANE_TYPE_CURSOR) {
11812 ret = skl_update_scaler_plane(
11813 to_intel_crtc_state(crtc_state),
11814 to_intel_plane_state(plane_state));
11815 if (ret)
11816 return ret;
11817 }
11818
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011819 was_visible = old_plane_state->visible;
11820 visible = to_intel_plane_state(plane_state)->visible;
11821
11822 if (!was_crtc_enabled && WARN_ON(was_visible))
11823 was_visible = false;
11824
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011825 /*
11826 * Visibility is calculated as if the crtc was on, but
11827 * after scaler setup everything depends on it being off
11828 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030011829 *
11830 * FIXME this is wrong for watermarks. Watermarks should also
11831 * be computed as if the pipe would be active. Perhaps move
11832 * per-plane wm computation to the .check_plane() hook, and
11833 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011834 */
11835 if (!is_crtc_enabled)
11836 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011837
11838 if (!was_visible && !visible)
11839 return 0;
11840
Maarten Lankhorste8861672016-02-24 11:24:26 +010011841 if (fb != old_plane_state->base.fb)
11842 pipe_config->fb_changed = true;
11843
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011844 turn_off = was_visible && (!visible || mode_changed);
11845 turn_on = visible && (!was_visible || mode_changed);
11846
11847 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11848 plane->base.id, fb ? fb->base.id : -1);
11849
11850 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11851 plane->base.id, was_visible, visible,
11852 turn_off, turn_on, mode_changed);
11853
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011854 if (turn_on) {
11855 pipe_config->update_wm_pre = true;
11856
11857 /* must disable cxsr around plane enable/disable */
11858 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11859 pipe_config->disable_cxsr = true;
11860 } else if (turn_off) {
11861 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011862
Ville Syrjälä852eb002015-06-24 22:00:07 +030011863 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011864 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011865 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011866 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011867 /* FIXME bollocks */
11868 pipe_config->update_wm_pre = true;
11869 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011870 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011871
Matt Ropered4a6a72016-02-23 17:20:13 -080011872 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011873 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11874 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080011875 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11876
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011877 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010011878 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011879
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011880 /*
11881 * WaCxSRDisabledForSpriteScaling:ivb
11882 *
11883 * cstate->update_wm was already set above, so this flag will
11884 * take effect when we commit and program watermarks.
11885 */
11886 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11887 needs_scaling(to_intel_plane_state(plane_state)) &&
11888 !needs_scaling(old_plane_state))
11889 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011890
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011891 return 0;
11892}
11893
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011894static bool encoders_cloneable(const struct intel_encoder *a,
11895 const struct intel_encoder *b)
11896{
11897 /* masks could be asymmetric, so check both ways */
11898 return a == b || (a->cloneable & (1 << b->type) &&
11899 b->cloneable & (1 << a->type));
11900}
11901
11902static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11903 struct intel_crtc *crtc,
11904 struct intel_encoder *encoder)
11905{
11906 struct intel_encoder *source_encoder;
11907 struct drm_connector *connector;
11908 struct drm_connector_state *connector_state;
11909 int i;
11910
11911 for_each_connector_in_state(state, connector, connector_state, i) {
11912 if (connector_state->crtc != &crtc->base)
11913 continue;
11914
11915 source_encoder =
11916 to_intel_encoder(connector_state->best_encoder);
11917 if (!encoders_cloneable(encoder, source_encoder))
11918 return false;
11919 }
11920
11921 return true;
11922}
11923
11924static bool check_encoder_cloning(struct drm_atomic_state *state,
11925 struct intel_crtc *crtc)
11926{
11927 struct intel_encoder *encoder;
11928 struct drm_connector *connector;
11929 struct drm_connector_state *connector_state;
11930 int i;
11931
11932 for_each_connector_in_state(state, connector, connector_state, i) {
11933 if (connector_state->crtc != &crtc->base)
11934 continue;
11935
11936 encoder = to_intel_encoder(connector_state->best_encoder);
11937 if (!check_single_encoder_cloning(state, crtc, encoder))
11938 return false;
11939 }
11940
11941 return true;
11942}
11943
11944static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11945 struct drm_crtc_state *crtc_state)
11946{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011947 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011948 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011950 struct intel_crtc_state *pipe_config =
11951 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011952 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011953 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011954 bool mode_changed = needs_modeset(crtc_state);
11955
11956 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11957 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11958 return -EINVAL;
11959 }
11960
Ville Syrjälä852eb002015-06-24 22:00:07 +030011961 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011962 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011963
Maarten Lankhorstad421372015-06-15 12:33:42 +020011964 if (mode_changed && crtc_state->enable &&
11965 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011966 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011967 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11968 pipe_config);
11969 if (ret)
11970 return ret;
11971 }
11972
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011973 if (crtc_state->color_mgmt_changed) {
11974 ret = intel_color_check(crtc, crtc_state);
11975 if (ret)
11976 return ret;
11977 }
11978
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011979 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011980 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011981 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011982 if (ret) {
11983 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011984 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011985 }
11986 }
11987
11988 if (dev_priv->display.compute_intermediate_wm &&
11989 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11990 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11991 return 0;
11992
11993 /*
11994 * Calculate 'intermediate' watermarks that satisfy both the
11995 * old state and the new state. We can program these
11996 * immediately.
11997 */
11998 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11999 intel_crtc,
12000 pipe_config);
12001 if (ret) {
12002 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12003 return ret;
12004 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070012005 }
12006
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012007 if (INTEL_INFO(dev)->gen >= 9) {
12008 if (mode_changed)
12009 ret = skl_update_scaler_crtc(pipe_config);
12010
12011 if (!ret)
12012 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12013 pipe_config);
12014 }
12015
12016 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012017}
12018
Jani Nikula65b38e02015-04-13 11:26:56 +030012019static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012020 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Matt Roperea2c67b2014-12-23 10:41:52 -080012021 .atomic_begin = intel_begin_crtc_commit,
12022 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012023 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012024};
12025
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012026static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12027{
12028 struct intel_connector *connector;
12029
12030 for_each_intel_connector(dev, connector) {
12031 if (connector->base.encoder) {
12032 connector->base.state->best_encoder =
12033 connector->base.encoder;
12034 connector->base.state->crtc =
12035 connector->base.encoder->crtc;
12036 } else {
12037 connector->base.state->best_encoder = NULL;
12038 connector->base.state->crtc = NULL;
12039 }
12040 }
12041}
12042
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012043static void
Robin Schroereba905b2014-05-18 02:24:50 +020012044connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012045 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012046{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012047 int bpp = pipe_config->pipe_bpp;
12048
12049 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12050 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012051 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012052
12053 /* Don't use an invalid EDID bpc value */
12054 if (connector->base.display_info.bpc &&
12055 connector->base.display_info.bpc * 3 < bpp) {
12056 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12057 bpp, connector->base.display_info.bpc*3);
12058 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12059 }
12060
Jani Nikula013dd9e2016-01-13 16:35:20 +020012061 /* Clamp bpp to default limit on screens without EDID 1.4 */
12062 if (connector->base.display_info.bpc == 0) {
12063 int type = connector->base.connector_type;
12064 int clamp_bpp = 24;
12065
12066 /* Fall back to 18 bpp when DP sink capability is unknown. */
12067 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12068 type == DRM_MODE_CONNECTOR_eDP)
12069 clamp_bpp = 18;
12070
12071 if (bpp > clamp_bpp) {
12072 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12073 bpp, clamp_bpp);
12074 pipe_config->pipe_bpp = clamp_bpp;
12075 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012076 }
12077}
12078
12079static int
12080compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012081 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012082{
12083 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012084 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012085 struct drm_connector *connector;
12086 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012087 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012088
Wayne Boyer666a4532015-12-09 12:29:35 -080012089 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012090 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012091 else if (INTEL_INFO(dev)->gen >= 5)
12092 bpp = 12*3;
12093 else
12094 bpp = 8*3;
12095
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012096
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012097 pipe_config->pipe_bpp = bpp;
12098
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012099 state = pipe_config->base.state;
12100
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012101 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012102 for_each_connector_in_state(state, connector, connector_state, i) {
12103 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012104 continue;
12105
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012106 connected_sink_compute_bpp(to_intel_connector(connector),
12107 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012108 }
12109
12110 return bpp;
12111}
12112
Daniel Vetter644db712013-09-19 14:53:58 +020012113static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12114{
12115 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12116 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012117 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012118 mode->crtc_hdisplay, mode->crtc_hsync_start,
12119 mode->crtc_hsync_end, mode->crtc_htotal,
12120 mode->crtc_vdisplay, mode->crtc_vsync_start,
12121 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12122}
12123
Daniel Vetterc0b03412013-05-28 12:05:54 +020012124static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012125 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012126 const char *context)
12127{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012128 struct drm_device *dev = crtc->base.dev;
12129 struct drm_plane *plane;
12130 struct intel_plane *intel_plane;
12131 struct intel_plane_state *state;
12132 struct drm_framebuffer *fb;
12133
12134 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12135 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012136
Jani Nikulada205632016-03-15 21:51:10 +020012137 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012138 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12139 pipe_config->pipe_bpp, pipe_config->dither);
12140 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12141 pipe_config->has_pch_encoder,
12142 pipe_config->fdi_lanes,
12143 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12144 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12145 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012146 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012147 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012148 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012149 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12150 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12151 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012152
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012153 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012154 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012155 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012156 pipe_config->dp_m2_n2.gmch_m,
12157 pipe_config->dp_m2_n2.gmch_n,
12158 pipe_config->dp_m2_n2.link_m,
12159 pipe_config->dp_m2_n2.link_n,
12160 pipe_config->dp_m2_n2.tu);
12161
Daniel Vetter55072d12014-11-20 16:10:28 +010012162 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12163 pipe_config->has_audio,
12164 pipe_config->has_infoframe);
12165
Daniel Vetterc0b03412013-05-28 12:05:54 +020012166 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012167 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012168 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012169 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12170 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012171 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012172 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12173 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012174 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12175 crtc->num_scalers,
12176 pipe_config->scaler_state.scaler_users,
12177 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012178 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12179 pipe_config->gmch_pfit.control,
12180 pipe_config->gmch_pfit.pgm_ratios,
12181 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012182 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012183 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012184 pipe_config->pch_pfit.size,
12185 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012186 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012187 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012188
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012189 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012190 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012191 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012192 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012193 pipe_config->ddi_pll_sel,
12194 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012195 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012196 pipe_config->dpll_hw_state.pll0,
12197 pipe_config->dpll_hw_state.pll1,
12198 pipe_config->dpll_hw_state.pll2,
12199 pipe_config->dpll_hw_state.pll3,
12200 pipe_config->dpll_hw_state.pll6,
12201 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012202 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012203 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012204 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012205 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012206 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12207 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12208 pipe_config->ddi_pll_sel,
12209 pipe_config->dpll_hw_state.ctrl1,
12210 pipe_config->dpll_hw_state.cfgcr1,
12211 pipe_config->dpll_hw_state.cfgcr2);
12212 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020012213 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012214 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012215 pipe_config->dpll_hw_state.wrpll,
12216 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012217 } else {
12218 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12219 "fp0: 0x%x, fp1: 0x%x\n",
12220 pipe_config->dpll_hw_state.dpll,
12221 pipe_config->dpll_hw_state.dpll_md,
12222 pipe_config->dpll_hw_state.fp0,
12223 pipe_config->dpll_hw_state.fp1);
12224 }
12225
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012226 DRM_DEBUG_KMS("planes on this crtc\n");
12227 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12228 intel_plane = to_intel_plane(plane);
12229 if (intel_plane->pipe != crtc->pipe)
12230 continue;
12231
12232 state = to_intel_plane_state(plane->state);
12233 fb = state->base.fb;
12234 if (!fb) {
12235 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12236 "disabled, scaler_id = %d\n",
12237 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12238 plane->base.id, intel_plane->pipe,
12239 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12240 drm_plane_index(plane), state->scaler_id);
12241 continue;
12242 }
12243
12244 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12245 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12246 plane->base.id, intel_plane->pipe,
12247 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12248 drm_plane_index(plane));
12249 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12250 fb->base.id, fb->width, fb->height, fb->pixel_format);
12251 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12252 state->scaler_id,
12253 state->src.x1 >> 16, state->src.y1 >> 16,
12254 drm_rect_width(&state->src) >> 16,
12255 drm_rect_height(&state->src) >> 16,
12256 state->dst.x1, state->dst.y1,
12257 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12258 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012259}
12260
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012261static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012262{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012263 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012264 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012265 unsigned int used_ports = 0;
12266
12267 /*
12268 * Walk the connector list instead of the encoder
12269 * list to detect the problem on ddi platforms
12270 * where there's just one encoder per digital port.
12271 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012272 drm_for_each_connector(connector, dev) {
12273 struct drm_connector_state *connector_state;
12274 struct intel_encoder *encoder;
12275
12276 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12277 if (!connector_state)
12278 connector_state = connector->state;
12279
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012280 if (!connector_state->best_encoder)
12281 continue;
12282
12283 encoder = to_intel_encoder(connector_state->best_encoder);
12284
12285 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012286
12287 switch (encoder->type) {
12288 unsigned int port_mask;
12289 case INTEL_OUTPUT_UNKNOWN:
12290 if (WARN_ON(!HAS_DDI(dev)))
12291 break;
12292 case INTEL_OUTPUT_DISPLAYPORT:
12293 case INTEL_OUTPUT_HDMI:
12294 case INTEL_OUTPUT_EDP:
12295 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12296
12297 /* the same port mustn't appear more than once */
12298 if (used_ports & port_mask)
12299 return false;
12300
12301 used_ports |= port_mask;
12302 default:
12303 break;
12304 }
12305 }
12306
12307 return true;
12308}
12309
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012310static void
12311clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12312{
12313 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012314 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012315 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012316 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012317 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012318 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012319
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012320 /* FIXME: before the switch to atomic started, a new pipe_config was
12321 * kzalloc'd. Code that depends on any field being zero should be
12322 * fixed, so that the crtc_state can be safely duplicated. For now,
12323 * only fields that are know to not cause problems are preserved. */
12324
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012325 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012326 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012327 shared_dpll = crtc_state->shared_dpll;
12328 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012329 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012330 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012331
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012332 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012333
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012334 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012335 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012336 crtc_state->shared_dpll = shared_dpll;
12337 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012338 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012339 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012340}
12341
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012342static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012343intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012344 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012345{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012346 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012347 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012348 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012349 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012350 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012351 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012352 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012353
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012354 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012355
Daniel Vettere143a212013-07-04 12:01:15 +020012356 pipe_config->cpu_transcoder =
12357 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012358
Imre Deak2960bc92013-07-30 13:36:32 +030012359 /*
12360 * Sanitize sync polarity flags based on requested ones. If neither
12361 * positive or negative polarity is requested, treat this as meaning
12362 * negative polarity.
12363 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012364 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012365 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012366 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012367
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012368 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012369 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012370 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012371
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012372 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12373 pipe_config);
12374 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012375 goto fail;
12376
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012377 /*
12378 * Determine the real pipe dimensions. Note that stereo modes can
12379 * increase the actual pipe size due to the frame doubling and
12380 * insertion of additional space for blanks between the frame. This
12381 * is stored in the crtc timings. We use the requested mode to do this
12382 * computation to clearly distinguish it from the adjusted mode, which
12383 * can be changed by the connectors in the below retry loop.
12384 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012385 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012386 &pipe_config->pipe_src_w,
12387 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012388
Daniel Vettere29c22c2013-02-21 00:00:16 +010012389encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012390 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012391 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012392 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012393
Daniel Vetter135c81b2013-07-21 21:37:09 +020012394 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012395 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12396 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012397
Daniel Vetter7758a112012-07-08 19:40:39 +020012398 /* Pass our mode to the connectors and the CRTC to give them a chance to
12399 * adjust it according to limitations or connector properties, and also
12400 * a chance to reject the mode entirely.
12401 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012402 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012403 if (connector_state->crtc != crtc)
12404 continue;
12405
12406 encoder = to_intel_encoder(connector_state->best_encoder);
12407
Daniel Vetterefea6e82013-07-21 21:36:59 +020012408 if (!(encoder->compute_config(encoder, pipe_config))) {
12409 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012410 goto fail;
12411 }
12412 }
12413
Daniel Vetterff9a6752013-06-01 17:16:21 +020012414 /* Set default port clock if not overwritten by the encoder. Needs to be
12415 * done afterwards in case the encoder adjusts the mode. */
12416 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012417 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012418 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012419
Daniel Vettera43f6e02013-06-07 23:10:32 +020012420 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012421 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012422 DRM_DEBUG_KMS("CRTC fixup failed\n");
12423 goto fail;
12424 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012425
12426 if (ret == RETRY) {
12427 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12428 ret = -EINVAL;
12429 goto fail;
12430 }
12431
12432 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12433 retry = false;
12434 goto encoder_retry;
12435 }
12436
Daniel Vettere8fa4272015-08-12 11:43:34 +020012437 /* Dithering seems to not pass-through bits correctly when it should, so
12438 * only enable it on 6bpc panels. */
12439 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012440 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012441 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012442
Daniel Vetter7758a112012-07-08 19:40:39 +020012443fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012444 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012445}
12446
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012447static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012448intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012449{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012450 struct drm_crtc *crtc;
12451 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012452 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012453
Ville Syrjälä76688512014-01-10 11:28:06 +020012454 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012455 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012456 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012457
12458 /* Update hwmode for vblank functions */
12459 if (crtc->state->active)
12460 crtc->hwmode = crtc->state->adjusted_mode;
12461 else
12462 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012463
12464 /*
12465 * Update legacy state to satisfy fbc code. This can
12466 * be removed when fbc uses the atomic state.
12467 */
12468 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12469 struct drm_plane_state *plane_state = crtc->primary->state;
12470
12471 crtc->primary->fb = plane_state->fb;
12472 crtc->x = plane_state->src_x >> 16;
12473 crtc->y = plane_state->src_y >> 16;
12474 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012475 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012476}
12477
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012478static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012479{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012480 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012481
12482 if (clock1 == clock2)
12483 return true;
12484
12485 if (!clock1 || !clock2)
12486 return false;
12487
12488 diff = abs(clock1 - clock2);
12489
12490 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12491 return true;
12492
12493 return false;
12494}
12495
Daniel Vetter25c5b262012-07-08 22:08:04 +020012496#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12497 list_for_each_entry((intel_crtc), \
12498 &(dev)->mode_config.crtc_list, \
12499 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012500 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012501
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012502static bool
12503intel_compare_m_n(unsigned int m, unsigned int n,
12504 unsigned int m2, unsigned int n2,
12505 bool exact)
12506{
12507 if (m == m2 && n == n2)
12508 return true;
12509
12510 if (exact || !m || !n || !m2 || !n2)
12511 return false;
12512
12513 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12514
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012515 if (n > n2) {
12516 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012517 m2 <<= 1;
12518 n2 <<= 1;
12519 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012520 } else if (n < n2) {
12521 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012522 m <<= 1;
12523 n <<= 1;
12524 }
12525 }
12526
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012527 if (n != n2)
12528 return false;
12529
12530 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012531}
12532
12533static bool
12534intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12535 struct intel_link_m_n *m2_n2,
12536 bool adjust)
12537{
12538 if (m_n->tu == m2_n2->tu &&
12539 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12540 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12541 intel_compare_m_n(m_n->link_m, m_n->link_n,
12542 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12543 if (adjust)
12544 *m2_n2 = *m_n;
12545
12546 return true;
12547 }
12548
12549 return false;
12550}
12551
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012552static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012553intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012554 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012555 struct intel_crtc_state *pipe_config,
12556 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012557{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012558 bool ret = true;
12559
12560#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12561 do { \
12562 if (!adjust) \
12563 DRM_ERROR(fmt, ##__VA_ARGS__); \
12564 else \
12565 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12566 } while (0)
12567
Daniel Vetter66e985c2013-06-05 13:34:20 +020012568#define PIPE_CONF_CHECK_X(name) \
12569 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012570 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012571 "(expected 0x%08x, found 0x%08x)\n", \
12572 current_config->name, \
12573 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012574 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012575 }
12576
Daniel Vetter08a24032013-04-19 11:25:34 +020012577#define PIPE_CONF_CHECK_I(name) \
12578 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012579 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012580 "(expected %i, found %i)\n", \
12581 current_config->name, \
12582 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012583 ret = false; \
12584 }
12585
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012586#define PIPE_CONF_CHECK_P(name) \
12587 if (current_config->name != pipe_config->name) { \
12588 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12589 "(expected %p, found %p)\n", \
12590 current_config->name, \
12591 pipe_config->name); \
12592 ret = false; \
12593 }
12594
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012595#define PIPE_CONF_CHECK_M_N(name) \
12596 if (!intel_compare_link_m_n(&current_config->name, \
12597 &pipe_config->name,\
12598 adjust)) { \
12599 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12600 "(expected tu %i gmch %i/%i link %i/%i, " \
12601 "found tu %i, gmch %i/%i link %i/%i)\n", \
12602 current_config->name.tu, \
12603 current_config->name.gmch_m, \
12604 current_config->name.gmch_n, \
12605 current_config->name.link_m, \
12606 current_config->name.link_n, \
12607 pipe_config->name.tu, \
12608 pipe_config->name.gmch_m, \
12609 pipe_config->name.gmch_n, \
12610 pipe_config->name.link_m, \
12611 pipe_config->name.link_n); \
12612 ret = false; \
12613 }
12614
Daniel Vetter55c561a2016-03-30 11:34:36 +020012615/* This is required for BDW+ where there is only one set of registers for
12616 * switching between high and low RR.
12617 * This macro can be used whenever a comparison has to be made between one
12618 * hw state and multiple sw state variables.
12619 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012620#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12621 if (!intel_compare_link_m_n(&current_config->name, \
12622 &pipe_config->name, adjust) && \
12623 !intel_compare_link_m_n(&current_config->alt_name, \
12624 &pipe_config->name, adjust)) { \
12625 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12626 "(expected tu %i gmch %i/%i link %i/%i, " \
12627 "or tu %i gmch %i/%i link %i/%i, " \
12628 "found tu %i, gmch %i/%i link %i/%i)\n", \
12629 current_config->name.tu, \
12630 current_config->name.gmch_m, \
12631 current_config->name.gmch_n, \
12632 current_config->name.link_m, \
12633 current_config->name.link_n, \
12634 current_config->alt_name.tu, \
12635 current_config->alt_name.gmch_m, \
12636 current_config->alt_name.gmch_n, \
12637 current_config->alt_name.link_m, \
12638 current_config->alt_name.link_n, \
12639 pipe_config->name.tu, \
12640 pipe_config->name.gmch_m, \
12641 pipe_config->name.gmch_n, \
12642 pipe_config->name.link_m, \
12643 pipe_config->name.link_n); \
12644 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012645 }
12646
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012647#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12648 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012649 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012650 "(expected %i, found %i)\n", \
12651 current_config->name & (mask), \
12652 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012653 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012654 }
12655
Ville Syrjälä5e550652013-09-06 23:29:07 +030012656#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12657 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012658 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012659 "(expected %i, found %i)\n", \
12660 current_config->name, \
12661 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012662 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012663 }
12664
Daniel Vetterbb760062013-06-06 14:55:52 +020012665#define PIPE_CONF_QUIRK(quirk) \
12666 ((current_config->quirks | pipe_config->quirks) & (quirk))
12667
Daniel Vettereccb1402013-05-22 00:50:22 +020012668 PIPE_CONF_CHECK_I(cpu_transcoder);
12669
Daniel Vetter08a24032013-04-19 11:25:34 +020012670 PIPE_CONF_CHECK_I(has_pch_encoder);
12671 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012672 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012673
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012674 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012675 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012676
12677 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012678 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012679
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012680 if (current_config->has_drrs)
12681 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12682 } else
12683 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012684
Jani Nikulaa65347b2015-11-27 12:21:46 +020012685 PIPE_CONF_CHECK_I(has_dsi_encoder);
12686
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012687 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12688 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12689 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12690 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12691 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12692 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012693
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012694 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12695 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12696 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12697 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12698 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12699 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012700
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012701 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012702 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012703 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012704 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012705 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012706 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012707
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012708 PIPE_CONF_CHECK_I(has_audio);
12709
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012710 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012711 DRM_MODE_FLAG_INTERLACE);
12712
Daniel Vetterbb760062013-06-06 14:55:52 +020012713 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012714 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012715 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012716 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012717 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012718 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012719 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012720 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012721 DRM_MODE_FLAG_NVSYNC);
12722 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012723
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012724 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012725 /* pfit ratios are autocomputed by the hw on gen4+ */
12726 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020012727 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012728 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012729
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012730 if (!adjust) {
12731 PIPE_CONF_CHECK_I(pipe_src_w);
12732 PIPE_CONF_CHECK_I(pipe_src_h);
12733
12734 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12735 if (current_config->pch_pfit.enabled) {
12736 PIPE_CONF_CHECK_X(pch_pfit.pos);
12737 PIPE_CONF_CHECK_X(pch_pfit.size);
12738 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012739
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012740 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12741 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012742
Jesse Barnese59150d2014-01-07 13:30:45 -080012743 /* BDW+ don't expose a synchronous way to read the state */
12744 if (IS_HASWELL(dev))
12745 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012746
Ville Syrjälä282740f2013-09-04 18:30:03 +030012747 PIPE_CONF_CHECK_I(double_wide);
12748
Daniel Vetter26804af2014-06-25 22:01:55 +030012749 PIPE_CONF_CHECK_X(ddi_pll_sel);
12750
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012751 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012752 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012753 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012754 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12755 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012756 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012757 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012758 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12759 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12760 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012761
Ville Syrjälä47eacba2016-04-12 22:14:35 +030012762 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12763 PIPE_CONF_CHECK_X(dsi_pll.div);
12764
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012765 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12766 PIPE_CONF_CHECK_I(pipe_bpp);
12767
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012768 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012769 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012770
Daniel Vetter66e985c2013-06-05 13:34:20 +020012771#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012772#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012773#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012774#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012775#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012776#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012777#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012778
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012779 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012780}
12781
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012782static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12783 const struct intel_crtc_state *pipe_config)
12784{
12785 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012786 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012787 &pipe_config->fdi_m_n);
12788 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12789
12790 /*
12791 * FDI already provided one idea for the dotclock.
12792 * Yell if the encoder disagrees.
12793 */
12794 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12795 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12796 fdi_dotclock, dotclock);
12797 }
12798}
12799
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012800static void verify_wm_state(struct drm_crtc *crtc,
12801 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012802{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012803 struct drm_device *dev = crtc->dev;
Damien Lespiau08db6652014-11-04 17:06:52 +000012804 struct drm_i915_private *dev_priv = dev->dev_private;
12805 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012806 struct skl_ddb_entry *hw_entry, *sw_entry;
12807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12808 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000012809 int plane;
12810
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012811 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012812 return;
12813
12814 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12815 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12816
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012817 /* planes */
12818 for_each_plane(dev_priv, pipe, plane) {
12819 hw_entry = &hw_ddb.plane[pipe][plane];
12820 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012821
12822 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12823 continue;
12824
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012825 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12826 "(expected (%u,%u), found (%u,%u))\n",
12827 pipe_name(pipe), plane + 1,
12828 sw_entry->start, sw_entry->end,
12829 hw_entry->start, hw_entry->end);
12830 }
12831
12832 /* cursor */
12833 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12834 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
12835
12836 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012837 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12838 "(expected (%u,%u), found (%u,%u))\n",
12839 pipe_name(pipe),
12840 sw_entry->start, sw_entry->end,
12841 hw_entry->start, hw_entry->end);
12842 }
12843}
12844
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012845static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012846verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012847{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012848 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012849
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012850 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012851 struct drm_encoder *encoder = connector->encoder;
12852 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012853
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012854 if (state->crtc != crtc)
12855 continue;
12856
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012857 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012858
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012859 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012860 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012861 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012862}
12863
12864static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012865verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012866{
12867 struct intel_encoder *encoder;
12868 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012869
Damien Lespiaub2784e12014-08-05 11:29:37 +010012870 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012871 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012872 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012873
12874 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12875 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012876 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012877
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012878 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012879 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012880 continue;
12881 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012882
12883 I915_STATE_WARN(connector->base.state->crtc !=
12884 encoder->base.crtc,
12885 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012886 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012887
Rob Clarke2c719b2014-12-15 13:56:32 -050012888 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012889 "encoder's enabled state mismatch "
12890 "(expected %i, found %i)\n",
12891 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012892
12893 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012894 bool active;
12895
12896 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012897 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012898 "encoder detached but still enabled on pipe %c.\n",
12899 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012900 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012901 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012902}
12903
12904static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012905verify_crtc_state(struct drm_crtc *crtc,
12906 struct drm_crtc_state *old_crtc_state,
12907 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012908{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012909 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012910 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012911 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12913 struct intel_crtc_state *pipe_config, *sw_config;
12914 struct drm_atomic_state *old_state;
12915 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012916
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012917 old_state = old_crtc_state->state;
12918 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12919 pipe_config = to_intel_crtc_state(old_crtc_state);
12920 memset(pipe_config, 0, sizeof(*pipe_config));
12921 pipe_config->base.crtc = crtc;
12922 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012923
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012924 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012925
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012926 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012927
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012928 /* hw state is inconsistent with the pipe quirk */
12929 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12930 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12931 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012932
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012933 I915_STATE_WARN(new_crtc_state->active != active,
12934 "crtc active state doesn't match with hw state "
12935 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012936
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012937 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12938 "transitional active state does not match atomic hw state "
12939 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012940
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012941 for_each_encoder_on_crtc(dev, crtc, encoder) {
12942 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012943
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012944 active = encoder->get_hw_state(encoder, &pipe);
12945 I915_STATE_WARN(active != new_crtc_state->active,
12946 "[ENCODER:%i] active %i with crtc active %i\n",
12947 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012948
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012949 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12950 "Encoder connected to wrong pipe %c\n",
12951 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012952
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012953 if (active)
12954 encoder->get_config(encoder, pipe_config);
12955 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012956
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012957 if (!new_crtc_state->active)
12958 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012959
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012960 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012961
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012962 sw_config = to_intel_crtc_state(crtc->state);
12963 if (!intel_pipe_config_compare(dev, sw_config,
12964 pipe_config, false)) {
12965 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12966 intel_dump_pipe_config(intel_crtc, pipe_config,
12967 "[hw state]");
12968 intel_dump_pipe_config(intel_crtc, sw_config,
12969 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012970 }
12971}
12972
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012973static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012974verify_single_dpll_state(struct drm_i915_private *dev_priv,
12975 struct intel_shared_dpll *pll,
12976 struct drm_crtc *crtc,
12977 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012978{
12979 struct intel_dpll_hw_state dpll_hw_state;
12980 unsigned crtc_mask;
12981 bool active;
12982
12983 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12984
12985 DRM_DEBUG_KMS("%s\n", pll->name);
12986
12987 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12988
12989 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12990 I915_STATE_WARN(!pll->on && pll->active_mask,
12991 "pll in active use but not on in sw tracking\n");
12992 I915_STATE_WARN(pll->on && !pll->active_mask,
12993 "pll is on but not used by any active crtc\n");
12994 I915_STATE_WARN(pll->on != active,
12995 "pll on state mismatch (expected %i, found %i)\n",
12996 pll->on, active);
12997 }
12998
12999 if (!crtc) {
13000 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13001 "more active pll users than references: %x vs %x\n",
13002 pll->active_mask, pll->config.crtc_mask);
13003
13004 return;
13005 }
13006
13007 crtc_mask = 1 << drm_crtc_index(crtc);
13008
13009 if (new_state->active)
13010 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13011 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13012 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13013 else
13014 I915_STATE_WARN(pll->active_mask & crtc_mask,
13015 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13016 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13017
13018 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13019 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13020 crtc_mask, pll->config.crtc_mask);
13021
13022 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13023 &dpll_hw_state,
13024 sizeof(dpll_hw_state)),
13025 "pll hw state mismatch\n");
13026}
13027
13028static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013029verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13030 struct drm_crtc_state *old_crtc_state,
13031 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013032{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013033 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013034 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13035 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13036
13037 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013038 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013039
13040 if (old_state->shared_dpll &&
13041 old_state->shared_dpll != new_state->shared_dpll) {
13042 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13043 struct intel_shared_dpll *pll = old_state->shared_dpll;
13044
13045 I915_STATE_WARN(pll->active_mask & crtc_mask,
13046 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13047 pipe_name(drm_crtc_index(crtc)));
13048 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13049 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13050 pipe_name(drm_crtc_index(crtc)));
13051 }
13052}
13053
13054static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013055intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013056 struct drm_crtc_state *old_state,
13057 struct drm_crtc_state *new_state)
13058{
13059 if (!needs_modeset(new_state) &&
13060 !to_intel_crtc_state(new_state)->update_pipe)
13061 return;
13062
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013063 verify_wm_state(crtc, new_state);
13064 verify_connector_state(crtc->dev, crtc);
13065 verify_crtc_state(crtc, old_state, new_state);
13066 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013067}
13068
13069static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013070verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013071{
13072 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013073 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013074
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013075 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013076 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013077}
Daniel Vetter53589012013-06-05 13:34:16 +020013078
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013079static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013080intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013081{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013082 verify_encoder_state(dev);
13083 verify_connector_state(dev, NULL);
13084 verify_disabled_dpll_state(dev);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013085}
13086
Ville Syrjälä80715b22014-05-15 20:23:23 +030013087static void update_scanline_offset(struct intel_crtc *crtc)
13088{
13089 struct drm_device *dev = crtc->base.dev;
13090
13091 /*
13092 * The scanline counter increments at the leading edge of hsync.
13093 *
13094 * On most platforms it starts counting from vtotal-1 on the
13095 * first active line. That means the scanline counter value is
13096 * always one less than what we would expect. Ie. just after
13097 * start of vblank, which also occurs at start of hsync (on the
13098 * last active line), the scanline counter will read vblank_start-1.
13099 *
13100 * On gen2 the scanline counter starts counting from 1 instead
13101 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13102 * to keep the value positive), instead of adding one.
13103 *
13104 * On HSW+ the behaviour of the scanline counter depends on the output
13105 * type. For DP ports it behaves like most other platforms, but on HDMI
13106 * there's an extra 1 line difference. So we need to add two instead of
13107 * one to the value.
13108 */
13109 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013110 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013111 int vtotal;
13112
Ville Syrjälä124abe02015-09-08 13:40:45 +030013113 vtotal = adjusted_mode->crtc_vtotal;
13114 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013115 vtotal /= 2;
13116
13117 crtc->scanline_offset = vtotal - 1;
13118 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013119 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013120 crtc->scanline_offset = 2;
13121 } else
13122 crtc->scanline_offset = 1;
13123}
13124
Maarten Lankhorstad421372015-06-15 12:33:42 +020013125static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013126{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013127 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013128 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013129 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013130 struct drm_crtc *crtc;
13131 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013132 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013133
13134 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013135 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013136
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013137 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013139 struct intel_shared_dpll *old_dpll =
13140 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013141
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013142 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013143 continue;
13144
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013145 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013146
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013147 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013148 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013149
Maarten Lankhorstad421372015-06-15 12:33:42 +020013150 if (!shared_dpll)
13151 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13152
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013153 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013154 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013155}
13156
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013157/*
13158 * This implements the workaround described in the "notes" section of the mode
13159 * set sequence documentation. When going from no pipes or single pipe to
13160 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13161 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13162 */
13163static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13164{
13165 struct drm_crtc_state *crtc_state;
13166 struct intel_crtc *intel_crtc;
13167 struct drm_crtc *crtc;
13168 struct intel_crtc_state *first_crtc_state = NULL;
13169 struct intel_crtc_state *other_crtc_state = NULL;
13170 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13171 int i;
13172
13173 /* look at all crtc's that are going to be enabled in during modeset */
13174 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13175 intel_crtc = to_intel_crtc(crtc);
13176
13177 if (!crtc_state->active || !needs_modeset(crtc_state))
13178 continue;
13179
13180 if (first_crtc_state) {
13181 other_crtc_state = to_intel_crtc_state(crtc_state);
13182 break;
13183 } else {
13184 first_crtc_state = to_intel_crtc_state(crtc_state);
13185 first_pipe = intel_crtc->pipe;
13186 }
13187 }
13188
13189 /* No workaround needed? */
13190 if (!first_crtc_state)
13191 return 0;
13192
13193 /* w/a possibly needed, check how many crtc's are already enabled. */
13194 for_each_intel_crtc(state->dev, intel_crtc) {
13195 struct intel_crtc_state *pipe_config;
13196
13197 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13198 if (IS_ERR(pipe_config))
13199 return PTR_ERR(pipe_config);
13200
13201 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13202
13203 if (!pipe_config->base.active ||
13204 needs_modeset(&pipe_config->base))
13205 continue;
13206
13207 /* 2 or more enabled crtcs means no need for w/a */
13208 if (enabled_pipe != INVALID_PIPE)
13209 return 0;
13210
13211 enabled_pipe = intel_crtc->pipe;
13212 }
13213
13214 if (enabled_pipe != INVALID_PIPE)
13215 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13216 else if (other_crtc_state)
13217 other_crtc_state->hsw_workaround_pipe = first_pipe;
13218
13219 return 0;
13220}
13221
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013222static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13223{
13224 struct drm_crtc *crtc;
13225 struct drm_crtc_state *crtc_state;
13226 int ret = 0;
13227
13228 /* add all active pipes to the state */
13229 for_each_crtc(state->dev, crtc) {
13230 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13231 if (IS_ERR(crtc_state))
13232 return PTR_ERR(crtc_state);
13233
13234 if (!crtc_state->active || needs_modeset(crtc_state))
13235 continue;
13236
13237 crtc_state->mode_changed = true;
13238
13239 ret = drm_atomic_add_affected_connectors(state, crtc);
13240 if (ret)
13241 break;
13242
13243 ret = drm_atomic_add_affected_planes(state, crtc);
13244 if (ret)
13245 break;
13246 }
13247
13248 return ret;
13249}
13250
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013251static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013252{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013253 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13254 struct drm_i915_private *dev_priv = state->dev->dev_private;
13255 struct drm_crtc *crtc;
13256 struct drm_crtc_state *crtc_state;
13257 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013258
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013259 if (!check_digital_port_conflicts(state)) {
13260 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13261 return -EINVAL;
13262 }
13263
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013264 intel_state->modeset = true;
13265 intel_state->active_crtcs = dev_priv->active_crtcs;
13266
13267 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13268 if (crtc_state->active)
13269 intel_state->active_crtcs |= 1 << i;
13270 else
13271 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013272
13273 if (crtc_state->active != crtc->state->active)
13274 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013275 }
13276
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013277 /*
13278 * See if the config requires any additional preparation, e.g.
13279 * to adjust global state with pipes off. We need to do this
13280 * here so we can get the modeset_pipe updated config for the new
13281 * mode set on this crtc. For other crtcs we need to use the
13282 * adjusted_mode bits in the crtc directly.
13283 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013284 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013285 ret = dev_priv->display.modeset_calc_cdclk(state);
13286
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013287 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013288 ret = intel_modeset_all_pipes(state);
13289
13290 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013291 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013292
13293 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13294 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013295 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013296 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013297
Maarten Lankhorstad421372015-06-15 12:33:42 +020013298 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013299
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013300 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013301 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013302
Maarten Lankhorstad421372015-06-15 12:33:42 +020013303 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013304}
13305
Matt Roperaa363132015-09-24 15:53:18 -070013306/*
13307 * Handle calculation of various watermark data at the end of the atomic check
13308 * phase. The code here should be run after the per-crtc and per-plane 'check'
13309 * handlers to ensure that all derived state has been updated.
13310 */
Matt Roper55994c22016-05-12 07:06:08 -070013311static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070013312{
13313 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070013314 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070013315
13316 /* Is there platform-specific watermark information to calculate? */
13317 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070013318 return dev_priv->display.compute_global_watermarks(state);
13319
13320 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070013321}
13322
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013323/**
13324 * intel_atomic_check - validate state object
13325 * @dev: drm device
13326 * @state: state to validate
13327 */
13328static int intel_atomic_check(struct drm_device *dev,
13329 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013330{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013331 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013332 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013333 struct drm_crtc *crtc;
13334 struct drm_crtc_state *crtc_state;
13335 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013336 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013337
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013338 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013339 if (ret)
13340 return ret;
13341
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013342 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013343 struct intel_crtc_state *pipe_config =
13344 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013345
13346 /* Catch I915_MODE_FLAG_INHERITED */
13347 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13348 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013349
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013350 if (!crtc_state->enable) {
13351 if (needs_modeset(crtc_state))
13352 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013353 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013354 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013355
Daniel Vetter26495482015-07-15 14:15:52 +020013356 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013357 continue;
13358
Daniel Vetter26495482015-07-15 14:15:52 +020013359 /* FIXME: For only active_changed we shouldn't need to do any
13360 * state recomputation at all. */
13361
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013362 ret = drm_atomic_add_affected_connectors(state, crtc);
13363 if (ret)
13364 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013365
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013366 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013367 if (ret) {
13368 intel_dump_pipe_config(to_intel_crtc(crtc),
13369 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013370 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013371 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013372
Jani Nikula73831232015-11-19 10:26:30 +020013373 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013374 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013375 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013376 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013377 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013378 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013379 }
13380
13381 if (needs_modeset(crtc_state)) {
13382 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013383
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013384 ret = drm_atomic_add_affected_planes(state, crtc);
13385 if (ret)
13386 return ret;
13387 }
13388
Daniel Vetter26495482015-07-15 14:15:52 +020013389 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13390 needs_modeset(crtc_state) ?
13391 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013392 }
13393
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013394 if (any_ms) {
13395 ret = intel_modeset_checks(state);
13396
13397 if (ret)
13398 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013399 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013400 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013401
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013402 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013403 if (ret)
13404 return ret;
13405
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013406 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070013407 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013408}
13409
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013410static int intel_atomic_prepare_commit(struct drm_device *dev,
13411 struct drm_atomic_state *state,
13412 bool async)
13413{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013414 struct drm_i915_private *dev_priv = dev->dev_private;
13415 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013416 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013417 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013418 struct drm_crtc *crtc;
13419 int i, ret;
13420
13421 if (async) {
13422 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13423 return -EINVAL;
13424 }
13425
13426 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Chris Wilsonacf4e842016-04-17 20:42:46 +010013427 if (state->legacy_cursor_update)
13428 continue;
13429
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013430 ret = intel_crtc_wait_for_pending_flips(crtc);
13431 if (ret)
13432 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013433
13434 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13435 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013436 }
13437
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013438 ret = mutex_lock_interruptible(&dev->struct_mutex);
13439 if (ret)
13440 return ret;
13441
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013442 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013443 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013444
Chris Wilsonf7e58382016-04-13 17:35:07 +010013445 if (!ret && !async) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013446 for_each_plane_in_state(state, plane, plane_state, i) {
13447 struct intel_plane_state *intel_plane_state =
13448 to_intel_plane_state(plane_state);
13449
13450 if (!intel_plane_state->wait_req)
13451 continue;
13452
13453 ret = __i915_wait_request(intel_plane_state->wait_req,
Chris Wilson299259a2016-04-13 17:35:06 +010013454 true, NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013455 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013456 /* Any hang should be swallowed by the wait */
13457 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013458 mutex_lock(&dev->struct_mutex);
13459 drm_atomic_helper_cleanup_planes(dev, state);
13460 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013461 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010013462 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013463 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013464 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013465
13466 return ret;
13467}
13468
Maarten Lankhorste8861672016-02-24 11:24:26 +010013469static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13470 struct drm_i915_private *dev_priv,
13471 unsigned crtc_mask)
13472{
13473 unsigned last_vblank_count[I915_MAX_PIPES];
13474 enum pipe pipe;
13475 int ret;
13476
13477 if (!crtc_mask)
13478 return;
13479
13480 for_each_pipe(dev_priv, pipe) {
13481 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13482
13483 if (!((1 << pipe) & crtc_mask))
13484 continue;
13485
13486 ret = drm_crtc_vblank_get(crtc);
13487 if (WARN_ON(ret != 0)) {
13488 crtc_mask &= ~(1 << pipe);
13489 continue;
13490 }
13491
13492 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13493 }
13494
13495 for_each_pipe(dev_priv, pipe) {
13496 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13497 long lret;
13498
13499 if (!((1 << pipe) & crtc_mask))
13500 continue;
13501
13502 lret = wait_event_timeout(dev->vblank[pipe].queue,
13503 last_vblank_count[pipe] !=
13504 drm_crtc_vblank_count(crtc),
13505 msecs_to_jiffies(50));
13506
Ville Syrjälä8a8dae22016-04-18 14:29:32 +030013507 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
Maarten Lankhorste8861672016-02-24 11:24:26 +010013508
13509 drm_crtc_vblank_put(crtc);
13510 }
13511}
13512
13513static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13514{
13515 /* fb updated, need to unpin old fb */
13516 if (crtc_state->fb_changed)
13517 return true;
13518
13519 /* wm changes, need vblank before final wm's */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013520 if (crtc_state->update_wm_post)
Maarten Lankhorste8861672016-02-24 11:24:26 +010013521 return true;
13522
13523 /*
13524 * cxsr is re-enabled after vblank.
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013525 * This is already handled by crtc_state->update_wm_post,
Maarten Lankhorste8861672016-02-24 11:24:26 +010013526 * but added for clarity.
13527 */
13528 if (crtc_state->disable_cxsr)
13529 return true;
13530
13531 return false;
13532}
13533
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013534/**
13535 * intel_atomic_commit - commit validated state object
13536 * @dev: DRM device
13537 * @state: the top-level driver state object
13538 * @async: asynchronous commit
13539 *
13540 * This function commits a top-level state object that has been validated
13541 * with drm_atomic_helper_check().
13542 *
13543 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13544 * we can only handle plane-related operations and do not yet support
13545 * asynchronous commit.
13546 *
13547 * RETURNS
13548 * Zero for success or -errno.
13549 */
13550static int intel_atomic_commit(struct drm_device *dev,
13551 struct drm_atomic_state *state,
13552 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013553{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013554 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013555 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013556 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013557 struct drm_crtc *crtc;
Matt Ropered4a6a72016-02-23 17:20:13 -080013558 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013559 int ret = 0, i;
13560 bool hw_check = intel_state->modeset;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013561 unsigned long put_domains[I915_MAX_PIPES] = {};
Maarten Lankhorste8861672016-02-24 11:24:26 +010013562 unsigned crtc_vblank_mask = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013563
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013564 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013565 if (ret) {
13566 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013567 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013568 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013569
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013570 drm_atomic_helper_swap_state(dev, state);
Matt Roper279e99d2016-05-12 07:06:02 -070013571 dev_priv->wm.distrust_bios_wm = false;
Matt Roper734fa012016-05-12 15:11:40 -070013572 dev_priv->wm.skl_results = intel_state->wm_results;
Maarten Lankhorsta1475e72016-03-14 09:27:53 +010013573 intel_shared_dpll_commit(state);
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013574
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013575 if (intel_state->modeset) {
13576 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13577 sizeof(intel_state->min_pixclk));
13578 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013579 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013580
13581 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013582 }
13583
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013584 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13586
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013587 if (needs_modeset(crtc->state) ||
13588 to_intel_crtc_state(crtc->state)->update_pipe) {
13589 hw_check = true;
13590
13591 put_domains[to_intel_crtc(crtc)->pipe] =
13592 modeset_get_crtc_power_domains(crtc,
13593 to_intel_crtc_state(crtc->state));
13594 }
13595
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013596 if (!needs_modeset(crtc->state))
13597 continue;
13598
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013599 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013600
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013601 if (old_crtc_state->active) {
13602 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013603 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013604 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013605 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013606 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013607
13608 /*
13609 * Underruns don't always raise
13610 * interrupts, so check manually.
13611 */
13612 intel_check_cpu_fifo_underruns(dev_priv);
13613 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013614
13615 if (!crtc->state->active)
13616 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013617 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013618 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013619
Daniel Vetterea9d7582012-07-10 10:42:52 +020013620 /* Only after disabling all output pipelines that will be changed can we
13621 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013622 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013623
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013624 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013625 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013626
13627 if (dev_priv->display.modeset_commit_cdclk &&
13628 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13629 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013630
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013631 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013632 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013633
Daniel Vettera6778b32012-07-02 09:56:42 +020013634 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013635 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13637 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010013638 struct intel_crtc_state *pipe_config =
13639 to_intel_crtc_state(crtc->state);
13640 bool update_pipe = !modeset && pipe_config->update_pipe;
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013641
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013642 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013643 update_scanline_offset(to_intel_crtc(crtc));
13644 dev_priv->display.crtc_enable(crtc);
13645 }
13646
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013647 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013648 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013649
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010013650 if (crtc->state->active &&
13651 drm_atomic_get_existing_plane_state(state, crtc->primary))
Paulo Zanoni49227c42016-01-19 11:35:52 -020013652 intel_fbc_enable(intel_crtc);
13653
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013654 if (crtc->state->active &&
13655 (crtc->state->planes_changed || update_pipe))
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013656 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013657
Maarten Lankhorste8861672016-02-24 11:24:26 +010013658 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13659 crtc_vblank_mask |= 1 << i;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013660 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013661
Daniel Vettera6778b32012-07-02 09:56:42 +020013662 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013663
Maarten Lankhorste8861672016-02-24 11:24:26 +010013664 if (!state->legacy_cursor_update)
13665 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013666
Matt Ropered4a6a72016-02-23 17:20:13 -080013667 /*
13668 * Now that the vblank has passed, we can go ahead and program the
13669 * optimal watermarks on platforms that need two-step watermark
13670 * programming.
13671 *
13672 * TODO: Move this (and other cleanup) to an async worker eventually.
13673 */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013674 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Matt Ropered4a6a72016-02-23 17:20:13 -080013675 intel_cstate = to_intel_crtc_state(crtc->state);
13676
13677 if (dev_priv->display.optimize_watermarks)
13678 dev_priv->display.optimize_watermarks(intel_cstate);
13679 }
13680
Matt Roper177246a2016-03-04 15:59:39 -080013681 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13682 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13683
13684 if (put_domains[i])
13685 modeset_put_power_domains(dev_priv, put_domains[i]);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013686
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013687 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
Matt Roper177246a2016-03-04 15:59:39 -080013688 }
13689
13690 if (intel_state->modeset)
13691 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13692
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013693 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013694 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013695 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013696
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013697 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013698
Mika Kuoppala75714942015-12-16 09:26:48 +020013699 /* As one of the primary mmio accessors, KMS has a high likelihood
13700 * of triggering bugs in unclaimed access. After we finish
13701 * modesetting, see if an error has been flagged, and if so
13702 * enable debugging for the next modeset - and hope we catch
13703 * the culprit.
13704 *
13705 * XXX note that we assume display power is on at this point.
13706 * This might hold true now but we need to add pm helper to check
13707 * unclaimed only when the hardware is on, as atomic commits
13708 * can happen also when the device is completely off.
13709 */
13710 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13711
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013712 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013713}
13714
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013715void intel_crtc_restore_mode(struct drm_crtc *crtc)
13716{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013717 struct drm_device *dev = crtc->dev;
13718 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013719 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013720 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013721
13722 state = drm_atomic_state_alloc(dev);
13723 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013724 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013725 crtc->base.id);
13726 return;
13727 }
13728
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013729 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013730
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013731retry:
13732 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13733 ret = PTR_ERR_OR_ZERO(crtc_state);
13734 if (!ret) {
13735 if (!crtc_state->active)
13736 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013737
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013738 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013739 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013740 }
13741
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013742 if (ret == -EDEADLK) {
13743 drm_atomic_state_clear(state);
13744 drm_modeset_backoff(state->acquire_ctx);
13745 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013746 }
13747
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013748 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013749out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013750 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013751}
13752
Daniel Vetter25c5b262012-07-08 22:08:04 +020013753#undef for_each_intel_crtc_masked
13754
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013755static const struct drm_crtc_funcs intel_crtc_funcs = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013756 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013757 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013758 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013759 .destroy = intel_crtc_destroy,
13760 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013761 .atomic_duplicate_state = intel_crtc_duplicate_state,
13762 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013763};
13764
Matt Roper6beb8c232014-12-01 15:40:14 -080013765/**
13766 * intel_prepare_plane_fb - Prepare fb for usage on plane
13767 * @plane: drm plane to prepare for
13768 * @fb: framebuffer to prepare for presentation
13769 *
13770 * Prepares a framebuffer for usage on a display plane. Generally this
13771 * involves pinning the underlying object and updating the frontbuffer tracking
13772 * bits. Some older platforms need special physical address handling for
13773 * cursor planes.
13774 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013775 * Must be called with struct_mutex held.
13776 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013777 * Returns 0 on success, negative error code on failure.
13778 */
13779int
13780intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013781 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013782{
13783 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013784 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013785 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013786 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013787 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013788 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013789
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013790 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013791 return 0;
13792
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013793 if (old_obj) {
13794 struct drm_crtc_state *crtc_state =
13795 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13796
13797 /* Big Hammer, we also need to ensure that any pending
13798 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13799 * current scanout is retired before unpinning the old
13800 * framebuffer. Note that we rely on userspace rendering
13801 * into the buffer attached to the pipe they are waiting
13802 * on. If not, userspace generates a GPU hang with IPEHR
13803 * point to the MI_WAIT_FOR_EVENT.
13804 *
13805 * This should only fail upon a hung GPU, in which case we
13806 * can safely continue.
13807 */
13808 if (needs_modeset(crtc_state))
13809 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013810 if (ret) {
13811 /* GPU hangs should have been swallowed by the wait */
13812 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013813 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013814 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013815 }
13816
Alex Goins3c28ff22015-11-25 18:43:39 -080013817 /* For framebuffer backed by dmabuf, wait for fence */
13818 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013819 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013820
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013821 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13822 false, true,
13823 MAX_SCHEDULE_TIMEOUT);
13824 if (lret == -ERESTARTSYS)
13825 return lret;
13826
13827 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013828 }
13829
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013830 if (!obj) {
13831 ret = 0;
13832 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013833 INTEL_INFO(dev)->cursor_needs_physical) {
13834 int align = IS_I830(dev) ? 16 * 1024 : 256;
13835 ret = i915_gem_object_attach_phys(obj, align);
13836 if (ret)
13837 DRM_DEBUG_KMS("failed to attach phys object\n");
13838 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020013839 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080013840 }
13841
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013842 if (ret == 0) {
13843 if (obj) {
13844 struct intel_plane_state *plane_state =
13845 to_intel_plane_state(new_state);
13846
13847 i915_gem_request_assign(&plane_state->wait_req,
13848 obj->last_write_req);
13849 }
13850
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013851 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013852 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013853
Matt Roper6beb8c232014-12-01 15:40:14 -080013854 return ret;
13855}
13856
Matt Roper38f3ce32014-12-02 07:45:25 -080013857/**
13858 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13859 * @plane: drm plane to clean up for
13860 * @fb: old framebuffer that was on plane
13861 *
13862 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013863 *
13864 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013865 */
13866void
13867intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013868 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013869{
13870 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013871 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013872 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013873 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13874 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013875
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013876 old_intel_state = to_intel_plane_state(old_state);
13877
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013878 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013879 return;
13880
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013881 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13882 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020013883 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013884
13885 /* prepare_fb aborted? */
13886 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13887 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13888 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013889
13890 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070013891}
13892
Chandra Konduru6156a452015-04-27 13:48:39 -070013893int
13894skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13895{
13896 int max_scale;
13897 struct drm_device *dev;
13898 struct drm_i915_private *dev_priv;
13899 int crtc_clock, cdclk;
13900
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013901 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013902 return DRM_PLANE_HELPER_NO_SCALING;
13903
13904 dev = intel_crtc->base.dev;
13905 dev_priv = dev->dev_private;
13906 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013907 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013908
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013909 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013910 return DRM_PLANE_HELPER_NO_SCALING;
13911
13912 /*
13913 * skl max scale is lower of:
13914 * close to 3 but not 3, -1 is for that purpose
13915 * or
13916 * cdclk/crtc_clock
13917 */
13918 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13919
13920 return max_scale;
13921}
13922
Matt Roper465c1202014-05-29 08:06:54 -070013923static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013924intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013925 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013926 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013927{
Matt Roper2b875c22014-12-01 15:40:13 -080013928 struct drm_crtc *crtc = state->base.crtc;
13929 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013930 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013931 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13932 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013933
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013934 if (INTEL_INFO(plane->dev)->gen >= 9) {
13935 /* use scaler when colorkey is not required */
13936 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13937 min_scale = 1;
13938 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13939 }
Sonika Jindald8106362015-04-10 14:37:28 +053013940 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013941 }
Sonika Jindald8106362015-04-10 14:37:28 +053013942
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013943 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13944 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013945 min_scale, max_scale,
13946 can_position, true,
13947 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013948}
13949
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013950static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13951 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013952{
13953 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013955 struct intel_crtc_state *old_intel_state =
13956 to_intel_crtc_state(old_crtc_state);
13957 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013958
Matt Roperc34c9ee2014-12-23 10:41:50 -080013959 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013960 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013961
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013962 if (modeset)
13963 return;
13964
Maarten Lankhorst20a34e72016-03-30 17:16:36 +020013965 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13966 intel_color_set_csc(crtc->state);
13967 intel_color_load_luts(crtc->state);
13968 }
13969
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013970 if (to_intel_crtc_state(crtc->state)->update_pipe)
13971 intel_update_pipe_config(intel_crtc, old_intel_state);
13972 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013973 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013974}
13975
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013976static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13977 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013978{
Matt Roper32b7eee2014-12-24 07:59:06 -080013979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013980
Maarten Lankhorst62852622015-09-23 16:29:38 +020013981 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013982}
13983
Matt Ropercf4c7c12014-12-04 10:27:42 -080013984/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013985 * intel_plane_destroy - destroy a plane
13986 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013987 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013988 * Common destruction function for all types of planes (primary, cursor,
13989 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013990 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013991void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013992{
13993 struct intel_plane *intel_plane = to_intel_plane(plane);
13994 drm_plane_cleanup(plane);
13995 kfree(intel_plane);
13996}
13997
Matt Roper65a3fea2015-01-21 16:35:42 -080013998const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013999 .update_plane = drm_atomic_helper_update_plane,
14000 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014001 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014002 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014003 .atomic_get_property = intel_plane_atomic_get_property,
14004 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014005 .atomic_duplicate_state = intel_plane_duplicate_state,
14006 .atomic_destroy_state = intel_plane_destroy_state,
14007
Matt Roper465c1202014-05-29 08:06:54 -070014008};
14009
14010static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14011 int pipe)
14012{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014013 struct intel_plane *primary = NULL;
14014 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014015 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014016 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014017 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014018
14019 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014020 if (!primary)
14021 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014022
Matt Roper8e7d6882015-01-21 16:35:41 -080014023 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014024 if (!state)
14025 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014026 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014027
Matt Roper465c1202014-05-29 08:06:54 -070014028 primary->can_scale = false;
14029 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014030 if (INTEL_INFO(dev)->gen >= 9) {
14031 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014032 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014033 }
Matt Roper465c1202014-05-29 08:06:54 -070014034 primary->pipe = pipe;
14035 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014036 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014037 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014038 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14039 primary->plane = !pipe;
14040
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014041 if (INTEL_INFO(dev)->gen >= 9) {
14042 intel_primary_formats = skl_primary_formats;
14043 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014044
14045 primary->update_plane = skylake_update_primary_plane;
14046 primary->disable_plane = skylake_disable_primary_plane;
14047 } else if (HAS_PCH_SPLIT(dev)) {
14048 intel_primary_formats = i965_primary_formats;
14049 num_formats = ARRAY_SIZE(i965_primary_formats);
14050
14051 primary->update_plane = ironlake_update_primary_plane;
14052 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014053 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014054 intel_primary_formats = i965_primary_formats;
14055 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014056
14057 primary->update_plane = i9xx_update_primary_plane;
14058 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014059 } else {
14060 intel_primary_formats = i8xx_primary_formats;
14061 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014062
14063 primary->update_plane = i9xx_update_primary_plane;
14064 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014065 }
14066
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014067 ret = drm_universal_plane_init(dev, &primary->base, 0,
14068 &intel_plane_funcs,
14069 intel_primary_formats, num_formats,
14070 DRM_PLANE_TYPE_PRIMARY, NULL);
14071 if (ret)
14072 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014073
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014074 if (INTEL_INFO(dev)->gen >= 4)
14075 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014076
Matt Roperea2c67b2014-12-23 10:41:52 -080014077 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14078
Matt Roper465c1202014-05-29 08:06:54 -070014079 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014080
14081fail:
14082 kfree(state);
14083 kfree(primary);
14084
14085 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014086}
14087
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014088void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14089{
14090 if (!dev->mode_config.rotation_property) {
14091 unsigned long flags = BIT(DRM_ROTATE_0) |
14092 BIT(DRM_ROTATE_180);
14093
14094 if (INTEL_INFO(dev)->gen >= 9)
14095 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14096
14097 dev->mode_config.rotation_property =
14098 drm_mode_create_rotation_property(dev, flags);
14099 }
14100 if (dev->mode_config.rotation_property)
14101 drm_object_attach_property(&plane->base.base,
14102 dev->mode_config.rotation_property,
14103 plane->base.state->rotation);
14104}
14105
Matt Roper3d7d6512014-06-10 08:28:13 -070014106static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014107intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014108 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014109 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014110{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014111 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014112 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014113 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014114 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014115 unsigned stride;
14116 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014117
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014118 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14119 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014120 DRM_PLANE_HELPER_NO_SCALING,
14121 DRM_PLANE_HELPER_NO_SCALING,
14122 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014123 if (ret)
14124 return ret;
14125
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014126 /* if we want to turn off the cursor ignore width and height */
14127 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014128 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014129
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014130 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014131 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014132 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14133 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014134 return -EINVAL;
14135 }
14136
Matt Roperea2c67b2014-12-23 10:41:52 -080014137 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14138 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014139 DRM_DEBUG_KMS("buffer is too small\n");
14140 return -ENOMEM;
14141 }
14142
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014143 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014144 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014145 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014146 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014147
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014148 /*
14149 * There's something wrong with the cursor on CHV pipe C.
14150 * If it straddles the left edge of the screen then
14151 * moving it away from the edge or disabling it often
14152 * results in a pipe underrun, and often that can lead to
14153 * dead pipe (constant underrun reported, and it scans
14154 * out just a solid color). To recover from that, the
14155 * display power well must be turned off and on again.
14156 * Refuse the put the cursor into that compromised position.
14157 */
14158 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14159 state->visible && state->base.crtc_x < 0) {
14160 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14161 return -EINVAL;
14162 }
14163
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014164 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014165}
14166
Matt Roperf4a2cf22014-12-01 15:40:12 -080014167static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014168intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014169 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014170{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14172
14173 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014174 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014175}
14176
14177static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014178intel_update_cursor_plane(struct drm_plane *plane,
14179 const struct intel_crtc_state *crtc_state,
14180 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014181{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014182 struct drm_crtc *crtc = crtc_state->base.crtc;
14183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014184 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014185 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014186 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014187
Matt Roperf4a2cf22014-12-01 15:40:12 -080014188 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014189 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014190 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014191 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014192 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014193 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014194
Gustavo Padovana912f122014-12-01 15:40:10 -080014195 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014196 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014197}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014198
Matt Roper3d7d6512014-06-10 08:28:13 -070014199static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14200 int pipe)
14201{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014202 struct intel_plane *cursor = NULL;
14203 struct intel_plane_state *state = NULL;
14204 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070014205
14206 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014207 if (!cursor)
14208 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070014209
Matt Roper8e7d6882015-01-21 16:35:41 -080014210 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014211 if (!state)
14212 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014213 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014214
Matt Roper3d7d6512014-06-10 08:28:13 -070014215 cursor->can_scale = false;
14216 cursor->max_downscale = 1;
14217 cursor->pipe = pipe;
14218 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014219 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014220 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014221 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014222 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014223
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014224 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14225 &intel_plane_funcs,
14226 intel_cursor_formats,
14227 ARRAY_SIZE(intel_cursor_formats),
14228 DRM_PLANE_TYPE_CURSOR, NULL);
14229 if (ret)
14230 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014231
14232 if (INTEL_INFO(dev)->gen >= 4) {
14233 if (!dev->mode_config.rotation_property)
14234 dev->mode_config.rotation_property =
14235 drm_mode_create_rotation_property(dev,
14236 BIT(DRM_ROTATE_0) |
14237 BIT(DRM_ROTATE_180));
14238 if (dev->mode_config.rotation_property)
14239 drm_object_attach_property(&cursor->base.base,
14240 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014241 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014242 }
14243
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014244 if (INTEL_INFO(dev)->gen >=9)
14245 state->scaler_id = -1;
14246
Matt Roperea2c67b2014-12-23 10:41:52 -080014247 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14248
Matt Roper3d7d6512014-06-10 08:28:13 -070014249 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014250
14251fail:
14252 kfree(state);
14253 kfree(cursor);
14254
14255 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014256}
14257
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014258static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14259 struct intel_crtc_state *crtc_state)
14260{
14261 int i;
14262 struct intel_scaler *intel_scaler;
14263 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14264
14265 for (i = 0; i < intel_crtc->num_scalers; i++) {
14266 intel_scaler = &scaler_state->scalers[i];
14267 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014268 intel_scaler->mode = PS_SCALER_MODE_DYN;
14269 }
14270
14271 scaler_state->scaler_id = -1;
14272}
14273
Hannes Ederb358d0a2008-12-18 21:18:47 +010014274static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014275{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014276 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014277 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014278 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014279 struct drm_plane *primary = NULL;
14280 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014281 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014282
Daniel Vetter955382f2013-09-19 14:05:45 +020014283 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014284 if (intel_crtc == NULL)
14285 return;
14286
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014287 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14288 if (!crtc_state)
14289 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014290 intel_crtc->config = crtc_state;
14291 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014292 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014293
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014294 /* initialize shared scalers */
14295 if (INTEL_INFO(dev)->gen >= 9) {
14296 if (pipe == PIPE_C)
14297 intel_crtc->num_scalers = 1;
14298 else
14299 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14300
14301 skl_init_scalers(dev, intel_crtc, crtc_state);
14302 }
14303
Matt Roper465c1202014-05-29 08:06:54 -070014304 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014305 if (!primary)
14306 goto fail;
14307
14308 cursor = intel_cursor_plane_create(dev, pipe);
14309 if (!cursor)
14310 goto fail;
14311
Matt Roper465c1202014-05-29 08:06:54 -070014312 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014313 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014314 if (ret)
14315 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014316
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014317 /*
14318 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014319 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014320 */
Jesse Barnes80824002009-09-10 15:28:06 -070014321 intel_crtc->pipe = pipe;
14322 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014323 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014324 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014325 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014326 }
14327
Chris Wilson4b0e3332014-05-30 16:35:26 +030014328 intel_crtc->cursor_base = ~0;
14329 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014330 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014331
Ville Syrjälä852eb002015-06-24 22:00:07 +030014332 intel_crtc->wm.cxsr_allowed = true;
14333
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014334 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14335 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14336 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14337 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14338
Jesse Barnes79e53942008-11-07 14:24:08 -080014339 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014340
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014341 intel_color_init(&intel_crtc->base);
14342
Daniel Vetter87b6b102014-05-15 15:33:46 +020014343 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014344 return;
14345
14346fail:
14347 if (primary)
14348 drm_plane_cleanup(primary);
14349 if (cursor)
14350 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014351 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014352 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014353}
14354
Jesse Barnes752aa882013-10-31 18:55:49 +020014355enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14356{
14357 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014358 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014359
Rob Clark51fd3712013-11-19 12:10:12 -050014360 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014361
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014362 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014363 return INVALID_PIPE;
14364
14365 return to_intel_crtc(encoder->crtc)->pipe;
14366}
14367
Carl Worth08d7b3d2009-04-29 14:43:54 -070014368int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014369 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014370{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014371 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014372 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014373 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014374
Rob Clark7707e652014-07-17 23:30:04 -040014375 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014376
Rob Clark7707e652014-07-17 23:30:04 -040014377 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014378 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014379 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014380 }
14381
Rob Clark7707e652014-07-17 23:30:04 -040014382 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014383 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014384
Daniel Vetterc05422d2009-08-11 16:05:30 +020014385 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014386}
14387
Daniel Vetter66a92782012-07-12 20:08:18 +020014388static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014389{
Daniel Vetter66a92782012-07-12 20:08:18 +020014390 struct drm_device *dev = encoder->base.dev;
14391 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014392 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014393 int entry = 0;
14394
Damien Lespiaub2784e12014-08-05 11:29:37 +010014395 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014396 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014397 index_mask |= (1 << entry);
14398
Jesse Barnes79e53942008-11-07 14:24:08 -080014399 entry++;
14400 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014401
Jesse Barnes79e53942008-11-07 14:24:08 -080014402 return index_mask;
14403}
14404
Chris Wilson4d302442010-12-14 19:21:29 +000014405static bool has_edp_a(struct drm_device *dev)
14406{
14407 struct drm_i915_private *dev_priv = dev->dev_private;
14408
14409 if (!IS_MOBILE(dev))
14410 return false;
14411
14412 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14413 return false;
14414
Damien Lespiaue3589902014-02-07 19:12:50 +000014415 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014416 return false;
14417
14418 return true;
14419}
14420
Jesse Barnes84b4e042014-06-25 08:24:29 -070014421static bool intel_crt_present(struct drm_device *dev)
14422{
14423 struct drm_i915_private *dev_priv = dev->dev_private;
14424
Damien Lespiau884497e2013-12-03 13:56:23 +000014425 if (INTEL_INFO(dev)->gen >= 9)
14426 return false;
14427
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014428 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014429 return false;
14430
14431 if (IS_CHERRYVIEW(dev))
14432 return false;
14433
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014434 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14435 return false;
14436
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014437 /* DDI E can't be used if DDI A requires 4 lanes */
14438 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14439 return false;
14440
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014441 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014442 return false;
14443
14444 return true;
14445}
14446
Jesse Barnes79e53942008-11-07 14:24:08 -080014447static void intel_setup_outputs(struct drm_device *dev)
14448{
Eric Anholt725e30a2009-01-22 13:01:02 -080014449 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014450 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014451 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014452
Daniel Vetterc9093352013-06-06 22:22:47 +020014453 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014454
Jesse Barnes84b4e042014-06-25 08:24:29 -070014455 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014456 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014457
Vandana Kannanc776eb22014-08-19 12:05:01 +053014458 if (IS_BROXTON(dev)) {
14459 /*
14460 * FIXME: Broxton doesn't support port detection via the
14461 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14462 * detect the ports.
14463 */
14464 intel_ddi_init(dev, PORT_A);
14465 intel_ddi_init(dev, PORT_B);
14466 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014467
14468 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053014469 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014470 int found;
14471
Jesse Barnesde31fac2015-03-06 15:53:32 -080014472 /*
14473 * Haswell uses DDI functions to detect digital outputs.
14474 * On SKL pre-D0 the strap isn't connected, so we assume
14475 * it's there.
14476 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014477 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014478 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014479 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014480 intel_ddi_init(dev, PORT_A);
14481
14482 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14483 * register */
14484 found = I915_READ(SFUSE_STRAP);
14485
14486 if (found & SFUSE_STRAP_DDIB_DETECTED)
14487 intel_ddi_init(dev, PORT_B);
14488 if (found & SFUSE_STRAP_DDIC_DETECTED)
14489 intel_ddi_init(dev, PORT_C);
14490 if (found & SFUSE_STRAP_DDID_DETECTED)
14491 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014492 /*
14493 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14494 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014495 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014496 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14497 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14498 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14499 intel_ddi_init(dev, PORT_E);
14500
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014501 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014502 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014503 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014504
14505 if (has_edp_a(dev))
14506 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014507
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014508 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014509 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014510 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014511 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014512 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014513 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014514 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014515 }
14516
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014517 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014518 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014519
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014520 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014521 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014522
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014523 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014524 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014525
Daniel Vetter270b3042012-10-27 15:52:05 +020014526 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014527 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014528 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014529 /*
14530 * The DP_DETECTED bit is the latched state of the DDC
14531 * SDA pin at boot. However since eDP doesn't require DDC
14532 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14533 * eDP ports may have been muxed to an alternate function.
14534 * Thus we can't rely on the DP_DETECTED bit alone to detect
14535 * eDP ports. Consult the VBT as well as DP_DETECTED to
14536 * detect eDP ports.
14537 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014538 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014539 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014540 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14541 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014542 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014543 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014544
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014545 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014546 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014547 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14548 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014549 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014550 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014551
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014552 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014553 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014554 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14555 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14556 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14557 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014558 }
14559
Jani Nikula3cfca972013-08-27 15:12:26 +030014560 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014561 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014562 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014563
Paulo Zanonie2debe92013-02-18 19:00:27 -030014564 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014565 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014566 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014567 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014568 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014569 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014570 }
Ma Ling27185ae2009-08-24 13:50:23 +080014571
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014572 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014573 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014574 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014575
14576 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014577
Paulo Zanonie2debe92013-02-18 19:00:27 -030014578 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014579 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014580 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014581 }
Ma Ling27185ae2009-08-24 13:50:23 +080014582
Paulo Zanonie2debe92013-02-18 19:00:27 -030014583 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014584
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014585 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014586 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014587 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014588 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014589 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014590 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014591 }
Ma Ling27185ae2009-08-24 13:50:23 +080014592
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014593 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014594 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014595 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014596 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014597 intel_dvo_init(dev);
14598
Zhenyu Wang103a1962009-11-27 11:44:36 +080014599 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014600 intel_tv_init(dev);
14601
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014602 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014603
Damien Lespiaub2784e12014-08-05 11:29:37 +010014604 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014605 encoder->base.possible_crtcs = encoder->crtc_mask;
14606 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014607 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014608 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014609
Paulo Zanonidde86e22012-12-01 12:04:25 -020014610 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014611
14612 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014613}
14614
14615static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14616{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014617 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014618 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014619
Daniel Vetteref2d6332014-02-10 18:00:38 +010014620 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014621 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014622 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014623 drm_gem_object_unreference(&intel_fb->obj->base);
14624 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014625 kfree(intel_fb);
14626}
14627
14628static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014629 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014630 unsigned int *handle)
14631{
14632 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014633 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014634
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014635 if (obj->userptr.mm) {
14636 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14637 return -EINVAL;
14638 }
14639
Chris Wilson05394f32010-11-08 19:18:58 +000014640 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014641}
14642
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014643static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14644 struct drm_file *file,
14645 unsigned flags, unsigned color,
14646 struct drm_clip_rect *clips,
14647 unsigned num_clips)
14648{
14649 struct drm_device *dev = fb->dev;
14650 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14651 struct drm_i915_gem_object *obj = intel_fb->obj;
14652
14653 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014654 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014655 mutex_unlock(&dev->struct_mutex);
14656
14657 return 0;
14658}
14659
Jesse Barnes79e53942008-11-07 14:24:08 -080014660static const struct drm_framebuffer_funcs intel_fb_funcs = {
14661 .destroy = intel_user_framebuffer_destroy,
14662 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014663 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014664};
14665
Damien Lespiaub3218032015-02-27 11:15:18 +000014666static
14667u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14668 uint32_t pixel_format)
14669{
14670 u32 gen = INTEL_INFO(dev)->gen;
14671
14672 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014673 int cpp = drm_format_plane_cpp(pixel_format, 0);
14674
Damien Lespiaub3218032015-02-27 11:15:18 +000014675 /* "The stride in bytes must not exceed the of the size of 8K
14676 * pixels and 32K bytes."
14677 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014678 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014679 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014680 return 32*1024;
14681 } else if (gen >= 4) {
14682 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14683 return 16*1024;
14684 else
14685 return 32*1024;
14686 } else if (gen >= 3) {
14687 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14688 return 8*1024;
14689 else
14690 return 16*1024;
14691 } else {
14692 /* XXX DSPC is limited to 4k tiled */
14693 return 8*1024;
14694 }
14695}
14696
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014697static int intel_framebuffer_init(struct drm_device *dev,
14698 struct intel_framebuffer *intel_fb,
14699 struct drm_mode_fb_cmd2 *mode_cmd,
14700 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014701{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014702 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014703 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014704 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014705 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014706
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014707 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14708
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014709 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14710 /* Enforce that fb modifier and tiling mode match, but only for
14711 * X-tiled. This is needed for FBC. */
14712 if (!!(obj->tiling_mode == I915_TILING_X) !=
14713 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14714 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14715 return -EINVAL;
14716 }
14717 } else {
14718 if (obj->tiling_mode == I915_TILING_X)
14719 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14720 else if (obj->tiling_mode == I915_TILING_Y) {
14721 DRM_DEBUG("No Y tiling for legacy addfb\n");
14722 return -EINVAL;
14723 }
14724 }
14725
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014726 /* Passed in modifier sanity checking. */
14727 switch (mode_cmd->modifier[0]) {
14728 case I915_FORMAT_MOD_Y_TILED:
14729 case I915_FORMAT_MOD_Yf_TILED:
14730 if (INTEL_INFO(dev)->gen < 9) {
14731 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14732 mode_cmd->modifier[0]);
14733 return -EINVAL;
14734 }
14735 case DRM_FORMAT_MOD_NONE:
14736 case I915_FORMAT_MOD_X_TILED:
14737 break;
14738 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014739 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14740 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014741 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014742 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014743
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014744 stride_alignment = intel_fb_stride_alignment(dev_priv,
14745 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014746 mode_cmd->pixel_format);
14747 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14748 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14749 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014750 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014751 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014752
Damien Lespiaub3218032015-02-27 11:15:18 +000014753 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14754 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014755 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014756 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14757 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014758 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014759 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014760 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014761 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014762
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014763 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014764 mode_cmd->pitches[0] != obj->stride) {
14765 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14766 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014767 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014768 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014769
Ville Syrjälä57779d02012-10-31 17:50:14 +020014770 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014771 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014772 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014773 case DRM_FORMAT_RGB565:
14774 case DRM_FORMAT_XRGB8888:
14775 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014776 break;
14777 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014778 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014779 DRM_DEBUG("unsupported pixel format: %s\n",
14780 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014781 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014782 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014783 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014784 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014785 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14786 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014787 DRM_DEBUG("unsupported pixel format: %s\n",
14788 drm_get_format_name(mode_cmd->pixel_format));
14789 return -EINVAL;
14790 }
14791 break;
14792 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014793 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014794 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014795 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014796 DRM_DEBUG("unsupported pixel format: %s\n",
14797 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014798 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014799 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014800 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014801 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014802 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014803 DRM_DEBUG("unsupported pixel format: %s\n",
14804 drm_get_format_name(mode_cmd->pixel_format));
14805 return -EINVAL;
14806 }
14807 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014808 case DRM_FORMAT_YUYV:
14809 case DRM_FORMAT_UYVY:
14810 case DRM_FORMAT_YVYU:
14811 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014812 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014813 DRM_DEBUG("unsupported pixel format: %s\n",
14814 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014815 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014816 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014817 break;
14818 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014819 DRM_DEBUG("unsupported pixel format: %s\n",
14820 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014821 return -EINVAL;
14822 }
14823
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014824 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14825 if (mode_cmd->offsets[0] != 0)
14826 return -EINVAL;
14827
Damien Lespiauec2c9812015-01-20 12:51:45 +000014828 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014829 mode_cmd->pixel_format,
14830 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014831 /* FIXME drm helper for size checks (especially planar formats)? */
14832 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14833 return -EINVAL;
14834
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014835 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14836 intel_fb->obj = obj;
14837
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014838 intel_fill_fb_info(dev_priv, &intel_fb->base);
14839
Jesse Barnes79e53942008-11-07 14:24:08 -080014840 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14841 if (ret) {
14842 DRM_ERROR("framebuffer init failed %d\n", ret);
14843 return ret;
14844 }
14845
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014846 intel_fb->obj->framebuffer_references++;
14847
Jesse Barnes79e53942008-11-07 14:24:08 -080014848 return 0;
14849}
14850
Jesse Barnes79e53942008-11-07 14:24:08 -080014851static struct drm_framebuffer *
14852intel_user_framebuffer_create(struct drm_device *dev,
14853 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014854 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014855{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014856 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014857 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014858 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014859
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014860 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014861 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014862 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014863 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014864
Daniel Vetter92907cb2015-11-23 09:04:05 +010014865 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014866 if (IS_ERR(fb))
14867 drm_gem_object_unreference_unlocked(&obj->base);
14868
14869 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014870}
14871
Daniel Vetter06957262015-08-10 13:34:08 +020014872#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014873static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014874{
14875}
14876#endif
14877
Jesse Barnes79e53942008-11-07 14:24:08 -080014878static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014879 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014880 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014881 .atomic_check = intel_atomic_check,
14882 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014883 .atomic_state_alloc = intel_atomic_state_alloc,
14884 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014885};
14886
Imre Deak88212942016-03-16 13:38:53 +020014887/**
14888 * intel_init_display_hooks - initialize the display modesetting hooks
14889 * @dev_priv: device private
14890 */
14891void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014892{
Imre Deak88212942016-03-16 13:38:53 +020014893 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014894 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014895 dev_priv->display.get_initial_plane_config =
14896 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014897 dev_priv->display.crtc_compute_clock =
14898 haswell_crtc_compute_clock;
14899 dev_priv->display.crtc_enable = haswell_crtc_enable;
14900 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014901 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014902 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014903 dev_priv->display.get_initial_plane_config =
14904 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014905 dev_priv->display.crtc_compute_clock =
14906 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014907 dev_priv->display.crtc_enable = haswell_crtc_enable;
14908 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014909 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014910 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014911 dev_priv->display.get_initial_plane_config =
14912 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014913 dev_priv->display.crtc_compute_clock =
14914 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014915 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14916 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014917 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014918 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014919 dev_priv->display.get_initial_plane_config =
14920 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014921 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14922 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14923 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14924 } else if (IS_VALLEYVIEW(dev_priv)) {
14925 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14926 dev_priv->display.get_initial_plane_config =
14927 i9xx_get_initial_plane_config;
14928 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014929 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14930 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014931 } else if (IS_G4X(dev_priv)) {
14932 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14933 dev_priv->display.get_initial_plane_config =
14934 i9xx_get_initial_plane_config;
14935 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14936 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14937 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014938 } else if (IS_PINEVIEW(dev_priv)) {
14939 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14940 dev_priv->display.get_initial_plane_config =
14941 i9xx_get_initial_plane_config;
14942 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14943 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14944 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014945 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014946 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014947 dev_priv->display.get_initial_plane_config =
14948 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014949 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014950 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14951 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014952 } else {
14953 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14954 dev_priv->display.get_initial_plane_config =
14955 i9xx_get_initial_plane_config;
14956 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14957 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14958 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014959 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014960
Jesse Barnese70236a2009-09-21 10:42:27 -070014961 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020014962 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014963 dev_priv->display.get_display_clock_speed =
14964 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014965 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014966 dev_priv->display.get_display_clock_speed =
14967 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014968 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014969 dev_priv->display.get_display_clock_speed =
14970 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014971 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014972 dev_priv->display.get_display_clock_speed =
14973 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014974 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014975 dev_priv->display.get_display_clock_speed =
14976 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014977 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014978 dev_priv->display.get_display_clock_speed =
14979 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014980 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
14981 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014982 dev_priv->display.get_display_clock_speed =
14983 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014984 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014985 dev_priv->display.get_display_clock_speed =
14986 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014987 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014988 dev_priv->display.get_display_clock_speed =
14989 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014990 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014991 dev_priv->display.get_display_clock_speed =
14992 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014993 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014994 dev_priv->display.get_display_clock_speed =
14995 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014996 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014997 dev_priv->display.get_display_clock_speed =
14998 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014999 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015000 dev_priv->display.get_display_clock_speed =
15001 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015002 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015003 dev_priv->display.get_display_clock_speed =
15004 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015005 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015006 dev_priv->display.get_display_clock_speed =
15007 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015008 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015009 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015010 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015011 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015012 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015013 dev_priv->display.get_display_clock_speed =
15014 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015015 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015016
Imre Deak88212942016-03-16 13:38:53 +020015017 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015018 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015019 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015020 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015021 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015022 /* FIXME: detect B0+ stepping and use auto training */
15023 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015024 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015025 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015026 if (IS_BROADWELL(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015027 dev_priv->display.modeset_commit_cdclk =
15028 broadwell_modeset_commit_cdclk;
15029 dev_priv->display.modeset_calc_cdclk =
15030 broadwell_modeset_calc_cdclk;
15031 }
Imre Deak88212942016-03-16 13:38:53 +020015032 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015033 dev_priv->display.modeset_commit_cdclk =
15034 valleyview_modeset_commit_cdclk;
15035 dev_priv->display.modeset_calc_cdclk =
15036 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015037 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015038 dev_priv->display.modeset_commit_cdclk =
15039 broxton_modeset_commit_cdclk;
15040 dev_priv->display.modeset_calc_cdclk =
15041 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015042 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015043
Imre Deak88212942016-03-16 13:38:53 +020015044 switch (INTEL_INFO(dev_priv)->gen) {
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015045 case 2:
15046 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15047 break;
15048
15049 case 3:
15050 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15051 break;
15052
15053 case 4:
15054 case 5:
15055 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15056 break;
15057
15058 case 6:
15059 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15060 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015061 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015062 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015063 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15064 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015065 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015066 /* Drop through - unsupported since execlist only. */
15067 default:
15068 /* Default just returns -ENODEV to indicate unsupported */
15069 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015070 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015071}
15072
Jesse Barnesb690e962010-07-19 13:53:12 -070015073/*
15074 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15075 * resume, or other times. This quirk makes sure that's the case for
15076 * affected systems.
15077 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015078static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015079{
15080 struct drm_i915_private *dev_priv = dev->dev_private;
15081
15082 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015083 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015084}
15085
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015086static void quirk_pipeb_force(struct drm_device *dev)
15087{
15088 struct drm_i915_private *dev_priv = dev->dev_private;
15089
15090 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15091 DRM_INFO("applying pipe b force quirk\n");
15092}
15093
Keith Packard435793d2011-07-12 14:56:22 -070015094/*
15095 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15096 */
15097static void quirk_ssc_force_disable(struct drm_device *dev)
15098{
15099 struct drm_i915_private *dev_priv = dev->dev_private;
15100 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015101 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015102}
15103
Carsten Emde4dca20e2012-03-15 15:56:26 +010015104/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015105 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15106 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015107 */
15108static void quirk_invert_brightness(struct drm_device *dev)
15109{
15110 struct drm_i915_private *dev_priv = dev->dev_private;
15111 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015112 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015113}
15114
Scot Doyle9c72cc62014-07-03 23:27:50 +000015115/* Some VBT's incorrectly indicate no backlight is present */
15116static void quirk_backlight_present(struct drm_device *dev)
15117{
15118 struct drm_i915_private *dev_priv = dev->dev_private;
15119 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15120 DRM_INFO("applying backlight present quirk\n");
15121}
15122
Jesse Barnesb690e962010-07-19 13:53:12 -070015123struct intel_quirk {
15124 int device;
15125 int subsystem_vendor;
15126 int subsystem_device;
15127 void (*hook)(struct drm_device *dev);
15128};
15129
Egbert Eich5f85f172012-10-14 15:46:38 +020015130/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15131struct intel_dmi_quirk {
15132 void (*hook)(struct drm_device *dev);
15133 const struct dmi_system_id (*dmi_id_list)[];
15134};
15135
15136static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15137{
15138 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15139 return 1;
15140}
15141
15142static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15143 {
15144 .dmi_id_list = &(const struct dmi_system_id[]) {
15145 {
15146 .callback = intel_dmi_reverse_brightness,
15147 .ident = "NCR Corporation",
15148 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15149 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15150 },
15151 },
15152 { } /* terminating entry */
15153 },
15154 .hook = quirk_invert_brightness,
15155 },
15156};
15157
Ben Widawskyc43b5632012-04-16 14:07:40 -070015158static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015159 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15160 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15161
Jesse Barnesb690e962010-07-19 13:53:12 -070015162 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15163 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15164
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015165 /* 830 needs to leave pipe A & dpll A up */
15166 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15167
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015168 /* 830 needs to leave pipe B & dpll B up */
15169 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15170
Keith Packard435793d2011-07-12 14:56:22 -070015171 /* Lenovo U160 cannot use SSC on LVDS */
15172 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015173
15174 /* Sony Vaio Y cannot use SSC on LVDS */
15175 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015176
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015177 /* Acer Aspire 5734Z must invert backlight brightness */
15178 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15179
15180 /* Acer/eMachines G725 */
15181 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15182
15183 /* Acer/eMachines e725 */
15184 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15185
15186 /* Acer/Packard Bell NCL20 */
15187 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15188
15189 /* Acer Aspire 4736Z */
15190 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015191
15192 /* Acer Aspire 5336 */
15193 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015194
15195 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15196 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015197
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015198 /* Acer C720 Chromebook (Core i3 4005U) */
15199 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15200
jens steinb2a96012014-10-28 20:25:53 +010015201 /* Apple Macbook 2,1 (Core 2 T7400) */
15202 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15203
Jani Nikula1b9448b02015-11-05 11:49:59 +020015204 /* Apple Macbook 4,1 */
15205 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15206
Scot Doyled4967d82014-07-03 23:27:52 +000015207 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15208 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015209
15210 /* HP Chromebook 14 (Celeron 2955U) */
15211 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015212
15213 /* Dell Chromebook 11 */
15214 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015215
15216 /* Dell Chromebook 11 (2015 version) */
15217 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015218};
15219
15220static void intel_init_quirks(struct drm_device *dev)
15221{
15222 struct pci_dev *d = dev->pdev;
15223 int i;
15224
15225 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15226 struct intel_quirk *q = &intel_quirks[i];
15227
15228 if (d->device == q->device &&
15229 (d->subsystem_vendor == q->subsystem_vendor ||
15230 q->subsystem_vendor == PCI_ANY_ID) &&
15231 (d->subsystem_device == q->subsystem_device ||
15232 q->subsystem_device == PCI_ANY_ID))
15233 q->hook(dev);
15234 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015235 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15236 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15237 intel_dmi_quirks[i].hook(dev);
15238 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015239}
15240
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015241/* Disable the VGA plane that we never use */
15242static void i915_disable_vga(struct drm_device *dev)
15243{
15244 struct drm_i915_private *dev_priv = dev->dev_private;
15245 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015246 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015247
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015248 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015249 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015250 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015251 sr1 = inb(VGA_SR_DATA);
15252 outb(sr1 | 1<<5, VGA_SR_DATA);
15253 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15254 udelay(300);
15255
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015256 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015257 POSTING_READ(vga_reg);
15258}
15259
Daniel Vetterf8175862012-04-10 15:50:11 +020015260void intel_modeset_init_hw(struct drm_device *dev)
15261{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015262 struct drm_i915_private *dev_priv = dev->dev_private;
15263
Ville Syrjäläb6283052015-06-03 15:45:07 +030015264 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015265
15266 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15267
Daniel Vetterf8175862012-04-10 15:50:11 +020015268 intel_init_clock_gating(dev);
Chris Wilsondc979972016-05-10 14:10:04 +010015269 intel_enable_gt_powersave(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020015270}
15271
Matt Roperd93c0372015-12-03 11:37:41 -080015272/*
15273 * Calculate what we think the watermarks should be for the state we've read
15274 * out of the hardware and then immediately program those watermarks so that
15275 * we ensure the hardware settings match our internal state.
15276 *
15277 * We can calculate what we think WM's should be by creating a duplicate of the
15278 * current state (which was constructed during hardware readout) and running it
15279 * through the atomic check code to calculate new watermark values in the
15280 * state object.
15281 */
15282static void sanitize_watermarks(struct drm_device *dev)
15283{
15284 struct drm_i915_private *dev_priv = to_i915(dev);
15285 struct drm_atomic_state *state;
15286 struct drm_crtc *crtc;
15287 struct drm_crtc_state *cstate;
15288 struct drm_modeset_acquire_ctx ctx;
15289 int ret;
15290 int i;
15291
15292 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015293 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015294 return;
15295
15296 /*
15297 * We need to hold connection_mutex before calling duplicate_state so
15298 * that the connector loop is protected.
15299 */
15300 drm_modeset_acquire_init(&ctx, 0);
15301retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015302 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015303 if (ret == -EDEADLK) {
15304 drm_modeset_backoff(&ctx);
15305 goto retry;
15306 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015307 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015308 }
15309
15310 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15311 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015312 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015313
Matt Ropered4a6a72016-02-23 17:20:13 -080015314 /*
15315 * Hardware readout is the only time we don't want to calculate
15316 * intermediate watermarks (since we don't trust the current
15317 * watermarks).
15318 */
15319 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15320
Matt Roperd93c0372015-12-03 11:37:41 -080015321 ret = intel_atomic_check(dev, state);
15322 if (ret) {
15323 /*
15324 * If we fail here, it means that the hardware appears to be
15325 * programmed in a way that shouldn't be possible, given our
15326 * understanding of watermark requirements. This might mean a
15327 * mistake in the hardware readout code or a mistake in the
15328 * watermark calculations for a given platform. Raise a WARN
15329 * so that this is noticeable.
15330 *
15331 * If this actually happens, we'll have to just leave the
15332 * BIOS-programmed watermarks untouched and hope for the best.
15333 */
15334 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015335 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015336 }
15337
15338 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080015339 for_each_crtc_in_state(state, crtc, cstate, i) {
15340 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15341
Matt Ropered4a6a72016-02-23 17:20:13 -080015342 cs->wm.need_postvbl_update = true;
15343 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015344 }
15345
15346 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015347fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015348 drm_modeset_drop_locks(&ctx);
15349 drm_modeset_acquire_fini(&ctx);
15350}
15351
Jesse Barnes79e53942008-11-07 14:24:08 -080015352void intel_modeset_init(struct drm_device *dev)
15353{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015354 struct drm_i915_private *dev_priv = to_i915(dev);
15355 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015356 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015357 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015358 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015359
15360 drm_mode_config_init(dev);
15361
15362 dev->mode_config.min_width = 0;
15363 dev->mode_config.min_height = 0;
15364
Dave Airlie019d96c2011-09-29 16:20:42 +010015365 dev->mode_config.preferred_depth = 24;
15366 dev->mode_config.prefer_shadow = 1;
15367
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015368 dev->mode_config.allow_fb_modifiers = true;
15369
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015370 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015371
Jesse Barnesb690e962010-07-19 13:53:12 -070015372 intel_init_quirks(dev);
15373
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015374 intel_init_pm(dev);
15375
Ben Widawskye3c74752013-04-05 13:12:39 -070015376 if (INTEL_INFO(dev)->num_pipes == 0)
15377 return;
15378
Lukas Wunner69f92f62015-07-15 13:57:35 +020015379 /*
15380 * There may be no VBT; and if the BIOS enabled SSC we can
15381 * just keep using it to avoid unnecessary flicker. Whereas if the
15382 * BIOS isn't using it, don't assume it will work even if the VBT
15383 * indicates as much.
15384 */
15385 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15386 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15387 DREF_SSC1_ENABLE);
15388
15389 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15390 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15391 bios_lvds_use_ssc ? "en" : "dis",
15392 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15393 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15394 }
15395 }
15396
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015397 if (IS_GEN2(dev)) {
15398 dev->mode_config.max_width = 2048;
15399 dev->mode_config.max_height = 2048;
15400 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015401 dev->mode_config.max_width = 4096;
15402 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015403 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015404 dev->mode_config.max_width = 8192;
15405 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015406 }
Damien Lespiau068be562014-03-28 14:17:49 +000015407
Ville Syrjälädc41c152014-08-13 11:57:05 +030015408 if (IS_845G(dev) || IS_I865G(dev)) {
15409 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15410 dev->mode_config.cursor_height = 1023;
15411 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015412 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15413 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15414 } else {
15415 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15416 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15417 }
15418
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015419 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015420
Zhao Yakui28c97732009-10-09 11:39:41 +080015421 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015422 INTEL_INFO(dev)->num_pipes,
15423 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015424
Damien Lespiau055e3932014-08-18 13:49:10 +010015425 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015426 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015427 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015428 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015429 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015430 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015431 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015432 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015433 }
15434
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015435 intel_update_czclk(dev_priv);
15436 intel_update_cdclk(dev);
15437
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015438 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015439
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015440 /* Just disable it once at startup */
15441 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015442 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015443
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015444 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015445 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015446 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015447
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015448 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015449 struct intel_initial_plane_config plane_config = {};
15450
Jesse Barnes46f297f2014-03-07 08:57:48 -080015451 if (!crtc->active)
15452 continue;
15453
Jesse Barnes46f297f2014-03-07 08:57:48 -080015454 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015455 * Note that reserving the BIOS fb up front prevents us
15456 * from stuffing other stolen allocations like the ring
15457 * on top. This prevents some ugliness at boot time, and
15458 * can even allow for smooth boot transitions if the BIOS
15459 * fb is large enough for the active pipe configuration.
15460 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015461 dev_priv->display.get_initial_plane_config(crtc,
15462 &plane_config);
15463
15464 /*
15465 * If the fb is shared between multiple heads, we'll
15466 * just get the first one.
15467 */
15468 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015469 }
Matt Roperd93c0372015-12-03 11:37:41 -080015470
15471 /*
15472 * Make sure hardware watermarks really match the state we read out.
15473 * Note that we need to do this after reconstructing the BIOS fb's
15474 * since the watermark calculation done here will use pstate->fb.
15475 */
15476 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015477}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015478
Daniel Vetter7fad7982012-07-04 17:51:47 +020015479static void intel_enable_pipe_a(struct drm_device *dev)
15480{
15481 struct intel_connector *connector;
15482 struct drm_connector *crt = NULL;
15483 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015484 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015485
15486 /* We can't just switch on the pipe A, we need to set things up with a
15487 * proper mode and output configuration. As a gross hack, enable pipe A
15488 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015489 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015490 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15491 crt = &connector->base;
15492 break;
15493 }
15494 }
15495
15496 if (!crt)
15497 return;
15498
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015499 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015500 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015501}
15502
Daniel Vetterfa555832012-10-10 23:14:00 +020015503static bool
15504intel_check_plane_mapping(struct intel_crtc *crtc)
15505{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015506 struct drm_device *dev = crtc->base.dev;
15507 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015508 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015509
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015510 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015511 return true;
15512
Ville Syrjälä649636e2015-09-22 19:50:01 +030015513 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015514
15515 if ((val & DISPLAY_PLANE_ENABLE) &&
15516 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15517 return false;
15518
15519 return true;
15520}
15521
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015522static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15523{
15524 struct drm_device *dev = crtc->base.dev;
15525 struct intel_encoder *encoder;
15526
15527 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15528 return true;
15529
15530 return false;
15531}
15532
Ville Syrjälädd756192016-02-17 21:28:45 +020015533static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15534{
15535 struct drm_device *dev = encoder->base.dev;
15536 struct intel_connector *connector;
15537
15538 for_each_connector_on_encoder(dev, &encoder->base, connector)
15539 return true;
15540
15541 return false;
15542}
15543
Daniel Vetter24929352012-07-02 20:28:59 +020015544static void intel_sanitize_crtc(struct intel_crtc *crtc)
15545{
15546 struct drm_device *dev = crtc->base.dev;
15547 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4d1de972016-03-18 17:05:42 +020015548 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015549
Daniel Vetter24929352012-07-02 20:28:59 +020015550 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015551 if (!transcoder_is_dsi(cpu_transcoder)) {
15552 i915_reg_t reg = PIPECONF(cpu_transcoder);
15553
15554 I915_WRITE(reg,
15555 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15556 }
Daniel Vetter24929352012-07-02 20:28:59 +020015557
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015558 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015559 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015560 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015561 struct intel_plane *plane;
15562
Daniel Vetter96256042015-02-13 21:03:42 +010015563 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015564
15565 /* Disable everything but the primary plane */
15566 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15567 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15568 continue;
15569
15570 plane->disable_plane(&plane->base, &crtc->base);
15571 }
Daniel Vetter96256042015-02-13 21:03:42 +010015572 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015573
Daniel Vetter24929352012-07-02 20:28:59 +020015574 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015575 * disable the crtc (and hence change the state) if it is wrong. Note
15576 * that gen4+ has a fixed plane -> pipe mapping. */
15577 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015578 bool plane;
15579
Daniel Vetter24929352012-07-02 20:28:59 +020015580 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15581 crtc->base.base.id);
15582
15583 /* Pipe has the wrong plane attached and the plane is active.
15584 * Temporarily change the plane mapping and disable everything
15585 * ... */
15586 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015587 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015588 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015589 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015590 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015591 }
Daniel Vetter24929352012-07-02 20:28:59 +020015592
Daniel Vetter7fad7982012-07-04 17:51:47 +020015593 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15594 crtc->pipe == PIPE_A && !crtc->active) {
15595 /* BIOS forgot to enable pipe A, this mostly happens after
15596 * resume. Force-enable the pipe to fix this, the update_dpms
15597 * call below we restore the pipe to the right state, but leave
15598 * the required bits on. */
15599 intel_enable_pipe_a(dev);
15600 }
15601
Daniel Vetter24929352012-07-02 20:28:59 +020015602 /* Adjust the state of the output pipe according to whether we
15603 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015604 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015605 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015606
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015607 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015608 /*
15609 * We start out with underrun reporting disabled to avoid races.
15610 * For correct bookkeeping mark this on active crtcs.
15611 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015612 * Also on gmch platforms we dont have any hardware bits to
15613 * disable the underrun reporting. Which means we need to start
15614 * out with underrun reporting disabled also on inactive pipes,
15615 * since otherwise we'll complain about the garbage we read when
15616 * e.g. coming up after runtime pm.
15617 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015618 * No protection against concurrent access is required - at
15619 * worst a fifo underrun happens which also sets this to false.
15620 */
15621 crtc->cpu_fifo_underrun_disabled = true;
15622 crtc->pch_fifo_underrun_disabled = true;
15623 }
Daniel Vetter24929352012-07-02 20:28:59 +020015624}
15625
15626static void intel_sanitize_encoder(struct intel_encoder *encoder)
15627{
15628 struct intel_connector *connector;
15629 struct drm_device *dev = encoder->base.dev;
15630
15631 /* We need to check both for a crtc link (meaning that the
15632 * encoder is active and trying to read from a pipe) and the
15633 * pipe itself being active. */
15634 bool has_active_crtc = encoder->base.crtc &&
15635 to_intel_crtc(encoder->base.crtc)->active;
15636
Ville Syrjälädd756192016-02-17 21:28:45 +020015637 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015638 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15639 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015640 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015641
15642 /* Connector is active, but has no active pipe. This is
15643 * fallout from our resume register restoring. Disable
15644 * the encoder manually again. */
15645 if (encoder->base.crtc) {
15646 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15647 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015648 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015649 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015650 if (encoder->post_disable)
15651 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015652 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015653 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015654
15655 /* Inconsistent output/port/pipe state happens presumably due to
15656 * a bug in one of the get_hw_state functions. Or someplace else
15657 * in our code, like the register restore mess on resume. Clamp
15658 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015659 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015660 if (connector->encoder != encoder)
15661 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015662 connector->base.dpms = DRM_MODE_DPMS_OFF;
15663 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015664 }
15665 }
15666 /* Enabled encoders without active connectors will be fixed in
15667 * the crtc fixup. */
15668}
15669
Imre Deak04098752014-02-18 00:02:16 +020015670void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015671{
15672 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015673 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015674
Imre Deak04098752014-02-18 00:02:16 +020015675 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15676 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15677 i915_disable_vga(dev);
15678 }
15679}
15680
15681void i915_redisable_vga(struct drm_device *dev)
15682{
15683 struct drm_i915_private *dev_priv = dev->dev_private;
15684
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015685 /* This function can be called both from intel_modeset_setup_hw_state or
15686 * at a very early point in our resume sequence, where the power well
15687 * structures are not yet restored. Since this function is at a very
15688 * paranoid "someone might have enabled VGA while we were not looking"
15689 * level, just check if the power well is enabled instead of trying to
15690 * follow the "don't touch the power well if we don't need it" policy
15691 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015692 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015693 return;
15694
Imre Deak04098752014-02-18 00:02:16 +020015695 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015696
15697 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015698}
15699
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015700static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015701{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015702 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015703
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015704 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015705}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015706
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015707/* FIXME read out full plane state for all planes */
15708static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015709{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015710 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015711 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015712 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015713
Matt Roper19b8d382015-09-24 15:53:17 -070015714 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015715 primary_get_hw_state(to_intel_plane(primary));
15716
15717 if (plane_state->visible)
15718 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015719}
15720
Daniel Vetter30e984d2013-06-05 13:34:17 +020015721static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015722{
15723 struct drm_i915_private *dev_priv = dev->dev_private;
15724 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015725 struct intel_crtc *crtc;
15726 struct intel_encoder *encoder;
15727 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015728 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015729
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015730 dev_priv->active_crtcs = 0;
15731
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015732 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015733 struct intel_crtc_state *crtc_state = crtc->config;
15734 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015735
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015736 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15737 memset(crtc_state, 0, sizeof(*crtc_state));
15738 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015739
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015740 crtc_state->base.active = crtc_state->base.enable =
15741 dev_priv->display.get_pipe_config(crtc, crtc_state);
15742
15743 crtc->base.enabled = crtc_state->base.enable;
15744 crtc->active = crtc_state->base.active;
15745
15746 if (crtc_state->base.active) {
15747 dev_priv->active_crtcs |= 1 << crtc->pipe;
15748
15749 if (IS_BROADWELL(dev_priv)) {
15750 pixclk = ilk_pipe_pixel_rate(crtc_state);
15751
15752 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15753 if (crtc_state->ips_enabled)
15754 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15755 } else if (IS_VALLEYVIEW(dev_priv) ||
15756 IS_CHERRYVIEW(dev_priv) ||
15757 IS_BROXTON(dev_priv))
15758 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15759 else
15760 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15761 }
15762
15763 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015764
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015765 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015766
15767 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15768 crtc->base.base.id,
15769 crtc->active ? "enabled" : "disabled");
15770 }
15771
Daniel Vetter53589012013-06-05 13:34:16 +020015772 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15773 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15774
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015775 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15776 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015777 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015778 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015779 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015780 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015781 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015782 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015783
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015784 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015785 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015786 }
15787
Damien Lespiaub2784e12014-08-05 11:29:37 +010015788 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015789 pipe = 0;
15790
15791 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015792 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15793 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015794 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015795 } else {
15796 encoder->base.crtc = NULL;
15797 }
15798
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015799 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015800 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015801 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015802 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015803 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015804 }
15805
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015806 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015807 if (connector->get_hw_state(connector)) {
15808 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015809
15810 encoder = connector->encoder;
15811 connector->base.encoder = &encoder->base;
15812
15813 if (encoder->base.crtc &&
15814 encoder->base.crtc->state->active) {
15815 /*
15816 * This has to be done during hardware readout
15817 * because anything calling .crtc_disable may
15818 * rely on the connector_mask being accurate.
15819 */
15820 encoder->base.crtc->state->connector_mask |=
15821 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015822 encoder->base.crtc->state->encoder_mask |=
15823 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015824 }
15825
Daniel Vetter24929352012-07-02 20:28:59 +020015826 } else {
15827 connector->base.dpms = DRM_MODE_DPMS_OFF;
15828 connector->base.encoder = NULL;
15829 }
15830 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15831 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015832 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015833 connector->base.encoder ? "enabled" : "disabled");
15834 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015835
15836 for_each_intel_crtc(dev, crtc) {
15837 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15838
15839 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15840 if (crtc->base.state->active) {
15841 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15842 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15843 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15844
15845 /*
15846 * The initial mode needs to be set in order to keep
15847 * the atomic core happy. It wants a valid mode if the
15848 * crtc's enabled, so we do the above call.
15849 *
15850 * At this point some state updated by the connectors
15851 * in their ->detect() callback has not run yet, so
15852 * no recalculation can be done yet.
15853 *
15854 * Even if we could do a recalculation and modeset
15855 * right now it would cause a double modeset if
15856 * fbdev or userspace chooses a different initial mode.
15857 *
15858 * If that happens, someone indicated they wanted a
15859 * mode change, which means it's safe to do a full
15860 * recalculation.
15861 */
15862 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015863
15864 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15865 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015866 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015867
15868 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015869 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015870}
15871
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015872/* Scan out the current hw modeset state,
15873 * and sanitizes it to the current state
15874 */
15875static void
15876intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015877{
15878 struct drm_i915_private *dev_priv = dev->dev_private;
15879 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015880 struct intel_crtc *crtc;
15881 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015882 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015883
15884 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015885
15886 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015887 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015888 intel_sanitize_encoder(encoder);
15889 }
15890
Damien Lespiau055e3932014-08-18 13:49:10 +010015891 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015892 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15893 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015894 intel_dump_pipe_config(crtc, crtc->config,
15895 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015896 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015897
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015898 intel_modeset_update_connector_atomic_state(dev);
15899
Daniel Vetter35c95372013-07-17 06:55:04 +020015900 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15901 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15902
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015903 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015904 continue;
15905
15906 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15907
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015908 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015909 pll->on = false;
15910 }
15911
Wayne Boyer666a4532015-12-09 12:29:35 -080015912 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015913 vlv_wm_get_hw_state(dev);
15914 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015915 skl_wm_get_hw_state(dev);
15916 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015917 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015918
15919 for_each_intel_crtc(dev, crtc) {
15920 unsigned long put_domains;
15921
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015922 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015923 if (WARN_ON(put_domains))
15924 modeset_put_power_domains(dev_priv, put_domains);
15925 }
15926 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015927
15928 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015929}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015930
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015931void intel_display_resume(struct drm_device *dev)
15932{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015933 struct drm_i915_private *dev_priv = to_i915(dev);
15934 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15935 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015936 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015937 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015938
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015939 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015940
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015941 /*
15942 * This is a cludge because with real atomic modeset mode_config.mutex
15943 * won't be taken. Unfortunately some probed state like
15944 * audio_codec_enable is still protected by mode_config.mutex, so lock
15945 * it here for now.
15946 */
15947 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015948 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015949
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015950retry:
15951 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015952
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015953 if (ret == 0 && !setup) {
15954 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015955
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015956 intel_modeset_setup_hw_state(dev);
15957 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015958 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015959
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015960 if (ret == 0 && state) {
15961 struct drm_crtc_state *crtc_state;
15962 struct drm_crtc *crtc;
15963 int i;
15964
15965 state->acquire_ctx = &ctx;
15966
15967 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15968 /*
15969 * Force recalculation even if we restore
15970 * current state. With fast modeset this may not result
15971 * in a modeset when the state is compatible.
15972 */
15973 crtc_state->mode_changed = true;
15974 }
15975
15976 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015977 }
15978
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015979 if (ret == -EDEADLK) {
15980 drm_modeset_backoff(&ctx);
15981 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015982 }
15983
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015984 drm_modeset_drop_locks(&ctx);
15985 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015986 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015987
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015988 if (ret) {
15989 DRM_ERROR("Restoring old state failed with %i\n", ret);
15990 drm_atomic_state_free(state);
15991 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015992}
15993
15994void intel_modeset_gem_init(struct drm_device *dev)
15995{
Chris Wilsondc979972016-05-10 14:10:04 +010015996 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015997 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015998 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015999 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016000
Chris Wilsondc979972016-05-10 14:10:04 +010016001 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016002
Chris Wilson1833b132012-05-09 11:56:28 +010016003 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016004
Chris Wilson1ee8da62016-05-12 12:43:23 +010016005 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016006
16007 /*
16008 * Make sure any fbs we allocated at startup are properly
16009 * pinned & fenced. When we do the allocation it's too early
16010 * for this.
16011 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016012 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016013 obj = intel_fb_obj(c->primary->fb);
16014 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016015 continue;
16016
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016017 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020016018 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16019 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016020 mutex_unlock(&dev->struct_mutex);
16021 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016022 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16023 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016024 drm_framebuffer_unreference(c->primary->fb);
16025 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016026 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016027 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016028 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016029 }
16030 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016031
16032 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016033}
16034
Imre Deak4932e2c2014-02-11 17:12:48 +020016035void intel_connector_unregister(struct intel_connector *intel_connector)
16036{
16037 struct drm_connector *connector = &intel_connector->base;
16038
16039 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016040 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016041}
16042
Jesse Barnes79e53942008-11-07 14:24:08 -080016043void intel_modeset_cleanup(struct drm_device *dev)
16044{
Jesse Barnes652c3932009-08-17 13:31:43 -070016045 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016046 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016047
Chris Wilsondc979972016-05-10 14:10:04 +010016048 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020016049
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016050 intel_backlight_unregister(dev);
16051
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016052 /*
16053 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016054 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016055 * experience fancy races otherwise.
16056 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016057 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016058
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016059 /*
16060 * Due to the hpd irq storm handling the hotplug work can re-arm the
16061 * poll handlers. Hence disable polling after hpd handling is shut down.
16062 */
Keith Packardf87ea762010-10-03 19:36:26 -070016063 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016064
Jesse Barnes723bfd72010-10-07 16:01:13 -070016065 intel_unregister_dsm_handler();
16066
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016067 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016068
Chris Wilson1630fe72011-07-08 12:22:42 +010016069 /* flush any delayed tasks or pending work */
16070 flush_scheduled_work();
16071
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016072 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016073 for_each_intel_connector(dev, connector)
16074 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016075
Jesse Barnes79e53942008-11-07 14:24:08 -080016076 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016077
Chris Wilson1ee8da62016-05-12 12:43:23 +010016078 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016079
Chris Wilsondc979972016-05-10 14:10:04 +010016080 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010016081
16082 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016083}
16084
Dave Airlie28d52042009-09-21 14:33:58 +100016085/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016086 * Return which encoder is currently attached for connector.
16087 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016088struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016089{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016090 return &intel_attached_encoder(connector)->base;
16091}
Jesse Barnes79e53942008-11-07 14:24:08 -080016092
Chris Wilsondf0e9242010-09-09 16:20:55 +010016093void intel_connector_attach_encoder(struct intel_connector *connector,
16094 struct intel_encoder *encoder)
16095{
16096 connector->encoder = encoder;
16097 drm_mode_connector_attach_encoder(&connector->base,
16098 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016099}
Dave Airlie28d52042009-09-21 14:33:58 +100016100
16101/*
16102 * set vga decode state - true == enable VGA decode
16103 */
16104int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16105{
16106 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016107 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016108 u16 gmch_ctrl;
16109
Chris Wilson75fa0412014-02-07 18:37:02 -020016110 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16111 DRM_ERROR("failed to read control word\n");
16112 return -EIO;
16113 }
16114
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016115 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16116 return 0;
16117
Dave Airlie28d52042009-09-21 14:33:58 +100016118 if (state)
16119 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16120 else
16121 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016122
16123 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16124 DRM_ERROR("failed to write control word\n");
16125 return -EIO;
16126 }
16127
Dave Airlie28d52042009-09-21 14:33:58 +100016128 return 0;
16129}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016130
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016131struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016132
16133 u32 power_well_driver;
16134
Chris Wilson63b66e52013-08-08 15:12:06 +020016135 int num_transcoders;
16136
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016137 struct intel_cursor_error_state {
16138 u32 control;
16139 u32 position;
16140 u32 base;
16141 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016142 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016143
16144 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016145 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016146 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030016147 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016148 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016149
16150 struct intel_plane_error_state {
16151 u32 control;
16152 u32 stride;
16153 u32 size;
16154 u32 pos;
16155 u32 addr;
16156 u32 surface;
16157 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016158 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016159
16160 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016161 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016162 enum transcoder cpu_transcoder;
16163
16164 u32 conf;
16165
16166 u32 htotal;
16167 u32 hblank;
16168 u32 hsync;
16169 u32 vtotal;
16170 u32 vblank;
16171 u32 vsync;
16172 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016173};
16174
16175struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010016176intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016177{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016178 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016179 int transcoders[] = {
16180 TRANSCODER_A,
16181 TRANSCODER_B,
16182 TRANSCODER_C,
16183 TRANSCODER_EDP,
16184 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016185 int i;
16186
Chris Wilsonc0336662016-05-06 15:40:21 +010016187 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020016188 return NULL;
16189
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016190 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016191 if (error == NULL)
16192 return NULL;
16193
Chris Wilsonc0336662016-05-06 15:40:21 +010016194 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016195 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16196
Damien Lespiau055e3932014-08-18 13:49:10 +010016197 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016198 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016199 __intel_display_power_is_enabled(dev_priv,
16200 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016201 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016202 continue;
16203
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016204 error->cursor[i].control = I915_READ(CURCNTR(i));
16205 error->cursor[i].position = I915_READ(CURPOS(i));
16206 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016207
16208 error->plane[i].control = I915_READ(DSPCNTR(i));
16209 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016210 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016211 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016212 error->plane[i].pos = I915_READ(DSPPOS(i));
16213 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016214 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016215 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016216 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016217 error->plane[i].surface = I915_READ(DSPSURF(i));
16218 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16219 }
16220
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016221 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030016222
Chris Wilsonc0336662016-05-06 15:40:21 +010016223 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030016224 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016225 }
16226
Jani Nikula4d1de972016-03-18 17:05:42 +020016227 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016228 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016229 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016230 error->num_transcoders++; /* Account for eDP. */
16231
16232 for (i = 0; i < error->num_transcoders; i++) {
16233 enum transcoder cpu_transcoder = transcoders[i];
16234
Imre Deakddf9c532013-11-27 22:02:02 +020016235 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016236 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016237 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016238 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016239 continue;
16240
Chris Wilson63b66e52013-08-08 15:12:06 +020016241 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16242
16243 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16244 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16245 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16246 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16247 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16248 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16249 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016250 }
16251
16252 return error;
16253}
16254
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016255#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16256
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016257void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016258intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016259 struct drm_device *dev,
16260 struct intel_display_error_state *error)
16261{
Damien Lespiau055e3932014-08-18 13:49:10 +010016262 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016263 int i;
16264
Chris Wilson63b66e52013-08-08 15:12:06 +020016265 if (!error)
16266 return;
16267
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016268 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016269 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016270 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016271 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016272 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016273 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016274 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016275 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016276 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030016277 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016278
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016279 err_printf(m, "Plane [%d]:\n", i);
16280 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16281 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016282 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016283 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16284 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016285 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016286 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016287 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016288 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016289 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16290 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016291 }
16292
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016293 err_printf(m, "Cursor [%d]:\n", i);
16294 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16295 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16296 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016297 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016298
16299 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016300 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016301 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016302 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016303 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016304 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16305 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16306 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16307 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16308 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16309 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16310 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16311 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016312}