blob: 1fafcce53ecc341f79a77b523efa5c82b8e72005 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Ville Syrjälä65edccc2016-10-31 22:37:01 +0200118static void skl_init_scalers(struct drm_i915_private *dev_priv,
119 struct intel_crtc *crtc,
120 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200124static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +0200127static int glk_calc_cdclk(int max_pixclk);
Imre Deak324513c2016-06-13 16:44:36 +0300128static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100129
Ma Lingd4906092009-03-18 20:13:27 +0800130struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300131 struct {
132 int min, max;
133 } dot, vco, n, m, m1, m2, p, p1;
134
135 struct {
136 int dot_limit;
137 int p2_slow, p2_fast;
138 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800139};
Jesse Barnes79e53942008-11-07 14:24:08 -0800140
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300141/* returns HPLL frequency in kHz */
142static int valleyview_get_vco(struct drm_i915_private *dev_priv)
143{
144 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
145
146 /* Obtain SKU information */
147 mutex_lock(&dev_priv->sb_lock);
148 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
149 CCK_FUSE_HPLL_FREQ_MASK;
150 mutex_unlock(&dev_priv->sb_lock);
151
152 return vco_freq[hpll_freq] * 1000;
153}
154
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200155int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
156 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157{
158 u32 val;
159 int divider;
160
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300161 mutex_lock(&dev_priv->sb_lock);
162 val = vlv_cck_read(dev_priv, reg);
163 mutex_unlock(&dev_priv->sb_lock);
164
165 divider = val & CCK_FREQUENCY_VALUES;
166
167 WARN((val & CCK_FREQUENCY_STATUS) !=
168 (divider << CCK_FREQUENCY_STATUS_SHIFT),
169 "%s change in progress\n", name);
170
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200171 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
172}
173
174static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
175 const char *name, u32 reg)
176{
177 if (dev_priv->hpll_freq == 0)
178 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
179
180 return vlv_get_cck_clock(dev_priv, name, reg,
181 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182}
183
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200184static int
185intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200186{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200187 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200188}
189
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200190static int
191intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300192{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300193 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200194 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
195 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200196}
197
198static int
199intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
200{
Jani Nikula79e50a42015-08-26 10:58:20 +0300201 uint32_t clkcfg;
202
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200203 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300204 clkcfg = I915_READ(CLKCFG);
205 switch (clkcfg & CLKCFG_FSB_MASK) {
206 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200207 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300208 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200209 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300210 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200211 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300212 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200213 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300214 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200215 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300216 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200217 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300218 /* these two are just a guess; one of them might be right */
219 case CLKCFG_FSB_1600:
220 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200221 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300222 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200223 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300224 }
225}
226
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300227void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200228{
229 if (HAS_PCH_SPLIT(dev_priv))
230 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
231 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
232 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
233 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
234 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
235 else
236 return; /* no rawclk on other platforms, or no need to know it */
237
238 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
239}
240
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300241static void intel_update_czclk(struct drm_i915_private *dev_priv)
242{
Wayne Boyer666a4532015-12-09 12:29:35 -0800243 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300244 return;
245
246 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
247 CCK_CZ_CLOCK_CONTROL);
248
249 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
250}
251
Chris Wilson021357a2010-09-07 20:54:59 +0100252static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200253intel_fdi_link_freq(struct drm_i915_private *dev_priv,
254 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100255{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200256 if (HAS_DDI(dev_priv))
257 return pipe_config->port_clock; /* SPLL */
258 else if (IS_GEN5(dev_priv))
259 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200260 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200261 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100262}
263
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300264static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200266 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200267 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .m = { .min = 96, .max = 140 },
269 .m1 = { .min = 18, .max = 26 },
270 .m2 = { .min = 6, .max = 16 },
271 .p = { .min = 4, .max = 128 },
272 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .p2 = { .dot_limit = 165000,
274 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700275};
276
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300277static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200278 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200279 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200280 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200281 .m = { .min = 96, .max = 140 },
282 .m1 = { .min = 18, .max = 26 },
283 .m2 = { .min = 6, .max = 16 },
284 .p = { .min = 4, .max = 128 },
285 .p1 = { .min = 2, .max = 33 },
286 .p2 = { .dot_limit = 165000,
287 .p2_slow = 4, .p2_fast = 4 },
288};
289
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300290static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400291 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200292 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200293 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .m = { .min = 96, .max = 140 },
295 .m1 = { .min = 18, .max = 26 },
296 .m2 = { .min = 6, .max = 16 },
297 .p = { .min = 4, .max = 128 },
298 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700299 .p2 = { .dot_limit = 165000,
300 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700301};
Eric Anholt273e27c2011-03-30 13:01:10 -0700302
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300303static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400304 .dot = { .min = 20000, .max = 400000 },
305 .vco = { .min = 1400000, .max = 2800000 },
306 .n = { .min = 1, .max = 6 },
307 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100308 .m1 = { .min = 8, .max = 18 },
309 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .p2 = { .dot_limit = 200000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300316static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400317 .dot = { .min = 20000, .max = 400000 },
318 .vco = { .min = 1400000, .max = 2800000 },
319 .n = { .min = 1, .max = 6 },
320 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100321 .m1 = { .min = 8, .max = 18 },
322 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400323 .p = { .min = 7, .max = 98 },
324 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700325 .p2 = { .dot_limit = 112000,
326 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
Eric Anholt273e27c2011-03-30 13:01:10 -0700329
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300330static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 25000, .max = 270000 },
332 .vco = { .min = 1750000, .max = 3500000},
333 .n = { .min = 1, .max = 4 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 10, .max = 30 },
338 .p1 = { .min = 1, .max = 3},
339 .p2 = { .dot_limit = 270000,
340 .p2_slow = 10,
341 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800342 },
Keith Packarde4b36692009-06-05 19:22:17 -0700343};
344
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300345static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700346 .dot = { .min = 22000, .max = 400000 },
347 .vco = { .min = 1750000, .max = 3500000},
348 .n = { .min = 1, .max = 4 },
349 .m = { .min = 104, .max = 138 },
350 .m1 = { .min = 16, .max = 23 },
351 .m2 = { .min = 5, .max = 11 },
352 .p = { .min = 5, .max = 80 },
353 .p1 = { .min = 1, .max = 8},
354 .p2 = { .dot_limit = 165000,
355 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 20000, .max = 115000 },
360 .vco = { .min = 1750000, .max = 3500000 },
361 .n = { .min = 1, .max = 3 },
362 .m = { .min = 104, .max = 138 },
363 .m1 = { .min = 17, .max = 23 },
364 .m2 = { .min = 5, .max = 11 },
365 .p = { .min = 28, .max = 112 },
366 .p1 = { .min = 2, .max = 8 },
367 .p2 = { .dot_limit = 0,
368 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800369 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300372static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .dot = { .min = 80000, .max = 224000 },
374 .vco = { .min = 1750000, .max = 3500000 },
375 .n = { .min = 1, .max = 3 },
376 .m = { .min = 104, .max = 138 },
377 .m1 = { .min = 17, .max = 23 },
378 .m2 = { .min = 5, .max = 11 },
379 .p = { .min = 14, .max = 42 },
380 .p1 = { .min = 2, .max = 6 },
381 .p2 = { .dot_limit = 0,
382 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800383 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300386static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400387 .dot = { .min = 20000, .max = 400000},
388 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700389 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400390 .n = { .min = 3, .max = 6 },
391 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400393 .m1 = { .min = 0, .max = 0 },
394 .m2 = { .min = 0, .max = 254 },
395 .p = { .min = 5, .max = 80 },
396 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .p2 = { .dot_limit = 200000,
398 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700399};
400
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300401static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400402 .dot = { .min = 20000, .max = 400000 },
403 .vco = { .min = 1700000, .max = 3500000 },
404 .n = { .min = 3, .max = 6 },
405 .m = { .min = 2, .max = 256 },
406 .m1 = { .min = 0, .max = 0 },
407 .m2 = { .min = 0, .max = 254 },
408 .p = { .min = 7, .max = 112 },
409 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700410 .p2 = { .dot_limit = 112000,
411 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700412};
413
Eric Anholt273e27c2011-03-30 13:01:10 -0700414/* Ironlake / Sandybridge
415 *
416 * We calculate clock using (register_value + 2) for N/M1/M2, so here
417 * the range value for them is (actual_value - 2).
418 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300419static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .dot = { .min = 25000, .max = 350000 },
421 .vco = { .min = 1760000, .max = 3510000 },
422 .n = { .min = 1, .max = 5 },
423 .m = { .min = 79, .max = 127 },
424 .m1 = { .min = 12, .max = 22 },
425 .m2 = { .min = 5, .max = 9 },
426 .p = { .min = 5, .max = 80 },
427 .p1 = { .min = 1, .max = 8 },
428 .p2 = { .dot_limit = 225000,
429 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700430};
431
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300432static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700433 .dot = { .min = 25000, .max = 350000 },
434 .vco = { .min = 1760000, .max = 3510000 },
435 .n = { .min = 1, .max = 3 },
436 .m = { .min = 79, .max = 118 },
437 .m1 = { .min = 12, .max = 22 },
438 .m2 = { .min = 5, .max = 9 },
439 .p = { .min = 28, .max = 112 },
440 .p1 = { .min = 2, .max = 8 },
441 .p2 = { .dot_limit = 225000,
442 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443};
444
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300445static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700446 .dot = { .min = 25000, .max = 350000 },
447 .vco = { .min = 1760000, .max = 3510000 },
448 .n = { .min = 1, .max = 3 },
449 .m = { .min = 79, .max = 127 },
450 .m1 = { .min = 12, .max = 22 },
451 .m2 = { .min = 5, .max = 9 },
452 .p = { .min = 14, .max = 56 },
453 .p1 = { .min = 2, .max = 8 },
454 .p2 = { .dot_limit = 225000,
455 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800456};
457
Eric Anholt273e27c2011-03-30 13:01:10 -0700458/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300459static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700460 .dot = { .min = 25000, .max = 350000 },
461 .vco = { .min = 1760000, .max = 3510000 },
462 .n = { .min = 1, .max = 2 },
463 .m = { .min = 79, .max = 126 },
464 .m1 = { .min = 12, .max = 22 },
465 .m2 = { .min = 5, .max = 9 },
466 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700468 .p2 = { .dot_limit = 225000,
469 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800470};
471
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300472static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700473 .dot = { .min = 25000, .max = 350000 },
474 .vco = { .min = 1760000, .max = 3510000 },
475 .n = { .min = 1, .max = 3 },
476 .m = { .min = 79, .max = 126 },
477 .m1 = { .min = 12, .max = 22 },
478 .m2 = { .min = 5, .max = 9 },
479 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400480 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700481 .p2 = { .dot_limit = 225000,
482 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800483};
484
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300485static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300486 /*
487 * These are the data rate limits (measured in fast clocks)
488 * since those are the strictest limits we have. The fast
489 * clock and actual rate limits are more relaxed, so checking
490 * them would make no difference.
491 */
492 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200493 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700495 .m1 = { .min = 2, .max = 3 },
496 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300497 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300498 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700499};
500
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300501static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300502 /*
503 * These are the data rate limits (measured in fast clocks)
504 * since those are the strictest limits we have. The fast
505 * clock and actual rate limits are more relaxed, so checking
506 * them would make no difference.
507 */
508 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200509 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300510 .n = { .min = 1, .max = 1 },
511 .m1 = { .min = 2, .max = 2 },
512 .m2 = { .min = 24 << 22, .max = 175 << 22 },
513 .p1 = { .min = 2, .max = 4 },
514 .p2 = { .p2_slow = 1, .p2_fast = 14 },
515};
516
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300517static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200518 /* FIXME: find real dot limits */
519 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530520 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200521 .n = { .min = 1, .max = 1 },
522 .m1 = { .min = 2, .max = 2 },
523 /* FIXME: find real m2 limits */
524 .m2 = { .min = 2 << 22, .max = 255 << 22 },
525 .p1 = { .min = 2, .max = 4 },
526 .p2 = { .p2_slow = 1, .p2_fast = 20 },
527};
528
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200529static bool
530needs_modeset(struct drm_crtc_state *state)
531{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200532 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200533}
534
Imre Deakdccbea32015-06-22 23:35:51 +0300535/*
536 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
537 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
538 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
539 * The helpers' return value is the rate of the clock that is fed to the
540 * display engine's pipe which can be the above fast dot clock rate or a
541 * divided-down version of it.
542 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500543/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300544static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800545{
Shaohua Li21778322009-02-23 15:19:16 +0800546 clock->m = clock->m2 + 2;
547 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200548 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300549 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300550 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
551 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300552
553 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800554}
555
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200556static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
557{
558 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
559}
560
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300561static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800562{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200563 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200565 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300566 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300567 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
568 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300569
570 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800571}
572
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300573static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300574{
575 clock->m = clock->m1 * clock->m2;
576 clock->p = clock->p1 * clock->p2;
577 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300578 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300579 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
580 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300581
582 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300583}
584
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300585int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300586{
587 clock->m = clock->m1 * clock->m2;
588 clock->p = clock->p1 * clock->p2;
589 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300590 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300591 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
592 clock->n << 22);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300594
595 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300596}
597
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800598#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800599/**
600 * Returns whether the given set of divisors are valid for a given refclk with
601 * the given connectors.
602 */
603
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100604static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300605 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300606 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800607{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300608 if (clock->n < limit->n.min || limit->n.max < clock->n)
609 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400611 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400615 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300616
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100617 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200618 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300619 if (clock->m1 <= clock->m2)
620 INTELPllInvalid("m1 <= m2\n");
621
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100622 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200623 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300624 if (clock->p < limit->p.min || limit->p.max < clock->p)
625 INTELPllInvalid("p out of range\n");
626 if (clock->m < limit->m.min || limit->m.max < clock->m)
627 INTELPllInvalid("m out of range\n");
628 }
629
Jesse Barnes79e53942008-11-07 14:24:08 -0800630 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400631 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
633 * connector, etc., rather than just a single range.
634 */
635 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637
638 return true;
639}
640
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300641static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300642i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300643 const struct intel_crtc_state *crtc_state,
644 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300648 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100650 * For LVDS just rely on its current settings for dual-channel.
651 * We haven't figured out how to reliably set up different
652 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100654 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300655 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300657 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 } else {
659 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300662 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300664}
665
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200666/*
667 * Returns a set of divisors for the desired target clock with the given
668 * refclk, or FALSE. The returned values represent the clock equation:
669 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
670 *
671 * Target and reference clocks are specified in kHz.
672 *
673 * If match_clock is provided, then best_clock P divider must match the P
674 * divider from @match_clock used for LVDS downclocking.
675 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300676static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300677i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300678 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300679 int target, int refclk, struct dpll *match_clock,
680 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681{
682 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300683 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300684 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800685
Akshay Joshi0206e352011-08-16 15:34:10 -0400686 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300688 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
689
Zhao Yakui42158662009-11-20 11:24:18 +0800690 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
691 clock.m1++) {
692 for (clock.m2 = limit->m2.min;
693 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200694 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800695 break;
696 for (clock.n = limit->n.min;
697 clock.n <= limit->n.max; clock.n++) {
698 for (clock.p1 = limit->p1.min;
699 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 int this_err;
701
Imre Deakdccbea32015-06-22 23:35:51 +0300702 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100703 if (!intel_PLL_is_valid(to_i915(dev),
704 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000705 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800707 if (match_clock &&
708 clock.p != match_clock->p)
709 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800710
711 this_err = abs(clock.dot - target);
712 if (this_err < err) {
713 *best_clock = clock;
714 err = this_err;
715 }
716 }
717 }
718 }
719 }
720
721 return (err != target);
722}
723
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200724/*
725 * Returns a set of divisors for the desired target clock with the given
726 * refclk, or FALSE. The returned values represent the clock equation:
727 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
728 *
729 * Target and reference clocks are specified in kHz.
730 *
731 * If match_clock is provided, then best_clock P divider must match the P
732 * divider from @match_clock used for LVDS downclocking.
733 */
Ma Lingd4906092009-03-18 20:13:27 +0800734static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300735pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200736 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300737 int target, int refclk, struct dpll *match_clock,
738 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300740 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300741 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 int err = target;
743
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200744 memset(best_clock, 0, sizeof(*best_clock));
745
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
747
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200748 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
749 clock.m1++) {
750 for (clock.m2 = limit->m2.min;
751 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200752 for (clock.n = limit->n.min;
753 clock.n <= limit->n.max; clock.n++) {
754 for (clock.p1 = limit->p1.min;
755 clock.p1 <= limit->p1.max; clock.p1++) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 &clock))
762 continue;
763 if (match_clock &&
764 clock.p != match_clock->p)
765 continue;
766
767 this_err = abs(clock.dot - target);
768 if (this_err < err) {
769 *best_clock = clock;
770 err = this_err;
771 }
772 }
773 }
774 }
775 }
776
777 return (err != target);
778}
779
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200780/*
781 * Returns a set of divisors for the desired target clock with the given
782 * refclk, or FALSE. The returned values represent the clock equation:
783 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200784 *
785 * Target and reference clocks are specified in kHz.
786 *
787 * If match_clock is provided, then best_clock P divider must match the P
788 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200789 */
Ma Lingd4906092009-03-18 20:13:27 +0800790static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300791g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200792 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300793 int target, int refclk, struct dpll *match_clock,
794 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800795{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300796 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300797 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800798 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300799 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400800 /* approximately equals target * 0.00585 */
801 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800802
803 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300804
805 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
806
Ma Lingd4906092009-03-18 20:13:27 +0800807 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200808 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800809 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200810 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800811 for (clock.m1 = limit->m1.max;
812 clock.m1 >= limit->m1.min; clock.m1--) {
813 for (clock.m2 = limit->m2.max;
814 clock.m2 >= limit->m2.min; clock.m2--) {
815 for (clock.p1 = limit->p1.max;
816 clock.p1 >= limit->p1.min; clock.p1--) {
817 int this_err;
818
Imre Deakdccbea32015-06-22 23:35:51 +0300819 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100820 if (!intel_PLL_is_valid(to_i915(dev),
821 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000822 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800823 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000824
825 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800826 if (this_err < err_most) {
827 *best_clock = clock;
828 err_most = this_err;
829 max_n = clock.n;
830 found = true;
831 }
832 }
833 }
834 }
835 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800836 return found;
837}
Ma Lingd4906092009-03-18 20:13:27 +0800838
Imre Deakd5dd62b2015-03-17 11:40:03 +0200839/*
840 * Check if the calculated PLL configuration is more optimal compared to the
841 * best configuration and error found so far. Return the calculated error.
842 */
843static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300844 const struct dpll *calculated_clock,
845 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200846 unsigned int best_error_ppm,
847 unsigned int *error_ppm)
848{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200849 /*
850 * For CHV ignore the error and consider only the P value.
851 * Prefer a bigger P value based on HW requirements.
852 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100853 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200854 *error_ppm = 0;
855
856 return calculated_clock->p > best_clock->p;
857 }
858
Imre Deak24be4e42015-03-17 11:40:04 +0200859 if (WARN_ON_ONCE(!target_freq))
860 return false;
861
Imre Deakd5dd62b2015-03-17 11:40:03 +0200862 *error_ppm = div_u64(1000000ULL *
863 abs(target_freq - calculated_clock->dot),
864 target_freq);
865 /*
866 * Prefer a better P value over a better (smaller) error if the error
867 * is small. Ensure this preference for future configurations too by
868 * setting the error to 0.
869 */
870 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
871 *error_ppm = 0;
872
873 return true;
874 }
875
876 return *error_ppm + 10 < best_error_ppm;
877}
878
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200879/*
880 * Returns a set of divisors for the desired target clock with the given
881 * refclk, or FALSE. The returned values represent the clock equation:
882 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
883 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800884static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300885vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200886 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300887 int target, int refclk, struct dpll *match_clock,
888 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700889{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200890 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300891 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300893 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300894 /* min update 19.2 MHz */
895 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300896 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700897
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300898 target *= 5; /* fast clock */
899
900 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700901
902 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300903 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300904 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300905 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300906 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300907 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700908 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300909 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200910 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300911
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300912 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
913 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300914
Imre Deakdccbea32015-06-22 23:35:51 +0300915 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300916
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100917 if (!intel_PLL_is_valid(to_i915(dev),
918 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300919 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300920 continue;
921
Imre Deakd5dd62b2015-03-17 11:40:03 +0200922 if (!vlv_PLL_is_optimal(dev, target,
923 &clock,
924 best_clock,
925 bestppm, &ppm))
926 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300927
Imre Deakd5dd62b2015-03-17 11:40:03 +0200928 *best_clock = clock;
929 bestppm = ppm;
930 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700931 }
932 }
933 }
934 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700935
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300936 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700937}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700938
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200939/*
940 * Returns a set of divisors for the desired target clock with the given
941 * refclk, or FALSE. The returned values represent the clock equation:
942 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
943 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300944static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200946 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300947 int target, int refclk, struct dpll *match_clock,
948 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200952 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300953 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300954 uint64_t m2;
955 int found = false;
956
957 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200958 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300959
960 /*
961 * Based on hardware doc, the n always set to 1, and m1 always
962 * set to 2. If requires to support 200Mhz refclk, we need to
963 * revisit this because n may not 1 anymore.
964 */
965 clock.n = 1, clock.m1 = 2;
966 target *= 5; /* fast clock */
967
968 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
969 for (clock.p2 = limit->p2.p2_fast;
970 clock.p2 >= limit->p2.p2_slow;
971 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200972 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300973
974 clock.p = clock.p1 * clock.p2;
975
976 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
977 clock.n) << 22, refclk * clock.m1);
978
979 if (m2 > INT_MAX/clock.m1)
980 continue;
981
982 clock.m2 = m2;
983
Imre Deakdccbea32015-06-22 23:35:51 +0300984 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300985
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100986 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300987 continue;
988
Imre Deak9ca3ba02015-03-17 11:40:05 +0200989 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
990 best_error_ppm, &error_ppm))
991 continue;
992
993 *best_clock = clock;
994 best_error_ppm = error_ppm;
995 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300996 }
997 }
998
999 return found;
1000}
1001
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001002bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001003 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001004{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001005 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001006 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001007
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001008 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001009 target_clock, refclk, NULL, best_clock);
1010}
1011
Ville Syrjälä525b9312016-10-31 22:37:02 +02001012bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001013{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001014 /* Be paranoid as we can arrive here with only partial
1015 * state retrieved from the hardware during setup.
1016 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001017 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001018 * as Haswell has gained clock readout/fastboot support.
1019 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001020 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001021 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001022 *
1023 * FIXME: The intel_crtc->active here should be switched to
1024 * crtc->state->active once we have proper CRTC states wired up
1025 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001026 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001027 return crtc->active && crtc->base.primary->state->fb &&
1028 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001029}
1030
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001031enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1032 enum pipe pipe)
1033{
Ville Syrjälä98187832016-10-31 22:37:10 +02001034 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001035
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001036 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001037}
1038
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001039static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001040{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001041 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001042 u32 line1, line2;
1043 u32 line_mask;
1044
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001045 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001046 line_mask = DSL_LINEMASK_GEN2;
1047 else
1048 line_mask = DSL_LINEMASK_GEN3;
1049
1050 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001051 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001052 line2 = I915_READ(reg) & line_mask;
1053
1054 return line1 == line2;
1055}
1056
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057/*
1058 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001059 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001060 *
1061 * After disabling a pipe, we can't wait for vblank in the usual way,
1062 * spinning on the vblank interrupt status bit, since we won't actually
1063 * see an interrupt when the pipe is disabled.
1064 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 * On Gen4 and above:
1066 * wait for the pipe register state bit to turn off
1067 *
1068 * Otherwise:
1069 * wait for the display line value to settle (it usually
1070 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001071 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001072 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001073static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001074{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001075 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001076 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001077 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001078
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001079 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001080 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001081
Keith Packardab7ad7f2010-10-03 00:33:06 -07001082 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001083 if (intel_wait_for_register(dev_priv,
1084 reg, I965_PIPECONF_ACTIVE, 0,
1085 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001086 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001087 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001088 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001089 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001090 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001091 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001092}
1093
Jesse Barnesb24e7172011-01-04 15:09:30 -08001094/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001095void assert_pll(struct drm_i915_private *dev_priv,
1096 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001098 u32 val;
1099 bool cur_state;
1100
Ville Syrjälä649636e2015-09-22 19:50:01 +03001101 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001103 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001105 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001107
Jani Nikula23538ef2013-08-27 15:12:22 +03001108/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001109void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001110{
1111 u32 val;
1112 bool cur_state;
1113
Ville Syrjäläa5805162015-05-26 20:42:30 +03001114 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001115 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001116 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001117
1118 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001119 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001120 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001121 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001122}
Jani Nikula23538ef2013-08-27 15:12:22 +03001123
Jesse Barnes040484a2011-01-03 12:14:26 -08001124static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state)
1126{
Jesse Barnes040484a2011-01-03 12:14:26 -08001127 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001128 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1129 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001130
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001131 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001132 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001133 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001134 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001136 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 cur_state = !!(val & FDI_TX_ENABLE);
1138 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001139 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001140 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001141 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001142}
1143#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1144#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1145
1146static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1147 enum pipe pipe, bool state)
1148{
Jesse Barnes040484a2011-01-03 12:14:26 -08001149 u32 val;
1150 bool cur_state;
1151
Ville Syrjälä649636e2015-09-22 19:50:01 +03001152 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001153 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001154 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001155 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001156 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001157}
1158#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1159#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1160
1161static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1162 enum pipe pipe)
1163{
Jesse Barnes040484a2011-01-03 12:14:26 -08001164 u32 val;
1165
1166 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001167 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001168 return;
1169
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001170 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001171 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001172 return;
1173
Ville Syrjälä649636e2015-09-22 19:50:01 +03001174 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001175 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001176}
1177
Daniel Vetter55607e82013-06-16 21:42:39 +02001178void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1179 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001180{
Jesse Barnes040484a2011-01-03 12:14:26 -08001181 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001182 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001183
Ville Syrjälä649636e2015-09-22 19:50:01 +03001184 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001185 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001186 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001187 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001188 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001189}
1190
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001191void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001193 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 u32 val;
1195 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001196 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001197
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001198 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001199 return;
1200
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001201 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001202 u32 port_sel;
1203
Imre Deak44cb7342016-08-10 14:07:29 +03001204 pp_reg = PP_CONTROL(0);
1205 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001206
1207 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1208 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1209 panel_pipe = PIPE_B;
1210 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001211 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001212 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001213 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001214 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001215 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001216 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001217 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1218 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001219 }
1220
1221 val = I915_READ(pp_reg);
1222 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001223 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001224 locked = false;
1225
Rob Clarke2c719b2014-12-15 13:56:32 -05001226 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001227 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001228 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001229}
1230
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001231static void assert_cursor(struct drm_i915_private *dev_priv,
1232 enum pipe pipe, bool state)
1233{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001234 bool cur_state;
1235
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001236 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001237 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001238 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001239 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001240
Rob Clarke2c719b2014-12-15 13:56:32 -05001241 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001242 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001243 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001244}
1245#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1246#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1247
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001248void assert_pipe(struct drm_i915_private *dev_priv,
1249 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001251 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001252 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1253 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001254 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001256 /* if we need the pipe quirk it must be always on */
1257 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1258 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001259 state = true;
1260
Imre Deak4feed0e2016-02-12 18:55:14 +02001261 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1262 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001264 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001265
1266 intel_display_power_put(dev_priv, power_domain);
1267 } else {
1268 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001269 }
1270
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001272 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001273 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001274}
1275
Chris Wilson931872f2012-01-16 23:01:13 +00001276static void assert_plane(struct drm_i915_private *dev_priv,
1277 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001278{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001279 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001280 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281
Ville Syrjälä649636e2015-09-22 19:50:01 +03001282 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001283 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001284 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001285 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001286 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001287}
1288
Chris Wilson931872f2012-01-16 23:01:13 +00001289#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1290#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1291
Jesse Barnesb24e7172011-01-04 15:09:30 -08001292static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001295 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296
Ville Syrjälä653e1022013-06-04 13:49:05 +03001297 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001298 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001299 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001300 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001301 "plane %c assertion failure, should be disabled but not\n",
1302 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001303 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001304 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001305
Jesse Barnesb24e7172011-01-04 15:09:30 -08001306 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001307 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001308 u32 val = I915_READ(DSPCNTR(i));
1309 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001310 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001311 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001312 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1313 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001314 }
1315}
1316
Jesse Barnes19332d72013-03-28 09:55:38 -07001317static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1318 enum pipe pipe)
1319{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001320 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001321
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001322 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001323 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001324 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001325 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001326 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1327 sprite, pipe_name(pipe));
1328 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001329 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001330 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001331 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001332 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001333 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001334 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001335 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001336 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001337 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001338 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001339 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001340 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001341 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001342 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001343 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001344 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1345 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001346 }
1347}
1348
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001349static void assert_vblank_disabled(struct drm_crtc *crtc)
1350{
Rob Clarke2c719b2014-12-15 13:56:32 -05001351 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001352 drm_crtc_vblank_put(crtc);
1353}
1354
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001355void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1356 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001357{
Jesse Barnes92f25842011-01-04 15:09:34 -08001358 u32 val;
1359 bool enabled;
1360
Ville Syrjälä649636e2015-09-22 19:50:01 +03001361 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001363 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001364 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1365 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001366}
1367
Keith Packard4e634382011-08-06 10:39:45 -07001368static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1369 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001370{
1371 if ((val & DP_PORT_EN) == 0)
1372 return false;
1373
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001374 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001375 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001376 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1377 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001378 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001379 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1380 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001381 } else {
1382 if ((val & DP_PIPE_MASK) != (pipe << 30))
1383 return false;
1384 }
1385 return true;
1386}
1387
Keith Packard1519b992011-08-06 10:35:34 -07001388static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1389 enum pipe pipe, u32 val)
1390{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001391 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001392 return false;
1393
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001394 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001395 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001396 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001397 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001398 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1399 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001400 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001401 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001402 return false;
1403 }
1404 return true;
1405}
1406
1407static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe, u32 val)
1409{
1410 if ((val & LVDS_PORT_EN) == 0)
1411 return false;
1412
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001413 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001414 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1415 return false;
1416 } else {
1417 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1418 return false;
1419 }
1420 return true;
1421}
1422
1423static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1424 enum pipe pipe, u32 val)
1425{
1426 if ((val & ADPA_DAC_ENABLE) == 0)
1427 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001428 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001429 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1430 return false;
1431 } else {
1432 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1433 return false;
1434 }
1435 return true;
1436}
1437
Jesse Barnes291906f2011-02-02 12:28:03 -08001438static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001439 enum pipe pipe, i915_reg_t reg,
1440 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001441{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001442 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001443 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001444 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001445 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001446
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001447 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001448 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001449 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001450}
1451
1452static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001453 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001454{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001455 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001456 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001457 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001458 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001459
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001460 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001461 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001462 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001463}
1464
1465static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe)
1467{
Jesse Barnes291906f2011-02-02 12:28:03 -08001468 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001469
Keith Packardf0575e92011-07-25 22:12:43 -07001470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1472 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001473
Ville Syrjälä649636e2015-09-22 19:50:01 +03001474 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001475 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001476 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001477 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001478
Ville Syrjälä649636e2015-09-22 19:50:01 +03001479 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001480 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001481 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001482 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001483
Paulo Zanonie2debe92013-02-18 19:00:27 -03001484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001487}
1488
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001489static void _vlv_enable_pll(struct intel_crtc *crtc,
1490 const struct intel_crtc_state *pipe_config)
1491{
1492 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1493 enum pipe pipe = crtc->pipe;
1494
1495 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1496 POSTING_READ(DPLL(pipe));
1497 udelay(150);
1498
Chris Wilson2c30b432016-06-30 15:32:54 +01001499 if (intel_wait_for_register(dev_priv,
1500 DPLL(pipe),
1501 DPLL_LOCK_VLV,
1502 DPLL_LOCK_VLV,
1503 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001504 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1505}
1506
Ville Syrjäläd288f652014-10-28 13:20:22 +02001507static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001508 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001509{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001510 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001511 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001512
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001513 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001514
Daniel Vetter87442f72013-06-06 00:52:17 +02001515 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001516 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001517
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001518 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1519 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001520
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001521 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1522 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001523}
1524
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001525
1526static void _chv_enable_pll(struct intel_crtc *crtc,
1527 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001528{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001529 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001530 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532 u32 tmp;
1533
Ville Syrjäläa5805162015-05-26 20:42:30 +03001534 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001535
1536 /* Enable back the 10bit clock to display controller */
1537 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1538 tmp |= DPIO_DCLKP_EN;
1539 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1540
Ville Syrjälä54433e92015-05-26 20:42:31 +03001541 mutex_unlock(&dev_priv->sb_lock);
1542
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001543 /*
1544 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1545 */
1546 udelay(1);
1547
1548 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001549 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001550
1551 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001552 if (intel_wait_for_register(dev_priv,
1553 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1554 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001555 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001556}
1557
1558static void chv_enable_pll(struct intel_crtc *crtc,
1559 const struct intel_crtc_state *pipe_config)
1560{
1561 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1562 enum pipe pipe = crtc->pipe;
1563
1564 assert_pipe_disabled(dev_priv, pipe);
1565
1566 /* PLL is protected by panel, make sure we can write it */
1567 assert_panel_unlocked(dev_priv, pipe);
1568
1569 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1570 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001571
Ville Syrjäläc2317752016-03-15 16:39:56 +02001572 if (pipe != PIPE_A) {
1573 /*
1574 * WaPixelRepeatModeFixForC0:chv
1575 *
1576 * DPLLCMD is AWOL. Use chicken bits to propagate
1577 * the value from DPLLBMD to either pipe B or C.
1578 */
1579 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1580 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1581 I915_WRITE(CBR4_VLV, 0);
1582 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1583
1584 /*
1585 * DPLLB VGA mode also seems to cause problems.
1586 * We should always have it disabled.
1587 */
1588 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1589 } else {
1590 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1591 POSTING_READ(DPLL_MD(pipe));
1592 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001593}
1594
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001595static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001596{
1597 struct intel_crtc *crtc;
1598 int count = 0;
1599
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001600 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001601 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001602 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1603 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001604
1605 return count;
1606}
1607
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001608static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001609{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001610 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001611 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001612 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001616 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001617 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001618 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001620 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001621 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001622 /*
1623 * It appears to be important that we don't enable this
1624 * for the current pipe before otherwise configuring the
1625 * PLL. No idea how this should be handled if multiple
1626 * DVO outputs are enabled simultaneosly.
1627 */
1628 dpll |= DPLL_DVO_2X_MODE;
1629 I915_WRITE(DPLL(!crtc->pipe),
1630 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1631 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001632
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001633 /*
1634 * Apparently we need to have VGA mode enabled prior to changing
1635 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1636 * dividers, even though the register value does change.
1637 */
1638 I915_WRITE(reg, 0);
1639
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001640 I915_WRITE(reg, dpll);
1641
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642 /* Wait for the clocks to stabilize. */
1643 POSTING_READ(reg);
1644 udelay(150);
1645
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001646 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001647 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001648 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 } else {
1650 /* The pixel multiplier can only be updated once the
1651 * DPLL is enabled and the clocks are stable.
1652 *
1653 * So write it again.
1654 */
1655 I915_WRITE(reg, dpll);
1656 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001657
1658 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001659 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001660 POSTING_READ(reg);
1661 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001662 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663 POSTING_READ(reg);
1664 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001665 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001666 POSTING_READ(reg);
1667 udelay(150); /* wait for warmup */
1668}
1669
1670/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001671 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001672 * @dev_priv: i915 private structure
1673 * @pipe: pipe PLL to disable
1674 *
1675 * Disable the PLL for @pipe, making sure the pipe is off first.
1676 *
1677 * Note! This is for pre-ILK only.
1678 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001679static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001680{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001681 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001682 enum pipe pipe = crtc->pipe;
1683
1684 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001685 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001686 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001687 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001688 I915_WRITE(DPLL(PIPE_B),
1689 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1690 I915_WRITE(DPLL(PIPE_A),
1691 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1692 }
1693
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001694 /* Don't disable pipe or pipe PLLs if needed */
1695 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1696 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001697 return;
1698
1699 /* Make sure the pipe isn't still relying on us */
1700 assert_pipe_disabled(dev_priv, pipe);
1701
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001702 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001703 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001704}
1705
Jesse Barnesf6071162013-10-01 10:41:38 -07001706static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1707{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001708 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001709
1710 /* Make sure the pipe isn't still relying on us */
1711 assert_pipe_disabled(dev_priv, pipe);
1712
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001713 val = DPLL_INTEGRATED_REF_CLK_VLV |
1714 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1715 if (pipe != PIPE_A)
1716 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1717
Jesse Barnesf6071162013-10-01 10:41:38 -07001718 I915_WRITE(DPLL(pipe), val);
1719 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001720}
1721
1722static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1723{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001724 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001725 u32 val;
1726
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001727 /* Make sure the pipe isn't still relying on us */
1728 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001729
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001730 val = DPLL_SSC_REF_CLK_CHV |
1731 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001732 if (pipe != PIPE_A)
1733 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001734
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001735 I915_WRITE(DPLL(pipe), val);
1736 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001737
Ville Syrjäläa5805162015-05-26 20:42:30 +03001738 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001739
1740 /* Disable 10bit clock to display controller */
1741 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1742 val &= ~DPIO_DCLKP_EN;
1743 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1744
Ville Syrjäläa5805162015-05-26 20:42:30 +03001745 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001746}
1747
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001748void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001749 struct intel_digital_port *dport,
1750 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001751{
1752 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001753 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001754
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001755 switch (dport->port) {
1756 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001758 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001759 break;
1760 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001761 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001762 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001763 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001764 break;
1765 case PORT_D:
1766 port_mask = DPLL_PORTD_READY_MASK;
1767 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001768 break;
1769 default:
1770 BUG();
1771 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001772
Chris Wilson370004d2016-06-30 15:32:56 +01001773 if (intel_wait_for_register(dev_priv,
1774 dpll_reg, port_mask, expected_mask,
1775 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001776 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1777 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001778}
1779
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001780static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1781 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001782{
Ville Syrjälä98187832016-10-31 22:37:10 +02001783 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1784 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001785 i915_reg_t reg;
1786 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001787
Jesse Barnes040484a2011-01-03 12:14:26 -08001788 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001789 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001790
1791 /* FDI must be feeding us bits for PCH ports */
1792 assert_fdi_tx_enabled(dev_priv, pipe);
1793 assert_fdi_rx_enabled(dev_priv, pipe);
1794
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001795 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001796 /* Workaround: Set the timing override bit before enabling the
1797 * pch transcoder. */
1798 reg = TRANS_CHICKEN2(pipe);
1799 val = I915_READ(reg);
1800 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1801 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001802 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001803
Daniel Vetterab9412b2013-05-03 11:49:46 +02001804 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001805 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001806 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001807
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001808 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001809 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001810 * Make the BPC in transcoder be consistent with
1811 * that in pipeconf reg. For HDMI we must use 8bpc
1812 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001813 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001814 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001815 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001816 val |= PIPECONF_8BPC;
1817 else
1818 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001819 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001820
1821 val &= ~TRANS_INTERLACE_MASK;
1822 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001823 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001824 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001825 val |= TRANS_LEGACY_INTERLACED_ILK;
1826 else
1827 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001828 else
1829 val |= TRANS_PROGRESSIVE;
1830
Jesse Barnes040484a2011-01-03 12:14:26 -08001831 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001832 if (intel_wait_for_register(dev_priv,
1833 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1834 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001835 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001836}
1837
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001838static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001839 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001840{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001841 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001844 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001845 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001847 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001848 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001849 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001850 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001851
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001852 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001853 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001854
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001855 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1856 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001857 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001858 else
1859 val |= TRANS_PROGRESSIVE;
1860
Daniel Vetterab9412b2013-05-03 11:49:46 +02001861 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001862 if (intel_wait_for_register(dev_priv,
1863 LPT_TRANSCONF,
1864 TRANS_STATE_ENABLE,
1865 TRANS_STATE_ENABLE,
1866 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001867 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001868}
1869
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001870static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1871 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001872{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001873 i915_reg_t reg;
1874 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* FDI relies on the transcoder */
1877 assert_fdi_tx_disabled(dev_priv, pipe);
1878 assert_fdi_rx_disabled(dev_priv, pipe);
1879
Jesse Barnes291906f2011-02-02 12:28:03 -08001880 /* Ports must be off as well */
1881 assert_pch_ports_disabled(dev_priv, pipe);
1882
Daniel Vetterab9412b2013-05-03 11:49:46 +02001883 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001884 val = I915_READ(reg);
1885 val &= ~TRANS_ENABLE;
1886 I915_WRITE(reg, val);
1887 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001888 if (intel_wait_for_register(dev_priv,
1889 reg, TRANS_STATE_ENABLE, 0,
1890 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001891 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001892
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001893 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001894 /* Workaround: Clear the timing override chicken bit again. */
1895 reg = TRANS_CHICKEN2(pipe);
1896 val = I915_READ(reg);
1897 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1898 I915_WRITE(reg, val);
1899 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001900}
1901
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001902void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001903{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001904 u32 val;
1905
Daniel Vetterab9412b2013-05-03 11:49:46 +02001906 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001907 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001908 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001909 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001910 if (intel_wait_for_register(dev_priv,
1911 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1912 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001913 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001914
1915 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001916 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001917 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001918 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001919}
1920
Ville Syrjälä65f21302016-10-14 20:02:53 +03001921enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1922{
1923 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1924
1925 WARN_ON(!crtc->config->has_pch_encoder);
1926
1927 if (HAS_PCH_LPT(dev_priv))
1928 return TRANSCODER_A;
1929 else
1930 return (enum transcoder) crtc->pipe;
1931}
1932
Jesse Barnes92f25842011-01-04 15:09:34 -08001933/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001934 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001935 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001937 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001938 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001939 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001940static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941{
Paulo Zanoni03722642014-01-17 13:51:09 -02001942 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001943 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001944 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001945 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001946 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001947 u32 val;
1948
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001949 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1950
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001951 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001952 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001953 assert_sprites_disabled(dev_priv, pipe);
1954
Jesse Barnesb24e7172011-01-04 15:09:30 -08001955 /*
1956 * A pipe without a PLL won't actually be able to drive bits from
1957 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1958 * need the check.
1959 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001960 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001961 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001962 assert_dsi_pll_enabled(dev_priv);
1963 else
1964 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001965 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001966 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001967 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001968 assert_fdi_rx_pll_enabled(dev_priv,
1969 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001970 assert_fdi_tx_pll_enabled(dev_priv,
1971 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001972 }
1973 /* FIXME: assert CPU port conditions for SNB+ */
1974 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001975
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001976 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001977 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001978 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1980 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001981 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001982 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001983
1984 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001985 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001986
1987 /*
1988 * Until the pipe starts DSL will read as 0, which would cause
1989 * an apparent vblank timestamp jump, which messes up also the
1990 * frame count when it's derived from the timestamps. So let's
1991 * wait for the pipe to start properly before we call
1992 * drm_crtc_vblank_on()
1993 */
1994 if (dev->max_vblank_count == 0 &&
1995 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1996 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001997}
1998
1999/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002000 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002001 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002003 * Disable the pipe of @crtc, making sure that various hardware
2004 * specific requirements are met, if applicable, e.g. plane
2005 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002006 *
2007 * Will wait until the pipe has shut down before returning.
2008 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002009static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002010{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002011 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002012 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002013 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002014 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002015 u32 val;
2016
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002017 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2018
Jesse Barnesb24e7172011-01-04 15:09:30 -08002019 /*
2020 * Make sure planes won't keep trying to pump pixels to us,
2021 * or we might hang the display.
2022 */
2023 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002024 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002025 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002027 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002028 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002029 if ((val & PIPECONF_ENABLE) == 0)
2030 return;
2031
Ville Syrjälä67adc642014-08-15 01:21:57 +03002032 /*
2033 * Double wide has implications for planes
2034 * so best keep it disabled when not needed.
2035 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002036 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002037 val &= ~PIPECONF_DOUBLE_WIDE;
2038
2039 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002040 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2041 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002042 val &= ~PIPECONF_ENABLE;
2043
2044 I915_WRITE(reg, val);
2045 if ((val & PIPECONF_ENABLE) == 0)
2046 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047}
2048
Ville Syrjälä832be822016-01-12 21:08:33 +02002049static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2050{
2051 return IS_GEN2(dev_priv) ? 2048 : 4096;
2052}
2053
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002054static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2055 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002056{
2057 switch (fb_modifier) {
2058 case DRM_FORMAT_MOD_NONE:
2059 return cpp;
2060 case I915_FORMAT_MOD_X_TILED:
2061 if (IS_GEN2(dev_priv))
2062 return 128;
2063 else
2064 return 512;
2065 case I915_FORMAT_MOD_Y_TILED:
2066 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2067 return 128;
2068 else
2069 return 512;
2070 case I915_FORMAT_MOD_Yf_TILED:
2071 switch (cpp) {
2072 case 1:
2073 return 64;
2074 case 2:
2075 case 4:
2076 return 128;
2077 case 8:
2078 case 16:
2079 return 256;
2080 default:
2081 MISSING_CASE(cpp);
2082 return cpp;
2083 }
2084 break;
2085 default:
2086 MISSING_CASE(fb_modifier);
2087 return cpp;
2088 }
2089}
2090
Ville Syrjälä832be822016-01-12 21:08:33 +02002091unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2092 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002093{
Ville Syrjälä832be822016-01-12 21:08:33 +02002094 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2095 return 1;
2096 else
2097 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002098 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002099}
2100
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002101/* Return the tile dimensions in pixel units */
2102static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2103 unsigned int *tile_width,
2104 unsigned int *tile_height,
2105 uint64_t fb_modifier,
2106 unsigned int cpp)
2107{
2108 unsigned int tile_width_bytes =
2109 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2110
2111 *tile_width = tile_width_bytes / cpp;
2112 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2113}
2114
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002115unsigned int
2116intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002117 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002118{
Ville Syrjälä832be822016-01-12 21:08:33 +02002119 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2120 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2121
2122 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002123}
2124
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002125unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2126{
2127 unsigned int size = 0;
2128 int i;
2129
2130 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2131 size += rot_info->plane[i].width * rot_info->plane[i].height;
2132
2133 return size;
2134}
2135
Daniel Vetter75c82a52015-10-14 16:51:04 +02002136static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002137intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2138 const struct drm_framebuffer *fb,
2139 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002140{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002141 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002142 *view = i915_ggtt_view_rotated;
2143 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2144 } else {
2145 *view = i915_ggtt_view_normal;
2146 }
2147}
2148
Ville Syrjälä603525d2016-01-12 21:08:37 +02002149static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002150{
2151 if (INTEL_INFO(dev_priv)->gen >= 9)
2152 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002153 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002154 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002155 return 128 * 1024;
2156 else if (INTEL_INFO(dev_priv)->gen >= 4)
2157 return 4 * 1024;
2158 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002159 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002160}
2161
Ville Syrjälä603525d2016-01-12 21:08:37 +02002162static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2163 uint64_t fb_modifier)
2164{
2165 switch (fb_modifier) {
2166 case DRM_FORMAT_MOD_NONE:
2167 return intel_linear_alignment(dev_priv);
2168 case I915_FORMAT_MOD_X_TILED:
2169 if (INTEL_INFO(dev_priv)->gen >= 9)
2170 return 256 * 1024;
2171 return 0;
2172 case I915_FORMAT_MOD_Y_TILED:
2173 case I915_FORMAT_MOD_Yf_TILED:
2174 return 1 * 1024 * 1024;
2175 default:
2176 MISSING_CASE(fb_modifier);
2177 return 0;
2178 }
2179}
2180
Chris Wilson058d88c2016-08-15 10:49:06 +01002181struct i915_vma *
2182intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002183{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002184 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002185 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002186 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002187 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002188 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002190
Matt Roperebcdd392014-07-09 16:22:11 -07002191 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2192
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002193 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002194
Ville Syrjälä3465c582016-02-15 22:54:43 +02002195 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002196
Chris Wilson693db182013-03-05 14:52:39 +00002197 /* Note that the w/a also requires 64 PTE of padding following the
2198 * bo. We currently fill all unused PTE with the shadow page and so
2199 * we should always have valid PTE following the scanout preventing
2200 * the VT-d warning.
2201 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002202 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002203 alignment = 256 * 1024;
2204
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002205 /*
2206 * Global gtt pte registers are special registers which actually forward
2207 * writes to a chunk of system memory. Which means that there is no risk
2208 * that the register values disappear as soon as we call
2209 * intel_runtime_pm_put(), so it is correct to wrap only the
2210 * pin/unpin/fence and not more.
2211 */
2212 intel_runtime_pm_get(dev_priv);
2213
Chris Wilson058d88c2016-08-15 10:49:06 +01002214 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002215 if (IS_ERR(vma))
2216 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002217
Chris Wilson05a20d02016-08-18 17:16:55 +01002218 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002219 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2220 * fence, whereas 965+ only requires a fence if using
2221 * framebuffer compression. For simplicity, we always, when
2222 * possible, install a fence as the cost is not that onerous.
2223 *
2224 * If we fail to fence the tiled scanout, then either the
2225 * modeset will reject the change (which is highly unlikely as
2226 * the affected systems, all but one, do not have unmappable
2227 * space) or we will not be able to enable full powersaving
2228 * techniques (also likely not to apply due to various limits
2229 * FBC and the like impose on the size of the buffer, which
2230 * presumably we violated anyway with this unmappable buffer).
2231 * Anyway, it is presumably better to stumble onwards with
2232 * something and try to run the system in a "less than optimal"
2233 * mode that matches the user configuration.
2234 */
2235 if (i915_vma_get_fence(vma) == 0)
2236 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002237 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002238
Chris Wilson49ef5292016-08-18 17:17:00 +01002239err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002240 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002241 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002242}
2243
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002244void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002245{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002246 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002247 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002248 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002249
Matt Roperebcdd392014-07-09 16:22:11 -07002250 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2251
Ville Syrjälä3465c582016-02-15 22:54:43 +02002252 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002253 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002254
Chris Wilson49ef5292016-08-18 17:17:00 +01002255 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002256 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002257}
2258
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002259static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2260 unsigned int rotation)
2261{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002262 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002263 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2264 else
2265 return fb->pitches[plane];
2266}
2267
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002268/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002269 * Convert the x/y offsets into a linear offset.
2270 * Only valid with 0/180 degree rotation, which is fine since linear
2271 * offset is only used with linear buffers on pre-hsw and tiled buffers
2272 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2273 */
2274u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002275 const struct intel_plane_state *state,
2276 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002277{
Ville Syrjälä29490562016-01-20 18:02:50 +02002278 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002279 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2280 unsigned int pitch = fb->pitches[plane];
2281
2282 return y * pitch + x * cpp;
2283}
2284
2285/*
2286 * Add the x/y offsets derived from fb->offsets[] to the user
2287 * specified plane src x/y offsets. The resulting x/y offsets
2288 * specify the start of scanout from the beginning of the gtt mapping.
2289 */
2290void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002291 const struct intel_plane_state *state,
2292 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002293
2294{
Ville Syrjälä29490562016-01-20 18:02:50 +02002295 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2296 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002297
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002298 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002299 *x += intel_fb->rotated[plane].x;
2300 *y += intel_fb->rotated[plane].y;
2301 } else {
2302 *x += intel_fb->normal[plane].x;
2303 *y += intel_fb->normal[plane].y;
2304 }
2305}
2306
2307/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002308 * Input tile dimensions and pitch must already be
2309 * rotated to match x and y, and in pixel units.
2310 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002311static u32 _intel_adjust_tile_offset(int *x, int *y,
2312 unsigned int tile_width,
2313 unsigned int tile_height,
2314 unsigned int tile_size,
2315 unsigned int pitch_tiles,
2316 u32 old_offset,
2317 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002318{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002319 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002320 unsigned int tiles;
2321
2322 WARN_ON(old_offset & (tile_size - 1));
2323 WARN_ON(new_offset & (tile_size - 1));
2324 WARN_ON(new_offset > old_offset);
2325
2326 tiles = (old_offset - new_offset) / tile_size;
2327
2328 *y += tiles / pitch_tiles * tile_height;
2329 *x += tiles % pitch_tiles * tile_width;
2330
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002331 /* minimize x in case it got needlessly big */
2332 *y += *x / pitch_pixels * tile_height;
2333 *x %= pitch_pixels;
2334
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002335 return new_offset;
2336}
2337
2338/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002339 * Adjust the tile offset by moving the difference into
2340 * the x/y offsets.
2341 */
2342static u32 intel_adjust_tile_offset(int *x, int *y,
2343 const struct intel_plane_state *state, int plane,
2344 u32 old_offset, u32 new_offset)
2345{
2346 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2347 const struct drm_framebuffer *fb = state->base.fb;
2348 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2349 unsigned int rotation = state->base.rotation;
2350 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2351
2352 WARN_ON(new_offset > old_offset);
2353
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002354 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002355 unsigned int tile_size, tile_width, tile_height;
2356 unsigned int pitch_tiles;
2357
2358 tile_size = intel_tile_size(dev_priv);
2359 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002360 fb->modifier, cpp);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002361
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002362 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002363 pitch_tiles = pitch / tile_height;
2364 swap(tile_width, tile_height);
2365 } else {
2366 pitch_tiles = pitch / (tile_width * cpp);
2367 }
2368
2369 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2370 tile_size, pitch_tiles,
2371 old_offset, new_offset);
2372 } else {
2373 old_offset += *y * pitch + *x * cpp;
2374
2375 *y = (old_offset - new_offset) / pitch;
2376 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2377 }
2378
2379 return new_offset;
2380}
2381
2382/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002383 * Computes the linear offset to the base tile and adjusts
2384 * x, y. bytes per pixel is assumed to be a power-of-two.
2385 *
2386 * In the 90/270 rotated case, x and y are assumed
2387 * to be already rotated to match the rotated GTT view, and
2388 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002389 *
2390 * This function is used when computing the derived information
2391 * under intel_framebuffer, so using any of that information
2392 * here is not allowed. Anything under drm_framebuffer can be
2393 * used. This is why the user has to pass in the pitch since it
2394 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002395 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002396static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2397 int *x, int *y,
2398 const struct drm_framebuffer *fb, int plane,
2399 unsigned int pitch,
2400 unsigned int rotation,
2401 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002402{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002403 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002404 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002405 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002406
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002407 if (alignment)
2408 alignment--;
2409
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002410 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002411 unsigned int tile_size, tile_width, tile_height;
2412 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002413
Ville Syrjäläd8433102016-01-12 21:08:35 +02002414 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002415 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2416 fb_modifier, cpp);
2417
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002418 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002419 pitch_tiles = pitch / tile_height;
2420 swap(tile_width, tile_height);
2421 } else {
2422 pitch_tiles = pitch / (tile_width * cpp);
2423 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002424
Ville Syrjäläd8433102016-01-12 21:08:35 +02002425 tile_rows = *y / tile_height;
2426 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002427
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002428 tiles = *x / tile_width;
2429 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002430
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002431 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2432 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002433
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002434 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2435 tile_size, pitch_tiles,
2436 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002437 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002438 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002439 offset_aligned = offset & ~alignment;
2440
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002441 *y = (offset & alignment) / pitch;
2442 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002443 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002444
2445 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002446}
2447
Ville Syrjälä6687c902015-09-15 13:16:41 +03002448u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002449 const struct intel_plane_state *state,
2450 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002451{
Ville Syrjälä29490562016-01-20 18:02:50 +02002452 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2453 const struct drm_framebuffer *fb = state->base.fb;
2454 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002455 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002456 u32 alignment;
2457
2458 /* AUX_DIST needs only 4K alignment */
2459 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2460 alignment = 4096;
2461 else
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002462 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002463
2464 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2465 rotation, alignment);
2466}
2467
2468/* Convert the fb->offset[] linear offset into x/y offsets */
2469static void intel_fb_offset_to_xy(int *x, int *y,
2470 const struct drm_framebuffer *fb, int plane)
2471{
2472 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2473 unsigned int pitch = fb->pitches[plane];
2474 u32 linear_offset = fb->offsets[plane];
2475
2476 *y = linear_offset / pitch;
2477 *x = linear_offset % pitch / cpp;
2478}
2479
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002480static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2481{
2482 switch (fb_modifier) {
2483 case I915_FORMAT_MOD_X_TILED:
2484 return I915_TILING_X;
2485 case I915_FORMAT_MOD_Y_TILED:
2486 return I915_TILING_Y;
2487 default:
2488 return I915_TILING_NONE;
2489 }
2490}
2491
Ville Syrjälä6687c902015-09-15 13:16:41 +03002492static int
2493intel_fill_fb_info(struct drm_i915_private *dev_priv,
2494 struct drm_framebuffer *fb)
2495{
2496 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2497 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2498 u32 gtt_offset_rotated = 0;
2499 unsigned int max_size = 0;
2500 uint32_t format = fb->pixel_format;
2501 int i, num_planes = drm_format_num_planes(format);
2502 unsigned int tile_size = intel_tile_size(dev_priv);
2503
2504 for (i = 0; i < num_planes; i++) {
2505 unsigned int width, height;
2506 unsigned int cpp, size;
2507 u32 offset;
2508 int x, y;
2509
2510 cpp = drm_format_plane_cpp(format, i);
2511 width = drm_format_plane_width(fb->width, format, i);
2512 height = drm_format_plane_height(fb->height, format, i);
2513
2514 intel_fb_offset_to_xy(&x, &y, fb, i);
2515
2516 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002517 * The fence (if used) is aligned to the start of the object
2518 * so having the framebuffer wrap around across the edge of the
2519 * fenced region doesn't really work. We have no API to configure
2520 * the fence start offset within the object (nor could we probably
2521 * on gen2/3). So it's just easier if we just require that the
2522 * fb layout agrees with the fence layout. We already check that the
2523 * fb stride matches the fence stride elsewhere.
2524 */
2525 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2526 (x + width) * cpp > fb->pitches[i]) {
2527 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2528 i, fb->offsets[i]);
2529 return -EINVAL;
2530 }
2531
2532 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002533 * First pixel of the framebuffer from
2534 * the start of the normal gtt mapping.
2535 */
2536 intel_fb->normal[i].x = x;
2537 intel_fb->normal[i].y = y;
2538
2539 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2540 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002541 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002542 offset /= tile_size;
2543
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002544 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002545 unsigned int tile_width, tile_height;
2546 unsigned int pitch_tiles;
2547 struct drm_rect r;
2548
2549 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002550 fb->modifier, cpp);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002551
2552 rot_info->plane[i].offset = offset;
2553 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2554 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2555 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2556
2557 intel_fb->rotated[i].pitch =
2558 rot_info->plane[i].height * tile_height;
2559
2560 /* how many tiles does this plane need */
2561 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2562 /*
2563 * If the plane isn't horizontally tile aligned,
2564 * we need one more tile.
2565 */
2566 if (x != 0)
2567 size++;
2568
2569 /* rotate the x/y offsets to match the GTT view */
2570 r.x1 = x;
2571 r.y1 = y;
2572 r.x2 = x + width;
2573 r.y2 = y + height;
2574 drm_rect_rotate(&r,
2575 rot_info->plane[i].width * tile_width,
2576 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002577 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002578 x = r.x1;
2579 y = r.y1;
2580
2581 /* rotate the tile dimensions to match the GTT view */
2582 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2583 swap(tile_width, tile_height);
2584
2585 /*
2586 * We only keep the x/y offsets, so push all of the
2587 * gtt offset into the x/y offsets.
2588 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002589 _intel_adjust_tile_offset(&x, &y, tile_size,
2590 tile_width, tile_height, pitch_tiles,
2591 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002592
2593 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2594
2595 /*
2596 * First pixel of the framebuffer from
2597 * the start of the rotated gtt mapping.
2598 */
2599 intel_fb->rotated[i].x = x;
2600 intel_fb->rotated[i].y = y;
2601 } else {
2602 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2603 x * cpp, tile_size);
2604 }
2605
2606 /* how many tiles in total needed in the bo */
2607 max_size = max(max_size, offset + size);
2608 }
2609
2610 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2611 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2612 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2613 return -EINVAL;
2614 }
2615
2616 return 0;
2617}
2618
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002619static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002620{
2621 switch (format) {
2622 case DISPPLANE_8BPP:
2623 return DRM_FORMAT_C8;
2624 case DISPPLANE_BGRX555:
2625 return DRM_FORMAT_XRGB1555;
2626 case DISPPLANE_BGRX565:
2627 return DRM_FORMAT_RGB565;
2628 default:
2629 case DISPPLANE_BGRX888:
2630 return DRM_FORMAT_XRGB8888;
2631 case DISPPLANE_RGBX888:
2632 return DRM_FORMAT_XBGR8888;
2633 case DISPPLANE_BGRX101010:
2634 return DRM_FORMAT_XRGB2101010;
2635 case DISPPLANE_RGBX101010:
2636 return DRM_FORMAT_XBGR2101010;
2637 }
2638}
2639
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002640static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2641{
2642 switch (format) {
2643 case PLANE_CTL_FORMAT_RGB_565:
2644 return DRM_FORMAT_RGB565;
2645 default:
2646 case PLANE_CTL_FORMAT_XRGB_8888:
2647 if (rgb_order) {
2648 if (alpha)
2649 return DRM_FORMAT_ABGR8888;
2650 else
2651 return DRM_FORMAT_XBGR8888;
2652 } else {
2653 if (alpha)
2654 return DRM_FORMAT_ARGB8888;
2655 else
2656 return DRM_FORMAT_XRGB8888;
2657 }
2658 case PLANE_CTL_FORMAT_XRGB_2101010:
2659 if (rgb_order)
2660 return DRM_FORMAT_XBGR2101010;
2661 else
2662 return DRM_FORMAT_XRGB2101010;
2663 }
2664}
2665
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002666static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002667intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2668 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002669{
2670 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002671 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002672 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002673 struct drm_i915_gem_object *obj = NULL;
2674 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002675 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002676 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2677 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2678 PAGE_SIZE);
2679
2680 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002681
Chris Wilsonff2652e2014-03-10 08:07:02 +00002682 if (plane_config->size == 0)
2683 return false;
2684
Paulo Zanoni3badb492015-09-23 12:52:23 -03002685 /* If the FB is too big, just don't use it since fbdev is not very
2686 * important and we should probably use that space with FBC or other
2687 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002688 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002689 return false;
2690
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002691 mutex_lock(&dev->struct_mutex);
2692
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002693 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002694 base_aligned,
2695 base_aligned,
2696 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002697 if (!obj) {
2698 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002699 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002700 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002701
Chris Wilson3e510a82016-08-05 10:14:23 +01002702 if (plane_config->tiling == I915_TILING_X)
2703 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002704
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002705 mode_cmd.pixel_format = fb->pixel_format;
2706 mode_cmd.width = fb->width;
2707 mode_cmd.height = fb->height;
2708 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002709 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002710 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002711
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002712 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002713 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002714 DRM_DEBUG_KMS("intel fb init failed\n");
2715 goto out_unref_obj;
2716 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002717
Jesse Barnes46f297f2014-03-07 08:57:48 -08002718 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002719
Daniel Vetterf6936e22015-03-26 12:17:05 +01002720 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002721 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002722
2723out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002724 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002725 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002726 return false;
2727}
2728
Daniel Vetter5a21b662016-05-24 17:13:53 +02002729/* Update plane->state->fb to match plane->fb after driver-internal updates */
2730static void
2731update_state_fb(struct drm_plane *plane)
2732{
2733 if (plane->fb == plane->state->fb)
2734 return;
2735
2736 if (plane->state->fb)
2737 drm_framebuffer_unreference(plane->state->fb);
2738 plane->state->fb = plane->fb;
2739 if (plane->state->fb)
2740 drm_framebuffer_reference(plane->state->fb);
2741}
2742
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002743static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002744intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2745 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002746{
2747 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002748 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002749 struct drm_crtc *c;
2750 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002751 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002752 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002753 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002754 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2755 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002756 struct intel_plane_state *intel_state =
2757 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002758 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002759
Damien Lespiau2d140302015-02-05 17:22:18 +00002760 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002761 return;
2762
Daniel Vetterf6936e22015-03-26 12:17:05 +01002763 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002764 fb = &plane_config->fb->base;
2765 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002766 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002767
Damien Lespiau2d140302015-02-05 17:22:18 +00002768 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002769
2770 /*
2771 * Failed to alloc the obj, check to see if we should share
2772 * an fb with another CRTC instead
2773 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002774 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002775 i = to_intel_crtc(c);
2776
2777 if (c == &intel_crtc->base)
2778 continue;
2779
Matt Roper2ff8fde2014-07-08 07:50:07 -07002780 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002781 continue;
2782
Daniel Vetter88595ac2015-03-26 12:42:24 +01002783 fb = c->primary->fb;
2784 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002785 continue;
2786
Daniel Vetter88595ac2015-03-26 12:42:24 +01002787 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002788 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002789 drm_framebuffer_reference(fb);
2790 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002791 }
2792 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002793
Matt Roper200757f2015-12-03 11:37:36 -08002794 /*
2795 * We've failed to reconstruct the BIOS FB. Current display state
2796 * indicates that the primary plane is visible, but has a NULL FB,
2797 * which will lead to problems later if we don't fix it up. The
2798 * simplest solution is to just disable the primary plane now and
2799 * pretend the BIOS never had it enabled.
2800 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002801 to_intel_plane_state(plane_state)->base.visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002802 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002803 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002804 intel_plane->disable_plane(primary, &intel_crtc->base);
2805
Daniel Vetter88595ac2015-03-26 12:42:24 +01002806 return;
2807
2808valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002809 plane_state->src_x = 0;
2810 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002811 plane_state->src_w = fb->width << 16;
2812 plane_state->src_h = fb->height << 16;
2813
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002814 plane_state->crtc_x = 0;
2815 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002816 plane_state->crtc_w = fb->width;
2817 plane_state->crtc_h = fb->height;
2818
Rob Clark1638d302016-11-05 11:08:08 -04002819 intel_state->base.src = drm_plane_state_src(plane_state);
2820 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002821
Daniel Vetter88595ac2015-03-26 12:42:24 +01002822 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002823 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002824 dev_priv->preserve_bios_swizzle = true;
2825
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002826 drm_framebuffer_reference(fb);
2827 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002828 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002829 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002830 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2831 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002832}
2833
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002834static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2835 unsigned int rotation)
2836{
2837 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2838
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002839 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002840 case DRM_FORMAT_MOD_NONE:
2841 case I915_FORMAT_MOD_X_TILED:
2842 switch (cpp) {
2843 case 8:
2844 return 4096;
2845 case 4:
2846 case 2:
2847 case 1:
2848 return 8192;
2849 default:
2850 MISSING_CASE(cpp);
2851 break;
2852 }
2853 break;
2854 case I915_FORMAT_MOD_Y_TILED:
2855 case I915_FORMAT_MOD_Yf_TILED:
2856 switch (cpp) {
2857 case 8:
2858 return 2048;
2859 case 4:
2860 return 4096;
2861 case 2:
2862 case 1:
2863 return 8192;
2864 default:
2865 MISSING_CASE(cpp);
2866 break;
2867 }
2868 break;
2869 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002870 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002871 }
2872
2873 return 2048;
2874}
2875
2876static int skl_check_main_surface(struct intel_plane_state *plane_state)
2877{
2878 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2879 const struct drm_framebuffer *fb = plane_state->base.fb;
2880 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002881 int x = plane_state->base.src.x1 >> 16;
2882 int y = plane_state->base.src.y1 >> 16;
2883 int w = drm_rect_width(&plane_state->base.src) >> 16;
2884 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002885 int max_width = skl_max_plane_width(fb, 0, rotation);
2886 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002887 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002888
2889 if (w > max_width || h > max_height) {
2890 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2891 w, h, max_width, max_height);
2892 return -EINVAL;
2893 }
2894
2895 intel_add_fb_offsets(&x, &y, plane_state, 0);
2896 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2897
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002898 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002899
2900 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002901 * AUX surface offset is specified as the distance from the
2902 * main surface offset, and it must be non-negative. Make
2903 * sure that is what we will get.
2904 */
2905 if (offset > aux_offset)
2906 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2907 offset, aux_offset & ~(alignment - 1));
2908
2909 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002910 * When using an X-tiled surface, the plane blows up
2911 * if the x offset + width exceed the stride.
2912 *
2913 * TODO: linear and Y-tiled seem fine, Yf untested,
2914 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002915 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002916 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2917
2918 while ((x + w) * cpp > fb->pitches[0]) {
2919 if (offset == 0) {
2920 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2921 return -EINVAL;
2922 }
2923
2924 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2925 offset, offset - alignment);
2926 }
2927 }
2928
2929 plane_state->main.offset = offset;
2930 plane_state->main.x = x;
2931 plane_state->main.y = y;
2932
2933 return 0;
2934}
2935
Ville Syrjälä8d970652016-01-28 16:30:28 +02002936static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2937{
2938 const struct drm_framebuffer *fb = plane_state->base.fb;
2939 unsigned int rotation = plane_state->base.rotation;
2940 int max_width = skl_max_plane_width(fb, 1, rotation);
2941 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002942 int x = plane_state->base.src.x1 >> 17;
2943 int y = plane_state->base.src.y1 >> 17;
2944 int w = drm_rect_width(&plane_state->base.src) >> 17;
2945 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002946 u32 offset;
2947
2948 intel_add_fb_offsets(&x, &y, plane_state, 1);
2949 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2950
2951 /* FIXME not quite sure how/if these apply to the chroma plane */
2952 if (w > max_width || h > max_height) {
2953 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2954 w, h, max_width, max_height);
2955 return -EINVAL;
2956 }
2957
2958 plane_state->aux.offset = offset;
2959 plane_state->aux.x = x;
2960 plane_state->aux.y = y;
2961
2962 return 0;
2963}
2964
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002965int skl_check_plane_surface(struct intel_plane_state *plane_state)
2966{
2967 const struct drm_framebuffer *fb = plane_state->base.fb;
2968 unsigned int rotation = plane_state->base.rotation;
2969 int ret;
2970
2971 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002972 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002973 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002974 fb->width << 16, fb->height << 16,
2975 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002976
Ville Syrjälä8d970652016-01-28 16:30:28 +02002977 /*
2978 * Handle the AUX surface first since
2979 * the main surface setup depends on it.
2980 */
2981 if (fb->pixel_format == DRM_FORMAT_NV12) {
2982 ret = skl_check_nv12_aux_surface(plane_state);
2983 if (ret)
2984 return ret;
2985 } else {
2986 plane_state->aux.offset = ~0xfff;
2987 plane_state->aux.x = 0;
2988 plane_state->aux.y = 0;
2989 }
2990
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002991 ret = skl_check_main_surface(plane_state);
2992 if (ret)
2993 return ret;
2994
2995 return 0;
2996}
2997
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002998static void i9xx_update_primary_plane(struct drm_plane *primary,
2999 const struct intel_crtc_state *crtc_state,
3000 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003001{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003002 struct drm_i915_private *dev_priv = to_i915(primary->dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3004 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07003005 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003006 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003007 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003008 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003009 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003010 int x = plane_state->base.src.x1 >> 16;
3011 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003012
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003013 dspcntr = DISPPLANE_GAMMA_ENABLE;
3014
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003015 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003016
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003017 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003018 if (intel_crtc->pipe == PIPE_B)
3019 dspcntr |= DISPPLANE_SEL_PIPE_B;
3020
3021 /* pipesrc and dspsize control the size that is scaled from,
3022 * which should always be the user's requested size.
3023 */
3024 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003025 ((crtc_state->pipe_src_h - 1) << 16) |
3026 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003027 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003028 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003029 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003030 ((crtc_state->pipe_src_h - 1) << 16) |
3031 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003032 I915_WRITE(PRIMPOS(plane), 0);
3033 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003034 }
3035
Ville Syrjälä57779d02012-10-31 17:50:14 +02003036 switch (fb->pixel_format) {
3037 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003038 dspcntr |= DISPPLANE_8BPP;
3039 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003040 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003041 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003042 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003043 case DRM_FORMAT_RGB565:
3044 dspcntr |= DISPPLANE_BGRX565;
3045 break;
3046 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003047 dspcntr |= DISPPLANE_BGRX888;
3048 break;
3049 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003050 dspcntr |= DISPPLANE_RGBX888;
3051 break;
3052 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003053 dspcntr |= DISPPLANE_BGRX101010;
3054 break;
3055 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003056 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003057 break;
3058 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003059 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003060 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003061
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003062 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003063 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003064 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003065
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003066 if (rotation & DRM_ROTATE_180)
3067 dspcntr |= DISPPLANE_ROTATE_180;
3068
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003069 if (rotation & DRM_REFLECT_X)
3070 dspcntr |= DISPPLANE_MIRROR;
3071
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003072 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003073 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3074
Ville Syrjälä29490562016-01-20 18:02:50 +02003075 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003076
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003077 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003078 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003079 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003080
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003081 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003082 x += crtc_state->pipe_src_w - 1;
3083 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003084 } else if (rotation & DRM_REFLECT_X) {
3085 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303086 }
3087
Ville Syrjälä29490562016-01-20 18:02:50 +02003088 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003089
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003090 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä6687c902015-09-15 13:16:41 +03003091 intel_crtc->dspaddr_offset = linear_offset;
3092
Paulo Zanoni2db33662015-09-14 15:20:03 -03003093 intel_crtc->adjusted_x = x;
3094 intel_crtc->adjusted_y = y;
3095
Sonika Jindal48404c12014-08-22 14:06:04 +05303096 I915_WRITE(reg, dspcntr);
3097
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003098 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003099 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003100 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003101 intel_fb_gtt_offset(fb, rotation) +
3102 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003103 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003104 I915_WRITE(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003105 } else {
3106 I915_WRITE(DSPADDR(plane),
3107 intel_fb_gtt_offset(fb, rotation) +
3108 intel_crtc->dspaddr_offset);
3109 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003110 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003111}
3112
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003113static void i9xx_disable_primary_plane(struct drm_plane *primary,
3114 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003115{
3116 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003117 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003119 int plane = intel_crtc->plane;
3120
3121 I915_WRITE(DSPCNTR(plane), 0);
3122 if (INTEL_INFO(dev_priv)->gen >= 4)
3123 I915_WRITE(DSPSURF(plane), 0);
3124 else
3125 I915_WRITE(DSPADDR(plane), 0);
3126 POSTING_READ(DSPCNTR(plane));
3127}
3128
3129static void ironlake_update_primary_plane(struct drm_plane *primary,
3130 const struct intel_crtc_state *crtc_state,
3131 const struct intel_plane_state *plane_state)
3132{
3133 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003134 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3136 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003137 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003138 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003139 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003140 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003141 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003142 int x = plane_state->base.src.x1 >> 16;
3143 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003144
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003145 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003146 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003147
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003148 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003149 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3150
Ville Syrjälä57779d02012-10-31 17:50:14 +02003151 switch (fb->pixel_format) {
3152 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003153 dspcntr |= DISPPLANE_8BPP;
3154 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003155 case DRM_FORMAT_RGB565:
3156 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003157 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003158 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003159 dspcntr |= DISPPLANE_BGRX888;
3160 break;
3161 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003162 dspcntr |= DISPPLANE_RGBX888;
3163 break;
3164 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003165 dspcntr |= DISPPLANE_BGRX101010;
3166 break;
3167 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003168 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003169 break;
3170 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003171 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003172 }
3173
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003174 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003175 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003176
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003177 if (rotation & DRM_ROTATE_180)
3178 dspcntr |= DISPPLANE_ROTATE_180;
3179
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003180 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003181 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003182
Ville Syrjälä29490562016-01-20 18:02:50 +02003183 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003184
Daniel Vetterc2c75132012-07-05 12:17:30 +02003185 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003186 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003187
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003188 /* HSW+ does this automagically in hardware */
3189 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3190 rotation & DRM_ROTATE_180) {
3191 x += crtc_state->pipe_src_w - 1;
3192 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303193 }
3194
Ville Syrjälä29490562016-01-20 18:02:50 +02003195 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003196
Paulo Zanoni2db33662015-09-14 15:20:03 -03003197 intel_crtc->adjusted_x = x;
3198 intel_crtc->adjusted_y = y;
3199
Sonika Jindal48404c12014-08-22 14:06:04 +05303200 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003201
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003202 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003203 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003204 intel_fb_gtt_offset(fb, rotation) +
3205 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003206 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003207 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3208 } else {
3209 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3210 I915_WRITE(DSPLINOFF(plane), linear_offset);
3211 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003212 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003213}
3214
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003215u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3216 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003217{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003218 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3219 return 64;
3220 } else {
3221 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003222
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003223 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003224 }
3225}
3226
Ville Syrjälä6687c902015-09-15 13:16:41 +03003227u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3228 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003229{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003230 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003231 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01003232 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003233
Ville Syrjälä6687c902015-09-15 13:16:41 +03003234 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003235
Chris Wilson058d88c2016-08-15 10:49:06 +01003236 vma = i915_gem_object_to_ggtt(obj, &view);
3237 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3238 view.type))
3239 return -1;
3240
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003241 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003242}
3243
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003244static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3245{
3246 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003247 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003248
3249 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3250 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3251 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003252}
3253
Chandra Kondurua1b22782015-04-07 15:28:45 -07003254/*
3255 * This function detaches (aka. unbinds) unused scalers in hardware
3256 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003257static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003258{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003259 struct intel_crtc_scaler_state *scaler_state;
3260 int i;
3261
Chandra Kondurua1b22782015-04-07 15:28:45 -07003262 scaler_state = &intel_crtc->config->scaler_state;
3263
3264 /* loop through and disable scalers that aren't in use */
3265 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003266 if (!scaler_state->scalers[i].in_use)
3267 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003268 }
3269}
3270
Ville Syrjäläd2196772016-01-28 18:33:11 +02003271u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3272 unsigned int rotation)
3273{
3274 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3275 u32 stride = intel_fb_pitch(fb, plane, rotation);
3276
3277 /*
3278 * The stride is either expressed as a multiple of 64 bytes chunks for
3279 * linear buffers or in number of tiles for tiled buffers.
3280 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003281 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjäläd2196772016-01-28 18:33:11 +02003282 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3283
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003284 stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003285 } else {
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003286 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjäläd2196772016-01-28 18:33:11 +02003287 fb->pixel_format);
3288 }
3289
3290 return stride;
3291}
3292
Chandra Konduru6156a452015-04-27 13:48:39 -07003293u32 skl_plane_ctl_format(uint32_t pixel_format)
3294{
Chandra Konduru6156a452015-04-27 13:48:39 -07003295 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003296 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003297 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003298 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003299 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003300 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003301 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003302 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003303 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003304 /*
3305 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3306 * to be already pre-multiplied. We need to add a knob (or a different
3307 * DRM_FORMAT) for user-space to configure that.
3308 */
3309 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003310 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003311 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003312 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003313 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003314 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003315 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003316 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003317 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003318 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003319 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003320 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003321 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003322 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003323 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003324 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003325 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003326 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003327 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003328 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003329 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003330
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003331 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003332}
3333
3334u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3335{
Chandra Konduru6156a452015-04-27 13:48:39 -07003336 switch (fb_modifier) {
3337 case DRM_FORMAT_MOD_NONE:
3338 break;
3339 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003340 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003341 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003342 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003343 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003344 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003345 default:
3346 MISSING_CASE(fb_modifier);
3347 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003348
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003349 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003350}
3351
3352u32 skl_plane_ctl_rotation(unsigned int rotation)
3353{
Chandra Konduru6156a452015-04-27 13:48:39 -07003354 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003355 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003356 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303357 /*
3358 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3359 * while i915 HW rotation is clockwise, thats why this swapping.
3360 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003361 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303362 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003363 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003364 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003365 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303366 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003367 default:
3368 MISSING_CASE(rotation);
3369 }
3370
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003371 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003372}
3373
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003374static void skylake_update_primary_plane(struct drm_plane *plane,
3375 const struct intel_crtc_state *crtc_state,
3376 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003377{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003378 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003379 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3381 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003382 enum plane_id plane_id = to_intel_plane(plane)->id;
3383 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003384 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003385 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003386 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003387 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003388 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003389 int src_x = plane_state->main.x;
3390 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003391 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3392 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3393 int dst_x = plane_state->base.dst.x1;
3394 int dst_y = plane_state->base.dst.y1;
3395 int dst_w = drm_rect_width(&plane_state->base.dst);
3396 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003397
3398 plane_ctl = PLANE_CTL_ENABLE |
3399 PLANE_CTL_PIPE_GAMMA_ENABLE |
3400 PLANE_CTL_PIPE_CSC_ENABLE;
3401
Chandra Konduru6156a452015-04-27 13:48:39 -07003402 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003403 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003404 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003405 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003406
Ville Syrjälä6687c902015-09-15 13:16:41 +03003407 /* Sizes are 0 based */
3408 src_w--;
3409 src_h--;
3410 dst_w--;
3411 dst_h--;
3412
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003413 intel_crtc->dspaddr_offset = surf_addr;
3414
Ville Syrjälä6687c902015-09-15 13:16:41 +03003415 intel_crtc->adjusted_x = src_x;
3416 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003417
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003418 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3419 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3420 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3421 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003422
3423 if (scaler_id >= 0) {
3424 uint32_t ps_ctrl = 0;
3425
3426 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003427 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003428 crtc_state->scaler_state.scalers[scaler_id].mode;
3429 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3430 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3431 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3432 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003433 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003434 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003435 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003436 }
3437
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003438 I915_WRITE(PLANE_SURF(pipe, plane_id),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003439 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003440
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003441 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiau70d21f02013-07-03 21:06:04 +01003442}
3443
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003444static void skylake_disable_primary_plane(struct drm_plane *primary,
3445 struct drm_crtc *crtc)
3446{
3447 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003448 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003449 enum plane_id plane_id = to_intel_plane(primary)->id;
3450 enum pipe pipe = to_intel_plane(primary)->pipe;
Lyude62e0fb82016-08-22 12:50:08 -04003451
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003452 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3453 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3454 POSTING_READ(PLANE_SURF(pipe, plane_id));
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003455}
3456
Jesse Barnes17638cd2011-06-24 12:19:23 -07003457/* Assume fb object is pinned & idle & fenced and just update base pointers */
3458static int
3459intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3460 int x, int y, enum mode_set_atomic state)
3461{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003462 /* Support for kgdboc is disabled, this needs a major rework. */
3463 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003464
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003465 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003466}
3467
Daniel Vetter5a21b662016-05-24 17:13:53 +02003468static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3469{
3470 struct intel_crtc *crtc;
3471
Chris Wilson91c8a322016-07-05 10:40:23 +01003472 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003473 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3474}
3475
Ville Syrjälä75147472014-11-24 18:28:11 +02003476static void intel_update_primary_planes(struct drm_device *dev)
3477{
Ville Syrjälä75147472014-11-24 18:28:11 +02003478 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003479
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003480 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003481 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003482 struct intel_plane_state *plane_state =
3483 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003484
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003485 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003486 plane->update_plane(&plane->base,
3487 to_intel_crtc_state(crtc->state),
3488 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003489 }
3490}
3491
Maarten Lankhorst73974892016-08-05 23:28:27 +03003492static int
3493__intel_display_resume(struct drm_device *dev,
3494 struct drm_atomic_state *state)
3495{
3496 struct drm_crtc_state *crtc_state;
3497 struct drm_crtc *crtc;
3498 int i, ret;
3499
3500 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003501 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003502
3503 if (!state)
3504 return 0;
3505
3506 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3507 /*
3508 * Force recalculation even if we restore
3509 * current state. With fast modeset this may not result
3510 * in a modeset when the state is compatible.
3511 */
3512 crtc_state->mode_changed = true;
3513 }
3514
3515 /* ignore any reset values/BIOS leftovers in the WM registers */
3516 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3517
3518 ret = drm_atomic_commit(state);
3519
3520 WARN_ON(ret == -EDEADLK);
3521 return ret;
3522}
3523
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003524static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3525{
Ville Syrjäläae981042016-08-05 23:28:30 +03003526 return intel_has_gpu_reset(dev_priv) &&
3527 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003528}
3529
Chris Wilsonc0336662016-05-06 15:40:21 +01003530void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003531{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003532 struct drm_device *dev = &dev_priv->drm;
3533 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3534 struct drm_atomic_state *state;
3535 int ret;
3536
Maarten Lankhorst73974892016-08-05 23:28:27 +03003537 /*
3538 * Need mode_config.mutex so that we don't
3539 * trample ongoing ->detect() and whatnot.
3540 */
3541 mutex_lock(&dev->mode_config.mutex);
3542 drm_modeset_acquire_init(ctx, 0);
3543 while (1) {
3544 ret = drm_modeset_lock_all_ctx(dev, ctx);
3545 if (ret != -EDEADLK)
3546 break;
3547
3548 drm_modeset_backoff(ctx);
3549 }
3550
3551 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003552 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003553 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003554 return;
3555
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003556 /*
3557 * Disabling the crtcs gracefully seems nicer. Also the
3558 * g33 docs say we should at least disable all the planes.
3559 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003560 state = drm_atomic_helper_duplicate_state(dev, ctx);
3561 if (IS_ERR(state)) {
3562 ret = PTR_ERR(state);
3563 state = NULL;
3564 DRM_ERROR("Duplicating state failed with %i\n", ret);
3565 goto err;
3566 }
3567
3568 ret = drm_atomic_helper_disable_all(dev, ctx);
3569 if (ret) {
3570 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3571 goto err;
3572 }
3573
3574 dev_priv->modeset_restore_state = state;
3575 state->acquire_ctx = ctx;
3576 return;
3577
3578err:
Chris Wilson08536952016-10-14 13:18:18 +01003579 drm_atomic_state_put(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003580}
3581
Chris Wilsonc0336662016-05-06 15:40:21 +01003582void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003583{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003584 struct drm_device *dev = &dev_priv->drm;
3585 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3586 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3587 int ret;
3588
Daniel Vetter5a21b662016-05-24 17:13:53 +02003589 /*
3590 * Flips in the rings will be nuked by the reset,
3591 * so complete all pending flips so that user space
3592 * will get its events and not get stuck.
3593 */
3594 intel_complete_page_flips(dev_priv);
3595
Maarten Lankhorst73974892016-08-05 23:28:27 +03003596 dev_priv->modeset_restore_state = NULL;
3597
Ville Syrjälä75147472014-11-24 18:28:11 +02003598 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003599 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003600 if (!state) {
3601 /*
3602 * Flips in the rings have been nuked by the reset,
3603 * so update the base address of all primary
3604 * planes to the the last fb to make sure we're
3605 * showing the correct fb after a reset.
3606 *
3607 * FIXME: Atomic will make this obsolete since we won't schedule
3608 * CS-based flips (which might get lost in gpu resets) any more.
3609 */
3610 intel_update_primary_planes(dev);
3611 } else {
3612 ret = __intel_display_resume(dev, state);
3613 if (ret)
3614 DRM_ERROR("Restoring old state failed with %i\n", ret);
3615 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003616 } else {
3617 /*
3618 * The display has been reset as well,
3619 * so need a full re-initialization.
3620 */
3621 intel_runtime_pm_disable_interrupts(dev_priv);
3622 intel_runtime_pm_enable_interrupts(dev_priv);
3623
Imre Deak51f59202016-09-14 13:04:13 +03003624 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003625 intel_modeset_init_hw(dev);
3626
3627 spin_lock_irq(&dev_priv->irq_lock);
3628 if (dev_priv->display.hpd_irq_setup)
3629 dev_priv->display.hpd_irq_setup(dev_priv);
3630 spin_unlock_irq(&dev_priv->irq_lock);
3631
3632 ret = __intel_display_resume(dev, state);
3633 if (ret)
3634 DRM_ERROR("Restoring old state failed with %i\n", ret);
3635
3636 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003637 }
3638
Chris Wilson08536952016-10-14 13:18:18 +01003639 if (state)
3640 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003641 drm_modeset_drop_locks(ctx);
3642 drm_modeset_acquire_fini(ctx);
3643 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003644}
3645
Chris Wilson8af29b02016-09-09 14:11:47 +01003646static bool abort_flip_on_reset(struct intel_crtc *crtc)
3647{
3648 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3649
3650 if (i915_reset_in_progress(error))
3651 return true;
3652
3653 if (crtc->reset_count != i915_reset_count(error))
3654 return true;
3655
3656 return false;
3657}
3658
Chris Wilson7d5e3792014-03-04 13:15:08 +00003659static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3660{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003661 struct drm_device *dev = crtc->dev;
3662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003663 bool pending;
3664
Chris Wilson8af29b02016-09-09 14:11:47 +01003665 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003666 return false;
3667
3668 spin_lock_irq(&dev->event_lock);
3669 pending = to_intel_crtc(crtc)->flip_work != NULL;
3670 spin_unlock_irq(&dev->event_lock);
3671
3672 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003673}
3674
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003675static void intel_update_pipe_config(struct intel_crtc *crtc,
3676 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003677{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003678 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003679 struct intel_crtc_state *pipe_config =
3680 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003681
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003682 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3683 crtc->base.mode = crtc->base.state->mode;
3684
3685 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3686 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3687 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003688
3689 /*
3690 * Update pipe size and adjust fitter if needed: the reason for this is
3691 * that in compute_mode_changes we check the native mode (not the pfit
3692 * mode) to see if we can flip rather than do a full mode set. In the
3693 * fastboot case, we'll flip, but if we don't update the pipesrc and
3694 * pfit state, we'll end up with a big fb scanned out into the wrong
3695 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003696 */
3697
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003698 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003699 ((pipe_config->pipe_src_w - 1) << 16) |
3700 (pipe_config->pipe_src_h - 1));
3701
3702 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003703 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003704 skl_detach_scalers(crtc);
3705
3706 if (pipe_config->pch_pfit.enabled)
3707 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003708 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003709 if (pipe_config->pch_pfit.enabled)
3710 ironlake_pfit_enable(crtc);
3711 else if (old_crtc_state->pch_pfit.enabled)
3712 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003713 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003714}
3715
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003716static void intel_fdi_normal_train(struct drm_crtc *crtc)
3717{
3718 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003719 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3721 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003722 i915_reg_t reg;
3723 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003724
3725 /* enable normal train */
3726 reg = FDI_TX_CTL(pipe);
3727 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003728 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003729 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3730 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003731 } else {
3732 temp &= ~FDI_LINK_TRAIN_NONE;
3733 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003734 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003735 I915_WRITE(reg, temp);
3736
3737 reg = FDI_RX_CTL(pipe);
3738 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003739 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003740 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3741 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3742 } else {
3743 temp &= ~FDI_LINK_TRAIN_NONE;
3744 temp |= FDI_LINK_TRAIN_NONE;
3745 }
3746 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3747
3748 /* wait one idle pattern time */
3749 POSTING_READ(reg);
3750 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003751
3752 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003753 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003754 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3755 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003756}
3757
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003758/* The FDI link training functions for ILK/Ibexpeak. */
3759static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3760{
3761 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003762 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3764 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003765 i915_reg_t reg;
3766 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003767
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003768 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003769 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003770
Adam Jacksone1a44742010-06-25 15:32:14 -04003771 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3772 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003773 reg = FDI_RX_IMR(pipe);
3774 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003775 temp &= ~FDI_RX_SYMBOL_LOCK;
3776 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003777 I915_WRITE(reg, temp);
3778 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003779 udelay(150);
3780
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003781 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003782 reg = FDI_TX_CTL(pipe);
3783 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003784 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003785 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003786 temp &= ~FDI_LINK_TRAIN_NONE;
3787 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003788 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003789
Chris Wilson5eddb702010-09-11 13:48:45 +01003790 reg = FDI_RX_CTL(pipe);
3791 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003792 temp &= ~FDI_LINK_TRAIN_NONE;
3793 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003794 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3795
3796 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003797 udelay(150);
3798
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003799 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003800 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3801 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3802 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003803
Chris Wilson5eddb702010-09-11 13:48:45 +01003804 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003805 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003807 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3808
3809 if ((temp & FDI_RX_BIT_LOCK)) {
3810 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003811 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003812 break;
3813 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003815 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003816 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003817
3818 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003819 reg = FDI_TX_CTL(pipe);
3820 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003821 temp &= ~FDI_LINK_TRAIN_NONE;
3822 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003823 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003824
Chris Wilson5eddb702010-09-11 13:48:45 +01003825 reg = FDI_RX_CTL(pipe);
3826 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003827 temp &= ~FDI_LINK_TRAIN_NONE;
3828 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003829 I915_WRITE(reg, temp);
3830
3831 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003832 udelay(150);
3833
Chris Wilson5eddb702010-09-11 13:48:45 +01003834 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003835 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003836 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003837 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3838
3839 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003840 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003841 DRM_DEBUG_KMS("FDI train 2 done.\n");
3842 break;
3843 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003844 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003845 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003846 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003847
3848 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003849
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003850}
3851
Akshay Joshi0206e352011-08-16 15:34:10 -04003852static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003853 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3854 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3855 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3856 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3857};
3858
3859/* The FDI link training functions for SNB/Cougarpoint. */
3860static void gen6_fdi_link_train(struct drm_crtc *crtc)
3861{
3862 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003863 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3865 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003866 i915_reg_t reg;
3867 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003868
Adam Jacksone1a44742010-06-25 15:32:14 -04003869 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3870 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003871 reg = FDI_RX_IMR(pipe);
3872 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003873 temp &= ~FDI_RX_SYMBOL_LOCK;
3874 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003875 I915_WRITE(reg, temp);
3876
3877 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003878 udelay(150);
3879
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003880 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003881 reg = FDI_TX_CTL(pipe);
3882 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003883 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003884 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003885 temp &= ~FDI_LINK_TRAIN_NONE;
3886 temp |= FDI_LINK_TRAIN_PATTERN_1;
3887 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3888 /* SNB-B */
3889 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003890 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003891
Daniel Vetterd74cf322012-10-26 10:58:13 +02003892 I915_WRITE(FDI_RX_MISC(pipe),
3893 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3894
Chris Wilson5eddb702010-09-11 13:48:45 +01003895 reg = FDI_RX_CTL(pipe);
3896 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003897 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003898 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3899 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3900 } else {
3901 temp &= ~FDI_LINK_TRAIN_NONE;
3902 temp |= FDI_LINK_TRAIN_PATTERN_1;
3903 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003904 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3905
3906 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003907 udelay(150);
3908
Akshay Joshi0206e352011-08-16 15:34:10 -04003909 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003910 reg = FDI_TX_CTL(pipe);
3911 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003912 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3913 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003914 I915_WRITE(reg, temp);
3915
3916 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003917 udelay(500);
3918
Sean Paulfa37d392012-03-02 12:53:39 -05003919 for (retry = 0; retry < 5; retry++) {
3920 reg = FDI_RX_IIR(pipe);
3921 temp = I915_READ(reg);
3922 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3923 if (temp & FDI_RX_BIT_LOCK) {
3924 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3925 DRM_DEBUG_KMS("FDI train 1 done.\n");
3926 break;
3927 }
3928 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003929 }
Sean Paulfa37d392012-03-02 12:53:39 -05003930 if (retry < 5)
3931 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003932 }
3933 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003934 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003935
3936 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003937 reg = FDI_TX_CTL(pipe);
3938 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003939 temp &= ~FDI_LINK_TRAIN_NONE;
3940 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003941 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003942 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3943 /* SNB-B */
3944 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3945 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003947
Chris Wilson5eddb702010-09-11 13:48:45 +01003948 reg = FDI_RX_CTL(pipe);
3949 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003950 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003951 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3952 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3953 } else {
3954 temp &= ~FDI_LINK_TRAIN_NONE;
3955 temp |= FDI_LINK_TRAIN_PATTERN_2;
3956 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003957 I915_WRITE(reg, temp);
3958
3959 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003960 udelay(150);
3961
Akshay Joshi0206e352011-08-16 15:34:10 -04003962 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003963 reg = FDI_TX_CTL(pipe);
3964 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003965 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3966 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003967 I915_WRITE(reg, temp);
3968
3969 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003970 udelay(500);
3971
Sean Paulfa37d392012-03-02 12:53:39 -05003972 for (retry = 0; retry < 5; retry++) {
3973 reg = FDI_RX_IIR(pipe);
3974 temp = I915_READ(reg);
3975 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3976 if (temp & FDI_RX_SYMBOL_LOCK) {
3977 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3978 DRM_DEBUG_KMS("FDI train 2 done.\n");
3979 break;
3980 }
3981 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003982 }
Sean Paulfa37d392012-03-02 12:53:39 -05003983 if (retry < 5)
3984 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003985 }
3986 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003987 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003988
3989 DRM_DEBUG_KMS("FDI train done.\n");
3990}
3991
Jesse Barnes357555c2011-04-28 15:09:55 -07003992/* Manual link training for Ivy Bridge A0 parts */
3993static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3994{
3995 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003996 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07003997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3998 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003999 i915_reg_t reg;
4000 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004001
4002 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4003 for train result */
4004 reg = FDI_RX_IMR(pipe);
4005 temp = I915_READ(reg);
4006 temp &= ~FDI_RX_SYMBOL_LOCK;
4007 temp &= ~FDI_RX_BIT_LOCK;
4008 I915_WRITE(reg, temp);
4009
4010 POSTING_READ(reg);
4011 udelay(150);
4012
Daniel Vetter01a415f2012-10-27 15:58:40 +02004013 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4014 I915_READ(FDI_RX_IIR(pipe)));
4015
Jesse Barnes139ccd32013-08-19 11:04:55 -07004016 /* Try each vswing and preemphasis setting twice before moving on */
4017 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4018 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004019 reg = FDI_TX_CTL(pipe);
4020 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004021 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4022 temp &= ~FDI_TX_ENABLE;
4023 I915_WRITE(reg, temp);
4024
4025 reg = FDI_RX_CTL(pipe);
4026 temp = I915_READ(reg);
4027 temp &= ~FDI_LINK_TRAIN_AUTO;
4028 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4029 temp &= ~FDI_RX_ENABLE;
4030 I915_WRITE(reg, temp);
4031
4032 /* enable CPU FDI TX and PCH FDI RX */
4033 reg = FDI_TX_CTL(pipe);
4034 temp = I915_READ(reg);
4035 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004036 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004037 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004038 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004039 temp |= snb_b_fdi_train_param[j/2];
4040 temp |= FDI_COMPOSITE_SYNC;
4041 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4042
4043 I915_WRITE(FDI_RX_MISC(pipe),
4044 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4045
4046 reg = FDI_RX_CTL(pipe);
4047 temp = I915_READ(reg);
4048 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4049 temp |= FDI_COMPOSITE_SYNC;
4050 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4051
4052 POSTING_READ(reg);
4053 udelay(1); /* should be 0.5us */
4054
4055 for (i = 0; i < 4; i++) {
4056 reg = FDI_RX_IIR(pipe);
4057 temp = I915_READ(reg);
4058 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4059
4060 if (temp & FDI_RX_BIT_LOCK ||
4061 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4062 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4063 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4064 i);
4065 break;
4066 }
4067 udelay(1); /* should be 0.5us */
4068 }
4069 if (i == 4) {
4070 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4071 continue;
4072 }
4073
4074 /* Train 2 */
4075 reg = FDI_TX_CTL(pipe);
4076 temp = I915_READ(reg);
4077 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4078 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4079 I915_WRITE(reg, temp);
4080
4081 reg = FDI_RX_CTL(pipe);
4082 temp = I915_READ(reg);
4083 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4084 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004085 I915_WRITE(reg, temp);
4086
4087 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004088 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004089
Jesse Barnes139ccd32013-08-19 11:04:55 -07004090 for (i = 0; i < 4; i++) {
4091 reg = FDI_RX_IIR(pipe);
4092 temp = I915_READ(reg);
4093 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004094
Jesse Barnes139ccd32013-08-19 11:04:55 -07004095 if (temp & FDI_RX_SYMBOL_LOCK ||
4096 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4097 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4098 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4099 i);
4100 goto train_done;
4101 }
4102 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004103 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004104 if (i == 4)
4105 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004106 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004107
Jesse Barnes139ccd32013-08-19 11:04:55 -07004108train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004109 DRM_DEBUG_KMS("FDI train done.\n");
4110}
4111
Daniel Vetter88cefb62012-08-12 19:27:14 +02004112static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004113{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004114 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004115 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004116 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004117 i915_reg_t reg;
4118 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004119
Jesse Barnes0e23b992010-09-10 11:10:00 -07004120 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004121 reg = FDI_RX_CTL(pipe);
4122 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004123 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004124 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004125 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004126 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4127
4128 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004129 udelay(200);
4130
4131 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004132 temp = I915_READ(reg);
4133 I915_WRITE(reg, temp | FDI_PCDCLK);
4134
4135 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004136 udelay(200);
4137
Paulo Zanoni20749732012-11-23 15:30:38 -02004138 /* Enable CPU FDI TX PLL, always on for Ironlake */
4139 reg = FDI_TX_CTL(pipe);
4140 temp = I915_READ(reg);
4141 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4142 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004143
Paulo Zanoni20749732012-11-23 15:30:38 -02004144 POSTING_READ(reg);
4145 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004146 }
4147}
4148
Daniel Vetter88cefb62012-08-12 19:27:14 +02004149static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4150{
4151 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004152 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004153 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004154 i915_reg_t reg;
4155 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004156
4157 /* Switch from PCDclk to Rawclk */
4158 reg = FDI_RX_CTL(pipe);
4159 temp = I915_READ(reg);
4160 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4161
4162 /* Disable CPU FDI TX PLL */
4163 reg = FDI_TX_CTL(pipe);
4164 temp = I915_READ(reg);
4165 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4166
4167 POSTING_READ(reg);
4168 udelay(100);
4169
4170 reg = FDI_RX_CTL(pipe);
4171 temp = I915_READ(reg);
4172 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4173
4174 /* Wait for the clocks to turn off. */
4175 POSTING_READ(reg);
4176 udelay(100);
4177}
4178
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004179static void ironlake_fdi_disable(struct drm_crtc *crtc)
4180{
4181 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004182 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4184 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004185 i915_reg_t reg;
4186 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004187
4188 /* disable CPU FDI tx and PCH FDI rx */
4189 reg = FDI_TX_CTL(pipe);
4190 temp = I915_READ(reg);
4191 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4192 POSTING_READ(reg);
4193
4194 reg = FDI_RX_CTL(pipe);
4195 temp = I915_READ(reg);
4196 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004197 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004198 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4199
4200 POSTING_READ(reg);
4201 udelay(100);
4202
4203 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004204 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004205 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004206
4207 /* still set train pattern 1 */
4208 reg = FDI_TX_CTL(pipe);
4209 temp = I915_READ(reg);
4210 temp &= ~FDI_LINK_TRAIN_NONE;
4211 temp |= FDI_LINK_TRAIN_PATTERN_1;
4212 I915_WRITE(reg, temp);
4213
4214 reg = FDI_RX_CTL(pipe);
4215 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004216 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004217 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4218 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4219 } else {
4220 temp &= ~FDI_LINK_TRAIN_NONE;
4221 temp |= FDI_LINK_TRAIN_PATTERN_1;
4222 }
4223 /* BPC in FDI rx is consistent with that in PIPECONF */
4224 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004225 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004226 I915_WRITE(reg, temp);
4227
4228 POSTING_READ(reg);
4229 udelay(100);
4230}
4231
Chris Wilson49d73912016-11-29 09:50:08 +00004232bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004233{
4234 struct intel_crtc *crtc;
4235
4236 /* Note that we don't need to be called with mode_config.lock here
4237 * as our list of CRTC objects is static for the lifetime of the
4238 * device and so cannot disappear as we iterate. Similarly, we can
4239 * happily treat the predicates as racy, atomic checks as userspace
4240 * cannot claim and pin a new fb without at least acquring the
4241 * struct_mutex and so serialising with us.
4242 */
Chris Wilson49d73912016-11-29 09:50:08 +00004243 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004244 if (atomic_read(&crtc->unpin_work_count) == 0)
4245 continue;
4246
Daniel Vetter5a21b662016-05-24 17:13:53 +02004247 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004248 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004249
4250 return true;
4251 }
4252
4253 return false;
4254}
4255
Daniel Vetter5a21b662016-05-24 17:13:53 +02004256static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004257{
4258 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004259 struct intel_flip_work *work = intel_crtc->flip_work;
4260
4261 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004262
4263 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004264 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004265
4266 drm_crtc_vblank_put(&intel_crtc->base);
4267
Daniel Vetter5a21b662016-05-24 17:13:53 +02004268 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004269 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004270
4271 trace_i915_flip_complete(intel_crtc->plane,
4272 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004273}
4274
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004275static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004276{
Chris Wilson0f911282012-04-17 10:05:38 +01004277 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004278 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004279 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004280
Daniel Vetter2c10d572012-12-20 21:24:07 +01004281 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004282
4283 ret = wait_event_interruptible_timeout(
4284 dev_priv->pending_flip_queue,
4285 !intel_crtc_has_pending_flip(crtc),
4286 60*HZ);
4287
4288 if (ret < 0)
4289 return ret;
4290
Daniel Vetter5a21b662016-05-24 17:13:53 +02004291 if (ret == 0) {
4292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4293 struct intel_flip_work *work;
4294
4295 spin_lock_irq(&dev->event_lock);
4296 work = intel_crtc->flip_work;
4297 if (work && !is_mmio_work(work)) {
4298 WARN_ONCE(1, "Removing stuck page flip\n");
4299 page_flip_completed(intel_crtc);
4300 }
4301 spin_unlock_irq(&dev->event_lock);
4302 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004303
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004304 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004305}
4306
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004307void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004308{
4309 u32 temp;
4310
4311 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4312
4313 mutex_lock(&dev_priv->sb_lock);
4314
4315 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4316 temp |= SBI_SSCCTL_DISABLE;
4317 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4318
4319 mutex_unlock(&dev_priv->sb_lock);
4320}
4321
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004322/* Program iCLKIP clock to the desired frequency */
4323static void lpt_program_iclkip(struct drm_crtc *crtc)
4324{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004325 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004326 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004327 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4328 u32 temp;
4329
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004330 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004331
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004332 /* The iCLK virtual clock root frequency is in MHz,
4333 * but the adjusted_mode->crtc_clock in in KHz. To get the
4334 * divisors, it is necessary to divide one by another, so we
4335 * convert the virtual clock precision to KHz here for higher
4336 * precision.
4337 */
4338 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004339 u32 iclk_virtual_root_freq = 172800 * 1000;
4340 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004341 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004342
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004343 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4344 clock << auxdiv);
4345 divsel = (desired_divisor / iclk_pi_range) - 2;
4346 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004347
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004348 /*
4349 * Near 20MHz is a corner case which is
4350 * out of range for the 7-bit divisor
4351 */
4352 if (divsel <= 0x7f)
4353 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004354 }
4355
4356 /* This should not happen with any sane values */
4357 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4358 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4359 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4360 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4361
4362 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004363 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004364 auxdiv,
4365 divsel,
4366 phasedir,
4367 phaseinc);
4368
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004369 mutex_lock(&dev_priv->sb_lock);
4370
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004371 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004372 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004373 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4374 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4375 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4376 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4377 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4378 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004379 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004380
4381 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004382 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004383 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4384 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004385 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004386
4387 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004388 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004389 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004390 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004391
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004392 mutex_unlock(&dev_priv->sb_lock);
4393
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004394 /* Wait for initialization time */
4395 udelay(24);
4396
4397 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4398}
4399
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004400int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4401{
4402 u32 divsel, phaseinc, auxdiv;
4403 u32 iclk_virtual_root_freq = 172800 * 1000;
4404 u32 iclk_pi_range = 64;
4405 u32 desired_divisor;
4406 u32 temp;
4407
4408 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4409 return 0;
4410
4411 mutex_lock(&dev_priv->sb_lock);
4412
4413 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4414 if (temp & SBI_SSCCTL_DISABLE) {
4415 mutex_unlock(&dev_priv->sb_lock);
4416 return 0;
4417 }
4418
4419 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4420 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4421 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4422 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4423 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4424
4425 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4426 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4427 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4428
4429 mutex_unlock(&dev_priv->sb_lock);
4430
4431 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4432
4433 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4434 desired_divisor << auxdiv);
4435}
4436
Daniel Vetter275f01b22013-05-03 11:49:47 +02004437static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4438 enum pipe pch_transcoder)
4439{
4440 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004441 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004442 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004443
4444 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4445 I915_READ(HTOTAL(cpu_transcoder)));
4446 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4447 I915_READ(HBLANK(cpu_transcoder)));
4448 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4449 I915_READ(HSYNC(cpu_transcoder)));
4450
4451 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4452 I915_READ(VTOTAL(cpu_transcoder)));
4453 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4454 I915_READ(VBLANK(cpu_transcoder)));
4455 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4456 I915_READ(VSYNC(cpu_transcoder)));
4457 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4458 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4459}
4460
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004461static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004462{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004463 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004464 uint32_t temp;
4465
4466 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004467 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004468 return;
4469
4470 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4471 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4472
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004473 temp &= ~FDI_BC_BIFURCATION_SELECT;
4474 if (enable)
4475 temp |= FDI_BC_BIFURCATION_SELECT;
4476
4477 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004478 I915_WRITE(SOUTH_CHICKEN1, temp);
4479 POSTING_READ(SOUTH_CHICKEN1);
4480}
4481
4482static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4483{
4484 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004485
4486 switch (intel_crtc->pipe) {
4487 case PIPE_A:
4488 break;
4489 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004490 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004491 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004492 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004493 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004494
4495 break;
4496 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004497 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004498
4499 break;
4500 default:
4501 BUG();
4502 }
4503}
4504
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004505/* Return which DP Port should be selected for Transcoder DP control */
4506static enum port
4507intel_trans_dp_port_sel(struct drm_crtc *crtc)
4508{
4509 struct drm_device *dev = crtc->dev;
4510 struct intel_encoder *encoder;
4511
4512 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004513 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004514 encoder->type == INTEL_OUTPUT_EDP)
4515 return enc_to_dig_port(&encoder->base)->port;
4516 }
4517
4518 return -1;
4519}
4520
Jesse Barnesf67a5592011-01-05 10:31:48 -08004521/*
4522 * Enable PCH resources required for PCH ports:
4523 * - PCH PLLs
4524 * - FDI training & RX/TX
4525 * - update transcoder timings
4526 * - DP transcoding bits
4527 * - transcoder
4528 */
4529static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004530{
4531 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004532 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4534 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004535 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004536
Daniel Vetterab9412b2013-05-03 11:49:46 +02004537 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004538
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004539 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004540 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4541
Daniel Vettercd986ab2012-10-26 10:58:12 +02004542 /* Write the TU size bits before fdi link training, so that error
4543 * detection works. */
4544 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4545 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4546
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004547 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004548 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004549
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004550 /* We need to program the right clock selection before writing the pixel
4551 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004552 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004553 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004554
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004555 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004556 temp |= TRANS_DPLL_ENABLE(pipe);
4557 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004558 if (intel_crtc->config->shared_dpll ==
4559 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004560 temp |= sel;
4561 else
4562 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004563 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004564 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004565
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004566 /* XXX: pch pll's can be enabled any time before we enable the PCH
4567 * transcoder, and we actually should do this to not upset any PCH
4568 * transcoder that already use the clock when we share it.
4569 *
4570 * Note that enable_shared_dpll tries to do the right thing, but
4571 * get_shared_dpll unconditionally resets the pll - we need that to have
4572 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004573 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004574
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004575 /* set transcoder timing, panel must allow it */
4576 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004577 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004578
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004579 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004580
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004581 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004582 if (HAS_PCH_CPT(dev_priv) &&
4583 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004584 const struct drm_display_mode *adjusted_mode =
4585 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004586 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004587 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004588 temp = I915_READ(reg);
4589 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004590 TRANS_DP_SYNC_MASK |
4591 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004592 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004593 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004594
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004595 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004596 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004597 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004598 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004599
4600 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004601 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004602 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004603 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004604 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004605 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004606 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004607 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004608 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004609 break;
4610 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004611 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004612 }
4613
Chris Wilson5eddb702010-09-11 13:48:45 +01004614 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004615 }
4616
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004617 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004618}
4619
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004620static void lpt_pch_enable(struct drm_crtc *crtc)
4621{
4622 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004623 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004625 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004626
Daniel Vetterab9412b2013-05-03 11:49:46 +02004627 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004628
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004629 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004630
Paulo Zanoni0540e482012-10-31 18:12:40 -02004631 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004632 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004633
Paulo Zanoni937bb612012-10-31 18:12:47 -02004634 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004635}
4636
Daniel Vettera1520312013-05-03 11:49:50 +02004637static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004638{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004639 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004640 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004641 u32 temp;
4642
4643 temp = I915_READ(dslreg);
4644 udelay(500);
4645 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004646 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004647 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004648 }
4649}
4650
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004651static int
4652skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4653 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4654 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004655{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004656 struct intel_crtc_scaler_state *scaler_state =
4657 &crtc_state->scaler_state;
4658 struct intel_crtc *intel_crtc =
4659 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004660 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004661
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004662 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004663 (src_h != dst_w || src_w != dst_h):
4664 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004665
4666 /*
4667 * if plane is being disabled or scaler is no more required or force detach
4668 * - free scaler binded to this plane/crtc
4669 * - in order to do this, update crtc->scaler_usage
4670 *
4671 * Here scaler state in crtc_state is set free so that
4672 * scaler can be assigned to other user. Actual register
4673 * update to free the scaler is done in plane/panel-fit programming.
4674 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4675 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004676 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004677 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004678 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004679 scaler_state->scalers[*scaler_id].in_use = 0;
4680
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004681 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4682 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4683 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004684 scaler_state->scaler_users);
4685 *scaler_id = -1;
4686 }
4687 return 0;
4688 }
4689
4690 /* range checks */
4691 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4692 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4693
4694 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4695 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004696 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004697 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004698 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004699 return -EINVAL;
4700 }
4701
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004702 /* mark this plane as a scaler user in crtc_state */
4703 scaler_state->scaler_users |= (1 << scaler_user);
4704 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4705 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4706 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4707 scaler_state->scaler_users);
4708
4709 return 0;
4710}
4711
4712/**
4713 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4714 *
4715 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004716 *
4717 * Return
4718 * 0 - scaler_usage updated successfully
4719 * error - requested scaling cannot be supported or other error condition
4720 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004721int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004722{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004723 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004724
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004725 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004726 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004727 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004728 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004729}
4730
4731/**
4732 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4733 *
4734 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004735 * @plane_state: atomic plane state to update
4736 *
4737 * Return
4738 * 0 - scaler_usage updated successfully
4739 * error - requested scaling cannot be supported or other error condition
4740 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004741static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4742 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004743{
4744
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004745 struct intel_plane *intel_plane =
4746 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004747 struct drm_framebuffer *fb = plane_state->base.fb;
4748 int ret;
4749
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004750 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004751
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004752 ret = skl_update_scaler(crtc_state, force_detach,
4753 drm_plane_index(&intel_plane->base),
4754 &plane_state->scaler_id,
4755 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004756 drm_rect_width(&plane_state->base.src) >> 16,
4757 drm_rect_height(&plane_state->base.src) >> 16,
4758 drm_rect_width(&plane_state->base.dst),
4759 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004760
4761 if (ret || plane_state->scaler_id < 0)
4762 return ret;
4763
Chandra Kondurua1b22782015-04-07 15:28:45 -07004764 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004765 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004766 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4767 intel_plane->base.base.id,
4768 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004769 return -EINVAL;
4770 }
4771
4772 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004773 switch (fb->pixel_format) {
4774 case DRM_FORMAT_RGB565:
4775 case DRM_FORMAT_XBGR8888:
4776 case DRM_FORMAT_XRGB8888:
4777 case DRM_FORMAT_ABGR8888:
4778 case DRM_FORMAT_ARGB8888:
4779 case DRM_FORMAT_XRGB2101010:
4780 case DRM_FORMAT_XBGR2101010:
4781 case DRM_FORMAT_YUYV:
4782 case DRM_FORMAT_YVYU:
4783 case DRM_FORMAT_UYVY:
4784 case DRM_FORMAT_VYUY:
4785 break;
4786 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004787 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4788 intel_plane->base.base.id, intel_plane->base.name,
4789 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004790 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004791 }
4792
Chandra Kondurua1b22782015-04-07 15:28:45 -07004793 return 0;
4794}
4795
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004796static void skylake_scaler_disable(struct intel_crtc *crtc)
4797{
4798 int i;
4799
4800 for (i = 0; i < crtc->num_scalers; i++)
4801 skl_detach_scaler(crtc, i);
4802}
4803
4804static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004805{
4806 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004807 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004808 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004809 struct intel_crtc_scaler_state *scaler_state =
4810 &crtc->config->scaler_state;
4811
4812 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4813
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004814 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004815 int id;
4816
4817 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4818 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4819 return;
4820 }
4821
4822 id = scaler_state->scaler_id;
4823 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4824 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4825 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4826 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4827
4828 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004829 }
4830}
4831
Jesse Barnesb074cec2013-04-25 12:55:02 -07004832static void ironlake_pfit_enable(struct intel_crtc *crtc)
4833{
4834 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004835 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004836 int pipe = crtc->pipe;
4837
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004838 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004839 /* Force use of hard-coded filter coefficients
4840 * as some pre-programmed values are broken,
4841 * e.g. x201.
4842 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004843 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004844 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4845 PF_PIPE_SEL_IVB(pipe));
4846 else
4847 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004848 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4849 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004850 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004851}
4852
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004853void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004854{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004855 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004856 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004857
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004858 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004859 return;
4860
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004861 /*
4862 * We can only enable IPS after we enable a plane and wait for a vblank
4863 * This function is called from post_plane_update, which is run after
4864 * a vblank wait.
4865 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004866
Paulo Zanonid77e4532013-09-24 13:52:55 -03004867 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004868 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004869 mutex_lock(&dev_priv->rps.hw_lock);
4870 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4871 mutex_unlock(&dev_priv->rps.hw_lock);
4872 /* Quoting Art Runyan: "its not safe to expect any particular
4873 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004874 * mailbox." Moreover, the mailbox may return a bogus state,
4875 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004876 */
4877 } else {
4878 I915_WRITE(IPS_CTL, IPS_ENABLE);
4879 /* The bit only becomes 1 in the next vblank, so this wait here
4880 * is essentially intel_wait_for_vblank. If we don't have this
4881 * and don't wait for vblanks until the end of crtc_enable, then
4882 * the HW state readout code will complain that the expected
4883 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004884 if (intel_wait_for_register(dev_priv,
4885 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4886 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004887 DRM_ERROR("Timed out waiting for IPS enable\n");
4888 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004889}
4890
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004891void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004892{
4893 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004894 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004895
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004896 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004897 return;
4898
4899 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004900 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004901 mutex_lock(&dev_priv->rps.hw_lock);
4902 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4903 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004904 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004905 if (intel_wait_for_register(dev_priv,
4906 IPS_CTL, IPS_ENABLE, 0,
4907 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004908 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004909 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004910 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004911 POSTING_READ(IPS_CTL);
4912 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004913
4914 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004915 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004916}
4917
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004918static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004919{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004920 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004921 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004922 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004923
4924 mutex_lock(&dev->struct_mutex);
4925 dev_priv->mm.interruptible = false;
4926 (void) intel_overlay_switch_off(intel_crtc->overlay);
4927 dev_priv->mm.interruptible = true;
4928 mutex_unlock(&dev->struct_mutex);
4929 }
4930
4931 /* Let userspace switch the overlay on again. In most cases userspace
4932 * has to recompute where to put it anyway.
4933 */
4934}
4935
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004936/**
4937 * intel_post_enable_primary - Perform operations after enabling primary plane
4938 * @crtc: the CRTC whose primary plane was just enabled
4939 *
4940 * Performs potentially sleeping operations that must be done after the primary
4941 * plane is enabled, such as updating FBC and IPS. Note that this may be
4942 * called due to an explicit primary plane update, or due to an implicit
4943 * re-enable that is caused when a sprite plane is updated to no longer
4944 * completely hide the primary plane.
4945 */
4946static void
4947intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004948{
4949 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004950 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4952 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004953
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004954 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004955 * FIXME IPS should be fine as long as one plane is
4956 * enabled, but in practice it seems to have problems
4957 * when going from primary only to sprite only and vice
4958 * versa.
4959 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004960 hsw_enable_ips(intel_crtc);
4961
Daniel Vetterf99d7062014-06-19 16:01:59 +02004962 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004963 * Gen2 reports pipe underruns whenever all planes are disabled.
4964 * So don't enable underrun reporting before at least some planes
4965 * are enabled.
4966 * FIXME: Need to fix the logic to work when we turn off all planes
4967 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004968 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004969 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004970 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4971
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004972 /* Underruns don't always raise interrupts, so check manually. */
4973 intel_check_cpu_fifo_underruns(dev_priv);
4974 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004975}
4976
Ville Syrjälä2622a082016-03-09 19:07:26 +02004977/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004978static void
4979intel_pre_disable_primary(struct drm_crtc *crtc)
4980{
4981 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004982 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4984 int pipe = intel_crtc->pipe;
4985
4986 /*
4987 * Gen2 reports pipe underruns whenever all planes are disabled.
4988 * So diasble underrun reporting before all the planes get disabled.
4989 * FIXME: Need to fix the logic to work when we turn off all planes
4990 * but leave the pipe running.
4991 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004992 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004993 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4994
4995 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004996 * FIXME IPS should be fine as long as one plane is
4997 * enabled, but in practice it seems to have problems
4998 * when going from primary only to sprite only and vice
4999 * versa.
5000 */
5001 hsw_disable_ips(intel_crtc);
5002}
5003
5004/* FIXME get rid of this and use pre_plane_update */
5005static void
5006intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5007{
5008 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005009 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5011 int pipe = intel_crtc->pipe;
5012
5013 intel_pre_disable_primary(crtc);
5014
5015 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005016 * Vblank time updates from the shadow to live plane control register
5017 * are blocked if the memory self-refresh mode is active at that
5018 * moment. So to make sure the plane gets truly disabled, disable
5019 * first the self-refresh mode. The self-refresh enable bit in turn
5020 * will be checked/applied by the HW only at the next frame start
5021 * event which is after the vblank start event, so we need to have a
5022 * wait-for-vblank between disabling the plane and the pipe.
5023 */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005024 if (HAS_GMCH_DISPLAY(dev_priv)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005025 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005026 dev_priv->wm.vlv.cxsr = false;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005027 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005028 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005029}
5030
Daniel Vetter5a21b662016-05-24 17:13:53 +02005031static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5032{
5033 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5034 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5035 struct intel_crtc_state *pipe_config =
5036 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005037 struct drm_plane *primary = crtc->base.primary;
5038 struct drm_plane_state *old_pri_state =
5039 drm_atomic_get_existing_plane_state(old_state, primary);
5040
Chris Wilson5748b6a2016-08-04 16:32:38 +01005041 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005042
5043 crtc->wm.cxsr_allowed = true;
5044
5045 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005046 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005047
5048 if (old_pri_state) {
5049 struct intel_plane_state *primary_state =
5050 to_intel_plane_state(primary->state);
5051 struct intel_plane_state *old_primary_state =
5052 to_intel_plane_state(old_pri_state);
5053
5054 intel_fbc_post_update(crtc);
5055
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005056 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005057 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005058 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005059 intel_post_enable_primary(&crtc->base);
5060 }
5061}
5062
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005063static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005064{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005065 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005066 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005067 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005068 struct intel_crtc_state *pipe_config =
5069 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005070 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5071 struct drm_plane *primary = crtc->base.primary;
5072 struct drm_plane_state *old_pri_state =
5073 drm_atomic_get_existing_plane_state(old_state, primary);
5074 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005075 struct intel_atomic_state *old_intel_state =
5076 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005077
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005078 if (old_pri_state) {
5079 struct intel_plane_state *primary_state =
5080 to_intel_plane_state(primary->state);
5081 struct intel_plane_state *old_primary_state =
5082 to_intel_plane_state(old_pri_state);
5083
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005084 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005085
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005086 if (old_primary_state->base.visible &&
5087 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005088 intel_pre_disable_primary(&crtc->base);
5089 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005090
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005091 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005092 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005093
Ville Syrjälä2622a082016-03-09 19:07:26 +02005094 /*
5095 * Vblank time updates from the shadow to live plane control register
5096 * are blocked if the memory self-refresh mode is active at that
5097 * moment. So to make sure the plane gets truly disabled, disable
5098 * first the self-refresh mode. The self-refresh enable bit in turn
5099 * will be checked/applied by the HW only at the next frame start
5100 * event which is after the vblank start event, so we need to have a
5101 * wait-for-vblank between disabling the plane and the pipe.
5102 */
5103 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005104 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005105 dev_priv->wm.vlv.cxsr = false;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005106 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005107 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005108 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005109
Matt Ropered4a6a72016-02-23 17:20:13 -08005110 /*
5111 * IVB workaround: must disable low power watermarks for at least
5112 * one frame before enabling scaling. LP watermarks can be re-enabled
5113 * when scaling is disabled.
5114 *
5115 * WaCxSRDisabledForSpriteScaling:ivb
5116 */
5117 if (pipe_config->disable_lp_wm) {
5118 ilk_disable_lp_wm(dev);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005119 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005120 }
5121
5122 /*
5123 * If we're doing a modeset, we're done. No need to do any pre-vblank
5124 * watermark programming here.
5125 */
5126 if (needs_modeset(&pipe_config->base))
5127 return;
5128
5129 /*
5130 * For platforms that support atomic watermarks, program the
5131 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5132 * will be the intermediate values that are safe for both pre- and
5133 * post- vblank; when vblank happens, the 'active' values will be set
5134 * to the final 'target' values and we'll do this again to get the
5135 * optimal watermarks. For gen9+ platforms, the values we program here
5136 * will be the final target values which will get automatically latched
5137 * at vblank time; no further programming will be necessary.
5138 *
5139 * If a platform hasn't been transitioned to atomic watermarks yet,
5140 * we'll continue to update watermarks the old way, if flags tell
5141 * us to.
5142 */
5143 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005144 dev_priv->display.initial_watermarks(old_intel_state,
5145 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005146 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005147 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005148}
5149
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005150static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005151{
5152 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005154 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005155 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005156
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005157 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005158
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005159 drm_for_each_plane_mask(p, dev, plane_mask)
5160 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005161
Daniel Vetterf99d7062014-06-19 16:01:59 +02005162 /*
5163 * FIXME: Once we grow proper nuclear flip support out of this we need
5164 * to compute the mask of flip planes precisely. For the time being
5165 * consider this a flip to a NULL plane.
5166 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005167 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005168}
5169
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005170static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005171 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005172 struct drm_atomic_state *old_state)
5173{
5174 struct drm_connector_state *old_conn_state;
5175 struct drm_connector *conn;
5176 int i;
5177
5178 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5179 struct drm_connector_state *conn_state = conn->state;
5180 struct intel_encoder *encoder =
5181 to_intel_encoder(conn_state->best_encoder);
5182
5183 if (conn_state->crtc != crtc)
5184 continue;
5185
5186 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005187 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005188 }
5189}
5190
5191static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005192 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005193 struct drm_atomic_state *old_state)
5194{
5195 struct drm_connector_state *old_conn_state;
5196 struct drm_connector *conn;
5197 int i;
5198
5199 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5200 struct drm_connector_state *conn_state = conn->state;
5201 struct intel_encoder *encoder =
5202 to_intel_encoder(conn_state->best_encoder);
5203
5204 if (conn_state->crtc != crtc)
5205 continue;
5206
5207 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005208 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005209 }
5210}
5211
5212static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005213 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005214 struct drm_atomic_state *old_state)
5215{
5216 struct drm_connector_state *old_conn_state;
5217 struct drm_connector *conn;
5218 int i;
5219
5220 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5221 struct drm_connector_state *conn_state = conn->state;
5222 struct intel_encoder *encoder =
5223 to_intel_encoder(conn_state->best_encoder);
5224
5225 if (conn_state->crtc != crtc)
5226 continue;
5227
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005228 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005229 intel_opregion_notify_encoder(encoder, true);
5230 }
5231}
5232
5233static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005234 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005235 struct drm_atomic_state *old_state)
5236{
5237 struct drm_connector_state *old_conn_state;
5238 struct drm_connector *conn;
5239 int i;
5240
5241 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5242 struct intel_encoder *encoder =
5243 to_intel_encoder(old_conn_state->best_encoder);
5244
5245 if (old_conn_state->crtc != crtc)
5246 continue;
5247
5248 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005249 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005250 }
5251}
5252
5253static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005254 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005255 struct drm_atomic_state *old_state)
5256{
5257 struct drm_connector_state *old_conn_state;
5258 struct drm_connector *conn;
5259 int i;
5260
5261 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5262 struct intel_encoder *encoder =
5263 to_intel_encoder(old_conn_state->best_encoder);
5264
5265 if (old_conn_state->crtc != crtc)
5266 continue;
5267
5268 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005269 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005270 }
5271}
5272
5273static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005274 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005275 struct drm_atomic_state *old_state)
5276{
5277 struct drm_connector_state *old_conn_state;
5278 struct drm_connector *conn;
5279 int i;
5280
5281 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5282 struct intel_encoder *encoder =
5283 to_intel_encoder(old_conn_state->best_encoder);
5284
5285 if (old_conn_state->crtc != crtc)
5286 continue;
5287
5288 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005289 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005290 }
5291}
5292
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005293static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5294 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005295{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005296 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005297 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005298 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5300 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005301 struct intel_atomic_state *old_intel_state =
5302 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005303
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005304 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005305 return;
5306
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005307 /*
5308 * Sometimes spurious CPU pipe underruns happen during FDI
5309 * training, at least with VGA+HDMI cloning. Suppress them.
5310 *
5311 * On ILK we get an occasional spurious CPU pipe underruns
5312 * between eDP port A enable and vdd enable. Also PCH port
5313 * enable seems to result in the occasional CPU pipe underrun.
5314 *
5315 * Spurious PCH underruns also occur during PCH enabling.
5316 */
5317 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5318 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005319 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005320 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5321
5322 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005323 intel_prepare_shared_dpll(intel_crtc);
5324
Ville Syrjälä37a56502016-06-22 21:57:04 +03005325 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305326 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005327
5328 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005329 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005330
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005331 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005332 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005333 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005334 }
5335
5336 ironlake_set_pipeconf(crtc);
5337
Jesse Barnesf67a5592011-01-05 10:31:48 -08005338 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005339
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005340 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005341
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005342 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005343 /* Note: FDI PLL enabling _must_ be done before we enable the
5344 * cpu pipes, hence this is separate from all the other fdi/pch
5345 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005346 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005347 } else {
5348 assert_fdi_tx_disabled(dev_priv, pipe);
5349 assert_fdi_rx_disabled(dev_priv, pipe);
5350 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005351
Jesse Barnesb074cec2013-04-25 12:55:02 -07005352 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005353
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005354 /*
5355 * On ILK+ LUT must be loaded before the pipe is running but with
5356 * clocks enabled
5357 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005358 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005359
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005360 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005361 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005362 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005363
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005364 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005365 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005366
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005367 assert_vblank_disabled(crtc);
5368 drm_crtc_vblank_on(crtc);
5369
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005370 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005371
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005372 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005373 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005374
5375 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5376 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005377 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005378 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005379 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005380}
5381
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005382/* IPS only exists on ULT machines and is tied to pipe A. */
5383static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5384{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005385 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005386}
5387
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005388static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5389 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005390{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005391 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005392 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005394 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005395 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005396 struct intel_atomic_state *old_intel_state =
5397 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005398
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005399 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005400 return;
5401
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005402 if (intel_crtc->config->has_pch_encoder)
5403 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5404 false);
5405
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005406 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005407
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005408 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005409 intel_enable_shared_dpll(intel_crtc);
5410
Ville Syrjälä37a56502016-06-22 21:57:04 +03005411 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305412 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005413
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005414 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005415 intel_set_pipe_timings(intel_crtc);
5416
Jani Nikulabc58be62016-03-18 17:05:39 +02005417 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005418
Jani Nikula4d1de972016-03-18 17:05:42 +02005419 if (cpu_transcoder != TRANSCODER_EDP &&
5420 !transcoder_is_dsi(cpu_transcoder)) {
5421 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005422 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005423 }
5424
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005425 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005426 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005427 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005428 }
5429
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005430 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005431 haswell_set_pipeconf(crtc);
5432
Jani Nikula391bf042016-03-18 17:05:40 +02005433 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005434
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005435 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005436
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005437 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005438
Daniel Vetter6b698512015-11-28 11:05:39 +01005439 if (intel_crtc->config->has_pch_encoder)
5440 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5441 else
5442 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5443
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005444 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005445
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005446 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005447 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005448
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005449 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305450 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005451
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005452 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005453 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005454 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005455 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005456
5457 /*
5458 * On ILK+ LUT must be loaded before the pipe is running but with
5459 * clocks enabled
5460 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005461 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005462
Paulo Zanoni1f544382012-10-24 11:32:00 -02005463 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005464 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305465 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005466
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005467 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005468 dev_priv->display.initial_watermarks(old_intel_state,
5469 pipe_config);
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005470 else
Ville Syrjälä432081b2016-10-31 22:37:03 +02005471 intel_update_watermarks(intel_crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02005472
5473 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005474 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005475 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005476
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005477 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005478 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005479
Ville Syrjälä00370712016-11-14 19:44:06 +02005480 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Dave Airlie0e32b392014-05-02 14:02:48 +10005481 intel_ddi_set_vc_payload_alloc(crtc, true);
5482
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005483 assert_vblank_disabled(crtc);
5484 drm_crtc_vblank_on(crtc);
5485
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005486 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005487
Daniel Vetter6b698512015-11-28 11:05:39 +01005488 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005489 intel_wait_for_vblank(dev_priv, pipe);
5490 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005491 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005492 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5493 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005494 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005495
Paulo Zanonie4916942013-09-20 16:21:19 -03005496 /* If we change the relative order between pipe/planes enabling, we need
5497 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005498 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005499 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005500 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5501 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005502 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005503}
5504
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005505static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005506{
5507 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005508 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005509 int pipe = crtc->pipe;
5510
5511 /* To avoid upsetting the power well on haswell only disable the pfit if
5512 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005513 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005514 I915_WRITE(PF_CTL(pipe), 0);
5515 I915_WRITE(PF_WIN_POS(pipe), 0);
5516 I915_WRITE(PF_WIN_SZ(pipe), 0);
5517 }
5518}
5519
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005520static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5521 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005522{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005523 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005524 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005525 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5527 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005528
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005529 /*
5530 * Sometimes spurious CPU pipe underruns happen when the
5531 * pipe is already disabled, but FDI RX/TX is still enabled.
5532 * Happens at least with VGA+HDMI cloning. Suppress them.
5533 */
5534 if (intel_crtc->config->has_pch_encoder) {
5535 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005536 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005537 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005538
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005539 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005540
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005541 drm_crtc_vblank_off(crtc);
5542 assert_vblank_disabled(crtc);
5543
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005544 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005545
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005546 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005547
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005548 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005549 ironlake_fdi_disable(crtc);
5550
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005551 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005552
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005553 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005554 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005555
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005556 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005557 i915_reg_t reg;
5558 u32 temp;
5559
Daniel Vetterd925c592013-06-05 13:34:04 +02005560 /* disable TRANS_DP_CTL */
5561 reg = TRANS_DP_CTL(pipe);
5562 temp = I915_READ(reg);
5563 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5564 TRANS_DP_PORT_SEL_MASK);
5565 temp |= TRANS_DP_PORT_SEL_NONE;
5566 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005567
Daniel Vetterd925c592013-06-05 13:34:04 +02005568 /* disable DPLL_SEL */
5569 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005570 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005571 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005572 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005573
Daniel Vetterd925c592013-06-05 13:34:04 +02005574 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005575 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005576
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005577 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005578 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005579}
5580
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005581static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5582 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005583{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005584 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005585 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005587 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005588
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005589 if (intel_crtc->config->has_pch_encoder)
5590 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5591 false);
5592
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005593 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005594
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005595 drm_crtc_vblank_off(crtc);
5596 assert_vblank_disabled(crtc);
5597
Jani Nikula4d1de972016-03-18 17:05:42 +02005598 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005599 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005600 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005601
Ville Syrjälä00370712016-11-14 19:44:06 +02005602 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005603 intel_ddi_set_vc_payload_alloc(crtc, false);
5604
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005605 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305606 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005607
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005608 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005609 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005610 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005611 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005612
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005613 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305614 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005615
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005616 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005617
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005618 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005619 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5620 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005621}
5622
Jesse Barnes2dd24552013-04-25 12:55:01 -07005623static void i9xx_pfit_enable(struct intel_crtc *crtc)
5624{
5625 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005626 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005627 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005628
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005629 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005630 return;
5631
Daniel Vetterc0b03412013-05-28 12:05:54 +02005632 /*
5633 * The panel fitter should only be adjusted whilst the pipe is disabled,
5634 * according to register description and PRM.
5635 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005636 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5637 assert_pipe_disabled(dev_priv, crtc->pipe);
5638
Jesse Barnesb074cec2013-04-25 12:55:02 -07005639 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5640 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005641
5642 /* Border color in case we don't scale up to the full screen. Black by
5643 * default, change to something else for debugging. */
5644 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005645}
5646
Dave Airlied05410f2014-06-05 13:22:59 +10005647static enum intel_display_power_domain port_to_power_domain(enum port port)
5648{
5649 switch (port) {
5650 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005651 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005652 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005653 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005654 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005655 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005656 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005657 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005658 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005659 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005660 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005661 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005662 return POWER_DOMAIN_PORT_OTHER;
5663 }
5664}
5665
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005666static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5667{
5668 switch (port) {
5669 case PORT_A:
5670 return POWER_DOMAIN_AUX_A;
5671 case PORT_B:
5672 return POWER_DOMAIN_AUX_B;
5673 case PORT_C:
5674 return POWER_DOMAIN_AUX_C;
5675 case PORT_D:
5676 return POWER_DOMAIN_AUX_D;
5677 case PORT_E:
5678 /* FIXME: Check VBT for actual wiring of PORT E */
5679 return POWER_DOMAIN_AUX_D;
5680 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005681 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005682 return POWER_DOMAIN_AUX_A;
5683 }
5684}
5685
Imre Deak319be8a2014-03-04 19:22:57 +02005686enum intel_display_power_domain
5687intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005688{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005689 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005690 struct intel_digital_port *intel_dig_port;
5691
5692 switch (intel_encoder->type) {
5693 case INTEL_OUTPUT_UNKNOWN:
5694 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005695 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005696 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005697 case INTEL_OUTPUT_HDMI:
5698 case INTEL_OUTPUT_EDP:
5699 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005700 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005701 case INTEL_OUTPUT_DP_MST:
5702 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5703 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005704 case INTEL_OUTPUT_ANALOG:
5705 return POWER_DOMAIN_PORT_CRT;
5706 case INTEL_OUTPUT_DSI:
5707 return POWER_DOMAIN_PORT_DSI;
5708 default:
5709 return POWER_DOMAIN_PORT_OTHER;
5710 }
5711}
5712
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005713enum intel_display_power_domain
5714intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5715{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005716 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005717 struct intel_digital_port *intel_dig_port;
5718
5719 switch (intel_encoder->type) {
5720 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005721 case INTEL_OUTPUT_HDMI:
5722 /*
5723 * Only DDI platforms should ever use these output types.
5724 * We can get here after the HDMI detect code has already set
5725 * the type of the shared encoder. Since we can't be sure
5726 * what's the status of the given connectors, play safe and
5727 * run the DP detection too.
5728 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005729 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005730 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005731 case INTEL_OUTPUT_EDP:
5732 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5733 return port_to_aux_power_domain(intel_dig_port->port);
5734 case INTEL_OUTPUT_DP_MST:
5735 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5736 return port_to_aux_power_domain(intel_dig_port->port);
5737 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005738 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005739 return POWER_DOMAIN_AUX_A;
5740 }
5741}
5742
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005743static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5744 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005745{
5746 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005747 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5749 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005750 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005751 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005752
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005753 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005754 return 0;
5755
Imre Deak77d22dc2014-03-05 16:20:52 +02005756 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5757 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005758 if (crtc_state->pch_pfit.enabled ||
5759 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005760 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5761
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005762 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5763 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5764
Imre Deak319be8a2014-03-04 19:22:57 +02005765 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005766 }
Imre Deak319be8a2014-03-04 19:22:57 +02005767
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005768 if (crtc_state->shared_dpll)
5769 mask |= BIT(POWER_DOMAIN_PLLS);
5770
Imre Deak77d22dc2014-03-05 16:20:52 +02005771 return mask;
5772}
5773
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005774static unsigned long
5775modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5776 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005777{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005778 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5780 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005781 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005782
5783 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005784 intel_crtc->enabled_power_domains = new_domains =
5785 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005786
Daniel Vetter5a21b662016-05-24 17:13:53 +02005787 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005788
5789 for_each_power_domain(domain, domains)
5790 intel_display_power_get(dev_priv, domain);
5791
Daniel Vetter5a21b662016-05-24 17:13:53 +02005792 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005793}
5794
5795static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5796 unsigned long domains)
5797{
5798 enum intel_display_power_domain domain;
5799
5800 for_each_power_domain(domain, domains)
5801 intel_display_power_put(dev_priv, domain);
5802}
5803
Mika Kaholaadafdc62015-08-18 14:36:59 +03005804static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5805{
5806 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5807
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02005808 if (IS_GEMINILAKE(dev_priv))
5809 return 2 * max_cdclk_freq;
5810 else if (INTEL_INFO(dev_priv)->gen >= 9 ||
5811 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kaholaadafdc62015-08-18 14:36:59 +03005812 return max_cdclk_freq;
5813 else if (IS_CHERRYVIEW(dev_priv))
5814 return max_cdclk_freq*95/100;
5815 else if (INTEL_INFO(dev_priv)->gen < 4)
5816 return 2*max_cdclk_freq*90/100;
5817 else
5818 return max_cdclk_freq*90/100;
5819}
5820
Ville Syrjäläb2045352016-05-13 23:41:27 +03005821static int skl_calc_cdclk(int max_pixclk, int vco);
5822
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005823static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005824{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01005825 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005826 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005827 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005828
Ville Syrjäläb2045352016-05-13 23:41:27 +03005829 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005830 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005831
5832 /*
5833 * Use the lower (vco 8640) cdclk values as a
5834 * first guess. skl_calc_cdclk() will correct it
5835 * if the preferred vco is 8100 instead.
5836 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005837 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005838 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005839 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005840 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005841 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005842 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005843 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005844 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005845
5846 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005847 } else if (IS_GEMINILAKE(dev_priv)) {
5848 dev_priv->max_cdclk_freq = 316800;
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01005849 } else if (IS_BROXTON(dev_priv)) {
Matt Roper281c1142016-04-05 14:37:19 -07005850 dev_priv->max_cdclk_freq = 624000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005851 } else if (IS_BROADWELL(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005852 /*
5853 * FIXME with extra cooling we can allow
5854 * 540 MHz for ULX and 675 Mhz for ULT.
5855 * How can we know if extra cooling is
5856 * available? PCI ID, VTB, something else?
5857 */
5858 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5859 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005860 else if (IS_BDW_ULX(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005861 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005862 else if (IS_BDW_ULT(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005863 dev_priv->max_cdclk_freq = 540000;
5864 else
5865 dev_priv->max_cdclk_freq = 675000;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005866 } else if (IS_CHERRYVIEW(dev_priv)) {
Mika Kahola0904dea2015-06-12 10:11:32 +03005867 dev_priv->max_cdclk_freq = 320000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005868 } else if (IS_VALLEYVIEW(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005869 dev_priv->max_cdclk_freq = 400000;
5870 } else {
5871 /* otherwise assume cdclk is fixed */
5872 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5873 }
5874
Mika Kaholaadafdc62015-08-18 14:36:59 +03005875 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5876
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005877 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5878 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005879
5880 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5881 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005882}
5883
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005884static void intel_update_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005885{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02005886 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005887
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005888 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005889 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5890 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5891 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005892 else
5893 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5894 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005895
5896 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005897 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5898 * Programmng [sic] note: bit[9:2] should be programmed to the number
5899 * of cdclk that generates 4MHz reference clock freq which is used to
5900 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005901 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005902 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005903 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005904}
5905
Ville Syrjälä92891e42016-05-11 22:44:45 +03005906/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5907static int skl_cdclk_decimal(int cdclk)
5908{
5909 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5910}
5911
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005912static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5913{
5914 int ratio;
5915
5916 if (cdclk == dev_priv->cdclk_pll.ref)
5917 return 0;
5918
5919 switch (cdclk) {
5920 default:
5921 MISSING_CASE(cdclk);
5922 case 144000:
5923 case 288000:
5924 case 384000:
5925 case 576000:
5926 ratio = 60;
5927 break;
5928 case 624000:
5929 ratio = 65;
5930 break;
5931 }
5932
5933 return dev_priv->cdclk_pll.ref * ratio;
5934}
5935
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005936static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5937{
5938 int ratio;
5939
5940 if (cdclk == dev_priv->cdclk_pll.ref)
5941 return 0;
5942
5943 switch (cdclk) {
5944 default:
5945 MISSING_CASE(cdclk);
5946 case 79200:
5947 case 158400:
5948 case 316800:
5949 ratio = 33;
5950 break;
5951 }
5952
5953 return dev_priv->cdclk_pll.ref * ratio;
5954}
5955
Ville Syrjälä2b730012016-05-13 23:41:34 +03005956static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5957{
5958 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5959
5960 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005961 if (intel_wait_for_register(dev_priv,
5962 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5963 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005964 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005965
5966 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005967}
5968
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005969static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005970{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005971 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005972 u32 val;
5973
5974 val = I915_READ(BXT_DE_PLL_CTL);
5975 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005976 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005977 I915_WRITE(BXT_DE_PLL_CTL, val);
5978
5979 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5980
5981 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005982 if (intel_wait_for_register(dev_priv,
5983 BXT_DE_PLL_ENABLE,
5984 BXT_DE_PLL_LOCK,
5985 BXT_DE_PLL_LOCK,
5986 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005987 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005988
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005989 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005990}
5991
Imre Deak324513c2016-06-13 16:44:36 +03005992static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305993{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005994 u32 val, divider;
5995 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305996
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005997 if (IS_GEMINILAKE(dev_priv))
5998 vco = glk_de_pll_vco(dev_priv, cdclk);
5999 else
6000 vco = bxt_de_pll_vco(dev_priv, cdclk);
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006001
6002 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
6003
6004 /* cdclk = vco / 2 / div{1,1.5,2,4} */
6005 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
6006 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306007 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306008 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006009 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306010 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306011 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006012 case 3:
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006013 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306014 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306015 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006016 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306017 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306018 break;
6019 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006020 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6021 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306022
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006023 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6024 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306025 }
6026
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306027 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006028 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306029 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6030 0x80000000);
6031 mutex_unlock(&dev_priv->rps.hw_lock);
6032
6033 if (ret) {
6034 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006035 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306036 return;
6037 }
6038
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006039 if (dev_priv->cdclk_pll.vco != 0 &&
6040 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006041 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306042
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006043 if (dev_priv->cdclk_pll.vco != vco)
6044 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306045
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006046 val = divider | skl_cdclk_decimal(cdclk);
6047 /*
6048 * FIXME if only the cd2x divider needs changing, it could be done
6049 * without shutting off the pipe (if only one pipe is active).
6050 */
6051 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6052 /*
6053 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6054 * enable otherwise.
6055 */
6056 if (cdclk >= 500000)
6057 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6058 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306059
6060 mutex_lock(&dev_priv->rps.hw_lock);
6061 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006062 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306063 mutex_unlock(&dev_priv->rps.hw_lock);
6064
6065 if (ret) {
6066 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006067 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306068 return;
6069 }
6070
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006071 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306072}
6073
Imre Deakd66a2192016-05-24 15:38:33 +03006074static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306075{
Imre Deakd66a2192016-05-24 15:38:33 +03006076 u32 cdctl, expected;
6077
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006078 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306079
Imre Deakd66a2192016-05-24 15:38:33 +03006080 if (dev_priv->cdclk_pll.vco == 0 ||
6081 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6082 goto sanitize;
6083
6084 /* DPLL okay; verify the cdclock
6085 *
6086 * Some BIOS versions leave an incorrect decimal frequency value and
6087 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6088 * so sanitize this register.
6089 */
6090 cdctl = I915_READ(CDCLK_CTL);
6091 /*
6092 * Let's ignore the pipe field, since BIOS could have configured the
6093 * dividers both synching to an active pipe, or asynchronously
6094 * (PIPE_NONE).
6095 */
6096 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6097
6098 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6099 skl_cdclk_decimal(dev_priv->cdclk_freq);
6100 /*
6101 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6102 * enable otherwise.
6103 */
6104 if (dev_priv->cdclk_freq >= 500000)
6105 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6106
6107 if (cdctl == expected)
6108 /* All well; nothing to sanitize */
6109 return;
6110
6111sanitize:
6112 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6113
6114 /* force cdclk programming */
6115 dev_priv->cdclk_freq = 0;
6116
6117 /* force full PLL disable + enable */
6118 dev_priv->cdclk_pll.vco = -1;
6119}
6120
Imre Deak324513c2016-06-13 16:44:36 +03006121void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006122{
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006123 int cdclk;
6124
Imre Deakd66a2192016-05-24 15:38:33 +03006125 bxt_sanitize_cdclk(dev_priv);
6126
6127 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006128 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006129
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306130 /*
6131 * FIXME:
6132 * - The initial CDCLK needs to be read from VBT.
6133 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306134 */
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006135 if (IS_GEMINILAKE(dev_priv))
6136 cdclk = glk_calc_cdclk(0);
6137 else
6138 cdclk = bxt_calc_cdclk(0);
6139
6140 bxt_set_cdclk(dev_priv, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306141}
6142
Imre Deak324513c2016-06-13 16:44:36 +03006143void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306144{
Imre Deak324513c2016-06-13 16:44:36 +03006145 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306146}
6147
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006148static int skl_calc_cdclk(int max_pixclk, int vco)
6149{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006150 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006151 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006152 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006153 else if (max_pixclk > 432000)
6154 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006155 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006156 return 432000;
6157 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006158 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006159 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006160 if (max_pixclk > 540000)
6161 return 675000;
6162 else if (max_pixclk > 450000)
6163 return 540000;
6164 else if (max_pixclk > 337500)
6165 return 450000;
6166 else
6167 return 337500;
6168 }
6169}
6170
Ville Syrjäläea617912016-05-13 23:41:24 +03006171static void
6172skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006173{
Ville Syrjäläea617912016-05-13 23:41:24 +03006174 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006175
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006176 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006177 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006178
Ville Syrjäläea617912016-05-13 23:41:24 +03006179 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006180 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006181 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006182
Imre Deak1c3f7702016-05-24 15:38:32 +03006183 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6184 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006185
Ville Syrjäläea617912016-05-13 23:41:24 +03006186 val = I915_READ(DPLL_CTRL1);
6187
Imre Deak1c3f7702016-05-24 15:38:32 +03006188 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6189 DPLL_CTRL1_SSC(SKL_DPLL0) |
6190 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6191 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6192 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006193
Ville Syrjäläea617912016-05-13 23:41:24 +03006194 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6195 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6196 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6197 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6198 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006199 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006200 break;
6201 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6202 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006203 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006204 break;
6205 default:
6206 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006207 break;
6208 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006209}
6210
Ville Syrjäläb2045352016-05-13 23:41:27 +03006211void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6212{
6213 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6214
6215 dev_priv->skl_preferred_vco_freq = vco;
6216
6217 if (changed)
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006218 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006219}
6220
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006221static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006222skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006223{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006224 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006225 u32 val;
6226
Ville Syrjälä63911d72016-05-13 23:41:32 +03006227 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006228
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006229 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006230 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006231 I915_WRITE(CDCLK_CTL, val);
6232 POSTING_READ(CDCLK_CTL);
6233
6234 /*
6235 * We always enable DPLL0 with the lowest link rate possible, but still
6236 * taking into account the VCO required to operate the eDP panel at the
6237 * desired frequency. The usual DP link rates operate with a VCO of
6238 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6239 * The modeset code is responsible for the selection of the exact link
6240 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006241 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006242 */
6243 val = I915_READ(DPLL_CTRL1);
6244
6245 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6246 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6247 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006248 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006249 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6250 SKL_DPLL0);
6251 else
6252 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6253 SKL_DPLL0);
6254
6255 I915_WRITE(DPLL_CTRL1, val);
6256 POSTING_READ(DPLL_CTRL1);
6257
6258 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6259
Chris Wilsone24ca052016-06-30 15:33:05 +01006260 if (intel_wait_for_register(dev_priv,
6261 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6262 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006263 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006264
Ville Syrjälä63911d72016-05-13 23:41:32 +03006265 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006266
6267 /* We'll want to keep using the current vco from now on. */
6268 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006269}
6270
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006271static void
6272skl_dpll0_disable(struct drm_i915_private *dev_priv)
6273{
6274 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01006275 if (intel_wait_for_register(dev_priv,
6276 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6277 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006278 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006279
Ville Syrjälä63911d72016-05-13 23:41:32 +03006280 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006281}
6282
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006283static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6284{
6285 int ret;
6286 u32 val;
6287
6288 /* inform PCU we want to change CDCLK */
6289 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6290 mutex_lock(&dev_priv->rps.hw_lock);
6291 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6292 mutex_unlock(&dev_priv->rps.hw_lock);
6293
6294 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6295}
6296
6297static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6298{
Ville Syrjälä848496e2016-07-13 16:32:03 +03006299 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006300}
6301
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006302static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006303{
6304 u32 freq_select, pcu_ack;
6305
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006306 WARN_ON((cdclk == 24000) != (vco == 0));
6307
Ville Syrjälä63911d72016-05-13 23:41:32 +03006308 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006309
6310 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6311 DRM_ERROR("failed to inform PCU about cdclk change\n");
6312 return;
6313 }
6314
6315 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006316 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006317 case 450000:
6318 case 432000:
6319 freq_select = CDCLK_FREQ_450_432;
6320 pcu_ack = 1;
6321 break;
6322 case 540000:
6323 freq_select = CDCLK_FREQ_540;
6324 pcu_ack = 2;
6325 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006326 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006327 case 337500:
6328 default:
6329 freq_select = CDCLK_FREQ_337_308;
6330 pcu_ack = 0;
6331 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006332 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006333 case 675000:
6334 freq_select = CDCLK_FREQ_675_617;
6335 pcu_ack = 3;
6336 break;
6337 }
6338
Ville Syrjälä63911d72016-05-13 23:41:32 +03006339 if (dev_priv->cdclk_pll.vco != 0 &&
6340 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006341 skl_dpll0_disable(dev_priv);
6342
Ville Syrjälä63911d72016-05-13 23:41:32 +03006343 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006344 skl_dpll0_enable(dev_priv, vco);
6345
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006346 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006347 POSTING_READ(CDCLK_CTL);
6348
6349 /* inform PCU of the change */
6350 mutex_lock(&dev_priv->rps.hw_lock);
6351 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6352 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006353
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006354 intel_update_cdclk(dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006355}
6356
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006357static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6358
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006359void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6360{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006361 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006362}
6363
6364void skl_init_cdclk(struct drm_i915_private *dev_priv)
6365{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006366 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006367
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006368 skl_sanitize_cdclk(dev_priv);
6369
Ville Syrjälä63911d72016-05-13 23:41:32 +03006370 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006371 /*
6372 * Use the current vco as our initial
6373 * guess as to what the preferred vco is.
6374 */
6375 if (dev_priv->skl_preferred_vco_freq == 0)
6376 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006377 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006378 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006379 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006380
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006381 vco = dev_priv->skl_preferred_vco_freq;
6382 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006383 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006384 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006385
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006386 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006387}
6388
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006389static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306390{
Ville Syrjälä09492492016-05-13 23:41:28 +03006391 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306392
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306393 /*
6394 * check if the pre-os intialized the display
6395 * There is SWF18 scratchpad register defined which is set by the
6396 * pre-os which can be used by the OS drivers to check the status
6397 */
6398 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6399 goto sanitize;
6400
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006401 intel_update_cdclk(dev_priv);
Imre Deak1c3f7702016-05-24 15:38:32 +03006402 /* Is PLL enabled and locked ? */
6403 if (dev_priv->cdclk_pll.vco == 0 ||
6404 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6405 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006406
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306407 /* DPLL okay; verify the cdclock
6408 *
6409 * Noticed in some instances that the freq selection is correct but
6410 * decimal part is programmed wrong from BIOS where pre-os does not
6411 * enable display. Verify the same as well.
6412 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006413 cdctl = I915_READ(CDCLK_CTL);
6414 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6415 skl_cdclk_decimal(dev_priv->cdclk_freq);
6416 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306417 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006418 return;
6419
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306420sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006421 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006422
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006423 /* force cdclk programming */
6424 dev_priv->cdclk_freq = 0;
6425 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006426 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306427}
6428
Jesse Barnes30a970c2013-11-04 13:48:12 -08006429/* Adjust CDclk dividers to allow high res or save power if possible */
6430static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6431{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006432 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006433 u32 val, cmd;
6434
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006435 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306436 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006437
Ville Syrjälädfcab172014-06-13 13:37:47 +03006438 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006439 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006440 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006441 cmd = 1;
6442 else
6443 cmd = 0;
6444
6445 mutex_lock(&dev_priv->rps.hw_lock);
6446 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6447 val &= ~DSPFREQGUAR_MASK;
6448 val |= (cmd << DSPFREQGUAR_SHIFT);
6449 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6450 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6451 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6452 50)) {
6453 DRM_ERROR("timed out waiting for CDclk change\n");
6454 }
6455 mutex_unlock(&dev_priv->rps.hw_lock);
6456
Ville Syrjälä54433e92015-05-26 20:42:31 +03006457 mutex_lock(&dev_priv->sb_lock);
6458
Ville Syrjälädfcab172014-06-13 13:37:47 +03006459 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006460 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006461
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006462 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006463
Jesse Barnes30a970c2013-11-04 13:48:12 -08006464 /* adjust cdclk divider */
6465 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006466 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006467 val |= divider;
6468 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006469
6470 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006471 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006472 50))
6473 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006474 }
6475
Jesse Barnes30a970c2013-11-04 13:48:12 -08006476 /* adjust self-refresh exit latency value */
6477 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6478 val &= ~0x7f;
6479
6480 /*
6481 * For high bandwidth configs, we set a higher latency in the bunit
6482 * so that the core display fetch happens in time to avoid underruns.
6483 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006484 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006485 val |= 4500 / 250; /* 4.5 usec */
6486 else
6487 val |= 3000 / 250; /* 3.0 usec */
6488 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006489
Ville Syrjäläa5805162015-05-26 20:42:30 +03006490 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006491
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006492 intel_update_cdclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006493}
6494
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006495static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6496{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006497 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006498 u32 val, cmd;
6499
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006500 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306501 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006502
6503 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006504 case 333333:
6505 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006506 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006507 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006508 break;
6509 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006510 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006511 return;
6512 }
6513
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006514 /*
6515 * Specs are full of misinformation, but testing on actual
6516 * hardware has shown that we just need to write the desired
6517 * CCK divider into the Punit register.
6518 */
6519 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6520
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006521 mutex_lock(&dev_priv->rps.hw_lock);
6522 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6523 val &= ~DSPFREQGUAR_MASK_CHV;
6524 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6525 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6526 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6527 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6528 50)) {
6529 DRM_ERROR("timed out waiting for CDclk change\n");
6530 }
6531 mutex_unlock(&dev_priv->rps.hw_lock);
6532
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006533 intel_update_cdclk(dev_priv);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006534}
6535
Jesse Barnes30a970c2013-11-04 13:48:12 -08006536static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6537 int max_pixclk)
6538{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006539 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006540 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006541
Jesse Barnes30a970c2013-11-04 13:48:12 -08006542 /*
6543 * Really only a few cases to deal with, as only 4 CDclks are supported:
6544 * 200MHz
6545 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006546 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006547 * 400MHz (VLV only)
6548 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6549 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006550 *
6551 * We seem to get an unstable or solid color picture at 200MHz.
6552 * Not sure what's wrong. For now use 200MHz only when all pipes
6553 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006554 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006555 if (!IS_CHERRYVIEW(dev_priv) &&
6556 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006557 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006558 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006559 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006560 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006561 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006562 else
6563 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006564}
6565
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006566static int glk_calc_cdclk(int max_pixclk)
6567{
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02006568 if (max_pixclk > 2 * 158400)
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006569 return 316800;
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02006570 else if (max_pixclk > 2 * 79200)
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006571 return 158400;
6572 else
6573 return 79200;
6574}
6575
Imre Deak324513c2016-06-13 16:44:36 +03006576static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006577{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006578 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306579 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006580 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306581 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006582 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306583 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006584 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306585 return 288000;
6586 else
6587 return 144000;
6588}
6589
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006590/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006591static int intel_mode_max_pixclk(struct drm_device *dev,
6592 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006593{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006594 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006595 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006596 struct drm_crtc *crtc;
6597 struct drm_crtc_state *crtc_state;
6598 unsigned max_pixclk = 0, i;
6599 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006600
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006601 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6602 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006603
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006604 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6605 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006606
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006607 if (crtc_state->enable)
6608 pixclk = crtc_state->adjusted_mode.crtc_clock;
6609
6610 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006611 }
6612
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006613 for_each_pipe(dev_priv, pipe)
6614 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6615
Jesse Barnes30a970c2013-11-04 13:48:12 -08006616 return max_pixclk;
6617}
6618
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006619static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006620{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006621 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006622 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006623 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006624 struct intel_atomic_state *intel_state =
6625 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006626
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006627 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006628 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306629
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006630 if (!intel_state->active_crtcs)
6631 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6632
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006633 return 0;
6634}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006635
Imre Deak324513c2016-06-13 16:44:36 +03006636static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006637{
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006638 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006639 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006640 struct intel_atomic_state *intel_state =
6641 to_intel_atomic_state(state);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006642 int cdclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006643
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006644 if (IS_GEMINILAKE(dev_priv))
6645 cdclk = glk_calc_cdclk(max_pixclk);
6646 else
6647 cdclk = bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006648
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006649 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
6650
6651 if (!intel_state->active_crtcs) {
6652 if (IS_GEMINILAKE(dev_priv))
6653 cdclk = glk_calc_cdclk(0);
6654 else
6655 cdclk = bxt_calc_cdclk(0);
6656
6657 intel_state->dev_cdclk = cdclk;
6658 }
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006659
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006660 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006661}
6662
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006663static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6664{
6665 unsigned int credits, default_credits;
6666
6667 if (IS_CHERRYVIEW(dev_priv))
6668 default_credits = PFI_CREDIT(12);
6669 else
6670 default_credits = PFI_CREDIT(8);
6671
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006672 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006673 /* CHV suggested value is 31 or 63 */
6674 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006675 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006676 else
6677 credits = PFI_CREDIT(15);
6678 } else {
6679 credits = default_credits;
6680 }
6681
6682 /*
6683 * WA - write default credits before re-programming
6684 * FIXME: should we also set the resend bit here?
6685 */
6686 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6687 default_credits);
6688
6689 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6690 credits | PFI_CREDIT_RESEND);
6691
6692 /*
6693 * FIXME is this guaranteed to clear
6694 * immediately or should we poll for it?
6695 */
6696 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6697}
6698
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006699static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006700{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006701 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006702 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006703 struct intel_atomic_state *old_intel_state =
6704 to_intel_atomic_state(old_state);
6705 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006706
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006707 /*
6708 * FIXME: We can end up here with all power domains off, yet
6709 * with a CDCLK frequency other than the minimum. To account
6710 * for this take the PIPE-A power domain, which covers the HW
6711 * blocks needed for the following programming. This can be
6712 * removed once it's guaranteed that we get here either with
6713 * the minimum CDCLK set, or the required power domains
6714 * enabled.
6715 */
6716 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006717
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006718 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006719 cherryview_set_cdclk(dev, req_cdclk);
6720 else
6721 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006722
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006723 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006724
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006725 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006726}
6727
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006728static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6729 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006730{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006731 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006732 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006733 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006735 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006736
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006737 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006738 return;
6739
Ville Syrjälä37a56502016-06-22 21:57:04 +03006740 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306741 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006742
6743 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006744 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006745
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006746 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006747 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006748
6749 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6750 I915_WRITE(CHV_CANVAS(pipe), 0);
6751 }
6752
Daniel Vetter5b18e572014-04-24 23:55:06 +02006753 i9xx_set_pipeconf(intel_crtc);
6754
Jesse Barnes89b667f2013-04-18 14:51:36 -07006755 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006756
Daniel Vettera72e4c92014-09-30 10:56:47 +02006757 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006758
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006759 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006760
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006761 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006762 chv_prepare_pll(intel_crtc, intel_crtc->config);
6763 chv_enable_pll(intel_crtc, intel_crtc->config);
6764 } else {
6765 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6766 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006767 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006768
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006769 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006770
Jesse Barnes2dd24552013-04-25 12:55:01 -07006771 i9xx_pfit_enable(intel_crtc);
6772
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006773 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006774
Ville Syrjälä432081b2016-10-31 22:37:03 +02006775 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006776 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006777
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006778 assert_vblank_disabled(crtc);
6779 drm_crtc_vblank_on(crtc);
6780
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006781 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006782}
6783
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006784static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6785{
6786 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006787 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006788
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006789 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6790 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006791}
6792
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006793static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6794 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006795{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006796 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006797 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006798 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006800 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006801
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006802 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006803 return;
6804
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006805 i9xx_set_pll_dividers(intel_crtc);
6806
Ville Syrjälä37a56502016-06-22 21:57:04 +03006807 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306808 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006809
6810 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006811 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006812
Daniel Vetter5b18e572014-04-24 23:55:06 +02006813 i9xx_set_pipeconf(intel_crtc);
6814
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006815 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006816
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006817 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006818 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006819
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006820 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006821
Daniel Vetterf6736a12013-06-05 13:34:30 +02006822 i9xx_enable_pll(intel_crtc);
6823
Jesse Barnes2dd24552013-04-25 12:55:01 -07006824 i9xx_pfit_enable(intel_crtc);
6825
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006826 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006827
Ville Syrjälä432081b2016-10-31 22:37:03 +02006828 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006829 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006830
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006831 assert_vblank_disabled(crtc);
6832 drm_crtc_vblank_on(crtc);
6833
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006834 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006835}
6836
Daniel Vetter87476d62013-04-11 16:29:06 +02006837static void i9xx_pfit_disable(struct intel_crtc *crtc)
6838{
6839 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006840 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006841
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006842 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006843 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006844
6845 assert_pipe_disabled(dev_priv, crtc->pipe);
6846
Daniel Vetter328d8e82013-05-08 10:36:31 +02006847 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6848 I915_READ(PFIT_CONTROL));
6849 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006850}
6851
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006852static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6853 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006854{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006855 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006856 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006857 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6859 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006860
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006861 /*
6862 * On gen2 planes are double buffered but the pipe isn't, so we must
6863 * wait for planes to fully turn off before disabling the pipe.
6864 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006865 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006866 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006867
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006868 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006869
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006870 drm_crtc_vblank_off(crtc);
6871 assert_vblank_disabled(crtc);
6872
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006873 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006874
Daniel Vetter87476d62013-04-11 16:29:06 +02006875 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006876
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006877 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006878
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006879 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006880 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006881 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006882 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006883 vlv_disable_pll(dev_priv, pipe);
6884 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006885 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006886 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006887
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006888 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006889
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006890 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006891 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006892}
6893
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006894static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006895{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006896 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006898 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006899 enum intel_display_power_domain domain;
6900 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006901 struct drm_atomic_state *state;
6902 struct intel_crtc_state *crtc_state;
6903 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006904
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006905 if (!intel_crtc->active)
6906 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006907
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006908 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006909 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006910
Ville Syrjälä2622a082016-03-09 19:07:26 +02006911 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006912
6913 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006914 to_intel_plane_state(crtc->primary->state)->base.visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006915 }
6916
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006917 state = drm_atomic_state_alloc(crtc->dev);
6918 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6919
6920 /* Everything's already locked, -EDEADLK can't happen. */
6921 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6922 ret = drm_atomic_add_affected_connectors(state, crtc);
6923
6924 WARN_ON(IS_ERR(crtc_state) || ret);
6925
6926 dev_priv->display.crtc_disable(crtc_state, state);
6927
Chris Wilson08536952016-10-14 13:18:18 +01006928 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006929
Ville Syrjälä78108b72016-05-27 20:59:19 +03006930 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6931 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006932
6933 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6934 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006935 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006936 crtc->enabled = false;
6937 crtc->state->connector_mask = 0;
6938 crtc->state->encoder_mask = 0;
6939
6940 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6941 encoder->base.crtc = NULL;
6942
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006943 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006944 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006945 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006946
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006947 domains = intel_crtc->enabled_power_domains;
6948 for_each_power_domain(domain, domains)
6949 intel_display_power_put(dev_priv, domain);
6950 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006951
6952 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6953 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006954}
6955
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006956/*
6957 * turn all crtc's off, but do not adjust state
6958 * This has to be paired with a call to intel_modeset_setup_hw_state.
6959 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006960int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006961{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006962 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006963 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006964 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006965
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006966 state = drm_atomic_helper_suspend(dev);
6967 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006968 if (ret)
6969 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006970 else
6971 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006972 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006973}
6974
Chris Wilsonea5b2132010-08-04 13:50:23 +01006975void intel_encoder_destroy(struct drm_encoder *encoder)
6976{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006977 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006978
Chris Wilsonea5b2132010-08-04 13:50:23 +01006979 drm_encoder_cleanup(encoder);
6980 kfree(intel_encoder);
6981}
6982
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006983/* Cross check the actual hw state with our own modeset state tracking (and it's
6984 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006985static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006986{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006987 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006988
6989 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6990 connector->base.base.id,
6991 connector->base.name);
6992
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006993 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006994 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006995 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006996
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006997 I915_STATE_WARN(!crtc,
6998 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006999
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02007000 if (!crtc)
7001 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02007002
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02007003 I915_STATE_WARN(!crtc->state->active,
7004 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02007005
Maarten Lankhorste85376c2015-08-27 13:13:31 +02007006 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02007007 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02007008
Maarten Lankhorste85376c2015-08-27 13:13:31 +02007009 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02007010 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10007011
Maarten Lankhorste85376c2015-08-27 13:13:31 +02007012 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02007013 "attached encoder crtc differs from connector crtc\n");
7014 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02007015 I915_STATE_WARN(crtc && crtc->state->active,
7016 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02007017 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02007018 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02007019 }
7020}
7021
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007022int intel_connector_init(struct intel_connector *connector)
7023{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01007024 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007025
Maarten Lankhorst5350a032016-01-04 12:53:15 +01007026 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007027 return -ENOMEM;
7028
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007029 return 0;
7030}
7031
7032struct intel_connector *intel_connector_alloc(void)
7033{
7034 struct intel_connector *connector;
7035
7036 connector = kzalloc(sizeof *connector, GFP_KERNEL);
7037 if (!connector)
7038 return NULL;
7039
7040 if (intel_connector_init(connector) < 0) {
7041 kfree(connector);
7042 return NULL;
7043 }
7044
7045 return connector;
7046}
7047
Daniel Vetterf0947c32012-07-02 13:10:34 +02007048/* Simple connector->get_hw_state implementation for encoders that support only
7049 * one connector and no cloning and hence the encoder state determines the state
7050 * of the connector. */
7051bool intel_connector_get_hw_state(struct intel_connector *connector)
7052{
Daniel Vetter24929352012-07-02 20:28:59 +02007053 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007054 struct intel_encoder *encoder = connector->encoder;
7055
7056 return encoder->get_hw_state(encoder, &pipe);
7057}
7058
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007059static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007060{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007061 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7062 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007063
7064 return 0;
7065}
7066
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007067static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007068 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007069{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007070 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007071 struct drm_atomic_state *state = pipe_config->base.state;
7072 struct intel_crtc *other_crtc;
7073 struct intel_crtc_state *other_crtc_state;
7074
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007075 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7076 pipe_name(pipe), pipe_config->fdi_lanes);
7077 if (pipe_config->fdi_lanes > 4) {
7078 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7079 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007080 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007081 }
7082
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007083 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007084 if (pipe_config->fdi_lanes > 2) {
7085 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7086 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007087 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007088 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007089 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007090 }
7091 }
7092
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00007093 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007094 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007095
7096 /* Ivybridge 3 pipe is really complicated */
7097 switch (pipe) {
7098 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007099 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007100 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007101 if (pipe_config->fdi_lanes <= 2)
7102 return 0;
7103
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007104 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007105 other_crtc_state =
7106 intel_atomic_get_crtc_state(state, other_crtc);
7107 if (IS_ERR(other_crtc_state))
7108 return PTR_ERR(other_crtc_state);
7109
7110 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007111 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7112 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007113 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007114 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007115 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007116 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007117 if (pipe_config->fdi_lanes > 2) {
7118 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7119 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007120 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007121 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007122
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007123 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007124 other_crtc_state =
7125 intel_atomic_get_crtc_state(state, other_crtc);
7126 if (IS_ERR(other_crtc_state))
7127 return PTR_ERR(other_crtc_state);
7128
7129 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007130 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007131 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007132 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007133 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007134 default:
7135 BUG();
7136 }
7137}
7138
Daniel Vettere29c22c2013-02-21 00:00:16 +01007139#define RETRY 1
7140static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007141 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007142{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007143 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007144 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007145 int lane, link_bw, fdi_dotclock, ret;
7146 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007147
Daniel Vettere29c22c2013-02-21 00:00:16 +01007148retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007149 /* FDI is a binary signal running at ~2.7GHz, encoding
7150 * each output octet as 10 bits. The actual frequency
7151 * is stored as a divider into a 100MHz clock, and the
7152 * mode pixel clock is stored in units of 1KHz.
7153 * Hence the bw of each lane in terms of the mode signal
7154 * is:
7155 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007156 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007157
Damien Lespiau241bfc32013-09-25 16:45:37 +01007158 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007159
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007160 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007161 pipe_config->pipe_bpp);
7162
7163 pipe_config->fdi_lanes = lane;
7164
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007165 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007166 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007167
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007168 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007169 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007170 pipe_config->pipe_bpp -= 2*3;
7171 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7172 pipe_config->pipe_bpp);
7173 needs_recompute = true;
7174 pipe_config->bw_constrained = true;
7175
7176 goto retry;
7177 }
7178
7179 if (needs_recompute)
7180 return RETRY;
7181
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007182 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007183}
7184
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007185static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7186 struct intel_crtc_state *pipe_config)
7187{
7188 if (pipe_config->pipe_bpp > 24)
7189 return false;
7190
7191 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007192 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007193 return true;
7194
7195 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007196 * We compare against max which means we must take
7197 * the increased cdclk requirement into account when
7198 * calculating the new cdclk.
7199 *
7200 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007201 */
7202 return ilk_pipe_pixel_rate(pipe_config) <=
7203 dev_priv->max_cdclk_freq * 95 / 100;
7204}
7205
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007206static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007207 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007208{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007209 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007210 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007211
Jani Nikulad330a952014-01-21 11:24:25 +02007212 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007213 hsw_crtc_supports_ips(crtc) &&
7214 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007215}
7216
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007217static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7218{
7219 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7220
7221 /* GDG double wide on either pipe, otherwise pipe A only */
7222 return INTEL_INFO(dev_priv)->gen < 4 &&
7223 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7224}
7225
Daniel Vettera43f6e02013-06-07 23:10:32 +02007226static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007227 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007228{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007229 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007230 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007231 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007232 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007233
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007234 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007235 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007236
7237 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007238 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007239 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007240 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007241 if (intel_crtc_supports_double_wide(crtc) &&
7242 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007243 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007244 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007245 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007246 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007247
Ville Syrjäläf3261152016-05-24 21:34:18 +03007248 if (adjusted_mode->crtc_clock > clock_limit) {
7249 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7250 adjusted_mode->crtc_clock, clock_limit,
7251 yesno(pipe_config->double_wide));
7252 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007253 }
Chris Wilson89749352010-09-12 18:25:19 +01007254
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007255 /*
7256 * Pipe horizontal size must be even in:
7257 * - DVO ganged mode
7258 * - LVDS dual channel mode
7259 * - Double wide pipe
7260 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007261 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007262 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7263 pipe_config->pipe_src_w &= ~1;
7264
Damien Lespiau8693a822013-05-03 18:48:11 +01007265 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7266 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007267 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007268 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007269 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007270 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007271
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007272 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007273 hsw_compute_ips_config(crtc, pipe_config);
7274
Daniel Vetter877d48d2013-04-19 11:24:43 +02007275 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007276 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007277
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007278 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007279}
7280
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007281static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007282{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007283 u32 cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007284
Ville Syrjäläea617912016-05-13 23:41:24 +03007285 skl_dpll0_update(dev_priv);
7286
Ville Syrjälä63911d72016-05-13 23:41:32 +03007287 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007288 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007289
Ville Syrjäläea617912016-05-13 23:41:24 +03007290 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007291
Ville Syrjälä63911d72016-05-13 23:41:32 +03007292 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007293 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7294 case CDCLK_FREQ_450_432:
7295 return 432000;
7296 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007297 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007298 case CDCLK_FREQ_540:
7299 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007300 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007301 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007302 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007303 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007304 }
7305 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007306 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7307 case CDCLK_FREQ_450_432:
7308 return 450000;
7309 case CDCLK_FREQ_337_308:
7310 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007311 case CDCLK_FREQ_540:
7312 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007313 case CDCLK_FREQ_675_617:
7314 return 675000;
7315 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007316 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007317 }
7318 }
7319
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007320 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007321}
7322
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007323static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7324{
7325 u32 val;
7326
7327 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007328 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007329
7330 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007331 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007332 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007333
Imre Deak1c3f7702016-05-24 15:38:32 +03007334 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7335 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007336
7337 val = I915_READ(BXT_DE_PLL_CTL);
7338 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7339 dev_priv->cdclk_pll.ref;
7340}
7341
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007342static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007343{
Ville Syrjäläf5986242016-05-13 23:41:37 +03007344 u32 divider;
7345 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007346
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007347 bxt_de_pll_update(dev_priv);
7348
Ville Syrjäläf5986242016-05-13 23:41:37 +03007349 vco = dev_priv->cdclk_pll.vco;
7350 if (vco == 0)
7351 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007352
Ville Syrjäläf5986242016-05-13 23:41:37 +03007353 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007354
Ville Syrjäläf5986242016-05-13 23:41:37 +03007355 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007356 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007357 div = 2;
7358 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007359 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02007360 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
Ville Syrjäläf5986242016-05-13 23:41:37 +03007361 div = 3;
7362 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007363 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007364 div = 4;
7365 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007366 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007367 div = 8;
7368 break;
7369 default:
7370 MISSING_CASE(divider);
7371 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007372 }
7373
Ville Syrjäläf5986242016-05-13 23:41:37 +03007374 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007375}
7376
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007377static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007378{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007379 uint32_t lcpll = I915_READ(LCPLL_CTL);
7380 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7381
7382 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7383 return 800000;
7384 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7385 return 450000;
7386 else if (freq == LCPLL_CLK_FREQ_450)
7387 return 450000;
7388 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7389 return 540000;
7390 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7391 return 337500;
7392 else
7393 return 675000;
7394}
7395
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007396static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007397{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007398 uint32_t lcpll = I915_READ(LCPLL_CTL);
7399 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7400
7401 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7402 return 800000;
7403 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7404 return 450000;
7405 else if (freq == LCPLL_CLK_FREQ_450)
7406 return 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007407 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +03007408 return 337500;
7409 else
7410 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007411}
7412
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007413static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007414{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007415 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007416 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007417}
7418
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007419static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007420{
7421 return 450000;
7422}
7423
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007424static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -08007425{
Jesse Barnese70236a2009-09-21 10:42:27 -07007426 return 400000;
7427}
Jesse Barnes79e53942008-11-07 14:24:08 -08007428
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007429static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007430{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007431 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007432}
Jesse Barnes79e53942008-11-07 14:24:08 -08007433
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007434static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007435{
7436 return 200000;
7437}
Jesse Barnes79e53942008-11-07 14:24:08 -08007438
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007439static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007440{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007441 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007442 u16 gcfgc = 0;
7443
David Weinehall52a05c32016-08-22 13:32:44 +03007444 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007445
7446 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7447 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007448 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007449 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007450 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007451 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007452 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007453 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7454 return 200000;
7455 default:
7456 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7457 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007458 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007459 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007460 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007461 }
7462}
7463
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007464static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007465{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007466 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007467 u16 gcfgc = 0;
7468
David Weinehall52a05c32016-08-22 13:32:44 +03007469 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007470
7471 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007472 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007473 else {
7474 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7475 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007476 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007477 default:
7478 case GC_DISPLAY_CLOCK_190_200_MHZ:
7479 return 190000;
7480 }
7481 }
7482}
Jesse Barnes79e53942008-11-07 14:24:08 -08007483
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007484static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007485{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007486 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007487}
7488
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007489static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007490{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007491 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007492 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007493
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007494 /*
7495 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7496 * encoding is different :(
7497 * FIXME is this the right way to detect 852GM/852GMV?
7498 */
David Weinehall52a05c32016-08-22 13:32:44 +03007499 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007500 return 133333;
7501
David Weinehall52a05c32016-08-22 13:32:44 +03007502 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007503 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7504
Jesse Barnese70236a2009-09-21 10:42:27 -07007505 /* Assume that the hardware is in the high speed state. This
7506 * should be the default.
7507 */
7508 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7509 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007510 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007511 case GC_CLOCK_100_200:
7512 return 200000;
7513 case GC_CLOCK_166_250:
7514 return 250000;
7515 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007516 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007517 case GC_CLOCK_133_266:
7518 case GC_CLOCK_133_266_2:
7519 case GC_CLOCK_166_266:
7520 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007521 }
7522
7523 /* Shouldn't happen */
7524 return 0;
7525}
7526
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007527static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007528{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007529 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007530}
7531
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007532static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007533{
Ville Syrjälä34edce22015-05-22 11:22:33 +03007534 static const unsigned int blb_vco[8] = {
7535 [0] = 3200000,
7536 [1] = 4000000,
7537 [2] = 5333333,
7538 [3] = 4800000,
7539 [4] = 6400000,
7540 };
7541 static const unsigned int pnv_vco[8] = {
7542 [0] = 3200000,
7543 [1] = 4000000,
7544 [2] = 5333333,
7545 [3] = 4800000,
7546 [4] = 2666667,
7547 };
7548 static const unsigned int cl_vco[8] = {
7549 [0] = 3200000,
7550 [1] = 4000000,
7551 [2] = 5333333,
7552 [3] = 6400000,
7553 [4] = 3333333,
7554 [5] = 3566667,
7555 [6] = 4266667,
7556 };
7557 static const unsigned int elk_vco[8] = {
7558 [0] = 3200000,
7559 [1] = 4000000,
7560 [2] = 5333333,
7561 [3] = 4800000,
7562 };
7563 static const unsigned int ctg_vco[8] = {
7564 [0] = 3200000,
7565 [1] = 4000000,
7566 [2] = 5333333,
7567 [3] = 6400000,
7568 [4] = 2666667,
7569 [5] = 4266667,
7570 };
7571 const unsigned int *vco_table;
7572 unsigned int vco;
7573 uint8_t tmp = 0;
7574
7575 /* FIXME other chipsets? */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007576 if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007577 vco_table = ctg_vco;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007578 else if (IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007579 vco_table = elk_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007580 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007581 vco_table = cl_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007582 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007583 vco_table = pnv_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007584 else if (IS_G33(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007585 vco_table = blb_vco;
7586 else
7587 return 0;
7588
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007589 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007590
7591 vco = vco_table[tmp & 0x7];
7592 if (vco == 0)
7593 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7594 else
7595 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7596
7597 return vco;
7598}
7599
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007600static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007601{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007602 struct pci_dev *pdev = dev_priv->drm.pdev;
7603 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007604 uint16_t tmp = 0;
7605
David Weinehall52a05c32016-08-22 13:32:44 +03007606 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007607
7608 cdclk_sel = (tmp >> 12) & 0x1;
7609
7610 switch (vco) {
7611 case 2666667:
7612 case 4000000:
7613 case 5333333:
7614 return cdclk_sel ? 333333 : 222222;
7615 case 3200000:
7616 return cdclk_sel ? 320000 : 228571;
7617 default:
7618 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7619 return 222222;
7620 }
7621}
7622
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007623static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007624{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007625 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007626 static const uint8_t div_3200[] = { 16, 10, 8 };
7627 static const uint8_t div_4000[] = { 20, 12, 10 };
7628 static const uint8_t div_5333[] = { 24, 16, 14 };
7629 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007630 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007631 uint16_t tmp = 0;
7632
David Weinehall52a05c32016-08-22 13:32:44 +03007633 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007634
7635 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7636
7637 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7638 goto fail;
7639
7640 switch (vco) {
7641 case 3200000:
7642 div_table = div_3200;
7643 break;
7644 case 4000000:
7645 div_table = div_4000;
7646 break;
7647 case 5333333:
7648 div_table = div_5333;
7649 break;
7650 default:
7651 goto fail;
7652 }
7653
7654 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7655
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007656fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007657 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7658 return 200000;
7659}
7660
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007661static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007662{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007663 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007664 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7665 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7666 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7667 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7668 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007669 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007670 uint16_t tmp = 0;
7671
David Weinehall52a05c32016-08-22 13:32:44 +03007672 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007673
7674 cdclk_sel = (tmp >> 4) & 0x7;
7675
7676 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7677 goto fail;
7678
7679 switch (vco) {
7680 case 3200000:
7681 div_table = div_3200;
7682 break;
7683 case 4000000:
7684 div_table = div_4000;
7685 break;
7686 case 4800000:
7687 div_table = div_4800;
7688 break;
7689 case 5333333:
7690 div_table = div_5333;
7691 break;
7692 default:
7693 goto fail;
7694 }
7695
7696 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7697
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007698fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007699 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7700 return 190476;
7701}
7702
Zhenyu Wang2c072452009-06-05 15:38:42 +08007703static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007704intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007705{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007706 while (*num > DATA_LINK_M_N_MASK ||
7707 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007708 *num >>= 1;
7709 *den >>= 1;
7710 }
7711}
7712
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007713static void compute_m_n(unsigned int m, unsigned int n,
7714 uint32_t *ret_m, uint32_t *ret_n)
7715{
7716 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7717 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7718 intel_reduce_m_n_ratio(ret_m, ret_n);
7719}
7720
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007721void
7722intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7723 int pixel_clock, int link_clock,
7724 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007725{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007726 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007727
7728 compute_m_n(bits_per_pixel * pixel_clock,
7729 link_clock * nlanes * 8,
7730 &m_n->gmch_m, &m_n->gmch_n);
7731
7732 compute_m_n(pixel_clock, link_clock,
7733 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007734}
7735
Chris Wilsona7615032011-01-12 17:04:08 +00007736static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7737{
Jani Nikulad330a952014-01-21 11:24:25 +02007738 if (i915.panel_use_ssc >= 0)
7739 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007740 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007741 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007742}
7743
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007744static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007745{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007746 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007747}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007748
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007749static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7750{
7751 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007752}
7753
Daniel Vetterf47709a2013-03-28 10:42:02 +01007754static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007755 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007756 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007757{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007758 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007759 u32 fp, fp2 = 0;
7760
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007761 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007762 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007763 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007764 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007765 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007766 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007767 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007768 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007769 }
7770
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007771 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007772
Daniel Vetterf47709a2013-03-28 10:42:02 +01007773 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007774 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007775 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007776 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007777 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007778 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007779 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007780 }
7781}
7782
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007783static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7784 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007785{
7786 u32 reg_val;
7787
7788 /*
7789 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7790 * and set it to a reasonable value instead.
7791 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007792 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007793 reg_val &= 0xffffff00;
7794 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007795 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007796
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007797 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007798 reg_val &= 0x8cffffff;
7799 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007800 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007801
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007802 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007803 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007804 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007805
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007806 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007807 reg_val &= 0x00ffffff;
7808 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007809 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007810}
7811
Daniel Vetterb5518422013-05-03 11:49:48 +02007812static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7813 struct intel_link_m_n *m_n)
7814{
7815 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007816 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007817 int pipe = crtc->pipe;
7818
Daniel Vettere3b95f12013-05-03 11:49:49 +02007819 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7820 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7821 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7822 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007823}
7824
7825static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007826 struct intel_link_m_n *m_n,
7827 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007828{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007829 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007830 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007831 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007832
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007833 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02007834 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7835 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7836 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7837 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007838 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7839 * for gen < 8) and if DRRS is supported (to make sure the
7840 * registers are not unnecessarily accessed).
7841 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007842 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7843 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007844 I915_WRITE(PIPE_DATA_M2(transcoder),
7845 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7846 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7847 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7848 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7849 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007850 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007851 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7852 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7853 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7854 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007855 }
7856}
7857
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307858void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007859{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307860 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7861
7862 if (m_n == M1_N1) {
7863 dp_m_n = &crtc->config->dp_m_n;
7864 dp_m2_n2 = &crtc->config->dp_m2_n2;
7865 } else if (m_n == M2_N2) {
7866
7867 /*
7868 * M2_N2 registers are not supported. Hence m2_n2 divider value
7869 * needs to be programmed into M1_N1.
7870 */
7871 dp_m_n = &crtc->config->dp_m2_n2;
7872 } else {
7873 DRM_ERROR("Unsupported divider value\n");
7874 return;
7875 }
7876
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007877 if (crtc->config->has_pch_encoder)
7878 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007879 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307880 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007881}
7882
Daniel Vetter251ac862015-06-18 10:30:24 +02007883static void vlv_compute_dpll(struct intel_crtc *crtc,
7884 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007885{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007886 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007887 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007888 if (crtc->pipe != PIPE_A)
7889 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007890
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007891 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007892 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007893 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7894 DPLL_EXT_BUFFER_ENABLE_VLV;
7895
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007896 pipe_config->dpll_hw_state.dpll_md =
7897 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7898}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007899
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007900static void chv_compute_dpll(struct intel_crtc *crtc,
7901 struct intel_crtc_state *pipe_config)
7902{
7903 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007904 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007905 if (crtc->pipe != PIPE_A)
7906 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7907
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007908 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007909 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007910 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7911
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007912 pipe_config->dpll_hw_state.dpll_md =
7913 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007914}
7915
Ville Syrjäläd288f652014-10-28 13:20:22 +02007916static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007917 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007918{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007919 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007920 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007921 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007922 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007923 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007924 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007925
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007926 /* Enable Refclk */
7927 I915_WRITE(DPLL(pipe),
7928 pipe_config->dpll_hw_state.dpll &
7929 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7930
7931 /* No need to actually set up the DPLL with DSI */
7932 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7933 return;
7934
Ville Syrjäläa5805162015-05-26 20:42:30 +03007935 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007936
Ville Syrjäläd288f652014-10-28 13:20:22 +02007937 bestn = pipe_config->dpll.n;
7938 bestm1 = pipe_config->dpll.m1;
7939 bestm2 = pipe_config->dpll.m2;
7940 bestp1 = pipe_config->dpll.p1;
7941 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007942
Jesse Barnes89b667f2013-04-18 14:51:36 -07007943 /* See eDP HDMI DPIO driver vbios notes doc */
7944
7945 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007946 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007947 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007948
7949 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007951
7952 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007953 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007954 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007955 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007956
7957 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007958 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007959
7960 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007961 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7962 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7963 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007964 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007965
7966 /*
7967 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7968 * but we don't support that).
7969 * Note: don't use the DAC post divider as it seems unstable.
7970 */
7971 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007972 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007973
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007974 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007975 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007976
Jesse Barnes89b667f2013-04-18 14:51:36 -07007977 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007978 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007979 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7980 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007981 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007982 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007983 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007984 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007985 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007986
Ville Syrjälä37a56502016-06-22 21:57:04 +03007987 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007988 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007989 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007990 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007991 0x0df40000);
7992 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007993 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007994 0x0df70000);
7995 } else { /* HDMI or VGA */
7996 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007997 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007998 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007999 0x0df70000);
8000 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008001 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07008002 0x0df40000);
8003 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07008004
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008005 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07008006 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03008007 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07008008 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008009 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07008010
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008011 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03008012 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07008013}
8014
Ville Syrjäläd288f652014-10-28 13:20:22 +02008015static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008016 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03008017{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008018 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008019 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03008020 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008021 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308022 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008023 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308024 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308025 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008026
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03008027 /* Enable Refclk and SSC */
8028 I915_WRITE(DPLL(pipe),
8029 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
8030
8031 /* No need to actually set up the DPLL with DSI */
8032 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8033 return;
8034
Ville Syrjäläd288f652014-10-28 13:20:22 +02008035 bestn = pipe_config->dpll.n;
8036 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8037 bestm1 = pipe_config->dpll.m1;
8038 bestm2 = pipe_config->dpll.m2 >> 22;
8039 bestp1 = pipe_config->dpll.p1;
8040 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308041 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308042 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308043 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008044
Ville Syrjäläa5805162015-05-26 20:42:30 +03008045 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008046
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008047 /* p1 and p2 divider */
8048 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8049 5 << DPIO_CHV_S1_DIV_SHIFT |
8050 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8051 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8052 1 << DPIO_CHV_K_DIV_SHIFT);
8053
8054 /* Feedback post-divider - m2 */
8055 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8056
8057 /* Feedback refclk divider - n and m1 */
8058 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8059 DPIO_CHV_M1_DIV_BY_2 |
8060 1 << DPIO_CHV_N_DIV_SHIFT);
8061
8062 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008063 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008064
8065 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308066 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8067 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8068 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8069 if (bestm2_frac)
8070 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8071 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008072
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308073 /* Program digital lock detect threshold */
8074 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8075 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8076 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8077 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8078 if (!bestm2_frac)
8079 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8080 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8081
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008082 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308083 if (vco == 5400000) {
8084 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8085 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8086 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8087 tribuf_calcntr = 0x9;
8088 } else if (vco <= 6200000) {
8089 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8090 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8091 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8092 tribuf_calcntr = 0x9;
8093 } else if (vco <= 6480000) {
8094 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8095 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8096 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8097 tribuf_calcntr = 0x8;
8098 } else {
8099 /* Not supported. Apply the same limits as in the max case */
8100 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8101 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8102 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8103 tribuf_calcntr = 0;
8104 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008105 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8106
Ville Syrjälä968040b2015-03-11 22:52:08 +02008107 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308108 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8109 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8110 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8111
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008112 /* AFC Recal */
8113 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8114 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8115 DPIO_AFC_RECAL);
8116
Ville Syrjäläa5805162015-05-26 20:42:30 +03008117 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008118}
8119
Ville Syrjäläd288f652014-10-28 13:20:22 +02008120/**
8121 * vlv_force_pll_on - forcibly enable just the PLL
8122 * @dev_priv: i915 private structure
8123 * @pipe: pipe PLL to enable
8124 * @dpll: PLL configuration
8125 *
8126 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8127 * in cases where we need the PLL enabled even when @pipe is not going to
8128 * be enabled.
8129 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008130int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008131 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008132{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02008133 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008134 struct intel_crtc_state *pipe_config;
8135
8136 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8137 if (!pipe_config)
8138 return -ENOMEM;
8139
8140 pipe_config->base.crtc = &crtc->base;
8141 pipe_config->pixel_multiplier = 1;
8142 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008143
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008144 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008145 chv_compute_dpll(crtc, pipe_config);
8146 chv_prepare_pll(crtc, pipe_config);
8147 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008148 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008149 vlv_compute_dpll(crtc, pipe_config);
8150 vlv_prepare_pll(crtc, pipe_config);
8151 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008152 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008153
8154 kfree(pipe_config);
8155
8156 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008157}
8158
8159/**
8160 * vlv_force_pll_off - forcibly disable just the PLL
8161 * @dev_priv: i915 private structure
8162 * @pipe: pipe PLL to disable
8163 *
8164 * Disable the PLL for @pipe. To be used in cases where we need
8165 * the PLL enabled even when @pipe is not going to be enabled.
8166 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008167void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008168{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008169 if (IS_CHERRYVIEW(dev_priv))
8170 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008171 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008172 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008173}
8174
Daniel Vetter251ac862015-06-18 10:30:24 +02008175static void i9xx_compute_dpll(struct intel_crtc *crtc,
8176 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008177 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008178{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008179 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008180 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008181 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008182
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008183 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308184
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008185 dpll = DPLL_VGA_MODE_DIS;
8186
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008187 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008188 dpll |= DPLLB_MODE_LVDS;
8189 else
8190 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008191
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008192 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008193 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008194 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008195 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008196
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008197 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8198 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008199 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008200
Ville Syrjälä37a56502016-06-22 21:57:04 +03008201 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008202 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008203
8204 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008205 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008206 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8207 else {
8208 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008209 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008210 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8211 }
8212 switch (clock->p2) {
8213 case 5:
8214 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8215 break;
8216 case 7:
8217 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8218 break;
8219 case 10:
8220 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8221 break;
8222 case 14:
8223 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8224 break;
8225 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008226 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008227 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8228
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008229 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008230 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008231 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008232 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008233 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8234 else
8235 dpll |= PLL_REF_INPUT_DREFCLK;
8236
8237 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008238 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008239
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008240 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008241 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008242 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008243 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008244 }
8245}
8246
Daniel Vetter251ac862015-06-18 10:30:24 +02008247static void i8xx_compute_dpll(struct intel_crtc *crtc,
8248 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008249 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008250{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008251 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008252 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008253 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008254 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008255
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008256 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308257
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008258 dpll = DPLL_VGA_MODE_DIS;
8259
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008260 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008261 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8262 } else {
8263 if (clock->p1 == 2)
8264 dpll |= PLL_P1_DIVIDE_BY_TWO;
8265 else
8266 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8267 if (clock->p2 == 4)
8268 dpll |= PLL_P2_DIVIDE_BY_4;
8269 }
8270
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008271 if (!IS_I830(dev_priv) &&
8272 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008273 dpll |= DPLL_DVO_2X_MODE;
8274
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008275 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008276 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008277 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8278 else
8279 dpll |= PLL_REF_INPUT_DREFCLK;
8280
8281 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008282 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008283}
8284
Daniel Vetter8a654f32013-06-01 17:16:22 +02008285static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008286{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008287 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008288 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008289 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008290 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008291 uint32_t crtc_vtotal, crtc_vblank_end;
8292 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008293
8294 /* We need to be careful not to changed the adjusted mode, for otherwise
8295 * the hw state checker will get angry at the mismatch. */
8296 crtc_vtotal = adjusted_mode->crtc_vtotal;
8297 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008298
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008299 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008300 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008301 crtc_vtotal -= 1;
8302 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008303
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008304 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008305 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8306 else
8307 vsyncshift = adjusted_mode->crtc_hsync_start -
8308 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008309 if (vsyncshift < 0)
8310 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008311 }
8312
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008313 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008314 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008315
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008316 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008317 (adjusted_mode->crtc_hdisplay - 1) |
8318 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008319 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008320 (adjusted_mode->crtc_hblank_start - 1) |
8321 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008322 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008323 (adjusted_mode->crtc_hsync_start - 1) |
8324 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8325
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008326 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008327 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008328 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008329 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008330 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008331 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008332 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008333 (adjusted_mode->crtc_vsync_start - 1) |
8334 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8335
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008336 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8337 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8338 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8339 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008340 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008341 (pipe == PIPE_B || pipe == PIPE_C))
8342 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8343
Jani Nikulabc58be62016-03-18 17:05:39 +02008344}
8345
8346static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8347{
8348 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008349 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008350 enum pipe pipe = intel_crtc->pipe;
8351
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008352 /* pipesrc controls the size that is scaled from, which should
8353 * always be the user's requested size.
8354 */
8355 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008356 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8357 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008358}
8359
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008360static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008361 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008362{
8363 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008364 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008365 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8366 uint32_t tmp;
8367
8368 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008369 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8370 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008371 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008372 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8373 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008374 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008375 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8376 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008377
8378 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008379 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8380 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008381 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008382 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8383 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008384 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008385 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8386 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008387
8388 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008389 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8390 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8391 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008392 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008393}
8394
8395static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8396 struct intel_crtc_state *pipe_config)
8397{
8398 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008399 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008400 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008401
8402 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008403 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8404 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8405
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008406 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8407 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008408}
8409
Daniel Vetterf6a83282014-02-11 15:28:57 -08008410void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008411 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008412{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008413 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8414 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8415 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8416 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008417
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008418 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8419 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8420 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8421 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008422
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008423 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008424 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008425
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008426 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8427 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008428
8429 mode->hsync = drm_mode_hsync(mode);
8430 mode->vrefresh = drm_mode_vrefresh(mode);
8431 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008432}
8433
Daniel Vetter84b046f2013-02-19 18:48:54 +01008434static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8435{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008436 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008437 uint32_t pipeconf;
8438
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008439 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008440
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008441 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8442 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8443 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008444
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008445 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008446 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008447
Daniel Vetterff9ce462013-04-24 14:57:17 +02008448 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008449 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8450 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008451 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008452 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008453 pipeconf |= PIPECONF_DITHER_EN |
8454 PIPECONF_DITHER_TYPE_SP;
8455
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008456 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008457 case 18:
8458 pipeconf |= PIPECONF_6BPC;
8459 break;
8460 case 24:
8461 pipeconf |= PIPECONF_8BPC;
8462 break;
8463 case 30:
8464 pipeconf |= PIPECONF_10BPC;
8465 break;
8466 default:
8467 /* Case prevented by intel_choose_pipe_bpp_dither. */
8468 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008469 }
8470 }
8471
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00008472 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01008473 if (intel_crtc->lowfreq_avail) {
8474 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8475 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8476 } else {
8477 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008478 }
8479 }
8480
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008481 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008482 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008483 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008484 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8485 else
8486 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8487 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008488 pipeconf |= PIPECONF_PROGRESSIVE;
8489
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008490 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008491 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008492 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008493
Daniel Vetter84b046f2013-02-19 18:48:54 +01008494 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8495 POSTING_READ(PIPECONF(intel_crtc->pipe));
8496}
8497
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008498static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8499 struct intel_crtc_state *crtc_state)
8500{
8501 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008502 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008503 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008504 int refclk = 48000;
8505
8506 memset(&crtc_state->dpll_hw_state, 0,
8507 sizeof(crtc_state->dpll_hw_state));
8508
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008509 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008510 if (intel_panel_use_ssc(dev_priv)) {
8511 refclk = dev_priv->vbt.lvds_ssc_freq;
8512 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8513 }
8514
8515 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008516 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008517 limit = &intel_limits_i8xx_dvo;
8518 } else {
8519 limit = &intel_limits_i8xx_dac;
8520 }
8521
8522 if (!crtc_state->clock_set &&
8523 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8524 refclk, NULL, &crtc_state->dpll)) {
8525 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8526 return -EINVAL;
8527 }
8528
8529 i8xx_compute_dpll(crtc, crtc_state, NULL);
8530
8531 return 0;
8532}
8533
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008534static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8535 struct intel_crtc_state *crtc_state)
8536{
8537 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008538 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008539 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008540 int refclk = 96000;
8541
8542 memset(&crtc_state->dpll_hw_state, 0,
8543 sizeof(crtc_state->dpll_hw_state));
8544
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008545 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008546 if (intel_panel_use_ssc(dev_priv)) {
8547 refclk = dev_priv->vbt.lvds_ssc_freq;
8548 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8549 }
8550
8551 if (intel_is_dual_link_lvds(dev))
8552 limit = &intel_limits_g4x_dual_channel_lvds;
8553 else
8554 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008555 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8556 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008557 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008558 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008559 limit = &intel_limits_g4x_sdvo;
8560 } else {
8561 /* The option is for other outputs */
8562 limit = &intel_limits_i9xx_sdvo;
8563 }
8564
8565 if (!crtc_state->clock_set &&
8566 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8567 refclk, NULL, &crtc_state->dpll)) {
8568 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8569 return -EINVAL;
8570 }
8571
8572 i9xx_compute_dpll(crtc, crtc_state, NULL);
8573
8574 return 0;
8575}
8576
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008577static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8578 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008579{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008580 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008581 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008582 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008583 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008584
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008585 memset(&crtc_state->dpll_hw_state, 0,
8586 sizeof(crtc_state->dpll_hw_state));
8587
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008588 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008589 if (intel_panel_use_ssc(dev_priv)) {
8590 refclk = dev_priv->vbt.lvds_ssc_freq;
8591 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8592 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008593
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008594 limit = &intel_limits_pineview_lvds;
8595 } else {
8596 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008597 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008598
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008599 if (!crtc_state->clock_set &&
8600 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8601 refclk, NULL, &crtc_state->dpll)) {
8602 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8603 return -EINVAL;
8604 }
8605
8606 i9xx_compute_dpll(crtc, crtc_state, NULL);
8607
8608 return 0;
8609}
8610
8611static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8612 struct intel_crtc_state *crtc_state)
8613{
8614 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008615 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008616 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008617 int refclk = 96000;
8618
8619 memset(&crtc_state->dpll_hw_state, 0,
8620 sizeof(crtc_state->dpll_hw_state));
8621
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008622 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008623 if (intel_panel_use_ssc(dev_priv)) {
8624 refclk = dev_priv->vbt.lvds_ssc_freq;
8625 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008626 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008627
8628 limit = &intel_limits_i9xx_lvds;
8629 } else {
8630 limit = &intel_limits_i9xx_sdvo;
8631 }
8632
8633 if (!crtc_state->clock_set &&
8634 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8635 refclk, NULL, &crtc_state->dpll)) {
8636 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8637 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008638 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008639
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008640 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008641
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008642 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008643}
8644
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008645static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8646 struct intel_crtc_state *crtc_state)
8647{
8648 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008649 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008650
8651 memset(&crtc_state->dpll_hw_state, 0,
8652 sizeof(crtc_state->dpll_hw_state));
8653
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008654 if (!crtc_state->clock_set &&
8655 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8656 refclk, NULL, &crtc_state->dpll)) {
8657 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8658 return -EINVAL;
8659 }
8660
8661 chv_compute_dpll(crtc, crtc_state);
8662
8663 return 0;
8664}
8665
8666static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8667 struct intel_crtc_state *crtc_state)
8668{
8669 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008670 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008671
8672 memset(&crtc_state->dpll_hw_state, 0,
8673 sizeof(crtc_state->dpll_hw_state));
8674
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008675 if (!crtc_state->clock_set &&
8676 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8677 refclk, NULL, &crtc_state->dpll)) {
8678 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8679 return -EINVAL;
8680 }
8681
8682 vlv_compute_dpll(crtc, crtc_state);
8683
8684 return 0;
8685}
8686
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008687static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008688 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008689{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008690 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008691 uint32_t tmp;
8692
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008693 if (INTEL_GEN(dev_priv) <= 3 &&
8694 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008695 return;
8696
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008697 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008698 if (!(tmp & PFIT_ENABLE))
8699 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008700
Daniel Vetter06922822013-07-11 13:35:40 +02008701 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008702 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008703 if (crtc->pipe != PIPE_B)
8704 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008705 } else {
8706 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8707 return;
8708 }
8709
Daniel Vetter06922822013-07-11 13:35:40 +02008710 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008711 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008712}
8713
Jesse Barnesacbec812013-09-20 11:29:32 -07008714static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008715 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008716{
8717 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008718 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008719 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008720 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008721 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008722 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008723
Ville Syrjäläb5219732016-03-15 16:40:01 +02008724 /* In case of DSI, DPLL will not be used */
8725 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308726 return;
8727
Ville Syrjäläa5805162015-05-26 20:42:30 +03008728 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008729 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008730 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008731
8732 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8733 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8734 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8735 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8736 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8737
Imre Deakdccbea32015-06-22 23:35:51 +03008738 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008739}
8740
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008741static void
8742i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8743 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008744{
8745 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008746 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008747 u32 val, base, offset;
8748 int pipe = crtc->pipe, plane = crtc->plane;
8749 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008750 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008751 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008752 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008753
Damien Lespiau42a7b082015-02-05 19:35:13 +00008754 val = I915_READ(DSPCNTR(plane));
8755 if (!(val & DISPLAY_PLANE_ENABLE))
8756 return;
8757
Damien Lespiaud9806c92015-01-21 14:07:19 +00008758 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008759 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008760 DRM_DEBUG_KMS("failed to alloc fb\n");
8761 return;
8762 }
8763
Damien Lespiau1b842c82015-01-21 13:50:54 +00008764 fb = &intel_fb->base;
8765
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008766 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008767 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008768 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008769 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008770 }
8771 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008772
8773 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008774 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008775 fb->pixel_format = fourcc;
8776 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008777
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008778 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008779 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008780 offset = I915_READ(DSPTILEOFF(plane));
8781 else
8782 offset = I915_READ(DSPLINOFF(plane));
8783 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8784 } else {
8785 base = I915_READ(DSPADDR(plane));
8786 }
8787 plane_config->base = base;
8788
8789 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008790 fb->width = ((val >> 16) & 0xfff) + 1;
8791 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008792
8793 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008794 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008795
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008796 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008797 fb->pixel_format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008798 fb->modifier);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008799
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008800 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008801
Damien Lespiau2844a922015-01-20 12:51:48 +00008802 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8803 pipe_name(pipe), plane, fb->width, fb->height,
8804 fb->bits_per_pixel, base, fb->pitches[0],
8805 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008806
Damien Lespiau2d140302015-02-05 17:22:18 +00008807 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008808}
8809
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008810static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008811 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008812{
8813 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008814 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008815 int pipe = pipe_config->cpu_transcoder;
8816 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008817 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008818 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008819 int refclk = 100000;
8820
Ville Syrjäläb5219732016-03-15 16:40:01 +02008821 /* In case of DSI, DPLL will not be used */
8822 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8823 return;
8824
Ville Syrjäläa5805162015-05-26 20:42:30 +03008825 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008826 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8827 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8828 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8829 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008830 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008831 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008832
8833 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008834 clock.m2 = (pll_dw0 & 0xff) << 22;
8835 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8836 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008837 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8838 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8839 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8840
Imre Deakdccbea32015-06-22 23:35:51 +03008841 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008842}
8843
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008844static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008845 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008846{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008847 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02008848 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008849 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008850 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008851
Imre Deak17290502016-02-12 18:55:11 +02008852 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8853 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008854 return false;
8855
Daniel Vettere143a212013-07-04 12:01:15 +02008856 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008857 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008858
Imre Deak17290502016-02-12 18:55:11 +02008859 ret = false;
8860
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008861 tmp = I915_READ(PIPECONF(crtc->pipe));
8862 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008863 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008864
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008865 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8866 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008867 switch (tmp & PIPECONF_BPC_MASK) {
8868 case PIPECONF_6BPC:
8869 pipe_config->pipe_bpp = 18;
8870 break;
8871 case PIPECONF_8BPC:
8872 pipe_config->pipe_bpp = 24;
8873 break;
8874 case PIPECONF_10BPC:
8875 pipe_config->pipe_bpp = 30;
8876 break;
8877 default:
8878 break;
8879 }
8880 }
8881
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008882 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008883 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008884 pipe_config->limited_color_range = true;
8885
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008886 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03008887 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8888
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008889 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008890 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008891
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008892 i9xx_get_pfit_config(crtc, pipe_config);
8893
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008894 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008895 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008896 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008897 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8898 else
8899 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008900 pipe_config->pixel_multiplier =
8901 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8902 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008903 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008904 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8905 IS_G33(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008906 tmp = I915_READ(DPLL(crtc->pipe));
8907 pipe_config->pixel_multiplier =
8908 ((tmp & SDVO_MULTIPLIER_MASK)
8909 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8910 } else {
8911 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8912 * port and will be fixed up in the encoder->get_config
8913 * function. */
8914 pipe_config->pixel_multiplier = 1;
8915 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008916 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008917 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008918 /*
8919 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8920 * on 830. Filter it out here so that we don't
8921 * report errors due to that.
8922 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008923 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008924 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8925
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008926 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8927 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008928 } else {
8929 /* Mask out read-only status bits. */
8930 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8931 DPLL_PORTC_READY_MASK |
8932 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008933 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008934
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008935 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008936 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008937 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008938 vlv_crtc_clock_get(crtc, pipe_config);
8939 else
8940 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008941
Ville Syrjälä0f646142015-08-26 19:39:18 +03008942 /*
8943 * Normally the dotclock is filled in by the encoder .get_config()
8944 * but in case the pipe is enabled w/o any ports we need a sane
8945 * default.
8946 */
8947 pipe_config->base.adjusted_mode.crtc_clock =
8948 pipe_config->port_clock / pipe_config->pixel_multiplier;
8949
Imre Deak17290502016-02-12 18:55:11 +02008950 ret = true;
8951
8952out:
8953 intel_display_power_put(dev_priv, power_domain);
8954
8955 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008956}
8957
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008958static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008959{
Jesse Barnes13d83a62011-08-03 12:59:20 -07008960 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008961 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008962 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008963 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008964 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008965 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008966 bool has_ck505 = false;
8967 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008968 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008969
8970 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008971 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008972 switch (encoder->type) {
8973 case INTEL_OUTPUT_LVDS:
8974 has_panel = true;
8975 has_lvds = true;
8976 break;
8977 case INTEL_OUTPUT_EDP:
8978 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008979 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008980 has_cpu_edp = true;
8981 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008982 default:
8983 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008984 }
8985 }
8986
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008987 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008988 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008989 can_ssc = has_ck505;
8990 } else {
8991 has_ck505 = false;
8992 can_ssc = true;
8993 }
8994
Lyude1c1a24d2016-06-14 11:04:09 -04008995 /* Check if any DPLLs are using the SSC source */
8996 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8997 u32 temp = I915_READ(PCH_DPLL(i));
8998
8999 if (!(temp & DPLL_VCO_ENABLE))
9000 continue;
9001
9002 if ((temp & PLL_REF_INPUT_MASK) ==
9003 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
9004 using_ssc_source = true;
9005 break;
9006 }
9007 }
9008
9009 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
9010 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009011
9012 /* Ironlake: try to setup display ref clock before DPLL
9013 * enabling. This is only under driver's control after
9014 * PCH B stepping, previous chipset stepping should be
9015 * ignoring this setting.
9016 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009017 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009018
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009019 /* As we must carefully and slowly disable/enable each source in turn,
9020 * compute the final state we want first and check if we need to
9021 * make any changes at all.
9022 */
9023 final = val;
9024 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07009025 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009026 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07009027 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009028 final |= DREF_NONSPREAD_SOURCE_ENABLE;
9029
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009030 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009031 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009032 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009033
Keith Packard199e5d72011-09-22 12:01:57 -07009034 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009035 final |= DREF_SSC_SOURCE_ENABLE;
9036
9037 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9038 final |= DREF_SSC1_ENABLE;
9039
9040 if (has_cpu_edp) {
9041 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9042 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9043 else
9044 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9045 } else
9046 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009047 } else if (using_ssc_source) {
9048 final |= DREF_SSC_SOURCE_ENABLE;
9049 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009050 }
9051
9052 if (final == val)
9053 return;
9054
9055 /* Always enable nonspread source */
9056 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9057
9058 if (has_ck505)
9059 val |= DREF_NONSPREAD_CK505_ENABLE;
9060 else
9061 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9062
9063 if (has_panel) {
9064 val &= ~DREF_SSC_SOURCE_MASK;
9065 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009066
Keith Packard199e5d72011-09-22 12:01:57 -07009067 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009068 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009069 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009070 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009071 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009072 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009073
9074 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009075 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009076 POSTING_READ(PCH_DREF_CONTROL);
9077 udelay(200);
9078
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009079 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009080
9081 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009082 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009083 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009084 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009085 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009086 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009087 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009088 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009089 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009090
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009091 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009092 POSTING_READ(PCH_DREF_CONTROL);
9093 udelay(200);
9094 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009095 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009096
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009097 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009098
9099 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009100 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009101
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009102 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009103 POSTING_READ(PCH_DREF_CONTROL);
9104 udelay(200);
9105
Lyude1c1a24d2016-06-14 11:04:09 -04009106 if (!using_ssc_source) {
9107 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009108
Lyude1c1a24d2016-06-14 11:04:09 -04009109 /* Turn off the SSC source */
9110 val &= ~DREF_SSC_SOURCE_MASK;
9111 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009112
Lyude1c1a24d2016-06-14 11:04:09 -04009113 /* Turn off SSC1 */
9114 val &= ~DREF_SSC1_ENABLE;
9115
9116 I915_WRITE(PCH_DREF_CONTROL, val);
9117 POSTING_READ(PCH_DREF_CONTROL);
9118 udelay(200);
9119 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009120 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009121
9122 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009123}
9124
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009125static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009126{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009127 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009128
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009129 tmp = I915_READ(SOUTH_CHICKEN2);
9130 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9131 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009132
Imre Deakcf3598c2016-06-28 13:37:31 +03009133 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9134 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009135 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009136
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009137 tmp = I915_READ(SOUTH_CHICKEN2);
9138 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9139 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009140
Imre Deakcf3598c2016-06-28 13:37:31 +03009141 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9142 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009143 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009144}
9145
9146/* WaMPhyProgramming:hsw */
9147static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9148{
9149 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009150
9151 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9152 tmp &= ~(0xFF << 24);
9153 tmp |= (0x12 << 24);
9154 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9155
Paulo Zanonidde86e22012-12-01 12:04:25 -02009156 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9157 tmp |= (1 << 11);
9158 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9159
9160 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9161 tmp |= (1 << 11);
9162 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9163
Paulo Zanonidde86e22012-12-01 12:04:25 -02009164 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9165 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9166 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9167
9168 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9169 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9170 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9171
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009172 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9173 tmp &= ~(7 << 13);
9174 tmp |= (5 << 13);
9175 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009176
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009177 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9178 tmp &= ~(7 << 13);
9179 tmp |= (5 << 13);
9180 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009181
9182 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9183 tmp &= ~0xFF;
9184 tmp |= 0x1C;
9185 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9186
9187 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9188 tmp &= ~0xFF;
9189 tmp |= 0x1C;
9190 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9191
9192 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9193 tmp &= ~(0xFF << 16);
9194 tmp |= (0x1C << 16);
9195 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9196
9197 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9198 tmp &= ~(0xFF << 16);
9199 tmp |= (0x1C << 16);
9200 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9201
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009202 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9203 tmp |= (1 << 27);
9204 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009205
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009206 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9207 tmp |= (1 << 27);
9208 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009209
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009210 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9211 tmp &= ~(0xF << 28);
9212 tmp |= (4 << 28);
9213 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009214
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009215 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9216 tmp &= ~(0xF << 28);
9217 tmp |= (4 << 28);
9218 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009219}
9220
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009221/* Implements 3 different sequences from BSpec chapter "Display iCLK
9222 * Programming" based on the parameters passed:
9223 * - Sequence to enable CLKOUT_DP
9224 * - Sequence to enable CLKOUT_DP without spread
9225 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9226 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009227static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
9228 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009229{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009230 uint32_t reg, tmp;
9231
9232 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9233 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009234 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9235 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009236 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009237
Ville Syrjäläa5805162015-05-26 20:42:30 +03009238 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009239
9240 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9241 tmp &= ~SBI_SSCCTL_DISABLE;
9242 tmp |= SBI_SSCCTL_PATHALT;
9243 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9244
9245 udelay(24);
9246
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009247 if (with_spread) {
9248 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9249 tmp &= ~SBI_SSCCTL_PATHALT;
9250 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009251
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009252 if (with_fdi) {
9253 lpt_reset_fdi_mphy(dev_priv);
9254 lpt_program_fdi_mphy(dev_priv);
9255 }
9256 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009257
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009258 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009259 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9260 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9261 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009262
Ville Syrjäläa5805162015-05-26 20:42:30 +03009263 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009264}
9265
Paulo Zanoni47701c32013-07-23 11:19:25 -03009266/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009267static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03009268{
Paulo Zanoni47701c32013-07-23 11:19:25 -03009269 uint32_t reg, tmp;
9270
Ville Syrjäläa5805162015-05-26 20:42:30 +03009271 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009272
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009273 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009274 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9275 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9276 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9277
9278 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9279 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9280 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9281 tmp |= SBI_SSCCTL_PATHALT;
9282 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9283 udelay(32);
9284 }
9285 tmp |= SBI_SSCCTL_DISABLE;
9286 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9287 }
9288
Ville Syrjäläa5805162015-05-26 20:42:30 +03009289 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009290}
9291
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009292#define BEND_IDX(steps) ((50 + (steps)) / 5)
9293
9294static const uint16_t sscdivintphase[] = {
9295 [BEND_IDX( 50)] = 0x3B23,
9296 [BEND_IDX( 45)] = 0x3B23,
9297 [BEND_IDX( 40)] = 0x3C23,
9298 [BEND_IDX( 35)] = 0x3C23,
9299 [BEND_IDX( 30)] = 0x3D23,
9300 [BEND_IDX( 25)] = 0x3D23,
9301 [BEND_IDX( 20)] = 0x3E23,
9302 [BEND_IDX( 15)] = 0x3E23,
9303 [BEND_IDX( 10)] = 0x3F23,
9304 [BEND_IDX( 5)] = 0x3F23,
9305 [BEND_IDX( 0)] = 0x0025,
9306 [BEND_IDX( -5)] = 0x0025,
9307 [BEND_IDX(-10)] = 0x0125,
9308 [BEND_IDX(-15)] = 0x0125,
9309 [BEND_IDX(-20)] = 0x0225,
9310 [BEND_IDX(-25)] = 0x0225,
9311 [BEND_IDX(-30)] = 0x0325,
9312 [BEND_IDX(-35)] = 0x0325,
9313 [BEND_IDX(-40)] = 0x0425,
9314 [BEND_IDX(-45)] = 0x0425,
9315 [BEND_IDX(-50)] = 0x0525,
9316};
9317
9318/*
9319 * Bend CLKOUT_DP
9320 * steps -50 to 50 inclusive, in steps of 5
9321 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9322 * change in clock period = -(steps / 10) * 5.787 ps
9323 */
9324static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9325{
9326 uint32_t tmp;
9327 int idx = BEND_IDX(steps);
9328
9329 if (WARN_ON(steps % 5 != 0))
9330 return;
9331
9332 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9333 return;
9334
9335 mutex_lock(&dev_priv->sb_lock);
9336
9337 if (steps % 10 != 0)
9338 tmp = 0xAAAAAAAB;
9339 else
9340 tmp = 0x00000000;
9341 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9342
9343 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9344 tmp &= 0xffff0000;
9345 tmp |= sscdivintphase[idx];
9346 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9347
9348 mutex_unlock(&dev_priv->sb_lock);
9349}
9350
9351#undef BEND_IDX
9352
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009353static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009354{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009355 struct intel_encoder *encoder;
9356 bool has_vga = false;
9357
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009358 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009359 switch (encoder->type) {
9360 case INTEL_OUTPUT_ANALOG:
9361 has_vga = true;
9362 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009363 default:
9364 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009365 }
9366 }
9367
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009368 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009369 lpt_bend_clkout_dp(dev_priv, 0);
9370 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009371 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009372 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009373 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009374}
9375
Paulo Zanonidde86e22012-12-01 12:04:25 -02009376/*
9377 * Initialize reference clocks when the driver loads
9378 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009379void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009380{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009381 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009382 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009383 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009384 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009385}
9386
Daniel Vetter6ff93602013-04-19 11:24:36 +02009387static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009388{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009389 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9391 int pipe = intel_crtc->pipe;
9392 uint32_t val;
9393
Daniel Vetter78114072013-06-13 00:54:57 +02009394 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009395
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009396 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009397 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009398 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009399 break;
9400 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009401 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009402 break;
9403 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009404 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009405 break;
9406 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009407 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009408 break;
9409 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009410 /* Case prevented by intel_choose_pipe_bpp_dither. */
9411 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009412 }
9413
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009414 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009415 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9416
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009417 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009418 val |= PIPECONF_INTERLACED_ILK;
9419 else
9420 val |= PIPECONF_PROGRESSIVE;
9421
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009422 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009423 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009424
Paulo Zanonic8203562012-09-12 10:06:29 -03009425 I915_WRITE(PIPECONF(pipe), val);
9426 POSTING_READ(PIPECONF(pipe));
9427}
9428
Daniel Vetter6ff93602013-04-19 11:24:36 +02009429static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009430{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009431 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009433 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009434 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009435
Jani Nikula391bf042016-03-18 17:05:40 +02009436 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009437 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9438
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009439 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009440 val |= PIPECONF_INTERLACED_ILK;
9441 else
9442 val |= PIPECONF_PROGRESSIVE;
9443
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009444 I915_WRITE(PIPECONF(cpu_transcoder), val);
9445 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009446}
9447
Jani Nikula391bf042016-03-18 17:05:40 +02009448static void haswell_set_pipemisc(struct drm_crtc *crtc)
9449{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009450 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9452
9453 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9454 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009455
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009456 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009457 case 18:
9458 val |= PIPEMISC_DITHER_6_BPC;
9459 break;
9460 case 24:
9461 val |= PIPEMISC_DITHER_8_BPC;
9462 break;
9463 case 30:
9464 val |= PIPEMISC_DITHER_10_BPC;
9465 break;
9466 case 36:
9467 val |= PIPEMISC_DITHER_12_BPC;
9468 break;
9469 default:
9470 /* Case prevented by pipe_config_set_bpp. */
9471 BUG();
9472 }
9473
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009474 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009475 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9476
Jani Nikula391bf042016-03-18 17:05:40 +02009477 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009478 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009479}
9480
Paulo Zanonid4b19312012-11-29 11:29:32 -02009481int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9482{
9483 /*
9484 * Account for spread spectrum to avoid
9485 * oversubscribing the link. Max center spread
9486 * is 2.5%; use 5% for safety's sake.
9487 */
9488 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009489 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009490}
9491
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009492static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009493{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009494 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009495}
9496
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009497static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9498 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009499 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009500{
9501 struct drm_crtc *crtc = &intel_crtc->base;
9502 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009503 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009504 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009505 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009506
Chris Wilsonc1858122010-12-03 21:35:48 +00009507 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009508 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009509 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009510 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009511 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009512 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009513 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009514 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009515 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009516
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009517 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009518
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009519 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9520 fp |= FP_CB_TUNE;
9521
9522 if (reduced_clock) {
9523 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9524
9525 if (reduced_clock->m < factor * reduced_clock->n)
9526 fp2 |= FP_CB_TUNE;
9527 } else {
9528 fp2 = fp;
9529 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009530
Chris Wilson5eddb702010-09-11 13:48:45 +01009531 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009532
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009533 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009534 dpll |= DPLLB_MODE_LVDS;
9535 else
9536 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009537
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009538 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009539 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009540
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009541 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9542 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009543 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009544
Ville Syrjälä37a56502016-06-22 21:57:04 +03009545 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009546 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009547
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009548 /*
9549 * The high speed IO clock is only really required for
9550 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9551 * possible to share the DPLL between CRT and HDMI. Enabling
9552 * the clock needlessly does no real harm, except use up a
9553 * bit of power potentially.
9554 *
9555 * We'll limit this to IVB with 3 pipes, since it has only two
9556 * DPLLs and so DPLL sharing is the only way to get three pipes
9557 * driving PCH ports at the same time. On SNB we could do this,
9558 * and potentially avoid enabling the second DPLL, but it's not
9559 * clear if it''s a win or loss power wise. No point in doing
9560 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9561 */
9562 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9563 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9564 dpll |= DPLL_SDVO_HIGH_SPEED;
9565
Eric Anholta07d6782011-03-30 13:01:08 -07009566 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009567 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009568 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009569 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009570
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009571 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009572 case 5:
9573 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9574 break;
9575 case 7:
9576 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9577 break;
9578 case 10:
9579 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9580 break;
9581 case 14:
9582 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9583 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009584 }
9585
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009586 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9587 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009588 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009589 else
9590 dpll |= PLL_REF_INPUT_DREFCLK;
9591
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009592 dpll |= DPLL_VCO_ENABLE;
9593
9594 crtc_state->dpll_hw_state.dpll = dpll;
9595 crtc_state->dpll_hw_state.fp0 = fp;
9596 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009597}
9598
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009599static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9600 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009601{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009602 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009603 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009604 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009605 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009606 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009607 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009608 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009609
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009610 memset(&crtc_state->dpll_hw_state, 0,
9611 sizeof(crtc_state->dpll_hw_state));
9612
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009613 crtc->lowfreq_avail = false;
9614
9615 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9616 if (!crtc_state->has_pch_encoder)
9617 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009618
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009619 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009620 if (intel_panel_use_ssc(dev_priv)) {
9621 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9622 dev_priv->vbt.lvds_ssc_freq);
9623 refclk = dev_priv->vbt.lvds_ssc_freq;
9624 }
9625
9626 if (intel_is_dual_link_lvds(dev)) {
9627 if (refclk == 100000)
9628 limit = &intel_limits_ironlake_dual_lvds_100m;
9629 else
9630 limit = &intel_limits_ironlake_dual_lvds;
9631 } else {
9632 if (refclk == 100000)
9633 limit = &intel_limits_ironlake_single_lvds_100m;
9634 else
9635 limit = &intel_limits_ironlake_single_lvds;
9636 }
9637 } else {
9638 limit = &intel_limits_ironlake_dac;
9639 }
9640
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009641 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009642 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9643 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009644 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9645 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009646 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009647
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009648 ironlake_compute_dpll(crtc, crtc_state,
9649 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009650
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009651 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9652 if (pll == NULL) {
9653 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9654 pipe_name(crtc->pipe));
9655 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009656 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009657
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009658 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009659 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009660 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009661
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009662 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009663}
9664
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009665static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9666 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009667{
9668 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009669 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009670 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009671
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009672 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9673 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9674 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9675 & ~TU_SIZE_MASK;
9676 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9677 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9678 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9679}
9680
9681static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9682 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009683 struct intel_link_m_n *m_n,
9684 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009685{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009686 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009687 enum pipe pipe = crtc->pipe;
9688
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009689 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009690 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9691 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9692 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9693 & ~TU_SIZE_MASK;
9694 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9695 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9696 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009697 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9698 * gen < 8) and if DRRS is supported (to make sure the
9699 * registers are not unnecessarily read).
9700 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009701 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009702 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009703 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9704 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9705 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9706 & ~TU_SIZE_MASK;
9707 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9708 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9709 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9710 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009711 } else {
9712 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9713 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9714 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9715 & ~TU_SIZE_MASK;
9716 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9717 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9718 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9719 }
9720}
9721
9722void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009723 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009724{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009725 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009726 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9727 else
9728 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009729 &pipe_config->dp_m_n,
9730 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009731}
9732
Daniel Vetter72419202013-04-04 13:28:53 +02009733static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009734 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009735{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009736 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009737 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009738}
9739
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009740static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009741 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009742{
9743 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009744 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009745 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9746 uint32_t ps_ctrl = 0;
9747 int id = -1;
9748 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009749
Chandra Kondurua1b22782015-04-07 15:28:45 -07009750 /* find scaler attached to this pipe */
9751 for (i = 0; i < crtc->num_scalers; i++) {
9752 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9753 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9754 id = i;
9755 pipe_config->pch_pfit.enabled = true;
9756 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9757 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9758 break;
9759 }
9760 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009761
Chandra Kondurua1b22782015-04-07 15:28:45 -07009762 scaler_state->scaler_id = id;
9763 if (id >= 0) {
9764 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9765 } else {
9766 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009767 }
9768}
9769
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009770static void
9771skylake_get_initial_plane_config(struct intel_crtc *crtc,
9772 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009773{
9774 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009775 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009776 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009777 int pipe = crtc->pipe;
9778 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009779 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009780 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009781 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009782
Damien Lespiaud9806c92015-01-21 14:07:19 +00009783 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009784 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009785 DRM_DEBUG_KMS("failed to alloc fb\n");
9786 return;
9787 }
9788
Damien Lespiau1b842c82015-01-21 13:50:54 +00009789 fb = &intel_fb->base;
9790
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009791 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009792 if (!(val & PLANE_CTL_ENABLE))
9793 goto error;
9794
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009795 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9796 fourcc = skl_format_to_fourcc(pixel_format,
9797 val & PLANE_CTL_ORDER_RGBX,
9798 val & PLANE_CTL_ALPHA_MASK);
9799 fb->pixel_format = fourcc;
9800 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9801
Damien Lespiau40f46282015-02-27 11:15:21 +00009802 tiling = val & PLANE_CTL_TILED_MASK;
9803 switch (tiling) {
9804 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009805 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00009806 break;
9807 case PLANE_CTL_TILED_X:
9808 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009809 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009810 break;
9811 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009812 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009813 break;
9814 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009815 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009816 break;
9817 default:
9818 MISSING_CASE(tiling);
9819 goto error;
9820 }
9821
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009822 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9823 plane_config->base = base;
9824
9825 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9826
9827 val = I915_READ(PLANE_SIZE(pipe, 0));
9828 fb->height = ((val >> 16) & 0xfff) + 1;
9829 fb->width = ((val >> 0) & 0x1fff) + 1;
9830
9831 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009832 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
Damien Lespiau40f46282015-02-27 11:15:21 +00009833 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009834 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9835
9836 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009837 fb->pixel_format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009838 fb->modifier);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009839
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009840 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009841
9842 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9843 pipe_name(pipe), fb->width, fb->height,
9844 fb->bits_per_pixel, base, fb->pitches[0],
9845 plane_config->size);
9846
Damien Lespiau2d140302015-02-05 17:22:18 +00009847 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009848 return;
9849
9850error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009851 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009852}
9853
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009854static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009855 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009856{
9857 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009858 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009859 uint32_t tmp;
9860
9861 tmp = I915_READ(PF_CTL(crtc->pipe));
9862
9863 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009864 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009865 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9866 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009867
9868 /* We currently do not free assignements of panel fitters on
9869 * ivb/hsw (since we don't use the higher upscaling modes which
9870 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009871 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009872 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9873 PF_PIPE_SEL_IVB(crtc->pipe));
9874 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009875 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009876}
9877
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009878static void
9879ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9880 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009881{
9882 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009883 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009884 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009885 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009886 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009887 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009888 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009889 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009890
Damien Lespiau42a7b082015-02-05 19:35:13 +00009891 val = I915_READ(DSPCNTR(pipe));
9892 if (!(val & DISPLAY_PLANE_ENABLE))
9893 return;
9894
Damien Lespiaud9806c92015-01-21 14:07:19 +00009895 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009896 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009897 DRM_DEBUG_KMS("failed to alloc fb\n");
9898 return;
9899 }
9900
Damien Lespiau1b842c82015-01-21 13:50:54 +00009901 fb = &intel_fb->base;
9902
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009903 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00009904 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009905 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009906 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00009907 }
9908 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009909
9910 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009911 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009912 fb->pixel_format = fourcc;
9913 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009914
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009915 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01009916 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009917 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009918 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009919 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009920 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009921 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009922 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009923 }
9924 plane_config->base = base;
9925
9926 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009927 fb->width = ((val >> 16) & 0xfff) + 1;
9928 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009929
9930 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009931 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009932
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009933 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009934 fb->pixel_format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009935 fb->modifier);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009936
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009937 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009938
Damien Lespiau2844a922015-01-20 12:51:48 +00009939 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9940 pipe_name(pipe), fb->width, fb->height,
9941 fb->bits_per_pixel, base, fb->pitches[0],
9942 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009943
Damien Lespiau2d140302015-02-05 17:22:18 +00009944 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009945}
9946
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009947static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009948 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009949{
9950 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009951 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009952 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009953 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009954 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009955
Imre Deak17290502016-02-12 18:55:11 +02009956 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9957 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009958 return false;
9959
Daniel Vettere143a212013-07-04 12:01:15 +02009960 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009961 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009962
Imre Deak17290502016-02-12 18:55:11 +02009963 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009964 tmp = I915_READ(PIPECONF(crtc->pipe));
9965 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009966 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009967
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009968 switch (tmp & PIPECONF_BPC_MASK) {
9969 case PIPECONF_6BPC:
9970 pipe_config->pipe_bpp = 18;
9971 break;
9972 case PIPECONF_8BPC:
9973 pipe_config->pipe_bpp = 24;
9974 break;
9975 case PIPECONF_10BPC:
9976 pipe_config->pipe_bpp = 30;
9977 break;
9978 case PIPECONF_12BPC:
9979 pipe_config->pipe_bpp = 36;
9980 break;
9981 default:
9982 break;
9983 }
9984
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009985 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9986 pipe_config->limited_color_range = true;
9987
Daniel Vetterab9412b2013-05-03 11:49:46 +02009988 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009989 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009990 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009991
Daniel Vetter88adfff2013-03-28 10:42:01 +01009992 pipe_config->has_pch_encoder = true;
9993
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009994 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9995 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9996 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009997
9998 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009999
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030010000 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +030010001 /*
10002 * The pipe->pch transcoder and pch transcoder->pll
10003 * mapping is fixed.
10004 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010005 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010006 } else {
10007 tmp = I915_READ(PCH_DPLL_SEL);
10008 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010009 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010010 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010011 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010012 }
Daniel Vetter66e985c2013-06-05 13:34:20 +020010013
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010014 pipe_config->shared_dpll =
10015 intel_get_shared_dpll_by_id(dev_priv, pll_id);
10016 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +020010017
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010018 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10019 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010020
10021 tmp = pipe_config->dpll_hw_state.dpll;
10022 pipe_config->pixel_multiplier =
10023 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
10024 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010025
10026 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010027 } else {
10028 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010029 }
10030
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010031 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +020010032 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010033
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010034 ironlake_get_pfit_config(crtc, pipe_config);
10035
Imre Deak17290502016-02-12 18:55:11 +020010036 ret = true;
10037
10038out:
10039 intel_display_power_put(dev_priv, power_domain);
10040
10041 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010042}
10043
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010044static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10045{
Chris Wilson91c8a322016-07-05 10:40:23 +010010046 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010047 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010048
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010049 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010050 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010051 pipe_name(crtc->pipe));
10052
Rob Clarke2c719b2014-12-15 13:56:32 -050010053 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10054 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010055 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10056 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010057 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010058 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010059 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010060 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -050010061 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010062 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010063 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010064 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010065 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010066 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010067 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010068
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010069 /*
10070 * In theory we can still leave IRQs enabled, as long as only the HPD
10071 * interrupts remain enabled. We used to check for that, but since it's
10072 * gen-specific and since we only disable LCPLL after we fully disable
10073 * the interrupts, the check below should be enough.
10074 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010075 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010076}
10077
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010078static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10079{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010080 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010081 return I915_READ(D_COMP_HSW);
10082 else
10083 return I915_READ(D_COMP_BDW);
10084}
10085
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010086static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10087{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010088 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010089 mutex_lock(&dev_priv->rps.hw_lock);
10090 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10091 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010092 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010093 mutex_unlock(&dev_priv->rps.hw_lock);
10094 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010095 I915_WRITE(D_COMP_BDW, val);
10096 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010097 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010098}
10099
10100/*
10101 * This function implements pieces of two sequences from BSpec:
10102 * - Sequence for display software to disable LCPLL
10103 * - Sequence for display software to allow package C8+
10104 * The steps implemented here are just the steps that actually touch the LCPLL
10105 * register. Callers should take care of disabling all the display engine
10106 * functions, doing the mode unset, fixing interrupts, etc.
10107 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010108static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10109 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010110{
10111 uint32_t val;
10112
10113 assert_can_disable_lcpll(dev_priv);
10114
10115 val = I915_READ(LCPLL_CTL);
10116
10117 if (switch_to_fclk) {
10118 val |= LCPLL_CD_SOURCE_FCLK;
10119 I915_WRITE(LCPLL_CTL, val);
10120
Imre Deakf53dd632016-06-28 13:37:32 +030010121 if (wait_for_us(I915_READ(LCPLL_CTL) &
10122 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010123 DRM_ERROR("Switching to FCLK failed\n");
10124
10125 val = I915_READ(LCPLL_CTL);
10126 }
10127
10128 val |= LCPLL_PLL_DISABLE;
10129 I915_WRITE(LCPLL_CTL, val);
10130 POSTING_READ(LCPLL_CTL);
10131
Chris Wilson24d84412016-06-30 15:33:07 +010010132 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010133 DRM_ERROR("LCPLL still locked\n");
10134
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010135 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010136 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010137 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010138 ndelay(100);
10139
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010140 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10141 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010142 DRM_ERROR("D_COMP RCOMP still in progress\n");
10143
10144 if (allow_power_down) {
10145 val = I915_READ(LCPLL_CTL);
10146 val |= LCPLL_POWER_DOWN_ALLOW;
10147 I915_WRITE(LCPLL_CTL, val);
10148 POSTING_READ(LCPLL_CTL);
10149 }
10150}
10151
10152/*
10153 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10154 * source.
10155 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010156static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010157{
10158 uint32_t val;
10159
10160 val = I915_READ(LCPLL_CTL);
10161
10162 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10163 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10164 return;
10165
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010166 /*
10167 * Make sure we're not on PC8 state before disabling PC8, otherwise
10168 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010169 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010170 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010171
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010172 if (val & LCPLL_POWER_DOWN_ALLOW) {
10173 val &= ~LCPLL_POWER_DOWN_ALLOW;
10174 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010175 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010176 }
10177
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010178 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010179 val |= D_COMP_COMP_FORCE;
10180 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010181 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010182
10183 val = I915_READ(LCPLL_CTL);
10184 val &= ~LCPLL_PLL_DISABLE;
10185 I915_WRITE(LCPLL_CTL, val);
10186
Chris Wilson93220c02016-06-30 15:33:08 +010010187 if (intel_wait_for_register(dev_priv,
10188 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10189 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010190 DRM_ERROR("LCPLL not locked yet\n");
10191
10192 if (val & LCPLL_CD_SOURCE_FCLK) {
10193 val = I915_READ(LCPLL_CTL);
10194 val &= ~LCPLL_CD_SOURCE_FCLK;
10195 I915_WRITE(LCPLL_CTL, val);
10196
Imre Deakf53dd632016-06-28 13:37:32 +030010197 if (wait_for_us((I915_READ(LCPLL_CTL) &
10198 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010199 DRM_ERROR("Switching back to LCPLL failed\n");
10200 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010201
Mika Kuoppala59bad942015-01-16 11:34:40 +020010202 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010203 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010204}
10205
Paulo Zanoni765dab672014-03-07 20:08:18 -030010206/*
10207 * Package states C8 and deeper are really deep PC states that can only be
10208 * reached when all the devices on the system allow it, so even if the graphics
10209 * device allows PC8+, it doesn't mean the system will actually get to these
10210 * states. Our driver only allows PC8+ when going into runtime PM.
10211 *
10212 * The requirements for PC8+ are that all the outputs are disabled, the power
10213 * well is disabled and most interrupts are disabled, and these are also
10214 * requirements for runtime PM. When these conditions are met, we manually do
10215 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10216 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10217 * hang the machine.
10218 *
10219 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10220 * the state of some registers, so when we come back from PC8+ we need to
10221 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10222 * need to take care of the registers kept by RC6. Notice that this happens even
10223 * if we don't put the device in PCI D3 state (which is what currently happens
10224 * because of the runtime PM support).
10225 *
10226 * For more, read "Display Sequences for Package C8" on the hardware
10227 * documentation.
10228 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010229void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010230{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010231 uint32_t val;
10232
Paulo Zanonic67a4702013-08-19 13:18:09 -030010233 DRM_DEBUG_KMS("Enabling package C8+\n");
10234
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010235 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010236 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10237 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10238 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10239 }
10240
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020010241 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010242 hsw_disable_lcpll(dev_priv, true, true);
10243}
10244
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010245void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010246{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010247 uint32_t val;
10248
Paulo Zanonic67a4702013-08-19 13:18:09 -030010249 DRM_DEBUG_KMS("Disabling package C8+\n");
10250
10251 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020010252 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010253
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010254 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010255 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10256 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10257 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10258 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010259}
10260
Imre Deak324513c2016-06-13 16:44:36 +030010261static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010262{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010263 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010264 struct intel_atomic_state *old_intel_state =
10265 to_intel_atomic_state(old_state);
10266 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010267
Imre Deak324513c2016-06-13 16:44:36 +030010268 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010269}
10270
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010271static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10272 int pixel_rate)
10273{
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010274 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10275
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010276 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010277 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010278 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10279
10280 /* BSpec says "Do not use DisplayPort with CDCLK less than
10281 * 432 MHz, audio enabled, port width x4, and link rate
10282 * HBR2 (5.4 GHz), or else there may be audio corruption or
10283 * screen corruption."
10284 */
10285 if (intel_crtc_has_dp_encoder(crtc_state) &&
10286 crtc_state->has_audio &&
10287 crtc_state->port_clock >= 540000 &&
10288 crtc_state->lane_count == 4)
10289 pixel_rate = max(432000, pixel_rate);
10290
10291 return pixel_rate;
10292}
10293
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010294/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010295static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010296{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010297 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010298 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010299 struct drm_crtc *crtc;
10300 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010301 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010302 unsigned max_pixel_rate = 0, i;
10303 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010304
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010305 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10306 sizeof(intel_state->min_pixclk));
10307
10308 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010309 int pixel_rate;
10310
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010311 crtc_state = to_intel_crtc_state(cstate);
10312 if (!crtc_state->base.enable) {
10313 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010314 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010315 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010316
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010317 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010318
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010319 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010320 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10321 pixel_rate);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010322
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010323 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010324 }
10325
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010326 for_each_pipe(dev_priv, pipe)
10327 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10328
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010329 return max_pixel_rate;
10330}
10331
10332static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10333{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010334 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010335 uint32_t val, data;
10336 int ret;
10337
10338 if (WARN((I915_READ(LCPLL_CTL) &
10339 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10340 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10341 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10342 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10343 "trying to change cdclk frequency with cdclk not enabled\n"))
10344 return;
10345
10346 mutex_lock(&dev_priv->rps.hw_lock);
10347 ret = sandybridge_pcode_write(dev_priv,
10348 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10349 mutex_unlock(&dev_priv->rps.hw_lock);
10350 if (ret) {
10351 DRM_ERROR("failed to inform pcode about cdclk change\n");
10352 return;
10353 }
10354
10355 val = I915_READ(LCPLL_CTL);
10356 val |= LCPLL_CD_SOURCE_FCLK;
10357 I915_WRITE(LCPLL_CTL, val);
10358
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010359 if (wait_for_us(I915_READ(LCPLL_CTL) &
10360 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010361 DRM_ERROR("Switching to FCLK failed\n");
10362
10363 val = I915_READ(LCPLL_CTL);
10364 val &= ~LCPLL_CLK_FREQ_MASK;
10365
10366 switch (cdclk) {
10367 case 450000:
10368 val |= LCPLL_CLK_FREQ_450;
10369 data = 0;
10370 break;
10371 case 540000:
10372 val |= LCPLL_CLK_FREQ_54O_BDW;
10373 data = 1;
10374 break;
10375 case 337500:
10376 val |= LCPLL_CLK_FREQ_337_5_BDW;
10377 data = 2;
10378 break;
10379 case 675000:
10380 val |= LCPLL_CLK_FREQ_675_BDW;
10381 data = 3;
10382 break;
10383 default:
10384 WARN(1, "invalid cdclk frequency\n");
10385 return;
10386 }
10387
10388 I915_WRITE(LCPLL_CTL, val);
10389
10390 val = I915_READ(LCPLL_CTL);
10391 val &= ~LCPLL_CD_SOURCE_FCLK;
10392 I915_WRITE(LCPLL_CTL, val);
10393
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010394 if (wait_for_us((I915_READ(LCPLL_CTL) &
10395 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010396 DRM_ERROR("Switching back to LCPLL failed\n");
10397
10398 mutex_lock(&dev_priv->rps.hw_lock);
10399 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10400 mutex_unlock(&dev_priv->rps.hw_lock);
10401
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010402 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10403
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010404 intel_update_cdclk(dev_priv);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010405
10406 WARN(cdclk != dev_priv->cdclk_freq,
10407 "cdclk requested %d kHz but got %d kHz\n",
10408 cdclk, dev_priv->cdclk_freq);
10409}
10410
Ville Syrjälä587c7912016-05-11 22:44:41 +030010411static int broadwell_calc_cdclk(int max_pixclk)
10412{
10413 if (max_pixclk > 540000)
10414 return 675000;
10415 else if (max_pixclk > 450000)
10416 return 540000;
10417 else if (max_pixclk > 337500)
10418 return 450000;
10419 else
10420 return 337500;
10421}
10422
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010423static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010424{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010425 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010426 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010427 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010428 int cdclk;
10429
10430 /*
10431 * FIXME should also account for plane ratio
10432 * once 64bpp pixel formats are supported.
10433 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010434 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010435
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010436 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010437 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10438 cdclk, dev_priv->max_cdclk_freq);
10439 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010440 }
10441
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010442 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10443 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010444 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010445
10446 return 0;
10447}
10448
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010449static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010450{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010451 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010452 struct intel_atomic_state *old_intel_state =
10453 to_intel_atomic_state(old_state);
10454 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010455
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010456 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010457}
10458
Clint Taylorc89e39f2016-05-13 23:41:21 +030010459static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10460{
10461 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10462 struct drm_i915_private *dev_priv = to_i915(state->dev);
10463 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010464 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010465 int cdclk;
10466
10467 /*
10468 * FIXME should also account for plane ratio
10469 * once 64bpp pixel formats are supported.
10470 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010471 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010472
10473 /*
10474 * FIXME move the cdclk caclulation to
10475 * compute_config() so we can fail gracegully.
10476 */
10477 if (cdclk > dev_priv->max_cdclk_freq) {
10478 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10479 cdclk, dev_priv->max_cdclk_freq);
10480 cdclk = dev_priv->max_cdclk_freq;
10481 }
10482
10483 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10484 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010485 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010486
10487 return 0;
10488}
10489
10490static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10491{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010492 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10493 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10494 unsigned int req_cdclk = intel_state->dev_cdclk;
10495 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010496
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010497 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010498}
10499
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010500static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10501 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010502{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010503 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010504 if (!intel_ddi_pll_select(crtc, crtc_state))
10505 return -EINVAL;
10506 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010507
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010508 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010509
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010510 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010511}
10512
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010513static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10514 enum port port,
10515 struct intel_crtc_state *pipe_config)
10516{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010517 enum intel_dpll_id id;
10518
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010519 switch (port) {
10520 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010521 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010522 break;
10523 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010524 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010525 break;
10526 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010527 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010528 break;
10529 default:
10530 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010531 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010532 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010533
10534 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010535}
10536
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010537static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10538 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010539 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010540{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010541 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010542 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010543
10544 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010545 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010546
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010547 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010548 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010549
10550 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010551}
10552
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010553static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10554 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010555 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010556{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010557 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010558 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010559
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010560 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010561 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010562 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010563 break;
10564 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010565 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010566 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010567 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010568 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010569 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010570 case PORT_CLK_SEL_LCPLL_810:
10571 id = DPLL_ID_LCPLL_810;
10572 break;
10573 case PORT_CLK_SEL_LCPLL_1350:
10574 id = DPLL_ID_LCPLL_1350;
10575 break;
10576 case PORT_CLK_SEL_LCPLL_2700:
10577 id = DPLL_ID_LCPLL_2700;
10578 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010579 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010580 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010581 /* fall through */
10582 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010583 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010584 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010585
10586 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010587}
10588
Jani Nikulacf304292016-03-18 17:05:41 +020010589static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10590 struct intel_crtc_state *pipe_config,
10591 unsigned long *power_domain_mask)
10592{
10593 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010594 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010595 enum intel_display_power_domain power_domain;
10596 u32 tmp;
10597
Imre Deakd9a7bc62016-05-12 16:18:50 +030010598 /*
10599 * The pipe->transcoder mapping is fixed with the exception of the eDP
10600 * transcoder handled below.
10601 */
Jani Nikulacf304292016-03-18 17:05:41 +020010602 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10603
10604 /*
10605 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10606 * consistency and less surprising code; it's in always on power).
10607 */
10608 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10609 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10610 enum pipe trans_edp_pipe;
10611 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10612 default:
10613 WARN(1, "unknown pipe linked to edp transcoder\n");
10614 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10615 case TRANS_DDI_EDP_INPUT_A_ON:
10616 trans_edp_pipe = PIPE_A;
10617 break;
10618 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10619 trans_edp_pipe = PIPE_B;
10620 break;
10621 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10622 trans_edp_pipe = PIPE_C;
10623 break;
10624 }
10625
10626 if (trans_edp_pipe == crtc->pipe)
10627 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10628 }
10629
10630 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10631 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10632 return false;
10633 *power_domain_mask |= BIT(power_domain);
10634
10635 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10636
10637 return tmp & PIPECONF_ENABLE;
10638}
10639
Jani Nikula4d1de972016-03-18 17:05:42 +020010640static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10641 struct intel_crtc_state *pipe_config,
10642 unsigned long *power_domain_mask)
10643{
10644 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010645 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010646 enum intel_display_power_domain power_domain;
10647 enum port port;
10648 enum transcoder cpu_transcoder;
10649 u32 tmp;
10650
Jani Nikula4d1de972016-03-18 17:05:42 +020010651 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10652 if (port == PORT_A)
10653 cpu_transcoder = TRANSCODER_DSI_A;
10654 else
10655 cpu_transcoder = TRANSCODER_DSI_C;
10656
10657 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10658 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10659 continue;
10660 *power_domain_mask |= BIT(power_domain);
10661
Imre Deakdb18b6a2016-03-24 12:41:40 +020010662 /*
10663 * The PLL needs to be enabled with a valid divider
10664 * configuration, otherwise accessing DSI registers will hang
10665 * the machine. See BSpec North Display Engine
10666 * registers/MIPI[BXT]. We can break out here early, since we
10667 * need the same DSI PLL to be enabled for both DSI ports.
10668 */
10669 if (!intel_dsi_pll_is_enabled(dev_priv))
10670 break;
10671
Jani Nikula4d1de972016-03-18 17:05:42 +020010672 /* XXX: this works for video mode only */
10673 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10674 if (!(tmp & DPI_ENABLE))
10675 continue;
10676
10677 tmp = I915_READ(MIPI_CTRL(port));
10678 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10679 continue;
10680
10681 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010682 break;
10683 }
10684
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010685 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010686}
10687
Daniel Vetter26804af2014-06-25 22:01:55 +030010688static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010689 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010690{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010691 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010692 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010693 enum port port;
10694 uint32_t tmp;
10695
10696 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10697
10698 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10699
Tvrtko Ursulin08537232016-10-13 11:03:02 +010010700 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010701 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020010702 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010703 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010704 else
10705 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010706
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010707 pll = pipe_config->shared_dpll;
10708 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010709 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10710 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010711 }
10712
Daniel Vetter26804af2014-06-25 22:01:55 +030010713 /*
10714 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10715 * DDI E. So just check whether this pipe is wired to DDI E and whether
10716 * the PCH transcoder is on.
10717 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010718 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +000010719 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010720 pipe_config->has_pch_encoder = true;
10721
10722 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10723 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10724 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10725
10726 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10727 }
10728}
10729
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010730static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010731 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010732{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010733 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +020010734 enum intel_display_power_domain power_domain;
10735 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010736 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010737
Imre Deak17290502016-02-12 18:55:11 +020010738 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10739 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010740 return false;
Imre Deak17290502016-02-12 18:55:11 +020010741 power_domain_mask = BIT(power_domain);
10742
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010743 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010744
Jani Nikulacf304292016-03-18 17:05:41 +020010745 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010746
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020010747 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010748 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10749 WARN_ON(active);
10750 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010751 }
10752
Jani Nikulacf304292016-03-18 17:05:41 +020010753 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010754 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010755
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010756 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010757 haswell_get_ddi_port_state(crtc, pipe_config);
10758 intel_get_pipe_timings(crtc, pipe_config);
10759 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010760
Jani Nikulabc58be62016-03-18 17:05:39 +020010761 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010762
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010763 pipe_config->gamma_mode =
10764 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10765
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010766 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä65edccc2016-10-31 22:37:01 +020010767 skl_init_scalers(dev_priv, crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -070010768
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010769 pipe_config->scaler_state.scaler_id = -1;
10770 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10771 }
10772
Imre Deak17290502016-02-12 18:55:11 +020010773 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10774 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10775 power_domain_mask |= BIT(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010776 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010777 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010778 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010779 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010780 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010781
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010782 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080010783 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10784 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010785
Jani Nikula4d1de972016-03-18 17:05:42 +020010786 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10787 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010788 pipe_config->pixel_multiplier =
10789 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10790 } else {
10791 pipe_config->pixel_multiplier = 1;
10792 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010793
Imre Deak17290502016-02-12 18:55:11 +020010794out:
10795 for_each_power_domain(power_domain, power_domain_mask)
10796 intel_display_power_put(dev_priv, power_domain);
10797
Jani Nikulacf304292016-03-18 17:05:41 +020010798 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010799}
10800
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010801static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10802 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010803{
10804 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010805 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010807 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010808
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010809 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010810 unsigned int width = plane_state->base.crtc_w;
10811 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010812 unsigned int stride = roundup_pow_of_two(width) * 4;
10813
10814 switch (stride) {
10815 default:
10816 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10817 width, stride);
10818 stride = 256;
10819 /* fallthrough */
10820 case 256:
10821 case 512:
10822 case 1024:
10823 case 2048:
10824 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010825 }
10826
Ville Syrjälädc41c152014-08-13 11:57:05 +030010827 cntl |= CURSOR_ENABLE |
10828 CURSOR_GAMMA_ENABLE |
10829 CURSOR_FORMAT_ARGB |
10830 CURSOR_STRIDE(stride);
10831
10832 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010833 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010834
Ville Syrjälädc41c152014-08-13 11:57:05 +030010835 if (intel_crtc->cursor_cntl != 0 &&
10836 (intel_crtc->cursor_base != base ||
10837 intel_crtc->cursor_size != size ||
10838 intel_crtc->cursor_cntl != cntl)) {
10839 /* On these chipsets we can only modify the base/size/stride
10840 * whilst the cursor is disabled.
10841 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010842 I915_WRITE(CURCNTR(PIPE_A), 0);
10843 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010844 intel_crtc->cursor_cntl = 0;
10845 }
10846
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010847 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010848 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010849 intel_crtc->cursor_base = base;
10850 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010851
10852 if (intel_crtc->cursor_size != size) {
10853 I915_WRITE(CURSIZE, size);
10854 intel_crtc->cursor_size = size;
10855 }
10856
Chris Wilson4b0e3332014-05-30 16:35:26 +030010857 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010858 I915_WRITE(CURCNTR(PIPE_A), cntl);
10859 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010860 intel_crtc->cursor_cntl = cntl;
10861 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010862}
10863
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010864static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10865 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010866{
10867 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010868 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10870 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010871 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010872
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010873 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010874 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010875 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010876 case 64:
10877 cntl |= CURSOR_MODE_64_ARGB_AX;
10878 break;
10879 case 128:
10880 cntl |= CURSOR_MODE_128_ARGB_AX;
10881 break;
10882 case 256:
10883 cntl |= CURSOR_MODE_256_ARGB_AX;
10884 break;
10885 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010886 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010887 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010888 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010889 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010890
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010891 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010892 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010893
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010894 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010895 cntl |= CURSOR_ROTATE_180;
10896 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010897
Chris Wilson4b0e3332014-05-30 16:35:26 +030010898 if (intel_crtc->cursor_cntl != cntl) {
10899 I915_WRITE(CURCNTR(pipe), cntl);
10900 POSTING_READ(CURCNTR(pipe));
10901 intel_crtc->cursor_cntl = cntl;
10902 }
10903
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010904 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010905 I915_WRITE(CURBASE(pipe), base);
10906 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010907
10908 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010909}
10910
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010911/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010912static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010913 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010914{
10915 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010916 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10918 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010919 u32 base = intel_crtc->cursor_addr;
10920 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010921
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010922 if (plane_state) {
10923 int x = plane_state->base.crtc_x;
10924 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010925
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010926 if (x < 0) {
10927 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10928 x = -x;
10929 }
10930 pos |= x << CURSOR_X_SHIFT;
10931
10932 if (y < 0) {
10933 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10934 y = -y;
10935 }
10936 pos |= y << CURSOR_Y_SHIFT;
10937
10938 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010010939 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010940 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010941 base += (plane_state->base.crtc_h *
10942 plane_state->base.crtc_w - 1) * 4;
10943 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010944 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010945
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010946 I915_WRITE(CURPOS(pipe), pos);
10947
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010948 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010949 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010950 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010951 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010952}
10953
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010954static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +030010955 uint32_t width, uint32_t height)
10956{
10957 if (width == 0 || height == 0)
10958 return false;
10959
10960 /*
10961 * 845g/865g are special in that they are only limited by
10962 * the width of their cursors, the height is arbitrary up to
10963 * the precision of the register. Everything else requires
10964 * square cursors, limited to a few power-of-two sizes.
10965 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010966 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010967 if ((width & 63) != 0)
10968 return false;
10969
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010970 if (width > (IS_845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010971 return false;
10972
10973 if (height > 1023)
10974 return false;
10975 } else {
10976 switch (width | height) {
10977 case 256:
10978 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010979 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010980 return false;
10981 case 64:
10982 break;
10983 default:
10984 return false;
10985 }
10986 }
10987
10988 return true;
10989}
10990
Jesse Barnes79e53942008-11-07 14:24:08 -080010991/* VESA 640x480x72Hz mode to set on the pipe */
10992static struct drm_display_mode load_detect_mode = {
10993 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10994 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10995};
10996
Daniel Vettera8bb6812014-02-10 18:00:39 +010010997struct drm_framebuffer *
10998__intel_framebuffer_create(struct drm_device *dev,
10999 struct drm_mode_fb_cmd2 *mode_cmd,
11000 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010011001{
11002 struct intel_framebuffer *intel_fb;
11003 int ret;
11004
11005 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011006 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011007 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010011008
11009 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011010 if (ret)
11011 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010011012
11013 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011014
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011015err:
11016 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011017 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010011018}
11019
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011020static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010011021intel_framebuffer_create(struct drm_device *dev,
11022 struct drm_mode_fb_cmd2 *mode_cmd,
11023 struct drm_i915_gem_object *obj)
11024{
11025 struct drm_framebuffer *fb;
11026 int ret;
11027
11028 ret = i915_mutex_lock_interruptible(dev);
11029 if (ret)
11030 return ERR_PTR(ret);
11031 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11032 mutex_unlock(&dev->struct_mutex);
11033
11034 return fb;
11035}
11036
Chris Wilsond2dff872011-04-19 08:36:26 +010011037static u32
11038intel_framebuffer_pitch_for_width(int width, int bpp)
11039{
11040 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11041 return ALIGN(pitch, 64);
11042}
11043
11044static u32
11045intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11046{
11047 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011048 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011049}
11050
11051static struct drm_framebuffer *
11052intel_framebuffer_create_for_mode(struct drm_device *dev,
11053 struct drm_display_mode *mode,
11054 int depth, int bpp)
11055{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011056 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011057 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011058 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011059
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +000011060 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +010011061 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011062 if (IS_ERR(obj))
11063 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011064
11065 mode_cmd.width = mode->hdisplay;
11066 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011067 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11068 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011069 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011070
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011071 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11072 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010011073 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011074
11075 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011076}
11077
11078static struct drm_framebuffer *
11079mode_fits_in_fbdev(struct drm_device *dev,
11080 struct drm_display_mode *mode)
11081{
Daniel Vetter06957262015-08-10 13:34:08 +020011082#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011083 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011084 struct drm_i915_gem_object *obj;
11085 struct drm_framebuffer *fb;
11086
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011087 if (!dev_priv->fbdev)
11088 return NULL;
11089
11090 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011091 return NULL;
11092
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011093 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011094 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011095
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011096 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011097 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11098 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010011099 return NULL;
11100
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011101 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011102 return NULL;
11103
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011104 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011105 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011106#else
11107 return NULL;
11108#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011109}
11110
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011111static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11112 struct drm_crtc *crtc,
11113 struct drm_display_mode *mode,
11114 struct drm_framebuffer *fb,
11115 int x, int y)
11116{
11117 struct drm_plane_state *plane_state;
11118 int hdisplay, vdisplay;
11119 int ret;
11120
11121 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11122 if (IS_ERR(plane_state))
11123 return PTR_ERR(plane_state);
11124
11125 if (mode)
11126 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11127 else
11128 hdisplay = vdisplay = 0;
11129
11130 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11131 if (ret)
11132 return ret;
11133 drm_atomic_set_fb_for_plane(plane_state, fb);
11134 plane_state->crtc_x = 0;
11135 plane_state->crtc_y = 0;
11136 plane_state->crtc_w = hdisplay;
11137 plane_state->crtc_h = vdisplay;
11138 plane_state->src_x = x << 16;
11139 plane_state->src_y = y << 16;
11140 plane_state->src_w = hdisplay << 16;
11141 plane_state->src_h = vdisplay << 16;
11142
11143 return 0;
11144}
11145
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011146bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011147 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011148 struct intel_load_detect_pipe *old,
11149 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011150{
11151 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011152 struct intel_encoder *intel_encoder =
11153 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011154 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011155 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011156 struct drm_crtc *crtc = NULL;
11157 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011158 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +020011159 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011160 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011161 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011162 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011163 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011164 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011165
Chris Wilsond2dff872011-04-19 08:36:26 +010011166 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011167 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011168 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011169
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011170 old->restore_state = NULL;
11171
Rob Clark51fd3712013-11-19 12:10:12 -050011172retry:
11173 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11174 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011175 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011176
Jesse Barnes79e53942008-11-07 14:24:08 -080011177 /*
11178 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011179 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011180 * - if the connector already has an assigned crtc, use it (but make
11181 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011182 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011183 * - try to find the first unused crtc that can drive this connector,
11184 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011185 */
11186
11187 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011188 if (connector->state->crtc) {
11189 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011190
Rob Clark51fd3712013-11-19 12:10:12 -050011191 ret = drm_modeset_lock(&crtc->mutex, ctx);
11192 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011193 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011194
11195 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011196 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011197 }
11198
11199 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011200 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011201 i++;
11202 if (!(encoder->possible_crtcs & (1 << i)))
11203 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011204
11205 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11206 if (ret)
11207 goto fail;
11208
11209 if (possible_crtc->state->enable) {
11210 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011211 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011212 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011213
11214 crtc = possible_crtc;
11215 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011216 }
11217
11218 /*
11219 * If we didn't find an unused CRTC, don't use any.
11220 */
11221 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011222 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011223 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011224 }
11225
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011226found:
11227 intel_crtc = to_intel_crtc(crtc);
11228
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011229 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11230 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011231 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011232
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011233 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011234 restore_state = drm_atomic_state_alloc(dev);
11235 if (!state || !restore_state) {
11236 ret = -ENOMEM;
11237 goto fail;
11238 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011239
11240 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011241 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011242
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011243 connector_state = drm_atomic_get_connector_state(state, connector);
11244 if (IS_ERR(connector_state)) {
11245 ret = PTR_ERR(connector_state);
11246 goto fail;
11247 }
11248
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011249 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11250 if (ret)
11251 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011252
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011253 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11254 if (IS_ERR(crtc_state)) {
11255 ret = PTR_ERR(crtc_state);
11256 goto fail;
11257 }
11258
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011259 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011260
Chris Wilson64927112011-04-20 07:25:26 +010011261 if (!mode)
11262 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011263
Chris Wilsond2dff872011-04-19 08:36:26 +010011264 /* We need a framebuffer large enough to accommodate all accesses
11265 * that the plane may generate whilst we perform load detection.
11266 * We can not rely on the fbcon either being present (we get called
11267 * during its initialisation to detect all boot displays, or it may
11268 * not even exist) or that it is large enough to satisfy the
11269 * requested mode.
11270 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011271 fb = mode_fits_in_fbdev(dev, mode);
11272 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011273 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011274 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011275 } else
11276 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011277 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011278 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011279 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011280 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011281
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011282 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11283 if (ret)
11284 goto fail;
11285
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011286 drm_framebuffer_unreference(fb);
11287
11288 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11289 if (ret)
11290 goto fail;
11291
11292 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11293 if (!ret)
11294 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11295 if (!ret)
11296 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11297 if (ret) {
11298 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11299 goto fail;
11300 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011301
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011302 ret = drm_atomic_commit(state);
11303 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011304 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011305 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011306 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011307
11308 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011309
Jesse Barnes79e53942008-11-07 14:24:08 -080011310 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011311 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011312 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011313
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011314fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010011315 if (state) {
11316 drm_atomic_state_put(state);
11317 state = NULL;
11318 }
11319 if (restore_state) {
11320 drm_atomic_state_put(restore_state);
11321 restore_state = NULL;
11322 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011323
Rob Clark51fd3712013-11-19 12:10:12 -050011324 if (ret == -EDEADLK) {
11325 drm_modeset_backoff(ctx);
11326 goto retry;
11327 }
11328
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011329 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011330}
11331
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011332void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011333 struct intel_load_detect_pipe *old,
11334 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011335{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011336 struct intel_encoder *intel_encoder =
11337 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011338 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011339 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011340 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011341
Chris Wilsond2dff872011-04-19 08:36:26 +010011342 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011343 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011344 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011345
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011346 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011347 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011348
11349 ret = drm_atomic_commit(state);
Chris Wilson08536952016-10-14 13:18:18 +010011350 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011351 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010011352 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011353}
11354
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011355static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011356 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011357{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011358 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011359 u32 dpll = pipe_config->dpll_hw_state.dpll;
11360
11361 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011362 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010011363 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011364 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011365 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011366 return 96000;
11367 else
11368 return 48000;
11369}
11370
Jesse Barnes79e53942008-11-07 14:24:08 -080011371/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011372static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011373 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011374{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011375 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011376 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011377 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011378 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011379 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011380 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011381 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011382 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011383
11384 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011385 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011386 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011387 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011388
11389 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011390 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011391 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11392 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011393 } else {
11394 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11395 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11396 }
11397
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011398 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011399 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011400 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11401 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011402 else
11403 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011404 DPLL_FPA01_P1_POST_DIV_SHIFT);
11405
11406 switch (dpll & DPLL_MODE_MASK) {
11407 case DPLLB_MODE_DAC_SERIAL:
11408 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11409 5 : 10;
11410 break;
11411 case DPLLB_MODE_LVDS:
11412 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11413 7 : 14;
11414 break;
11415 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011416 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011417 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011418 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011419 }
11420
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011421 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030011422 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011423 else
Imre Deakdccbea32015-06-22 23:35:51 +030011424 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011425 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010011426 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011427 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011428
11429 if (is_lvds) {
11430 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11431 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011432
11433 if (lvds & LVDS_CLKB_POWER_UP)
11434 clock.p2 = 7;
11435 else
11436 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011437 } else {
11438 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11439 clock.p1 = 2;
11440 else {
11441 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11442 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11443 }
11444 if (dpll & PLL_P2_DIVIDE_BY_4)
11445 clock.p2 = 4;
11446 else
11447 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011448 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011449
Imre Deakdccbea32015-06-22 23:35:51 +030011450 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011451 }
11452
Ville Syrjälä18442d02013-09-13 16:00:08 +030011453 /*
11454 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011455 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011456 * encoder's get_config() function.
11457 */
Imre Deakdccbea32015-06-22 23:35:51 +030011458 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011459}
11460
Ville Syrjälä6878da02013-09-13 15:59:11 +030011461int intel_dotclock_calculate(int link_freq,
11462 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011463{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011464 /*
11465 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011466 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011467 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011468 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011469 *
11470 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011471 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011472 */
11473
Ville Syrjälä6878da02013-09-13 15:59:11 +030011474 if (!m_n->link_n)
11475 return 0;
11476
11477 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11478}
11479
Ville Syrjälä18442d02013-09-13 16:00:08 +030011480static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011481 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011482{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011483 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011484
11485 /* read out port_clock from the DPLL */
11486 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011487
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011488 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011489 * In case there is an active pipe without active ports,
11490 * we may need some idea for the dotclock anyway.
11491 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011492 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011493 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011494 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011495 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011496}
11497
11498/** Returns the currently programmed mode of the given pipe. */
11499struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11500 struct drm_crtc *crtc)
11501{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011502 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011504 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011505 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011506 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011507 int htot = I915_READ(HTOTAL(cpu_transcoder));
11508 int hsync = I915_READ(HSYNC(cpu_transcoder));
11509 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11510 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011511 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011512
11513 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11514 if (!mode)
11515 return NULL;
11516
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011517 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11518 if (!pipe_config) {
11519 kfree(mode);
11520 return NULL;
11521 }
11522
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011523 /*
11524 * Construct a pipe_config sufficient for getting the clock info
11525 * back out of crtc_clock_get.
11526 *
11527 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11528 * to use a real value here instead.
11529 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011530 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11531 pipe_config->pixel_multiplier = 1;
11532 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11533 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11534 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11535 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011536
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011537 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011538 mode->hdisplay = (htot & 0xffff) + 1;
11539 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11540 mode->hsync_start = (hsync & 0xffff) + 1;
11541 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11542 mode->vdisplay = (vtot & 0xffff) + 1;
11543 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11544 mode->vsync_start = (vsync & 0xffff) + 1;
11545 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11546
11547 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011548
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011549 kfree(pipe_config);
11550
Jesse Barnes79e53942008-11-07 14:24:08 -080011551 return mode;
11552}
11553
11554static void intel_crtc_destroy(struct drm_crtc *crtc)
11555{
11556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011557 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011558 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011559
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011560 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011561 work = intel_crtc->flip_work;
11562 intel_crtc->flip_work = NULL;
11563 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011564
Daniel Vetter5a21b662016-05-24 17:13:53 +020011565 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011566 cancel_work_sync(&work->mmio_work);
11567 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011568 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011569 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011570
11571 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011572
Jesse Barnes79e53942008-11-07 14:24:08 -080011573 kfree(intel_crtc);
11574}
11575
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011576static void intel_unpin_work_fn(struct work_struct *__work)
11577{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011578 struct intel_flip_work *work =
11579 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011580 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11581 struct drm_device *dev = crtc->base.dev;
11582 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011583
Daniel Vetter5a21b662016-05-24 17:13:53 +020011584 if (is_mmio_work(work))
11585 flush_work(&work->mmio_work);
11586
11587 mutex_lock(&dev->struct_mutex);
11588 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011589 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011590 mutex_unlock(&dev->struct_mutex);
11591
Chris Wilsone8a261e2016-07-20 13:31:49 +010011592 i915_gem_request_put(work->flip_queued_req);
11593
Chris Wilson5748b6a2016-08-04 16:32:38 +010011594 intel_frontbuffer_flip_complete(to_i915(dev),
11595 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011596 intel_fbc_post_update(crtc);
11597 drm_framebuffer_unreference(work->old_fb);
11598
11599 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11600 atomic_dec(&crtc->unpin_work_count);
11601
11602 kfree(work);
11603}
11604
11605/* Is 'a' after or equal to 'b'? */
11606static bool g4x_flip_count_after_eq(u32 a, u32 b)
11607{
11608 return !((a - b) & 0x80000000);
11609}
11610
11611static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11612 struct intel_flip_work *work)
11613{
11614 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011615 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011616
Chris Wilson8af29b02016-09-09 14:11:47 +010011617 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011618 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011619
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011620 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011621 * The relevant registers doen't exist on pre-ctg.
11622 * As the flip done interrupt doesn't trigger for mmio
11623 * flips on gmch platforms, a flip count check isn't
11624 * really needed there. But since ctg has the registers,
11625 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011626 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011627 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011628 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011629
Daniel Vetter5a21b662016-05-24 17:13:53 +020011630 /*
11631 * BDW signals flip done immediately if the plane
11632 * is disabled, even if the plane enable is already
11633 * armed to occur at the next vblank :(
11634 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011635
Daniel Vetter5a21b662016-05-24 17:13:53 +020011636 /*
11637 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11638 * used the same base address. In that case the mmio flip might
11639 * have completed, but the CS hasn't even executed the flip yet.
11640 *
11641 * A flip count check isn't enough as the CS might have updated
11642 * the base address just after start of vblank, but before we
11643 * managed to process the interrupt. This means we'd complete the
11644 * CS flip too soon.
11645 *
11646 * Combining both checks should get us a good enough result. It may
11647 * still happen that the CS flip has been executed, but has not
11648 * yet actually completed. But in case the base address is the same
11649 * anyway, we don't really care.
11650 */
11651 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11652 crtc->flip_work->gtt_offset &&
11653 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11654 crtc->flip_work->flip_count);
11655}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011656
Daniel Vetter5a21b662016-05-24 17:13:53 +020011657static bool
11658__pageflip_finished_mmio(struct intel_crtc *crtc,
11659 struct intel_flip_work *work)
11660{
11661 /*
11662 * MMIO work completes when vblank is different from
11663 * flip_queued_vblank.
11664 *
11665 * Reset counter value doesn't matter, this is handled by
11666 * i915_wait_request finishing early, so no need to handle
11667 * reset here.
11668 */
11669 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011670}
11671
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011672
11673static bool pageflip_finished(struct intel_crtc *crtc,
11674 struct intel_flip_work *work)
11675{
11676 if (!atomic_read(&work->pending))
11677 return false;
11678
11679 smp_rmb();
11680
Daniel Vetter5a21b662016-05-24 17:13:53 +020011681 if (is_mmio_work(work))
11682 return __pageflip_finished_mmio(crtc, work);
11683 else
11684 return __pageflip_finished_cs(crtc, work);
11685}
11686
11687void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11688{
Chris Wilson91c8a322016-07-05 10:40:23 +010011689 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011690 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011691 struct intel_flip_work *work;
11692 unsigned long flags;
11693
11694 /* Ignore early vblank irqs */
11695 if (!crtc)
11696 return;
11697
Daniel Vetterf3260382014-09-15 14:55:23 +020011698 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011699 * This is called both by irq handlers and the reset code (to complete
11700 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011701 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011702 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011703 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011704
11705 if (work != NULL &&
11706 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011707 pageflip_finished(crtc, work))
11708 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011709
11710 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011711}
11712
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011713void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011714{
Chris Wilson91c8a322016-07-05 10:40:23 +010011715 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011716 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011717 struct intel_flip_work *work;
11718 unsigned long flags;
11719
11720 /* Ignore early vblank irqs */
11721 if (!crtc)
11722 return;
11723
11724 /*
11725 * This is called both by irq handlers and the reset code (to complete
11726 * lost pageflips) so needs the full irqsave spinlocks.
11727 */
11728 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011729 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011730
Daniel Vetter5a21b662016-05-24 17:13:53 +020011731 if (work != NULL &&
11732 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011733 pageflip_finished(crtc, work))
11734 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011735
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011736 spin_unlock_irqrestore(&dev->event_lock, flags);
11737}
11738
Daniel Vetter5a21b662016-05-24 17:13:53 +020011739static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11740 struct intel_flip_work *work)
11741{
11742 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11743
11744 /* Ensure that the work item is consistent when activating it ... */
11745 smp_mb__before_atomic();
11746 atomic_set(&work->pending, 1);
11747}
11748
11749static int intel_gen2_queue_flip(struct drm_device *dev,
11750 struct drm_crtc *crtc,
11751 struct drm_framebuffer *fb,
11752 struct drm_i915_gem_object *obj,
11753 struct drm_i915_gem_request *req,
11754 uint32_t flags)
11755{
Chris Wilson7e37f882016-08-02 22:50:21 +010011756 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11758 u32 flip_mask;
11759 int ret;
11760
11761 ret = intel_ring_begin(req, 6);
11762 if (ret)
11763 return ret;
11764
11765 /* Can't queue multiple flips, so wait for the previous
11766 * one to finish before executing the next.
11767 */
11768 if (intel_crtc->plane)
11769 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11770 else
11771 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011772 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11773 intel_ring_emit(ring, MI_NOOP);
11774 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011775 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011776 intel_ring_emit(ring, fb->pitches[0]);
11777 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11778 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011779
11780 return 0;
11781}
11782
11783static int intel_gen3_queue_flip(struct drm_device *dev,
11784 struct drm_crtc *crtc,
11785 struct drm_framebuffer *fb,
11786 struct drm_i915_gem_object *obj,
11787 struct drm_i915_gem_request *req,
11788 uint32_t flags)
11789{
Chris Wilson7e37f882016-08-02 22:50:21 +010011790 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11792 u32 flip_mask;
11793 int ret;
11794
11795 ret = intel_ring_begin(req, 6);
11796 if (ret)
11797 return ret;
11798
11799 if (intel_crtc->plane)
11800 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11801 else
11802 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011803 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11804 intel_ring_emit(ring, MI_NOOP);
11805 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011806 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011807 intel_ring_emit(ring, fb->pitches[0]);
11808 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11809 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011810
11811 return 0;
11812}
11813
11814static int intel_gen4_queue_flip(struct drm_device *dev,
11815 struct drm_crtc *crtc,
11816 struct drm_framebuffer *fb,
11817 struct drm_i915_gem_object *obj,
11818 struct drm_i915_gem_request *req,
11819 uint32_t flags)
11820{
Chris Wilson7e37f882016-08-02 22:50:21 +010011821 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011822 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11824 uint32_t pf, pipesrc;
11825 int ret;
11826
11827 ret = intel_ring_begin(req, 4);
11828 if (ret)
11829 return ret;
11830
11831 /* i965+ uses the linear or tiled offsets from the
11832 * Display Registers (which do not change across a page-flip)
11833 * so we need only reprogram the base address.
11834 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011835 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011836 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011837 intel_ring_emit(ring, fb->pitches[0]);
11838 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011839 intel_fb_modifier_to_tiling(fb->modifier));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011840
11841 /* XXX Enabling the panel-fitter across page-flip is so far
11842 * untested on non-native modes, so ignore it for now.
11843 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11844 */
11845 pf = 0;
11846 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011847 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011848
11849 return 0;
11850}
11851
11852static int intel_gen6_queue_flip(struct drm_device *dev,
11853 struct drm_crtc *crtc,
11854 struct drm_framebuffer *fb,
11855 struct drm_i915_gem_object *obj,
11856 struct drm_i915_gem_request *req,
11857 uint32_t flags)
11858{
Chris Wilson7e37f882016-08-02 22:50:21 +010011859 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011860 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011861 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11862 uint32_t pf, pipesrc;
11863 int ret;
11864
11865 ret = intel_ring_begin(req, 4);
11866 if (ret)
11867 return ret;
11868
Chris Wilsonb5321f32016-08-02 22:50:18 +010011869 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011870 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011871 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011872 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011873 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011874
11875 /* Contrary to the suggestions in the documentation,
11876 * "Enable Panel Fitter" does not seem to be required when page
11877 * flipping with a non-native mode, and worse causes a normal
11878 * modeset to fail.
11879 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11880 */
11881 pf = 0;
11882 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011883 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011884
11885 return 0;
11886}
11887
11888static int intel_gen7_queue_flip(struct drm_device *dev,
11889 struct drm_crtc *crtc,
11890 struct drm_framebuffer *fb,
11891 struct drm_i915_gem_object *obj,
11892 struct drm_i915_gem_request *req,
11893 uint32_t flags)
11894{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011895 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson7e37f882016-08-02 22:50:21 +010011896 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11898 uint32_t plane_bit = 0;
11899 int len, ret;
11900
11901 switch (intel_crtc->plane) {
11902 case PLANE_A:
11903 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11904 break;
11905 case PLANE_B:
11906 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11907 break;
11908 case PLANE_C:
11909 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11910 break;
11911 default:
11912 WARN_ONCE(1, "unknown plane in flip command\n");
11913 return -ENODEV;
11914 }
11915
11916 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011917 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011918 len += 6;
11919 /*
11920 * On Gen 8, SRM is now taking an extra dword to accommodate
11921 * 48bits addresses, and we need a NOOP for the batch size to
11922 * stay even.
11923 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011924 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011925 len += 2;
11926 }
11927
11928 /*
11929 * BSpec MI_DISPLAY_FLIP for IVB:
11930 * "The full packet must be contained within the same cache line."
11931 *
11932 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11933 * cacheline, if we ever start emitting more commands before
11934 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11935 * then do the cacheline alignment, and finally emit the
11936 * MI_DISPLAY_FLIP.
11937 */
11938 ret = intel_ring_cacheline_align(req);
11939 if (ret)
11940 return ret;
11941
11942 ret = intel_ring_begin(req, len);
11943 if (ret)
11944 return ret;
11945
11946 /* Unmask the flip-done completion message. Note that the bspec says that
11947 * we should do this for both the BCS and RCS, and that we must not unmask
11948 * more than one flip event at any time (or ensure that one flip message
11949 * can be sent by waiting for flip-done prior to queueing new flips).
11950 * Experimentation says that BCS works despite DERRMR masking all
11951 * flip-done completion events and that unmasking all planes at once
11952 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11953 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11954 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011955 if (req->engine->id == RCS) {
11956 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11957 intel_ring_emit_reg(ring, DERRMR);
11958 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011959 DERRMR_PIPEB_PRI_FLIP_DONE |
11960 DERRMR_PIPEC_PRI_FLIP_DONE));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011961 if (IS_GEN8(dev_priv))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011962 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011963 MI_SRM_LRM_GLOBAL_GTT);
11964 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011965 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011966 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011967 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011968 intel_ring_emit(ring,
11969 i915_ggtt_offset(req->engine->scratch) + 256);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011970 if (IS_GEN8(dev_priv)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011971 intel_ring_emit(ring, 0);
11972 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011973 }
11974 }
11975
Chris Wilsonb5321f32016-08-02 22:50:18 +010011976 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011977 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011978 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011979 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11980 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011981
11982 return 0;
11983}
11984
11985static bool use_mmio_flip(struct intel_engine_cs *engine,
11986 struct drm_i915_gem_object *obj)
11987{
11988 /*
11989 * This is not being used for older platforms, because
11990 * non-availability of flip done interrupt forces us to use
11991 * CS flips. Older platforms derive flip done using some clever
11992 * tricks involving the flip_pending status bits and vblank irqs.
11993 * So using MMIO flips there would disrupt this mechanism.
11994 */
11995
11996 if (engine == NULL)
11997 return true;
11998
11999 if (INTEL_GEN(engine->i915) < 5)
12000 return false;
12001
12002 if (i915.use_mmio_flip < 0)
12003 return false;
12004 else if (i915.use_mmio_flip > 0)
12005 return true;
12006 else if (i915.enable_execlists)
12007 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010012008
Chris Wilsond07f0e52016-10-28 13:58:44 +010012009 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012010}
12011
12012static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
12013 unsigned int rotation,
12014 struct intel_flip_work *work)
12015{
12016 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012017 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012018 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
12019 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020012020 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012021
12022 ctl = I915_READ(PLANE_CTL(pipe, 0));
12023 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012024 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012025 case DRM_FORMAT_MOD_NONE:
12026 break;
12027 case I915_FORMAT_MOD_X_TILED:
12028 ctl |= PLANE_CTL_TILED_X;
12029 break;
12030 case I915_FORMAT_MOD_Y_TILED:
12031 ctl |= PLANE_CTL_TILED_Y;
12032 break;
12033 case I915_FORMAT_MOD_Yf_TILED:
12034 ctl |= PLANE_CTL_TILED_YF;
12035 break;
12036 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012037 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012038 }
12039
12040 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012041 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12042 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12043 */
12044 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12045 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12046
12047 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12048 POSTING_READ(PLANE_SURF(pipe, 0));
12049}
12050
12051static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12052 struct intel_flip_work *work)
12053{
12054 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012055 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012056 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012057 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12058 u32 dspcntr;
12059
12060 dspcntr = I915_READ(reg);
12061
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012062 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012063 dspcntr |= DISPPLANE_TILED;
12064 else
12065 dspcntr &= ~DISPPLANE_TILED;
12066
12067 I915_WRITE(reg, dspcntr);
12068
12069 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12070 POSTING_READ(DSPSURF(intel_crtc->plane));
12071}
12072
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012073static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012074{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012075 struct intel_flip_work *work =
12076 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012077 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12078 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12079 struct intel_framebuffer *intel_fb =
12080 to_intel_framebuffer(crtc->base.primary->fb);
12081 struct drm_i915_gem_object *obj = intel_fb->obj;
12082
Chris Wilsond07f0e52016-10-28 13:58:44 +010012083 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012084
12085 intel_pipe_update_start(crtc);
12086
12087 if (INTEL_GEN(dev_priv) >= 9)
12088 skl_do_mmio_flip(crtc, work->rotation, work);
12089 else
12090 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12091 ilk_do_mmio_flip(crtc, work);
12092
12093 intel_pipe_update_end(crtc, work);
12094}
12095
12096static int intel_default_queue_flip(struct drm_device *dev,
12097 struct drm_crtc *crtc,
12098 struct drm_framebuffer *fb,
12099 struct drm_i915_gem_object *obj,
12100 struct drm_i915_gem_request *req,
12101 uint32_t flags)
12102{
12103 return -ENODEV;
12104}
12105
12106static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12107 struct intel_crtc *intel_crtc,
12108 struct intel_flip_work *work)
12109{
12110 u32 addr, vblank;
12111
12112 if (!atomic_read(&work->pending))
12113 return false;
12114
12115 smp_rmb();
12116
12117 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12118 if (work->flip_ready_vblank == 0) {
12119 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012120 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012121 return false;
12122
12123 work->flip_ready_vblank = vblank;
12124 }
12125
12126 if (vblank - work->flip_ready_vblank < 3)
12127 return false;
12128
12129 /* Potential stall - if we see that the flip has happened,
12130 * assume a missed interrupt. */
12131 if (INTEL_GEN(dev_priv) >= 4)
12132 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12133 else
12134 addr = I915_READ(DSPADDR(intel_crtc->plane));
12135
12136 /* There is a potential issue here with a false positive after a flip
12137 * to the same address. We could address this by checking for a
12138 * non-incrementing frame counter.
12139 */
12140 return addr == work->gtt_offset;
12141}
12142
12143void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12144{
Chris Wilson91c8a322016-07-05 10:40:23 +010012145 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020012146 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012147 struct intel_flip_work *work;
12148
12149 WARN_ON(!in_interrupt());
12150
12151 if (crtc == NULL)
12152 return;
12153
12154 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012155 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012156
12157 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012158 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012159 WARN_ONCE(1,
12160 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012161 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12162 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012163 work = NULL;
12164 }
12165
12166 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012167 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012168 intel_queue_rps_boost_for_request(work->flip_queued_req);
12169 spin_unlock(&dev->event_lock);
12170}
12171
12172static int intel_crtc_page_flip(struct drm_crtc *crtc,
12173 struct drm_framebuffer *fb,
12174 struct drm_pending_vblank_event *event,
12175 uint32_t page_flip_flags)
12176{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012177 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012178 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012179 struct drm_framebuffer *old_fb = crtc->primary->fb;
12180 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12182 struct drm_plane *primary = crtc->primary;
12183 enum pipe pipe = intel_crtc->pipe;
12184 struct intel_flip_work *work;
12185 struct intel_engine_cs *engine;
12186 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012187 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012188 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012189 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012190
Daniel Vetter5a21b662016-05-24 17:13:53 +020012191 /*
12192 * drm_mode_page_flip_ioctl() should already catch this, but double
12193 * check to be safe. In the future we may enable pageflipping from
12194 * a disabled primary plane.
12195 */
12196 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12197 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012198
Daniel Vetter5a21b662016-05-24 17:13:53 +020012199 /* Can't change pixel format via MI display flips. */
12200 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12201 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012202
Daniel Vetter5a21b662016-05-24 17:13:53 +020012203 /*
12204 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12205 * Note that pitch changes could also affect these register.
12206 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012207 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020012208 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12209 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12210 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012211
Daniel Vetter5a21b662016-05-24 17:13:53 +020012212 if (i915_terminally_wedged(&dev_priv->gpu_error))
12213 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012214
Daniel Vetter5a21b662016-05-24 17:13:53 +020012215 work = kzalloc(sizeof(*work), GFP_KERNEL);
12216 if (work == NULL)
12217 return -ENOMEM;
12218
12219 work->event = event;
12220 work->crtc = crtc;
12221 work->old_fb = old_fb;
12222 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012223
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012224 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012225 if (ret)
12226 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012227
Daniel Vetter5a21b662016-05-24 17:13:53 +020012228 /* We borrow the event spin lock for protecting flip_work */
12229 spin_lock_irq(&dev->event_lock);
12230 if (intel_crtc->flip_work) {
12231 /* Before declaring the flip queue wedged, check if
12232 * the hardware completed the operation behind our backs.
12233 */
12234 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12235 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12236 page_flip_completed(intel_crtc);
12237 } else {
12238 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12239 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012240
Daniel Vetter5a21b662016-05-24 17:13:53 +020012241 drm_crtc_vblank_put(crtc);
12242 kfree(work);
12243 return -EBUSY;
12244 }
12245 }
12246 intel_crtc->flip_work = work;
12247 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012248
Daniel Vetter5a21b662016-05-24 17:13:53 +020012249 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12250 flush_workqueue(dev_priv->wq);
12251
12252 /* Reference the objects for the scheduled work. */
12253 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012254
12255 crtc->primary->fb = fb;
12256 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012257
Chris Wilson25dc5562016-07-20 13:31:52 +010012258 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012259
12260 ret = i915_mutex_lock_interruptible(dev);
12261 if (ret)
12262 goto cleanup;
12263
Chris Wilson8af29b02016-09-09 14:11:47 +010012264 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12265 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012266 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000012267 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012268 }
12269
12270 atomic_inc(&intel_crtc->unpin_work_count);
12271
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012272 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012273 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12274
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010012275 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012276 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012277 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012278 /* vlv: DISPLAY_FLIP fails to change tiling */
12279 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012280 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012281 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012282 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010012283 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012284 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053012285 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012286 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053012287 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012288 }
12289
12290 mmio_flip = use_mmio_flip(engine, obj);
12291
Chris Wilson058d88c2016-08-15 10:49:06 +010012292 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12293 if (IS_ERR(vma)) {
12294 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012295 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012296 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012297
Ville Syrjälä6687c902015-09-15 13:16:41 +030012298 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012299 work->gtt_offset += intel_crtc->dspaddr_offset;
12300 work->rotation = crtc->primary->state->rotation;
12301
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012302 /*
12303 * There's the potential that the next frame will not be compatible with
12304 * FBC, so we want to call pre_update() before the actual page flip.
12305 * The problem is that pre_update() caches some information about the fb
12306 * object, so we want to do this only after the object is pinned. Let's
12307 * be on the safe side and do this immediately before scheduling the
12308 * flip.
12309 */
12310 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12311 to_intel_plane_state(primary->state));
12312
Daniel Vetter5a21b662016-05-24 17:13:53 +020012313 if (mmio_flip) {
12314 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030012315 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012316 } else {
Chris Wilson8e637172016-08-02 22:50:26 +010012317 request = i915_gem_request_alloc(engine, engine->last_context);
12318 if (IS_ERR(request)) {
12319 ret = PTR_ERR(request);
12320 goto cleanup_unpin;
12321 }
12322
Chris Wilsona2bc4692016-09-09 14:11:56 +010012323 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012324 if (ret)
12325 goto cleanup_request;
12326
Daniel Vetter5a21b662016-05-24 17:13:53 +020012327 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12328 page_flip_flags);
12329 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012330 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012331
12332 intel_mark_page_flip_active(intel_crtc, work);
12333
Chris Wilson8e637172016-08-02 22:50:26 +010012334 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012335 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012336 }
12337
Chris Wilson92117f02016-11-28 14:36:48 +000012338 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012339 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12340 to_intel_plane(primary)->frontbuffer_bit);
12341 mutex_unlock(&dev->struct_mutex);
12342
Chris Wilson5748b6a2016-08-04 16:32:38 +010012343 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012344 to_intel_plane(primary)->frontbuffer_bit);
12345
12346 trace_i915_flip_request(intel_crtc->plane, obj);
12347
12348 return 0;
12349
Chris Wilson8e637172016-08-02 22:50:26 +010012350cleanup_request:
12351 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012352cleanup_unpin:
12353 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12354cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012355 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000012356unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012357 mutex_unlock(&dev->struct_mutex);
12358cleanup:
12359 crtc->primary->fb = old_fb;
12360 update_state_fb(crtc->primary);
12361
Chris Wilsonf0cd5182016-10-28 13:58:43 +010012362 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012363 drm_framebuffer_unreference(work->old_fb);
12364
12365 spin_lock_irq(&dev->event_lock);
12366 intel_crtc->flip_work = NULL;
12367 spin_unlock_irq(&dev->event_lock);
12368
12369 drm_crtc_vblank_put(crtc);
12370free_work:
12371 kfree(work);
12372
12373 if (ret == -EIO) {
12374 struct drm_atomic_state *state;
12375 struct drm_plane_state *plane_state;
12376
12377out_hang:
12378 state = drm_atomic_state_alloc(dev);
12379 if (!state)
12380 return -ENOMEM;
12381 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12382
12383retry:
12384 plane_state = drm_atomic_get_plane_state(state, primary);
12385 ret = PTR_ERR_OR_ZERO(plane_state);
12386 if (!ret) {
12387 drm_atomic_set_fb_for_plane(plane_state, fb);
12388
12389 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12390 if (!ret)
12391 ret = drm_atomic_commit(state);
12392 }
12393
12394 if (ret == -EDEADLK) {
12395 drm_modeset_backoff(state->acquire_ctx);
12396 drm_atomic_state_clear(state);
12397 goto retry;
12398 }
12399
Chris Wilson08536952016-10-14 13:18:18 +010012400 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012401
12402 if (ret == 0 && event) {
12403 spin_lock_irq(&dev->event_lock);
12404 drm_crtc_send_vblank_event(crtc, event);
12405 spin_unlock_irq(&dev->event_lock);
12406 }
12407 }
12408 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012409}
12410
Daniel Vetter5a21b662016-05-24 17:13:53 +020012411
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012412/**
12413 * intel_wm_need_update - Check whether watermarks need updating
12414 * @plane: drm plane
12415 * @state: new plane state
12416 *
12417 * Check current plane state versus the new one to determine whether
12418 * watermarks need to be recalculated.
12419 *
12420 * Returns true or false.
12421 */
12422static bool intel_wm_need_update(struct drm_plane *plane,
12423 struct drm_plane_state *state)
12424{
Matt Roperd21fbe82015-09-24 15:53:12 -070012425 struct intel_plane_state *new = to_intel_plane_state(state);
12426 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12427
12428 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012429 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012430 return true;
12431
12432 if (!cur->base.fb || !new->base.fb)
12433 return false;
12434
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012435 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012436 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012437 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12438 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12439 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12440 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012441 return true;
12442
12443 return false;
12444}
12445
Matt Roperd21fbe82015-09-24 15:53:12 -070012446static bool needs_scaling(struct intel_plane_state *state)
12447{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012448 int src_w = drm_rect_width(&state->base.src) >> 16;
12449 int src_h = drm_rect_height(&state->base.src) >> 16;
12450 int dst_w = drm_rect_width(&state->base.dst);
12451 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012452
12453 return (src_w != dst_w || src_h != dst_h);
12454}
12455
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012456int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12457 struct drm_plane_state *plane_state)
12458{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012459 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012460 struct drm_crtc *crtc = crtc_state->crtc;
12461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12462 struct drm_plane *plane = plane_state->plane;
12463 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012464 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012465 struct intel_plane_state *old_plane_state =
12466 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012467 bool mode_changed = needs_modeset(crtc_state);
12468 bool was_crtc_enabled = crtc->state->active;
12469 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012470 bool turn_off, turn_on, visible, was_visible;
12471 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012472 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012473
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +010012474 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012475 ret = skl_update_scaler_plane(
12476 to_intel_crtc_state(crtc_state),
12477 to_intel_plane_state(plane_state));
12478 if (ret)
12479 return ret;
12480 }
12481
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012482 was_visible = old_plane_state->base.visible;
12483 visible = to_intel_plane_state(plane_state)->base.visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012484
12485 if (!was_crtc_enabled && WARN_ON(was_visible))
12486 was_visible = false;
12487
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012488 /*
12489 * Visibility is calculated as if the crtc was on, but
12490 * after scaler setup everything depends on it being off
12491 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012492 *
12493 * FIXME this is wrong for watermarks. Watermarks should also
12494 * be computed as if the pipe would be active. Perhaps move
12495 * per-plane wm computation to the .check_plane() hook, and
12496 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012497 */
12498 if (!is_crtc_enabled)
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012499 to_intel_plane_state(plane_state)->base.visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012500
12501 if (!was_visible && !visible)
12502 return 0;
12503
Maarten Lankhorste8861672016-02-24 11:24:26 +010012504 if (fb != old_plane_state->base.fb)
12505 pipe_config->fb_changed = true;
12506
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012507 turn_off = was_visible && (!visible || mode_changed);
12508 turn_on = visible && (!was_visible || mode_changed);
12509
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012510 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012511 intel_crtc->base.base.id,
12512 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012513 plane->base.id, plane->name,
12514 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012515
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012516 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12517 plane->base.id, plane->name,
12518 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012519 turn_off, turn_on, mode_changed);
12520
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012521 if (turn_on) {
12522 pipe_config->update_wm_pre = true;
12523
12524 /* must disable cxsr around plane enable/disable */
12525 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12526 pipe_config->disable_cxsr = true;
12527 } else if (turn_off) {
12528 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012529
Ville Syrjälä852eb002015-06-24 22:00:07 +030012530 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012531 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012532 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012533 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012534 /* FIXME bollocks */
12535 pipe_config->update_wm_pre = true;
12536 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012537 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012538
Matt Ropered4a6a72016-02-23 17:20:13 -080012539 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012540 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012541 INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012542 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12543
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012544 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012545 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012546
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012547 /*
12548 * WaCxSRDisabledForSpriteScaling:ivb
12549 *
12550 * cstate->update_wm was already set above, so this flag will
12551 * take effect when we commit and program watermarks.
12552 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012553 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012554 needs_scaling(to_intel_plane_state(plane_state)) &&
12555 !needs_scaling(old_plane_state))
12556 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012557
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012558 return 0;
12559}
12560
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012561static bool encoders_cloneable(const struct intel_encoder *a,
12562 const struct intel_encoder *b)
12563{
12564 /* masks could be asymmetric, so check both ways */
12565 return a == b || (a->cloneable & (1 << b->type) &&
12566 b->cloneable & (1 << a->type));
12567}
12568
12569static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12570 struct intel_crtc *crtc,
12571 struct intel_encoder *encoder)
12572{
12573 struct intel_encoder *source_encoder;
12574 struct drm_connector *connector;
12575 struct drm_connector_state *connector_state;
12576 int i;
12577
12578 for_each_connector_in_state(state, connector, connector_state, i) {
12579 if (connector_state->crtc != &crtc->base)
12580 continue;
12581
12582 source_encoder =
12583 to_intel_encoder(connector_state->best_encoder);
12584 if (!encoders_cloneable(encoder, source_encoder))
12585 return false;
12586 }
12587
12588 return true;
12589}
12590
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012591static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12592 struct drm_crtc_state *crtc_state)
12593{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012594 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012595 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012597 struct intel_crtc_state *pipe_config =
12598 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012599 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012600 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012601 bool mode_changed = needs_modeset(crtc_state);
12602
Ville Syrjälä852eb002015-06-24 22:00:07 +030012603 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012604 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012605
Maarten Lankhorstad421372015-06-15 12:33:42 +020012606 if (mode_changed && crtc_state->enable &&
12607 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012608 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012609 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12610 pipe_config);
12611 if (ret)
12612 return ret;
12613 }
12614
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012615 if (crtc_state->color_mgmt_changed) {
12616 ret = intel_color_check(crtc, crtc_state);
12617 if (ret)
12618 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012619
12620 /*
12621 * Changing color management on Intel hardware is
12622 * handled as part of planes update.
12623 */
12624 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012625 }
12626
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012627 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012628 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012629 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012630 if (ret) {
12631 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012632 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012633 }
12634 }
12635
12636 if (dev_priv->display.compute_intermediate_wm &&
12637 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12638 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12639 return 0;
12640
12641 /*
12642 * Calculate 'intermediate' watermarks that satisfy both the
12643 * old state and the new state. We can program these
12644 * immediately.
12645 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012646 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080012647 intel_crtc,
12648 pipe_config);
12649 if (ret) {
12650 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12651 return ret;
12652 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012653 } else if (dev_priv->display.compute_intermediate_wm) {
12654 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12655 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012656 }
12657
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012658 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012659 if (mode_changed)
12660 ret = skl_update_scaler_crtc(pipe_config);
12661
12662 if (!ret)
12663 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12664 pipe_config);
12665 }
12666
12667 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012668}
12669
Jani Nikula65b38e02015-04-13 11:26:56 +030012670static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012671 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012672 .atomic_begin = intel_begin_crtc_commit,
12673 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012674 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012675};
12676
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012677static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12678{
12679 struct intel_connector *connector;
12680
12681 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012682 if (connector->base.state->crtc)
12683 drm_connector_unreference(&connector->base);
12684
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012685 if (connector->base.encoder) {
12686 connector->base.state->best_encoder =
12687 connector->base.encoder;
12688 connector->base.state->crtc =
12689 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012690
12691 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012692 } else {
12693 connector->base.state->best_encoder = NULL;
12694 connector->base.state->crtc = NULL;
12695 }
12696 }
12697}
12698
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012699static void
Robin Schroereba905b2014-05-18 02:24:50 +020012700connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012701 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012702{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012703 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012704 int bpp = pipe_config->pipe_bpp;
12705
12706 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012707 connector->base.base.id,
12708 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012709
12710 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012711 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012712 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012713 bpp, info->bpc * 3);
12714 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012715 }
12716
Mario Kleiner196f9542016-07-06 12:05:45 +020012717 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012718 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012719 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12720 bpp);
12721 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012722 }
12723}
12724
12725static int
12726compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012727 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012728{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012729 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012730 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012731 struct drm_connector *connector;
12732 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012733 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012734
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012735 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12736 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012737 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012738 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012739 bpp = 12*3;
12740 else
12741 bpp = 8*3;
12742
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012743
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012744 pipe_config->pipe_bpp = bpp;
12745
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012746 state = pipe_config->base.state;
12747
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012748 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012749 for_each_connector_in_state(state, connector, connector_state, i) {
12750 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012751 continue;
12752
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012753 connected_sink_compute_bpp(to_intel_connector(connector),
12754 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012755 }
12756
12757 return bpp;
12758}
12759
Daniel Vetter644db712013-09-19 14:53:58 +020012760static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12761{
12762 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12763 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012764 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012765 mode->crtc_hdisplay, mode->crtc_hsync_start,
12766 mode->crtc_hsync_end, mode->crtc_htotal,
12767 mode->crtc_vdisplay, mode->crtc_vsync_start,
12768 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12769}
12770
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012771static inline void
12772intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012773 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012774{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012775 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12776 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012777 m_n->gmch_m, m_n->gmch_n,
12778 m_n->link_m, m_n->link_n, m_n->tu);
12779}
12780
Daniel Vetterc0b03412013-05-28 12:05:54 +020012781static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012782 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012783 const char *context)
12784{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012785 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012786 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012787 struct drm_plane *plane;
12788 struct intel_plane *intel_plane;
12789 struct intel_plane_state *state;
12790 struct drm_framebuffer *fb;
12791
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000012792 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
12793 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012794
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012795 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
12796 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020012797 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012798
12799 if (pipe_config->has_pch_encoder)
12800 intel_dump_m_n_config(pipe_config, "fdi",
12801 pipe_config->fdi_lanes,
12802 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012803
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012804 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012805 intel_dump_m_n_config(pipe_config, "dp m_n",
12806 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000012807 if (pipe_config->has_drrs)
12808 intel_dump_m_n_config(pipe_config, "dp m2_n2",
12809 pipe_config->lane_count,
12810 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012811 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012812
Daniel Vetter55072d12014-11-20 16:10:28 +010012813 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012814 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010012815
Daniel Vetterc0b03412013-05-28 12:05:54 +020012816 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012817 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012818 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012819 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12820 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012821 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d\n",
12822 pipe_config->port_clock,
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012823 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012824
12825 if (INTEL_GEN(dev_priv) >= 9)
12826 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12827 crtc->num_scalers,
12828 pipe_config->scaler_state.scaler_users,
12829 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012830
12831 if (HAS_GMCH_DISPLAY(dev_priv))
12832 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12833 pipe_config->gmch_pfit.control,
12834 pipe_config->gmch_pfit.pgm_ratios,
12835 pipe_config->gmch_pfit.lvds_border_bits);
12836 else
12837 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
12838 pipe_config->pch_pfit.pos,
12839 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000012840 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012841
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012842 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
12843 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012844
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020012845 if (IS_GEN9_LP(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012846 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012847 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012848 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012849 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012850 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012851 pipe_config->dpll_hw_state.pll0,
12852 pipe_config->dpll_hw_state.pll1,
12853 pipe_config->dpll_hw_state.pll2,
12854 pipe_config->dpll_hw_state.pll3,
12855 pipe_config->dpll_hw_state.pll6,
12856 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012857 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012858 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012859 pipe_config->dpll_hw_state.pcsdw12);
Tvrtko Ursulin08537232016-10-13 11:03:02 +010012860 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012861 DRM_DEBUG_KMS("dpll_hw_state: "
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012862 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012863 pipe_config->dpll_hw_state.ctrl1,
12864 pipe_config->dpll_hw_state.cfgcr1,
12865 pipe_config->dpll_hw_state.cfgcr2);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012866 } else if (HAS_DDI(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012867 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012868 pipe_config->dpll_hw_state.wrpll,
12869 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012870 } else {
12871 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12872 "fp0: 0x%x, fp1: 0x%x\n",
12873 pipe_config->dpll_hw_state.dpll,
12874 pipe_config->dpll_hw_state.dpll_md,
12875 pipe_config->dpll_hw_state.fp0,
12876 pipe_config->dpll_hw_state.fp1);
12877 }
12878
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012879 DRM_DEBUG_KMS("planes on this crtc\n");
12880 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012881 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012882 intel_plane = to_intel_plane(plane);
12883 if (intel_plane->pipe != crtc->pipe)
12884 continue;
12885
12886 state = to_intel_plane_state(plane->state);
12887 fb = state->base.fb;
12888 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012889 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12890 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012891 continue;
12892 }
12893
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012894 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
12895 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012896 fb->base.id, fb->width, fb->height,
12897 drm_get_format_name(fb->pixel_format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012898 if (INTEL_GEN(dev_priv) >= 9)
12899 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12900 state->scaler_id,
12901 state->base.src.x1 >> 16,
12902 state->base.src.y1 >> 16,
12903 drm_rect_width(&state->base.src) >> 16,
12904 drm_rect_height(&state->base.src) >> 16,
12905 state->base.dst.x1, state->base.dst.y1,
12906 drm_rect_width(&state->base.dst),
12907 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012908 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012909}
12910
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012911static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012912{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012913 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012914 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012915 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012916 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012917
12918 /*
12919 * Walk the connector list instead of the encoder
12920 * list to detect the problem on ddi platforms
12921 * where there's just one encoder per digital port.
12922 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012923 drm_for_each_connector(connector, dev) {
12924 struct drm_connector_state *connector_state;
12925 struct intel_encoder *encoder;
12926
12927 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12928 if (!connector_state)
12929 connector_state = connector->state;
12930
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012931 if (!connector_state->best_encoder)
12932 continue;
12933
12934 encoder = to_intel_encoder(connector_state->best_encoder);
12935
12936 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012937
12938 switch (encoder->type) {
12939 unsigned int port_mask;
12940 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012941 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012942 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012943 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012944 case INTEL_OUTPUT_HDMI:
12945 case INTEL_OUTPUT_EDP:
12946 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12947
12948 /* the same port mustn't appear more than once */
12949 if (used_ports & port_mask)
12950 return false;
12951
12952 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012953 break;
12954 case INTEL_OUTPUT_DP_MST:
12955 used_mst_ports |=
12956 1 << enc_to_mst(&encoder->base)->primary->port;
12957 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012958 default:
12959 break;
12960 }
12961 }
12962
Ville Syrjälä477321e2016-07-28 17:50:40 +030012963 /* can't mix MST and SST/HDMI on the same port */
12964 if (used_ports & used_mst_ports)
12965 return false;
12966
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012967 return true;
12968}
12969
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012970static void
12971clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12972{
12973 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012974 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012975 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012976 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012977 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012978
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012979 /* FIXME: before the switch to atomic started, a new pipe_config was
12980 * kzalloc'd. Code that depends on any field being zero should be
12981 * fixed, so that the crtc_state can be safely duplicated. For now,
12982 * only fields that are know to not cause problems are preserved. */
12983
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012984 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012985 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012986 shared_dpll = crtc_state->shared_dpll;
12987 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012988 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012989
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012990 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012991
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012992 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012993 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012994 crtc_state->shared_dpll = shared_dpll;
12995 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012996 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012997}
12998
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012999static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013000intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013001 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020013002{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013003 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020013004 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013005 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013006 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013007 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013008 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010013009 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020013010
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013011 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020013012
Daniel Vettere143a212013-07-04 12:01:15 +020013013 pipe_config->cpu_transcoder =
13014 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013015
Imre Deak2960bc92013-07-30 13:36:32 +030013016 /*
13017 * Sanitize sync polarity flags based on requested ones. If neither
13018 * positive or negative polarity is requested, treat this as meaning
13019 * negative polarity.
13020 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013021 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030013022 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013023 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030013024
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013025 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030013026 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013027 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030013028
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013029 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
13030 pipe_config);
13031 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013032 goto fail;
13033
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013034 /*
13035 * Determine the real pipe dimensions. Note that stereo modes can
13036 * increase the actual pipe size due to the frame doubling and
13037 * insertion of additional space for blanks between the frame. This
13038 * is stored in the crtc timings. We use the requested mode to do this
13039 * computation to clearly distinguish it from the adjusted mode, which
13040 * can be changed by the connectors in the below retry loop.
13041 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013042 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080013043 &pipe_config->pipe_src_w,
13044 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013045
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013046 for_each_connector_in_state(state, connector, connector_state, i) {
13047 if (connector_state->crtc != crtc)
13048 continue;
13049
13050 encoder = to_intel_encoder(connector_state->best_encoder);
13051
Ville Syrjäläe25148d2016-06-22 21:57:09 +030013052 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13053 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13054 goto fail;
13055 }
13056
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013057 /*
13058 * Determine output_types before calling the .compute_config()
13059 * hooks so that the hooks can use this information safely.
13060 */
13061 pipe_config->output_types |= 1 << encoder->type;
13062 }
13063
Daniel Vettere29c22c2013-02-21 00:00:16 +010013064encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013065 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013066 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013067 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013068
Daniel Vetter135c81b2013-07-21 21:37:09 +020013069 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013070 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13071 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013072
Daniel Vetter7758a112012-07-08 19:40:39 +020013073 /* Pass our mode to the connectors and the CRTC to give them a chance to
13074 * adjust it according to limitations or connector properties, and also
13075 * a chance to reject the mode entirely.
13076 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013077 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013078 if (connector_state->crtc != crtc)
13079 continue;
13080
13081 encoder = to_intel_encoder(connector_state->best_encoder);
13082
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013083 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013084 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013085 goto fail;
13086 }
13087 }
13088
Daniel Vetterff9a6752013-06-01 17:16:21 +020013089 /* Set default port clock if not overwritten by the encoder. Needs to be
13090 * done afterwards in case the encoder adjusts the mode. */
13091 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013092 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013093 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013094
Daniel Vettera43f6e02013-06-07 23:10:32 +020013095 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013096 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013097 DRM_DEBUG_KMS("CRTC fixup failed\n");
13098 goto fail;
13099 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013100
13101 if (ret == RETRY) {
13102 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13103 ret = -EINVAL;
13104 goto fail;
13105 }
13106
13107 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13108 retry = false;
13109 goto encoder_retry;
13110 }
13111
Daniel Vettere8fa4272015-08-12 11:43:34 +020013112 /* Dithering seems to not pass-through bits correctly when it should, so
13113 * only enable it on 6bpc panels. */
13114 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013115 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013116 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013117
Daniel Vetter7758a112012-07-08 19:40:39 +020013118fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013119 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013120}
13121
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013122static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013123intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013124{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013125 struct drm_crtc *crtc;
13126 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013127 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013128
Ville Syrjälä76688512014-01-10 11:28:06 +020013129 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013130 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013131 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013132
13133 /* Update hwmode for vblank functions */
13134 if (crtc->state->active)
13135 crtc->hwmode = crtc->state->adjusted_mode;
13136 else
13137 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013138
13139 /*
13140 * Update legacy state to satisfy fbc code. This can
13141 * be removed when fbc uses the atomic state.
13142 */
13143 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13144 struct drm_plane_state *plane_state = crtc->primary->state;
13145
13146 crtc->primary->fb = plane_state->fb;
13147 crtc->x = plane_state->src_x >> 16;
13148 crtc->y = plane_state->src_y >> 16;
13149 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013150 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013151}
13152
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013153static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013154{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013155 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013156
13157 if (clock1 == clock2)
13158 return true;
13159
13160 if (!clock1 || !clock2)
13161 return false;
13162
13163 diff = abs(clock1 - clock2);
13164
13165 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13166 return true;
13167
13168 return false;
13169}
13170
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013171static bool
13172intel_compare_m_n(unsigned int m, unsigned int n,
13173 unsigned int m2, unsigned int n2,
13174 bool exact)
13175{
13176 if (m == m2 && n == n2)
13177 return true;
13178
13179 if (exact || !m || !n || !m2 || !n2)
13180 return false;
13181
13182 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13183
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013184 if (n > n2) {
13185 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013186 m2 <<= 1;
13187 n2 <<= 1;
13188 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013189 } else if (n < n2) {
13190 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013191 m <<= 1;
13192 n <<= 1;
13193 }
13194 }
13195
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013196 if (n != n2)
13197 return false;
13198
13199 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013200}
13201
13202static bool
13203intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13204 struct intel_link_m_n *m2_n2,
13205 bool adjust)
13206{
13207 if (m_n->tu == m2_n2->tu &&
13208 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13209 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13210 intel_compare_m_n(m_n->link_m, m_n->link_n,
13211 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13212 if (adjust)
13213 *m2_n2 = *m_n;
13214
13215 return true;
13216 }
13217
13218 return false;
13219}
13220
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013221static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013222intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013223 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013224 struct intel_crtc_state *pipe_config,
13225 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013226{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013227 bool ret = true;
13228
13229#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13230 do { \
13231 if (!adjust) \
13232 DRM_ERROR(fmt, ##__VA_ARGS__); \
13233 else \
13234 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13235 } while (0)
13236
Daniel Vetter66e985c2013-06-05 13:34:20 +020013237#define PIPE_CONF_CHECK_X(name) \
13238 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013239 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013240 "(expected 0x%08x, found 0x%08x)\n", \
13241 current_config->name, \
13242 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013243 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013244 }
13245
Daniel Vetter08a24032013-04-19 11:25:34 +020013246#define PIPE_CONF_CHECK_I(name) \
13247 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013248 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020013249 "(expected %i, found %i)\n", \
13250 current_config->name, \
13251 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013252 ret = false; \
13253 }
13254
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013255#define PIPE_CONF_CHECK_P(name) \
13256 if (current_config->name != pipe_config->name) { \
13257 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13258 "(expected %p, found %p)\n", \
13259 current_config->name, \
13260 pipe_config->name); \
13261 ret = false; \
13262 }
13263
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013264#define PIPE_CONF_CHECK_M_N(name) \
13265 if (!intel_compare_link_m_n(&current_config->name, \
13266 &pipe_config->name,\
13267 adjust)) { \
13268 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13269 "(expected tu %i gmch %i/%i link %i/%i, " \
13270 "found tu %i, gmch %i/%i link %i/%i)\n", \
13271 current_config->name.tu, \
13272 current_config->name.gmch_m, \
13273 current_config->name.gmch_n, \
13274 current_config->name.link_m, \
13275 current_config->name.link_n, \
13276 pipe_config->name.tu, \
13277 pipe_config->name.gmch_m, \
13278 pipe_config->name.gmch_n, \
13279 pipe_config->name.link_m, \
13280 pipe_config->name.link_n); \
13281 ret = false; \
13282 }
13283
Daniel Vetter55c561a2016-03-30 11:34:36 +020013284/* This is required for BDW+ where there is only one set of registers for
13285 * switching between high and low RR.
13286 * This macro can be used whenever a comparison has to be made between one
13287 * hw state and multiple sw state variables.
13288 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013289#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13290 if (!intel_compare_link_m_n(&current_config->name, \
13291 &pipe_config->name, adjust) && \
13292 !intel_compare_link_m_n(&current_config->alt_name, \
13293 &pipe_config->name, adjust)) { \
13294 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13295 "(expected tu %i gmch %i/%i link %i/%i, " \
13296 "or tu %i gmch %i/%i link %i/%i, " \
13297 "found tu %i, gmch %i/%i link %i/%i)\n", \
13298 current_config->name.tu, \
13299 current_config->name.gmch_m, \
13300 current_config->name.gmch_n, \
13301 current_config->name.link_m, \
13302 current_config->name.link_n, \
13303 current_config->alt_name.tu, \
13304 current_config->alt_name.gmch_m, \
13305 current_config->alt_name.gmch_n, \
13306 current_config->alt_name.link_m, \
13307 current_config->alt_name.link_n, \
13308 pipe_config->name.tu, \
13309 pipe_config->name.gmch_m, \
13310 pipe_config->name.gmch_n, \
13311 pipe_config->name.link_m, \
13312 pipe_config->name.link_n); \
13313 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013314 }
13315
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013316#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13317 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013318 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013319 "(expected %i, found %i)\n", \
13320 current_config->name & (mask), \
13321 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013322 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013323 }
13324
Ville Syrjälä5e550652013-09-06 23:29:07 +030013325#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13326 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013327 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013328 "(expected %i, found %i)\n", \
13329 current_config->name, \
13330 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013331 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013332 }
13333
Daniel Vetterbb760062013-06-06 14:55:52 +020013334#define PIPE_CONF_QUIRK(quirk) \
13335 ((current_config->quirks | pipe_config->quirks) & (quirk))
13336
Daniel Vettereccb1402013-05-22 00:50:22 +020013337 PIPE_CONF_CHECK_I(cpu_transcoder);
13338
Daniel Vetter08a24032013-04-19 11:25:34 +020013339 PIPE_CONF_CHECK_I(has_pch_encoder);
13340 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013341 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013342
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013343 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013344 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013345
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013346 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013347 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013348
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013349 if (current_config->has_drrs)
13350 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13351 } else
13352 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013353
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013354 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013355
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013356 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13357 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13358 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13359 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13360 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13361 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013362
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013363 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13364 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13365 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13366 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13367 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13368 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013369
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013370 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013371 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013372 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013373 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013374 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013375 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013376
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013377 PIPE_CONF_CHECK_I(has_audio);
13378
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013379 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013380 DRM_MODE_FLAG_INTERLACE);
13381
Daniel Vetterbb760062013-06-06 14:55:52 +020013382 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013383 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013384 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013385 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013386 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013387 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013388 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013389 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013390 DRM_MODE_FLAG_NVSYNC);
13391 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013392
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013393 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013394 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013395 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013396 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013397 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013398
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013399 if (!adjust) {
13400 PIPE_CONF_CHECK_I(pipe_src_w);
13401 PIPE_CONF_CHECK_I(pipe_src_h);
13402
13403 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13404 if (current_config->pch_pfit.enabled) {
13405 PIPE_CONF_CHECK_X(pch_pfit.pos);
13406 PIPE_CONF_CHECK_X(pch_pfit.size);
13407 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013408
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013409 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13410 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013411
Jesse Barnese59150d2014-01-07 13:30:45 -080013412 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013413 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080013414 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013415
Ville Syrjälä282740f2013-09-04 18:30:03 +030013416 PIPE_CONF_CHECK_I(double_wide);
13417
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013418 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013419 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013420 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013421 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13422 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013423 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013424 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013425 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13426 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13427 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013428
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013429 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13430 PIPE_CONF_CHECK_X(dsi_pll.div);
13431
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013432 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013433 PIPE_CONF_CHECK_I(pipe_bpp);
13434
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013435 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013436 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013437
Daniel Vetter66e985c2013-06-05 13:34:20 +020013438#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013439#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013440#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013441#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013442#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013443#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013444#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013445
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013446 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013447}
13448
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013449static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13450 const struct intel_crtc_state *pipe_config)
13451{
13452 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013453 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013454 &pipe_config->fdi_m_n);
13455 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13456
13457 /*
13458 * FDI already provided one idea for the dotclock.
13459 * Yell if the encoder disagrees.
13460 */
13461 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13462 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13463 fdi_dotclock, dotclock);
13464 }
13465}
13466
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013467static void verify_wm_state(struct drm_crtc *crtc,
13468 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013469{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013470 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013471 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013472 struct skl_pipe_wm hw_wm, *sw_wm;
13473 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13474 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13476 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013477 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000013478
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013479 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013480 return;
13481
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013482 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020013483 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013484
Damien Lespiau08db6652014-11-04 17:06:52 +000013485 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13486 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13487
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013488 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070013489 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013490 hw_plane_wm = &hw_wm.planes[plane];
13491 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013492
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013493 /* Watermarks */
13494 for (level = 0; level <= max_level; level++) {
13495 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13496 &sw_plane_wm->wm[level]))
13497 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000013498
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013499 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13500 pipe_name(pipe), plane + 1, level,
13501 sw_plane_wm->wm[level].plane_en,
13502 sw_plane_wm->wm[level].plane_res_b,
13503 sw_plane_wm->wm[level].plane_res_l,
13504 hw_plane_wm->wm[level].plane_en,
13505 hw_plane_wm->wm[level].plane_res_b,
13506 hw_plane_wm->wm[level].plane_res_l);
13507 }
13508
13509 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13510 &sw_plane_wm->trans_wm)) {
13511 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13512 pipe_name(pipe), plane + 1,
13513 sw_plane_wm->trans_wm.plane_en,
13514 sw_plane_wm->trans_wm.plane_res_b,
13515 sw_plane_wm->trans_wm.plane_res_l,
13516 hw_plane_wm->trans_wm.plane_en,
13517 hw_plane_wm->trans_wm.plane_res_b,
13518 hw_plane_wm->trans_wm.plane_res_l);
13519 }
13520
13521 /* DDB */
13522 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13523 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13524
13525 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013526 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013527 pipe_name(pipe), plane + 1,
13528 sw_ddb_entry->start, sw_ddb_entry->end,
13529 hw_ddb_entry->start, hw_ddb_entry->end);
13530 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013531 }
13532
Lyude27082492016-08-24 07:48:10 +020013533 /*
13534 * cursor
13535 * If the cursor plane isn't active, we may not have updated it's ddb
13536 * allocation. In that case since the ddb allocation will be updated
13537 * once the plane becomes visible, we can skip this check
13538 */
13539 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013540 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13541 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013542
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013543 /* Watermarks */
13544 for (level = 0; level <= max_level; level++) {
13545 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13546 &sw_plane_wm->wm[level]))
13547 continue;
13548
13549 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13550 pipe_name(pipe), level,
13551 sw_plane_wm->wm[level].plane_en,
13552 sw_plane_wm->wm[level].plane_res_b,
13553 sw_plane_wm->wm[level].plane_res_l,
13554 hw_plane_wm->wm[level].plane_en,
13555 hw_plane_wm->wm[level].plane_res_b,
13556 hw_plane_wm->wm[level].plane_res_l);
13557 }
13558
13559 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13560 &sw_plane_wm->trans_wm)) {
13561 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13562 pipe_name(pipe),
13563 sw_plane_wm->trans_wm.plane_en,
13564 sw_plane_wm->trans_wm.plane_res_b,
13565 sw_plane_wm->trans_wm.plane_res_l,
13566 hw_plane_wm->trans_wm.plane_en,
13567 hw_plane_wm->trans_wm.plane_res_b,
13568 hw_plane_wm->trans_wm.plane_res_l);
13569 }
13570
13571 /* DDB */
13572 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13573 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13574
13575 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013576 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020013577 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013578 sw_ddb_entry->start, sw_ddb_entry->end,
13579 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020013580 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013581 }
13582}
13583
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013584static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013585verify_connector_state(struct drm_device *dev,
13586 struct drm_atomic_state *state,
13587 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013588{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013589 struct drm_connector *connector;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013590 struct drm_connector_state *old_conn_state;
13591 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013592
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013593 for_each_connector_in_state(state, connector, old_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013594 struct drm_encoder *encoder = connector->encoder;
13595 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013596
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013597 if (state->crtc != crtc)
13598 continue;
13599
Daniel Vetter5a21b662016-05-24 17:13:53 +020013600 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013601
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013602 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013603 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013604 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013605}
13606
13607static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013608verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013609{
13610 struct intel_encoder *encoder;
13611 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013612
Damien Lespiaub2784e12014-08-05 11:29:37 +010013613 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013614 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013615 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013616
13617 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13618 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013619 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013620
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013621 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013622 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013623 continue;
13624 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013625
13626 I915_STATE_WARN(connector->base.state->crtc !=
13627 encoder->base.crtc,
13628 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013629 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013630
Rob Clarke2c719b2014-12-15 13:56:32 -050013631 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013632 "encoder's enabled state mismatch "
13633 "(expected %i, found %i)\n",
13634 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013635
13636 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013637 bool active;
13638
13639 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013640 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013641 "encoder detached but still enabled on pipe %c.\n",
13642 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013643 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013644 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013645}
13646
13647static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013648verify_crtc_state(struct drm_crtc *crtc,
13649 struct drm_crtc_state *old_crtc_state,
13650 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013651{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013652 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013653 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013654 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13656 struct intel_crtc_state *pipe_config, *sw_config;
13657 struct drm_atomic_state *old_state;
13658 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013659
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013660 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013661 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013662 pipe_config = to_intel_crtc_state(old_crtc_state);
13663 memset(pipe_config, 0, sizeof(*pipe_config));
13664 pipe_config->base.crtc = crtc;
13665 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013666
Ville Syrjälä78108b72016-05-27 20:59:19 +030013667 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013668
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013669 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013670
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013671 /* hw state is inconsistent with the pipe quirk */
13672 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13673 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13674 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013675
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013676 I915_STATE_WARN(new_crtc_state->active != active,
13677 "crtc active state doesn't match with hw state "
13678 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013679
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013680 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13681 "transitional active state does not match atomic hw state "
13682 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013683
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013684 for_each_encoder_on_crtc(dev, crtc, encoder) {
13685 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013686
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013687 active = encoder->get_hw_state(encoder, &pipe);
13688 I915_STATE_WARN(active != new_crtc_state->active,
13689 "[ENCODER:%i] active %i with crtc active %i\n",
13690 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013691
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013692 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13693 "Encoder connected to wrong pipe %c\n",
13694 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013695
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013696 if (active) {
13697 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013698 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013699 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013700 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013701
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013702 if (!new_crtc_state->active)
13703 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013704
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013705 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013706
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013707 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013708 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013709 pipe_config, false)) {
13710 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13711 intel_dump_pipe_config(intel_crtc, pipe_config,
13712 "[hw state]");
13713 intel_dump_pipe_config(intel_crtc, sw_config,
13714 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013715 }
13716}
13717
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013718static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013719verify_single_dpll_state(struct drm_i915_private *dev_priv,
13720 struct intel_shared_dpll *pll,
13721 struct drm_crtc *crtc,
13722 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013723{
13724 struct intel_dpll_hw_state dpll_hw_state;
13725 unsigned crtc_mask;
13726 bool active;
13727
13728 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13729
13730 DRM_DEBUG_KMS("%s\n", pll->name);
13731
13732 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13733
13734 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13735 I915_STATE_WARN(!pll->on && pll->active_mask,
13736 "pll in active use but not on in sw tracking\n");
13737 I915_STATE_WARN(pll->on && !pll->active_mask,
13738 "pll is on but not used by any active crtc\n");
13739 I915_STATE_WARN(pll->on != active,
13740 "pll on state mismatch (expected %i, found %i)\n",
13741 pll->on, active);
13742 }
13743
13744 if (!crtc) {
13745 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13746 "more active pll users than references: %x vs %x\n",
13747 pll->active_mask, pll->config.crtc_mask);
13748
13749 return;
13750 }
13751
13752 crtc_mask = 1 << drm_crtc_index(crtc);
13753
13754 if (new_state->active)
13755 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13756 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13757 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13758 else
13759 I915_STATE_WARN(pll->active_mask & crtc_mask,
13760 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13761 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13762
13763 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13764 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13765 crtc_mask, pll->config.crtc_mask);
13766
13767 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13768 &dpll_hw_state,
13769 sizeof(dpll_hw_state)),
13770 "pll hw state mismatch\n");
13771}
13772
13773static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013774verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13775 struct drm_crtc_state *old_crtc_state,
13776 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013777{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013778 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013779 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13780 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13781
13782 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013783 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013784
13785 if (old_state->shared_dpll &&
13786 old_state->shared_dpll != new_state->shared_dpll) {
13787 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13788 struct intel_shared_dpll *pll = old_state->shared_dpll;
13789
13790 I915_STATE_WARN(pll->active_mask & crtc_mask,
13791 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13792 pipe_name(drm_crtc_index(crtc)));
13793 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13794 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13795 pipe_name(drm_crtc_index(crtc)));
13796 }
13797}
13798
13799static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013800intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013801 struct drm_atomic_state *state,
13802 struct drm_crtc_state *old_state,
13803 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013804{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013805 if (!needs_modeset(new_state) &&
13806 !to_intel_crtc_state(new_state)->update_pipe)
13807 return;
13808
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013809 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013810 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013811 verify_crtc_state(crtc, old_state, new_state);
13812 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013813}
13814
13815static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013816verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013817{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013818 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013819 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013820
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013821 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013822 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013823}
Daniel Vetter53589012013-06-05 13:34:16 +020013824
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013825static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013826intel_modeset_verify_disabled(struct drm_device *dev,
13827 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013828{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013829 verify_encoder_state(dev);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013830 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013831 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013832}
13833
Ville Syrjälä80715b22014-05-15 20:23:23 +030013834static void update_scanline_offset(struct intel_crtc *crtc)
13835{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013836 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013837
13838 /*
13839 * The scanline counter increments at the leading edge of hsync.
13840 *
13841 * On most platforms it starts counting from vtotal-1 on the
13842 * first active line. That means the scanline counter value is
13843 * always one less than what we would expect. Ie. just after
13844 * start of vblank, which also occurs at start of hsync (on the
13845 * last active line), the scanline counter will read vblank_start-1.
13846 *
13847 * On gen2 the scanline counter starts counting from 1 instead
13848 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13849 * to keep the value positive), instead of adding one.
13850 *
13851 * On HSW+ the behaviour of the scanline counter depends on the output
13852 * type. For DP ports it behaves like most other platforms, but on HDMI
13853 * there's an extra 1 line difference. So we need to add two instead of
13854 * one to the value.
13855 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013856 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013857 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013858 int vtotal;
13859
Ville Syrjälä124abe02015-09-08 13:40:45 +030013860 vtotal = adjusted_mode->crtc_vtotal;
13861 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013862 vtotal /= 2;
13863
13864 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013865 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013866 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013867 crtc->scanline_offset = 2;
13868 } else
13869 crtc->scanline_offset = 1;
13870}
13871
Maarten Lankhorstad421372015-06-15 12:33:42 +020013872static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013873{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013874 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013875 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013876 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013877 struct drm_crtc *crtc;
13878 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013879 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013880
13881 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013882 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013883
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013884 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013886 struct intel_shared_dpll *old_dpll =
13887 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013888
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013889 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013890 continue;
13891
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013892 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013893
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013894 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013895 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013896
Maarten Lankhorstad421372015-06-15 12:33:42 +020013897 if (!shared_dpll)
13898 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13899
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013900 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013901 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013902}
13903
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013904/*
13905 * This implements the workaround described in the "notes" section of the mode
13906 * set sequence documentation. When going from no pipes or single pipe to
13907 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13908 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13909 */
13910static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13911{
13912 struct drm_crtc_state *crtc_state;
13913 struct intel_crtc *intel_crtc;
13914 struct drm_crtc *crtc;
13915 struct intel_crtc_state *first_crtc_state = NULL;
13916 struct intel_crtc_state *other_crtc_state = NULL;
13917 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13918 int i;
13919
13920 /* look at all crtc's that are going to be enabled in during modeset */
13921 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13922 intel_crtc = to_intel_crtc(crtc);
13923
13924 if (!crtc_state->active || !needs_modeset(crtc_state))
13925 continue;
13926
13927 if (first_crtc_state) {
13928 other_crtc_state = to_intel_crtc_state(crtc_state);
13929 break;
13930 } else {
13931 first_crtc_state = to_intel_crtc_state(crtc_state);
13932 first_pipe = intel_crtc->pipe;
13933 }
13934 }
13935
13936 /* No workaround needed? */
13937 if (!first_crtc_state)
13938 return 0;
13939
13940 /* w/a possibly needed, check how many crtc's are already enabled. */
13941 for_each_intel_crtc(state->dev, intel_crtc) {
13942 struct intel_crtc_state *pipe_config;
13943
13944 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13945 if (IS_ERR(pipe_config))
13946 return PTR_ERR(pipe_config);
13947
13948 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13949
13950 if (!pipe_config->base.active ||
13951 needs_modeset(&pipe_config->base))
13952 continue;
13953
13954 /* 2 or more enabled crtcs means no need for w/a */
13955 if (enabled_pipe != INVALID_PIPE)
13956 return 0;
13957
13958 enabled_pipe = intel_crtc->pipe;
13959 }
13960
13961 if (enabled_pipe != INVALID_PIPE)
13962 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13963 else if (other_crtc_state)
13964 other_crtc_state->hsw_workaround_pipe = first_pipe;
13965
13966 return 0;
13967}
13968
Ville Syrjälä8d965612016-11-14 18:35:10 +020013969static int intel_lock_all_pipes(struct drm_atomic_state *state)
13970{
13971 struct drm_crtc *crtc;
13972
13973 /* Add all pipes to the state */
13974 for_each_crtc(state->dev, crtc) {
13975 struct drm_crtc_state *crtc_state;
13976
13977 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13978 if (IS_ERR(crtc_state))
13979 return PTR_ERR(crtc_state);
13980 }
13981
13982 return 0;
13983}
13984
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013985static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13986{
13987 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013988
Ville Syrjälä8d965612016-11-14 18:35:10 +020013989 /*
13990 * Add all pipes to the state, and force
13991 * a modeset on all the active ones.
13992 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013993 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013994 struct drm_crtc_state *crtc_state;
13995 int ret;
13996
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013997 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13998 if (IS_ERR(crtc_state))
13999 return PTR_ERR(crtc_state);
14000
14001 if (!crtc_state->active || needs_modeset(crtc_state))
14002 continue;
14003
14004 crtc_state->mode_changed = true;
14005
14006 ret = drm_atomic_add_affected_connectors(state, crtc);
14007 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020014008 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014009
14010 ret = drm_atomic_add_affected_planes(state, crtc);
14011 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020014012 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014013 }
14014
Ville Syrjälä9780aad2016-11-14 18:35:11 +020014015 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014016}
14017
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014018static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014019{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014020 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014021 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014022 struct drm_crtc *crtc;
14023 struct drm_crtc_state *crtc_state;
14024 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014025
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014026 if (!check_digital_port_conflicts(state)) {
14027 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
14028 return -EINVAL;
14029 }
14030
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014031 intel_state->modeset = true;
14032 intel_state->active_crtcs = dev_priv->active_crtcs;
14033
14034 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14035 if (crtc_state->active)
14036 intel_state->active_crtcs |= 1 << i;
14037 else
14038 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070014039
14040 if (crtc_state->active != crtc->state->active)
14041 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014042 }
14043
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014044 /*
14045 * See if the config requires any additional preparation, e.g.
14046 * to adjust global state with pipes off. We need to do this
14047 * here so we can get the modeset_pipe updated config for the new
14048 * mode set on this crtc. For other crtcs we need to use the
14049 * adjusted_mode bits in the crtc directly.
14050 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014051 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030014052 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030014053 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030014054 if (!intel_state->cdclk_pll_vco)
14055 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014056
Clint Taylorc89e39f2016-05-13 23:41:21 +030014057 ret = dev_priv->display.modeset_calc_cdclk(state);
14058 if (ret < 0)
14059 return ret;
14060
Ville Syrjälä8d965612016-11-14 18:35:10 +020014061 /*
14062 * Writes to dev_priv->atomic_cdclk_freq must protected by
14063 * holding all the crtc locks, even if we don't end up
14064 * touching the hardware
14065 */
14066 if (intel_state->cdclk != dev_priv->atomic_cdclk_freq) {
14067 ret = intel_lock_all_pipes(state);
14068 if (ret < 0)
14069 return ret;
14070 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014071
Ville Syrjälä8d965612016-11-14 18:35:10 +020014072 /* All pipes must be switched off while we change the cdclk. */
14073 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
14074 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco) {
14075 ret = intel_modeset_all_pipes(state);
14076 if (ret < 0)
14077 return ret;
14078 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010014079
14080 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14081 intel_state->cdclk, intel_state->dev_cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014082 } else {
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014083 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014084 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014085
Maarten Lankhorstad421372015-06-15 12:33:42 +020014086 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014087
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014088 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020014089 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020014090
Maarten Lankhorstad421372015-06-15 12:33:42 +020014091 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014092}
14093
Matt Roperaa363132015-09-24 15:53:18 -070014094/*
14095 * Handle calculation of various watermark data at the end of the atomic check
14096 * phase. The code here should be run after the per-crtc and per-plane 'check'
14097 * handlers to ensure that all derived state has been updated.
14098 */
Matt Roper55994c22016-05-12 07:06:08 -070014099static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070014100{
14101 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070014102 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070014103
14104 /* Is there platform-specific watermark information to calculate? */
14105 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070014106 return dev_priv->display.compute_global_watermarks(state);
14107
14108 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070014109}
14110
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014111/**
14112 * intel_atomic_check - validate state object
14113 * @dev: drm device
14114 * @state: state to validate
14115 */
14116static int intel_atomic_check(struct drm_device *dev,
14117 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014118{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014119 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070014120 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014121 struct drm_crtc *crtc;
14122 struct drm_crtc_state *crtc_state;
14123 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014124 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014125
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014126 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014127 if (ret)
14128 return ret;
14129
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014130 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014131 struct intel_crtc_state *pipe_config =
14132 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014133
14134 /* Catch I915_MODE_FLAG_INHERITED */
14135 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14136 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014137
Daniel Vetter26495482015-07-15 14:15:52 +020014138 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014139 continue;
14140
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014141 if (!crtc_state->enable) {
14142 any_ms = true;
14143 continue;
14144 }
14145
Daniel Vetter26495482015-07-15 14:15:52 +020014146 /* FIXME: For only active_changed we shouldn't need to do any
14147 * state recomputation at all. */
14148
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014149 ret = drm_atomic_add_affected_connectors(state, crtc);
14150 if (ret)
14151 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014152
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014153 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014154 if (ret) {
14155 intel_dump_pipe_config(to_intel_crtc(crtc),
14156 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014157 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014158 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014159
Jani Nikula73831232015-11-19 10:26:30 +020014160 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014161 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014162 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014163 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014164 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014165 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014166 }
14167
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014168 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014169 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014170
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014171 ret = drm_atomic_add_affected_planes(state, crtc);
14172 if (ret)
14173 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014174
Daniel Vetter26495482015-07-15 14:15:52 +020014175 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14176 needs_modeset(crtc_state) ?
14177 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014178 }
14179
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014180 if (any_ms) {
14181 ret = intel_modeset_checks(state);
14182
14183 if (ret)
14184 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014185 } else {
14186 intel_state->cdclk = dev_priv->atomic_cdclk_freq;
14187 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014188
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014189 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014190 if (ret)
14191 return ret;
14192
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014193 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014194 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014195}
14196
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014197static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010014198 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014199{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014200 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014201 struct drm_crtc_state *crtc_state;
14202 struct drm_crtc *crtc;
14203 int i, ret;
14204
Daniel Vetter5a21b662016-05-24 17:13:53 +020014205 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14206 if (state->legacy_cursor_update)
14207 continue;
14208
14209 ret = intel_crtc_wait_for_pending_flips(crtc);
14210 if (ret)
14211 return ret;
14212
14213 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14214 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014215 }
14216
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014217 ret = mutex_lock_interruptible(&dev->struct_mutex);
14218 if (ret)
14219 return ret;
14220
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014221 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014222 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014223
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014224 return ret;
14225}
14226
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014227u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14228{
14229 struct drm_device *dev = crtc->base.dev;
14230
14231 if (!dev->max_vblank_count)
14232 return drm_accurate_vblank_count(&crtc->base);
14233
14234 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14235}
14236
Daniel Vetter5a21b662016-05-24 17:13:53 +020014237static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14238 struct drm_i915_private *dev_priv,
14239 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014240{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014241 unsigned last_vblank_count[I915_MAX_PIPES];
14242 enum pipe pipe;
14243 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014244
Daniel Vetter5a21b662016-05-24 17:13:53 +020014245 if (!crtc_mask)
14246 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014247
Daniel Vetter5a21b662016-05-24 17:13:53 +020014248 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014249 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14250 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010014251
Daniel Vetter5a21b662016-05-24 17:13:53 +020014252 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014253 continue;
14254
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014255 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014256 if (WARN_ON(ret != 0)) {
14257 crtc_mask &= ~(1 << pipe);
14258 continue;
14259 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014260
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014261 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014262 }
14263
14264 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014265 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14266 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014267 long lret;
14268
14269 if (!((1 << pipe) & crtc_mask))
14270 continue;
14271
14272 lret = wait_event_timeout(dev->vblank[pipe].queue,
14273 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014274 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020014275 msecs_to_jiffies(50));
14276
14277 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14278
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014279 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014280 }
14281}
14282
Daniel Vetter5a21b662016-05-24 17:13:53 +020014283static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014284{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014285 /* fb updated, need to unpin old fb */
14286 if (crtc_state->fb_changed)
14287 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014288
Daniel Vetter5a21b662016-05-24 17:13:53 +020014289 /* wm changes, need vblank before final wm's */
14290 if (crtc_state->update_wm_post)
14291 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014292
Daniel Vetter5a21b662016-05-24 17:13:53 +020014293 /*
14294 * cxsr is re-enabled after vblank.
14295 * This is already handled by crtc_state->update_wm_post,
14296 * but added for clarity.
14297 */
14298 if (crtc_state->disable_cxsr)
14299 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014300
Daniel Vetter5a21b662016-05-24 17:13:53 +020014301 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014302}
14303
Lyude896e5bb2016-08-24 07:48:09 +020014304static void intel_update_crtc(struct drm_crtc *crtc,
14305 struct drm_atomic_state *state,
14306 struct drm_crtc_state *old_crtc_state,
14307 unsigned int *crtc_vblank_mask)
14308{
14309 struct drm_device *dev = crtc->dev;
14310 struct drm_i915_private *dev_priv = to_i915(dev);
14311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14312 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14313 bool modeset = needs_modeset(crtc->state);
14314
14315 if (modeset) {
14316 update_scanline_offset(intel_crtc);
14317 dev_priv->display.crtc_enable(pipe_config, state);
14318 } else {
14319 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14320 }
14321
14322 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14323 intel_fbc_enable(
14324 intel_crtc, pipe_config,
14325 to_intel_plane_state(crtc->primary->state));
14326 }
14327
14328 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14329
14330 if (needs_vblank_wait(pipe_config))
14331 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14332}
14333
14334static void intel_update_crtcs(struct drm_atomic_state *state,
14335 unsigned int *crtc_vblank_mask)
14336{
14337 struct drm_crtc *crtc;
14338 struct drm_crtc_state *old_crtc_state;
14339 int i;
14340
14341 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14342 if (!crtc->state->active)
14343 continue;
14344
14345 intel_update_crtc(crtc, state, old_crtc_state,
14346 crtc_vblank_mask);
14347 }
14348}
14349
Lyude27082492016-08-24 07:48:10 +020014350static void skl_update_crtcs(struct drm_atomic_state *state,
14351 unsigned int *crtc_vblank_mask)
14352{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014353 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020014354 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14355 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040014356 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020014357 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040014358 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020014359 unsigned int updated = 0;
14360 bool progress;
14361 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014362 int i;
14363
14364 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
14365
14366 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
14367 /* ignore allocations for crtc's that have been turned off. */
14368 if (crtc->state->active)
14369 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014370
14371 /*
14372 * Whenever the number of active pipes changes, we need to make sure we
14373 * update the pipes in the right order so that their ddb allocations
14374 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14375 * cause pipe underruns and other bad stuff.
14376 */
14377 do {
Lyude27082492016-08-24 07:48:10 +020014378 progress = false;
14379
14380 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14381 bool vbl_wait = false;
14382 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040014383
14384 intel_crtc = to_intel_crtc(crtc);
14385 cstate = to_intel_crtc_state(crtc->state);
14386 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020014387
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014388 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020014389 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014390
14391 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020014392 continue;
14393
14394 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014395 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014396
14397 /*
14398 * If this is an already active pipe, it's DDB changed,
14399 * and this isn't the last pipe that needs updating
14400 * then we need to wait for a vblank to pass for the
14401 * new ddb allocation to take effect.
14402 */
Lyudece0ba282016-09-15 10:46:35 -040014403 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010014404 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Lyude27082492016-08-24 07:48:10 +020014405 !crtc->state->active_changed &&
14406 intel_state->wm_results.dirty_pipes != updated)
14407 vbl_wait = true;
14408
14409 intel_update_crtc(crtc, state, old_crtc_state,
14410 crtc_vblank_mask);
14411
14412 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014413 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020014414
14415 progress = true;
14416 }
14417 } while (progress);
14418}
14419
Daniel Vetter94f05022016-06-14 18:01:00 +020014420static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014421{
Daniel Vetter94f05022016-06-14 18:01:00 +020014422 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014423 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014424 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014425 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014426 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014427 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014428 bool hw_check = intel_state->modeset;
14429 unsigned long put_domains[I915_MAX_PIPES] = {};
14430 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010014431 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020014432
Daniel Vetterea0000f2016-06-13 16:13:46 +020014433 drm_atomic_helper_wait_for_dependencies(state);
14434
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014435 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014436 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014437
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014438 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14440
Daniel Vetter5a21b662016-05-24 17:13:53 +020014441 if (needs_modeset(crtc->state) ||
14442 to_intel_crtc_state(crtc->state)->update_pipe) {
14443 hw_check = true;
14444
14445 put_domains[to_intel_crtc(crtc)->pipe] =
14446 modeset_get_crtc_power_domains(crtc,
14447 to_intel_crtc_state(crtc->state));
14448 }
14449
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014450 if (!needs_modeset(crtc->state))
14451 continue;
14452
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014453 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014454
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014455 if (old_crtc_state->active) {
14456 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014457 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014458 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014459 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014460 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014461
14462 /*
14463 * Underruns don't always raise
14464 * interrupts, so check manually.
14465 */
14466 intel_check_cpu_fifo_underruns(dev_priv);
14467 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014468
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014469 if (!crtc->state->active) {
14470 /*
14471 * Make sure we don't call initial_watermarks
14472 * for ILK-style watermark updates.
14473 */
14474 if (dev_priv->display.atomic_update_watermarks)
14475 dev_priv->display.initial_watermarks(intel_state,
14476 to_intel_crtc_state(crtc->state));
14477 else
14478 intel_update_watermarks(intel_crtc);
14479 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014480 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014481 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014482
Daniel Vetterea9d7582012-07-10 10:42:52 +020014483 /* Only after disabling all output pipelines that will be changed can we
14484 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014485 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014486
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014487 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014488 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014489
14490 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014491 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014492 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014493 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014494
Lyude656d1b82016-08-17 15:55:54 -040014495 /*
14496 * SKL workaround: bspec recommends we disable the SAGV when we
14497 * have more then one pipe enabled
14498 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014499 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014500 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014501
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014502 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014503 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014504
Lyude896e5bb2016-08-24 07:48:09 +020014505 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014506 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014507 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014508
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014509 /* Complete events for now disable pipes here. */
14510 if (modeset && !crtc->state->active && crtc->state->event) {
14511 spin_lock_irq(&dev->event_lock);
14512 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14513 spin_unlock_irq(&dev->event_lock);
14514
14515 crtc->state->event = NULL;
14516 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014517 }
14518
Lyude896e5bb2016-08-24 07:48:09 +020014519 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14520 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14521
Daniel Vetter94f05022016-06-14 18:01:00 +020014522 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14523 * already, but still need the state for the delayed optimization. To
14524 * fix this:
14525 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14526 * - schedule that vblank worker _before_ calling hw_done
14527 * - at the start of commit_tail, cancel it _synchrously
14528 * - switch over to the vblank wait helper in the core after that since
14529 * we don't need out special handling any more.
14530 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014531 if (!state->legacy_cursor_update)
14532 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14533
14534 /*
14535 * Now that the vblank has passed, we can go ahead and program the
14536 * optimal watermarks on platforms that need two-step watermark
14537 * programming.
14538 *
14539 * TODO: Move this (and other cleanup) to an async worker eventually.
14540 */
14541 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14542 intel_cstate = to_intel_crtc_state(crtc->state);
14543
14544 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014545 dev_priv->display.optimize_watermarks(intel_state,
14546 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014547 }
14548
14549 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14550 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14551
14552 if (put_domains[i])
14553 modeset_put_power_domains(dev_priv, put_domains[i]);
14554
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014555 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014556 }
14557
Paulo Zanoni56feca92016-09-22 18:00:28 -030014558 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014559 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014560
Daniel Vetter94f05022016-06-14 18:01:00 +020014561 drm_atomic_helper_commit_hw_done(state);
14562
Daniel Vetter5a21b662016-05-24 17:13:53 +020014563 if (intel_state->modeset)
14564 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14565
14566 mutex_lock(&dev->struct_mutex);
14567 drm_atomic_helper_cleanup_planes(dev, state);
14568 mutex_unlock(&dev->struct_mutex);
14569
Daniel Vetterea0000f2016-06-13 16:13:46 +020014570 drm_atomic_helper_commit_cleanup_done(state);
14571
Chris Wilson08536952016-10-14 13:18:18 +010014572 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014573
Mika Kuoppala75714942015-12-16 09:26:48 +020014574 /* As one of the primary mmio accessors, KMS has a high likelihood
14575 * of triggering bugs in unclaimed access. After we finish
14576 * modesetting, see if an error has been flagged, and if so
14577 * enable debugging for the next modeset - and hope we catch
14578 * the culprit.
14579 *
14580 * XXX note that we assume display power is on at this point.
14581 * This might hold true now but we need to add pm helper to check
14582 * unclaimed only when the hardware is on, as atomic commits
14583 * can happen also when the device is completely off.
14584 */
14585 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014586}
14587
14588static void intel_atomic_commit_work(struct work_struct *work)
14589{
Chris Wilsonc004a902016-10-28 13:58:45 +010014590 struct drm_atomic_state *state =
14591 container_of(work, struct drm_atomic_state, commit_work);
14592
Daniel Vetter94f05022016-06-14 18:01:00 +020014593 intel_atomic_commit_tail(state);
14594}
14595
Chris Wilsonc004a902016-10-28 13:58:45 +010014596static int __i915_sw_fence_call
14597intel_atomic_commit_ready(struct i915_sw_fence *fence,
14598 enum i915_sw_fence_notify notify)
14599{
14600 struct intel_atomic_state *state =
14601 container_of(fence, struct intel_atomic_state, commit_ready);
14602
14603 switch (notify) {
14604 case FENCE_COMPLETE:
14605 if (state->base.commit_work.func)
14606 queue_work(system_unbound_wq, &state->base.commit_work);
14607 break;
14608
14609 case FENCE_FREE:
14610 drm_atomic_state_put(&state->base);
14611 break;
14612 }
14613
14614 return NOTIFY_DONE;
14615}
14616
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014617static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14618{
14619 struct drm_plane_state *old_plane_state;
14620 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014621 int i;
14622
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014623 for_each_plane_in_state(state, plane, old_plane_state, i)
14624 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14625 intel_fb_obj(plane->state->fb),
14626 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014627}
14628
Daniel Vetter94f05022016-06-14 18:01:00 +020014629/**
14630 * intel_atomic_commit - commit validated state object
14631 * @dev: DRM device
14632 * @state: the top-level driver state object
14633 * @nonblock: nonblocking commit
14634 *
14635 * This function commits a top-level state object that has been validated
14636 * with drm_atomic_helper_check().
14637 *
Daniel Vetter94f05022016-06-14 18:01:00 +020014638 * RETURNS
14639 * Zero for success or -errno.
14640 */
14641static int intel_atomic_commit(struct drm_device *dev,
14642 struct drm_atomic_state *state,
14643 bool nonblock)
14644{
14645 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014646 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014647 int ret = 0;
14648
Daniel Vetter94f05022016-06-14 18:01:00 +020014649 ret = drm_atomic_helper_setup_commit(state, nonblock);
14650 if (ret)
14651 return ret;
14652
Chris Wilsonc004a902016-10-28 13:58:45 +010014653 drm_atomic_state_get(state);
14654 i915_sw_fence_init(&intel_state->commit_ready,
14655 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014656
Chris Wilsond07f0e52016-10-28 13:58:44 +010014657 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014658 if (ret) {
14659 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010014660 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014661 return ret;
14662 }
14663
14664 drm_atomic_helper_swap_state(state, true);
14665 dev_priv->wm.distrust_bios_wm = false;
Daniel Vetter94f05022016-06-14 18:01:00 +020014666 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014667 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014668
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014669 if (intel_state->modeset) {
14670 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14671 sizeof(intel_state->min_pixclk));
14672 dev_priv->active_crtcs = intel_state->active_crtcs;
14673 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
14674 }
14675
Chris Wilson08536952016-10-14 13:18:18 +010014676 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014677 INIT_WORK(&state->commit_work,
14678 nonblock ? intel_atomic_commit_work : NULL);
14679
14680 i915_sw_fence_commit(&intel_state->commit_ready);
14681 if (!nonblock) {
14682 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014683 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014684 }
Mika Kuoppala75714942015-12-16 09:26:48 +020014685
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014686 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014687}
14688
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014689void intel_crtc_restore_mode(struct drm_crtc *crtc)
14690{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014691 struct drm_device *dev = crtc->dev;
14692 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014693 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014694 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014695
14696 state = drm_atomic_state_alloc(dev);
14697 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014698 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14699 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014700 return;
14701 }
14702
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014703 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014704
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014705retry:
14706 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14707 ret = PTR_ERR_OR_ZERO(crtc_state);
14708 if (!ret) {
14709 if (!crtc_state->active)
14710 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014711
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014712 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014713 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014714 }
14715
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014716 if (ret == -EDEADLK) {
14717 drm_atomic_state_clear(state);
14718 drm_modeset_backoff(state->acquire_ctx);
14719 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014720 }
14721
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014722out:
Chris Wilson08536952016-10-14 13:18:18 +010014723 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014724}
14725
Bob Paauwea8784872016-07-15 14:59:02 +010014726/*
14727 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14728 * drm_atomic_helper_legacy_gamma_set() directly.
14729 */
14730static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14731 u16 *red, u16 *green, u16 *blue,
14732 uint32_t size)
14733{
14734 struct drm_device *dev = crtc->dev;
14735 struct drm_mode_config *config = &dev->mode_config;
14736 struct drm_crtc_state *state;
14737 int ret;
14738
14739 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14740 if (ret)
14741 return ret;
14742
14743 /*
14744 * Make sure we update the legacy properties so this works when
14745 * atomic is not enabled.
14746 */
14747
14748 state = crtc->state;
14749
14750 drm_object_property_set_value(&crtc->base,
14751 config->degamma_lut_property,
14752 (state->degamma_lut) ?
14753 state->degamma_lut->base.id : 0);
14754
14755 drm_object_property_set_value(&crtc->base,
14756 config->ctm_property,
14757 (state->ctm) ?
14758 state->ctm->base.id : 0);
14759
14760 drm_object_property_set_value(&crtc->base,
14761 config->gamma_lut_property,
14762 (state->gamma_lut) ?
14763 state->gamma_lut->base.id : 0);
14764
14765 return 0;
14766}
14767
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014768static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014769 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014770 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014771 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014772 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014773 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014774 .atomic_duplicate_state = intel_crtc_duplicate_state,
14775 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014776};
14777
Matt Roper6beb8c232014-12-01 15:40:14 -080014778/**
14779 * intel_prepare_plane_fb - Prepare fb for usage on plane
14780 * @plane: drm plane to prepare for
14781 * @fb: framebuffer to prepare for presentation
14782 *
14783 * Prepares a framebuffer for usage on a display plane. Generally this
14784 * involves pinning the underlying object and updating the frontbuffer tracking
14785 * bits. Some older platforms need special physical address handling for
14786 * cursor planes.
14787 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014788 * Must be called with struct_mutex held.
14789 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014790 * Returns 0 on success, negative error code on failure.
14791 */
14792int
14793intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014794 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014795{
Chris Wilsonc004a902016-10-28 13:58:45 +010014796 struct intel_atomic_state *intel_state =
14797 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014798 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014799 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014800 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014801 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010014802 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014803
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014804 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014805 return 0;
14806
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014807 if (old_obj) {
14808 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010014809 drm_atomic_get_existing_crtc_state(new_state->state,
14810 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014811
14812 /* Big Hammer, we also need to ensure that any pending
14813 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14814 * current scanout is retired before unpinning the old
14815 * framebuffer. Note that we rely on userspace rendering
14816 * into the buffer attached to the pipe they are waiting
14817 * on. If not, userspace generates a GPU hang with IPEHR
14818 * point to the MI_WAIT_FOR_EVENT.
14819 *
14820 * This should only fail upon a hung GPU, in which case we
14821 * can safely continue.
14822 */
Chris Wilsonc004a902016-10-28 13:58:45 +010014823 if (needs_modeset(crtc_state)) {
14824 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14825 old_obj->resv, NULL,
14826 false, 0,
14827 GFP_KERNEL);
14828 if (ret < 0)
14829 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014830 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014831 }
14832
Chris Wilsonc004a902016-10-28 13:58:45 +010014833 if (new_state->fence) { /* explicit fencing */
14834 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14835 new_state->fence,
14836 I915_FENCE_TIMEOUT,
14837 GFP_KERNEL);
14838 if (ret < 0)
14839 return ret;
14840 }
14841
Chris Wilsonc37efb92016-06-17 08:28:47 +010014842 if (!obj)
14843 return 0;
14844
Chris Wilsonc004a902016-10-28 13:58:45 +010014845 if (!new_state->fence) { /* implicit fencing */
14846 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14847 obj->resv, NULL,
14848 false, I915_FENCE_TIMEOUT,
14849 GFP_KERNEL);
14850 if (ret < 0)
14851 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000014852
14853 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010014854 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014855
Chris Wilsonc37efb92016-06-17 08:28:47 +010014856 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014857 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014858 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080014859 ret = i915_gem_object_attach_phys(obj, align);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014860 if (ret) {
Matt Roper6beb8c232014-12-01 15:40:14 -080014861 DRM_DEBUG_KMS("failed to attach phys object\n");
Chris Wilsond07f0e52016-10-28 13:58:44 +010014862 return ret;
14863 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014864 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014865 struct i915_vma *vma;
14866
14867 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014868 if (IS_ERR(vma)) {
14869 DRM_DEBUG_KMS("failed to pin object\n");
14870 return PTR_ERR(vma);
14871 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014872 }
14873
Chris Wilsond07f0e52016-10-28 13:58:44 +010014874 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080014875}
14876
Matt Roper38f3ce32014-12-02 07:45:25 -080014877/**
14878 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14879 * @plane: drm plane to clean up for
14880 * @fb: old framebuffer that was on plane
14881 *
14882 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014883 *
14884 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014885 */
14886void
14887intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014888 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014889{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014890 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014891 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014892 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14893 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014894
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014895 old_intel_state = to_intel_plane_state(old_state);
14896
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014897 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014898 return;
14899
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014900 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014901 !INTEL_INFO(dev_priv)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014902 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Matt Roper465c1202014-05-29 08:06:54 -070014903}
14904
Chandra Konduru6156a452015-04-27 13:48:39 -070014905int
14906skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14907{
14908 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014909 int crtc_clock, cdclk;
14910
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014911 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014912 return DRM_PLANE_HELPER_NO_SCALING;
14913
Chandra Konduru6156a452015-04-27 13:48:39 -070014914 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014915 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014916
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014917 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014918 return DRM_PLANE_HELPER_NO_SCALING;
14919
14920 /*
14921 * skl max scale is lower of:
14922 * close to 3 but not 3, -1 is for that purpose
14923 * or
14924 * cdclk/crtc_clock
14925 */
14926 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14927
14928 return max_scale;
14929}
14930
Matt Roper465c1202014-05-29 08:06:54 -070014931static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014932intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014933 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014934 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014935{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014936 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014937 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014938 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014939 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14940 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014941 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014942
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014943 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014944 /* use scaler when colorkey is not required */
14945 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14946 min_scale = 1;
14947 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14948 }
Sonika Jindald8106362015-04-10 14:37:28 +053014949 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014950 }
Sonika Jindald8106362015-04-10 14:37:28 +053014951
Daniel Vettercc926382016-08-15 10:41:47 +020014952 ret = drm_plane_helper_check_state(&state->base,
14953 &state->clip,
14954 min_scale, max_scale,
14955 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014956 if (ret)
14957 return ret;
14958
Daniel Vettercc926382016-08-15 10:41:47 +020014959 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014960 return 0;
14961
14962 if (INTEL_GEN(dev_priv) >= 9) {
14963 ret = skl_check_plane_surface(state);
14964 if (ret)
14965 return ret;
14966 }
14967
14968 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014969}
14970
Daniel Vetter5a21b662016-05-24 17:13:53 +020014971static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14972 struct drm_crtc_state *old_crtc_state)
14973{
14974 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014975 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040014977 struct intel_crtc_state *intel_cstate =
14978 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014979 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020014980 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014981 struct intel_atomic_state *old_intel_state =
14982 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014983 bool modeset = needs_modeset(crtc->state);
14984
14985 /* Perform vblank evasion around commit operation */
14986 intel_pipe_update_start(intel_crtc);
14987
14988 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014989 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014990
14991 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14992 intel_color_set_csc(crtc->state);
14993 intel_color_load_luts(crtc->state);
14994 }
14995
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014996 if (intel_cstate->update_pipe)
14997 intel_update_pipe_config(intel_crtc, old_intel_cstate);
14998 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014999 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040015000
Maarten Lankhorste62929b2016-11-08 13:55:33 +010015001out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015002 if (dev_priv->display.atomic_update_watermarks)
15003 dev_priv->display.atomic_update_watermarks(old_intel_state,
15004 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020015005}
15006
15007static void intel_finish_crtc_commit(struct drm_crtc *crtc,
15008 struct drm_crtc_state *old_crtc_state)
15009{
15010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15011
15012 intel_pipe_update_end(intel_crtc, NULL);
15013}
15014
Matt Ropercf4c7c12014-12-04 10:27:42 -080015015/**
Matt Roper4a3b8762014-12-23 10:41:51 -080015016 * intel_plane_destroy - destroy a plane
15017 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080015018 *
Matt Roper4a3b8762014-12-23 10:41:51 -080015019 * Common destruction function for all types of planes (primary, cursor,
15020 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080015021 */
Matt Roper4a3b8762014-12-23 10:41:51 -080015022void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070015023{
Matt Roper465c1202014-05-29 08:06:54 -070015024 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030015025 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070015026}
15027
Matt Roper65a3fea2015-01-21 16:35:42 -080015028const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070015029 .update_plane = drm_atomic_helper_update_plane,
15030 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070015031 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080015032 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080015033 .atomic_get_property = intel_plane_atomic_get_property,
15034 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080015035 .atomic_duplicate_state = intel_plane_duplicate_state,
15036 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070015037};
15038
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015039static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015040intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070015041{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015042 struct intel_plane *primary = NULL;
15043 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070015044 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015045 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020015046 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015047 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070015048
15049 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015050 if (!primary) {
15051 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015052 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015053 }
Matt Roper465c1202014-05-29 08:06:54 -070015054
Matt Roper8e7d6882015-01-21 16:35:41 -080015055 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015056 if (!state) {
15057 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015058 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015059 }
15060
Matt Roper8e7d6882015-01-21 16:35:41 -080015061 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015062
Matt Roper465c1202014-05-29 08:06:54 -070015063 primary->can_scale = false;
15064 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015065 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070015066 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015067 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070015068 }
Matt Roper465c1202014-05-29 08:06:54 -070015069 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015070 /*
15071 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
15072 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
15073 */
15074 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
15075 primary->plane = (enum plane) !pipe;
15076 else
15077 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020015078 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015079 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015080 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015081
Ville Syrjälä580503c2016-10-31 22:37:00 +020015082 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015083 intel_primary_formats = skl_primary_formats;
15084 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015085
15086 primary->update_plane = skylake_update_primary_plane;
15087 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015088 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015089 intel_primary_formats = i965_primary_formats;
15090 num_formats = ARRAY_SIZE(i965_primary_formats);
15091
15092 primary->update_plane = ironlake_update_primary_plane;
15093 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015094 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010015095 intel_primary_formats = i965_primary_formats;
15096 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015097
15098 primary->update_plane = i9xx_update_primary_plane;
15099 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015100 } else {
15101 intel_primary_formats = i8xx_primary_formats;
15102 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015103
15104 primary->update_plane = i9xx_update_primary_plane;
15105 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015106 }
15107
Ville Syrjälä580503c2016-10-31 22:37:00 +020015108 if (INTEL_GEN(dev_priv) >= 9)
15109 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15110 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015111 intel_primary_formats, num_formats,
15112 DRM_PLANE_TYPE_PRIMARY,
15113 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015114 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020015115 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15116 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015117 intel_primary_formats, num_formats,
15118 DRM_PLANE_TYPE_PRIMARY,
15119 "primary %c", pipe_name(pipe));
15120 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020015121 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15122 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015123 intel_primary_formats, num_formats,
15124 DRM_PLANE_TYPE_PRIMARY,
15125 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015126 if (ret)
15127 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053015128
Dave Airlie5481e272016-10-25 16:36:13 +100015129 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015130 supported_rotations =
15131 DRM_ROTATE_0 | DRM_ROTATE_90 |
15132 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020015133 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
15134 supported_rotations =
15135 DRM_ROTATE_0 | DRM_ROTATE_180 |
15136 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100015137 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015138 supported_rotations =
15139 DRM_ROTATE_0 | DRM_ROTATE_180;
15140 } else {
15141 supported_rotations = DRM_ROTATE_0;
15142 }
15143
Dave Airlie5481e272016-10-25 16:36:13 +100015144 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015145 drm_plane_create_rotation_property(&primary->base,
15146 DRM_ROTATE_0,
15147 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053015148
Matt Roperea2c67b2014-12-23 10:41:52 -080015149 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15150
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015151 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015152
15153fail:
15154 kfree(state);
15155 kfree(primary);
15156
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015157 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070015158}
15159
Matt Roper3d7d6512014-06-10 08:28:13 -070015160static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015161intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015162 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015163 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015164{
Matt Roper2b875c22014-12-01 15:40:13 -080015165 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015166 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015167 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015168 unsigned stride;
15169 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015170
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015171 ret = drm_plane_helper_check_state(&state->base,
15172 &state->clip,
15173 DRM_PLANE_HELPER_NO_SCALING,
15174 DRM_PLANE_HELPER_NO_SCALING,
15175 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015176 if (ret)
15177 return ret;
15178
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015179 /* if we want to turn off the cursor ignore width and height */
15180 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015181 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015182
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015183 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015184 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15185 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015186 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15187 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015188 return -EINVAL;
15189 }
15190
Matt Roperea2c67b2014-12-23 10:41:52 -080015191 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15192 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015193 DRM_DEBUG_KMS("buffer is too small\n");
15194 return -ENOMEM;
15195 }
15196
Ville Syrjäläbae781b2016-11-16 13:33:16 +020015197 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015198 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015199 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015200 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015201
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015202 /*
15203 * There's something wrong with the cursor on CHV pipe C.
15204 * If it straddles the left edge of the screen then
15205 * moving it away from the edge or disabling it often
15206 * results in a pipe underrun, and often that can lead to
15207 * dead pipe (constant underrun reported, and it scans
15208 * out just a solid color). To recover from that, the
15209 * display power well must be turned off and on again.
15210 * Refuse the put the cursor into that compromised position.
15211 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015212 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015213 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015214 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15215 return -EINVAL;
15216 }
15217
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015218 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015219}
15220
Matt Roperf4a2cf22014-12-01 15:40:12 -080015221static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015222intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015223 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015224{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15226
15227 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015228 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015229}
15230
15231static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015232intel_update_cursor_plane(struct drm_plane *plane,
15233 const struct intel_crtc_state *crtc_state,
15234 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015235{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015236 struct drm_crtc *crtc = crtc_state->base.crtc;
15237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015238 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080015239 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015240 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015241
Matt Roperf4a2cf22014-12-01 15:40:12 -080015242 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015243 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015244 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015245 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015246 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015247 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015248
Gustavo Padovana912f122014-12-01 15:40:10 -080015249 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015250 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015251}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015252
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015253static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015254intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070015255{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015256 struct intel_plane *cursor = NULL;
15257 struct intel_plane_state *state = NULL;
15258 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015259
15260 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015261 if (!cursor) {
15262 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015263 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015264 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015265
Matt Roper8e7d6882015-01-21 16:35:41 -080015266 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015267 if (!state) {
15268 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015269 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015270 }
15271
Matt Roper8e7d6882015-01-21 16:35:41 -080015272 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015273
Matt Roper3d7d6512014-06-10 08:28:13 -070015274 cursor->can_scale = false;
15275 cursor->max_downscale = 1;
15276 cursor->pipe = pipe;
15277 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020015278 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015279 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015280 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015281 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015282 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015283
Ville Syrjälä580503c2016-10-31 22:37:00 +020015284 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
15285 0, &intel_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015286 intel_cursor_formats,
15287 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015288 DRM_PLANE_TYPE_CURSOR,
15289 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015290 if (ret)
15291 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015292
Dave Airlie5481e272016-10-25 16:36:13 +100015293 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015294 drm_plane_create_rotation_property(&cursor->base,
15295 DRM_ROTATE_0,
15296 DRM_ROTATE_0 |
15297 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015298
Ville Syrjälä580503c2016-10-31 22:37:00 +020015299 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015300 state->scaler_id = -1;
15301
Matt Roperea2c67b2014-12-23 10:41:52 -080015302 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15303
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015304 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015305
15306fail:
15307 kfree(state);
15308 kfree(cursor);
15309
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015310 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070015311}
15312
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015313static void skl_init_scalers(struct drm_i915_private *dev_priv,
15314 struct intel_crtc *crtc,
15315 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015316{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015317 struct intel_crtc_scaler_state *scaler_state =
15318 &crtc_state->scaler_state;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015319 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015320
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015321 for (i = 0; i < crtc->num_scalers; i++) {
15322 struct intel_scaler *scaler = &scaler_state->scalers[i];
15323
15324 scaler->in_use = 0;
15325 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015326 }
15327
15328 scaler_state->scaler_id = -1;
15329}
15330
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015331static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015332{
15333 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015334 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015335 struct intel_plane *primary = NULL;
15336 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015337 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015338
Daniel Vetter955382f2013-09-19 14:05:45 +020015339 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015340 if (!intel_crtc)
15341 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080015342
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015343 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015344 if (!crtc_state) {
15345 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015346 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015347 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015348 intel_crtc->config = crtc_state;
15349 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015350 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015351
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015352 /* initialize shared scalers */
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015353 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015354 if (pipe == PIPE_C)
15355 intel_crtc->num_scalers = 1;
15356 else
15357 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15358
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015359 skl_init_scalers(dev_priv, intel_crtc, crtc_state);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015360 }
15361
Ville Syrjälä580503c2016-10-31 22:37:00 +020015362 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015363 if (IS_ERR(primary)) {
15364 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070015365 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015366 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015367 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070015368
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015369 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015370 struct intel_plane *plane;
15371
Ville Syrjälä580503c2016-10-31 22:37:00 +020015372 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015373 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015374 ret = PTR_ERR(plane);
15375 goto fail;
15376 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015377 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015378 }
15379
Ville Syrjälä580503c2016-10-31 22:37:00 +020015380 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015381 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015382 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070015383 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015384 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015385 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070015386
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015387 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015388 &primary->base, &cursor->base,
15389 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015390 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015391 if (ret)
15392 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015393
Jesse Barnes80824002009-09-10 15:28:06 -070015394 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015395 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070015396
Chris Wilson4b0e3332014-05-30 16:35:26 +030015397 intel_crtc->cursor_base = ~0;
15398 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015399 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015400
Ville Syrjälä852eb002015-06-24 22:00:07 +030015401 intel_crtc->wm.cxsr_allowed = true;
15402
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015403 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15404 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015405 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15406 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015407
Jesse Barnes79e53942008-11-07 14:24:08 -080015408 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015409
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015410 intel_color_init(&intel_crtc->base);
15411
Daniel Vetter87b6b102014-05-15 15:33:46 +020015412 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015413
15414 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070015415
15416fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015417 /*
15418 * drm_mode_config_cleanup() will free up any
15419 * crtcs/planes already initialized.
15420 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015421 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015422 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015423
15424 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015425}
15426
Jesse Barnes752aa882013-10-31 18:55:49 +020015427enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15428{
15429 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015430 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015431
Rob Clark51fd3712013-11-19 12:10:12 -050015432 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015433
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015434 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015435 return INVALID_PIPE;
15436
15437 return to_intel_crtc(encoder->crtc)->pipe;
15438}
15439
Carl Worth08d7b3d2009-04-29 14:43:54 -070015440int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015441 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015442{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015443 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015444 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015445 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015446
Rob Clark7707e652014-07-17 23:30:04 -040015447 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015448 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015449 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015450
Rob Clark7707e652014-07-17 23:30:04 -040015451 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015452 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015453
Daniel Vetterc05422d2009-08-11 16:05:30 +020015454 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015455}
15456
Daniel Vetter66a92782012-07-12 20:08:18 +020015457static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015458{
Daniel Vetter66a92782012-07-12 20:08:18 +020015459 struct drm_device *dev = encoder->base.dev;
15460 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015461 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015462 int entry = 0;
15463
Damien Lespiaub2784e12014-08-05 11:29:37 +010015464 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015465 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015466 index_mask |= (1 << entry);
15467
Jesse Barnes79e53942008-11-07 14:24:08 -080015468 entry++;
15469 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015470
Jesse Barnes79e53942008-11-07 14:24:08 -080015471 return index_mask;
15472}
15473
Ville Syrjälä646d5772016-10-31 22:37:14 +020015474static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000015475{
Ville Syrjälä646d5772016-10-31 22:37:14 +020015476 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000015477 return false;
15478
15479 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15480 return false;
15481
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015482 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015483 return false;
15484
15485 return true;
15486}
15487
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015488static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015489{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015490 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000015491 return false;
15492
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015493 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015494 return false;
15495
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015496 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015497 return false;
15498
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015499 if (HAS_PCH_LPT_H(dev_priv) &&
15500 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015501 return false;
15502
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015503 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015504 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015505 return false;
15506
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015507 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015508 return false;
15509
15510 return true;
15511}
15512
Imre Deak8090ba82016-08-10 14:07:33 +030015513void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15514{
15515 int pps_num;
15516 int pps_idx;
15517
15518 if (HAS_DDI(dev_priv))
15519 return;
15520 /*
15521 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15522 * everywhere where registers can be write protected.
15523 */
15524 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15525 pps_num = 2;
15526 else
15527 pps_num = 1;
15528
15529 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15530 u32 val = I915_READ(PP_CONTROL(pps_idx));
15531
15532 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15533 I915_WRITE(PP_CONTROL(pps_idx), val);
15534 }
15535}
15536
Imre Deak44cb7342016-08-10 14:07:29 +030015537static void intel_pps_init(struct drm_i915_private *dev_priv)
15538{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020015539 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030015540 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15541 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15542 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15543 else
15544 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015545
15546 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015547}
15548
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015549static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080015550{
Chris Wilson4ef69c72010-09-09 15:14:28 +010015551 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015552 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015553
Imre Deak44cb7342016-08-10 14:07:29 +030015554 intel_pps_init(dev_priv);
15555
Imre Deak97a824e12016-06-21 11:51:47 +030015556 /*
15557 * intel_edp_init_connector() depends on this completing first, to
15558 * prevent the registeration of both eDP and LVDS and the incorrect
15559 * sharing of the PPS.
15560 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015561 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015562
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015563 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015564 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015565
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020015566 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053015567 /*
15568 * FIXME: Broxton doesn't support port detection via the
15569 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15570 * detect the ports.
15571 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015572 intel_ddi_init(dev_priv, PORT_A);
15573 intel_ddi_init(dev_priv, PORT_B);
15574 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015575
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015576 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015577 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015578 int found;
15579
Jesse Barnesde31fac2015-03-06 15:53:32 -080015580 /*
15581 * Haswell uses DDI functions to detect digital outputs.
15582 * On SKL pre-D0 the strap isn't connected, so we assume
15583 * it's there.
15584 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015585 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015586 /* WaIgnoreDDIAStrap: skl */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015587 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015588 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015589
15590 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15591 * register */
15592 found = I915_READ(SFUSE_STRAP);
15593
15594 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015595 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015596 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015597 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015598 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015599 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015600 /*
15601 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15602 */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015603 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015604 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15605 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15606 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015607 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015608
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015609 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015610 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015611 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015612
Ville Syrjälä646d5772016-10-31 22:37:14 +020015613 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015614 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015615
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015616 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015617 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015618 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015619 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015620 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015621 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015622 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015623 }
15624
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015625 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015626 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015627
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015628 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015629 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015630
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015631 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015632 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015633
Daniel Vetter270b3042012-10-27 15:52:05 +020015634 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015635 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015636 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015637 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015638
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015639 /*
15640 * The DP_DETECTED bit is the latched state of the DDC
15641 * SDA pin at boot. However since eDP doesn't require DDC
15642 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15643 * eDP ports may have been muxed to an alternate function.
15644 * Thus we can't rely on the DP_DETECTED bit alone to detect
15645 * eDP ports. Consult the VBT as well as DP_DETECTED to
15646 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015647 *
15648 * Sadly the straps seem to be missing sometimes even for HDMI
15649 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15650 * and VBT for the presence of the port. Additionally we can't
15651 * trust the port type the VBT declares as we've seen at least
15652 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015653 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015654 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015655 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15656 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015657 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015658 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015659 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015660
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015661 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015662 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15663 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015664 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015665 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015666 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015667
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015668 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015669 /*
15670 * eDP not supported on port D,
15671 * so no need to worry about it
15672 */
15673 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15674 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015675 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015676 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015677 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015678 }
15679
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015680 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015681 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015682 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015683
Paulo Zanonie2debe92013-02-18 19:00:27 -030015684 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015685 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015686 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015687 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015688 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015689 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015690 }
Ma Ling27185ae2009-08-24 13:50:23 +080015691
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015692 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015693 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015694 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015695
15696 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015697
Paulo Zanonie2debe92013-02-18 19:00:27 -030015698 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015699 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015700 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015701 }
Ma Ling27185ae2009-08-24 13:50:23 +080015702
Paulo Zanonie2debe92013-02-18 19:00:27 -030015703 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015704
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015705 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015706 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015707 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015708 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015709 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015710 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015711 }
Ma Ling27185ae2009-08-24 13:50:23 +080015712
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015713 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015714 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015715 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015716 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015717
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000015718 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015719 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015720
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015721 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015722
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015723 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015724 encoder->base.possible_crtcs = encoder->crtc_mask;
15725 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015726 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015727 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015728
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015729 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020015730
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015731 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080015732}
15733
15734static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15735{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015736 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015737 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015738
Daniel Vetteref2d6332014-02-10 18:00:38 +010015739 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015740 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015741 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015742 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015743 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015744 kfree(intel_fb);
15745}
15746
15747static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015748 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015749 unsigned int *handle)
15750{
15751 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015752 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015753
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015754 if (obj->userptr.mm) {
15755 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15756 return -EINVAL;
15757 }
15758
Chris Wilson05394f32010-11-08 19:18:58 +000015759 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015760}
15761
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015762static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15763 struct drm_file *file,
15764 unsigned flags, unsigned color,
15765 struct drm_clip_rect *clips,
15766 unsigned num_clips)
15767{
15768 struct drm_device *dev = fb->dev;
15769 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15770 struct drm_i915_gem_object *obj = intel_fb->obj;
15771
15772 mutex_lock(&dev->struct_mutex);
Chris Wilsona6a7cc42016-11-18 21:17:46 +000015773 if (obj->pin_display && obj->cache_dirty)
15774 i915_gem_clflush_object(obj, true);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015775 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015776 mutex_unlock(&dev->struct_mutex);
15777
15778 return 0;
15779}
15780
Jesse Barnes79e53942008-11-07 14:24:08 -080015781static const struct drm_framebuffer_funcs intel_fb_funcs = {
15782 .destroy = intel_user_framebuffer_destroy,
15783 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015784 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015785};
15786
Damien Lespiaub3218032015-02-27 11:15:18 +000015787static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015788u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15789 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000015790{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015791 u32 gen = INTEL_INFO(dev_priv)->gen;
Damien Lespiaub3218032015-02-27 11:15:18 +000015792
15793 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015794 int cpp = drm_format_plane_cpp(pixel_format, 0);
15795
Damien Lespiaub3218032015-02-27 11:15:18 +000015796 /* "The stride in bytes must not exceed the of the size of 8K
15797 * pixels and 32K bytes."
15798 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015799 return min(8192 * cpp, 32768);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015800 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15801 !IS_CHERRYVIEW(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015802 return 32*1024;
15803 } else if (gen >= 4) {
15804 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15805 return 16*1024;
15806 else
15807 return 32*1024;
15808 } else if (gen >= 3) {
15809 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15810 return 8*1024;
15811 else
15812 return 16*1024;
15813 } else {
15814 /* XXX DSPC is limited to 4k tiled */
15815 return 8*1024;
15816 }
15817}
15818
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015819static int intel_framebuffer_init(struct drm_device *dev,
15820 struct intel_framebuffer *intel_fb,
15821 struct drm_mode_fb_cmd2 *mode_cmd,
15822 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015823{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015824 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015825 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015826 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015827 u32 pitch_limit, stride_alignment;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015828 struct drm_format_name_buf format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015829
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015830 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15831
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015832 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015833 /*
15834 * If there's a fence, enforce that
15835 * the fb modifier and tiling mode match.
15836 */
15837 if (tiling != I915_TILING_NONE &&
15838 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015839 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15840 return -EINVAL;
15841 }
15842 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015843 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015844 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015845 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015846 DRM_DEBUG("No Y tiling for legacy addfb\n");
15847 return -EINVAL;
15848 }
15849 }
15850
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015851 /* Passed in modifier sanity checking. */
15852 switch (mode_cmd->modifier[0]) {
15853 case I915_FORMAT_MOD_Y_TILED:
15854 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015855 if (INTEL_GEN(dev_priv) < 9) {
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015856 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15857 mode_cmd->modifier[0]);
15858 return -EINVAL;
15859 }
15860 case DRM_FORMAT_MOD_NONE:
15861 case I915_FORMAT_MOD_X_TILED:
15862 break;
15863 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015864 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15865 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015866 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015867 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015868
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015869 /*
15870 * gen2/3 display engine uses the fence if present,
15871 * so the tiling mode must match the fb modifier exactly.
15872 */
15873 if (INTEL_INFO(dev_priv)->gen < 4 &&
15874 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15875 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15876 return -EINVAL;
15877 }
15878
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015879 stride_alignment = intel_fb_stride_alignment(dev_priv,
15880 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015881 mode_cmd->pixel_format);
15882 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15883 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15884 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015885 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015886 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015887
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015888 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015889 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015890 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015891 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15892 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015893 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015894 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015895 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015896 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015897
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015898 /*
15899 * If there's a fence, enforce that
15900 * the fb pitch and fence stride match.
15901 */
15902 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015903 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015904 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015905 mode_cmd->pitches[0],
15906 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015907 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015908 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015909
Ville Syrjälä57779d02012-10-31 17:50:14 +020015910 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015911 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015912 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015913 case DRM_FORMAT_RGB565:
15914 case DRM_FORMAT_XRGB8888:
15915 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015916 break;
15917 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015918 if (INTEL_GEN(dev_priv) > 3) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015919 DRM_DEBUG("unsupported pixel format: %s\n",
15920 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015921 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015922 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015923 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015924 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015925 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015926 INTEL_GEN(dev_priv) < 9) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015927 DRM_DEBUG("unsupported pixel format: %s\n",
15928 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015929 return -EINVAL;
15930 }
15931 break;
15932 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015933 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015934 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015935 if (INTEL_GEN(dev_priv) < 4) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015936 DRM_DEBUG("unsupported pixel format: %s\n",
15937 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015938 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015939 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015940 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015941 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015942 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015943 DRM_DEBUG("unsupported pixel format: %s\n",
15944 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau75312082015-05-15 19:06:01 +010015945 return -EINVAL;
15946 }
15947 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015948 case DRM_FORMAT_YUYV:
15949 case DRM_FORMAT_UYVY:
15950 case DRM_FORMAT_YVYU:
15951 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015952 if (INTEL_GEN(dev_priv) < 5) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015953 DRM_DEBUG("unsupported pixel format: %s\n",
15954 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015955 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015956 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015957 break;
15958 default:
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015959 DRM_DEBUG("unsupported pixel format: %s\n",
15960 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson57cd6502010-08-08 12:34:44 +010015961 return -EINVAL;
15962 }
15963
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015964 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15965 if (mode_cmd->offsets[0] != 0)
15966 return -EINVAL;
15967
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015968 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15969 intel_fb->obj = obj;
15970
Ville Syrjälä6687c902015-09-15 13:16:41 +030015971 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15972 if (ret)
15973 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015974
Jesse Barnes79e53942008-11-07 14:24:08 -080015975 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15976 if (ret) {
15977 DRM_ERROR("framebuffer init failed %d\n", ret);
15978 return ret;
15979 }
15980
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015981 intel_fb->obj->framebuffer_references++;
15982
Jesse Barnes79e53942008-11-07 14:24:08 -080015983 return 0;
15984}
15985
Jesse Barnes79e53942008-11-07 14:24:08 -080015986static struct drm_framebuffer *
15987intel_user_framebuffer_create(struct drm_device *dev,
15988 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020015989 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015990{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015991 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015992 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015993 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015994
Chris Wilson03ac0642016-07-20 13:31:51 +010015995 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15996 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015997 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015998
Daniel Vetter92907cb2015-11-23 09:04:05 +010015999 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016000 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010016001 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016002
16003 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080016004}
16005
Jesse Barnes79e53942008-11-07 14:24:08 -080016006static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080016007 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020016008 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080016009 .atomic_check = intel_atomic_check,
16010 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020016011 .atomic_state_alloc = intel_atomic_state_alloc,
16012 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080016013};
16014
Imre Deak88212942016-03-16 13:38:53 +020016015/**
16016 * intel_init_display_hooks - initialize the display modesetting hooks
16017 * @dev_priv: device private
16018 */
16019void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070016020{
Imre Deak88212942016-03-16 13:38:53 +020016021 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000016022 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016023 dev_priv->display.get_initial_plane_config =
16024 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000016025 dev_priv->display.crtc_compute_clock =
16026 haswell_crtc_compute_clock;
16027 dev_priv->display.crtc_enable = haswell_crtc_enable;
16028 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020016029 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016030 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016031 dev_priv->display.get_initial_plane_config =
16032 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020016033 dev_priv->display.crtc_compute_clock =
16034 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020016035 dev_priv->display.crtc_enable = haswell_crtc_enable;
16036 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020016037 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016038 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016039 dev_priv->display.get_initial_plane_config =
16040 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020016041 dev_priv->display.crtc_compute_clock =
16042 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016043 dev_priv->display.crtc_enable = ironlake_crtc_enable;
16044 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020016045 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070016046 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016047 dev_priv->display.get_initial_plane_config =
16048 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020016049 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
16050 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16051 dev_priv->display.crtc_disable = i9xx_crtc_disable;
16052 } else if (IS_VALLEYVIEW(dev_priv)) {
16053 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16054 dev_priv->display.get_initial_plane_config =
16055 i9xx_get_initial_plane_config;
16056 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070016057 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16058 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020016059 } else if (IS_G4X(dev_priv)) {
16060 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16061 dev_priv->display.get_initial_plane_config =
16062 i9xx_get_initial_plane_config;
16063 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
16064 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16065 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020016066 } else if (IS_PINEVIEW(dev_priv)) {
16067 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16068 dev_priv->display.get_initial_plane_config =
16069 i9xx_get_initial_plane_config;
16070 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16071 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16072 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016073 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016074 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016075 dev_priv->display.get_initial_plane_config =
16076 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020016077 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016078 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16079 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016080 } else {
16081 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16082 dev_priv->display.get_initial_plane_config =
16083 i9xx_get_initial_plane_config;
16084 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16085 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16086 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070016087 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016088
Jesse Barnese70236a2009-09-21 10:42:27 -070016089 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020016090 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016091 dev_priv->display.get_display_clock_speed =
16092 skylake_get_display_clock_speed;
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +020016093 else if (IS_GEN9_LP(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070016094 dev_priv->display.get_display_clock_speed =
16095 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016096 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016097 dev_priv->display.get_display_clock_speed =
16098 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016099 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016100 dev_priv->display.get_display_clock_speed =
16101 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016102 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070016103 dev_priv->display.get_display_clock_speed =
16104 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016105 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030016106 dev_priv->display.get_display_clock_speed =
16107 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016108 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
16109 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016110 dev_priv->display.get_display_clock_speed =
16111 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016112 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016113 dev_priv->display.get_display_clock_speed =
16114 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016115 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016116 dev_priv->display.get_display_clock_speed =
16117 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016118 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016119 dev_priv->display.get_display_clock_speed =
16120 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016121 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016122 dev_priv->display.get_display_clock_speed =
16123 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016124 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016125 dev_priv->display.get_display_clock_speed =
16126 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016127 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016128 dev_priv->display.get_display_clock_speed =
16129 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016130 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016131 dev_priv->display.get_display_clock_speed =
16132 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016133 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016134 dev_priv->display.get_display_clock_speed =
16135 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016136 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016137 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030016138 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016139 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020016140 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070016141 dev_priv->display.get_display_clock_speed =
16142 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016143 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016144
Imre Deak88212942016-03-16 13:38:53 +020016145 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016146 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016147 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016148 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016149 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016150 /* FIXME: detect B0+ stepping and use auto training */
16151 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016152 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016153 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030016154 }
16155
16156 if (IS_BROADWELL(dev_priv)) {
16157 dev_priv->display.modeset_commit_cdclk =
16158 broadwell_modeset_commit_cdclk;
16159 dev_priv->display.modeset_calc_cdclk =
16160 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016161 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016162 dev_priv->display.modeset_commit_cdclk =
16163 valleyview_modeset_commit_cdclk;
16164 dev_priv->display.modeset_calc_cdclk =
16165 valleyview_modeset_calc_cdclk;
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +020016166 } else if (IS_GEN9_LP(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016167 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016168 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016169 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016170 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016171 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16172 dev_priv->display.modeset_commit_cdclk =
16173 skl_modeset_commit_cdclk;
16174 dev_priv->display.modeset_calc_cdclk =
16175 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016176 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016177
Lyude27082492016-08-24 07:48:10 +020016178 if (dev_priv->info.gen >= 9)
16179 dev_priv->display.update_crtcs = skl_update_crtcs;
16180 else
16181 dev_priv->display.update_crtcs = intel_update_crtcs;
16182
Daniel Vetter5a21b662016-05-24 17:13:53 +020016183 switch (INTEL_INFO(dev_priv)->gen) {
16184 case 2:
16185 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16186 break;
16187
16188 case 3:
16189 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16190 break;
16191
16192 case 4:
16193 case 5:
16194 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16195 break;
16196
16197 case 6:
16198 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16199 break;
16200 case 7:
16201 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16202 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16203 break;
16204 case 9:
16205 /* Drop through - unsupported since execlist only. */
16206 default:
16207 /* Default just returns -ENODEV to indicate unsupported */
16208 dev_priv->display.queue_flip = intel_default_queue_flip;
16209 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016210}
16211
Jesse Barnesb690e962010-07-19 13:53:12 -070016212/*
16213 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16214 * resume, or other times. This quirk makes sure that's the case for
16215 * affected systems.
16216 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016217static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016218{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016219 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016220
16221 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016222 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016223}
16224
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016225static void quirk_pipeb_force(struct drm_device *dev)
16226{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016227 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016228
16229 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16230 DRM_INFO("applying pipe b force quirk\n");
16231}
16232
Keith Packard435793d2011-07-12 14:56:22 -070016233/*
16234 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16235 */
16236static void quirk_ssc_force_disable(struct drm_device *dev)
16237{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016238 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016239 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016240 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016241}
16242
Carsten Emde4dca20e2012-03-15 15:56:26 +010016243/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016244 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16245 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016246 */
16247static void quirk_invert_brightness(struct drm_device *dev)
16248{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016249 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016250 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016251 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016252}
16253
Scot Doyle9c72cc62014-07-03 23:27:50 +000016254/* Some VBT's incorrectly indicate no backlight is present */
16255static void quirk_backlight_present(struct drm_device *dev)
16256{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016257 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016258 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16259 DRM_INFO("applying backlight present quirk\n");
16260}
16261
Jesse Barnesb690e962010-07-19 13:53:12 -070016262struct intel_quirk {
16263 int device;
16264 int subsystem_vendor;
16265 int subsystem_device;
16266 void (*hook)(struct drm_device *dev);
16267};
16268
Egbert Eich5f85f172012-10-14 15:46:38 +020016269/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16270struct intel_dmi_quirk {
16271 void (*hook)(struct drm_device *dev);
16272 const struct dmi_system_id (*dmi_id_list)[];
16273};
16274
16275static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16276{
16277 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16278 return 1;
16279}
16280
16281static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16282 {
16283 .dmi_id_list = &(const struct dmi_system_id[]) {
16284 {
16285 .callback = intel_dmi_reverse_brightness,
16286 .ident = "NCR Corporation",
16287 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16288 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16289 },
16290 },
16291 { } /* terminating entry */
16292 },
16293 .hook = quirk_invert_brightness,
16294 },
16295};
16296
Ben Widawskyc43b5632012-04-16 14:07:40 -070016297static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016298 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16299 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16300
Jesse Barnesb690e962010-07-19 13:53:12 -070016301 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16302 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16303
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016304 /* 830 needs to leave pipe A & dpll A up */
16305 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16306
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016307 /* 830 needs to leave pipe B & dpll B up */
16308 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16309
Keith Packard435793d2011-07-12 14:56:22 -070016310 /* Lenovo U160 cannot use SSC on LVDS */
16311 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016312
16313 /* Sony Vaio Y cannot use SSC on LVDS */
16314 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016315
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016316 /* Acer Aspire 5734Z must invert backlight brightness */
16317 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16318
16319 /* Acer/eMachines G725 */
16320 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16321
16322 /* Acer/eMachines e725 */
16323 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16324
16325 /* Acer/Packard Bell NCL20 */
16326 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16327
16328 /* Acer Aspire 4736Z */
16329 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016330
16331 /* Acer Aspire 5336 */
16332 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016333
16334 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16335 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016336
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016337 /* Acer C720 Chromebook (Core i3 4005U) */
16338 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16339
jens steinb2a96012014-10-28 20:25:53 +010016340 /* Apple Macbook 2,1 (Core 2 T7400) */
16341 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16342
Jani Nikula1b9448b02015-11-05 11:49:59 +020016343 /* Apple Macbook 4,1 */
16344 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16345
Scot Doyled4967d82014-07-03 23:27:52 +000016346 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16347 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016348
16349 /* HP Chromebook 14 (Celeron 2955U) */
16350 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016351
16352 /* Dell Chromebook 11 */
16353 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016354
16355 /* Dell Chromebook 11 (2015 version) */
16356 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016357};
16358
16359static void intel_init_quirks(struct drm_device *dev)
16360{
16361 struct pci_dev *d = dev->pdev;
16362 int i;
16363
16364 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16365 struct intel_quirk *q = &intel_quirks[i];
16366
16367 if (d->device == q->device &&
16368 (d->subsystem_vendor == q->subsystem_vendor ||
16369 q->subsystem_vendor == PCI_ANY_ID) &&
16370 (d->subsystem_device == q->subsystem_device ||
16371 q->subsystem_device == PCI_ANY_ID))
16372 q->hook(dev);
16373 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016374 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16375 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16376 intel_dmi_quirks[i].hook(dev);
16377 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016378}
16379
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016380/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016381static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016382{
David Weinehall52a05c32016-08-22 13:32:44 +030016383 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016384 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016385 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016386
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016387 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016388 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016389 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016390 sr1 = inb(VGA_SR_DATA);
16391 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016392 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016393 udelay(300);
16394
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016395 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016396 POSTING_READ(vga_reg);
16397}
16398
Daniel Vetterf8175862012-04-10 15:50:11 +020016399void intel_modeset_init_hw(struct drm_device *dev)
16400{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016401 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016402
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016403 intel_update_cdclk(dev_priv);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016404
16405 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16406
Ville Syrjälä46f16e62016-10-31 22:37:22 +020016407 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020016408}
16409
Matt Roperd93c0372015-12-03 11:37:41 -080016410/*
16411 * Calculate what we think the watermarks should be for the state we've read
16412 * out of the hardware and then immediately program those watermarks so that
16413 * we ensure the hardware settings match our internal state.
16414 *
16415 * We can calculate what we think WM's should be by creating a duplicate of the
16416 * current state (which was constructed during hardware readout) and running it
16417 * through the atomic check code to calculate new watermark values in the
16418 * state object.
16419 */
16420static void sanitize_watermarks(struct drm_device *dev)
16421{
16422 struct drm_i915_private *dev_priv = to_i915(dev);
16423 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016424 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016425 struct drm_crtc *crtc;
16426 struct drm_crtc_state *cstate;
16427 struct drm_modeset_acquire_ctx ctx;
16428 int ret;
16429 int i;
16430
16431 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016432 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016433 return;
16434
16435 /*
16436 * We need to hold connection_mutex before calling duplicate_state so
16437 * that the connector loop is protected.
16438 */
16439 drm_modeset_acquire_init(&ctx, 0);
16440retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016441 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016442 if (ret == -EDEADLK) {
16443 drm_modeset_backoff(&ctx);
16444 goto retry;
16445 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016446 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016447 }
16448
16449 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16450 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016451 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016452
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016453 intel_state = to_intel_atomic_state(state);
16454
Matt Ropered4a6a72016-02-23 17:20:13 -080016455 /*
16456 * Hardware readout is the only time we don't want to calculate
16457 * intermediate watermarks (since we don't trust the current
16458 * watermarks).
16459 */
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016460 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080016461
Matt Roperd93c0372015-12-03 11:37:41 -080016462 ret = intel_atomic_check(dev, state);
16463 if (ret) {
16464 /*
16465 * If we fail here, it means that the hardware appears to be
16466 * programmed in a way that shouldn't be possible, given our
16467 * understanding of watermark requirements. This might mean a
16468 * mistake in the hardware readout code or a mistake in the
16469 * watermark calculations for a given platform. Raise a WARN
16470 * so that this is noticeable.
16471 *
16472 * If this actually happens, we'll have to just leave the
16473 * BIOS-programmed watermarks untouched and hope for the best.
16474 */
16475 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016476 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016477 }
16478
16479 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016480 for_each_crtc_in_state(state, crtc, cstate, i) {
16481 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16482
Matt Ropered4a6a72016-02-23 17:20:13 -080016483 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016484 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016485 }
16486
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016487put_state:
Chris Wilson08536952016-10-14 13:18:18 +010016488 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016489fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016490 drm_modeset_drop_locks(&ctx);
16491 drm_modeset_acquire_fini(&ctx);
16492}
16493
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016494int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080016495{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016496 struct drm_i915_private *dev_priv = to_i915(dev);
16497 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016498 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016499 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016500
16501 drm_mode_config_init(dev);
16502
16503 dev->mode_config.min_width = 0;
16504 dev->mode_config.min_height = 0;
16505
Dave Airlie019d96c2011-09-29 16:20:42 +010016506 dev->mode_config.preferred_depth = 24;
16507 dev->mode_config.prefer_shadow = 1;
16508
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016509 dev->mode_config.allow_fb_modifiers = true;
16510
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016511 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016512
Jesse Barnesb690e962010-07-19 13:53:12 -070016513 intel_init_quirks(dev);
16514
Ville Syrjälä62d75df2016-10-31 22:37:25 +020016515 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016516
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016517 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016518 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070016519
Lukas Wunner69f92f62015-07-15 13:57:35 +020016520 /*
16521 * There may be no VBT; and if the BIOS enabled SSC we can
16522 * just keep using it to avoid unnecessary flicker. Whereas if the
16523 * BIOS isn't using it, don't assume it will work even if the VBT
16524 * indicates as much.
16525 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016526 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020016527 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16528 DREF_SSC1_ENABLE);
16529
16530 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16531 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16532 bios_lvds_use_ssc ? "en" : "dis",
16533 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16534 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16535 }
16536 }
16537
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016538 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016539 dev->mode_config.max_width = 2048;
16540 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016541 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016542 dev->mode_config.max_width = 4096;
16543 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016544 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016545 dev->mode_config.max_width = 8192;
16546 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016547 }
Damien Lespiau068be562014-03-28 14:17:49 +000016548
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010016549 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16550 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030016551 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016552 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016553 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16554 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16555 } else {
16556 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16557 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16558 }
16559
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016560 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016561
Zhao Yakui28c97732009-10-09 11:39:41 +080016562 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016563 INTEL_INFO(dev_priv)->num_pipes,
16564 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016565
Damien Lespiau055e3932014-08-18 13:49:10 +010016566 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016567 int ret;
16568
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020016569 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016570 if (ret) {
16571 drm_mode_config_cleanup(dev);
16572 return ret;
16573 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016574 }
16575
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016576 intel_update_czclk(dev_priv);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016577 intel_update_cdclk(dev_priv);
Ville Syrjälä6a259b12016-11-29 16:13:57 +020016578 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016579
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016580 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016581
Ville Syrjäläb2045352016-05-13 23:41:27 +030016582 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016583 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030016584
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016585 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016586 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020016587 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000016588
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016589 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016590 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016591 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016592
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016593 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016594 struct intel_initial_plane_config plane_config = {};
16595
Jesse Barnes46f297f2014-03-07 08:57:48 -080016596 if (!crtc->active)
16597 continue;
16598
Jesse Barnes46f297f2014-03-07 08:57:48 -080016599 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016600 * Note that reserving the BIOS fb up front prevents us
16601 * from stuffing other stolen allocations like the ring
16602 * on top. This prevents some ugliness at boot time, and
16603 * can even allow for smooth boot transitions if the BIOS
16604 * fb is large enough for the active pipe configuration.
16605 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016606 dev_priv->display.get_initial_plane_config(crtc,
16607 &plane_config);
16608
16609 /*
16610 * If the fb is shared between multiple heads, we'll
16611 * just get the first one.
16612 */
16613 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016614 }
Matt Roperd93c0372015-12-03 11:37:41 -080016615
16616 /*
16617 * Make sure hardware watermarks really match the state we read out.
16618 * Note that we need to do this after reconstructing the BIOS fb's
16619 * since the watermark calculation done here will use pstate->fb.
16620 */
16621 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016622
16623 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010016624}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016625
Daniel Vetter7fad7982012-07-04 17:51:47 +020016626static void intel_enable_pipe_a(struct drm_device *dev)
16627{
16628 struct intel_connector *connector;
16629 struct drm_connector *crt = NULL;
16630 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016631 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016632
16633 /* We can't just switch on the pipe A, we need to set things up with a
16634 * proper mode and output configuration. As a gross hack, enable pipe A
16635 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016636 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016637 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16638 crt = &connector->base;
16639 break;
16640 }
16641 }
16642
16643 if (!crt)
16644 return;
16645
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016646 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016647 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016648}
16649
Daniel Vetterfa555832012-10-10 23:14:00 +020016650static bool
16651intel_check_plane_mapping(struct intel_crtc *crtc)
16652{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016653 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016654 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016655
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016656 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016657 return true;
16658
Ville Syrjälä649636e2015-09-22 19:50:01 +030016659 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016660
16661 if ((val & DISPLAY_PLANE_ENABLE) &&
16662 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16663 return false;
16664
16665 return true;
16666}
16667
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016668static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16669{
16670 struct drm_device *dev = crtc->base.dev;
16671 struct intel_encoder *encoder;
16672
16673 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16674 return true;
16675
16676 return false;
16677}
16678
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016679static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16680{
16681 struct drm_device *dev = encoder->base.dev;
16682 struct intel_connector *connector;
16683
16684 for_each_connector_on_encoder(dev, &encoder->base, connector)
16685 return connector;
16686
16687 return NULL;
16688}
16689
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016690static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16691 enum transcoder pch_transcoder)
16692{
16693 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16694 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16695}
16696
Daniel Vetter24929352012-07-02 20:28:59 +020016697static void intel_sanitize_crtc(struct intel_crtc *crtc)
16698{
16699 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016700 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016701 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016702
Daniel Vetter24929352012-07-02 20:28:59 +020016703 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016704 if (!transcoder_is_dsi(cpu_transcoder)) {
16705 i915_reg_t reg = PIPECONF(cpu_transcoder);
16706
16707 I915_WRITE(reg,
16708 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16709 }
Daniel Vetter24929352012-07-02 20:28:59 +020016710
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016711 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016712 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016713 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016714 struct intel_plane *plane;
16715
Daniel Vetter96256042015-02-13 21:03:42 +010016716 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016717
16718 /* Disable everything but the primary plane */
16719 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16720 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16721 continue;
16722
16723 plane->disable_plane(&plane->base, &crtc->base);
16724 }
Daniel Vetter96256042015-02-13 21:03:42 +010016725 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016726
Daniel Vetter24929352012-07-02 20:28:59 +020016727 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016728 * disable the crtc (and hence change the state) if it is wrong. Note
16729 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016730 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016731 bool plane;
16732
Ville Syrjälä78108b72016-05-27 20:59:19 +030016733 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16734 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016735
16736 /* Pipe has the wrong plane attached and the plane is active.
16737 * Temporarily change the plane mapping and disable everything
16738 * ... */
16739 plane = crtc->plane;
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016740 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016741 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016742 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016743 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016744 }
Daniel Vetter24929352012-07-02 20:28:59 +020016745
Daniel Vetter7fad7982012-07-04 17:51:47 +020016746 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16747 crtc->pipe == PIPE_A && !crtc->active) {
16748 /* BIOS forgot to enable pipe A, this mostly happens after
16749 * resume. Force-enable the pipe to fix this, the update_dpms
16750 * call below we restore the pipe to the right state, but leave
16751 * the required bits on. */
16752 intel_enable_pipe_a(dev);
16753 }
16754
Daniel Vetter24929352012-07-02 20:28:59 +020016755 /* Adjust the state of the output pipe according to whether we
16756 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016757 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016758 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016759
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010016760 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016761 /*
16762 * We start out with underrun reporting disabled to avoid races.
16763 * For correct bookkeeping mark this on active crtcs.
16764 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016765 * Also on gmch platforms we dont have any hardware bits to
16766 * disable the underrun reporting. Which means we need to start
16767 * out with underrun reporting disabled also on inactive pipes,
16768 * since otherwise we'll complain about the garbage we read when
16769 * e.g. coming up after runtime pm.
16770 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016771 * No protection against concurrent access is required - at
16772 * worst a fifo underrun happens which also sets this to false.
16773 */
16774 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016775 /*
16776 * We track the PCH trancoder underrun reporting state
16777 * within the crtc. With crtc for pipe A housing the underrun
16778 * reporting state for PCH transcoder A, crtc for pipe B housing
16779 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16780 * and marking underrun reporting as disabled for the non-existing
16781 * PCH transcoders B and C would prevent enabling the south
16782 * error interrupt (see cpt_can_enable_serr_int()).
16783 */
16784 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16785 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016786 }
Daniel Vetter24929352012-07-02 20:28:59 +020016787}
16788
16789static void intel_sanitize_encoder(struct intel_encoder *encoder)
16790{
16791 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016792
16793 /* We need to check both for a crtc link (meaning that the
16794 * encoder is active and trying to read from a pipe) and the
16795 * pipe itself being active. */
16796 bool has_active_crtc = encoder->base.crtc &&
16797 to_intel_crtc(encoder->base.crtc)->active;
16798
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016799 connector = intel_encoder_find_connector(encoder);
16800 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016801 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16802 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016803 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016804
16805 /* Connector is active, but has no active pipe. This is
16806 * fallout from our resume register restoring. Disable
16807 * the encoder manually again. */
16808 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016809 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16810
Daniel Vetter24929352012-07-02 20:28:59 +020016811 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16812 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016813 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016814 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016815 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016816 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016817 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016818 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016819
16820 /* Inconsistent output/port/pipe state happens presumably due to
16821 * a bug in one of the get_hw_state functions. Or someplace else
16822 * in our code, like the register restore mess on resume. Clamp
16823 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016824
16825 connector->base.dpms = DRM_MODE_DPMS_OFF;
16826 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016827 }
16828 /* Enabled encoders without active connectors will be fixed in
16829 * the crtc fixup. */
16830}
16831
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016832void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016833{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016834 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016835
Imre Deak04098752014-02-18 00:02:16 +020016836 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16837 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016838 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020016839 }
16840}
16841
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016842void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020016843{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016844 /* This function can be called both from intel_modeset_setup_hw_state or
16845 * at a very early point in our resume sequence, where the power well
16846 * structures are not yet restored. Since this function is at a very
16847 * paranoid "someone might have enabled VGA while we were not looking"
16848 * level, just check if the power well is enabled instead of trying to
16849 * follow the "don't touch the power well if we don't need it" policy
16850 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016851 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016852 return;
16853
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016854 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020016855
16856 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016857}
16858
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016859static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016860{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016861 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016862
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016863 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016864}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016865
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016866/* FIXME read out full plane state for all planes */
16867static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016868{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016869 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016870 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016871 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016872
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016873 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016874 primary_get_hw_state(to_intel_plane(primary));
16875
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016876 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016877 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016878}
16879
Daniel Vetter30e984d2013-06-05 13:34:17 +020016880static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016881{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016882 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016883 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016884 struct intel_crtc *crtc;
16885 struct intel_encoder *encoder;
16886 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016887 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016888
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016889 dev_priv->active_crtcs = 0;
16890
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016891 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016892 struct intel_crtc_state *crtc_state = crtc->config;
16893 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016894
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016895 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016896 memset(crtc_state, 0, sizeof(*crtc_state));
16897 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016898
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016899 crtc_state->base.active = crtc_state->base.enable =
16900 dev_priv->display.get_pipe_config(crtc, crtc_state);
16901
16902 crtc->base.enabled = crtc_state->base.enable;
16903 crtc->active = crtc_state->base.active;
16904
16905 if (crtc_state->base.active) {
16906 dev_priv->active_crtcs |= 1 << crtc->pipe;
16907
Clint Taylorc89e39f2016-05-13 23:41:21 +030016908 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016909 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016910 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016911 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16912 else
16913 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016914
16915 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16916 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16917 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016918 }
16919
16920 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016921
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016922 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016923
Ville Syrjälä78108b72016-05-27 20:59:19 +030016924 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16925 crtc->base.base.id, crtc->base.name,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000016926 enableddisabled(crtc->active));
Daniel Vetter24929352012-07-02 20:28:59 +020016927 }
16928
Daniel Vetter53589012013-06-05 13:34:16 +020016929 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16930 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16931
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016932 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16933 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016934 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016935 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016936 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016937 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016938 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016939 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016940
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016941 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016942 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016943 }
16944
Damien Lespiaub2784e12014-08-05 11:29:37 +010016945 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016946 pipe = 0;
16947
16948 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjälä98187832016-10-31 22:37:10 +020016949 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020016950
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016951 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030016952 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016953 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016954 } else {
16955 encoder->base.crtc = NULL;
16956 }
16957
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016958 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000016959 encoder->base.base.id, encoder->base.name,
16960 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016961 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016962 }
16963
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016964 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016965 if (connector->get_hw_state(connector)) {
16966 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016967
16968 encoder = connector->encoder;
16969 connector->base.encoder = &encoder->base;
16970
16971 if (encoder->base.crtc &&
16972 encoder->base.crtc->state->active) {
16973 /*
16974 * This has to be done during hardware readout
16975 * because anything calling .crtc_disable may
16976 * rely on the connector_mask being accurate.
16977 */
16978 encoder->base.crtc->state->connector_mask |=
16979 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016980 encoder->base.crtc->state->encoder_mask |=
16981 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016982 }
16983
Daniel Vetter24929352012-07-02 20:28:59 +020016984 } else {
16985 connector->base.dpms = DRM_MODE_DPMS_OFF;
16986 connector->base.encoder = NULL;
16987 }
16988 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000016989 connector->base.base.id, connector->base.name,
16990 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020016991 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016992
16993 for_each_intel_crtc(dev, crtc) {
16994 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16995
16996 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16997 if (crtc->base.state->active) {
16998 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16999 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
17000 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
17001
17002 /*
17003 * The initial mode needs to be set in order to keep
17004 * the atomic core happy. It wants a valid mode if the
17005 * crtc's enabled, so we do the above call.
17006 *
17007 * At this point some state updated by the connectors
17008 * in their ->detect() callback has not run yet, so
17009 * no recalculation can be done yet.
17010 *
17011 * Even if we could do a recalculation and modeset
17012 * right now it would cause a double modeset if
17013 * fbdev or userspace chooses a different initial mode.
17014 *
17015 * If that happens, someone indicated they wanted a
17016 * mode change, which means it's safe to do a full
17017 * recalculation.
17018 */
17019 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030017020
17021 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
17022 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017023 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020017024
17025 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017026 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020017027}
17028
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017029/* Scan out the current hw modeset state,
17030 * and sanitizes it to the current state
17031 */
17032static void
17033intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020017034{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017035 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020017036 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020017037 struct intel_crtc *crtc;
17038 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020017039 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020017040
17041 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020017042
17043 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010017044 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020017045 intel_sanitize_encoder(encoder);
17046 }
17047
Damien Lespiau055e3932014-08-18 13:49:10 +010017048 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020017049 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020017050
Daniel Vetter24929352012-07-02 20:28:59 +020017051 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020017052 intel_dump_pipe_config(crtc, crtc->config,
17053 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020017054 }
Daniel Vetter9a935852012-07-05 22:34:27 +020017055
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020017056 intel_modeset_update_connector_atomic_state(dev);
17057
Daniel Vetter35c95372013-07-17 06:55:04 +020017058 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17059 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17060
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010017061 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020017062 continue;
17063
17064 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17065
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017066 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020017067 pll->on = false;
17068 }
17069
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010017070 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030017071 vlv_wm_get_hw_state(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010017072 else if (IS_GEN9(dev_priv))
Pradeep Bhat30789992014-11-04 17:06:45 +000017073 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010017074 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030017075 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017076
17077 for_each_intel_crtc(dev, crtc) {
17078 unsigned long put_domains;
17079
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010017080 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017081 if (WARN_ON(put_domains))
17082 modeset_put_power_domains(dev_priv, put_domains);
17083 }
17084 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020017085
17086 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017087}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030017088
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017089void intel_display_resume(struct drm_device *dev)
17090{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017091 struct drm_i915_private *dev_priv = to_i915(dev);
17092 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17093 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017094 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020017095
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017096 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030017097 if (state)
17098 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017099
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017100 /*
17101 * This is a cludge because with real atomic modeset mode_config.mutex
17102 * won't be taken. Unfortunately some probed state like
17103 * audio_codec_enable is still protected by mode_config.mutex, so lock
17104 * it here for now.
17105 */
17106 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017107 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017108
Maarten Lankhorst73974892016-08-05 23:28:27 +030017109 while (1) {
17110 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17111 if (ret != -EDEADLK)
17112 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017113
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017114 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017115 }
17116
Maarten Lankhorst73974892016-08-05 23:28:27 +030017117 if (!ret)
17118 ret = __intel_display_resume(dev, state);
17119
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017120 drm_modeset_drop_locks(&ctx);
17121 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017122 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017123
Chris Wilson08536952016-10-14 13:18:18 +010017124 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017125 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010017126 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010017127}
17128
17129void intel_modeset_gem_init(struct drm_device *dev)
17130{
Chris Wilsondc979972016-05-10 14:10:04 +010017131 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017132 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070017133 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080017134
Chris Wilsondc979972016-05-10 14:10:04 +010017135 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017136
Chris Wilson1833b132012-05-09 11:56:28 +010017137 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020017138
Chris Wilson1ee8da62016-05-12 12:43:23 +010017139 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017140
17141 /*
17142 * Make sure any fbs we allocated at startup are properly
17143 * pinned & fenced. When we do the allocation it's too early
17144 * for this.
17145 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010017146 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010017147 struct i915_vma *vma;
17148
Matt Roper2ff8fde2014-07-08 07:50:07 -070017149 obj = intel_fb_obj(c->primary->fb);
17150 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080017151 continue;
17152
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017153 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017154 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020017155 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017156 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017157 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080017158 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17159 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100017160 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020017161 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017162 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020017163 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017164 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080017165 }
17166 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017167}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017168
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017169int intel_connector_register(struct drm_connector *connector)
17170{
17171 struct intel_connector *intel_connector = to_intel_connector(connector);
17172 int ret;
17173
17174 ret = intel_backlight_device_register(intel_connector);
17175 if (ret)
17176 goto err;
17177
17178 return 0;
17179
17180err:
17181 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017182}
17183
Chris Wilsonc191eca2016-06-17 11:40:33 +010017184void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017185{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017186 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017187
Chris Wilsone63d87c2016-06-17 11:40:34 +010017188 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017189 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017190}
17191
Jesse Barnes79e53942008-11-07 14:24:08 -080017192void intel_modeset_cleanup(struct drm_device *dev)
17193{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017194 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017195
Chris Wilsondc979972016-05-10 14:10:04 +010017196 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017197
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017198 /*
17199 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017200 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017201 * experience fancy races otherwise.
17202 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017203 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017204
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017205 /*
17206 * Due to the hpd irq storm handling the hotplug work can re-arm the
17207 * poll handlers. Hence disable polling after hpd handling is shut down.
17208 */
Keith Packardf87ea762010-10-03 19:36:26 -070017209 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017210
Jesse Barnes723bfd72010-10-07 16:01:13 -070017211 intel_unregister_dsm_handler();
17212
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017213 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017214
Chris Wilson1630fe72011-07-08 12:22:42 +010017215 /* flush any delayed tasks or pending work */
17216 flush_scheduled_work();
17217
Jesse Barnes79e53942008-11-07 14:24:08 -080017218 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017219
Chris Wilson1ee8da62016-05-12 12:43:23 +010017220 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017221
Chris Wilsondc979972016-05-10 14:10:04 +010017222 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017223
Tvrtko Ursulin40196442016-12-01 14:16:42 +000017224 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080017225}
17226
Chris Wilsondf0e9242010-09-09 16:20:55 +010017227void intel_connector_attach_encoder(struct intel_connector *connector,
17228 struct intel_encoder *encoder)
17229{
17230 connector->encoder = encoder;
17231 drm_mode_connector_attach_encoder(&connector->base,
17232 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017233}
Dave Airlie28d52042009-09-21 14:33:58 +100017234
17235/*
17236 * set vga decode state - true == enable VGA decode
17237 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017238int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100017239{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017240 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017241 u16 gmch_ctrl;
17242
Chris Wilson75fa0412014-02-07 18:37:02 -020017243 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17244 DRM_ERROR("failed to read control word\n");
17245 return -EIO;
17246 }
17247
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017248 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17249 return 0;
17250
Dave Airlie28d52042009-09-21 14:33:58 +100017251 if (state)
17252 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17253 else
17254 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017255
17256 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17257 DRM_ERROR("failed to write control word\n");
17258 return -EIO;
17259 }
17260
Dave Airlie28d52042009-09-21 14:33:58 +100017261 return 0;
17262}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017263
Chris Wilson98a2f412016-10-12 10:05:18 +010017264#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17265
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017266struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017267
17268 u32 power_well_driver;
17269
Chris Wilson63b66e52013-08-08 15:12:06 +020017270 int num_transcoders;
17271
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017272 struct intel_cursor_error_state {
17273 u32 control;
17274 u32 position;
17275 u32 base;
17276 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017277 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017278
17279 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017280 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017281 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030017282 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017283 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017284
17285 struct intel_plane_error_state {
17286 u32 control;
17287 u32 stride;
17288 u32 size;
17289 u32 pos;
17290 u32 addr;
17291 u32 surface;
17292 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017293 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017294
17295 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017296 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017297 enum transcoder cpu_transcoder;
17298
17299 u32 conf;
17300
17301 u32 htotal;
17302 u32 hblank;
17303 u32 hsync;
17304 u32 vtotal;
17305 u32 vblank;
17306 u32 vsync;
17307 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017308};
17309
17310struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017311intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017312{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017313 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017314 int transcoders[] = {
17315 TRANSCODER_A,
17316 TRANSCODER_B,
17317 TRANSCODER_C,
17318 TRANSCODER_EDP,
17319 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017320 int i;
17321
Chris Wilsonc0336662016-05-06 15:40:21 +010017322 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017323 return NULL;
17324
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017325 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017326 if (error == NULL)
17327 return NULL;
17328
Chris Wilsonc0336662016-05-06 15:40:21 +010017329 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017330 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17331
Damien Lespiau055e3932014-08-18 13:49:10 +010017332 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017333 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017334 __intel_display_power_is_enabled(dev_priv,
17335 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017336 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017337 continue;
17338
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017339 error->cursor[i].control = I915_READ(CURCNTR(i));
17340 error->cursor[i].position = I915_READ(CURPOS(i));
17341 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017342
17343 error->plane[i].control = I915_READ(DSPCNTR(i));
17344 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017345 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017346 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017347 error->plane[i].pos = I915_READ(DSPPOS(i));
17348 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017349 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017350 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017351 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017352 error->plane[i].surface = I915_READ(DSPSURF(i));
17353 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17354 }
17355
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017356 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030017357
Chris Wilsonc0336662016-05-06 15:40:21 +010017358 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030017359 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017360 }
17361
Jani Nikula4d1de972016-03-18 17:05:42 +020017362 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017363 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017364 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017365 error->num_transcoders++; /* Account for eDP. */
17366
17367 for (i = 0; i < error->num_transcoders; i++) {
17368 enum transcoder cpu_transcoder = transcoders[i];
17369
Imre Deakddf9c532013-11-27 22:02:02 +020017370 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017371 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017372 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017373 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017374 continue;
17375
Chris Wilson63b66e52013-08-08 15:12:06 +020017376 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17377
17378 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17379 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17380 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17381 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17382 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17383 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17384 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017385 }
17386
17387 return error;
17388}
17389
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017390#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17391
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017392void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017393intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017394 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017395 struct intel_display_error_state *error)
17396{
17397 int i;
17398
Chris Wilson63b66e52013-08-08 15:12:06 +020017399 if (!error)
17400 return;
17401
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000017402 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010017403 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017404 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017405 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017406 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017407 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017408 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017409 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017410 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030017411 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017412
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017413 err_printf(m, "Plane [%d]:\n", i);
17414 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17415 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017416 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017417 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17418 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017419 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010017420 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017421 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017422 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017423 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17424 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017425 }
17426
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017427 err_printf(m, "Cursor [%d]:\n", i);
17428 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17429 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17430 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017431 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017432
17433 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017434 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017435 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017436 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017437 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017438 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17439 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17440 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17441 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17442 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17443 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17444 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17445 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017446}
Chris Wilson98a2f412016-10-12 10:05:18 +010017447
17448#endif