blob: 7aa9a8c12b545d861cea9fd26d8ddfdf36c6fea1 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010029#include <linux/module.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010030#include <linux/pm_runtime.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010031
32#include <drm/drm_atomic_helper.h>
33#include <drm/drm_fourcc.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070034#include <drm/drm_plane_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010035
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036#include "i915_drv.h"
37#include "intel_drv.h"
Jani Nikula98afa312019-04-05 14:00:08 +030038#include "intel_fbc.h"
Jani Nikula696173b2019-04-05 14:00:15 +030039#include "intel_pm.h"
Jani Nikulaf9a79f92019-04-05 14:00:24 +030040#include "intel_sprite.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020041#include "../../../platform/x86/intel_ips.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030042
Ben Widawskydc39fff2013-10-18 12:32:07 -070043/**
Jani Nikula18afd442016-01-18 09:19:48 +020044 * DOC: RC6
45 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070046 * RC6 is a special power stage which allows the GPU to enter an very
47 * low-voltage mode when idle, using down to 0V while at this stage. This
48 * stage is entered automatically when the GPU is idle when RC6 support is
49 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
50 *
51 * There are different RC6 modes available in Intel GPU, which differentiate
52 * among each other with the latency required to enter and leave RC6 and
53 * voltage consumed by the GPU in different states.
54 *
55 * The combination of the following flags define which states GPU is allowed
56 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
57 * RC6pp is deepest RC6. Their support by hardware varies according to the
58 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
59 * which brings the most power savings; deeper states save more power, but
60 * require higher latency to switch to and wake up.
61 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070062
Ville Syrjälä46f16e62016-10-31 22:37:22 +020063static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030064{
Ville Syrjälä93564042017-08-24 22:10:51 +030065 if (HAS_LLC(dev_priv)) {
66 /*
67 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080068 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030069 *
70 * Must match Sampler, Pixel Back End, and Media. See
71 * WaCompressedResourceSamplerPbeMediaNewHashMode.
72 */
73 I915_WRITE(CHICKEN_PAR1_1,
74 I915_READ(CHICKEN_PAR1_1) |
75 SKL_DE_COMPRESSED_HASH_MODE);
76 }
77
Rodrigo Vivi82525c12017-06-08 08:50:00 -070078 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030079 I915_WRITE(CHICKEN_PAR1_1,
80 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
81
Rodrigo Vivi82525c12017-06-08 08:50:00 -070082 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030083 I915_WRITE(GEN8_CHICKEN_DCPR_1,
84 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030085
Rodrigo Vivi82525c12017-06-08 08:50:00 -070086 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
87 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030088 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
89 DISP_FBC_WM_DIS |
90 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030091
Rodrigo Vivi82525c12017-06-08 08:50:00 -070092 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030093 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
94 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053095
96 if (IS_SKYLAKE(dev_priv)) {
97 /* WaDisableDopClockGating */
98 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
99 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
100 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300101}
102
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200103static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +0200104{
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200105 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200106
Nick Hoatha7546152015-06-29 14:07:32 +0100107 /* WaDisableSDEUnitClockGating:bxt */
108 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
109 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
110
Imre Deak32608ca2015-03-11 11:10:27 +0200111 /*
112 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200113 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200114 */
Imre Deak32608ca2015-03-11 11:10:27 +0200115 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200116 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200117
118 /*
119 * Wa: Backlight PWM may stop in the asserted state, causing backlight
120 * to stay fully on.
121 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200122 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
123 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200124}
125
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200126static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
127{
128 gen9_init_clock_gating(dev_priv);
129
130 /*
131 * WaDisablePWMClockGating:glk
132 * Backlight PWM may stop in the asserted state, causing backlight
133 * to stay fully on.
134 */
135 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
136 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200137
138 /* WaDDIIOTimeout:glk */
139 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
140 u32 val = I915_READ(CHICKEN_MISC_2);
141 val &= ~(GLK_CL0_PWR_DOWN |
142 GLK_CL1_PWR_DOWN |
143 GLK_CL2_PWR_DOWN);
144 I915_WRITE(CHICKEN_MISC_2, val);
145 }
146
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200147}
148
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200149static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200150{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200151 u32 tmp;
152
153 tmp = I915_READ(CLKCFG);
154
155 switch (tmp & CLKCFG_FSB_MASK) {
156 case CLKCFG_FSB_533:
157 dev_priv->fsb_freq = 533; /* 133*4 */
158 break;
159 case CLKCFG_FSB_800:
160 dev_priv->fsb_freq = 800; /* 200*4 */
161 break;
162 case CLKCFG_FSB_667:
163 dev_priv->fsb_freq = 667; /* 167*4 */
164 break;
165 case CLKCFG_FSB_400:
166 dev_priv->fsb_freq = 400; /* 100*4 */
167 break;
168 }
169
170 switch (tmp & CLKCFG_MEM_MASK) {
171 case CLKCFG_MEM_533:
172 dev_priv->mem_freq = 533;
173 break;
174 case CLKCFG_MEM_667:
175 dev_priv->mem_freq = 667;
176 break;
177 case CLKCFG_MEM_800:
178 dev_priv->mem_freq = 800;
179 break;
180 }
181
182 /* detect pineview DDR3 setting */
183 tmp = I915_READ(CSHRDDR3CTL);
184 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
185}
186
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200187static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200188{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200189 u16 ddrpll, csipll;
190
191 ddrpll = I915_READ16(DDRMPLL1);
192 csipll = I915_READ16(CSIPLL0);
193
194 switch (ddrpll & 0xff) {
195 case 0xc:
196 dev_priv->mem_freq = 800;
197 break;
198 case 0x10:
199 dev_priv->mem_freq = 1066;
200 break;
201 case 0x14:
202 dev_priv->mem_freq = 1333;
203 break;
204 case 0x18:
205 dev_priv->mem_freq = 1600;
206 break;
207 default:
208 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
209 ddrpll & 0xff);
210 dev_priv->mem_freq = 0;
211 break;
212 }
213
Daniel Vetter20e4d402012-08-08 23:35:39 +0200214 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200215
216 switch (csipll & 0x3ff) {
217 case 0x00c:
218 dev_priv->fsb_freq = 3200;
219 break;
220 case 0x00e:
221 dev_priv->fsb_freq = 3733;
222 break;
223 case 0x010:
224 dev_priv->fsb_freq = 4266;
225 break;
226 case 0x012:
227 dev_priv->fsb_freq = 4800;
228 break;
229 case 0x014:
230 dev_priv->fsb_freq = 5333;
231 break;
232 case 0x016:
233 dev_priv->fsb_freq = 5866;
234 break;
235 case 0x018:
236 dev_priv->fsb_freq = 6400;
237 break;
238 default:
239 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
240 csipll & 0x3ff);
241 dev_priv->fsb_freq = 0;
242 break;
243 }
244
245 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200246 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200247 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200248 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200249 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200250 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200251 }
252}
253
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300254static const struct cxsr_latency cxsr_latency_table[] = {
255 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
256 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
257 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
258 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
259 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
260
261 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
262 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
263 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
264 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
265 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
266
267 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
268 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
269 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
270 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
271 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
272
273 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
274 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
275 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
276 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
277 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
278
279 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
280 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
281 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
282 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
283 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
284
285 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
286 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
287 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
288 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
289 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
290};
291
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100292static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
293 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300294 int fsb,
295 int mem)
296{
297 const struct cxsr_latency *latency;
298 int i;
299
300 if (fsb == 0 || mem == 0)
301 return NULL;
302
303 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
304 latency = &cxsr_latency_table[i];
305 if (is_desktop == latency->is_desktop &&
306 is_ddr3 == latency->is_ddr3 &&
307 fsb == latency->fsb_freq && mem == latency->mem_freq)
308 return latency;
309 }
310
311 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
312
313 return NULL;
314}
315
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200316static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
317{
318 u32 val;
319
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100320 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200321
322 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
323 if (enable)
324 val &= ~FORCE_DDR_HIGH_FREQ;
325 else
326 val |= FORCE_DDR_HIGH_FREQ;
327 val &= ~FORCE_DDR_LOW_FREQ;
328 val |= FORCE_DDR_FREQ_REQ_ACK;
329 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
330
331 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
332 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
333 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
334
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100335 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200336}
337
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200338static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
339{
340 u32 val;
341
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100342 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200343
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200344 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200345 if (enable)
346 val |= DSP_MAXFIFO_PM5_ENABLE;
347 else
348 val &= ~DSP_MAXFIFO_PM5_ENABLE;
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200349 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200350
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100351 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200352}
353
Ville Syrjäläf4998962015-03-10 17:02:21 +0200354#define FW_WM(value, plane) \
355 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
356
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200357static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300358{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200359 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300360 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300361
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100362 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200363 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300364 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300365 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200366 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200367 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300368 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300369 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200370 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200371 val = I915_READ(DSPFW3);
372 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
373 if (enable)
374 val |= PINEVIEW_SELF_REFRESH_EN;
375 else
376 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300377 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300378 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100379 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200380 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300381 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
382 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
383 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300384 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100385 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300386 /*
387 * FIXME can't find a bit like this for 915G, and
388 * and yet it does have the related watermark in
389 * FW_BLC_SELF. What's going on?
390 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200391 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300392 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
393 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
394 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300395 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300396 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200397 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300398 }
399
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200400 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
401
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200402 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
403 enableddisabled(enable),
404 enableddisabled(was_enabled));
405
406 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300407}
408
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300409/**
410 * intel_set_memory_cxsr - Configure CxSR state
411 * @dev_priv: i915 device
412 * @enable: Allow vs. disallow CxSR
413 *
414 * Allow or disallow the system to enter a special CxSR
415 * (C-state self refresh) state. What typically happens in CxSR mode
416 * is that several display FIFOs may get combined into a single larger
417 * FIFO for a particular plane (so called max FIFO mode) to allow the
418 * system to defer memory fetches longer, and the memory will enter
419 * self refresh.
420 *
421 * Note that enabling CxSR does not guarantee that the system enter
422 * this special mode, nor does it guarantee that the system stays
423 * in that mode once entered. So this just allows/disallows the system
424 * to autonomously utilize the CxSR mode. Other factors such as core
425 * C-states will affect when/if the system actually enters/exits the
426 * CxSR mode.
427 *
428 * Note that on VLV/CHV this actually only controls the max FIFO mode,
429 * and the system is free to enter/exit memory self refresh at any time
430 * even when the use of CxSR has been disallowed.
431 *
432 * While the system is actually in the CxSR/max FIFO mode, some plane
433 * control registers will not get latched on vblank. Thus in order to
434 * guarantee the system will respond to changes in the plane registers
435 * we must always disallow CxSR prior to making changes to those registers.
436 * Unfortunately the system will re-evaluate the CxSR conditions at
437 * frame start which happens after vblank start (which is when the plane
438 * registers would get latched), so we can't proceed with the plane update
439 * during the same frame where we disallowed CxSR.
440 *
441 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
442 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
443 * the hardware w.r.t. HPLL SR when writing to plane registers.
444 * Disallowing just CxSR is sufficient.
445 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200446bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200447{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200448 bool ret;
449
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200450 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200451 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300452 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
453 dev_priv->wm.vlv.cxsr = enable;
454 else if (IS_G4X(dev_priv))
455 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200456 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200457
458 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200459}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200460
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300461/*
462 * Latency for FIFO fetches is dependent on several factors:
463 * - memory configuration (speed, channels)
464 * - chipset
465 * - current MCH state
466 * It can be fairly high in some situations, so here we assume a fairly
467 * pessimal value. It's a tradeoff between extra memory fetches (if we
468 * set this value too high, the FIFO will fetch frequently to stay full)
469 * and power consumption (set it too low to save power and we might see
470 * FIFO underruns and display "flicker").
471 *
472 * A value of 5us seems to be a good balance; safe for very low end
473 * platforms but not overly aggressive on lower latency configs.
474 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100475static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300476
Ville Syrjäläb5004722015-03-05 21:19:47 +0200477#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
478 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
479
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200480static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200481{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200482 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200483 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200484 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200485 enum pipe pipe = crtc->pipe;
486 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200487
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200488 switch (pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200489 u32 dsparb, dsparb2, dsparb3;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200490 case PIPE_A:
491 dsparb = I915_READ(DSPARB);
492 dsparb2 = I915_READ(DSPARB2);
493 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
494 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
495 break;
496 case PIPE_B:
497 dsparb = I915_READ(DSPARB);
498 dsparb2 = I915_READ(DSPARB2);
499 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
500 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
501 break;
502 case PIPE_C:
503 dsparb2 = I915_READ(DSPARB2);
504 dsparb3 = I915_READ(DSPARB3);
505 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
506 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
507 break;
508 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200509 MISSING_CASE(pipe);
510 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200511 }
512
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200513 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
514 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
515 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
516 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200517}
518
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200519static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
520 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200522 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300523 int size;
524
525 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200526 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300527 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
528
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200529 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
530 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531
532 return size;
533}
534
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200535static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
536 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200538 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300539 int size;
540
541 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200542 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300543 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
544 size >>= 1; /* Convert to cachelines */
545
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200546 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
547 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548
549 return size;
550}
551
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200552static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
553 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300554{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200555 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556 int size;
557
558 size = dsparb & 0x7f;
559 size >>= 2; /* Convert to cachelines */
560
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200561 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
562 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300563
564 return size;
565}
566
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567/* Pineview has different values for various configs */
568static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300569 .fifo_size = PINEVIEW_DISPLAY_FIFO,
570 .max_wm = PINEVIEW_MAX_WM,
571 .default_wm = PINEVIEW_DFT_WM,
572 .guard_size = PINEVIEW_GUARD_WM,
573 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300574};
575static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300576 .fifo_size = PINEVIEW_DISPLAY_FIFO,
577 .max_wm = PINEVIEW_MAX_WM,
578 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
579 .guard_size = PINEVIEW_GUARD_WM,
580 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300581};
582static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300583 .fifo_size = PINEVIEW_CURSOR_FIFO,
584 .max_wm = PINEVIEW_CURSOR_MAX_WM,
585 .default_wm = PINEVIEW_CURSOR_DFT_WM,
586 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
587 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588};
589static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300590 .fifo_size = PINEVIEW_CURSOR_FIFO,
591 .max_wm = PINEVIEW_CURSOR_MAX_WM,
592 .default_wm = PINEVIEW_CURSOR_DFT_WM,
593 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
594 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300595};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300596static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300597 .fifo_size = I965_CURSOR_FIFO,
598 .max_wm = I965_CURSOR_MAX_WM,
599 .default_wm = I965_CURSOR_DFT_WM,
600 .guard_size = 2,
601 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300602};
603static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300604 .fifo_size = I945_FIFO_SIZE,
605 .max_wm = I915_MAX_WM,
606 .default_wm = 1,
607 .guard_size = 2,
608 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300609};
610static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300611 .fifo_size = I915_FIFO_SIZE,
612 .max_wm = I915_MAX_WM,
613 .default_wm = 1,
614 .guard_size = 2,
615 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300617static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300618 .fifo_size = I855GM_FIFO_SIZE,
619 .max_wm = I915_MAX_WM,
620 .default_wm = 1,
621 .guard_size = 2,
622 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300623};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300624static const struct intel_watermark_params i830_bc_wm_info = {
625 .fifo_size = I855GM_FIFO_SIZE,
626 .max_wm = I915_MAX_WM/2,
627 .default_wm = 1,
628 .guard_size = 2,
629 .cacheline_size = I830_FIFO_LINE_SIZE,
630};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200631static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300632 .fifo_size = I830_FIFO_SIZE,
633 .max_wm = I915_MAX_WM,
634 .default_wm = 1,
635 .guard_size = 2,
636 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300637};
638
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300639/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300640 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
641 * @pixel_rate: Pipe pixel rate in kHz
642 * @cpp: Plane bytes per pixel
643 * @latency: Memory wakeup latency in 0.1us units
644 *
645 * Compute the watermark using the method 1 or "small buffer"
646 * formula. The caller may additonally add extra cachelines
647 * to account for TLB misses and clock crossings.
648 *
649 * This method is concerned with the short term drain rate
650 * of the FIFO, ie. it does not account for blanking periods
651 * which would effectively reduce the average drain rate across
652 * a longer period. The name "small" refers to the fact the
653 * FIFO is relatively small compared to the amount of data
654 * fetched.
655 *
656 * The FIFO level vs. time graph might look something like:
657 *
658 * |\ |\
659 * | \ | \
660 * __---__---__ (- plane active, _ blanking)
661 * -> time
662 *
663 * or perhaps like this:
664 *
665 * |\|\ |\|\
666 * __----__----__ (- plane active, _ blanking)
667 * -> time
668 *
669 * Returns:
670 * The watermark in bytes
671 */
672static unsigned int intel_wm_method1(unsigned int pixel_rate,
673 unsigned int cpp,
674 unsigned int latency)
675{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200676 u64 ret;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300677
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200678 ret = (u64)pixel_rate * cpp * latency;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300679 ret = DIV_ROUND_UP_ULL(ret, 10000);
680
681 return ret;
682}
683
684/**
685 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
686 * @pixel_rate: Pipe pixel rate in kHz
687 * @htotal: Pipe horizontal total
688 * @width: Plane width in pixels
689 * @cpp: Plane bytes per pixel
690 * @latency: Memory wakeup latency in 0.1us units
691 *
692 * Compute the watermark using the method 2 or "large buffer"
693 * formula. The caller may additonally add extra cachelines
694 * to account for TLB misses and clock crossings.
695 *
696 * This method is concerned with the long term drain rate
697 * of the FIFO, ie. it does account for blanking periods
698 * which effectively reduce the average drain rate across
699 * a longer period. The name "large" refers to the fact the
700 * FIFO is relatively large compared to the amount of data
701 * fetched.
702 *
703 * The FIFO level vs. time graph might look something like:
704 *
705 * |\___ |\___
706 * | \___ | \___
707 * | \ | \
708 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
709 * -> time
710 *
711 * Returns:
712 * The watermark in bytes
713 */
714static unsigned int intel_wm_method2(unsigned int pixel_rate,
715 unsigned int htotal,
716 unsigned int width,
717 unsigned int cpp,
718 unsigned int latency)
719{
720 unsigned int ret;
721
722 /*
723 * FIXME remove once all users are computing
724 * watermarks in the correct place.
725 */
726 if (WARN_ON_ONCE(htotal == 0))
727 htotal = 1;
728
729 ret = (latency * pixel_rate) / (htotal * 10000);
730 ret = (ret + 1) * width * cpp;
731
732 return ret;
733}
734
735/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300736 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300737 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000739 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200740 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300741 * @latency_ns: memory latency for the platform
742 *
743 * Calculate the watermark level (the level at which the display plane will
744 * start fetching from memory again). Each chip has a different display
745 * FIFO size and allocation, so the caller needs to figure that out and pass
746 * in the correct intel_watermark_params structure.
747 *
748 * As the pixel clock runs, the FIFO will be drained at a rate that depends
749 * on the pixel size. When it reaches the watermark level, it'll start
750 * fetching FIFO line sized based chunks from memory until the FIFO fills
751 * past the watermark point. If the FIFO drains completely, a FIFO underrun
752 * will occur, and a display engine hang could result.
753 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300754static unsigned int intel_calculate_wm(int pixel_rate,
755 const struct intel_watermark_params *wm,
756 int fifo_size, int cpp,
757 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300758{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300759 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300760
761 /*
762 * Note: we need to make sure we don't overflow for various clock &
763 * latency values.
764 * clocks go from a few thousand to several hundred thousand.
765 * latency is usually a few thousand
766 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300767 entries = intel_wm_method1(pixel_rate, cpp,
768 latency_ns / 100);
769 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
770 wm->guard_size;
771 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300773 wm_size = fifo_size - entries;
774 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775
776 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300777 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300778 wm_size = wm->max_wm;
779 if (wm_size <= 0)
780 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300781
782 /*
783 * Bspec seems to indicate that the value shouldn't be lower than
784 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
785 * Lets go for 8 which is the burst size since certain platforms
786 * already use a hardcoded 8 (which is what the spec says should be
787 * done).
788 */
789 if (wm_size <= 8)
790 wm_size = 8;
791
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300792 return wm_size;
793}
794
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300795static bool is_disabling(int old, int new, int threshold)
796{
797 return old >= threshold && new < threshold;
798}
799
800static bool is_enabling(int old, int new, int threshold)
801{
802 return old < threshold && new >= threshold;
803}
804
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300805static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
806{
807 return dev_priv->wm.max_level + 1;
808}
809
Ville Syrjälä24304d812017-03-14 17:10:49 +0200810static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
811 const struct intel_plane_state *plane_state)
812{
813 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
814
815 /* FIXME check the 'enable' instead */
816 if (!crtc_state->base.active)
817 return false;
818
819 /*
820 * Treat cursor with fb as always visible since cursor updates
821 * can happen faster than the vrefresh rate, and the current
822 * watermark code doesn't handle that correctly. Cursor updates
823 * which set/clear the fb or change the cursor size are going
824 * to get throttled by intel_legacy_cursor_update() to work
825 * around this problem with the watermark code.
826 */
827 if (plane->id == PLANE_CURSOR)
828 return plane_state->base.fb != NULL;
829 else
830 return plane_state->base.visible;
831}
832
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200833static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300834{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200835 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300836
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200837 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200838 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839 if (enabled)
840 return NULL;
841 enabled = crtc;
842 }
843 }
844
845 return enabled;
846}
847
Ville Syrjälä432081b2016-10-31 22:37:03 +0200848static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300849{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200850 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200851 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300852 const struct cxsr_latency *latency;
853 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300854 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300855
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +0000856 latency = intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100857 dev_priv->is_ddr3,
858 dev_priv->fsb_freq,
859 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300860 if (!latency) {
861 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300862 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300863 return;
864 }
865
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200866 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300867 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200868 const struct drm_display_mode *adjusted_mode =
869 &crtc->config->base.adjusted_mode;
870 const struct drm_framebuffer *fb =
871 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200872 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300873 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300874
875 /* Display SR */
876 wm = intel_calculate_wm(clock, &pineview_display_wm,
877 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200878 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300879 reg = I915_READ(DSPFW1);
880 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200881 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300882 I915_WRITE(DSPFW1, reg);
883 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
884
885 /* cursor SR */
886 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
887 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300888 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300889 reg = I915_READ(DSPFW3);
890 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200891 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300892 I915_WRITE(DSPFW3, reg);
893
894 /* Display HPLL off SR */
895 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
896 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200897 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300898 reg = I915_READ(DSPFW3);
899 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200900 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300901 I915_WRITE(DSPFW3, reg);
902
903 /* cursor HPLL off SR */
904 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
905 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300906 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300907 reg = I915_READ(DSPFW3);
908 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200909 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300910 I915_WRITE(DSPFW3, reg);
911 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
912
Imre Deak5209b1f2014-07-01 12:36:17 +0300913 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300914 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300915 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300916 }
917}
918
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300919/*
920 * Documentation says:
921 * "If the line size is small, the TLB fetches can get in the way of the
922 * data fetches, causing some lag in the pixel data return which is not
923 * accounted for in the above formulas. The following adjustment only
924 * needs to be applied if eight whole lines fit in the buffer at once.
925 * The WM is adjusted upwards by the difference between the FIFO size
926 * and the size of 8 whole lines. This adjustment is always performed
927 * in the actual pixel depth regardless of whether FBC is enabled or not."
928 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000929static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300930{
931 int tlb_miss = fifo_size * 64 - width * cpp * 8;
932
933 return max(0, tlb_miss);
934}
935
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300936static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
937 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300938{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300939 enum pipe pipe;
940
941 for_each_pipe(dev_priv, pipe)
942 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
943
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300944 I915_WRITE(DSPFW1,
945 FW_WM(wm->sr.plane, SR) |
946 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
947 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
948 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
949 I915_WRITE(DSPFW2,
950 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
951 FW_WM(wm->sr.fbc, FBC_SR) |
952 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
953 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
954 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
955 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
956 I915_WRITE(DSPFW3,
957 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
958 FW_WM(wm->sr.cursor, CURSOR_SR) |
959 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
960 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300961
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300962 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300963}
964
Ville Syrjälä15665972015-03-10 16:16:28 +0200965#define FW_WM_VLV(value, plane) \
966 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
967
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200968static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200969 const struct vlv_wm_values *wm)
970{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200971 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200972
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200973 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200974 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
975
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200976 I915_WRITE(VLV_DDL(pipe),
977 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
978 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
979 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
980 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
981 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200982
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200983 /*
984 * Zero the (unused) WM1 watermarks, and also clear all the
985 * high order bits so that there are no out of bounds values
986 * present in the registers during the reprogramming.
987 */
988 I915_WRITE(DSPHOWM, 0);
989 I915_WRITE(DSPHOWM1, 0);
990 I915_WRITE(DSPFW4, 0);
991 I915_WRITE(DSPFW5, 0);
992 I915_WRITE(DSPFW6, 0);
993
Ville Syrjäläae801522015-03-05 21:19:49 +0200994 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200995 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200996 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
997 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
998 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200999 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001000 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
1001 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
1002 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001003 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001004 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001005
1006 if (IS_CHERRYVIEW(dev_priv)) {
1007 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001008 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1009 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001010 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001011 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1012 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001013 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001014 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1015 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001016 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001017 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001018 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1019 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1020 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1021 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1022 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1023 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1024 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1025 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1026 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001027 } else {
1028 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001029 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1030 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001031 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001032 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001033 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1034 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1035 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1036 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1037 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1038 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001039 }
1040
1041 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001042}
1043
Ville Syrjälä15665972015-03-10 16:16:28 +02001044#undef FW_WM_VLV
1045
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001046static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1047{
1048 /* all latencies in usec */
1049 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1050 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001051 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001052
Ville Syrjälä79d94302017-04-21 21:14:30 +03001053 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001054}
1055
1056static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1057{
1058 /*
1059 * DSPCNTR[13] supposedly controls whether the
1060 * primary plane can use the FIFO space otherwise
1061 * reserved for the sprite plane. It's not 100% clear
1062 * what the actual FIFO size is, but it looks like we
1063 * can happily set both primary and sprite watermarks
1064 * up to 127 cachelines. So that would seem to mean
1065 * that either DSPCNTR[13] doesn't do anything, or that
1066 * the total FIFO is >= 256 cachelines in size. Either
1067 * way, we don't seem to have to worry about this
1068 * repartitioning as the maximum watermark value the
1069 * register can hold for each plane is lower than the
1070 * minimum FIFO size.
1071 */
1072 switch (plane_id) {
1073 case PLANE_CURSOR:
1074 return 63;
1075 case PLANE_PRIMARY:
1076 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1077 case PLANE_SPRITE0:
1078 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1079 default:
1080 MISSING_CASE(plane_id);
1081 return 0;
1082 }
1083}
1084
1085static int g4x_fbc_fifo_size(int level)
1086{
1087 switch (level) {
1088 case G4X_WM_LEVEL_SR:
1089 return 7;
1090 case G4X_WM_LEVEL_HPLL:
1091 return 15;
1092 default:
1093 MISSING_CASE(level);
1094 return 0;
1095 }
1096}
1097
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001098static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1099 const struct intel_plane_state *plane_state,
1100 int level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001101{
1102 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1103 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1104 const struct drm_display_mode *adjusted_mode =
1105 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001106 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1107 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001108
1109 if (latency == 0)
1110 return USHRT_MAX;
1111
1112 if (!intel_wm_plane_visible(crtc_state, plane_state))
1113 return 0;
1114
1115 /*
1116 * Not 100% sure which way ELK should go here as the
1117 * spec only says CL/CTG should assume 32bpp and BW
1118 * doesn't need to. But as these things followed the
1119 * mobile vs. desktop lines on gen3 as well, let's
1120 * assume ELK doesn't need this.
1121 *
1122 * The spec also fails to list such a restriction for
1123 * the HPLL watermark, which seems a little strange.
1124 * Let's use 32bpp for the HPLL watermark as well.
1125 */
1126 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1127 level != G4X_WM_LEVEL_NORMAL)
1128 cpp = 4;
1129 else
1130 cpp = plane_state->base.fb->format->cpp[0];
1131
1132 clock = adjusted_mode->crtc_clock;
1133 htotal = adjusted_mode->crtc_htotal;
1134
1135 if (plane->id == PLANE_CURSOR)
1136 width = plane_state->base.crtc_w;
1137 else
1138 width = drm_rect_width(&plane_state->base.dst);
1139
1140 if (plane->id == PLANE_CURSOR) {
1141 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1142 } else if (plane->id == PLANE_PRIMARY &&
1143 level == G4X_WM_LEVEL_NORMAL) {
1144 wm = intel_wm_method1(clock, cpp, latency);
1145 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001146 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001147
1148 small = intel_wm_method1(clock, cpp, latency);
1149 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1150
1151 wm = min(small, large);
1152 }
1153
1154 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1155 width, cpp);
1156
1157 wm = DIV_ROUND_UP(wm, 64) + 2;
1158
Chris Wilson1a1f1282017-11-07 14:03:38 +00001159 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001160}
1161
1162static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1163 int level, enum plane_id plane_id, u16 value)
1164{
1165 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1166 bool dirty = false;
1167
1168 for (; level < intel_wm_num_levels(dev_priv); level++) {
1169 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1170
1171 dirty |= raw->plane[plane_id] != value;
1172 raw->plane[plane_id] = value;
1173 }
1174
1175 return dirty;
1176}
1177
1178static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1179 int level, u16 value)
1180{
1181 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1182 bool dirty = false;
1183
1184 /* NORMAL level doesn't have an FBC watermark */
1185 level = max(level, G4X_WM_LEVEL_SR);
1186
1187 for (; level < intel_wm_num_levels(dev_priv); level++) {
1188 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1189
1190 dirty |= raw->fbc != value;
1191 raw->fbc = value;
1192 }
1193
1194 return dirty;
1195}
1196
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001197static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1198 const struct intel_plane_state *pstate,
1199 u32 pri_val);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001200
1201static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1202 const struct intel_plane_state *plane_state)
1203{
1204 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1205 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1206 enum plane_id plane_id = plane->id;
1207 bool dirty = false;
1208 int level;
1209
1210 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1211 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1212 if (plane_id == PLANE_PRIMARY)
1213 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1214 goto out;
1215 }
1216
1217 for (level = 0; level < num_levels; level++) {
1218 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1219 int wm, max_wm;
1220
1221 wm = g4x_compute_wm(crtc_state, plane_state, level);
1222 max_wm = g4x_plane_fifo_size(plane_id, level);
1223
1224 if (wm > max_wm)
1225 break;
1226
1227 dirty |= raw->plane[plane_id] != wm;
1228 raw->plane[plane_id] = wm;
1229
1230 if (plane_id != PLANE_PRIMARY ||
1231 level == G4X_WM_LEVEL_NORMAL)
1232 continue;
1233
1234 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1235 raw->plane[plane_id]);
1236 max_wm = g4x_fbc_fifo_size(level);
1237
1238 /*
1239 * FBC wm is not mandatory as we
1240 * can always just disable its use.
1241 */
1242 if (wm > max_wm)
1243 wm = USHRT_MAX;
1244
1245 dirty |= raw->fbc != wm;
1246 raw->fbc = wm;
1247 }
1248
1249 /* mark watermarks as invalid */
1250 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1251
1252 if (plane_id == PLANE_PRIMARY)
1253 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1254
1255 out:
1256 if (dirty) {
1257 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1258 plane->base.name,
1259 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1260 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1261 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1262
1263 if (plane_id == PLANE_PRIMARY)
1264 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1265 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1266 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1267 }
1268
1269 return dirty;
1270}
1271
1272static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1273 enum plane_id plane_id, int level)
1274{
1275 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1276
1277 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1278}
1279
1280static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1281 int level)
1282{
1283 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1284
1285 if (level > dev_priv->wm.max_level)
1286 return false;
1287
1288 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1289 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1290 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1291}
1292
1293/* mark all levels starting from 'level' as invalid */
1294static void g4x_invalidate_wms(struct intel_crtc *crtc,
1295 struct g4x_wm_state *wm_state, int level)
1296{
1297 if (level <= G4X_WM_LEVEL_NORMAL) {
1298 enum plane_id plane_id;
1299
1300 for_each_plane_id_on_crtc(crtc, plane_id)
1301 wm_state->wm.plane[plane_id] = USHRT_MAX;
1302 }
1303
1304 if (level <= G4X_WM_LEVEL_SR) {
1305 wm_state->cxsr = false;
1306 wm_state->sr.cursor = USHRT_MAX;
1307 wm_state->sr.plane = USHRT_MAX;
1308 wm_state->sr.fbc = USHRT_MAX;
1309 }
1310
1311 if (level <= G4X_WM_LEVEL_HPLL) {
1312 wm_state->hpll_en = false;
1313 wm_state->hpll.cursor = USHRT_MAX;
1314 wm_state->hpll.plane = USHRT_MAX;
1315 wm_state->hpll.fbc = USHRT_MAX;
1316 }
1317}
1318
1319static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1320{
1321 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1322 struct intel_atomic_state *state =
1323 to_intel_atomic_state(crtc_state->base.state);
1324 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1325 int num_active_planes = hweight32(crtc_state->active_planes &
1326 ~BIT(PLANE_CURSOR));
1327 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001328 const struct intel_plane_state *old_plane_state;
1329 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001330 struct intel_plane *plane;
1331 enum plane_id plane_id;
1332 int i, level;
1333 unsigned int dirty = 0;
1334
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001335 for_each_oldnew_intel_plane_in_state(state, plane,
1336 old_plane_state,
1337 new_plane_state, i) {
1338 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001339 old_plane_state->base.crtc != &crtc->base)
1340 continue;
1341
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001342 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001343 dirty |= BIT(plane->id);
1344 }
1345
1346 if (!dirty)
1347 return 0;
1348
1349 level = G4X_WM_LEVEL_NORMAL;
1350 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1351 goto out;
1352
1353 raw = &crtc_state->wm.g4x.raw[level];
1354 for_each_plane_id_on_crtc(crtc, plane_id)
1355 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1356
1357 level = G4X_WM_LEVEL_SR;
1358
1359 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1360 goto out;
1361
1362 raw = &crtc_state->wm.g4x.raw[level];
1363 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1364 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1365 wm_state->sr.fbc = raw->fbc;
1366
1367 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1368
1369 level = G4X_WM_LEVEL_HPLL;
1370
1371 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1372 goto out;
1373
1374 raw = &crtc_state->wm.g4x.raw[level];
1375 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1376 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1377 wm_state->hpll.fbc = raw->fbc;
1378
1379 wm_state->hpll_en = wm_state->cxsr;
1380
1381 level++;
1382
1383 out:
1384 if (level == G4X_WM_LEVEL_NORMAL)
1385 return -EINVAL;
1386
1387 /* invalidate the higher levels */
1388 g4x_invalidate_wms(crtc, wm_state, level);
1389
1390 /*
1391 * Determine if the FBC watermark(s) can be used. IF
1392 * this isn't the case we prefer to disable the FBC
1393 ( watermark(s) rather than disable the SR/HPLL
1394 * level(s) entirely.
1395 */
1396 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1397
1398 if (level >= G4X_WM_LEVEL_SR &&
1399 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1400 wm_state->fbc_en = false;
1401 else if (level >= G4X_WM_LEVEL_HPLL &&
1402 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1403 wm_state->fbc_en = false;
1404
1405 return 0;
1406}
1407
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001408static int g4x_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001409{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001410 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001411 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1412 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1413 struct intel_atomic_state *intel_state =
1414 to_intel_atomic_state(new_crtc_state->base.state);
1415 const struct intel_crtc_state *old_crtc_state =
1416 intel_atomic_get_old_crtc_state(intel_state, crtc);
1417 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001418 enum plane_id plane_id;
1419
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001420 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1421 *intermediate = *optimal;
1422
1423 intermediate->cxsr = false;
1424 intermediate->hpll_en = false;
1425 goto out;
1426 }
1427
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001428 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001429 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001430 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001431 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001432 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1433
1434 for_each_plane_id_on_crtc(crtc, plane_id) {
1435 intermediate->wm.plane[plane_id] =
1436 max(optimal->wm.plane[plane_id],
1437 active->wm.plane[plane_id]);
1438
1439 WARN_ON(intermediate->wm.plane[plane_id] >
1440 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1441 }
1442
1443 intermediate->sr.plane = max(optimal->sr.plane,
1444 active->sr.plane);
1445 intermediate->sr.cursor = max(optimal->sr.cursor,
1446 active->sr.cursor);
1447 intermediate->sr.fbc = max(optimal->sr.fbc,
1448 active->sr.fbc);
1449
1450 intermediate->hpll.plane = max(optimal->hpll.plane,
1451 active->hpll.plane);
1452 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1453 active->hpll.cursor);
1454 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1455 active->hpll.fbc);
1456
1457 WARN_ON((intermediate->sr.plane >
1458 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1459 intermediate->sr.cursor >
1460 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1461 intermediate->cxsr);
1462 WARN_ON((intermediate->sr.plane >
1463 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1464 intermediate->sr.cursor >
1465 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1466 intermediate->hpll_en);
1467
1468 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1469 intermediate->fbc_en && intermediate->cxsr);
1470 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1471 intermediate->fbc_en && intermediate->hpll_en);
1472
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001473out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001474 /*
1475 * If our intermediate WM are identical to the final WM, then we can
1476 * omit the post-vblank programming; only update if it's different.
1477 */
1478 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001479 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001480
1481 return 0;
1482}
1483
1484static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1485 struct g4x_wm_values *wm)
1486{
1487 struct intel_crtc *crtc;
1488 int num_active_crtcs = 0;
1489
1490 wm->cxsr = true;
1491 wm->hpll_en = true;
1492 wm->fbc_en = true;
1493
1494 for_each_intel_crtc(&dev_priv->drm, crtc) {
1495 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1496
1497 if (!crtc->active)
1498 continue;
1499
1500 if (!wm_state->cxsr)
1501 wm->cxsr = false;
1502 if (!wm_state->hpll_en)
1503 wm->hpll_en = false;
1504 if (!wm_state->fbc_en)
1505 wm->fbc_en = false;
1506
1507 num_active_crtcs++;
1508 }
1509
1510 if (num_active_crtcs != 1) {
1511 wm->cxsr = false;
1512 wm->hpll_en = false;
1513 wm->fbc_en = false;
1514 }
1515
1516 for_each_intel_crtc(&dev_priv->drm, crtc) {
1517 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1518 enum pipe pipe = crtc->pipe;
1519
1520 wm->pipe[pipe] = wm_state->wm;
1521 if (crtc->active && wm->cxsr)
1522 wm->sr = wm_state->sr;
1523 if (crtc->active && wm->hpll_en)
1524 wm->hpll = wm_state->hpll;
1525 }
1526}
1527
1528static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1529{
1530 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1531 struct g4x_wm_values new_wm = {};
1532
1533 g4x_merge_wm(dev_priv, &new_wm);
1534
1535 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1536 return;
1537
1538 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1539 _intel_set_memory_cxsr(dev_priv, false);
1540
1541 g4x_write_wm_values(dev_priv, &new_wm);
1542
1543 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1544 _intel_set_memory_cxsr(dev_priv, true);
1545
1546 *old_wm = new_wm;
1547}
1548
1549static void g4x_initial_watermarks(struct intel_atomic_state *state,
1550 struct intel_crtc_state *crtc_state)
1551{
1552 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1553 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1554
1555 mutex_lock(&dev_priv->wm.wm_mutex);
1556 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1557 g4x_program_watermarks(dev_priv);
1558 mutex_unlock(&dev_priv->wm.wm_mutex);
1559}
1560
1561static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1562 struct intel_crtc_state *crtc_state)
1563{
1564 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1566
1567 if (!crtc_state->wm.need_postvbl_update)
1568 return;
1569
1570 mutex_lock(&dev_priv->wm.wm_mutex);
1571 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1572 g4x_program_watermarks(dev_priv);
1573 mutex_unlock(&dev_priv->wm.wm_mutex);
1574}
1575
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001576/* latency must be in 0.1us units. */
1577static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001578 unsigned int htotal,
1579 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001580 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001581 unsigned int latency)
1582{
1583 unsigned int ret;
1584
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001585 ret = intel_wm_method2(pixel_rate, htotal,
1586 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001587 ret = DIV_ROUND_UP(ret, 64);
1588
1589 return ret;
1590}
1591
Ville Syrjäläbb726512016-10-31 22:37:24 +02001592static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001593{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001594 /* all latencies in usec */
1595 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1596
Ville Syrjälä58590c12015-09-08 21:05:12 +03001597 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1598
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001599 if (IS_CHERRYVIEW(dev_priv)) {
1600 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1601 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001602
1603 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001604 }
1605}
1606
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001607static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1608 const struct intel_plane_state *plane_state,
1609 int level)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001610{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001611 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001612 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001613 const struct drm_display_mode *adjusted_mode =
1614 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001615 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001616
1617 if (dev_priv->wm.pri_latency[level] == 0)
1618 return USHRT_MAX;
1619
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001620 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001621 return 0;
1622
Daniel Vetteref426c12017-01-04 11:41:10 +01001623 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001624 clock = adjusted_mode->crtc_clock;
1625 htotal = adjusted_mode->crtc_htotal;
1626 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001627
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001628 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001629 /*
1630 * FIXME the formula gives values that are
1631 * too big for the cursor FIFO, and hence we
1632 * would never be able to use cursors. For
1633 * now just hardcode the watermark.
1634 */
1635 wm = 63;
1636 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001637 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001638 dev_priv->wm.pri_latency[level] * 10);
1639 }
1640
Chris Wilson1a1f1282017-11-07 14:03:38 +00001641 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001642}
1643
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001644static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1645{
1646 return (active_planes & (BIT(PLANE_SPRITE0) |
1647 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1648}
1649
Ville Syrjälä5012e602017-03-02 19:14:56 +02001650static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001651{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001652 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001653 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001654 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001655 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001656 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1657 int num_active_planes = hweight32(active_planes);
1658 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001659 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001660 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001661 unsigned int total_rate;
1662 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001663
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001664 /*
1665 * When enabling sprite0 after sprite1 has already been enabled
1666 * we tend to get an underrun unless sprite0 already has some
1667 * FIFO space allcoated. Hence we always allocate at least one
1668 * cacheline for sprite0 whenever sprite1 is enabled.
1669 *
1670 * All other plane enable sequences appear immune to this problem.
1671 */
1672 if (vlv_need_sprite0_fifo_workaround(active_planes))
1673 sprite0_fifo_extra = 1;
1674
Ville Syrjälä5012e602017-03-02 19:14:56 +02001675 total_rate = raw->plane[PLANE_PRIMARY] +
1676 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001677 raw->plane[PLANE_SPRITE1] +
1678 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679
Ville Syrjälä5012e602017-03-02 19:14:56 +02001680 if (total_rate > fifo_size)
1681 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001682
Ville Syrjälä5012e602017-03-02 19:14:56 +02001683 if (total_rate == 0)
1684 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001685
Ville Syrjälä5012e602017-03-02 19:14:56 +02001686 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001687 unsigned int rate;
1688
Ville Syrjälä5012e602017-03-02 19:14:56 +02001689 if ((active_planes & BIT(plane_id)) == 0) {
1690 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001691 continue;
1692 }
1693
Ville Syrjälä5012e602017-03-02 19:14:56 +02001694 rate = raw->plane[plane_id];
1695 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1696 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001697 }
1698
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001699 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1700 fifo_left -= sprite0_fifo_extra;
1701
Ville Syrjälä5012e602017-03-02 19:14:56 +02001702 fifo_state->plane[PLANE_CURSOR] = 63;
1703
1704 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001705
1706 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001707 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001708 int plane_extra;
1709
1710 if (fifo_left == 0)
1711 break;
1712
Ville Syrjälä5012e602017-03-02 19:14:56 +02001713 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001714 continue;
1715
1716 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001717 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001718 fifo_left -= plane_extra;
1719 }
1720
Ville Syrjälä5012e602017-03-02 19:14:56 +02001721 WARN_ON(active_planes != 0 && fifo_left != 0);
1722
1723 /* give it all to the first plane if none are active */
1724 if (active_planes == 0) {
1725 WARN_ON(fifo_left != fifo_size);
1726 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1727 }
1728
1729 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001730}
1731
Ville Syrjäläff32c542017-03-02 19:14:57 +02001732/* mark all levels starting from 'level' as invalid */
1733static void vlv_invalidate_wms(struct intel_crtc *crtc,
1734 struct vlv_wm_state *wm_state, int level)
1735{
1736 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1737
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001738 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001739 enum plane_id plane_id;
1740
1741 for_each_plane_id_on_crtc(crtc, plane_id)
1742 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1743
1744 wm_state->sr[level].cursor = USHRT_MAX;
1745 wm_state->sr[level].plane = USHRT_MAX;
1746 }
1747}
1748
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001749static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1750{
1751 if (wm > fifo_size)
1752 return USHRT_MAX;
1753 else
1754 return fifo_size - wm;
1755}
1756
Ville Syrjäläff32c542017-03-02 19:14:57 +02001757/*
1758 * Starting from 'level' set all higher
1759 * levels to 'value' in the "raw" watermarks.
1760 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001761static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001762 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001763{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001764 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001765 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001766 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001767
Ville Syrjäläff32c542017-03-02 19:14:57 +02001768 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001769 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001770
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001771 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001772 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001773 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001774
1775 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001776}
1777
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001778static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1779 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001780{
1781 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1782 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001783 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001784 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001785 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001786
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001787 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001788 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1789 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001790 }
1791
1792 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001793 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001794 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1795 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1796
Ville Syrjäläff32c542017-03-02 19:14:57 +02001797 if (wm > max_wm)
1798 break;
1799
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001800 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001801 raw->plane[plane_id] = wm;
1802 }
1803
1804 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001805 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001806
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001807out:
1808 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001809 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001810 plane->base.name,
1811 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1812 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1813 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1814
1815 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001816}
1817
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001818static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1819 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001820{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001821 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001822 &crtc_state->wm.vlv.raw[level];
1823 const struct vlv_fifo_state *fifo_state =
1824 &crtc_state->wm.vlv.fifo_state;
1825
1826 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1827}
1828
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001829static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001830{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001831 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1832 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1833 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1834 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001835}
1836
1837static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001838{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001839 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001840 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001841 struct intel_atomic_state *state =
1842 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001843 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001844 const struct vlv_fifo_state *fifo_state =
1845 &crtc_state->wm.vlv.fifo_state;
1846 int num_active_planes = hweight32(crtc_state->active_planes &
1847 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001848 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001849 const struct intel_plane_state *old_plane_state;
1850 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001851 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001852 enum plane_id plane_id;
1853 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001854 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001855
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001856 for_each_oldnew_intel_plane_in_state(state, plane,
1857 old_plane_state,
1858 new_plane_state, i) {
1859 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001860 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001861 continue;
1862
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001863 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001864 dirty |= BIT(plane->id);
1865 }
1866
1867 /*
1868 * DSPARB registers may have been reset due to the
1869 * power well being turned off. Make sure we restore
1870 * them to a consistent state even if no primary/sprite
1871 * planes are initially active.
1872 */
1873 if (needs_modeset)
1874 crtc_state->fifo_changed = true;
1875
1876 if (!dirty)
1877 return 0;
1878
1879 /* cursor changes don't warrant a FIFO recompute */
1880 if (dirty & ~BIT(PLANE_CURSOR)) {
1881 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001882 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001883 const struct vlv_fifo_state *old_fifo_state =
1884 &old_crtc_state->wm.vlv.fifo_state;
1885
1886 ret = vlv_compute_fifo(crtc_state);
1887 if (ret)
1888 return ret;
1889
1890 if (needs_modeset ||
1891 memcmp(old_fifo_state, fifo_state,
1892 sizeof(*fifo_state)) != 0)
1893 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001894 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001895
Ville Syrjäläff32c542017-03-02 19:14:57 +02001896 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001897 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001898 /*
1899 * Note that enabling cxsr with no primary/sprite planes
1900 * enabled can wedge the pipe. Hence we only allow cxsr
1901 * with exactly one enabled primary/sprite plane.
1902 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001903 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904
Ville Syrjälä5012e602017-03-02 19:14:56 +02001905 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001906 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001907 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001908
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001909 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001910 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001911
Ville Syrjäläff32c542017-03-02 19:14:57 +02001912 for_each_plane_id_on_crtc(crtc, plane_id) {
1913 wm_state->wm[level].plane[plane_id] =
1914 vlv_invert_wm_value(raw->plane[plane_id],
1915 fifo_state->plane[plane_id]);
1916 }
1917
1918 wm_state->sr[level].plane =
1919 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001920 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001921 raw->plane[PLANE_SPRITE1]),
1922 sr_fifo_size);
1923
1924 wm_state->sr[level].cursor =
1925 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1926 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001927 }
1928
Ville Syrjäläff32c542017-03-02 19:14:57 +02001929 if (level == 0)
1930 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001931
Ville Syrjäläff32c542017-03-02 19:14:57 +02001932 /* limit to only levels we can actually handle */
1933 wm_state->num_levels = level;
1934
1935 /* invalidate the higher levels */
1936 vlv_invalidate_wms(crtc, wm_state, level);
1937
1938 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001939}
1940
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001941#define VLV_FIFO(plane, value) \
1942 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1943
Ville Syrjäläff32c542017-03-02 19:14:57 +02001944static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1945 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001946{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001947 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001948 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001949 const struct vlv_fifo_state *fifo_state =
1950 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001951 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001952
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001953 if (!crtc_state->fifo_changed)
1954 return;
1955
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001956 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1957 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1958 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001959
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001960 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1961 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001962
Ville Syrjäläc137d662017-03-02 19:15:06 +02001963 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1964
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001965 /*
1966 * uncore.lock serves a double purpose here. It allows us to
1967 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1968 * it protects the DSPARB registers from getting clobbered by
1969 * parallel updates from multiple pipes.
1970 *
1971 * intel_pipe_update_start() has already disabled interrupts
1972 * for us, so a plain spin_lock() is sufficient here.
1973 */
1974 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001975
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001976 switch (crtc->pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001977 u32 dsparb, dsparb2, dsparb3;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001978 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001979 dsparb = I915_READ_FW(DSPARB);
1980 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001981
1982 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1983 VLV_FIFO(SPRITEB, 0xff));
1984 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1985 VLV_FIFO(SPRITEB, sprite1_start));
1986
1987 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1988 VLV_FIFO(SPRITEB_HI, 0x1));
1989 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1990 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1991
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001992 I915_WRITE_FW(DSPARB, dsparb);
1993 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001994 break;
1995 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001996 dsparb = I915_READ_FW(DSPARB);
1997 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001998
1999 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
2000 VLV_FIFO(SPRITED, 0xff));
2001 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
2002 VLV_FIFO(SPRITED, sprite1_start));
2003
2004 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2005 VLV_FIFO(SPRITED_HI, 0xff));
2006 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2007 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2008
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002009 I915_WRITE_FW(DSPARB, dsparb);
2010 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002011 break;
2012 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002013 dsparb3 = I915_READ_FW(DSPARB3);
2014 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002015
2016 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2017 VLV_FIFO(SPRITEF, 0xff));
2018 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2019 VLV_FIFO(SPRITEF, sprite1_start));
2020
2021 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2022 VLV_FIFO(SPRITEF_HI, 0xff));
2023 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2024 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2025
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002026 I915_WRITE_FW(DSPARB3, dsparb3);
2027 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002028 break;
2029 default:
2030 break;
2031 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002032
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002033 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002034
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002035 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002036}
2037
2038#undef VLV_FIFO
2039
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002040static int vlv_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002041{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002042 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002043 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2044 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2045 struct intel_atomic_state *intel_state =
2046 to_intel_atomic_state(new_crtc_state->base.state);
2047 const struct intel_crtc_state *old_crtc_state =
2048 intel_atomic_get_old_crtc_state(intel_state, crtc);
2049 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002050 int level;
2051
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002052 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2053 *intermediate = *optimal;
2054
2055 intermediate->cxsr = false;
2056 goto out;
2057 }
2058
Ville Syrjälä4841da52017-03-02 19:14:59 +02002059 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002060 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002061 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002062
2063 for (level = 0; level < intermediate->num_levels; level++) {
2064 enum plane_id plane_id;
2065
2066 for_each_plane_id_on_crtc(crtc, plane_id) {
2067 intermediate->wm[level].plane[plane_id] =
2068 min(optimal->wm[level].plane[plane_id],
2069 active->wm[level].plane[plane_id]);
2070 }
2071
2072 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2073 active->sr[level].plane);
2074 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2075 active->sr[level].cursor);
2076 }
2077
2078 vlv_invalidate_wms(crtc, intermediate, level);
2079
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002080out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002081 /*
2082 * If our intermediate WM are identical to the final WM, then we can
2083 * omit the post-vblank programming; only update if it's different.
2084 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002085 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002086 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002087
2088 return 0;
2089}
2090
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002091static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002092 struct vlv_wm_values *wm)
2093{
2094 struct intel_crtc *crtc;
2095 int num_active_crtcs = 0;
2096
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002097 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002098 wm->cxsr = true;
2099
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002100 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002101 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002102
2103 if (!crtc->active)
2104 continue;
2105
2106 if (!wm_state->cxsr)
2107 wm->cxsr = false;
2108
2109 num_active_crtcs++;
2110 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2111 }
2112
2113 if (num_active_crtcs != 1)
2114 wm->cxsr = false;
2115
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002116 if (num_active_crtcs > 1)
2117 wm->level = VLV_WM_LEVEL_PM2;
2118
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002119 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002120 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002121 enum pipe pipe = crtc->pipe;
2122
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002123 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002124 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002125 wm->sr = wm_state->sr[wm->level];
2126
Ville Syrjälä1b313892016-11-28 19:37:08 +02002127 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2128 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2129 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2130 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002131 }
2132}
2133
Ville Syrjäläff32c542017-03-02 19:14:57 +02002134static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002135{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002136 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2137 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002138
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002139 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002140
Ville Syrjäläff32c542017-03-02 19:14:57 +02002141 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002142 return;
2143
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002144 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002145 chv_set_memory_dvfs(dev_priv, false);
2146
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002147 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002148 chv_set_memory_pm5(dev_priv, false);
2149
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002150 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002151 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002152
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002153 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002154
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002155 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002156 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002157
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002158 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002159 chv_set_memory_pm5(dev_priv, true);
2160
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002161 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002162 chv_set_memory_dvfs(dev_priv, true);
2163
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002164 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002165}
2166
Ville Syrjäläff32c542017-03-02 19:14:57 +02002167static void vlv_initial_watermarks(struct intel_atomic_state *state,
2168 struct intel_crtc_state *crtc_state)
2169{
2170 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2171 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2172
2173 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002174 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2175 vlv_program_watermarks(dev_priv);
2176 mutex_unlock(&dev_priv->wm.wm_mutex);
2177}
2178
2179static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2180 struct intel_crtc_state *crtc_state)
2181{
2182 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2184
2185 if (!crtc_state->wm.need_postvbl_update)
2186 return;
2187
2188 mutex_lock(&dev_priv->wm.wm_mutex);
2189 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002190 vlv_program_watermarks(dev_priv);
2191 mutex_unlock(&dev_priv->wm.wm_mutex);
2192}
2193
Ville Syrjälä432081b2016-10-31 22:37:03 +02002194static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002195{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002196 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002197 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002198 int srwm = 1;
2199 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002200 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002201
2202 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002203 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002204 if (crtc) {
2205 /* self-refresh has much higher latency */
2206 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002207 const struct drm_display_mode *adjusted_mode =
2208 &crtc->config->base.adjusted_mode;
2209 const struct drm_framebuffer *fb =
2210 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002211 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002212 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002213 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002214 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002215 int entries;
2216
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002217 entries = intel_wm_method2(clock, htotal,
2218 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002219 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2220 srwm = I965_FIFO_SIZE - entries;
2221 if (srwm < 0)
2222 srwm = 1;
2223 srwm &= 0x1ff;
2224 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2225 entries, srwm);
2226
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002227 entries = intel_wm_method2(clock, htotal,
2228 crtc->base.cursor->state->crtc_w, 4,
2229 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002230 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002231 i965_cursor_wm_info.cacheline_size) +
2232 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002233
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002234 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002235 if (cursor_sr > i965_cursor_wm_info.max_wm)
2236 cursor_sr = i965_cursor_wm_info.max_wm;
2237
2238 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2239 "cursor %d\n", srwm, cursor_sr);
2240
Imre Deak98584252014-06-13 14:54:20 +03002241 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002242 } else {
Imre Deak98584252014-06-13 14:54:20 +03002243 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002244 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002245 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002246 }
2247
2248 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2249 srwm);
2250
2251 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002252 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2253 FW_WM(8, CURSORB) |
2254 FW_WM(8, PLANEB) |
2255 FW_WM(8, PLANEA));
2256 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2257 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002259 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002260
2261 if (cxsr_enabled)
2262 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002263}
2264
Ville Syrjäläf4998962015-03-10 17:02:21 +02002265#undef FW_WM
2266
Ville Syrjälä432081b2016-10-31 22:37:03 +02002267static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002268{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002269 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002270 const struct intel_watermark_params *wm_info;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002271 u32 fwater_lo;
2272 u32 fwater_hi;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002273 int cwm, srwm = 1;
2274 int fifo_size;
2275 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002276 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002277
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002278 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002279 wm_info = &i945_wm_info;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002280 else if (!IS_GEN(dev_priv, 2))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002281 wm_info = &i915_wm_info;
2282 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002283 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002284
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002285 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2286 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002287 if (intel_crtc_active(crtc)) {
2288 const struct drm_display_mode *adjusted_mode =
2289 &crtc->config->base.adjusted_mode;
2290 const struct drm_framebuffer *fb =
2291 crtc->base.primary->state->fb;
2292 int cpp;
2293
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002294 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002295 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002296 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002297 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002298
Damien Lespiau241bfc32013-09-25 16:45:37 +01002299 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002300 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002301 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002302 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002303 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002304 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002305 if (planea_wm > (long)wm_info->max_wm)
2306 planea_wm = wm_info->max_wm;
2307 }
2308
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002309 if (IS_GEN(dev_priv, 2))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002310 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002311
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002312 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2313 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002314 if (intel_crtc_active(crtc)) {
2315 const struct drm_display_mode *adjusted_mode =
2316 &crtc->config->base.adjusted_mode;
2317 const struct drm_framebuffer *fb =
2318 crtc->base.primary->state->fb;
2319 int cpp;
2320
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002321 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002322 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002323 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002324 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002325
Damien Lespiau241bfc32013-09-25 16:45:37 +01002326 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002327 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002328 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002329 if (enabled == NULL)
2330 enabled = crtc;
2331 else
2332 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002333 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002334 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002335 if (planeb_wm > (long)wm_info->max_wm)
2336 planeb_wm = wm_info->max_wm;
2337 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002338
2339 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2340
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002341 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002342 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002343
Ville Syrjäläefc26112016-10-31 22:37:04 +02002344 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002345
2346 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002347 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002348 enabled = NULL;
2349 }
2350
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002351 /*
2352 * Overlay gets an aggressive default since video jitter is bad.
2353 */
2354 cwm = 2;
2355
2356 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002357 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002358
2359 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002360 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002361 /* self-refresh has much higher latency */
2362 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002363 const struct drm_display_mode *adjusted_mode =
2364 &enabled->config->base.adjusted_mode;
2365 const struct drm_framebuffer *fb =
2366 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002367 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002368 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002369 int hdisplay = enabled->config->pipe_src_w;
2370 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002371 int entries;
2372
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002373 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002374 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002375 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002376 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002377
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002378 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2379 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002380 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2381 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2382 srwm = wm_info->fifo_size - entries;
2383 if (srwm < 0)
2384 srwm = 1;
2385
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002386 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002387 I915_WRITE(FW_BLC_SELF,
2388 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002389 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002390 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2391 }
2392
2393 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2394 planea_wm, planeb_wm, cwm, srwm);
2395
2396 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2397 fwater_hi = (cwm & 0x1f);
2398
2399 /* Set request length to 8 cachelines per fetch */
2400 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2401 fwater_hi = fwater_hi | (1 << 8);
2402
2403 I915_WRITE(FW_BLC, fwater_lo);
2404 I915_WRITE(FW_BLC2, fwater_hi);
2405
Imre Deak5209b1f2014-07-01 12:36:17 +03002406 if (enabled)
2407 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002408}
2409
Ville Syrjälä432081b2016-10-31 22:37:03 +02002410static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002411{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002412 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002413 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002414 const struct drm_display_mode *adjusted_mode;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002415 u32 fwater_lo;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002416 int planea_wm;
2417
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002418 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002419 if (crtc == NULL)
2420 return;
2421
Ville Syrjäläefc26112016-10-31 22:37:04 +02002422 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002423 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002424 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002425 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002426 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002427 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2428 fwater_lo |= (3<<8) | planea_wm;
2429
2430 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2431
2432 I915_WRITE(FW_BLC, fwater_lo);
2433}
2434
Ville Syrjälä37126462013-08-01 16:18:55 +03002435/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002436static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2437 unsigned int cpp,
2438 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002439{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002440 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002441
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002442 ret = intel_wm_method1(pixel_rate, cpp, latency);
2443 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002444
2445 return ret;
2446}
2447
Ville Syrjälä37126462013-08-01 16:18:55 +03002448/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002449static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2450 unsigned int htotal,
2451 unsigned int width,
2452 unsigned int cpp,
2453 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002454{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002455 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002456
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002457 ret = intel_wm_method2(pixel_rate, htotal,
2458 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002459 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002460
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002461 return ret;
2462}
2463
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002464static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002465{
Matt Roper15126882015-12-03 11:37:40 -08002466 /*
2467 * Neither of these should be possible since this function shouldn't be
2468 * called if the CRTC is off or the plane is invisible. But let's be
2469 * extra paranoid to avoid a potential divide-by-zero if we screw up
2470 * elsewhere in the driver.
2471 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002472 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002473 return 0;
2474 if (WARN_ON(!horiz_pixels))
2475 return 0;
2476
Ville Syrjäläac484962016-01-20 21:05:26 +02002477 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002478}
2479
Imre Deak820c1982013-12-17 14:46:36 +02002480struct ilk_wm_maximums {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002481 u16 pri;
2482 u16 spr;
2483 u16 cur;
2484 u16 fbc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002485};
2486
Ville Syrjälä37126462013-08-01 16:18:55 +03002487/*
2488 * For both WM_PIPE and WM_LP.
2489 * mem_value must be in 0.1us units.
2490 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002491static u32 ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
2492 const struct intel_plane_state *pstate,
2493 u32 mem_value, bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002494{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002495 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002496 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002497
Ville Syrjälä03981c62018-11-14 19:34:40 +02002498 if (mem_value == 0)
2499 return U32_MAX;
2500
Ville Syrjälä24304d812017-03-14 17:10:49 +02002501 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002502 return 0;
2503
Ville Syrjälä353c8592016-12-14 23:30:57 +02002504 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002505
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002506 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002507
2508 if (!is_lp)
2509 return method1;
2510
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002511 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002512 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002513 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002514 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002515
2516 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002517}
2518
Ville Syrjälä37126462013-08-01 16:18:55 +03002519/*
2520 * For both WM_PIPE and WM_LP.
2521 * mem_value must be in 0.1us units.
2522 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002523static u32 ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
2524 const struct intel_plane_state *pstate,
2525 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002526{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002527 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002528 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002529
Ville Syrjälä03981c62018-11-14 19:34:40 +02002530 if (mem_value == 0)
2531 return U32_MAX;
2532
Ville Syrjälä24304d812017-03-14 17:10:49 +02002533 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002534 return 0;
2535
Ville Syrjälä353c8592016-12-14 23:30:57 +02002536 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002537
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002538 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2539 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002540 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002541 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002542 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002543 return min(method1, method2);
2544}
2545
Ville Syrjälä37126462013-08-01 16:18:55 +03002546/*
2547 * For both WM_PIPE and WM_LP.
2548 * mem_value must be in 0.1us units.
2549 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002550static u32 ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
2551 const struct intel_plane_state *pstate,
2552 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002553{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002554 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002555
Ville Syrjälä03981c62018-11-14 19:34:40 +02002556 if (mem_value == 0)
2557 return U32_MAX;
2558
Ville Syrjälä24304d812017-03-14 17:10:49 +02002559 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002560 return 0;
2561
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002562 cpp = pstate->base.fb->format->cpp[0];
2563
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002564 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002565 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002566 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002567}
2568
Paulo Zanonicca32e92013-05-31 11:45:06 -03002569/* Only for WM_LP. */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002570static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
2571 const struct intel_plane_state *pstate,
2572 u32 pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002573{
Ville Syrjälä83054942016-11-18 21:53:00 +02002574 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002575
Ville Syrjälä24304d812017-03-14 17:10:49 +02002576 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002577 return 0;
2578
Ville Syrjälä353c8592016-12-14 23:30:57 +02002579 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002580
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002581 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002582}
2583
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002584static unsigned int
2585ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002586{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002587 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002588 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002589 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002590 return 768;
2591 else
2592 return 512;
2593}
2594
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002595static unsigned int
2596ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2597 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002598{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002599 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002600 /* BDW primary/sprite plane watermarks */
2601 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002602 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002603 /* IVB/HSW primary/sprite plane watermarks */
2604 return level == 0 ? 127 : 1023;
2605 else if (!is_sprite)
2606 /* ILK/SNB primary plane watermarks */
2607 return level == 0 ? 127 : 511;
2608 else
2609 /* ILK/SNB sprite plane watermarks */
2610 return level == 0 ? 63 : 255;
2611}
2612
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002613static unsigned int
2614ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002615{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002616 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002617 return level == 0 ? 63 : 255;
2618 else
2619 return level == 0 ? 31 : 63;
2620}
2621
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002622static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002623{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002624 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002625 return 31;
2626 else
2627 return 15;
2628}
2629
Ville Syrjälä158ae642013-08-07 13:28:19 +03002630/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002631static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002632 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002633 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002634 enum intel_ddb_partitioning ddb_partitioning,
2635 bool is_sprite)
2636{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002637 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002638
2639 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002640 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002641 return 0;
2642
2643 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002644 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002645 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002646
2647 /*
2648 * For some reason the non self refresh
2649 * FIFO size is only half of the self
2650 * refresh FIFO size on ILK/SNB.
2651 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002652 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002653 fifo_size /= 2;
2654 }
2655
Ville Syrjälä240264f2013-08-07 13:29:12 +03002656 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002657 /* level 0 is always calculated with 1:1 split */
2658 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2659 if (is_sprite)
2660 fifo_size *= 5;
2661 fifo_size /= 6;
2662 } else {
2663 fifo_size /= 2;
2664 }
2665 }
2666
2667 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002668 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002669}
2670
2671/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002672static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002673 int level,
2674 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002675{
2676 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002677 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002678 return 64;
2679
2680 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002681 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002682}
2683
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002684static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002685 int level,
2686 const struct intel_wm_config *config,
2687 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002688 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002689{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002690 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2691 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2692 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2693 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002694}
2695
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002696static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002697 int level,
2698 struct ilk_wm_maximums *max)
2699{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002700 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2701 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2702 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2703 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002704}
2705
Ville Syrjäläd9395652013-10-09 19:18:10 +03002706static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002707 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002708 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002709{
2710 bool ret;
2711
2712 /* already determined to be invalid? */
2713 if (!result->enable)
2714 return false;
2715
2716 result->enable = result->pri_val <= max->pri &&
2717 result->spr_val <= max->spr &&
2718 result->cur_val <= max->cur;
2719
2720 ret = result->enable;
2721
2722 /*
2723 * HACK until we can pre-compute everything,
2724 * and thus fail gracefully if LP0 watermarks
2725 * are exceeded...
2726 */
2727 if (level == 0 && !result->enable) {
2728 if (result->pri_val > max->pri)
2729 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2730 level, result->pri_val, max->pri);
2731 if (result->spr_val > max->spr)
2732 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2733 level, result->spr_val, max->spr);
2734 if (result->cur_val > max->cur)
2735 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2736 level, result->cur_val, max->cur);
2737
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002738 result->pri_val = min_t(u32, result->pri_val, max->pri);
2739 result->spr_val = min_t(u32, result->spr_val, max->spr);
2740 result->cur_val = min_t(u32, result->cur_val, max->cur);
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002741 result->enable = true;
2742 }
2743
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002744 return ret;
2745}
2746
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002747static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002748 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002749 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002750 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002751 const struct intel_plane_state *pristate,
2752 const struct intel_plane_state *sprstate,
2753 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002754 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002755{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002756 u16 pri_latency = dev_priv->wm.pri_latency[level];
2757 u16 spr_latency = dev_priv->wm.spr_latency[level];
2758 u16 cur_latency = dev_priv->wm.cur_latency[level];
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002759
2760 /* WM1+ latency values stored in 0.5us units */
2761 if (level > 0) {
2762 pri_latency *= 5;
2763 spr_latency *= 5;
2764 cur_latency *= 5;
2765 }
2766
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002767 if (pristate) {
2768 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2769 pri_latency, level);
2770 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2771 }
2772
2773 if (sprstate)
2774 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2775
2776 if (curstate)
2777 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2778
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002779 result->enable = true;
2780}
2781
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002782static u32
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002783hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002784{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002785 const struct intel_atomic_state *intel_state =
2786 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002787 const struct drm_display_mode *adjusted_mode =
2788 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002789 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002790
Matt Roperee91a152015-12-03 11:37:39 -08002791 if (!cstate->base.active)
2792 return 0;
2793 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2794 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002795 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002796 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002797
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002798 /* The WM are computed with base on how long it takes to fill a single
2799 * row at the given clock rate, multiplied by 8.
2800 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002801 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2802 adjusted_mode->crtc_clock);
2803 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002804 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002805
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002806 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2807 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002808}
2809
Ville Syrjäläbb726512016-10-31 22:37:24 +02002810static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002811 u16 wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002812{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002813 if (INTEL_GEN(dev_priv) >= 9) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002814 u32 val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002815 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002816 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002817
2818 /* read the first set of memory latencies[0:3] */
2819 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002820 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002821 ret = sandybridge_pcode_read(dev_priv,
2822 GEN9_PCODE_READ_MEM_LATENCY,
2823 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002824 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002825
2826 if (ret) {
2827 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2828 return;
2829 }
2830
2831 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2832 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2833 GEN9_MEM_LATENCY_LEVEL_MASK;
2834 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2835 GEN9_MEM_LATENCY_LEVEL_MASK;
2836 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2837 GEN9_MEM_LATENCY_LEVEL_MASK;
2838
2839 /* read the second set of memory latencies[4:7] */
2840 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002841 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002842 ret = sandybridge_pcode_read(dev_priv,
2843 GEN9_PCODE_READ_MEM_LATENCY,
2844 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002845 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002846 if (ret) {
2847 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2848 return;
2849 }
2850
2851 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2852 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2853 GEN9_MEM_LATENCY_LEVEL_MASK;
2854 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2855 GEN9_MEM_LATENCY_LEVEL_MASK;
2856 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2857 GEN9_MEM_LATENCY_LEVEL_MASK;
2858
Vandana Kannan367294b2014-11-04 17:06:46 +00002859 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002860 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2861 * need to be disabled. We make sure to sanitize the values out
2862 * of the punit to satisfy this requirement.
2863 */
2864 for (level = 1; level <= max_level; level++) {
2865 if (wm[level] == 0) {
2866 for (i = level + 1; i <= max_level; i++)
2867 wm[i] = 0;
2868 break;
2869 }
2870 }
2871
2872 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002873 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002874 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002875 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002876 * to add 2us to the various latency levels we retrieve from the
2877 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002878 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002879 if (wm[0] == 0) {
2880 wm[0] += 2;
2881 for (level = 1; level <= max_level; level++) {
2882 if (wm[level] == 0)
2883 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002884 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002885 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002886 }
2887
Mahesh Kumar86b59282018-08-31 16:39:42 +05302888 /*
2889 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2890 * If we could not get dimm info enable this WA to prevent from
2891 * any underrun. If not able to get Dimm info assume 16GB dimm
2892 * to avoid any underrun.
2893 */
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03002894 if (dev_priv->dram_info.is_16gb_dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302895 wm[0] += 1;
2896
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002897 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002898 u64 sskpd = I915_READ64(MCH_SSKPD);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002899
2900 wm[0] = (sskpd >> 56) & 0xFF;
2901 if (wm[0] == 0)
2902 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002903 wm[1] = (sskpd >> 4) & 0xFF;
2904 wm[2] = (sskpd >> 12) & 0xFF;
2905 wm[3] = (sskpd >> 20) & 0x1FF;
2906 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002907 } else if (INTEL_GEN(dev_priv) >= 6) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002908 u32 sskpd = I915_READ(MCH_SSKPD);
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002909
2910 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2911 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2912 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2913 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002914 } else if (INTEL_GEN(dev_priv) >= 5) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002915 u32 mltr = I915_READ(MLTR_ILK);
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002916
2917 /* ILK primary LP0 latency is 700 ns */
2918 wm[0] = 7;
2919 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2920 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002921 } else {
2922 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002923 }
2924}
2925
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002926static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002927 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002928{
2929 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002930 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002931 wm[0] = 13;
2932}
2933
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002934static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002935 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002936{
2937 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002938 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002939 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002940}
2941
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002942int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002943{
2944 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002945 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002946 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002947 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002948 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002949 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002950 return 3;
2951 else
2952 return 2;
2953}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002954
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002955static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002956 const char *name,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002957 const u16 wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002958{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002959 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002960
2961 for (level = 0; level <= max_level; level++) {
2962 unsigned int latency = wm[level];
2963
2964 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002965 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2966 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002967 continue;
2968 }
2969
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002970 /*
2971 * - latencies are in us on gen9.
2972 * - before then, WM1+ latency values are in 0.5us units
2973 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002974 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002975 latency *= 10;
2976 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002977 latency *= 5;
2978
2979 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2980 name, level, wm[level],
2981 latency / 10, latency % 10);
2982 }
2983}
2984
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002985static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002986 u16 wm[5], u16 min)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002987{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002988 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002989
2990 if (wm[0] >= min)
2991 return false;
2992
2993 wm[0] = max(wm[0], min);
2994 for (level = 1; level <= max_level; level++)
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002995 wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5));
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002996
2997 return true;
2998}
2999
Ville Syrjäläbb726512016-10-31 22:37:24 +02003000static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003001{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003002 bool changed;
3003
3004 /*
3005 * The BIOS provided WM memory latency values are often
3006 * inadequate for high resolution displays. Adjust them.
3007 */
3008 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3009 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3010 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3011
3012 if (!changed)
3013 return;
3014
3015 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003016 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3017 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3018 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003019}
3020
Ville Syrjälä03981c62018-11-14 19:34:40 +02003021static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3022{
3023 /*
3024 * On some SNB machines (Thinkpad X220 Tablet at least)
3025 * LP3 usage can cause vblank interrupts to be lost.
3026 * The DEIIR bit will go high but it looks like the CPU
3027 * never gets interrupted.
3028 *
3029 * It's not clear whether other interrupt source could
3030 * be affected or if this is somehow limited to vblank
3031 * interrupts only. To play it safe we disable LP3
3032 * watermarks entirely.
3033 */
3034 if (dev_priv->wm.pri_latency[3] == 0 &&
3035 dev_priv->wm.spr_latency[3] == 0 &&
3036 dev_priv->wm.cur_latency[3] == 0)
3037 return;
3038
3039 dev_priv->wm.pri_latency[3] = 0;
3040 dev_priv->wm.spr_latency[3] = 0;
3041 dev_priv->wm.cur_latency[3] = 0;
3042
3043 DRM_DEBUG_KMS("LP3 watermarks disabled due to potential for lost interrupts\n");
3044 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3045 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3046 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3047}
3048
Ville Syrjäläbb726512016-10-31 22:37:24 +02003049static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003050{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003051 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003052
3053 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3054 sizeof(dev_priv->wm.pri_latency));
3055 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3056 sizeof(dev_priv->wm.pri_latency));
3057
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003058 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003059 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003060
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003061 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3062 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3063 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003064
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003065 if (IS_GEN(dev_priv, 6)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003066 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003067 snb_wm_lp3_irq_quirk(dev_priv);
3068 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003069}
3070
Ville Syrjäläbb726512016-10-31 22:37:24 +02003071static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003072{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003073 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003074 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003075}
3076
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003077static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003078 struct intel_pipe_wm *pipe_wm)
3079{
3080 /* LP0 watermark maximums depend on this pipe alone */
3081 const struct intel_wm_config config = {
3082 .num_pipes_active = 1,
3083 .sprites_enabled = pipe_wm->sprites_enabled,
3084 .sprites_scaled = pipe_wm->sprites_scaled,
3085 };
3086 struct ilk_wm_maximums max;
3087
3088 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003089 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003090
3091 /* At least LP0 must be valid */
3092 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3093 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3094 return false;
3095 }
3096
3097 return true;
3098}
3099
Matt Roper261a27d2015-10-08 15:28:25 -07003100/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003101static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003102{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003103 struct drm_atomic_state *state = cstate->base.state;
3104 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003105 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003106 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003107 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003108 struct drm_plane *plane;
3109 const struct drm_plane_state *plane_state;
3110 const struct intel_plane_state *pristate = NULL;
3111 const struct intel_plane_state *sprstate = NULL;
3112 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003113 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003114 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003115
Matt Ropere8f1f022016-05-12 07:05:55 -07003116 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003117
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003118 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3119 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003120
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003121 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003122 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003123 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003124 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003125 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003126 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003127 }
3128
Matt Ropered4a6a72016-02-23 17:20:13 -08003129 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003130 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003131 pipe_wm->sprites_enabled = sprstate->base.visible;
3132 pipe_wm->sprites_scaled = sprstate->base.visible &&
3133 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3134 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003135 }
3136
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003137 usable_level = max_level;
3138
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003139 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003140 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003141 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003142
3143 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003144 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003145 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003146
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003147 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003148 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3149 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003150
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003151 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003152 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003153
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003154 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003155 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003156
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003157 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003158
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003159 for (level = 1; level <= usable_level; level++) {
3160 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003161
Matt Roper86c8bbb2015-09-24 15:53:16 -07003162 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003163 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003164
3165 /*
3166 * Disable any watermark level that exceeds the
3167 * register maximums since such watermarks are
3168 * always invalid.
3169 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003170 if (!ilk_validate_wm_level(level, &max, wm)) {
3171 memset(wm, 0, sizeof(*wm));
3172 break;
3173 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003174 }
3175
Matt Roper86c8bbb2015-09-24 15:53:16 -07003176 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003177}
3178
3179/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003180 * Build a set of 'intermediate' watermark values that satisfy both the old
3181 * state and the new state. These can be programmed to the hardware
3182 * immediately.
3183 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003184static int ilk_compute_intermediate_wm(struct intel_crtc_state *newstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08003185{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003186 struct intel_crtc *intel_crtc = to_intel_crtc(newstate->base.crtc);
3187 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Matt Ropere8f1f022016-05-12 07:05:55 -07003188 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003189 struct intel_atomic_state *intel_state =
3190 to_intel_atomic_state(newstate->base.state);
3191 const struct intel_crtc_state *oldstate =
3192 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3193 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003194 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003195
3196 /*
3197 * Start with the final, target watermarks, then combine with the
3198 * currently active watermarks to get values that are safe both before
3199 * and after the vblank.
3200 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003201 *a = newstate->wm.ilk.optimal;
Ville Syrjäläf255c622018-11-08 17:10:13 +02003202 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base) ||
3203 intel_state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003204 return 0;
3205
Matt Ropered4a6a72016-02-23 17:20:13 -08003206 a->pipe_enabled |= b->pipe_enabled;
3207 a->sprites_enabled |= b->sprites_enabled;
3208 a->sprites_scaled |= b->sprites_scaled;
3209
3210 for (level = 0; level <= max_level; level++) {
3211 struct intel_wm_level *a_wm = &a->wm[level];
3212 const struct intel_wm_level *b_wm = &b->wm[level];
3213
3214 a_wm->enable &= b_wm->enable;
3215 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3216 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3217 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3218 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3219 }
3220
3221 /*
3222 * We need to make sure that these merged watermark values are
3223 * actually a valid configuration themselves. If they're not,
3224 * there's no safe way to transition from the old state to
3225 * the new state, so we need to fail the atomic transaction.
3226 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003227 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003228 return -EINVAL;
3229
3230 /*
3231 * If our intermediate WM are identical to the final WM, then we can
3232 * omit the post-vblank programming; only update if it's different.
3233 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003234 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3235 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003236
3237 return 0;
3238}
3239
3240/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003241 * Merge the watermarks from all active pipes for a specific level.
3242 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003243static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003244 int level,
3245 struct intel_wm_level *ret_wm)
3246{
3247 const struct intel_crtc *intel_crtc;
3248
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003249 ret_wm->enable = true;
3250
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003251 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003252 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003253 const struct intel_wm_level *wm = &active->wm[level];
3254
3255 if (!active->pipe_enabled)
3256 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003257
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003258 /*
3259 * The watermark values may have been used in the past,
3260 * so we must maintain them in the registers for some
3261 * time even if the level is now disabled.
3262 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003263 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003264 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003265
3266 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3267 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3268 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3269 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3270 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003271}
3272
3273/*
3274 * Merge all low power watermarks for all active pipes.
3275 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003276static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003277 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003278 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003279 struct intel_pipe_wm *merged)
3280{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003281 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003282 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003283
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003284 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003285 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003286 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003287 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003288
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003289 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003290 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003291
3292 /* merge each WM1+ level */
3293 for (level = 1; level <= max_level; level++) {
3294 struct intel_wm_level *wm = &merged->wm[level];
3295
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003296 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003297
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003298 if (level > last_enabled_level)
3299 wm->enable = false;
3300 else if (!ilk_validate_wm_level(level, max, wm))
3301 /* make sure all following levels get disabled */
3302 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003303
3304 /*
3305 * The spec says it is preferred to disable
3306 * FBC WMs instead of disabling a WM level.
3307 */
3308 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003309 if (wm->enable)
3310 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003311 wm->fbc_val = 0;
3312 }
3313 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003314
3315 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3316 /*
3317 * FIXME this is racy. FBC might get enabled later.
3318 * What we should check here is whether FBC can be
3319 * enabled sometime later.
3320 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003321 if (IS_GEN(dev_priv, 5) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003322 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003323 for (level = 2; level <= max_level; level++) {
3324 struct intel_wm_level *wm = &merged->wm[level];
3325
3326 wm->enable = false;
3327 }
3328 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003329}
3330
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003331static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3332{
3333 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3334 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3335}
3336
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003337/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003338static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3339 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003340{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003341 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003342 return 2 * level;
3343 else
3344 return dev_priv->wm.pri_latency[level];
3345}
3346
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003347static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003348 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003349 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003350 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003351{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003352 struct intel_crtc *intel_crtc;
3353 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003354
Ville Syrjälä0362c782013-10-09 19:17:57 +03003355 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003356 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003357
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003358 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003359 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003360 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003361
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003362 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003363
Ville Syrjälä0362c782013-10-09 19:17:57 +03003364 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003365
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003366 /*
3367 * Maintain the watermark values even if the level is
3368 * disabled. Doing otherwise could cause underruns.
3369 */
3370 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003371 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003372 (r->pri_val << WM1_LP_SR_SHIFT) |
3373 r->cur_val;
3374
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003375 if (r->enable)
3376 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3377
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003378 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003379 results->wm_lp[wm_lp - 1] |=
3380 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3381 else
3382 results->wm_lp[wm_lp - 1] |=
3383 r->fbc_val << WM1_LP_FBC_SHIFT;
3384
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003385 /*
3386 * Always set WM1S_LP_EN when spr_val != 0, even if the
3387 * level is disabled. Doing otherwise could cause underruns.
3388 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003389 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003390 WARN_ON(wm_lp != 1);
3391 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3392 } else
3393 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003394 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003395
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003396 /* LP0 register values */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003397 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003398 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003399 const struct intel_wm_level *r =
3400 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003401
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003402 if (WARN_ON(!r->enable))
3403 continue;
3404
Matt Ropered4a6a72016-02-23 17:20:13 -08003405 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003406
3407 results->wm_pipe[pipe] =
3408 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3409 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3410 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003411 }
3412}
3413
Paulo Zanoni861f3382013-05-31 10:19:21 -03003414/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3415 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003416static struct intel_pipe_wm *
3417ilk_find_best_result(struct drm_i915_private *dev_priv,
3418 struct intel_pipe_wm *r1,
3419 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003420{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003421 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003422 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003423
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003424 for (level = 1; level <= max_level; level++) {
3425 if (r1->wm[level].enable)
3426 level1 = level;
3427 if (r2->wm[level].enable)
3428 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003429 }
3430
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003431 if (level1 == level2) {
3432 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003433 return r2;
3434 else
3435 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003436 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003437 return r1;
3438 } else {
3439 return r2;
3440 }
3441}
3442
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003443/* dirty bits used to track which watermarks need changes */
3444#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3445#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3446#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3447#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3448#define WM_DIRTY_FBC (1 << 24)
3449#define WM_DIRTY_DDB (1 << 25)
3450
Damien Lespiau055e3932014-08-18 13:49:10 +01003451static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003452 const struct ilk_wm_values *old,
3453 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003454{
3455 unsigned int dirty = 0;
3456 enum pipe pipe;
3457 int wm_lp;
3458
Damien Lespiau055e3932014-08-18 13:49:10 +01003459 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003460 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3461 dirty |= WM_DIRTY_LINETIME(pipe);
3462 /* Must disable LP1+ watermarks too */
3463 dirty |= WM_DIRTY_LP_ALL;
3464 }
3465
3466 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3467 dirty |= WM_DIRTY_PIPE(pipe);
3468 /* Must disable LP1+ watermarks too */
3469 dirty |= WM_DIRTY_LP_ALL;
3470 }
3471 }
3472
3473 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3474 dirty |= WM_DIRTY_FBC;
3475 /* Must disable LP1+ watermarks too */
3476 dirty |= WM_DIRTY_LP_ALL;
3477 }
3478
3479 if (old->partitioning != new->partitioning) {
3480 dirty |= WM_DIRTY_DDB;
3481 /* Must disable LP1+ watermarks too */
3482 dirty |= WM_DIRTY_LP_ALL;
3483 }
3484
3485 /* LP1+ watermarks already deemed dirty, no need to continue */
3486 if (dirty & WM_DIRTY_LP_ALL)
3487 return dirty;
3488
3489 /* Find the lowest numbered LP1+ watermark in need of an update... */
3490 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3491 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3492 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3493 break;
3494 }
3495
3496 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3497 for (; wm_lp <= 3; wm_lp++)
3498 dirty |= WM_DIRTY_LP(wm_lp);
3499
3500 return dirty;
3501}
3502
Ville Syrjälä8553c182013-12-05 15:51:39 +02003503static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3504 unsigned int dirty)
3505{
Imre Deak820c1982013-12-17 14:46:36 +02003506 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003507 bool changed = false;
3508
3509 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3510 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3511 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3512 changed = true;
3513 }
3514 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3515 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3516 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3517 changed = true;
3518 }
3519 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3520 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3521 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3522 changed = true;
3523 }
3524
3525 /*
3526 * Don't touch WM1S_LP_EN here.
3527 * Doing so could cause underruns.
3528 */
3529
3530 return changed;
3531}
3532
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003533/*
3534 * The spec says we shouldn't write when we don't need, because every write
3535 * causes WMs to be re-evaluated, expending some power.
3536 */
Imre Deak820c1982013-12-17 14:46:36 +02003537static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3538 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003539{
Imre Deak820c1982013-12-17 14:46:36 +02003540 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003541 unsigned int dirty;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003542 u32 val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003543
Damien Lespiau055e3932014-08-18 13:49:10 +01003544 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003545 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003546 return;
3547
Ville Syrjälä8553c182013-12-05 15:51:39 +02003548 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003549
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003550 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003551 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003552 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003553 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003554 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003555 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3556
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003557 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003558 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003559 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003560 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003561 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003562 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3563
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003564 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003565 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003566 val = I915_READ(WM_MISC);
3567 if (results->partitioning == INTEL_DDB_PART_1_2)
3568 val &= ~WM_MISC_DATA_PARTITION_5_6;
3569 else
3570 val |= WM_MISC_DATA_PARTITION_5_6;
3571 I915_WRITE(WM_MISC, val);
3572 } else {
3573 val = I915_READ(DISP_ARB_CTL2);
3574 if (results->partitioning == INTEL_DDB_PART_1_2)
3575 val &= ~DISP_DATA_PARTITION_5_6;
3576 else
3577 val |= DISP_DATA_PARTITION_5_6;
3578 I915_WRITE(DISP_ARB_CTL2, val);
3579 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003580 }
3581
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003582 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003583 val = I915_READ(DISP_ARB_CTL);
3584 if (results->enable_fbc_wm)
3585 val &= ~DISP_FBC_WM_DIS;
3586 else
3587 val |= DISP_FBC_WM_DIS;
3588 I915_WRITE(DISP_ARB_CTL, val);
3589 }
3590
Imre Deak954911e2013-12-17 14:46:34 +02003591 if (dirty & WM_DIRTY_LP(1) &&
3592 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3593 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3594
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003595 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003596 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3597 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3598 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3599 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3600 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003601
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003602 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003603 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003604 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003605 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003606 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003607 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003608
3609 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003610}
3611
Matt Ropered4a6a72016-02-23 17:20:13 -08003612bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003613{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003614 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003615
3616 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3617}
3618
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303619static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3620{
3621 u8 enabled_slices;
3622
3623 /* Slice 1 will always be enabled */
3624 enabled_slices = 1;
3625
3626 /* Gen prior to GEN11 have only one DBuf slice */
3627 if (INTEL_GEN(dev_priv) < 11)
3628 return enabled_slices;
3629
Imre Deak209d7352019-03-07 12:32:35 +02003630 /*
3631 * FIXME: for now we'll only ever use 1 slice; pretend that we have
3632 * only that 1 slice enabled until we have a proper way for on-demand
3633 * toggling of the second slice.
3634 */
3635 if (0 && I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303636 enabled_slices++;
3637
3638 return enabled_slices;
3639}
3640
Matt Roper024c9042015-09-24 15:53:11 -07003641/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003642 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3643 * so assume we'll always need it in order to avoid underruns.
3644 */
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003645static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003646{
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003647 return IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003648}
3649
Paulo Zanoni56feca92016-09-22 18:00:28 -03003650static bool
3651intel_has_sagv(struct drm_i915_private *dev_priv)
3652{
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003653 return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) &&
3654 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003655}
3656
Lyude656d1b82016-08-17 15:55:54 -04003657/*
3658 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3659 * depending on power and performance requirements. The display engine access
3660 * to system memory is blocked during the adjustment time. Because of the
3661 * blocking time, having this enabled can cause full system hangs and/or pipe
3662 * underruns if we don't meet all of the following requirements:
3663 *
3664 * - <= 1 pipe enabled
3665 * - All planes can enable watermarks for latencies >= SAGV engine block time
3666 * - We're not using an interlaced display configuration
3667 */
3668int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003669intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003670{
3671 int ret;
3672
Paulo Zanoni56feca92016-09-22 18:00:28 -03003673 if (!intel_has_sagv(dev_priv))
3674 return 0;
3675
3676 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003677 return 0;
3678
Ville Syrjäläff61a972018-12-21 19:14:34 +02003679 DRM_DEBUG_KMS("Enabling SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003680 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003681
3682 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3683 GEN9_SAGV_ENABLE);
3684
Ville Syrjäläff61a972018-12-21 19:14:34 +02003685 /* We don't need to wait for SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003686 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003687
3688 /*
3689 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003690 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003691 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003692 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003693 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003694 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003695 return 0;
3696 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003697 DRM_ERROR("Failed to enable SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003698 return ret;
3699 }
3700
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003701 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003702 return 0;
3703}
3704
Lyude656d1b82016-08-17 15:55:54 -04003705int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003706intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003707{
Imre Deakb3b8e992016-12-05 18:27:38 +02003708 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003709
Paulo Zanoni56feca92016-09-22 18:00:28 -03003710 if (!intel_has_sagv(dev_priv))
3711 return 0;
3712
3713 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003714 return 0;
3715
Ville Syrjäläff61a972018-12-21 19:14:34 +02003716 DRM_DEBUG_KMS("Disabling SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003717 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003718
3719 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003720 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3721 GEN9_SAGV_DISABLE,
3722 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3723 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003724 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003725
Lyude656d1b82016-08-17 15:55:54 -04003726 /*
3727 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003728 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003729 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003730 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003731 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003732 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003733 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003734 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003735 DRM_ERROR("Failed to disable SAGV (%d)\n", ret);
Imre Deakb3b8e992016-12-05 18:27:38 +02003736 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003737 }
3738
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003739 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003740 return 0;
3741}
3742
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003743bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003744{
3745 struct drm_device *dev = state->dev;
3746 struct drm_i915_private *dev_priv = to_i915(dev);
3747 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003748 struct intel_crtc *crtc;
3749 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003750 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003751 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003752 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003753 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003754
Paulo Zanoni56feca92016-09-22 18:00:28 -03003755 if (!intel_has_sagv(dev_priv))
3756 return false;
3757
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003758 if (IS_GEN(dev_priv, 9))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003759 sagv_block_time_us = 30;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003760 else if (IS_GEN(dev_priv, 10))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003761 sagv_block_time_us = 20;
3762 else
3763 sagv_block_time_us = 10;
3764
Lyude656d1b82016-08-17 15:55:54 -04003765 /*
Ville Syrjäläff61a972018-12-21 19:14:34 +02003766 * SKL+ workaround: bspec recommends we disable SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003767 * more then one pipe enabled
3768 *
3769 * If there are no active CRTCs, no additional checks need be performed
3770 */
3771 if (hweight32(intel_state->active_crtcs) == 0)
3772 return true;
3773 else if (hweight32(intel_state->active_crtcs) > 1)
3774 return false;
3775
3776 /* Since we're now guaranteed to only have one active CRTC... */
3777 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003778 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003779 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003780
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003781 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003782 return false;
3783
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003784 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003785 struct skl_plane_wm *wm =
3786 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003787
Lyude656d1b82016-08-17 15:55:54 -04003788 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003789 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003790 continue;
3791
3792 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003793 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003794 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003795 { }
3796
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003797 latency = dev_priv->wm.skl_latency[level];
3798
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003799 if (skl_needs_memory_bw_wa(dev_priv) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003800 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003801 I915_FORMAT_MOD_X_TILED)
3802 latency += 15;
3803
Lyude656d1b82016-08-17 15:55:54 -04003804 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003805 * If any of the planes on this pipe don't enable wm levels that
3806 * incur memory latencies higher than sagv_block_time_us we
Ville Syrjäläff61a972018-12-21 19:14:34 +02003807 * can't enable SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003808 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003809 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003810 return false;
3811 }
3812
3813 return true;
3814}
3815
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303816static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
3817 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003818 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303819 const int num_active,
3820 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303821{
3822 const struct drm_display_mode *adjusted_mode;
3823 u64 total_data_bw;
3824 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3825
3826 WARN_ON(ddb_size == 0);
3827
3828 if (INTEL_GEN(dev_priv) < 11)
3829 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3830
3831 adjusted_mode = &cstate->base.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003832 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303833
3834 /*
3835 * 12GB/s is maximum BW supported by single DBuf slice.
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003836 *
3837 * FIXME dbuf slice code is broken:
3838 * - must wait for planes to stop using the slice before powering it off
3839 * - plane straddling both slices is illegal in multi-pipe scenarios
3840 * - should validate we stay within the hw bandwidth limits
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303841 */
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003842 if (0 && (num_active > 1 || total_data_bw >= GBps(12))) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303843 ddb->enabled_slices = 2;
3844 } else {
3845 ddb->enabled_slices = 1;
3846 ddb_size /= 2;
3847 }
3848
3849 return ddb_size;
3850}
3851
Damien Lespiaub9cec072014-11-04 17:06:43 +00003852static void
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003853skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003854 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003855 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303856 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003857 struct skl_ddb_entry *alloc, /* out */
3858 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003859{
Matt Roperc107acf2016-05-12 07:06:01 -07003860 struct drm_atomic_state *state = cstate->base.state;
3861 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper024c9042015-09-24 15:53:11 -07003862 struct drm_crtc *for_crtc = cstate->base.crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303863 const struct drm_crtc_state *crtc_state;
3864 const struct drm_crtc *crtc;
3865 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3866 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3867 u16 ddb_size;
3868 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003869
Matt Ropera6d3460e2016-05-12 07:06:04 -07003870 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003871 alloc->start = 0;
3872 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003873 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003874 return;
3875 }
3876
Matt Ropera6d3460e2016-05-12 07:06:04 -07003877 if (intel_state->active_pipe_changes)
3878 *num_active = hweight32(intel_state->active_crtcs);
3879 else
3880 *num_active = hweight32(dev_priv->active_crtcs);
3881
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303882 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3883 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003884
Matt Roperc107acf2016-05-12 07:06:01 -07003885 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303886 * If the state doesn't change the active CRTC's or there is no
3887 * modeset request, then there's no need to recalculate;
3888 * the existing pipe allocation limits should remain unchanged.
3889 * Note that we're safe from racing commits since any racing commit
3890 * that changes the active CRTC list or do modeset would need to
3891 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003892 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303893 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003894 /*
3895 * alloc may be cleared by clear_intel_crtc_state,
3896 * copy from old state to be sure
3897 */
3898 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003899 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003900 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003901
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303902 /*
3903 * Watermark/ddb requirement highly depends upon width of the
3904 * framebuffer, So instead of allocating DDB equally among pipes
3905 * distribute DDB based on resolution/width of the display.
3906 */
3907 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3908 const struct drm_display_mode *adjusted_mode;
3909 int hdisplay, vdisplay;
3910 enum pipe pipe;
3911
3912 if (!crtc_state->enable)
3913 continue;
3914
3915 pipe = to_intel_crtc(crtc)->pipe;
3916 adjusted_mode = &crtc_state->adjusted_mode;
3917 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3918 total_width += hdisplay;
3919
3920 if (pipe < for_pipe)
3921 width_before_pipe += hdisplay;
3922 else if (pipe == for_pipe)
3923 pipe_width = hdisplay;
3924 }
3925
3926 alloc->start = ddb_size * width_before_pipe / total_width;
3927 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003928}
3929
Ville Syrjälädf331de2019-03-19 18:03:11 +02003930static int skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
3931 int width, const struct drm_format_info *format,
3932 u64 modifier, unsigned int rotation,
3933 u32 plane_pixel_rate, struct skl_wm_params *wp,
3934 int color_plane);
3935static void skl_compute_plane_wm(const struct intel_crtc_state *cstate,
3936 int level,
3937 const struct skl_wm_params *wp,
3938 const struct skl_wm_level *result_prev,
3939 struct skl_wm_level *result /* out */);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003940
Ville Syrjälädf331de2019-03-19 18:03:11 +02003941static unsigned int
3942skl_cursor_allocation(const struct intel_crtc_state *crtc_state,
3943 int num_active)
3944{
3945 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
3946 int level, max_level = ilk_wm_max_level(dev_priv);
3947 struct skl_wm_level wm = {};
3948 int ret, min_ddb_alloc = 0;
3949 struct skl_wm_params wp;
3950
3951 ret = skl_compute_wm_params(crtc_state, 256,
3952 drm_format_info(DRM_FORMAT_ARGB8888),
3953 DRM_FORMAT_MOD_LINEAR,
3954 DRM_MODE_ROTATE_0,
3955 crtc_state->pixel_rate, &wp, 0);
3956 WARN_ON(ret);
3957
3958 for (level = 0; level <= max_level; level++) {
Ville Syrjälä6086e472019-03-21 19:51:28 +02003959 skl_compute_plane_wm(crtc_state, level, &wp, &wm, &wm);
Ville Syrjälädf331de2019-03-19 18:03:11 +02003960 if (wm.min_ddb_alloc == U16_MAX)
3961 break;
3962
3963 min_ddb_alloc = wm.min_ddb_alloc;
3964 }
3965
3966 return max(num_active == 1 ? 32 : 8, min_ddb_alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003967}
3968
Mahesh Kumar37cde112018-04-26 19:55:17 +05303969static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3970 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003971{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303972
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02003973 entry->start = reg & DDB_ENTRY_MASK;
3974 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK;
Mahesh Kumar37cde112018-04-26 19:55:17 +05303975
Damien Lespiau16160e32014-11-04 17:06:53 +00003976 if (entry->end)
3977 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003978}
3979
Mahesh Kumarddf34312018-04-09 09:11:03 +05303980static void
3981skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3982 const enum pipe pipe,
3983 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003984 struct skl_ddb_entry *ddb_y,
3985 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05303986{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003987 u32 val, val2;
3988 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05303989
3990 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3991 if (plane_id == PLANE_CURSOR) {
3992 val = I915_READ(CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003993 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303994 return;
3995 }
3996
3997 val = I915_READ(PLANE_CTL(pipe, plane_id));
3998
3999 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004000 if (val & PLANE_CTL_ENABLE)
4001 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
4002 val & PLANE_CTL_ORDER_RGBX,
4003 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304004
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004005 if (INTEL_GEN(dev_priv) >= 11) {
4006 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
4007 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4008 } else {
4009 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Paulo Zanoni12a6c932018-07-31 17:46:14 -07004010 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304011
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304012 if (is_planar_yuv_format(fourcc))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004013 swap(val, val2);
4014
4015 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4016 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304017 }
4018}
4019
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004020void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
4021 struct skl_ddb_entry *ddb_y,
4022 struct skl_ddb_entry *ddb_uv)
4023{
4024 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4025 enum intel_display_power_domain power_domain;
4026 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004027 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004028 enum plane_id plane_id;
4029
4030 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004031 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
4032 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004033 return;
4034
4035 for_each_plane_id_on_crtc(crtc, plane_id)
4036 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4037 plane_id,
4038 &ddb_y[plane_id],
4039 &ddb_uv[plane_id]);
4040
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004041 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004042}
4043
Damien Lespiau08db6652014-11-04 17:06:52 +00004044void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
4045 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00004046{
Mahesh Kumar74bd8002018-04-26 19:55:15 +05304047 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
Damien Lespiaua269c582014-11-04 17:06:49 +00004048}
4049
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004050/*
4051 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4052 * The bspec defines downscale amount as:
4053 *
4054 * """
4055 * Horizontal down scale amount = maximum[1, Horizontal source size /
4056 * Horizontal destination size]
4057 * Vertical down scale amount = maximum[1, Vertical source size /
4058 * Vertical destination size]
4059 * Total down scale amount = Horizontal down scale amount *
4060 * Vertical down scale amount
4061 * """
4062 *
4063 * Return value is provided in 16.16 fixed point form to retain fractional part.
4064 * Caller should take care of dividing & rounding off the value.
4065 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304066static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004067skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
4068 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004069{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004070 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004071 u32 src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304072 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4073 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004074
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004075 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304076 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004077
4078 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004079 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004080 /*
4081 * Cursors only support 0/180 degree rotation,
4082 * hence no need to account for rotation here.
4083 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304084 src_w = pstate->base.src_w >> 16;
4085 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004086 dst_w = pstate->base.crtc_w;
4087 dst_h = pstate->base.crtc_h;
4088 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004089 /*
4090 * Src coordinates are already rotated by 270 degrees for
4091 * the 90/270 degree plane rotation cases (to match the
4092 * GTT mapping), hence no need to account for rotation here.
4093 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304094 src_w = drm_rect_width(&pstate->base.src) >> 16;
4095 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004096 dst_w = drm_rect_width(&pstate->base.dst);
4097 dst_h = drm_rect_height(&pstate->base.dst);
4098 }
4099
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304100 fp_w_ratio = div_fixed16(src_w, dst_w);
4101 fp_h_ratio = div_fixed16(src_h, dst_h);
4102 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4103 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004104
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304105 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004106}
4107
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304108static uint_fixed_16_16_t
4109skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4110{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304111 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304112
4113 if (!crtc_state->base.enable)
4114 return pipe_downscale;
4115
4116 if (crtc_state->pch_pfit.enabled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004117 u32 src_w, src_h, dst_w, dst_h;
4118 u32 pfit_size = crtc_state->pch_pfit.size;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304119 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4120 uint_fixed_16_16_t downscale_h, downscale_w;
4121
4122 src_w = crtc_state->pipe_src_w;
4123 src_h = crtc_state->pipe_src_h;
4124 dst_w = pfit_size >> 16;
4125 dst_h = pfit_size & 0xffff;
4126
4127 if (!dst_w || !dst_h)
4128 return pipe_downscale;
4129
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304130 fp_w_ratio = div_fixed16(src_w, dst_w);
4131 fp_h_ratio = div_fixed16(src_h, dst_h);
4132 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4133 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304134
4135 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4136 }
4137
4138 return pipe_downscale;
4139}
4140
4141int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4142 struct intel_crtc_state *cstate)
4143{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004144 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304145 struct drm_crtc_state *crtc_state = &cstate->base;
4146 struct drm_atomic_state *state = crtc_state->state;
4147 struct drm_plane *plane;
4148 const struct drm_plane_state *pstate;
4149 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004150 int crtc_clock, dotclk;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004151 u32 pipe_max_pixel_rate;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304152 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304153 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304154
4155 if (!cstate->base.enable)
4156 return 0;
4157
4158 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4159 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304160 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304161 int bpp;
4162
4163 if (!intel_wm_plane_visible(cstate,
4164 to_intel_plane_state(pstate)))
4165 continue;
4166
4167 if (WARN_ON(!pstate->fb))
4168 return -EINVAL;
4169
4170 intel_pstate = to_intel_plane_state(pstate);
4171 plane_downscale = skl_plane_downscale_amount(cstate,
4172 intel_pstate);
4173 bpp = pstate->fb->format->cpp[0] * 8;
4174 if (bpp == 64)
4175 plane_downscale = mul_fixed16(plane_downscale,
4176 fp_9_div_8);
4177
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304178 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304179 }
4180 pipe_downscale = skl_pipe_downscale_amount(cstate);
4181
4182 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4183
4184 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004185 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4186
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004187 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004188 dotclk *= 2;
4189
4190 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304191
4192 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004193 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304194 return -EINVAL;
4195 }
4196
4197 return 0;
4198}
4199
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004200static u64
Matt Roper024c9042015-09-24 15:53:11 -07004201skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004202 const struct intel_plane_state *intel_pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304203 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004204{
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004205 struct intel_plane *intel_plane =
4206 to_intel_plane(intel_pstate->base.plane);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004207 u32 data_rate;
4208 u32 width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004209 struct drm_framebuffer *fb;
4210 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304211 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004212 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004213
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004214 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004215 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004216
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004217 fb = intel_pstate->base.fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004218 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004219
Mahesh Kumarb879d582018-04-09 09:11:01 +05304220 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004221 return 0;
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304222 if (plane == 1 && !is_planar_yuv_format(format))
Matt Ropera1de91e2016-05-12 07:05:57 -07004223 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004224
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004225 /*
4226 * Src coordinates are already rotated by 270 degrees for
4227 * the 90/270 degree plane rotation cases (to match the
4228 * GTT mapping), hence no need to account for rotation here.
4229 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004230 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4231 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004232
Mahesh Kumarb879d582018-04-09 09:11:01 +05304233 /* UV plane does 1/2 pixel sub-sampling */
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304234 if (plane == 1 && is_planar_yuv_format(format)) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304235 width /= 2;
4236 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004237 }
4238
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004239 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304240
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004241 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004242
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004243 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4244
4245 rate *= fb->format->cpp[plane];
4246 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004247}
4248
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004249static u64
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004250skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004251 u64 *plane_data_rate,
4252 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004253{
Matt Roper9c74d822016-05-12 07:05:58 -07004254 struct drm_crtc_state *cstate = &intel_cstate->base;
4255 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004256 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004257 const struct drm_plane_state *pstate;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004258 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004259
4260 if (WARN_ON(!state))
4261 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004262
Matt Ropera1de91e2016-05-12 07:05:57 -07004263 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004264 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004265 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004266 u64 rate;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004267 const struct intel_plane_state *intel_pstate =
4268 to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07004269
Mahesh Kumarb879d582018-04-09 09:11:01 +05304270 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004271 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004272 intel_pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004273 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004274 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004275
Mahesh Kumarb879d582018-04-09 09:11:01 +05304276 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004277 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004278 intel_pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304279 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004280 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004281 }
4282
4283 return total_data_rate;
4284}
4285
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004286static u64
4287icl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4288 u64 *plane_data_rate)
4289{
4290 struct drm_crtc_state *cstate = &intel_cstate->base;
4291 struct drm_atomic_state *state = cstate->state;
4292 struct drm_plane *plane;
4293 const struct drm_plane_state *pstate;
4294 u64 total_data_rate = 0;
4295
4296 if (WARN_ON(!state))
4297 return 0;
4298
4299 /* Calculate and cache data rate for each plane */
4300 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
4301 const struct intel_plane_state *intel_pstate =
4302 to_intel_plane_state(pstate);
4303 enum plane_id plane_id = to_intel_plane(plane)->id;
4304 u64 rate;
4305
4306 if (!intel_pstate->linked_plane) {
4307 rate = skl_plane_relative_data_rate(intel_cstate,
4308 intel_pstate, 0);
4309 plane_data_rate[plane_id] = rate;
4310 total_data_rate += rate;
4311 } else {
4312 enum plane_id y_plane_id;
4313
4314 /*
4315 * The slave plane might not iterate in
4316 * drm_atomic_crtc_state_for_each_plane_state(),
4317 * and needs the master plane state which may be
4318 * NULL if we try get_new_plane_state(), so we
4319 * always calculate from the master.
4320 */
4321 if (intel_pstate->slave)
4322 continue;
4323
4324 /* Y plane rate is calculated on the slave */
4325 rate = skl_plane_relative_data_rate(intel_cstate,
4326 intel_pstate, 0);
4327 y_plane_id = intel_pstate->linked_plane->id;
4328 plane_data_rate[y_plane_id] = rate;
4329 total_data_rate += rate;
4330
4331 rate = skl_plane_relative_data_rate(intel_cstate,
4332 intel_pstate, 1);
4333 plane_data_rate[plane_id] = rate;
4334 total_data_rate += rate;
4335 }
4336 }
4337
4338 return total_data_rate;
4339}
4340
Matt Roperc107acf2016-05-12 07:06:01 -07004341static int
Matt Roper024c9042015-09-24 15:53:11 -07004342skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004343 struct skl_ddb_allocation *ddb /* out */)
4344{
Matt Roperc107acf2016-05-12 07:06:01 -07004345 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004346 struct drm_crtc *crtc = cstate->base.crtc;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004347 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudece0ba282016-09-15 10:46:35 -04004349 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004350 u16 alloc_size, start = 0;
4351 u16 total[I915_MAX_PLANES] = {};
4352 u16 uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004353 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004354 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004355 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004356 u64 plane_data_rate[I915_MAX_PLANES] = {};
4357 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Ville Syrjälä0aded172019-02-05 17:50:53 +02004358 u32 blocks;
Matt Roperd8e87492018-12-11 09:31:07 -08004359 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004360
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004361 /* Clear the partitioning for disabled planes. */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004362 memset(cstate->wm.skl.plane_ddb_y, 0, sizeof(cstate->wm.skl.plane_ddb_y));
4363 memset(cstate->wm.skl.plane_ddb_uv, 0, sizeof(cstate->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004364
Matt Ropera6d3460e2016-05-12 07:06:04 -07004365 if (WARN_ON(!state))
4366 return 0;
4367
Matt Roperc107acf2016-05-12 07:06:01 -07004368 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004369 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004370 return 0;
4371 }
4372
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004373 if (INTEL_GEN(dev_priv) < 11)
4374 total_data_rate =
4375 skl_get_total_relative_data_rate(cstate,
4376 plane_data_rate,
4377 uv_plane_data_rate);
4378 else
4379 total_data_rate =
4380 icl_get_total_relative_data_rate(cstate,
4381 plane_data_rate);
4382
4383 skl_ddb_get_pipe_allocation_limits(dev_priv, cstate, total_data_rate,
4384 ddb, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004385 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304386 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004387 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004388
Matt Roperd8e87492018-12-11 09:31:07 -08004389 /* Allocate fixed number of blocks for cursor. */
Ville Syrjälädf331de2019-03-19 18:03:11 +02004390 total[PLANE_CURSOR] = skl_cursor_allocation(cstate, num_active);
Matt Roperd8e87492018-12-11 09:31:07 -08004391 alloc_size -= total[PLANE_CURSOR];
4392 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
4393 alloc->end - total[PLANE_CURSOR];
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004394 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004395
Matt Ropera1de91e2016-05-12 07:05:57 -07004396 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004397 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004398
Matt Roperd8e87492018-12-11 09:31:07 -08004399 /*
4400 * Find the highest watermark level for which we can satisfy the block
4401 * requirement of active planes.
4402 */
4403 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08004404 blocks = 0;
Matt Roperd8e87492018-12-11 09:31:07 -08004405 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004406 const struct skl_plane_wm *wm =
4407 &cstate->wm.skl.optimal.planes[plane_id];
Ville Syrjälä10a7e072019-03-12 22:58:40 +02004408
4409 if (plane_id == PLANE_CURSOR) {
4410 if (WARN_ON(wm->wm[level].min_ddb_alloc >
4411 total[PLANE_CURSOR])) {
4412 blocks = U32_MAX;
4413 break;
4414 }
4415 continue;
4416 }
4417
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004418 blocks += wm->wm[level].min_ddb_alloc;
4419 blocks += wm->uv_wm[level].min_ddb_alloc;
Matt Roperd8e87492018-12-11 09:31:07 -08004420 }
4421
Ville Syrjälä3cf963c2019-03-12 22:58:36 +02004422 if (blocks <= alloc_size) {
Matt Roperd8e87492018-12-11 09:31:07 -08004423 alloc_size -= blocks;
4424 break;
4425 }
4426 }
4427
4428 if (level < 0) {
4429 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4430 DRM_DEBUG_KMS("minimum required %d/%d\n", blocks,
4431 alloc_size);
4432 return -EINVAL;
4433 }
4434
4435 /*
4436 * Grant each plane the blocks it requires at the highest achievable
4437 * watermark level, plus an extra share of the leftover blocks
4438 * proportional to its relative data rate.
4439 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004440 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004441 const struct skl_plane_wm *wm =
4442 &cstate->wm.skl.optimal.planes[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004443 u64 rate;
4444 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004445
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004446 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004447 continue;
4448
Damien Lespiaub9cec072014-11-04 17:06:43 +00004449 /*
Matt Roperd8e87492018-12-11 09:31:07 -08004450 * We've accounted for all active planes; remaining planes are
4451 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004452 */
Matt Roperd8e87492018-12-11 09:31:07 -08004453 if (total_data_rate == 0)
4454 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004455
Matt Roperd8e87492018-12-11 09:31:07 -08004456 rate = plane_data_rate[plane_id];
4457 extra = min_t(u16, alloc_size,
4458 DIV64_U64_ROUND_UP(alloc_size * rate,
4459 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004460 total[plane_id] = wm->wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004461 alloc_size -= extra;
4462 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004463
Matt Roperd8e87492018-12-11 09:31:07 -08004464 if (total_data_rate == 0)
4465 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004466
Matt Roperd8e87492018-12-11 09:31:07 -08004467 rate = uv_plane_data_rate[plane_id];
4468 extra = min_t(u16, alloc_size,
4469 DIV64_U64_ROUND_UP(alloc_size * rate,
4470 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004471 uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004472 alloc_size -= extra;
4473 total_data_rate -= rate;
4474 }
4475 WARN_ON(alloc_size != 0 || total_data_rate != 0);
4476
4477 /* Set the actual DDB start/end points for each plane */
4478 start = alloc->start;
4479 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004480 struct skl_ddb_entry *plane_alloc =
4481 &cstate->wm.skl.plane_ddb_y[plane_id];
4482 struct skl_ddb_entry *uv_plane_alloc =
4483 &cstate->wm.skl.plane_ddb_uv[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004484
4485 if (plane_id == PLANE_CURSOR)
4486 continue;
4487
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004488 /* Gen11+ uses a separate plane for UV watermarks */
Matt Roperd8e87492018-12-11 09:31:07 -08004489 WARN_ON(INTEL_GEN(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004490
Matt Roperd8e87492018-12-11 09:31:07 -08004491 /* Leave disabled planes at (0,0) */
4492 if (total[plane_id]) {
4493 plane_alloc->start = start;
4494 start += total[plane_id];
4495 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07004496 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004497
Matt Roperd8e87492018-12-11 09:31:07 -08004498 if (uv_total[plane_id]) {
4499 uv_plane_alloc->start = start;
4500 start += uv_total[plane_id];
4501 uv_plane_alloc->end = start;
4502 }
4503 }
4504
4505 /*
4506 * When we calculated watermark values we didn't know how high
4507 * of a level we'd actually be able to hit, so we just marked
4508 * all levels as "enabled." Go back now and disable the ones
4509 * that aren't actually possible.
4510 */
4511 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
4512 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004513 struct skl_plane_wm *wm =
4514 &cstate->wm.skl.optimal.planes[plane_id];
Ville Syrjäläa301cb02019-03-12 22:58:41 +02004515
4516 /*
4517 * We only disable the watermarks for each plane if
4518 * they exceed the ddb allocation of said plane. This
4519 * is done so that we don't end up touching cursor
4520 * watermarks needlessly when some other plane reduces
4521 * our max possible watermark level.
4522 *
4523 * Bspec has this to say about the PLANE_WM enable bit:
4524 * "All the watermarks at this level for all enabled
4525 * planes must be enabled before the level will be used."
4526 * So this is actually safe to do.
4527 */
4528 if (wm->wm[level].min_ddb_alloc > total[plane_id] ||
4529 wm->uv_wm[level].min_ddb_alloc > uv_total[plane_id])
4530 memset(&wm->wm[level], 0, sizeof(wm->wm[level]));
Ville Syrjälä290248c2019-02-13 18:54:24 +02004531
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004532 /*
Bob Paauwe39564ae2019-04-12 11:09:20 -07004533 * Wa_1408961008:icl, ehl
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004534 * Underruns with WM1+ disabled
4535 */
Bob Paauwe39564ae2019-04-12 11:09:20 -07004536 if (IS_GEN(dev_priv, 11) &&
Ville Syrjälä290248c2019-02-13 18:54:24 +02004537 level == 1 && wm->wm[0].plane_en) {
4538 wm->wm[level].plane_res_b = wm->wm[0].plane_res_b;
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004539 wm->wm[level].plane_res_l = wm->wm[0].plane_res_l;
4540 wm->wm[level].ignore_lines = wm->wm[0].ignore_lines;
Ville Syrjälä290248c2019-02-13 18:54:24 +02004541 }
Matt Roperd8e87492018-12-11 09:31:07 -08004542 }
4543 }
4544
4545 /*
4546 * Go back and disable the transition watermark if it turns out we
4547 * don't have enough DDB blocks for it.
4548 */
4549 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004550 struct skl_plane_wm *wm =
4551 &cstate->wm.skl.optimal.planes[plane_id];
4552
Ville Syrjäläb19c9bc2018-12-21 19:14:31 +02004553 if (wm->trans_wm.plane_res_b >= total[plane_id])
Matt Roperd8e87492018-12-11 09:31:07 -08004554 memset(&wm->trans_wm, 0, sizeof(wm->trans_wm));
Damien Lespiaub9cec072014-11-04 17:06:43 +00004555 }
4556
Matt Roperc107acf2016-05-12 07:06:01 -07004557 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004558}
4559
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004560/*
4561 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004562 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004563 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4564 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4565*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004566static uint_fixed_16_16_t
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004567skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate,
4568 u8 cpp, u32 latency, u32 dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004569{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004570 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304571 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004572
4573 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304574 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004575
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304576 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004577 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004578
4579 if (INTEL_GEN(dev_priv) >= 10)
4580 ret = add_fixed16_u32(ret, 1);
4581
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004582 return ret;
4583}
4584
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004585static uint_fixed_16_16_t
4586skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency,
4587 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004588{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004589 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304590 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004591
4592 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304593 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004594
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004595 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304596 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4597 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304598 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004599 return ret;
4600}
4601
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304602static uint_fixed_16_16_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004603intel_get_linetime_us(const struct intel_crtc_state *cstate)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304604{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004605 u32 pixel_rate;
4606 u32 crtc_htotal;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304607 uint_fixed_16_16_t linetime_us;
4608
4609 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304610 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304611
4612 pixel_rate = cstate->pixel_rate;
4613
4614 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304615 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304616
4617 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304618 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304619
4620 return linetime_us;
4621}
4622
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004623static u32
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304624skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4625 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004626{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004627 u64 adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304628 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004629
4630 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004631 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004632 return 0;
4633
4634 /*
4635 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4636 * with additional adjustments for plane-specific scaling.
4637 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004638 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004639 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004640
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304641 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4642 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004643}
4644
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304645static int
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004646skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
4647 int width, const struct drm_format_info *format,
4648 u64 modifier, unsigned int rotation,
4649 u32 plane_pixel_rate, struct skl_wm_params *wp,
4650 int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304651{
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004652 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4653 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004654 u32 interm_pbpl;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304655
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304656 /* only planar format has two planes */
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004657 if (color_plane == 1 && !is_planar_yuv_format(format->format)) {
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304658 DRM_DEBUG_KMS("Non planar format have single plane\n");
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304659 return -EINVAL;
4660 }
4661
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004662 wp->y_tiled = modifier == I915_FORMAT_MOD_Y_TILED ||
4663 modifier == I915_FORMAT_MOD_Yf_TILED ||
4664 modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4665 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4666 wp->x_tiled = modifier == I915_FORMAT_MOD_X_TILED;
4667 wp->rc_surface = modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4668 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4669 wp->is_planar = is_planar_yuv_format(format->format);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304670
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004671 wp->width = width;
Ville Syrjälä45bee432018-11-14 23:07:28 +02004672 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304673 wp->width /= 2;
4674
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004675 wp->cpp = format->cpp[color_plane];
4676 wp->plane_pixel_rate = plane_pixel_rate;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304677
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004678 if (INTEL_GEN(dev_priv) >= 11 &&
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004679 modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1)
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004680 wp->dbuf_block_size = 256;
4681 else
4682 wp->dbuf_block_size = 512;
4683
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004684 if (drm_rotation_90_or_270(rotation)) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304685 switch (wp->cpp) {
4686 case 1:
4687 wp->y_min_scanlines = 16;
4688 break;
4689 case 2:
4690 wp->y_min_scanlines = 8;
4691 break;
4692 case 4:
4693 wp->y_min_scanlines = 4;
4694 break;
4695 default:
4696 MISSING_CASE(wp->cpp);
4697 return -EINVAL;
4698 }
4699 } else {
4700 wp->y_min_scanlines = 4;
4701 }
4702
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004703 if (skl_needs_memory_bw_wa(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304704 wp->y_min_scanlines *= 2;
4705
4706 wp->plane_bytes_per_line = wp->width * wp->cpp;
4707 if (wp->y_tiled) {
4708 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004709 wp->y_min_scanlines,
4710 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304711
4712 if (INTEL_GEN(dev_priv) >= 10)
4713 interm_pbpl++;
4714
4715 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4716 wp->y_min_scanlines);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004717 } else if (wp->x_tiled && IS_GEN(dev_priv, 9)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004718 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4719 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304720 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4721 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004722 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4723 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304724 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4725 }
4726
4727 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4728 wp->plane_blocks_per_line);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004729
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304730 wp->linetime_us = fixed16_to_u32_round_up(
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004731 intel_get_linetime_us(crtc_state));
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304732
4733 return 0;
4734}
4735
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004736static int
4737skl_compute_plane_wm_params(const struct intel_crtc_state *crtc_state,
4738 const struct intel_plane_state *plane_state,
4739 struct skl_wm_params *wp, int color_plane)
4740{
4741 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
4742 const struct drm_framebuffer *fb = plane_state->base.fb;
4743 int width;
4744
4745 if (plane->id == PLANE_CURSOR) {
4746 width = plane_state->base.crtc_w;
4747 } else {
4748 /*
4749 * Src coordinates are already rotated by 270 degrees for
4750 * the 90/270 degree plane rotation cases (to match the
4751 * GTT mapping), hence no need to account for rotation here.
4752 */
4753 width = drm_rect_width(&plane_state->base.src) >> 16;
4754 }
4755
4756 return skl_compute_wm_params(crtc_state, width,
4757 fb->format, fb->modifier,
4758 plane_state->base.rotation,
4759 skl_adjusted_plane_pixel_rate(crtc_state, plane_state),
4760 wp, color_plane);
4761}
4762
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004763static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level)
4764{
4765 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
4766 return true;
4767
4768 /* The number of lines are ignored for the level 0 watermark. */
4769 return level > 0;
4770}
4771
Matt Roperd8e87492018-12-11 09:31:07 -08004772static void skl_compute_plane_wm(const struct intel_crtc_state *cstate,
Matt Roperd8e87492018-12-11 09:31:07 -08004773 int level,
4774 const struct skl_wm_params *wp,
4775 const struct skl_wm_level *result_prev,
4776 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004777{
Ville Syrjälä67155a62019-03-12 22:58:37 +02004778 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004779 u32 latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304780 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304781 uint_fixed_16_16_t selected_result;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004782 u32 res_blocks, res_lines, min_ddb_alloc = 0;
Ville Syrjäläce110ec2018-11-14 23:07:21 +02004783
Ville Syrjälä0aded172019-02-05 17:50:53 +02004784 if (latency == 0) {
4785 /* reject it */
4786 result->min_ddb_alloc = U16_MAX;
Ville Syrjälä692927f2018-12-21 19:14:29 +02004787 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004788 }
Ville Syrjälä692927f2018-12-21 19:14:29 +02004789
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004790 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304791 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4792 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004793 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304794 latency += 4;
4795
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004796 if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004797 latency += 15;
4798
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304799 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004800 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304801 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004802 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004803 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304804 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004805
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304806 if (wp->y_tiled) {
4807 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004808 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304809 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004810 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004811 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004812 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004813 } else if (latency >= wp->linetime_us) {
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004814 if (IS_GEN(dev_priv, 9) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004815 !IS_GEMINILAKE(dev_priv))
4816 selected_result = min_fixed16(method1, method2);
4817 else
4818 selected_result = method2;
4819 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004820 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004821 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004822 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004823
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304824 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304825 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304826 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004827
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004828 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
4829 /* Display WA #1125: skl,bxt,kbl */
4830 if (level == 0 && wp->rc_surface)
4831 res_blocks +=
4832 fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004833
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004834 /* Display WA #1126: skl,bxt,kbl */
4835 if (level >= 1 && level <= 7) {
4836 if (wp->y_tiled) {
4837 res_blocks +=
4838 fixed16_to_u32_round_up(wp->y_tile_minimum);
4839 res_lines += wp->y_min_scanlines;
4840 } else {
4841 res_blocks++;
4842 }
4843
4844 /*
4845 * Make sure result blocks for higher latency levels are
4846 * atleast as high as level below the current level.
4847 * Assumption in DDB algorithm optimization for special
4848 * cases. Also covers Display WA #1125 for RC.
4849 */
4850 if (result_prev->plane_res_b > res_blocks)
4851 res_blocks = result_prev->plane_res_b;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004852 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004853 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004854
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004855 if (INTEL_GEN(dev_priv) >= 11) {
4856 if (wp->y_tiled) {
4857 int extra_lines;
4858
4859 if (res_lines % wp->y_min_scanlines == 0)
4860 extra_lines = wp->y_min_scanlines;
4861 else
4862 extra_lines = wp->y_min_scanlines * 2 -
4863 res_lines % wp->y_min_scanlines;
4864
4865 min_ddb_alloc = mul_round_up_u32_fixed16(res_lines + extra_lines,
4866 wp->plane_blocks_per_line);
4867 } else {
4868 min_ddb_alloc = res_blocks +
4869 DIV_ROUND_UP(res_blocks, 10);
4870 }
4871 }
4872
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004873 if (!skl_wm_has_lines(dev_priv, level))
4874 res_lines = 0;
4875
Ville Syrjälä0aded172019-02-05 17:50:53 +02004876 if (res_lines > 31) {
4877 /* reject it */
4878 result->min_ddb_alloc = U16_MAX;
Matt Roperd8e87492018-12-11 09:31:07 -08004879 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004880 }
Matt Roperd8e87492018-12-11 09:31:07 -08004881
4882 /*
4883 * If res_lines is valid, assume we can use this watermark level
4884 * for now. We'll come back and disable it after we calculate the
4885 * DDB allocation if it turns out we don't actually have enough
4886 * blocks to satisfy it.
4887 */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304888 result->plane_res_b = res_blocks;
4889 result->plane_res_l = res_lines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004890 /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */
4891 result->min_ddb_alloc = max(min_ddb_alloc, res_blocks) + 1;
Mahesh Kumar62027b72018-04-09 09:11:05 +05304892 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004893}
4894
Matt Roperd8e87492018-12-11 09:31:07 -08004895static void
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004896skl_compute_wm_levels(const struct intel_crtc_state *cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304897 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004898 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004899{
Ville Syrjälä67155a62019-03-12 22:58:37 +02004900 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304901 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004902 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04004903
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304904 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004905 struct skl_wm_level *result = &levels[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304906
Ville Syrjälä67155a62019-03-12 22:58:37 +02004907 skl_compute_plane_wm(cstate, level, wm_params,
Matt Roperd8e87492018-12-11 09:31:07 -08004908 result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004909
4910 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304911 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004912}
4913
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004914static u32
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004915skl_compute_linetime_wm(const struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004916{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304917 struct drm_atomic_state *state = cstate->base.state;
4918 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304919 uint_fixed_16_16_t linetime_us;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004920 u32 linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004921
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304922 linetime_us = intel_get_linetime_us(cstate);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304923 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304924
Ville Syrjälä717671c2018-12-21 19:14:36 +02004925 /* Display WA #1135: BXT:ALL GLK:ALL */
4926 if (IS_GEN9_LP(dev_priv) && dev_priv->ipc_enabled)
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304927 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304928
4929 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004930}
4931
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004932static void skl_compute_transition_wm(const struct intel_crtc_state *cstate,
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004933 const struct skl_wm_params *wp,
Matt Roperd8e87492018-12-11 09:31:07 -08004934 struct skl_plane_wm *wm)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004935{
Kumar, Maheshca476672017-08-17 19:15:24 +05304936 struct drm_device *dev = cstate->base.crtc->dev;
4937 const struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004938 u16 trans_min, trans_y_tile_min;
4939 const u16 trans_amount = 10; /* This is configurable amount */
4940 u16 wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004941
Kumar, Maheshca476672017-08-17 19:15:24 +05304942 /* Transition WM are not recommended by HW team for GEN9 */
4943 if (INTEL_GEN(dev_priv) <= 9)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004944 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304945
4946 /* Transition WM don't make any sense if ipc is disabled */
4947 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004948 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304949
Paulo Zanoni91961a82018-10-04 16:15:56 -07004950 trans_min = 14;
4951 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304952 trans_min = 4;
4953
4954 trans_offset_b = trans_min + trans_amount;
4955
Paulo Zanonicbacc792018-10-04 16:15:58 -07004956 /*
4957 * The spec asks for Selected Result Blocks for wm0 (the real value),
4958 * not Result Blocks (the integer value). Pay attention to the capital
4959 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4960 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4961 * and since we later will have to get the ceiling of the sum in the
4962 * transition watermarks calculation, we can just pretend Selected
4963 * Result Blocks is Result Blocks minus 1 and it should work for the
4964 * current platforms.
4965 */
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004966 wm0_sel_res_b = wm->wm[0].plane_res_b - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07004967
Kumar, Maheshca476672017-08-17 19:15:24 +05304968 if (wp->y_tiled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004969 trans_y_tile_min =
4970 (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004971 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304972 trans_offset_b;
4973 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004974 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304975
4976 /* WA BUG:1938466 add one block for non y-tile planes */
4977 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4978 res_blocks += 1;
4979
4980 }
4981
Matt Roperd8e87492018-12-11 09:31:07 -08004982 /*
4983 * Just assume we can enable the transition watermark. After
4984 * computing the DDB we'll come back and disable it if that
4985 * assumption turns out to be false.
4986 */
4987 wm->trans_wm.plane_res_b = res_blocks + 1;
4988 wm->trans_wm.plane_en = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004989}
4990
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004991static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004992 const struct intel_plane_state *plane_state,
4993 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004994{
Ville Syrjälä83158472018-11-27 18:57:26 +02004995 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004996 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004997 int ret;
4998
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004999 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005000 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005001 if (ret)
5002 return ret;
5003
Ville Syrjälä67155a62019-03-12 22:58:37 +02005004 skl_compute_wm_levels(crtc_state, &wm_params, wm->wm);
Matt Roperd8e87492018-12-11 09:31:07 -08005005 skl_compute_transition_wm(crtc_state, &wm_params, wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02005006
5007 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005008}
5009
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005010static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005011 const struct intel_plane_state *plane_state,
5012 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005013{
Ville Syrjälä83158472018-11-27 18:57:26 +02005014 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
5015 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005016 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005017
Ville Syrjälä83158472018-11-27 18:57:26 +02005018 wm->is_planar = true;
5019
5020 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005021 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005022 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005023 if (ret)
5024 return ret;
5025
Ville Syrjälä67155a62019-03-12 22:58:37 +02005026 skl_compute_wm_levels(crtc_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02005027
5028 return 0;
5029}
5030
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005031static int skl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005032 const struct intel_plane_state *plane_state)
5033{
5034 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
5035 const struct drm_framebuffer *fb = plane_state->base.fb;
5036 enum plane_id plane_id = plane->id;
5037 int ret;
5038
5039 if (!intel_wm_plane_visible(crtc_state, plane_state))
5040 return 0;
5041
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005042 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005043 plane_id, 0);
5044 if (ret)
5045 return ret;
5046
5047 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005048 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005049 plane_id);
5050 if (ret)
5051 return ret;
5052 }
5053
5054 return 0;
5055}
5056
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005057static int icl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005058 const struct intel_plane_state *plane_state)
5059{
5060 enum plane_id plane_id = to_intel_plane(plane_state->base.plane)->id;
5061 int ret;
5062
5063 /* Watermarks calculated in master */
5064 if (plane_state->slave)
5065 return 0;
5066
5067 if (plane_state->linked_plane) {
5068 const struct drm_framebuffer *fb = plane_state->base.fb;
5069 enum plane_id y_plane_id = plane_state->linked_plane->id;
5070
5071 WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state));
5072 WARN_ON(!fb->format->is_yuv ||
5073 fb->format->num_planes == 1);
5074
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005075 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005076 y_plane_id, 0);
5077 if (ret)
5078 return ret;
5079
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005080 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005081 plane_id, 1);
5082 if (ret)
5083 return ret;
5084 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005085 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005086 plane_id, 0);
5087 if (ret)
5088 return ret;
5089 }
5090
5091 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005092}
5093
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005094static int skl_build_pipe_wm(struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005095{
Ville Syrjälä83158472018-11-27 18:57:26 +02005096 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005097 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305098 struct drm_crtc_state *crtc_state = &cstate->base;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305099 struct drm_plane *plane;
5100 const struct drm_plane_state *pstate;
Matt Roper55994c22016-05-12 07:06:08 -07005101 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005102
Lyudea62163e2016-10-04 14:28:20 -04005103 /*
5104 * We'll only calculate watermarks for planes that are actually
5105 * enabled, so make sure all other planes are set as disabled.
5106 */
5107 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
5108
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305109 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
5110 const struct intel_plane_state *intel_pstate =
5111 to_intel_plane_state(pstate);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305112
Ville Syrjälä83158472018-11-27 18:57:26 +02005113 if (INTEL_GEN(dev_priv) >= 11)
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005114 ret = icl_build_plane_wm(cstate, intel_pstate);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005115 else
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005116 ret = skl_build_plane_wm(cstate, intel_pstate);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305117 if (ret)
5118 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005119 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305120
Matt Roper024c9042015-09-24 15:53:11 -07005121 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005122
Matt Roper55994c22016-05-12 07:06:08 -07005123 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005124}
5125
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005126static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5127 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005128 const struct skl_ddb_entry *entry)
5129{
5130 if (entry->end)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005131 I915_WRITE_FW(reg, (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005132 else
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005133 I915_WRITE_FW(reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005134}
5135
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005136static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5137 i915_reg_t reg,
5138 const struct skl_wm_level *level)
5139{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005140 u32 val = 0;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005141
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005142 if (level->plane_en)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005143 val |= PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005144 if (level->ignore_lines)
5145 val |= PLANE_WM_IGNORE_LINES;
5146 val |= level->plane_res_b;
5147 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005148
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005149 I915_WRITE_FW(reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005150}
5151
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005152void skl_write_plane_wm(struct intel_plane *plane,
5153 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005154{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005155 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005156 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005157 enum plane_id plane_id = plane->id;
5158 enum pipe pipe = plane->pipe;
5159 const struct skl_plane_wm *wm =
5160 &crtc_state->wm.skl.optimal.planes[plane_id];
5161 const struct skl_ddb_entry *ddb_y =
5162 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5163 const struct skl_ddb_entry *ddb_uv =
5164 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005165
5166 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005167 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005168 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005169 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005170 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005171 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005172
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005173 if (INTEL_GEN(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005174 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005175 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5176 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305177 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005178
5179 if (wm->is_planar)
5180 swap(ddb_y, ddb_uv);
5181
5182 skl_ddb_entry_write(dev_priv,
5183 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5184 skl_ddb_entry_write(dev_priv,
5185 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005186}
5187
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005188void skl_write_cursor_wm(struct intel_plane *plane,
5189 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005190{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005191 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005192 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005193 enum plane_id plane_id = plane->id;
5194 enum pipe pipe = plane->pipe;
5195 const struct skl_plane_wm *wm =
5196 &crtc_state->wm.skl.optimal.planes[plane_id];
5197 const struct skl_ddb_entry *ddb =
5198 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005199
5200 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005201 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5202 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005203 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005204 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005205
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005206 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005207}
5208
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005209bool skl_wm_level_equals(const struct skl_wm_level *l1,
5210 const struct skl_wm_level *l2)
5211{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005212 return l1->plane_en == l2->plane_en &&
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005213 l1->ignore_lines == l2->ignore_lines &&
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005214 l1->plane_res_l == l2->plane_res_l &&
5215 l1->plane_res_b == l2->plane_res_b;
5216}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005217
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005218static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5219 const struct skl_plane_wm *wm1,
5220 const struct skl_plane_wm *wm2)
5221{
5222 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005223
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005224 for (level = 0; level <= max_level; level++) {
5225 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]) ||
5226 !skl_wm_level_equals(&wm1->uv_wm[level], &wm2->uv_wm[level]))
5227 return false;
5228 }
5229
5230 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005231}
5232
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005233static bool skl_pipe_wm_equals(struct intel_crtc *crtc,
5234 const struct skl_pipe_wm *wm1,
5235 const struct skl_pipe_wm *wm2)
5236{
5237 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5238 enum plane_id plane_id;
5239
5240 for_each_plane_id_on_crtc(crtc, plane_id) {
5241 if (!skl_plane_wm_equals(dev_priv,
5242 &wm1->planes[plane_id],
5243 &wm2->planes[plane_id]))
5244 return false;
5245 }
5246
5247 return wm1->linetime == wm2->linetime;
5248}
5249
Lyude27082492016-08-24 07:48:10 +02005250static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5251 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005252{
Lyude27082492016-08-24 07:48:10 +02005253 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005254}
5255
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005256bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
Jani Nikula696173b2019-04-05 14:00:15 +03005257 const struct skl_ddb_entry *entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005258 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005259{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005260 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005261
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005262 for (i = 0; i < num_entries; i++) {
5263 if (i != ignore_idx &&
5264 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005265 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005266 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005267
Lyude27082492016-08-24 07:48:10 +02005268 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005269}
5270
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005271static u32
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005272pipes_modified(struct intel_atomic_state *state)
Matt Roper9b613022016-06-27 16:42:44 -07005273{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005274 struct intel_crtc *crtc;
5275 struct intel_crtc_state *cstate;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005276 u32 i, ret = 0;
Matt Roper9b613022016-06-27 16:42:44 -07005277
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005278 for_each_new_intel_crtc_in_state(state, crtc, cstate, i)
5279 ret |= drm_crtc_mask(&crtc->base);
Matt Roper9b613022016-06-27 16:42:44 -07005280
5281 return ret;
5282}
5283
Jani Nikulabb7791b2016-10-04 12:29:17 +03005284static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005285skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
5286 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005287{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005288 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->base.state);
5289 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
5290 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5291 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005292
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005293 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5294 struct intel_plane_state *plane_state;
5295 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005296
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005297 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
5298 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
5299 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
5300 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005301 continue;
5302
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005303 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005304 if (IS_ERR(plane_state))
5305 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005306
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005307 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005308 }
5309
5310 return 0;
5311}
5312
5313static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005314skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005315{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005316 const struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5317 struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005318 struct intel_crtc_state *old_crtc_state;
5319 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305320 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305321 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005322
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005323 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5324
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005325 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005326 new_crtc_state, i) {
5327 ret = skl_allocate_pipe_ddb(new_crtc_state, ddb);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005328 if (ret)
5329 return ret;
5330
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005331 ret = skl_ddb_add_affected_planes(old_crtc_state,
5332 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005333 if (ret)
5334 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005335 }
5336
5337 return 0;
5338}
5339
Ville Syrjäläab98e942019-02-08 22:05:27 +02005340static char enast(bool enable)
5341{
5342 return enable ? '*' : ' ';
5343}
5344
Matt Roper2722efb2016-08-17 15:55:55 -04005345static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005346skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005347{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005348 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5349 const struct intel_crtc_state *old_crtc_state;
5350 const struct intel_crtc_state *new_crtc_state;
5351 struct intel_plane *plane;
5352 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005353 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005354
Ville Syrjäläab98e942019-02-08 22:05:27 +02005355 if ((drm_debug & DRM_UT_KMS) == 0)
5356 return;
5357
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005358 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5359 new_crtc_state, i) {
Ville Syrjäläab98e942019-02-08 22:05:27 +02005360 const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm;
5361
5362 old_pipe_wm = &old_crtc_state->wm.skl.optimal;
5363 new_pipe_wm = &new_crtc_state->wm.skl.optimal;
5364
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005365 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5366 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005367 const struct skl_ddb_entry *old, *new;
5368
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005369 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
5370 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005371
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005372 if (skl_ddb_entry_equal(old, new))
5373 continue;
5374
Ville Syrjäläab98e942019-02-08 22:05:27 +02005375 DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n",
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005376 plane->base.base.id, plane->base.name,
Ville Syrjäläab98e942019-02-08 22:05:27 +02005377 old->start, old->end, new->start, new->end,
5378 skl_ddb_entry_size(old), skl_ddb_entry_size(new));
5379 }
5380
5381 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5382 enum plane_id plane_id = plane->id;
5383 const struct skl_plane_wm *old_wm, *new_wm;
5384
5385 old_wm = &old_pipe_wm->planes[plane_id];
5386 new_wm = &new_pipe_wm->planes[plane_id];
5387
5388 if (skl_plane_wm_equals(dev_priv, old_wm, new_wm))
5389 continue;
5390
5391 DRM_DEBUG_KMS("[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm"
5392 " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm\n",
5393 plane->base.base.id, plane->base.name,
5394 enast(old_wm->wm[0].plane_en), enast(old_wm->wm[1].plane_en),
5395 enast(old_wm->wm[2].plane_en), enast(old_wm->wm[3].plane_en),
5396 enast(old_wm->wm[4].plane_en), enast(old_wm->wm[5].plane_en),
5397 enast(old_wm->wm[6].plane_en), enast(old_wm->wm[7].plane_en),
5398 enast(old_wm->trans_wm.plane_en),
5399 enast(new_wm->wm[0].plane_en), enast(new_wm->wm[1].plane_en),
5400 enast(new_wm->wm[2].plane_en), enast(new_wm->wm[3].plane_en),
5401 enast(new_wm->wm[4].plane_en), enast(new_wm->wm[5].plane_en),
5402 enast(new_wm->wm[6].plane_en), enast(new_wm->wm[7].plane_en),
5403 enast(new_wm->trans_wm.plane_en));
5404
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005405 DRM_DEBUG_KMS("[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d"
5406 " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d\n",
Ville Syrjäläab98e942019-02-08 22:05:27 +02005407 plane->base.base.id, plane->base.name,
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005408 enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].plane_res_l,
5409 enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].plane_res_l,
5410 enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].plane_res_l,
5411 enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].plane_res_l,
5412 enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].plane_res_l,
5413 enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].plane_res_l,
5414 enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].plane_res_l,
5415 enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].plane_res_l,
5416 enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.plane_res_l,
5417
5418 enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].plane_res_l,
5419 enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].plane_res_l,
5420 enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].plane_res_l,
5421 enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].plane_res_l,
5422 enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].plane_res_l,
5423 enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].plane_res_l,
5424 enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].plane_res_l,
5425 enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].plane_res_l,
5426 enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.plane_res_l);
Ville Syrjäläab98e942019-02-08 22:05:27 +02005427
5428 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5429 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5430 plane->base.base.id, plane->base.name,
5431 old_wm->wm[0].plane_res_b, old_wm->wm[1].plane_res_b,
5432 old_wm->wm[2].plane_res_b, old_wm->wm[3].plane_res_b,
5433 old_wm->wm[4].plane_res_b, old_wm->wm[5].plane_res_b,
5434 old_wm->wm[6].plane_res_b, old_wm->wm[7].plane_res_b,
5435 old_wm->trans_wm.plane_res_b,
5436 new_wm->wm[0].plane_res_b, new_wm->wm[1].plane_res_b,
5437 new_wm->wm[2].plane_res_b, new_wm->wm[3].plane_res_b,
5438 new_wm->wm[4].plane_res_b, new_wm->wm[5].plane_res_b,
5439 new_wm->wm[6].plane_res_b, new_wm->wm[7].plane_res_b,
5440 new_wm->trans_wm.plane_res_b);
5441
5442 DRM_DEBUG_KMS("[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5443 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5444 plane->base.base.id, plane->base.name,
5445 old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc,
5446 old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc,
5447 old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc,
5448 old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc,
5449 old_wm->trans_wm.min_ddb_alloc,
5450 new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc,
5451 new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc,
5452 new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc,
5453 new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc,
5454 new_wm->trans_wm.min_ddb_alloc);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005455 }
5456 }
5457}
5458
Matt Roper98d39492016-05-12 07:06:03 -07005459static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005460skl_ddb_add_affected_pipes(struct intel_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005461{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005462 struct drm_device *dev = state->base.dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305463 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005464 struct intel_crtc *crtc;
5465 struct intel_crtc_state *crtc_state;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005466 u32 realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005467 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005468
5469 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005470 * When we distrust bios wm we always need to recompute to set the
5471 * expected DDB allocations for each CRTC.
5472 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305473 if (dev_priv->wm.distrust_bios_wm)
5474 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005475
5476 /*
Matt Roper98d39492016-05-12 07:06:03 -07005477 * If this transaction isn't actually touching any CRTC's, don't
5478 * bother with watermark calculation. Note that if we pass this
5479 * test, we're guaranteed to hold at least one CRTC state mutex,
5480 * which means we can safely use values like dev_priv->active_crtcs
5481 * since any racing commits that want to update them would need to
5482 * hold _all_ CRTC state mutexes.
5483 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005484 for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305485 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005486
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305487 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005488 return 0;
5489
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305490 /*
5491 * If this is our first atomic update following hardware readout,
5492 * we can't trust the DDB that the BIOS programmed for us. Let's
5493 * pretend that all pipes switched active status so that we'll
5494 * ensure a full DDB recompute.
5495 */
5496 if (dev_priv->wm.distrust_bios_wm) {
5497 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005498 state->base.acquire_ctx);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305499 if (ret)
5500 return ret;
5501
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005502 state->active_pipe_changes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305503
5504 /*
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005505 * We usually only initialize state->active_crtcs if we
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305506 * we're doing a modeset; make sure this field is always
5507 * initialized during the sanitization process that happens
5508 * on the first commit too.
5509 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005510 if (!state->modeset)
5511 state->active_crtcs = dev_priv->active_crtcs;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305512 }
5513
5514 /*
5515 * If the modeset changes which CRTC's are active, we need to
5516 * recompute the DDB allocation for *all* active pipes, even
5517 * those that weren't otherwise being modified in any way by this
5518 * atomic commit. Due to the shrinking of the per-pipe allocations
5519 * when new active CRTC's are added, it's possible for a pipe that
5520 * we were already using and aren't changing at all here to suddenly
5521 * become invalid if its DDB needs exceeds its new allocation.
5522 *
5523 * Note that if we wind up doing a full DDB recompute, we can't let
5524 * any other display updates race with this transaction, so we need
5525 * to grab the lock on *all* CRTC's.
5526 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005527 if (state->active_pipe_changes || state->modeset) {
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305528 realloc_pipes = ~0;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005529 state->wm_results.dirty_pipes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305530 }
5531
5532 /*
5533 * We're not recomputing for the pipes not included in the commit, so
5534 * make sure we start with the current state.
5535 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005536 for_each_intel_crtc_mask(dev, crtc, realloc_pipes) {
5537 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
5538 if (IS_ERR(crtc_state))
5539 return PTR_ERR(crtc_state);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305540 }
5541
5542 return 0;
5543}
5544
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005545/*
5546 * To make sure the cursor watermark registers are always consistent
5547 * with our computed state the following scenario needs special
5548 * treatment:
5549 *
5550 * 1. enable cursor
5551 * 2. move cursor entirely offscreen
5552 * 3. disable cursor
5553 *
5554 * Step 2. does call .disable_plane() but does not zero the watermarks
5555 * (since we consider an offscreen cursor still active for the purposes
5556 * of watermarks). Step 3. would not normally call .disable_plane()
5557 * because the actual plane visibility isn't changing, and we don't
5558 * deallocate the cursor ddb until the pipe gets disabled. So we must
5559 * force step 3. to call .disable_plane() to update the watermark
5560 * registers properly.
5561 *
5562 * Other planes do not suffer from this issues as their watermarks are
5563 * calculated based on the actual plane visibility. The only time this
5564 * can trigger for the other planes is during the initial readout as the
5565 * default value of the watermarks registers is not zero.
5566 */
5567static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
5568 struct intel_crtc *crtc)
5569{
5570 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5571 const struct intel_crtc_state *old_crtc_state =
5572 intel_atomic_get_old_crtc_state(state, crtc);
5573 struct intel_crtc_state *new_crtc_state =
5574 intel_atomic_get_new_crtc_state(state, crtc);
5575 struct intel_plane *plane;
5576
5577 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5578 struct intel_plane_state *plane_state;
5579 enum plane_id plane_id = plane->id;
5580
5581 /*
5582 * Force a full wm update for every plane on modeset.
5583 * Required because the reset value of the wm registers
5584 * is non-zero, whereas we want all disabled planes to
5585 * have zero watermarks. So if we turn off the relevant
5586 * power well the hardware state will go out of sync
5587 * with the software state.
5588 */
5589 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) &&
5590 skl_plane_wm_equals(dev_priv,
5591 &old_crtc_state->wm.skl.optimal.planes[plane_id],
5592 &new_crtc_state->wm.skl.optimal.planes[plane_id]))
5593 continue;
5594
5595 plane_state = intel_atomic_get_plane_state(state, plane);
5596 if (IS_ERR(plane_state))
5597 return PTR_ERR(plane_state);
5598
5599 new_crtc_state->update_planes |= BIT(plane_id);
5600 }
5601
5602 return 0;
5603}
5604
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305605static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005606skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305607{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005608 struct intel_crtc *crtc;
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005609 struct intel_crtc_state *new_crtc_state;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005610 struct intel_crtc_state *old_crtc_state;
5611 struct skl_ddb_values *results = &state->wm_results;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305612 bool changed = false;
5613 int ret, i;
5614
Matt Roper734fa012016-05-12 15:11:40 -07005615 /* Clear all dirty flags */
5616 results->dirty_pipes = 0;
5617
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305618 ret = skl_ddb_add_affected_pipes(state, &changed);
5619 if (ret || !changed)
5620 return ret;
5621
Matt Roper734fa012016-05-12 15:11:40 -07005622 /*
5623 * Calculate WM's for all pipes that are part of this transaction.
Matt Roperd8e87492018-12-11 09:31:07 -08005624 * Note that skl_ddb_add_affected_pipes may have added more CRTC's that
Matt Roper734fa012016-05-12 15:11:40 -07005625 * weren't otherwise being modified (and set bits in dirty_pipes) if
5626 * pipe allocations had to change.
Matt Roper734fa012016-05-12 15:11:40 -07005627 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005628 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005629 new_crtc_state, i) {
5630 ret = skl_build_pipe_wm(new_crtc_state);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005631 if (ret)
5632 return ret;
5633
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005634 ret = skl_wm_add_affected_planes(state, crtc);
Matt Roper734fa012016-05-12 15:11:40 -07005635 if (ret)
5636 return ret;
5637
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005638 if (!skl_pipe_wm_equals(crtc,
5639 &old_crtc_state->wm.skl.optimal,
5640 &new_crtc_state->wm.skl.optimal))
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005641 results->dirty_pipes |= drm_crtc_mask(&crtc->base);
Matt Roper734fa012016-05-12 15:11:40 -07005642 }
5643
Matt Roperd8e87492018-12-11 09:31:07 -08005644 ret = skl_compute_ddb(state);
5645 if (ret)
5646 return ret;
5647
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005648 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005649
Matt Roper98d39492016-05-12 07:06:03 -07005650 return 0;
5651}
5652
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005653static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5654 struct intel_crtc_state *cstate)
5655{
5656 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5657 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5658 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
5659 enum pipe pipe = crtc->pipe;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005660
5661 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5662 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005663
5664 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
5665}
5666
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005667static void skl_initial_wm(struct intel_atomic_state *state,
5668 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005669{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005670 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005671 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005672 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305673 struct skl_ddb_values *results = &state->wm_results;
Bob Paauweadda50b2015-07-21 10:42:53 -07005674
Ville Syrjälä432081b2016-10-31 22:37:03 +02005675 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005676 return;
5677
Matt Roper734fa012016-05-12 15:11:40 -07005678 mutex_lock(&dev_priv->wm.wm_mutex);
5679
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005680 if (cstate->base.active_changed)
5681 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005682
Matt Roper734fa012016-05-12 15:11:40 -07005683 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005684}
5685
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005686static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02005687 struct intel_wm_config *config)
5688{
5689 struct intel_crtc *crtc;
5690
5691 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005692 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02005693 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5694
5695 if (!wm->pipe_enabled)
5696 continue;
5697
5698 config->sprites_enabled |= wm->sprites_enabled;
5699 config->sprites_scaled |= wm->sprites_scaled;
5700 config->num_pipes_active++;
5701 }
5702}
5703
Matt Ropered4a6a72016-02-23 17:20:13 -08005704static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005705{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005706 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005707 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005708 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005709 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005710 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005711
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005712 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02005713
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005714 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
5715 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005716
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005717 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005718 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005719 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005720 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
5721 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005722
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005723 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005724 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005725 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005726 }
5727
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005728 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005729 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005730
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005731 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005732
Imre Deak820c1982013-12-17 14:46:36 +02005733 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005734}
5735
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005736static void ilk_initial_watermarks(struct intel_atomic_state *state,
5737 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005738{
Matt Ropered4a6a72016-02-23 17:20:13 -08005739 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5740 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005741
Matt Ropered4a6a72016-02-23 17:20:13 -08005742 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005743 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005744 ilk_program_watermarks(dev_priv);
5745 mutex_unlock(&dev_priv->wm.wm_mutex);
5746}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005747
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005748static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5749 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005750{
5751 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5752 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5753
5754 mutex_lock(&dev_priv->wm.wm_mutex);
5755 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005756 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005757 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005758 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005759 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005760}
5761
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005762static inline void skl_wm_level_from_reg_val(u32 val,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005763 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005764{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005765 level->plane_en = val & PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005766 level->ignore_lines = val & PLANE_WM_IGNORE_LINES;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005767 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5768 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5769 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005770}
5771
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005772void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005773 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005774{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005775 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5776 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005777 int level, max_level;
5778 enum plane_id plane_id;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005779 u32 val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005780
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005781 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005782
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005783 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005784 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005785
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005786 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005787 if (plane_id != PLANE_CURSOR)
5788 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005789 else
5790 val = I915_READ(CUR_WM(pipe, level));
5791
5792 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5793 }
5794
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005795 if (plane_id != PLANE_CURSOR)
5796 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005797 else
5798 val = I915_READ(CUR_WM_TRANS(pipe));
5799
5800 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5801 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005802
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005803 if (!crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005804 return;
5805
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005806 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005807}
5808
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005809void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00005810{
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305811 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005812 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005813 struct intel_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005814 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005815
Damien Lespiaua269c582014-11-04 17:06:49 +00005816 skl_ddb_get_hw_state(dev_priv, ddb);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005817 for_each_intel_crtc(&dev_priv->drm, crtc) {
5818 cstate = to_intel_crtc_state(crtc->base.state);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005819
5820 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5821
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005822 if (crtc->active)
5823 hw->dirty_pipes |= drm_crtc_mask(&crtc->base);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005824 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005825
Matt Roper279e99d2016-05-12 07:06:02 -07005826 if (dev_priv->active_crtcs) {
5827 /* Fully recompute DDB on first atomic commit */
5828 dev_priv->wm.distrust_bios_wm = true;
Matt Roper279e99d2016-05-12 07:06:02 -07005829 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005830}
5831
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005832static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005833{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005834 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005835 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005836 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005837 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->base.state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005838 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005839 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005840 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005841 [PIPE_A] = WM0_PIPEA_ILK,
5842 [PIPE_B] = WM0_PIPEB_ILK,
5843 [PIPE_C] = WM0_PIPEC_IVB,
5844 };
5845
5846 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005847 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005848 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005849
Ville Syrjälä15606532016-05-13 17:55:17 +03005850 memset(active, 0, sizeof(*active));
5851
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005852 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005853
5854 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005855 u32 tmp = hw->wm_pipe[pipe];
5856
5857 /*
5858 * For active pipes LP0 watermark is marked as
5859 * enabled, and LP1+ watermaks as disabled since
5860 * we can't really reverse compute them in case
5861 * multiple pipes are active.
5862 */
5863 active->wm[0].enable = true;
5864 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5865 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5866 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5867 active->linetime = hw->wm_linetime[pipe];
5868 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005869 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005870
5871 /*
5872 * For inactive pipes, all watermark levels
5873 * should be marked as enabled but zeroed,
5874 * which is what we'd compute them to.
5875 */
5876 for (level = 0; level <= max_level; level++)
5877 active->wm[level].enable = true;
5878 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005879
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005880 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005881}
5882
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005883#define _FW_WM(value, plane) \
5884 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5885#define _FW_WM_VLV(value, plane) \
5886 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5887
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005888static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5889 struct g4x_wm_values *wm)
5890{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005891 u32 tmp;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005892
5893 tmp = I915_READ(DSPFW1);
5894 wm->sr.plane = _FW_WM(tmp, SR);
5895 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5896 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5897 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5898
5899 tmp = I915_READ(DSPFW2);
5900 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5901 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5902 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5903 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5904 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5905 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5906
5907 tmp = I915_READ(DSPFW3);
5908 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5909 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5910 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5911 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5912}
5913
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005914static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5915 struct vlv_wm_values *wm)
5916{
5917 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005918 u32 tmp;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005919
5920 for_each_pipe(dev_priv, pipe) {
5921 tmp = I915_READ(VLV_DDL(pipe));
5922
Ville Syrjälä1b313892016-11-28 19:37:08 +02005923 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005924 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005925 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005926 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005927 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005928 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005929 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005930 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5931 }
5932
5933 tmp = I915_READ(DSPFW1);
5934 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005935 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5936 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5937 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005938
5939 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005940 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5941 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5942 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005943
5944 tmp = I915_READ(DSPFW3);
5945 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5946
5947 if (IS_CHERRYVIEW(dev_priv)) {
5948 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005949 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5950 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005951
5952 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005953 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5954 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005955
5956 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005957 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5958 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005959
5960 tmp = I915_READ(DSPHOWM);
5961 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005962 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5963 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5964 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5965 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5966 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5967 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5968 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5969 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5970 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005971 } else {
5972 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005973 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5974 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005975
5976 tmp = I915_READ(DSPHOWM);
5977 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005978 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5979 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5980 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5981 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5982 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5983 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005984 }
5985}
5986
5987#undef _FW_WM
5988#undef _FW_WM_VLV
5989
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005990void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005991{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005992 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5993 struct intel_crtc *crtc;
5994
5995 g4x_read_wm_values(dev_priv, wm);
5996
5997 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5998
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005999 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006000 struct intel_crtc_state *crtc_state =
6001 to_intel_crtc_state(crtc->base.state);
6002 struct g4x_wm_state *active = &crtc->wm.active.g4x;
6003 struct g4x_pipe_wm *raw;
6004 enum pipe pipe = crtc->pipe;
6005 enum plane_id plane_id;
6006 int level, max_level;
6007
6008 active->cxsr = wm->cxsr;
6009 active->hpll_en = wm->hpll_en;
6010 active->fbc_en = wm->fbc_en;
6011
6012 active->sr = wm->sr;
6013 active->hpll = wm->hpll;
6014
6015 for_each_plane_id_on_crtc(crtc, plane_id) {
6016 active->wm.plane[plane_id] =
6017 wm->pipe[pipe].plane[plane_id];
6018 }
6019
6020 if (wm->cxsr && wm->hpll_en)
6021 max_level = G4X_WM_LEVEL_HPLL;
6022 else if (wm->cxsr)
6023 max_level = G4X_WM_LEVEL_SR;
6024 else
6025 max_level = G4X_WM_LEVEL_NORMAL;
6026
6027 level = G4X_WM_LEVEL_NORMAL;
6028 raw = &crtc_state->wm.g4x.raw[level];
6029 for_each_plane_id_on_crtc(crtc, plane_id)
6030 raw->plane[plane_id] = active->wm.plane[plane_id];
6031
6032 if (++level > max_level)
6033 goto out;
6034
6035 raw = &crtc_state->wm.g4x.raw[level];
6036 raw->plane[PLANE_PRIMARY] = active->sr.plane;
6037 raw->plane[PLANE_CURSOR] = active->sr.cursor;
6038 raw->plane[PLANE_SPRITE0] = 0;
6039 raw->fbc = active->sr.fbc;
6040
6041 if (++level > max_level)
6042 goto out;
6043
6044 raw = &crtc_state->wm.g4x.raw[level];
6045 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
6046 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
6047 raw->plane[PLANE_SPRITE0] = 0;
6048 raw->fbc = active->hpll.fbc;
6049
6050 out:
6051 for_each_plane_id_on_crtc(crtc, plane_id)
6052 g4x_raw_plane_wm_set(crtc_state, level,
6053 plane_id, USHRT_MAX);
6054 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
6055
6056 crtc_state->wm.g4x.optimal = *active;
6057 crtc_state->wm.g4x.intermediate = *active;
6058
6059 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
6060 pipe_name(pipe),
6061 wm->pipe[pipe].plane[PLANE_PRIMARY],
6062 wm->pipe[pipe].plane[PLANE_CURSOR],
6063 wm->pipe[pipe].plane[PLANE_SPRITE0]);
6064 }
6065
6066 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
6067 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
6068 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
6069 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
6070 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
6071 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
6072}
6073
6074void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
6075{
6076 struct intel_plane *plane;
6077 struct intel_crtc *crtc;
6078
6079 mutex_lock(&dev_priv->wm.wm_mutex);
6080
6081 for_each_intel_plane(&dev_priv->drm, plane) {
6082 struct intel_crtc *crtc =
6083 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6084 struct intel_crtc_state *crtc_state =
6085 to_intel_crtc_state(crtc->base.state);
6086 struct intel_plane_state *plane_state =
6087 to_intel_plane_state(plane->base.state);
6088 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
6089 enum plane_id plane_id = plane->id;
6090 int level;
6091
6092 if (plane_state->base.visible)
6093 continue;
6094
6095 for (level = 0; level < 3; level++) {
6096 struct g4x_pipe_wm *raw =
6097 &crtc_state->wm.g4x.raw[level];
6098
6099 raw->plane[plane_id] = 0;
6100 wm_state->wm.plane[plane_id] = 0;
6101 }
6102
6103 if (plane_id == PLANE_PRIMARY) {
6104 for (level = 0; level < 3; level++) {
6105 struct g4x_pipe_wm *raw =
6106 &crtc_state->wm.g4x.raw[level];
6107 raw->fbc = 0;
6108 }
6109
6110 wm_state->sr.fbc = 0;
6111 wm_state->hpll.fbc = 0;
6112 wm_state->fbc_en = false;
6113 }
6114 }
6115
6116 for_each_intel_crtc(&dev_priv->drm, crtc) {
6117 struct intel_crtc_state *crtc_state =
6118 to_intel_crtc_state(crtc->base.state);
6119
6120 crtc_state->wm.g4x.intermediate =
6121 crtc_state->wm.g4x.optimal;
6122 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6123 }
6124
6125 g4x_program_watermarks(dev_priv);
6126
6127 mutex_unlock(&dev_priv->wm.wm_mutex);
6128}
6129
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006130void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006131{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006132 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006133 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006134 u32 val;
6135
6136 vlv_read_wm_values(dev_priv, wm);
6137
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006138 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
6139 wm->level = VLV_WM_LEVEL_PM2;
6140
6141 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006142 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006143
Ville Syrjäläc11b8132018-11-29 19:55:03 +02006144 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006145 if (val & DSP_MAXFIFO_PM5_ENABLE)
6146 wm->level = VLV_WM_LEVEL_PM5;
6147
Ville Syrjälä58590c12015-09-08 21:05:12 +03006148 /*
6149 * If DDR DVFS is disabled in the BIOS, Punit
6150 * will never ack the request. So if that happens
6151 * assume we don't have to enable/disable DDR DVFS
6152 * dynamically. To test that just set the REQ_ACK
6153 * bit to poke the Punit, but don't change the
6154 * HIGH/LOW bits so that we don't actually change
6155 * the current state.
6156 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006157 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006158 val |= FORCE_DDR_FREQ_REQ_ACK;
6159 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6160
6161 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6162 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
6163 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
6164 "assuming DDR DVFS is disabled\n");
6165 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6166 } else {
6167 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6168 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6169 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6170 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006171
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006172 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006173 }
6174
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006175 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02006176 struct intel_crtc_state *crtc_state =
6177 to_intel_crtc_state(crtc->base.state);
6178 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6179 const struct vlv_fifo_state *fifo_state =
6180 &crtc_state->wm.vlv.fifo_state;
6181 enum pipe pipe = crtc->pipe;
6182 enum plane_id plane_id;
6183 int level;
6184
6185 vlv_get_fifo_size(crtc_state);
6186
6187 active->num_levels = wm->level + 1;
6188 active->cxsr = wm->cxsr;
6189
Ville Syrjäläff32c542017-03-02 19:14:57 +02006190 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006191 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006192 &crtc_state->wm.vlv.raw[level];
6193
6194 active->sr[level].plane = wm->sr.plane;
6195 active->sr[level].cursor = wm->sr.cursor;
6196
6197 for_each_plane_id_on_crtc(crtc, plane_id) {
6198 active->wm[level].plane[plane_id] =
6199 wm->pipe[pipe].plane[plane_id];
6200
6201 raw->plane[plane_id] =
6202 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6203 fifo_state->plane[plane_id]);
6204 }
6205 }
6206
6207 for_each_plane_id_on_crtc(crtc, plane_id)
6208 vlv_raw_plane_wm_set(crtc_state, level,
6209 plane_id, USHRT_MAX);
6210 vlv_invalidate_wms(crtc, active, level);
6211
6212 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006213 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006214
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006215 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02006216 pipe_name(pipe),
6217 wm->pipe[pipe].plane[PLANE_PRIMARY],
6218 wm->pipe[pipe].plane[PLANE_CURSOR],
6219 wm->pipe[pipe].plane[PLANE_SPRITE0],
6220 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006221 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006222
6223 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6224 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
6225}
6226
Ville Syrjälä602ae832017-03-02 19:15:02 +02006227void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6228{
6229 struct intel_plane *plane;
6230 struct intel_crtc *crtc;
6231
6232 mutex_lock(&dev_priv->wm.wm_mutex);
6233
6234 for_each_intel_plane(&dev_priv->drm, plane) {
6235 struct intel_crtc *crtc =
6236 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6237 struct intel_crtc_state *crtc_state =
6238 to_intel_crtc_state(crtc->base.state);
6239 struct intel_plane_state *plane_state =
6240 to_intel_plane_state(plane->base.state);
6241 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6242 const struct vlv_fifo_state *fifo_state =
6243 &crtc_state->wm.vlv.fifo_state;
6244 enum plane_id plane_id = plane->id;
6245 int level;
6246
6247 if (plane_state->base.visible)
6248 continue;
6249
6250 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006251 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006252 &crtc_state->wm.vlv.raw[level];
6253
6254 raw->plane[plane_id] = 0;
6255
6256 wm_state->wm[level].plane[plane_id] =
6257 vlv_invert_wm_value(raw->plane[plane_id],
6258 fifo_state->plane[plane_id]);
6259 }
6260 }
6261
6262 for_each_intel_crtc(&dev_priv->drm, crtc) {
6263 struct intel_crtc_state *crtc_state =
6264 to_intel_crtc_state(crtc->base.state);
6265
6266 crtc_state->wm.vlv.intermediate =
6267 crtc_state->wm.vlv.optimal;
6268 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6269 }
6270
6271 vlv_program_watermarks(dev_priv);
6272
6273 mutex_unlock(&dev_priv->wm.wm_mutex);
6274}
6275
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006276/*
6277 * FIXME should probably kill this and improve
6278 * the real watermark readout/sanitation instead
6279 */
6280static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6281{
6282 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6283 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6284 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6285
6286 /*
6287 * Don't touch WM1S_LP_EN here.
6288 * Doing so could cause underruns.
6289 */
6290}
6291
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006292void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006293{
Imre Deak820c1982013-12-17 14:46:36 +02006294 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006295 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006296
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006297 ilk_init_lp_watermarks(dev_priv);
6298
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006299 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006300 ilk_pipe_wm_get_hw_state(crtc);
6301
6302 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6303 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6304 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6305
6306 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006307 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006308 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6309 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6310 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006311
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006312 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006313 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6314 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006315 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006316 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6317 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006318
6319 hw->enable_fbc_wm =
6320 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6321}
6322
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006323/**
6324 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006325 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006326 *
6327 * Calculate watermark values for the various WM regs based on current mode
6328 * and plane configuration.
6329 *
6330 * There are several cases to deal with here:
6331 * - normal (i.e. non-self-refresh)
6332 * - self-refresh (SR) mode
6333 * - lines are large relative to FIFO size (buffer can hold up to 2)
6334 * - lines are small relative to FIFO size (buffer can hold more than 2
6335 * lines), so need to account for TLB latency
6336 *
6337 * The normal calculation is:
6338 * watermark = dotclock * bytes per pixel * latency
6339 * where latency is platform & configuration dependent (we assume pessimal
6340 * values here).
6341 *
6342 * The SR calculation is:
6343 * watermark = (trunc(latency/line time)+1) * surface width *
6344 * bytes per pixel
6345 * where
6346 * line time = htotal / dotclock
6347 * surface width = hdisplay for normal plane and 64 for cursor
6348 * and latency is assumed to be high, as above.
6349 *
6350 * The final value programmed to the register should always be rounded up,
6351 * and include an extra 2 entries to account for clock crossings.
6352 *
6353 * We don't use the sprite, so we can ignore that. And on Crestline we have
6354 * to set the non-SR watermarks to 8.
6355 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006356void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006357{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006358 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006359
6360 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006361 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006362}
6363
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306364void intel_enable_ipc(struct drm_i915_private *dev_priv)
6365{
6366 u32 val;
6367
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006368 if (!HAS_IPC(dev_priv))
6369 return;
6370
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306371 val = I915_READ(DISP_ARB_CTL2);
6372
6373 if (dev_priv->ipc_enabled)
6374 val |= DISP_IPC_ENABLE;
6375 else
6376 val &= ~DISP_IPC_ENABLE;
6377
6378 I915_WRITE(DISP_ARB_CTL2, val);
6379}
6380
6381void intel_init_ipc(struct drm_i915_private *dev_priv)
6382{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306383 if (!HAS_IPC(dev_priv))
6384 return;
6385
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006386 /* Display WA #1141: SKL:all KBL:all CFL */
6387 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6388 dev_priv->ipc_enabled = dev_priv->dram_info.symmetric_memory;
6389 else
6390 dev_priv->ipc_enabled = true;
6391
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306392 intel_enable_ipc(dev_priv);
6393}
6394
Jani Nikulae2828912016-01-18 09:19:47 +02006395/*
Daniel Vetter92703882012-08-09 16:46:01 +02006396 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006397 */
6398DEFINE_SPINLOCK(mchdev_lock);
6399
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006400bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006401{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006402 u16 rgvswctl;
6403
Chris Wilson67520412017-03-02 13:28:01 +00006404 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006405
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006406 rgvswctl = I915_READ16(MEMSWCTL);
6407 if (rgvswctl & MEMCTL_CMD_STS) {
6408 DRM_DEBUG("gpu busy, RCS change rejected\n");
6409 return false; /* still busy with another command */
6410 }
6411
6412 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6413 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6414 I915_WRITE16(MEMSWCTL, rgvswctl);
6415 POSTING_READ16(MEMSWCTL);
6416
6417 rgvswctl |= MEMCTL_CMD_STS;
6418 I915_WRITE16(MEMSWCTL, rgvswctl);
6419
6420 return true;
6421}
6422
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006423static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006424{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006425 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006426 u8 fmax, fmin, fstart, vstart;
6427
Daniel Vetter92703882012-08-09 16:46:01 +02006428 spin_lock_irq(&mchdev_lock);
6429
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006430 rgvmodectl = I915_READ(MEMMODECTL);
6431
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006432 /* Enable temp reporting */
6433 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6434 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6435
6436 /* 100ms RC evaluation intervals */
6437 I915_WRITE(RCUPEI, 100000);
6438 I915_WRITE(RCDNEI, 100000);
6439
6440 /* Set max/min thresholds to 90ms and 80ms respectively */
6441 I915_WRITE(RCBMAXAVG, 90000);
6442 I915_WRITE(RCBMINAVG, 80000);
6443
6444 I915_WRITE(MEMIHYST, 1);
6445
6446 /* Set up min, max, and cur for interrupt handling */
6447 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6448 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6449 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6450 MEMMODE_FSTART_SHIFT;
6451
Ville Syrjälä616847e2015-09-18 20:03:19 +03006452 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006453 PXVFREQ_PX_SHIFT;
6454
Daniel Vetter20e4d402012-08-08 23:35:39 +02006455 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6456 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006457
Daniel Vetter20e4d402012-08-08 23:35:39 +02006458 dev_priv->ips.max_delay = fstart;
6459 dev_priv->ips.min_delay = fmin;
6460 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006461
6462 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6463 fmax, fmin, fstart);
6464
6465 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6466
6467 /*
6468 * Interrupts will be enabled in ironlake_irq_postinstall
6469 */
6470
6471 I915_WRITE(VIDSTART, vstart);
6472 POSTING_READ(VIDSTART);
6473
6474 rgvmodectl |= MEMMODE_SWMODE_EN;
6475 I915_WRITE(MEMMODECTL, rgvmodectl);
6476
Daniel Vetter92703882012-08-09 16:46:01 +02006477 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006478 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006479 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006480
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006481 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006482
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006483 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6484 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006485 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006486 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006487 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006488
6489 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006490}
6491
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006492static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006493{
Daniel Vetter92703882012-08-09 16:46:01 +02006494 u16 rgvswctl;
6495
6496 spin_lock_irq(&mchdev_lock);
6497
6498 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006499
6500 /* Ack interrupts, disable EFC interrupt */
6501 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6502 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6503 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6504 I915_WRITE(DEIIR, DE_PCU_EVENT);
6505 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6506
6507 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006508 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006509 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006510 rgvswctl |= MEMCTL_CMD_STS;
6511 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006512 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006513
Daniel Vetter92703882012-08-09 16:46:01 +02006514 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006515}
6516
Daniel Vetteracbe9472012-07-26 11:50:05 +02006517/* There's a funny hw issue where the hw returns all 0 when reading from
6518 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6519 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6520 * all limits and the gpu stuck at whatever frequency it is at atm).
6521 */
Akash Goel74ef1172015-03-06 11:07:19 +05306522static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006523{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006524 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006525 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006526
Daniel Vetter20b46e52012-07-26 11:16:14 +02006527 /* Only set the down limit when we've reached the lowest level to avoid
6528 * getting more interrupts, otherwise leave this clear. This prevents a
6529 * race in the hw when coming out of rc6: There's a tiny window where
6530 * the hw runs at the minimal clock before selecting the desired
6531 * frequency, if the down threshold expires in that window we will not
6532 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006533 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006534 limits = (rps->max_freq_softlimit) << 23;
6535 if (val <= rps->min_freq_softlimit)
6536 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306537 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006538 limits = rps->max_freq_softlimit << 24;
6539 if (val <= rps->min_freq_softlimit)
6540 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306541 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006542
6543 return limits;
6544}
6545
Chris Wilson60548c52018-07-31 14:26:29 +01006546static void rps_set_power(struct drm_i915_private *dev_priv, int new_power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006547{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006548 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goel8a586432015-03-06 11:07:18 +05306549 u32 threshold_up = 0, threshold_down = 0; /* in % */
6550 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006551
Chris Wilson60548c52018-07-31 14:26:29 +01006552 lockdep_assert_held(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006553
Chris Wilson60548c52018-07-31 14:26:29 +01006554 if (new_power == rps->power.mode)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006555 return;
6556
6557 /* Note the units here are not exactly 1us, but 1280ns. */
6558 switch (new_power) {
6559 case LOW_POWER:
6560 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306561 ei_up = 16000;
6562 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006563
6564 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306565 ei_down = 32000;
6566 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006567 break;
6568
6569 case BETWEEN:
6570 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306571 ei_up = 13000;
6572 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006573
6574 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306575 ei_down = 32000;
6576 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006577 break;
6578
6579 case HIGH_POWER:
6580 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306581 ei_up = 10000;
6582 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006583
6584 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306585 ei_down = 32000;
6586 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006587 break;
6588 }
6589
Mika Kuoppala6067a272017-02-15 15:52:59 +02006590 /* When byt can survive without system hang with dynamic
6591 * sw freq adjustments, this restriction can be lifted.
6592 */
6593 if (IS_VALLEYVIEW(dev_priv))
6594 goto skip_hw_write;
6595
Akash Goel8a586432015-03-06 11:07:18 +05306596 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006597 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306598 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006599 GT_INTERVAL_FROM_US(dev_priv,
6600 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306601
6602 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006603 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306604 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006605 GT_INTERVAL_FROM_US(dev_priv,
6606 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306607
Chris Wilsona72b5622016-07-02 15:35:59 +01006608 I915_WRITE(GEN6_RP_CONTROL,
Mika Kuoppala1071d0f2019-04-10 16:24:36 +03006609 (INTEL_GEN(dev_priv) > 9 ? 0 : GEN6_RP_MEDIA_TURBO) |
Chris Wilsona72b5622016-07-02 15:35:59 +01006610 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6611 GEN6_RP_MEDIA_IS_GFX |
6612 GEN6_RP_ENABLE |
6613 GEN6_RP_UP_BUSY_AVG |
6614 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306615
Mika Kuoppala6067a272017-02-15 15:52:59 +02006616skip_hw_write:
Chris Wilson60548c52018-07-31 14:26:29 +01006617 rps->power.mode = new_power;
6618 rps->power.up_threshold = threshold_up;
6619 rps->power.down_threshold = threshold_down;
6620}
6621
6622static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6623{
6624 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6625 int new_power;
6626
6627 new_power = rps->power.mode;
6628 switch (rps->power.mode) {
6629 case LOW_POWER:
6630 if (val > rps->efficient_freq + 1 &&
6631 val > rps->cur_freq)
6632 new_power = BETWEEN;
6633 break;
6634
6635 case BETWEEN:
6636 if (val <= rps->efficient_freq &&
6637 val < rps->cur_freq)
6638 new_power = LOW_POWER;
6639 else if (val >= rps->rp0_freq &&
6640 val > rps->cur_freq)
6641 new_power = HIGH_POWER;
6642 break;
6643
6644 case HIGH_POWER:
6645 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6646 val < rps->cur_freq)
6647 new_power = BETWEEN;
6648 break;
6649 }
6650 /* Max/min bins are special */
6651 if (val <= rps->min_freq_softlimit)
6652 new_power = LOW_POWER;
6653 if (val >= rps->max_freq_softlimit)
6654 new_power = HIGH_POWER;
6655
6656 mutex_lock(&rps->power.mutex);
6657 if (rps->power.interactive)
6658 new_power = HIGH_POWER;
6659 rps_set_power(dev_priv, new_power);
6660 mutex_unlock(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006661}
6662
Chris Wilson60548c52018-07-31 14:26:29 +01006663void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive)
6664{
6665 struct intel_rps *rps = &i915->gt_pm.rps;
6666
6667 if (INTEL_GEN(i915) < 6)
6668 return;
6669
6670 mutex_lock(&rps->power.mutex);
6671 if (interactive) {
6672 if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake))
6673 rps_set_power(i915, HIGH_POWER);
6674 } else {
6675 GEM_BUG_ON(!rps->power.interactive);
6676 rps->power.interactive--;
6677 }
6678 mutex_unlock(&rps->power.mutex);
6679}
6680
Chris Wilson2876ce72014-03-28 08:03:34 +00006681static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6682{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006683 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006684 u32 mask = 0;
6685
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006686 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006687 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006688 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006689 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006690 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006691
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006692 mask &= dev_priv->pm_rps_events;
6693
Imre Deak59d02a12014-12-19 19:33:26 +02006694 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006695}
6696
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006697/* gen6_set_rps is called to update the frequency request, but should also be
6698 * called when the range (min_delay and max_delay) is modified so that we can
6699 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006700static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006701{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006702 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6703
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006704 /* min/max delay may still have been modified so be sure to
6705 * write the limits value.
6706 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006707 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006708 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006709
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006710 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306711 I915_WRITE(GEN6_RPNSWREQ,
6712 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006713 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006714 I915_WRITE(GEN6_RPNSWREQ,
6715 HSW_FREQUENCY(val));
6716 else
6717 I915_WRITE(GEN6_RPNSWREQ,
6718 GEN6_FREQUENCY(val) |
6719 GEN6_OFFSET(0) |
6720 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006721 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006722
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006723 /* Make sure we continue to get interrupts
6724 * until we hit the minimum or maximum frequencies.
6725 */
Akash Goel74ef1172015-03-06 11:07:19 +05306726 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006727 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006728
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006729 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006730 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006731
6732 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006733}
6734
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006735static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006736{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006737 int err;
6738
Chris Wilsondc979972016-05-10 14:10:04 +01006739 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006740 "Odd GPU freq value\n"))
6741 val &= ~1;
6742
Deepak Scd25dd52015-07-10 18:31:40 +05306743 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6744
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006745 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006746 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6747 if (err)
6748 return err;
6749
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006750 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006751 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006752
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006753 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006754 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006755
6756 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006757}
6758
Deepak Sa7f6e232015-05-09 18:04:44 +05306759/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306760 *
6761 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306762 * 1. Forcewake Media well.
6763 * 2. Request idle freq.
6764 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306765*/
6766static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6767{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006768 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6769 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006770 int err;
Deepak S5549d252014-06-28 11:26:11 +05306771
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006772 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306773 return;
6774
Chris Wilsonc9efef72017-01-02 15:28:45 +00006775 /* The punit delays the write of the frequency and voltage until it
6776 * determines the GPU is awake. During normal usage we don't want to
6777 * waste power changing the frequency if the GPU is sleeping (rc6).
6778 * However, the GPU and driver is now idle and we do not want to delay
6779 * switching to minimum voltage (reducing power whilst idle) as we do
6780 * not expect to be woken in the near future and so must flush the
6781 * change by waking the device.
6782 *
6783 * We choose to take the media powerwell (either would do to trick the
6784 * punit into committing the voltage change) as that takes a lot less
6785 * power than the render powerwell.
6786 */
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006787 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006788 err = valleyview_set_rps(dev_priv, val);
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006789 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006790
6791 if (err)
6792 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306793}
6794
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006795void gen6_rps_busy(struct drm_i915_private *dev_priv)
6796{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006797 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6798
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006799 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006800 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006801 u8 freq;
6802
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006803 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006804 gen6_rps_reset_ei(dev_priv);
6805 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006806 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006807
Chris Wilsonc33d2472016-07-04 08:08:36 +01006808 gen6_enable_rps_interrupts(dev_priv);
6809
Chris Wilsonbd648182017-02-10 15:03:48 +00006810 /* Use the user's desired frequency as a guide, but for better
6811 * performance, jump directly to RPe as our starting frequency.
6812 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006813 freq = max(rps->cur_freq,
6814 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006815
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006816 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006817 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006818 rps->min_freq_softlimit,
6819 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006820 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006821 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006822 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006823}
6824
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006825void gen6_rps_idle(struct drm_i915_private *dev_priv)
6826{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006827 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6828
Chris Wilsonc33d2472016-07-04 08:08:36 +01006829 /* Flush our bottom-half so that it does not race with us
6830 * setting the idle frequency and so that it is bounded by
6831 * our rpm wakeref. And then disable the interrupts to stop any
6832 * futher RPS reclocking whilst we are asleep.
6833 */
6834 gen6_disable_rps_interrupts(dev_priv);
6835
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006836 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006837 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006838 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306839 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006840 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006841 gen6_set_rps(dev_priv, rps->idle_freq);
6842 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006843 I915_WRITE(GEN6_PMINTRMSK,
6844 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006845 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006846 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006847}
6848
Chris Wilson62eb3c22019-02-13 09:25:04 +00006849void gen6_rps_boost(struct i915_request *rq)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006850{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006851 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006852 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006853 bool boost;
6854
Chris Wilson8d3afd72015-05-21 21:01:47 +01006855 /* This is intentionally racy! We peek at the state here, then
6856 * validate inside the RPS worker.
6857 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006858 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006859 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006860
Chris Wilson0e218342019-01-21 22:21:02 +00006861 if (i915_request_signaled(rq))
Chris Wilson253a2812018-02-06 14:31:37 +00006862 return;
6863
Chris Wilsone61e0f52018-02-21 09:56:36 +00006864 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006865 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006866 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006867 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6868 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006869 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006870 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006871 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006872 if (!boost)
6873 return;
6874
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006875 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6876 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006877
Chris Wilson62eb3c22019-02-13 09:25:04 +00006878 atomic_inc(&rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006879}
6880
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006881int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006882{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006883 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006884 int err;
6885
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006886 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006887 GEM_BUG_ON(val > rps->max_freq);
6888 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006889
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006890 if (!rps->enabled) {
6891 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006892 return 0;
6893 }
6894
Chris Wilsondc979972016-05-10 14:10:04 +01006895 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006896 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006897 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006898 err = gen6_set_rps(dev_priv, val);
6899
6900 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006901}
6902
Chris Wilsondc979972016-05-10 14:10:04 +01006903static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006904{
Zhe Wang20e49362014-11-04 17:07:05 +00006905 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006906 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006907}
6908
Chris Wilsondc979972016-05-10 14:10:04 +01006909static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306910{
Akash Goel2030d682016-04-23 00:05:45 +05306911 I915_WRITE(GEN6_RP_CONTROL, 0);
6912}
6913
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006914static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006915{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006916 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006917}
6918
6919static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6920{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006921 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306922 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006923}
6924
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006925static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306926{
Deepak S38807742014-05-23 21:00:15 +05306927 I915_WRITE(GEN6_RC_CONTROL, 0);
6928}
6929
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006930static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6931{
6932 I915_WRITE(GEN6_RP_CONTROL, 0);
6933}
6934
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006935static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006936{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006937 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006938 * This what the BIOS expects when going into suspend */
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006939 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006940
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006941 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006942
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006943 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006944}
6945
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006946static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6947{
6948 I915_WRITE(GEN6_RP_CONTROL, 0);
6949}
6950
Chris Wilsondc979972016-05-10 14:10:04 +01006951static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306952{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306953 bool enable_rc6 = true;
6954 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006955 u32 rc_ctl;
6956 int rc_sw_target;
6957
6958 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6959 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6960 RC_SW_TARGET_STATE_SHIFT;
6961 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6962 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6963 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6964 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6965 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306966
6967 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006968 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306969 enable_rc6 = false;
6970 }
6971
6972 /*
6973 * The exact context size is not known for BXT, so assume a page size
6974 * for this check.
6975 */
6976 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006977 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6978 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006979 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306980 enable_rc6 = false;
6981 }
6982
6983 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6984 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6985 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6986 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006987 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306988 enable_rc6 = false;
6989 }
6990
Imre Deakfc619842016-06-29 19:13:55 +03006991 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6992 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6993 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6994 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6995 enable_rc6 = false;
6996 }
6997
6998 if (!I915_READ(GEN6_GFXPAUSE)) {
6999 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
7000 enable_rc6 = false;
7001 }
7002
7003 if (!I915_READ(GEN8_MISC_CTRL0)) {
7004 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307005 enable_rc6 = false;
7006 }
7007
7008 return enable_rc6;
7009}
7010
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007011static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007012{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007013 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03007014
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007015 /* Powersaving is controlled by the host when inside a VM */
Chris Wilson91cbdb82019-04-19 14:48:36 +01007016 if (intel_vgpu_active(i915)) {
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007017 info->has_rc6 = 0;
Chris Wilson91cbdb82019-04-19 14:48:36 +01007018 info->has_rps = false;
7019 }
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307020
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007021 if (info->has_rc6 &&
7022 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307023 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007024 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307025 }
7026
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007027 /*
7028 * We assume that we do not have any deep rc6 levels if we don't have
7029 * have the previous rc6 level supported, i.e. we use HAS_RC6()
7030 * as the initial coarse check for rc6 in general, moving on to
7031 * progressively finer/deeper levels.
7032 */
7033 if (!info->has_rc6 && info->has_rc6p)
7034 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03007035
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007036 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007037}
7038
Chris Wilsondc979972016-05-10 14:10:04 +01007039static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03007040{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007041 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7042
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007043 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01007044
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007045 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02007046 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01007047 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007048 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
7049 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
7050 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07007051 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01007052 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007053 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
7054 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
7055 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07007056 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007057 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007058 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007059
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007060 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01007061 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007062 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01007063 u32 ddcc_status = 0;
7064
7065 if (sandybridge_pcode_read(dev_priv,
7066 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
7067 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007068 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08007069 clamp_t(u8,
7070 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007071 rps->min_freq,
7072 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007073 }
7074
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007075 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05307076 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01007077 * the natural hardware unit for SKL
7078 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007079 rps->rp0_freq *= GEN9_FREQ_SCALER;
7080 rps->rp1_freq *= GEN9_FREQ_SCALER;
7081 rps->min_freq *= GEN9_FREQ_SCALER;
7082 rps->max_freq *= GEN9_FREQ_SCALER;
7083 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05307084 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007085}
7086
Chris Wilson3a45b052016-07-13 09:10:32 +01007087static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007088 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01007089{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007090 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7091 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01007092
7093 /* force a reset */
Chris Wilson60548c52018-07-31 14:26:29 +01007094 rps->power.mode = -1;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007095 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01007096
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007097 if (set(dev_priv, freq))
7098 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01007099}
7100
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007101/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01007102static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00007103{
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007104 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007105
David Weinehall36fe7782017-11-17 10:01:46 +02007106 /* Program defaults and thresholds for RPS */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007107 if (IS_GEN(dev_priv, 9))
David Weinehall36fe7782017-11-17 10:01:46 +02007108 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7109 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007110
Akash Goel0beb0592015-03-06 11:07:20 +05307111 /* 1 second timeout*/
7112 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
7113 GT_INTERVAL_FROM_US(dev_priv, 1000000));
7114
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007115 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007116
Akash Goel0beb0592015-03-06 11:07:20 +05307117 /* Leaning on the below call to gen6_set_rps to program/setup the
7118 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
7119 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01007120 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007121
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007122 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007123}
7124
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007125static void gen11_enable_rc6(struct drm_i915_private *dev_priv)
7126{
7127 struct intel_engine_cs *engine;
7128 enum intel_engine_id id;
7129
7130 /* 1a: Software RC state - RC0 */
7131 I915_WRITE(GEN6_RC_STATE, 0);
7132
7133 /*
7134 * 1b: Get forcewake during program sequence. Although the driver
7135 * hasn't enabled a state yet where we need forcewake, BIOS may have.
7136 */
7137 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
7138
7139 /* 2a: Disable RC states. */
7140 I915_WRITE(GEN6_RC_CONTROL, 0);
7141
7142 /* 2b: Program RC6 thresholds.*/
7143 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
7144 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
7145
7146 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7147 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7148 for_each_engine(engine, dev_priv, id)
7149 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7150
7151 if (HAS_GUC(dev_priv))
7152 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
7153
7154 I915_WRITE(GEN6_RC_SLEEP, 0);
7155
Mika Kuoppalad105e9a2019-04-10 13:59:18 +03007156 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
7157
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007158 /*
7159 * 2c: Program Coarse Power Gating Policies.
7160 *
7161 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
7162 * use instead is a more conservative estimate for the maximum time
7163 * it takes us to service a CS interrupt and submit a new ELSP - that
7164 * is the time which the GPU is idle waiting for the CPU to select the
7165 * next request to execute. If the idle hysteresis is less than that
7166 * interrupt service latency, the hardware will automatically gate
7167 * the power well and we will then incur the wake up cost on top of
7168 * the service latency. A similar guide from intel_pstate is that we
7169 * do not want the enable hysteresis to less than the wakeup latency.
7170 *
7171 * igt/gem_exec_nop/sequential provides a rough estimate for the
7172 * service latency, and puts it around 10us for Broadwell (and other
7173 * big core) and around 40us for Broxton (and other low power cores).
7174 * [Note that for legacy ringbuffer submission, this is less than 1us!]
7175 * However, the wakeup latency on Broxton is closer to 100us. To be
7176 * conservative, we have to factor in a context switch on top (due
7177 * to ksoftirqd).
7178 */
7179 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
7180 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
7181
7182 /* 3a: Enable RC6 */
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007183 I915_WRITE(GEN6_RC_CONTROL,
7184 GEN6_RC_CTL_HW_ENABLE |
7185 GEN6_RC_CTL_RC6_ENABLE |
7186 GEN6_RC_CTL_EI_MODE(1));
7187
7188 /* 3b: Enable Coarse Power Gating only when RC6 is enabled. */
7189 I915_WRITE(GEN9_PG_ENABLE,
Mika Kuoppala2ea74142019-04-10 13:59:19 +03007190 GEN9_RENDER_PG_ENABLE |
7191 GEN9_MEDIA_PG_ENABLE |
7192 GEN11_MEDIA_SAMPLER_PG_ENABLE);
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007193
7194 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
7195}
7196
Chris Wilsondc979972016-05-10 14:10:04 +01007197static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007198{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007199 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307200 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007201 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00007202
7203 /* 1a: Software RC state - RC0 */
7204 I915_WRITE(GEN6_RC_STATE, 0);
7205
7206 /* 1b: Get forcewake during program sequence. Although the driver
7207 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007208 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007209
7210 /* 2a: Disable RC states. */
7211 I915_WRITE(GEN6_RC_CONTROL, 0);
7212
7213 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007214 if (INTEL_GEN(dev_priv) >= 10) {
7215 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
7216 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
7217 } else if (IS_SKYLAKE(dev_priv)) {
7218 /*
7219 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
7220 * when CPG is enabled
7221 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307222 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007223 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307224 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007225 }
7226
Zhe Wang20e49362014-11-04 17:07:05 +00007227 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7228 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307229 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007230 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307231
Dave Gordon1a3d1892016-05-13 15:36:30 +01007232 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307233 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
7234
Zhe Wang20e49362014-11-04 17:07:05 +00007235 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00007236
Chris Wilsonc1beabc2018-01-22 13:55:41 +00007237 /*
7238 * 2c: Program Coarse Power Gating Policies.
7239 *
7240 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
7241 * use instead is a more conservative estimate for the maximum time
7242 * it takes us to service a CS interrupt and submit a new ELSP - that
7243 * is the time which the GPU is idle waiting for the CPU to select the
7244 * next request to execute. If the idle hysteresis is less than that
7245 * interrupt service latency, the hardware will automatically gate
7246 * the power well and we will then incur the wake up cost on top of
7247 * the service latency. A similar guide from intel_pstate is that we
7248 * do not want the enable hysteresis to less than the wakeup latency.
7249 *
7250 * igt/gem_exec_nop/sequential provides a rough estimate for the
7251 * service latency, and puts it around 10us for Broadwell (and other
7252 * big core) and around 40us for Broxton (and other low power cores).
7253 * [Note that for legacy ringbuffer submission, this is less than 1us!]
7254 * However, the wakeup latency on Broxton is closer to 100us. To be
7255 * conservative, we have to factor in a context switch on top (due
7256 * to ksoftirqd).
7257 */
7258 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
7259 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00007260
Zhe Wang20e49362014-11-04 17:07:05 +00007261 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00007262 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07007263
7264 /* WaRsUseTimeoutMode:cnl (pre-prod) */
7265 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
7266 rc6_mode = GEN7_RC_CTL_TO_MODE;
7267 else
7268 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
7269
Chris Wilson1c044f92017-01-25 17:26:01 +00007270 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007271 GEN6_RC_CTL_HW_ENABLE |
7272 GEN6_RC_CTL_RC6_ENABLE |
7273 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00007274
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307275 /*
7276 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08007277 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307278 */
Chris Wilsondc979972016-05-10 14:10:04 +01007279 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05307280 I915_WRITE(GEN9_PG_ENABLE, 0);
7281 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007282 I915_WRITE(GEN9_PG_ENABLE,
7283 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00007284
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007285 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007286}
7287
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007288static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007289{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007290 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307291 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007292
7293 /* 1a: Software RC state - RC0 */
7294 I915_WRITE(GEN6_RC_STATE, 0);
7295
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007296 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007297 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007298 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007299
7300 /* 2a: Disable RC states. */
7301 I915_WRITE(GEN6_RC_CONTROL, 0);
7302
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007303 /* 2b: Program RC6 thresholds.*/
7304 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7305 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7306 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307307 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007308 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007309 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007310 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007311
7312 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007313
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007314 I915_WRITE(GEN6_RC_CONTROL,
7315 GEN6_RC_CTL_HW_ENABLE |
7316 GEN7_RC_CTL_TO_MODE |
7317 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007318
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007319 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007320}
7321
7322static void gen8_enable_rps(struct drm_i915_private *dev_priv)
7323{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007324 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7325
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007326 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007327
7328 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007329 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007330 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007331 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007332 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02007333 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
7334 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007335
Daniel Vetter7526ed72014-09-29 15:07:19 +02007336 /* Docs recommend 900MHz, and 300 MHz respectively */
7337 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007338 rps->max_freq_softlimit << 24 |
7339 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007340
Daniel Vetter7526ed72014-09-29 15:07:19 +02007341 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
7342 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
7343 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
7344 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007345
Daniel Vetter7526ed72014-09-29 15:07:19 +02007346 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007347
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007348 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02007349 I915_WRITE(GEN6_RP_CONTROL,
7350 GEN6_RP_MEDIA_TURBO |
7351 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7352 GEN6_RP_MEDIA_IS_GFX |
7353 GEN6_RP_ENABLE |
7354 GEN6_RP_UP_BUSY_AVG |
7355 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007356
Chris Wilson3a45b052016-07-13 09:10:32 +01007357 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02007358
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007359 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007360}
7361
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007362static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007363{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007364 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307365 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007366 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007367 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00007368 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007369
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007370 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007371
7372 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007373 gtfifodbg = I915_READ(GTFIFODBG);
7374 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007375 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
7376 I915_WRITE(GTFIFODBG, gtfifodbg);
7377 }
7378
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007379 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007380
7381 /* disable the counters and set deterministic thresholds */
7382 I915_WRITE(GEN6_RC_CONTROL, 0);
7383
7384 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7385 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7386 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7387 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7388 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7389
Akash Goel3b3f1652016-10-13 22:44:48 +05307390 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007391 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007392
7393 I915_WRITE(GEN6_RC_SLEEP, 0);
7394 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007395 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007396 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7397 else
7398 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007399 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007400 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7401
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007402 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007403 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7404 if (HAS_RC6p(dev_priv))
7405 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7406 if (HAS_RC6pp(dev_priv))
7407 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007408 I915_WRITE(GEN6_RC_CONTROL,
7409 rc6_mask |
7410 GEN6_RC_CTL_EI_MODE(1) |
7411 GEN6_RC_CTL_HW_ENABLE);
7412
Ben Widawsky31643d52012-09-26 10:34:01 -07007413 rc6vids = 0;
7414 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007415 if (IS_GEN(dev_priv, 6) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007416 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007417 } else if (IS_GEN(dev_priv, 6) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007418 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7419 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7420 rc6vids &= 0xffff00;
7421 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7422 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7423 if (ret)
7424 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7425 }
7426
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007427 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007428}
7429
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007430static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7431{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007432 /* Here begins a magic sequence of register writes to enable
7433 * auto-downclocking.
7434 *
7435 * Perhaps there might be some value in exposing these to
7436 * userspace...
7437 */
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007438 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007439
7440 /* Power down if completely idle for over 50ms */
7441 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7442 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7443
7444 reset_rps(dev_priv, gen6_set_rps);
7445
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007446 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007447}
7448
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007449static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007450{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007451 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007452 const int min_freq = 15;
7453 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007454 unsigned int gpu_freq;
7455 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307456 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007457 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007458
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007459 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007460
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007461 if (rps->max_freq <= rps->min_freq)
7462 return;
7463
Ben Widawskyeda79642013-10-07 17:15:48 -03007464 policy = cpufreq_cpu_get(0);
7465 if (policy) {
7466 max_ia_freq = policy->cpuinfo.max_freq;
7467 cpufreq_cpu_put(policy);
7468 } else {
7469 /*
7470 * Default to measured freq if none found, PCU will ensure we
7471 * don't go over
7472 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007473 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007474 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007475
7476 /* Convert from kHz to MHz */
7477 max_ia_freq /= 1000;
7478
Ben Widawsky153b4b952013-10-22 22:05:09 -07007479 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007480 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7481 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007482
Chris Wilsond586b5f2018-03-08 14:26:48 +00007483 min_gpu_freq = rps->min_freq;
7484 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007485 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307486 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007487 min_gpu_freq /= GEN9_FREQ_SCALER;
7488 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307489 }
7490
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007491 /*
7492 * For each potential GPU frequency, load a ring frequency we'd like
7493 * to use for memory access. We do this by specifying the IA frequency
7494 * the PCU should use as a reference to determine the ring frequency.
7495 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307496 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007497 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007498 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007499
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007500 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307501 /*
7502 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7503 * No floor required for ring frequency on SKL.
7504 */
7505 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007506 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007507 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7508 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007509 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007510 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007511 ring_freq = max(min_ring_freq, ring_freq);
7512 /* leave ia_freq as the default, chosen by cpufreq */
7513 } else {
7514 /* On older processors, there is no separate ring
7515 * clock domain, so in order to boost the bandwidth
7516 * of the ring, we need to upclock the CPU (ia_freq).
7517 *
7518 * For GPU frequencies less than 750MHz,
7519 * just use the lowest ring freq.
7520 */
7521 if (gpu_freq < min_freq)
7522 ia_freq = 800;
7523 else
7524 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7525 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7526 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007527
Ben Widawsky42c05262012-09-26 10:34:00 -07007528 sandybridge_pcode_write(dev_priv,
7529 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007530 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7531 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7532 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007533 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007534}
7535
Ville Syrjälä03af2042014-06-28 02:03:53 +03007536static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307537{
7538 u32 val, rp0;
7539
Jani Nikula5b5929c2015-10-07 11:17:46 +03007540 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307541
Jani Nikula02584042018-12-31 16:56:41 +02007542 switch (RUNTIME_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007543 case 8:
7544 /* (2 * 4) config */
7545 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7546 break;
7547 case 12:
7548 /* (2 * 6) config */
7549 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7550 break;
7551 case 16:
7552 /* (2 * 8) config */
7553 default:
7554 /* Setting (2 * 8) Min RP0 for any other combination */
7555 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7556 break;
Deepak S095acd52015-01-17 11:05:59 +05307557 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007558
7559 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7560
Deepak S2b6b3a02014-05-27 15:59:30 +05307561 return rp0;
7562}
7563
7564static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7565{
7566 u32 val, rpe;
7567
7568 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7569 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7570
7571 return rpe;
7572}
7573
Deepak S7707df42014-07-12 18:46:14 +05307574static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7575{
7576 u32 val, rp1;
7577
Jani Nikula5b5929c2015-10-07 11:17:46 +03007578 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7579 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7580
Deepak S7707df42014-07-12 18:46:14 +05307581 return rp1;
7582}
7583
Deepak S96676fe2016-08-12 18:46:41 +05307584static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7585{
7586 u32 val, rpn;
7587
7588 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7589 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7590 FB_GFX_FREQ_FUSE_MASK);
7591
7592 return rpn;
7593}
7594
Deepak Sf8f2b002014-07-10 13:16:21 +05307595static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7596{
7597 u32 val, rp1;
7598
7599 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7600
7601 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7602
7603 return rp1;
7604}
7605
Ville Syrjälä03af2042014-06-28 02:03:53 +03007606static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007607{
7608 u32 val, rp0;
7609
Jani Nikula64936252013-05-22 15:36:20 +03007610 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007611
7612 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7613 /* Clamp to max */
7614 rp0 = min_t(u32, rp0, 0xea);
7615
7616 return rp0;
7617}
7618
7619static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7620{
7621 u32 val, rpe;
7622
Jani Nikula64936252013-05-22 15:36:20 +03007623 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007624 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007625 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007626 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7627
7628 return rpe;
7629}
7630
Ville Syrjälä03af2042014-06-28 02:03:53 +03007631static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007632{
Imre Deak36146032014-12-04 18:39:35 +02007633 u32 val;
7634
7635 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7636 /*
7637 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7638 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7639 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7640 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7641 * to make sure it matches what Punit accepts.
7642 */
7643 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007644}
7645
Imre Deakae484342014-03-31 15:10:44 +03007646/* Check that the pctx buffer wasn't move under us. */
7647static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7648{
7649 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7650
Matthew Auld77894222017-12-11 15:18:18 +00007651 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007652 dev_priv->vlv_pctx->stolen->start);
7653}
7654
Deepak S38807742014-05-23 21:00:15 +05307655
7656/* Check that the pcbr address is not empty. */
7657static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7658{
7659 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7660
7661 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7662}
7663
Chris Wilsondc979972016-05-10 14:10:04 +01007664static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307665{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007666 resource_size_t pctx_paddr, paddr;
7667 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307668 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307669
Deepak S38807742014-05-23 21:00:15 +05307670 pcbr = I915_READ(VLV_PCBR);
7671 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007672 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007673 paddr = dev_priv->dsm.end + 1 - pctx_size;
7674 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307675
7676 pctx_paddr = (paddr & (~4095));
7677 I915_WRITE(VLV_PCBR, pctx_paddr);
7678 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007679
7680 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307681}
7682
Chris Wilsondc979972016-05-10 14:10:04 +01007683static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007684{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007685 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007686 resource_size_t pctx_paddr;
7687 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007688 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007689
7690 pcbr = I915_READ(VLV_PCBR);
7691 if (pcbr) {
7692 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007693 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007694
Matthew Auld77894222017-12-11 15:18:18 +00007695 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007696 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007697 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007698 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007699 pctx_size);
7700 goto out;
7701 }
7702
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007703 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7704
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007705 /*
7706 * From the Gunit register HAS:
7707 * The Gfx driver is expected to program this register and ensure
7708 * proper allocation within Gfx stolen memory. For example, this
7709 * register should be programmed such than the PCBR range does not
7710 * overlap with other ranges, such as the frame buffer, protected
7711 * memory, or any other relevant ranges.
7712 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007713 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007714 if (!pctx) {
7715 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007716 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007717 }
7718
Matthew Auld77894222017-12-11 15:18:18 +00007719 GEM_BUG_ON(range_overflows_t(u64,
7720 dev_priv->dsm.start,
7721 pctx->stolen->start,
7722 U32_MAX));
7723 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007724 I915_WRITE(VLV_PCBR, pctx_paddr);
7725
7726out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007727 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007728 dev_priv->vlv_pctx = pctx;
7729}
7730
Chris Wilsondc979972016-05-10 14:10:04 +01007731static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007732{
Chris Wilson818fed42018-07-12 11:54:54 +01007733 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007734
Chris Wilson818fed42018-07-12 11:54:54 +01007735 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7736 if (pctx)
7737 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007738}
7739
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007740static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7741{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007742 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007743 vlv_get_cck_clock(dev_priv, "GPLL ref",
7744 CCK_GPLL_CLOCK_CONTROL,
7745 dev_priv->czclk_freq);
7746
7747 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007748 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007749}
7750
Chris Wilsondc979972016-05-10 14:10:04 +01007751static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007752{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007753 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007754 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007755
Chris Wilsondc979972016-05-10 14:10:04 +01007756 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007757
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007758 vlv_init_gpll_ref_freq(dev_priv);
7759
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007760 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7761 switch ((val >> 6) & 3) {
7762 case 0:
7763 case 1:
7764 dev_priv->mem_freq = 800;
7765 break;
7766 case 2:
7767 dev_priv->mem_freq = 1066;
7768 break;
7769 case 3:
7770 dev_priv->mem_freq = 1333;
7771 break;
7772 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007773 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007774
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007775 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7776 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007777 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007778 intel_gpu_freq(dev_priv, rps->max_freq),
7779 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007780
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007781 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007782 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007783 intel_gpu_freq(dev_priv, rps->efficient_freq),
7784 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007785
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007786 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307787 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007788 intel_gpu_freq(dev_priv, rps->rp1_freq),
7789 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307790
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007791 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007792 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007793 intel_gpu_freq(dev_priv, rps->min_freq),
7794 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007795}
7796
Chris Wilsondc979972016-05-10 14:10:04 +01007797static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307798{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007799 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007800 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307801
Chris Wilsondc979972016-05-10 14:10:04 +01007802 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307803
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007804 vlv_init_gpll_ref_freq(dev_priv);
7805
Ville Syrjäläa5805162015-05-26 20:42:30 +03007806 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007807 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007808 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007809
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007810 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007811 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007812 dev_priv->mem_freq = 2000;
7813 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007814 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007815 dev_priv->mem_freq = 1600;
7816 break;
7817 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007818 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007819
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007820 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7821 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307822 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007823 intel_gpu_freq(dev_priv, rps->max_freq),
7824 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307825
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007826 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307827 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007828 intel_gpu_freq(dev_priv, rps->efficient_freq),
7829 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307830
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007831 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307832 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007833 intel_gpu_freq(dev_priv, rps->rp1_freq),
7834 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307835
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007836 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307837 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007838 intel_gpu_freq(dev_priv, rps->min_freq),
7839 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307840
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007841 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7842 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007843 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307844}
7845
Chris Wilsondc979972016-05-10 14:10:04 +01007846static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007847{
Chris Wilsondc979972016-05-10 14:10:04 +01007848 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007849}
7850
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007851static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307852{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007853 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307854 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007855 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307856
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007857 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7858 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307859 if (gtfifodbg) {
7860 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7861 gtfifodbg);
7862 I915_WRITE(GTFIFODBG, gtfifodbg);
7863 }
7864
7865 cherryview_check_pctx(dev_priv);
7866
7867 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7868 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007869 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307870
Ville Syrjälä160614a2015-01-19 13:50:47 +02007871 /* Disable RC states. */
7872 I915_WRITE(GEN6_RC_CONTROL, 0);
7873
Deepak S38807742014-05-23 21:00:15 +05307874 /* 2a: Program RC6 thresholds.*/
7875 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7876 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7877 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7878
Akash Goel3b3f1652016-10-13 22:44:48 +05307879 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007880 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307881 I915_WRITE(GEN6_RC_SLEEP, 0);
7882
Deepak Sf4f71c72015-03-28 15:23:35 +05307883 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7884 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307885
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007886 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307887 I915_WRITE(VLV_COUNTER_CONTROL,
7888 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7889 VLV_MEDIA_RC6_COUNT_EN |
7890 VLV_RENDER_RC6_COUNT_EN));
7891
7892 /* For now we assume BIOS is allocating and populating the PCBR */
7893 pcbr = I915_READ(VLV_PCBR);
7894
Deepak S38807742014-05-23 21:00:15 +05307895 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007896 rc6_mode = 0;
7897 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007898 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307899 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7900
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007901 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007902}
7903
7904static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7905{
7906 u32 val;
7907
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007908 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007909
7910 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007911 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307912 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7913 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7914 I915_WRITE(GEN6_RP_UP_EI, 66000);
7915 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7916
7917 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7918
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007919 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307920 I915_WRITE(GEN6_RP_CONTROL,
7921 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007922 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307923 GEN6_RP_ENABLE |
7924 GEN6_RP_UP_BUSY_AVG |
7925 GEN6_RP_DOWN_IDLE_AVG);
7926
Deepak S3ef62342015-04-29 08:36:24 +05307927 /* Setting Fixed Bias */
7928 val = VLV_OVERRIDE_EN |
7929 VLV_SOC_TDP_EN |
7930 CHV_BIAS_CPU_50_SOC_50;
7931 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7932
Deepak S2b6b3a02014-05-27 15:59:30 +05307933 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7934
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007935 /* RPS code assumes GPLL is used */
7936 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7937
Jani Nikula742f4912015-09-03 11:16:09 +03007938 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307939 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7940
Chris Wilson3a45b052016-07-13 09:10:32 +01007941 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307942
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007943 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307944}
7945
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007946static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007947{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007948 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307949 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007950 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007951
Imre Deakae484342014-03-31 15:10:44 +03007952 valleyview_check_pctx(dev_priv);
7953
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007954 gtfifodbg = I915_READ(GTFIFODBG);
7955 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007956 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7957 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007958 I915_WRITE(GTFIFODBG, gtfifodbg);
7959 }
7960
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007961 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007962
Ville Syrjälä160614a2015-01-19 13:50:47 +02007963 /* Disable RC states. */
7964 I915_WRITE(GEN6_RC_CONTROL, 0);
7965
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007966 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7967 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7968 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7969
7970 for_each_engine(engine, dev_priv, id)
7971 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7972
7973 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7974
7975 /* Allows RC6 residency counter to work */
7976 I915_WRITE(VLV_COUNTER_CONTROL,
7977 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7978 VLV_MEDIA_RC0_COUNT_EN |
7979 VLV_RENDER_RC0_COUNT_EN |
7980 VLV_MEDIA_RC6_COUNT_EN |
7981 VLV_RENDER_RC6_COUNT_EN));
7982
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007983 I915_WRITE(GEN6_RC_CONTROL,
7984 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007985
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007986 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007987}
7988
7989static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7990{
7991 u32 val;
7992
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007993 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007994
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007995 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007996 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7997 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7998 I915_WRITE(GEN6_RP_UP_EI, 66000);
7999 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
8000
8001 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
8002
8003 I915_WRITE(GEN6_RP_CONTROL,
8004 GEN6_RP_MEDIA_TURBO |
8005 GEN6_RP_MEDIA_HW_NORMAL_MODE |
8006 GEN6_RP_MEDIA_IS_GFX |
8007 GEN6_RP_ENABLE |
8008 GEN6_RP_UP_BUSY_AVG |
8009 GEN6_RP_DOWN_IDLE_CONT);
8010
Deepak S3ef62342015-04-29 08:36:24 +05308011 /* Setting Fixed Bias */
8012 val = VLV_OVERRIDE_EN |
8013 VLV_SOC_TDP_EN |
8014 VLV_BIAS_CPU_125_SOC_875;
8015 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
8016
Jani Nikula64936252013-05-22 15:36:20 +03008017 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008018
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02008019 /* RPS code assumes GPLL is used */
8020 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
8021
Jani Nikula742f4912015-09-03 11:16:09 +03008022 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07008023 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
8024
Chris Wilson3a45b052016-07-13 09:10:32 +01008025 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008026
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07008027 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008028}
8029
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008030static unsigned long intel_pxfreq(u32 vidfreq)
8031{
8032 unsigned long freq;
8033 int div = (vidfreq & 0x3f0000) >> 16;
8034 int post = (vidfreq & 0x3000) >> 12;
8035 int pre = (vidfreq & 0x7);
8036
8037 if (!pre)
8038 return 0;
8039
8040 freq = ((div * 133333) / ((1<<post) * pre));
8041
8042 return freq;
8043}
8044
Daniel Vettereb48eb02012-04-26 23:28:12 +02008045static const struct cparams {
8046 u16 i;
8047 u16 t;
8048 u16 m;
8049 u16 c;
8050} cparams[] = {
8051 { 1, 1333, 301, 28664 },
8052 { 1, 1066, 294, 24460 },
8053 { 1, 800, 294, 25192 },
8054 { 0, 1333, 276, 27605 },
8055 { 0, 1066, 276, 27605 },
8056 { 0, 800, 231, 23784 },
8057};
8058
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008059static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008060{
8061 u64 total_count, diff, ret;
8062 u32 count1, count2, count3, m = 0, c = 0;
8063 unsigned long now = jiffies_to_msecs(jiffies), diff1;
8064 int i;
8065
Chris Wilson67520412017-03-02 13:28:01 +00008066 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008067
Daniel Vetter20e4d402012-08-08 23:35:39 +02008068 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008069
8070 /* Prevent division-by-zero if we are asking too fast.
8071 * Also, we don't get interesting results if we are polling
8072 * faster than once in 10ms, so just return the saved value
8073 * in such cases.
8074 */
8075 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02008076 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008077
8078 count1 = I915_READ(DMIEC);
8079 count2 = I915_READ(DDREC);
8080 count3 = I915_READ(CSIEC);
8081
8082 total_count = count1 + count2 + count3;
8083
8084 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02008085 if (total_count < dev_priv->ips.last_count1) {
8086 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008087 diff += total_count;
8088 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008089 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008090 }
8091
8092 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008093 if (cparams[i].i == dev_priv->ips.c_m &&
8094 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02008095 m = cparams[i].m;
8096 c = cparams[i].c;
8097 break;
8098 }
8099 }
8100
8101 diff = div_u64(diff, diff1);
8102 ret = ((m * diff) + c);
8103 ret = div_u64(ret, 10);
8104
Daniel Vetter20e4d402012-08-08 23:35:39 +02008105 dev_priv->ips.last_count1 = total_count;
8106 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008107
Daniel Vetter20e4d402012-08-08 23:35:39 +02008108 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008109
8110 return ret;
8111}
8112
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008113unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
8114{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008115 intel_wakeref_t wakeref;
8116 unsigned long val = 0;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008117
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008118 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008119 return 0;
8120
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008121 with_intel_runtime_pm(dev_priv, wakeref) {
8122 spin_lock_irq(&mchdev_lock);
8123 val = __i915_chipset_val(dev_priv);
8124 spin_unlock_irq(&mchdev_lock);
8125 }
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008126
8127 return val;
8128}
8129
Daniel Vettereb48eb02012-04-26 23:28:12 +02008130unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
8131{
8132 unsigned long m, x, b;
8133 u32 tsfs;
8134
8135 tsfs = I915_READ(TSFS);
8136
8137 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
8138 x = I915_READ8(TR1);
8139
8140 b = tsfs & TSFS_INTR_MASK;
8141
8142 return ((m * x) / 127) - b;
8143}
8144
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008145static int _pxvid_to_vd(u8 pxvid)
8146{
8147 if (pxvid == 0)
8148 return 0;
8149
8150 if (pxvid >= 8 && pxvid < 31)
8151 pxvid = 31;
8152
8153 return (pxvid + 2) * 125;
8154}
8155
8156static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008157{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008158 const int vd = _pxvid_to_vd(pxvid);
8159 const int vm = vd - 1125;
8160
Chris Wilsondc979972016-05-10 14:10:04 +01008161 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008162 return vm > 0 ? vm : 0;
8163
8164 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008165}
8166
Daniel Vetter02d71952012-08-09 16:44:54 +02008167static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008168{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008169 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008170 u32 count;
8171
Chris Wilson67520412017-03-02 13:28:01 +00008172 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008173
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008174 now = ktime_get_raw_ns();
8175 diffms = now - dev_priv->ips.last_time2;
8176 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008177
8178 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02008179 if (!diffms)
8180 return;
8181
8182 count = I915_READ(GFXEC);
8183
Daniel Vetter20e4d402012-08-08 23:35:39 +02008184 if (count < dev_priv->ips.last_count2) {
8185 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008186 diff += count;
8187 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008188 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008189 }
8190
Daniel Vetter20e4d402012-08-08 23:35:39 +02008191 dev_priv->ips.last_count2 = count;
8192 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008193
8194 /* More magic constants... */
8195 diff = diff * 1181;
8196 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02008197 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008198}
8199
Daniel Vetter02d71952012-08-09 16:44:54 +02008200void i915_update_gfx_val(struct drm_i915_private *dev_priv)
8201{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008202 intel_wakeref_t wakeref;
8203
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008204 if (!IS_GEN(dev_priv, 5))
Daniel Vetter02d71952012-08-09 16:44:54 +02008205 return;
8206
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008207 with_intel_runtime_pm(dev_priv, wakeref) {
8208 spin_lock_irq(&mchdev_lock);
8209 __i915_update_gfx_val(dev_priv);
8210 spin_unlock_irq(&mchdev_lock);
8211 }
Daniel Vetter02d71952012-08-09 16:44:54 +02008212}
8213
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008214static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008215{
8216 unsigned long t, corr, state1, corr2, state2;
8217 u32 pxvid, ext_v;
8218
Chris Wilson67520412017-03-02 13:28:01 +00008219 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008220
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008221 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02008222 pxvid = (pxvid >> 24) & 0x7f;
8223 ext_v = pvid_to_extvid(dev_priv, pxvid);
8224
8225 state1 = ext_v;
8226
8227 t = i915_mch_val(dev_priv);
8228
8229 /* Revel in the empirically derived constants */
8230
8231 /* Correction factor in 1/100000 units */
8232 if (t > 80)
8233 corr = ((t * 2349) + 135940);
8234 else if (t >= 50)
8235 corr = ((t * 964) + 29317);
8236 else /* < 50 */
8237 corr = ((t * 301) + 1004);
8238
8239 corr = corr * ((150142 * state1) / 10000 - 78642);
8240 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02008241 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008242
8243 state2 = (corr2 * state1) / 10000;
8244 state2 /= 100; /* convert to mW */
8245
Daniel Vetter02d71952012-08-09 16:44:54 +02008246 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008247
Daniel Vetter20e4d402012-08-08 23:35:39 +02008248 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008249}
8250
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008251unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
8252{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008253 intel_wakeref_t wakeref;
8254 unsigned long val = 0;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008255
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008256 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008257 return 0;
8258
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008259 with_intel_runtime_pm(dev_priv, wakeref) {
8260 spin_lock_irq(&mchdev_lock);
8261 val = __i915_gfx_val(dev_priv);
8262 spin_unlock_irq(&mchdev_lock);
8263 }
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008264
8265 return val;
8266}
8267
Chris Wilsonadc674c2019-04-12 09:53:22 +01008268static struct drm_i915_private __rcu *i915_mch_dev;
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008269
8270static struct drm_i915_private *mchdev_get(void)
8271{
8272 struct drm_i915_private *i915;
8273
8274 rcu_read_lock();
Chris Wilsonadc674c2019-04-12 09:53:22 +01008275 i915 = rcu_dereference(i915_mch_dev);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008276 if (!kref_get_unless_zero(&i915->drm.ref))
8277 i915 = NULL;
8278 rcu_read_unlock();
8279
8280 return i915;
8281}
8282
Daniel Vettereb48eb02012-04-26 23:28:12 +02008283/**
8284 * i915_read_mch_val - return value for IPS use
8285 *
8286 * Calculate and return a value for the IPS driver to use when deciding whether
8287 * we have thermal and power headroom to increase CPU or GPU power budget.
8288 */
8289unsigned long i915_read_mch_val(void)
8290{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008291 struct drm_i915_private *i915;
8292 unsigned long chipset_val = 0;
8293 unsigned long graphics_val = 0;
8294 intel_wakeref_t wakeref;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008295
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008296 i915 = mchdev_get();
8297 if (!i915)
8298 return 0;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008299
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008300 with_intel_runtime_pm(i915, wakeref) {
8301 spin_lock_irq(&mchdev_lock);
8302 chipset_val = __i915_chipset_val(i915);
8303 graphics_val = __i915_gfx_val(i915);
8304 spin_unlock_irq(&mchdev_lock);
8305 }
Daniel Vettereb48eb02012-04-26 23:28:12 +02008306
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008307 drm_dev_put(&i915->drm);
8308 return chipset_val + graphics_val;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008309}
8310EXPORT_SYMBOL_GPL(i915_read_mch_val);
8311
8312/**
8313 * i915_gpu_raise - raise GPU frequency limit
8314 *
8315 * Raise the limit; IPS indicates we have thermal headroom.
8316 */
8317bool i915_gpu_raise(void)
8318{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008319 struct drm_i915_private *i915;
8320
8321 i915 = mchdev_get();
8322 if (!i915)
8323 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008324
Daniel Vetter92703882012-08-09 16:46:01 +02008325 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008326 if (i915->ips.max_delay > i915->ips.fmax)
8327 i915->ips.max_delay--;
Daniel Vetter92703882012-08-09 16:46:01 +02008328 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008329
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008330 drm_dev_put(&i915->drm);
8331 return true;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008332}
8333EXPORT_SYMBOL_GPL(i915_gpu_raise);
8334
8335/**
8336 * i915_gpu_lower - lower GPU frequency limit
8337 *
8338 * IPS indicates we're close to a thermal limit, so throttle back the GPU
8339 * frequency maximum.
8340 */
8341bool i915_gpu_lower(void)
8342{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008343 struct drm_i915_private *i915;
8344
8345 i915 = mchdev_get();
8346 if (!i915)
8347 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008348
Daniel Vetter92703882012-08-09 16:46:01 +02008349 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008350 if (i915->ips.max_delay < i915->ips.min_delay)
8351 i915->ips.max_delay++;
Daniel Vetter92703882012-08-09 16:46:01 +02008352 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008353
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008354 drm_dev_put(&i915->drm);
8355 return true;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008356}
8357EXPORT_SYMBOL_GPL(i915_gpu_lower);
8358
8359/**
8360 * i915_gpu_busy - indicate GPU business to IPS
8361 *
8362 * Tell the IPS driver whether or not the GPU is busy.
8363 */
8364bool i915_gpu_busy(void)
8365{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008366 struct drm_i915_private *i915;
8367 bool ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008368
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008369 i915 = mchdev_get();
8370 if (!i915)
8371 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008372
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008373 ret = i915->gt.awake;
8374
8375 drm_dev_put(&i915->drm);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008376 return ret;
8377}
8378EXPORT_SYMBOL_GPL(i915_gpu_busy);
8379
8380/**
8381 * i915_gpu_turbo_disable - disable graphics turbo
8382 *
8383 * Disable graphics turbo by resetting the max frequency and setting the
8384 * current frequency to the default.
8385 */
8386bool i915_gpu_turbo_disable(void)
8387{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008388 struct drm_i915_private *i915;
8389 bool ret;
8390
8391 i915 = mchdev_get();
8392 if (!i915)
8393 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008394
Daniel Vetter92703882012-08-09 16:46:01 +02008395 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008396 i915->ips.max_delay = i915->ips.fstart;
8397 ret = ironlake_set_drps(i915, i915->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02008398 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008399
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008400 drm_dev_put(&i915->drm);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008401 return ret;
8402}
8403EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8404
8405/**
8406 * Tells the intel_ips driver that the i915 driver is now loaded, if
8407 * IPS got loaded first.
8408 *
8409 * This awkward dance is so that neither module has to depend on the
8410 * other in order for IPS to do the appropriate communication of
8411 * GPU turbo limits to i915.
8412 */
8413static void
8414ips_ping_for_i915_load(void)
8415{
8416 void (*link)(void);
8417
8418 link = symbol_get(ips_link_to_i915_driver);
8419 if (link) {
8420 link();
8421 symbol_put(ips_link_to_i915_driver);
8422 }
8423}
8424
8425void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8426{
Daniel Vetter02d71952012-08-09 16:44:54 +02008427 /* We only register the i915 ips part with intel-ips once everything is
8428 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008429 rcu_assign_pointer(i915_mch_dev, dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008430
8431 ips_ping_for_i915_load();
8432}
8433
8434void intel_gpu_ips_teardown(void)
8435{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008436 rcu_assign_pointer(i915_mch_dev, NULL);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008437}
Deepak S76c3552f2014-01-30 23:08:16 +05308438
Chris Wilsondc979972016-05-10 14:10:04 +01008439static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008440{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008441 u32 lcfuse;
8442 u8 pxw[16];
8443 int i;
8444
8445 /* Disable to program */
8446 I915_WRITE(ECR, 0);
8447 POSTING_READ(ECR);
8448
8449 /* Program energy weights for various events */
8450 I915_WRITE(SDEW, 0x15040d00);
8451 I915_WRITE(CSIEW0, 0x007f0000);
8452 I915_WRITE(CSIEW1, 0x1e220004);
8453 I915_WRITE(CSIEW2, 0x04000004);
8454
8455 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008456 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008457 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008458 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008459
8460 /* Program P-state weights to account for frequency power adjustment */
8461 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008462 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008463 unsigned long freq = intel_pxfreq(pxvidfreq);
8464 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8465 PXVFREQ_PX_SHIFT;
8466 unsigned long val;
8467
8468 val = vid * vid;
8469 val *= (freq / 1000);
8470 val *= 255;
8471 val /= (127*127*900);
8472 if (val > 0xff)
8473 DRM_ERROR("bad pxval: %ld\n", val);
8474 pxw[i] = val;
8475 }
8476 /* Render standby states get 0 weight */
8477 pxw[14] = 0;
8478 pxw[15] = 0;
8479
8480 for (i = 0; i < 4; i++) {
8481 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8482 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008483 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008484 }
8485
8486 /* Adjust magic regs to magic values (more experimental results) */
8487 I915_WRITE(OGW0, 0);
8488 I915_WRITE(OGW1, 0);
8489 I915_WRITE(EG0, 0x00007f00);
8490 I915_WRITE(EG1, 0x0000000e);
8491 I915_WRITE(EG2, 0x000e0000);
8492 I915_WRITE(EG3, 0x68000300);
8493 I915_WRITE(EG4, 0x42000000);
8494 I915_WRITE(EG5, 0x00140031);
8495 I915_WRITE(EG6, 0);
8496 I915_WRITE(EG7, 0);
8497
8498 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008499 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008500
8501 /* Enable PMON + select events */
8502 I915_WRITE(ECR, 0x80000019);
8503
8504 lcfuse = I915_READ(LCFUSE02);
8505
Daniel Vetter20e4d402012-08-08 23:35:39 +02008506 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008507}
8508
Chris Wilsondc979972016-05-10 14:10:04 +01008509void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008510{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008511 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8512
Imre Deakb268c692015-12-15 20:10:31 +02008513 /*
8514 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8515 * requirement.
8516 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008517 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008518 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
Chris Wilson08ea70a2018-08-12 23:36:31 +01008519 pm_runtime_get(&dev_priv->drm.pdev->dev);
Imre Deakb268c692015-12-15 20:10:31 +02008520 }
Imre Deake6069ca2014-04-18 16:01:02 +03008521
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008522 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01008523
8524 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008525 if (IS_CHERRYVIEW(dev_priv))
8526 cherryview_init_gt_powersave(dev_priv);
8527 else if (IS_VALLEYVIEW(dev_priv))
8528 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008529 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008530 gen6_init_rps_frequencies(dev_priv);
8531
8532 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008533 rps->max_freq_softlimit = rps->max_freq;
8534 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008535
Chris Wilson99ac9612016-07-13 09:10:34 +01008536 /* After setting max-softlimit, find the overclock max freq */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008537 if (IS_GEN(dev_priv, 6) ||
Chris Wilson99ac9612016-07-13 09:10:34 +01008538 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8539 u32 params = 0;
8540
8541 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8542 if (params & BIT(31)) { /* OC supported */
8543 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008544 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008545 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008546 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008547 }
8548 }
8549
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008550 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008551 rps->boost_freq = rps->max_freq;
Chris Wilson844e3312019-04-18 21:53:58 +01008552 rps->idle_freq = rps->min_freq;
8553 rps->cur_freq = rps->idle_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008554
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008555 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03008556}
8557
Chris Wilsondc979972016-05-10 14:10:04 +01008558void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008559{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008560 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008561 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008562
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008563 if (!HAS_RC6(dev_priv))
Chris Wilson08ea70a2018-08-12 23:36:31 +01008564 pm_runtime_put(&dev_priv->drm.pdev->dev);
Imre Deakae484342014-03-31 15:10:44 +03008565}
8566
Chris Wilsonb7137e02016-07-13 09:10:37 +01008567void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8568{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008569 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8570 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008571 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008572
Oscar Mateod02b98b2018-04-05 17:00:50 +03008573 if (INTEL_GEN(dev_priv) >= 11)
8574 gen11_reset_rps_interrupts(dev_priv);
Chris Wilson61e1e372018-08-12 23:36:30 +01008575 else if (INTEL_GEN(dev_priv) >= 6)
Oscar Mateod02b98b2018-04-05 17:00:50 +03008576 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008577}
8578
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008579static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8580{
8581 lockdep_assert_held(&i915->pcu_lock);
8582
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008583 if (!i915->gt_pm.llc_pstate.enabled)
8584 return;
8585
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008586 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008587
8588 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008589}
8590
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008591static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8592{
8593 lockdep_assert_held(&dev_priv->pcu_lock);
8594
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008595 if (!dev_priv->gt_pm.rc6.enabled)
8596 return;
8597
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008598 if (INTEL_GEN(dev_priv) >= 9)
8599 gen9_disable_rc6(dev_priv);
8600 else if (IS_CHERRYVIEW(dev_priv))
8601 cherryview_disable_rc6(dev_priv);
8602 else if (IS_VALLEYVIEW(dev_priv))
8603 valleyview_disable_rc6(dev_priv);
8604 else if (INTEL_GEN(dev_priv) >= 6)
8605 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008606
8607 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008608}
8609
8610static void intel_disable_rps(struct drm_i915_private *dev_priv)
8611{
8612 lockdep_assert_held(&dev_priv->pcu_lock);
8613
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008614 if (!dev_priv->gt_pm.rps.enabled)
8615 return;
8616
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008617 if (INTEL_GEN(dev_priv) >= 9)
8618 gen9_disable_rps(dev_priv);
8619 else if (IS_CHERRYVIEW(dev_priv))
8620 cherryview_disable_rps(dev_priv);
8621 else if (IS_VALLEYVIEW(dev_priv))
8622 valleyview_disable_rps(dev_priv);
8623 else if (INTEL_GEN(dev_priv) >= 6)
8624 gen6_disable_rps(dev_priv);
8625 else if (IS_IRONLAKE_M(dev_priv))
8626 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008627
8628 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008629}
8630
Chris Wilsondc979972016-05-10 14:10:04 +01008631void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008632{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008633 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008634
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008635 intel_disable_rc6(dev_priv);
8636 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008637 if (HAS_LLC(dev_priv))
8638 intel_disable_llc_pstate(dev_priv);
8639
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008640 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008641}
8642
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008643static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8644{
8645 lockdep_assert_held(&i915->pcu_lock);
8646
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008647 if (i915->gt_pm.llc_pstate.enabled)
8648 return;
8649
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008650 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008651
8652 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008653}
8654
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008655static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8656{
8657 lockdep_assert_held(&dev_priv->pcu_lock);
8658
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008659 if (dev_priv->gt_pm.rc6.enabled)
8660 return;
8661
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008662 if (IS_CHERRYVIEW(dev_priv))
8663 cherryview_enable_rc6(dev_priv);
8664 else if (IS_VALLEYVIEW(dev_priv))
8665 valleyview_enable_rc6(dev_priv);
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03008666 else if (INTEL_GEN(dev_priv) >= 11)
8667 gen11_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008668 else if (INTEL_GEN(dev_priv) >= 9)
8669 gen9_enable_rc6(dev_priv);
8670 else if (IS_BROADWELL(dev_priv))
8671 gen8_enable_rc6(dev_priv);
8672 else if (INTEL_GEN(dev_priv) >= 6)
8673 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008674
8675 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008676}
8677
8678static void intel_enable_rps(struct drm_i915_private *dev_priv)
8679{
8680 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8681
8682 lockdep_assert_held(&dev_priv->pcu_lock);
8683
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008684 if (rps->enabled)
8685 return;
8686
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008687 if (IS_CHERRYVIEW(dev_priv)) {
8688 cherryview_enable_rps(dev_priv);
8689 } else if (IS_VALLEYVIEW(dev_priv)) {
8690 valleyview_enable_rps(dev_priv);
8691 } else if (INTEL_GEN(dev_priv) >= 9) {
8692 gen9_enable_rps(dev_priv);
8693 } else if (IS_BROADWELL(dev_priv)) {
8694 gen8_enable_rps(dev_priv);
8695 } else if (INTEL_GEN(dev_priv) >= 6) {
8696 gen6_enable_rps(dev_priv);
8697 } else if (IS_IRONLAKE_M(dev_priv)) {
8698 ironlake_enable_drps(dev_priv);
8699 intel_init_emon(dev_priv);
8700 }
8701
8702 WARN_ON(rps->max_freq < rps->min_freq);
8703 WARN_ON(rps->idle_freq > rps->max_freq);
8704
8705 WARN_ON(rps->efficient_freq < rps->min_freq);
8706 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008707
8708 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008709}
8710
Chris Wilsonb7137e02016-07-13 09:10:37 +01008711void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8712{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008713 /* Powersaving is controlled by the host when inside a VM */
8714 if (intel_vgpu_active(dev_priv))
8715 return;
8716
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008717 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008718
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008719 if (HAS_RC6(dev_priv))
8720 intel_enable_rc6(dev_priv);
Chris Wilson91cbdb82019-04-19 14:48:36 +01008721 if (HAS_RPS(dev_priv))
8722 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008723 if (HAS_LLC(dev_priv))
8724 intel_enable_llc_pstate(dev_priv);
8725
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008726 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008727}
Imre Deakc6df39b2014-04-14 20:24:29 +03008728
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008729static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008730{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008731 /*
8732 * On Ibex Peak and Cougar Point, we need to disable clock
8733 * gating for the panel power sequencer or it will fail to
8734 * start up when no ports are active.
8735 */
8736 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8737}
8738
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008739static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008740{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008741 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008742
Damien Lespiau055e3932014-08-18 13:49:10 +01008743 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008744 I915_WRITE(DSPCNTR(pipe),
8745 I915_READ(DSPCNTR(pipe)) |
8746 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008747
8748 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8749 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008750 }
8751}
8752
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008753static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008754{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008755 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008756
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008757 /*
8758 * Required for FBC
8759 * WaFbcDisableDpfcClockGating:ilk
8760 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008761 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8762 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8763 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008764
8765 I915_WRITE(PCH_3DCGDIS0,
8766 MARIUNIT_CLOCK_GATE_DISABLE |
8767 SVSMUNIT_CLOCK_GATE_DISABLE);
8768 I915_WRITE(PCH_3DCGDIS1,
8769 VFMUNIT_CLOCK_GATE_DISABLE);
8770
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008771 /*
8772 * According to the spec the following bits should be set in
8773 * order to enable memory self-refresh
8774 * The bit 22/21 of 0x42004
8775 * The bit 5 of 0x42020
8776 * The bit 15 of 0x45000
8777 */
8778 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8779 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8780 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008781 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008782 I915_WRITE(DISP_ARB_CTL,
8783 (I915_READ(DISP_ARB_CTL) |
8784 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008785
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008786 /*
8787 * Based on the document from hardware guys the following bits
8788 * should be set unconditionally in order to enable FBC.
8789 * The bit 22 of 0x42000
8790 * The bit 22 of 0x42004
8791 * The bit 7,8,9 of 0x42020.
8792 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008793 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008794 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008795 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8796 I915_READ(ILK_DISPLAY_CHICKEN1) |
8797 ILK_FBCQ_DIS);
8798 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8799 I915_READ(ILK_DISPLAY_CHICKEN2) |
8800 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008801 }
8802
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008803 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8804
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008805 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8806 I915_READ(ILK_DISPLAY_CHICKEN2) |
8807 ILK_ELPIN_409_SELECT);
8808 I915_WRITE(_3D_CHICKEN2,
8809 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8810 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008811
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008812 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008813 I915_WRITE(CACHE_MODE_0,
8814 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008815
Akash Goel4e046322014-04-04 17:14:38 +05308816 /* WaDisable_RenderCache_OperationalFlush:ilk */
8817 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8818
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008819 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008820
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008821 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008822}
8823
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008824static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008825{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008826 int pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008827 u32 val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008828
8829 /*
8830 * On Ibex Peak and Cougar Point, we need to disable clock
8831 * gating for the panel power sequencer or it will fail to
8832 * start up when no ports are active.
8833 */
Jesse Barnescd664072013-10-02 10:34:19 -07008834 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8835 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8836 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008837 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8838 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008839 /* The below fixes the weird display corruption, a few pixels shifted
8840 * downward, on (only) LVDS of some HP laptops with IVY.
8841 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008842 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008843 val = I915_READ(TRANS_CHICKEN2(pipe));
8844 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8845 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008846 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008847 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008848 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8849 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8850 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008851 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8852 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008853 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008854 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008855 I915_WRITE(TRANS_CHICKEN1(pipe),
8856 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8857 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008858}
8859
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008860static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008861{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008862 u32 tmp;
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008863
8864 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008865 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8866 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8867 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008868}
8869
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008870static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008871{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008872 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008873
Damien Lespiau231e54f2012-10-19 17:55:41 +01008874 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008875
8876 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8877 I915_READ(ILK_DISPLAY_CHICKEN2) |
8878 ILK_ELPIN_409_SELECT);
8879
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008880 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008881 I915_WRITE(_3D_CHICKEN,
8882 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8883
Akash Goel4e046322014-04-04 17:14:38 +05308884 /* WaDisable_RenderCache_OperationalFlush:snb */
8885 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8886
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008887 /*
8888 * BSpec recoomends 8x4 when MSAA is used,
8889 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008890 *
8891 * Note that PS/WM thread counts depend on the WIZ hashing
8892 * disable bit, which we don't touch here, but it's good
8893 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008894 */
8895 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008896 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008897
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008898 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008899 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008900
8901 I915_WRITE(GEN6_UCGCTL1,
8902 I915_READ(GEN6_UCGCTL1) |
8903 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8904 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8905
8906 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8907 * gating disable must be set. Failure to set it results in
8908 * flickering pixels due to Z write ordering failures after
8909 * some amount of runtime in the Mesa "fire" demo, and Unigine
8910 * Sanctuary and Tropics, and apparently anything else with
8911 * alpha test or pixel discard.
8912 *
8913 * According to the spec, bit 11 (RCCUNIT) must also be set,
8914 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008915 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008916 * WaDisableRCCUnitClockGating:snb
8917 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008918 */
8919 I915_WRITE(GEN6_UCGCTL2,
8920 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8921 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8922
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008923 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008924 I915_WRITE(_3D_CHICKEN3,
8925 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008926
8927 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008928 * Bspec says:
8929 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8930 * 3DSTATE_SF number of SF output attributes is more than 16."
8931 */
8932 I915_WRITE(_3D_CHICKEN3,
8933 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8934
8935 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008936 * According to the spec the following bits should be
8937 * set in order to enable memory self-refresh and fbc:
8938 * The bit21 and bit22 of 0x42000
8939 * The bit21 and bit22 of 0x42004
8940 * The bit5 and bit7 of 0x42020
8941 * The bit14 of 0x70180
8942 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008943 *
8944 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008945 */
8946 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8947 I915_READ(ILK_DISPLAY_CHICKEN1) |
8948 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8949 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8950 I915_READ(ILK_DISPLAY_CHICKEN2) |
8951 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008952 I915_WRITE(ILK_DSPCLK_GATE_D,
8953 I915_READ(ILK_DSPCLK_GATE_D) |
8954 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8955 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008956
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008957 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008958
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008959 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008960
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008961 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008962}
8963
8964static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8965{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008966 u32 reg = I915_READ(GEN7_FF_THREAD_MODE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008967
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008968 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008969 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008970 *
8971 * This actually overrides the dispatch
8972 * mode for all thread types.
8973 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008974 reg &= ~GEN7_FF_SCHED_MASK;
8975 reg |= GEN7_FF_TS_SCHED_HW;
8976 reg |= GEN7_FF_VS_SCHED_HW;
8977 reg |= GEN7_FF_DS_SCHED_HW;
8978
8979 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8980}
8981
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008982static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008983{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008984 /*
8985 * TODO: this bit should only be enabled when really needed, then
8986 * disabled when not needed anymore in order to save power.
8987 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008988 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008989 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8990 I915_READ(SOUTH_DSPCLK_GATE_D) |
8991 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008992
8993 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008994 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8995 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008996 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008997}
8998
Ville Syrjälä712bf362016-10-31 22:37:23 +02008999static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009000{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009001 if (HAS_PCH_LPT_LP(dev_priv)) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009002 u32 val = I915_READ(SOUTH_DSPCLK_GATE_D);
Imre Deak7d708ee2013-04-17 14:04:50 +03009003
9004 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9005 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9006 }
9007}
9008
Imre Deak450174f2016-05-03 15:54:21 +03009009static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
9010 int general_prio_credits,
9011 int high_prio_credits)
9012{
9013 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07009014 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03009015
9016 /* WaTempDisableDOPClkGating:bdw */
9017 misccpctl = I915_READ(GEN7_MISCCPCTL);
9018 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
9019
Oscar Mateo930a7842017-10-17 13:25:45 -07009020 val = I915_READ(GEN8_L3SQCREG1);
9021 val &= ~L3_PRIO_CREDITS_MASK;
9022 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
9023 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
9024 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03009025
9026 /*
9027 * Wait at least 100 clocks before re-enabling clock gating.
9028 * See the definition of L3SQCREG1 in BSpec.
9029 */
9030 POSTING_READ(GEN8_L3SQCREG1);
9031 udelay(1);
9032 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
9033}
9034
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009035static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
9036{
9037 /* This is not an Wa. Enable to reduce Sampler power */
9038 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
9039 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07009040
9041 /* WaEnable32PlaneMode:icl */
9042 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS,
9043 _MASKED_BIT_ENABLE(GEN11_ENABLE_32_PLANE_MODE));
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009044}
9045
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009046static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
9047{
9048 if (!HAS_PCH_CNP(dev_priv))
9049 return;
9050
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08009051 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07009052 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
9053 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009054}
9055
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009056static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009057{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07009058 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009059 cnp_init_clock_gating(dev_priv);
9060
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07009061 /* This is not an Wa. Enable for better image quality */
9062 I915_WRITE(_3D_CHICKEN3,
9063 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
9064
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009065 /* WaEnableChickenDCPR:cnl */
9066 I915_WRITE(GEN8_CHICKEN_DCPR_1,
9067 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
9068
9069 /* WaFbcWakeMemOn:cnl */
9070 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
9071 DISP_FBC_MEMORY_WAKE);
9072
Chris Wilson34991bd2017-11-11 10:03:36 +00009073 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
9074 /* ReadHitWriteOnlyDisable:cnl */
9075 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009076 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
9077 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00009078 val |= SARBUNIT_CLKGATE_DIS;
9079 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08009080
Rodrigo Vivia4713c52018-03-07 14:09:12 -08009081 /* Wa_2201832410:cnl */
9082 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
9083 val |= GWUNIT_CLKGATE_DIS;
9084 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
9085
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08009086 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08009087 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08009088 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
9089 val |= VFUNIT_CLKGATE_DIS;
9090 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009091}
9092
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009093static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
9094{
9095 cnp_init_clock_gating(dev_priv);
9096 gen9_init_clock_gating(dev_priv);
9097
9098 /* WaFbcNukeOnHostModify:cfl */
9099 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9100 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
9101}
9102
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009103static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009104{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009105 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009106
9107 /* WaDisableSDEUnitClockGating:kbl */
9108 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
9109 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9110 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03009111
9112 /* WaDisableGamClockGating:kbl */
9113 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
9114 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9115 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009116
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009117 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009118 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9119 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009120}
9121
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009122static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02009123{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009124 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03009125
9126 /* WAC6entrylatency:skl */
9127 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
9128 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009129
9130 /* WaFbcNukeOnHostModify:skl */
9131 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9132 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02009133}
9134
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009135static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009136{
Matthew Auld8cb09832017-10-06 23:18:23 +01009137 /* The GTT cache must be disabled if the system is using 2M pages. */
9138 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
9139 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00009140 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009141
Ben Widawskyab57fff2013-12-12 15:28:04 -08009142 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07009143 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009144
Ben Widawskyab57fff2013-12-12 15:28:04 -08009145 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009146 I915_WRITE(CHICKEN_PAR1_1,
9147 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
9148
Ben Widawskyab57fff2013-12-12 15:28:04 -08009149 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01009150 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00009151 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02009152 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02009153 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009154 }
Ben Widawsky63801f22013-12-12 17:26:03 -08009155
Ben Widawskyab57fff2013-12-12 15:28:04 -08009156 /* WaVSRefCountFullforceMissDisable:bdw */
9157 /* WaDSRefCountFullforceMissDisable:bdw */
9158 I915_WRITE(GEN7_FF_THREAD_MODE,
9159 I915_READ(GEN7_FF_THREAD_MODE) &
9160 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02009161
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02009162 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9163 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02009164
9165 /* WaDisableSDEUnitClockGating:bdw */
9166 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9167 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00009168
Imre Deak450174f2016-05-03 15:54:21 +03009169 /* WaProgramL3SqcReg1Default:bdw */
9170 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03009171
Matthew Auld8cb09832017-10-06 23:18:23 +01009172 /* WaGttCachingOffByDefault:bdw */
9173 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009174
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03009175 /* WaKVMNotificationOnConfigChange:bdw */
9176 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
9177 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
9178
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009179 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00009180
9181 /* WaDisableDopClockGating:bdw
9182 *
9183 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
9184 * clock gating.
9185 */
9186 I915_WRITE(GEN6_UCGCTL1,
9187 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009188}
9189
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009190static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009191{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07009192 /* L3 caching of data atomics doesn't work -- disable it. */
9193 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
9194 I915_WRITE(HSW_ROW_CHICKEN3,
9195 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
9196
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009197 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009198 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9199 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9200 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9201
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02009202 /* WaVSRefCountFullforceMissDisable:hsw */
9203 I915_WRITE(GEN7_FF_THREAD_MODE,
9204 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009205
Akash Goel4e046322014-04-04 17:14:38 +05309206 /* WaDisable_RenderCache_OperationalFlush:hsw */
9207 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9208
Chia-I Wufe27c602014-01-28 13:29:33 +08009209 /* enable HiZ Raw Stall Optimization */
9210 I915_WRITE(CACHE_MODE_0_GEN7,
9211 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9212
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009213 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009214 I915_WRITE(CACHE_MODE_1,
9215 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009216
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009217 /*
9218 * BSpec recommends 8x4 when MSAA is used,
9219 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009220 *
9221 * Note that PS/WM thread counts depend on the WIZ hashing
9222 * disable bit, which we don't touch here, but it's good
9223 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009224 */
9225 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009226 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009227
Kenneth Graunke94411592014-12-31 16:23:00 -08009228 /* WaSampleCChickenBitEnable:hsw */
9229 I915_WRITE(HALF_SLICE_CHICKEN3,
9230 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
9231
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009232 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07009233 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
9234
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009235 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009236}
9237
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009238static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009239{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009240 u32 snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009241
Damien Lespiau231e54f2012-10-19 17:55:41 +01009242 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009243
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009244 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05009245 I915_WRITE(_3D_CHICKEN3,
9246 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9247
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009248 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009249 I915_WRITE(IVB_CHICKEN3,
9250 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9251 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9252
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009253 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009254 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07009255 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
9256 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009257
Akash Goel4e046322014-04-04 17:14:38 +05309258 /* WaDisable_RenderCache_OperationalFlush:ivb */
9259 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9260
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009261 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009262 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
9263 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
9264
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009265 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009266 I915_WRITE(GEN7_L3CNTLREG1,
9267 GEN7_WA_FOR_GEN7_L3_CONTROL);
9268 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07009269 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009270 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07009271 I915_WRITE(GEN7_ROW_CHICKEN2,
9272 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009273 else {
9274 /* must write both registers */
9275 I915_WRITE(GEN7_ROW_CHICKEN2,
9276 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07009277 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
9278 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009279 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009280
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009281 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05009282 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9283 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9284
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02009285 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009286 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009287 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009288 */
9289 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02009290 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009291
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009292 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009293 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9294 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9295 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9296
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009297 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009298
9299 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02009300
Chris Wilson22721342014-03-04 09:41:43 +00009301 if (0) { /* causes HiZ corruption on ivb:gt1 */
9302 /* enable HiZ Raw Stall Optimization */
9303 I915_WRITE(CACHE_MODE_0_GEN7,
9304 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9305 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08009306
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009307 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02009308 I915_WRITE(CACHE_MODE_1,
9309 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07009310
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009311 /*
9312 * BSpec recommends 8x4 when MSAA is used,
9313 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009314 *
9315 * Note that PS/WM thread counts depend on the WIZ hashing
9316 * disable bit, which we don't touch here, but it's good
9317 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009318 */
9319 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009320 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009321
Ben Widawsky20848222012-05-04 18:58:59 -07009322 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
9323 snpcr &= ~GEN6_MBC_SNPCR_MASK;
9324 snpcr |= GEN6_MBC_SNPCR_MED;
9325 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01009326
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009327 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009328 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01009329
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009330 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009331}
9332
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009333static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009334{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009335 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05009336 I915_WRITE(_3D_CHICKEN3,
9337 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9338
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009339 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009340 I915_WRITE(IVB_CHICKEN3,
9341 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9342 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9343
Ville Syrjäläfad7d362014-01-22 21:32:39 +02009344 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009345 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07009346 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08009347 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
9348 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009349
Akash Goel4e046322014-04-04 17:14:38 +05309350 /* WaDisable_RenderCache_OperationalFlush:vlv */
9351 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9352
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009353 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05009354 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9355 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9356
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009357 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07009358 I915_WRITE(GEN7_ROW_CHICKEN2,
9359 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
9360
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009361 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009362 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9363 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9364 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9365
Ville Syrjälä46680e02014-01-22 21:33:01 +02009366 gen7_setup_fixed_func_scheduler(dev_priv);
9367
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009368 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009369 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009370 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009371 */
9372 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009373 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009374
Akash Goelc98f5062014-03-24 23:00:07 +05309375 /* WaDisableL3Bank2xClockGate:vlv
9376 * Disabling L3 clock gating- MMIO 940c[25] = 1
9377 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9378 I915_WRITE(GEN7_UCGCTL4,
9379 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009380
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009381 /*
9382 * BSpec says this must be set, even though
9383 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9384 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009385 I915_WRITE(CACHE_MODE_1,
9386 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009387
9388 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009389 * BSpec recommends 8x4 when MSAA is used,
9390 * however in practice 16x4 seems fastest.
9391 *
9392 * Note that PS/WM thread counts depend on the WIZ hashing
9393 * disable bit, which we don't touch here, but it's good
9394 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9395 */
9396 I915_WRITE(GEN7_GT_MODE,
9397 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9398
9399 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009400 * WaIncreaseL3CreditsForVLVB0:vlv
9401 * This is the hardware default actually.
9402 */
9403 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9404
9405 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009406 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009407 * Disable clock gating on th GCFG unit to prevent a delay
9408 * in the reporting of vblank events.
9409 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009410 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009411}
9412
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009413static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009414{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009415 /* WaVSRefCountFullforceMissDisable:chv */
9416 /* WaDSRefCountFullforceMissDisable:chv */
9417 I915_WRITE(GEN7_FF_THREAD_MODE,
9418 I915_READ(GEN7_FF_THREAD_MODE) &
9419 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009420
9421 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9422 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9423 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009424
9425 /* WaDisableCSUnitClockGating:chv */
9426 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9427 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009428
9429 /* WaDisableSDEUnitClockGating:chv */
9430 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9431 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009432
9433 /*
Imre Deak450174f2016-05-03 15:54:21 +03009434 * WaProgramL3SqcReg1Default:chv
9435 * See gfxspecs/Related Documents/Performance Guide/
9436 * LSQC Setting Recommendations.
9437 */
9438 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9439
9440 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009441 * GTT cache may not work with big pages, so if those
9442 * are ever enabled GTT cache may need to be disabled.
9443 */
9444 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009445}
9446
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009447static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009448{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009449 u32 dspclk_gate;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009450
9451 I915_WRITE(RENCLK_GATE_D1, 0);
9452 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9453 GS_UNIT_CLOCK_GATE_DISABLE |
9454 CL_UNIT_CLOCK_GATE_DISABLE);
9455 I915_WRITE(RAMCLK_GATE_D, 0);
9456 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9457 OVRUNIT_CLOCK_GATE_DISABLE |
9458 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009459 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009460 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9461 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009462
9463 /* WaDisableRenderCachePipelinedFlush */
9464 I915_WRITE(CACHE_MODE_0,
9465 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009466
Akash Goel4e046322014-04-04 17:14:38 +05309467 /* WaDisable_RenderCache_OperationalFlush:g4x */
9468 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9469
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009470 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009471}
9472
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009473static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009474{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009475 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9476 I915_WRITE(RENCLK_GATE_D2, 0);
9477 I915_WRITE(DSPCLK_GATE_D, 0);
9478 I915_WRITE(RAMCLK_GATE_D, 0);
9479 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009480 I915_WRITE(MI_ARB_STATE,
9481 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309482
9483 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9484 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009485}
9486
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009487static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009488{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009489 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9490 I965_RCC_CLOCK_GATE_DISABLE |
9491 I965_RCPB_CLOCK_GATE_DISABLE |
9492 I965_ISC_CLOCK_GATE_DISABLE |
9493 I965_FBC_CLOCK_GATE_DISABLE);
9494 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009495 I915_WRITE(MI_ARB_STATE,
9496 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309497
9498 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9499 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009500}
9501
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009502static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009503{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009504 u32 dstate = I915_READ(D_STATE);
9505
9506 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9507 DSTATE_DOT_CLOCK_GATING;
9508 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009509
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009510 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009511 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009512
9513 /* IIR "flip pending" means done if this bit is set */
9514 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009515
9516 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009517 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009518
9519 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9520 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009521
9522 I915_WRITE(MI_ARB_STATE,
9523 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009524}
9525
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009526static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009527{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009528 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009529
9530 /* interrupts should cause a wake up from C3 */
9531 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9532 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009533
9534 I915_WRITE(MEM_MODE,
9535 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009536}
9537
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009538static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009539{
Ville Syrjälä10383922014-08-15 01:21:54 +03009540 I915_WRITE(MEM_MODE,
9541 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9542 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009543}
9544
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009545void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009546{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009547 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009548}
9549
Ville Syrjälä712bf362016-10-31 22:37:23 +02009550void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009551{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009552 if (HAS_PCH_LPT(dev_priv))
9553 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009554}
9555
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009556static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009557{
9558 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9559}
9560
9561/**
9562 * intel_init_clock_gating_hooks - setup the clock gating hooks
9563 * @dev_priv: device private
9564 *
9565 * Setup the hooks that configure which clocks of a given platform can be
9566 * gated and also apply various GT and display specific workarounds for these
9567 * platforms. Note that some GT specific workarounds are applied separately
9568 * when GPU contexts or batchbuffers start their execution.
9569 */
9570void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9571{
Bob Paauwe39564ae2019-04-12 11:09:20 -07009572 if (IS_GEN(dev_priv, 11))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009573 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009574 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009575 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009576 else if (IS_COFFEELAKE(dev_priv))
9577 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009578 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009579 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009580 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009581 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009582 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009583 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009584 else if (IS_GEMINILAKE(dev_priv))
9585 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009586 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009587 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009588 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009589 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009590 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009591 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009592 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009593 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009594 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009595 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009596 else if (IS_GEN(dev_priv, 6))
Imre Deakbb400da2016-03-16 13:38:54 +02009597 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009598 else if (IS_GEN(dev_priv, 5))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009599 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009600 else if (IS_G4X(dev_priv))
9601 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009602 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009603 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009604 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009605 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009606 else if (IS_GEN(dev_priv, 3))
Imre Deakbb400da2016-03-16 13:38:54 +02009607 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9608 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9609 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009610 else if (IS_GEN(dev_priv, 2))
Imre Deakbb400da2016-03-16 13:38:54 +02009611 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9612 else {
9613 MISSING_CASE(INTEL_DEVID(dev_priv));
9614 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9615 }
9616}
9617
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009618/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009619void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009620{
Daniel Vetterc921aba2012-04-26 23:28:17 +02009621 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009622 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009623 i915_pineview_get_mem_freq(dev_priv);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009624 else if (IS_GEN(dev_priv, 5))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009625 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009626
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009627 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009628 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009629 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009630 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009631 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009632 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009633 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009634 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009635
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009636 if ((IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009637 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009638 (!IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009639 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009640 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009641 dev_priv->display.compute_intermediate_wm =
9642 ilk_compute_intermediate_wm;
9643 dev_priv->display.initial_watermarks =
9644 ilk_initial_watermarks;
9645 dev_priv->display.optimize_watermarks =
9646 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009647 } else {
9648 DRM_DEBUG_KMS("Failed to read display plane latency. "
9649 "Disable CxSR\n");
9650 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009651 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009652 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009653 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009654 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009655 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009656 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009657 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009658 } else if (IS_G4X(dev_priv)) {
9659 g4x_setup_wm_latency(dev_priv);
9660 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9661 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9662 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9663 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009664 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +00009665 if (!intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009666 dev_priv->is_ddr3,
9667 dev_priv->fsb_freq,
9668 dev_priv->mem_freq)) {
9669 DRM_INFO("failed to find known CxSR latency "
9670 "(found ddr%s fsb freq %d, mem freq %d), "
9671 "disabling CxSR\n",
9672 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9673 dev_priv->fsb_freq, dev_priv->mem_freq);
9674 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009675 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009676 dev_priv->display.update_wm = NULL;
9677 } else
9678 dev_priv->display.update_wm = pineview_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009679 } else if (IS_GEN(dev_priv, 4)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009680 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009681 } else if (IS_GEN(dev_priv, 3)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009682 dev_priv->display.update_wm = i9xx_update_wm;
9683 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009684 } else if (IS_GEN(dev_priv, 2)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009685 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009686 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009687 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009688 } else {
9689 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009690 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009691 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009692 } else {
9693 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009694 }
9695}
9696
Lyude87660502016-08-17 15:55:53 -04009697static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9698{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009699 u32 flags =
Lyude87660502016-08-17 15:55:53 -04009700 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9701
9702 switch (flags) {
9703 case GEN6_PCODE_SUCCESS:
9704 return 0;
9705 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009706 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009707 case GEN6_PCODE_ILLEGAL_CMD:
9708 return -ENXIO;
9709 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009710 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009711 return -EOVERFLOW;
9712 case GEN6_PCODE_TIMEOUT:
9713 return -ETIMEDOUT;
9714 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009715 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009716 return 0;
9717 }
9718}
9719
9720static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9721{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009722 u32 flags =
Lyude87660502016-08-17 15:55:53 -04009723 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9724
9725 switch (flags) {
9726 case GEN6_PCODE_SUCCESS:
9727 return 0;
9728 case GEN6_PCODE_ILLEGAL_CMD:
9729 return -ENXIO;
9730 case GEN7_PCODE_TIMEOUT:
9731 return -ETIMEDOUT;
9732 case GEN7_PCODE_ILLEGAL_DATA:
9733 return -EINVAL;
9734 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9735 return -EOVERFLOW;
9736 default:
9737 MISSING_CASE(flags);
9738 return 0;
9739 }
9740}
9741
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009742int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009743{
Lyude87660502016-08-17 15:55:53 -04009744 int status;
9745
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009746 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009747
Chris Wilson3f5582d2016-06-30 15:32:45 +01009748 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9749 * use te fw I915_READ variants to reduce the amount of work
9750 * required when reading/writing.
9751 */
9752
9753 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009754 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9755 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009756 return -EAGAIN;
9757 }
9758
Chris Wilson3f5582d2016-06-30 15:32:45 +01009759 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9760 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9761 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009762
Daniele Ceraolo Spuriod2d551c2019-03-25 14:49:38 -07009763 if (__intel_wait_for_register_fw(&dev_priv->uncore,
Chris Wilsone09a3032017-04-11 11:13:39 +01009764 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9765 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009766 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9767 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009768 return -ETIMEDOUT;
9769 }
9770
Chris Wilson3f5582d2016-06-30 15:32:45 +01009771 *val = I915_READ_FW(GEN6_PCODE_DATA);
9772 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009773
Lyude87660502016-08-17 15:55:53 -04009774 if (INTEL_GEN(dev_priv) > 6)
9775 status = gen7_check_mailbox_status(dev_priv);
9776 else
9777 status = gen6_check_mailbox_status(dev_priv);
9778
9779 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009780 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9781 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009782 return status;
9783 }
9784
Ben Widawsky42c05262012-09-26 10:34:00 -07009785 return 0;
9786}
9787
Imre Deake76019a2018-01-30 16:29:38 +02009788int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009789 u32 mbox, u32 val,
9790 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009791{
Lyude87660502016-08-17 15:55:53 -04009792 int status;
9793
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009794 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009795
Chris Wilson3f5582d2016-06-30 15:32:45 +01009796 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9797 * use te fw I915_READ variants to reduce the amount of work
9798 * required when reading/writing.
9799 */
9800
9801 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009802 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9803 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009804 return -EAGAIN;
9805 }
9806
Chris Wilson3f5582d2016-06-30 15:32:45 +01009807 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009808 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009809 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009810
Daniele Ceraolo Spuriod2d551c2019-03-25 14:49:38 -07009811 if (__intel_wait_for_register_fw(&dev_priv->uncore,
Chris Wilsone09a3032017-04-11 11:13:39 +01009812 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009813 fast_timeout_us, slow_timeout_ms,
9814 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009815 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9816 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009817 return -ETIMEDOUT;
9818 }
9819
Chris Wilson3f5582d2016-06-30 15:32:45 +01009820 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009821
Lyude87660502016-08-17 15:55:53 -04009822 if (INTEL_GEN(dev_priv) > 6)
9823 status = gen7_check_mailbox_status(dev_priv);
9824 else
9825 status = gen6_check_mailbox_status(dev_priv);
9826
9827 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009828 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9829 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009830 return status;
9831 }
9832
Ben Widawsky42c05262012-09-26 10:34:00 -07009833 return 0;
9834}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009835
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009836static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9837 u32 request, u32 reply_mask, u32 reply,
9838 u32 *status)
9839{
9840 u32 val = request;
9841
9842 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9843
9844 return *status || ((val & reply_mask) == reply);
9845}
9846
9847/**
9848 * skl_pcode_request - send PCODE request until acknowledgment
9849 * @dev_priv: device private
9850 * @mbox: PCODE mailbox ID the request is targeted for
9851 * @request: request ID
9852 * @reply_mask: mask used to check for request acknowledgment
9853 * @reply: value used to check for request acknowledgment
9854 * @timeout_base_ms: timeout for polling with preemption enabled
9855 *
9856 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009857 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009858 * The request is acknowledged once the PCODE reply dword equals @reply after
9859 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009860 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009861 * preemption disabled.
9862 *
9863 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9864 * other error as reported by PCODE.
9865 */
9866int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9867 u32 reply_mask, u32 reply, int timeout_base_ms)
9868{
9869 u32 status;
9870 int ret;
9871
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009872 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009873
9874#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9875 &status)
9876
9877 /*
9878 * Prime the PCODE by doing a request first. Normally it guarantees
9879 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9880 * _wait_for() doesn't guarantee when its passed condition is evaluated
9881 * first, so send the first request explicitly.
9882 */
9883 if (COND) {
9884 ret = 0;
9885 goto out;
9886 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009887 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009888 if (!ret)
9889 goto out;
9890
9891 /*
9892 * The above can time out if the number of requests was low (2 in the
9893 * worst case) _and_ PCODE was busy for some reason even after a
9894 * (queued) request and @timeout_base_ms delay. As a workaround retry
9895 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009896 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009897 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009898 * requests, and for any quirks of the PCODE firmware that delays
9899 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009900 */
9901 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9902 WARN_ON_ONCE(timeout_base_ms > 3);
9903 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009904 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009905 preempt_enable();
9906
9907out:
9908 return ret ? ret : status;
9909#undef COND
9910}
9911
Ville Syrjälädd06f882014-11-10 22:55:12 +02009912static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9913{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009914 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9915
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009916 /*
9917 * N = val - 0xb7
9918 * Slow = Fast = GPLL ref * N
9919 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009920 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009921}
9922
Fengguang Wub55dd642014-07-12 11:21:39 +02009923static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009924{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009925 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9926
9927 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009928}
9929
Fengguang Wub55dd642014-07-12 11:21:39 +02009930static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309931{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009932 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9933
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009934 /*
9935 * N = val / 2
9936 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9937 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009938 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309939}
9940
Fengguang Wub55dd642014-07-12 11:21:39 +02009941static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309942{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009943 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9944
Ville Syrjälä1c147622014-08-18 14:42:43 +03009945 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009946 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309947}
9948
Ville Syrjälä616bc822015-01-23 21:04:25 +02009949int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9950{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009951 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009952 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9953 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009954 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009955 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009956 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009957 return byt_gpu_freq(dev_priv, val);
9958 else
9959 return val * GT_FREQUENCY_MULTIPLIER;
9960}
9961
Ville Syrjälä616bc822015-01-23 21:04:25 +02009962int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9963{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009964 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009965 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9966 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009967 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009968 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009969 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009970 return byt_freq_opcode(dev_priv, val);
9971 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009972 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309973}
9974
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009975void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009976{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009977 mutex_init(&dev_priv->pcu_lock);
Chris Wilson60548c52018-07-31 14:26:29 +01009978 mutex_init(&dev_priv->gt_pm.rps.power.mutex);
Daniel Vetterf742a552013-12-06 10:17:53 +01009979
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009980 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009981
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009982 dev_priv->runtime_pm.suspended = false;
9983 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009984}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009985
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009986static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9987 const i915_reg_t reg)
9988{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009989 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009990 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009991
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009992 /*
9993 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009994 * uncore lock to prevent concurrent access to range reg.
9995 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009996 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009997
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009998 /*
9999 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010000 * With a control bit, we can choose between upper or lower
10001 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +000010002 *
10003 * Although we always use the counter in high-range mode elsewhere,
10004 * userspace may attempt to read the value before rc6 is initialised,
10005 * before we have set the default VLV_COUNTER_CONTROL value. So always
10006 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010007 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +000010008 I915_WRITE_FW(VLV_COUNTER_CONTROL,
10009 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010010 upper = I915_READ_FW(reg);
10011 do {
10012 tmp = upper;
10013
10014 I915_WRITE_FW(VLV_COUNTER_CONTROL,
10015 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
10016 lower = I915_READ_FW(reg);
10017
10018 I915_WRITE_FW(VLV_COUNTER_CONTROL,
10019 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
10020 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +000010021 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010022
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010023 /*
10024 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +000010025 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
10026 * now.
10027 */
10028
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010029 return lower | (u64)upper << 8;
10030}
10031
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +000010032u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +020010033 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010034{
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -070010035 struct intel_uncore *uncore = &dev_priv->uncore;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010036 u64 time_hw, prev_hw, overflow_hw;
10037 unsigned int fw_domains;
10038 unsigned long flags;
10039 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +000010040 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010041
Chris Wilsonfb6db0f2017-12-01 11:30:30 +000010042 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010043 return 0;
10044
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010045 /*
10046 * Store previous hw counter values for counter wrap-around handling.
10047 *
10048 * There are only four interesting registers and they live next to each
10049 * other so we can use the relative address, compared to the smallest
10050 * one as the index into driver storage.
10051 */
10052 i = (i915_mmio_reg_offset(reg) -
10053 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
10054 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
10055 return 0;
10056
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -070010057 fw_domains = intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010058
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -070010059 spin_lock_irqsave(&uncore->lock, flags);
10060 intel_uncore_forcewake_get__locked(uncore, fw_domains);
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010061
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010062 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
10063 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +000010064 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010065 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010066 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010067 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010068 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +000010069 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
10070 if (IS_GEN9_LP(dev_priv)) {
10071 mul = 10000;
10072 div = 12;
10073 } else {
10074 mul = 1280;
10075 div = 1;
10076 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +020010077
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010078 overflow_hw = BIT_ULL(32);
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -070010079 time_hw = intel_uncore_read_fw(uncore, reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010080 }
10081
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010082 /*
10083 * Counter wrap handling.
10084 *
10085 * But relying on a sufficient frequency of queries otherwise counters
10086 * can still wrap.
10087 */
10088 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
10089 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
10090
10091 /* RC6 delta from last sample. */
10092 if (time_hw >= prev_hw)
10093 time_hw -= prev_hw;
10094 else
10095 time_hw += overflow_hw - prev_hw;
10096
10097 /* Add delta to RC6 extended raw driver copy. */
10098 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
10099 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
10100
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -070010101 intel_uncore_forcewake_put__locked(uncore, fw_domains);
10102 spin_unlock_irqrestore(&uncore->lock, flags);
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +000010103
10104 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +020010105}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +000010106
10107u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
10108{
10109 u32 cagf;
10110
10111 if (INTEL_GEN(dev_priv) >= 9)
10112 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
10113 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
10114 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
10115 else
10116 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
10117
10118 return cagf;
10119}