blob: 7312ecb7341517e57cee4b7c400448e842b96e0c [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070055
Ville Syrjälä46f16e62016-10-31 22:37:22 +020056static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030057{
Ville Syrjälä93564042017-08-24 22:10:51 +030058 if (HAS_LLC(dev_priv)) {
59 /*
60 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080061 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030062 *
63 * Must match Sampler, Pixel Back End, and Media. See
64 * WaCompressedResourceSamplerPbeMediaNewHashMode.
65 */
66 I915_WRITE(CHICKEN_PAR1_1,
67 I915_READ(CHICKEN_PAR1_1) |
68 SKL_DE_COMPRESSED_HASH_MODE);
69 }
70
Rodrigo Vivi82525c12017-06-08 08:50:00 -070071 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030072 I915_WRITE(CHICKEN_PAR1_1,
73 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
74
Rodrigo Vivi82525c12017-06-08 08:50:00 -070075 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030076 I915_WRITE(GEN8_CHICKEN_DCPR_1,
77 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030078
Rodrigo Vivi82525c12017-06-08 08:50:00 -070079 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
80 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030081 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
82 DISP_FBC_WM_DIS |
83 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030084
Rodrigo Vivi82525c12017-06-08 08:50:00 -070085 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030086 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
87 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053088
89 if (IS_SKYLAKE(dev_priv)) {
90 /* WaDisableDopClockGating */
91 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
92 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
93 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030094}
95
Ville Syrjälä46f16e62016-10-31 22:37:22 +020096static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020097{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020098 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020099
Nick Hoatha7546152015-06-29 14:07:32 +0100100 /* WaDisableSDEUnitClockGating:bxt */
101 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
102 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
103
Imre Deak32608ca2015-03-11 11:10:27 +0200104 /*
105 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200106 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200107 */
Imre Deak32608ca2015-03-11 11:10:27 +0200108 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200109 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200110
111 /*
112 * Wa: Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200117}
118
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200119static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
120{
121 gen9_init_clock_gating(dev_priv);
122
123 /*
124 * WaDisablePWMClockGating:glk
125 * Backlight PWM may stop in the asserted state, causing backlight
126 * to stay fully on.
127 */
128 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
129 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200130
131 /* WaDDIIOTimeout:glk */
132 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
133 u32 val = I915_READ(CHICKEN_MISC_2);
134 val &= ~(GLK_CL0_PWR_DOWN |
135 GLK_CL1_PWR_DOWN |
136 GLK_CL2_PWR_DOWN);
137 I915_WRITE(CHICKEN_MISC_2, val);
138 }
139
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200140}
141
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200142static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200143{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144 u32 tmp;
145
146 tmp = I915_READ(CLKCFG);
147
148 switch (tmp & CLKCFG_FSB_MASK) {
149 case CLKCFG_FSB_533:
150 dev_priv->fsb_freq = 533; /* 133*4 */
151 break;
152 case CLKCFG_FSB_800:
153 dev_priv->fsb_freq = 800; /* 200*4 */
154 break;
155 case CLKCFG_FSB_667:
156 dev_priv->fsb_freq = 667; /* 167*4 */
157 break;
158 case CLKCFG_FSB_400:
159 dev_priv->fsb_freq = 400; /* 100*4 */
160 break;
161 }
162
163 switch (tmp & CLKCFG_MEM_MASK) {
164 case CLKCFG_MEM_533:
165 dev_priv->mem_freq = 533;
166 break;
167 case CLKCFG_MEM_667:
168 dev_priv->mem_freq = 667;
169 break;
170 case CLKCFG_MEM_800:
171 dev_priv->mem_freq = 800;
172 break;
173 }
174
175 /* detect pineview DDR3 setting */
176 tmp = I915_READ(CSHRDDR3CTL);
177 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
178}
179
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200180static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200181{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182 u16 ddrpll, csipll;
183
184 ddrpll = I915_READ16(DDRMPLL1);
185 csipll = I915_READ16(CSIPLL0);
186
187 switch (ddrpll & 0xff) {
188 case 0xc:
189 dev_priv->mem_freq = 800;
190 break;
191 case 0x10:
192 dev_priv->mem_freq = 1066;
193 break;
194 case 0x14:
195 dev_priv->mem_freq = 1333;
196 break;
197 case 0x18:
198 dev_priv->mem_freq = 1600;
199 break;
200 default:
201 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
202 ddrpll & 0xff);
203 dev_priv->mem_freq = 0;
204 break;
205 }
206
Daniel Vetter20e4d402012-08-08 23:35:39 +0200207 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200208
209 switch (csipll & 0x3ff) {
210 case 0x00c:
211 dev_priv->fsb_freq = 3200;
212 break;
213 case 0x00e:
214 dev_priv->fsb_freq = 3733;
215 break;
216 case 0x010:
217 dev_priv->fsb_freq = 4266;
218 break;
219 case 0x012:
220 dev_priv->fsb_freq = 4800;
221 break;
222 case 0x014:
223 dev_priv->fsb_freq = 5333;
224 break;
225 case 0x016:
226 dev_priv->fsb_freq = 5866;
227 break;
228 case 0x018:
229 dev_priv->fsb_freq = 6400;
230 break;
231 default:
232 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
233 csipll & 0x3ff);
234 dev_priv->fsb_freq = 0;
235 break;
236 }
237
238 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200239 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200240 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200241 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200242 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200243 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200244 }
245}
246
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300247static const struct cxsr_latency cxsr_latency_table[] = {
248 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
249 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
250 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
251 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
252 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
253
254 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
255 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
256 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
257 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
258 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
259
260 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
261 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
262 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
263 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
264 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
265
266 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
267 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
268 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
269 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
270 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
271
272 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
273 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
274 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
275 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
276 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
277
278 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
279 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
280 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
281 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
282 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
283};
284
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100285static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
286 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300287 int fsb,
288 int mem)
289{
290 const struct cxsr_latency *latency;
291 int i;
292
293 if (fsb == 0 || mem == 0)
294 return NULL;
295
296 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
297 latency = &cxsr_latency_table[i];
298 if (is_desktop == latency->is_desktop &&
299 is_ddr3 == latency->is_ddr3 &&
300 fsb == latency->fsb_freq && mem == latency->mem_freq)
301 return latency;
302 }
303
304 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
305
306 return NULL;
307}
308
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200309static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
310{
311 u32 val;
312
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100313 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200314
315 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
316 if (enable)
317 val &= ~FORCE_DDR_HIGH_FREQ;
318 else
319 val |= FORCE_DDR_HIGH_FREQ;
320 val &= ~FORCE_DDR_LOW_FREQ;
321 val |= FORCE_DDR_FREQ_REQ_ACK;
322 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
323
324 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
325 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
326 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
327
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100328 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200329}
330
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200331static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
332{
333 u32 val;
334
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100335 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200336
337 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
338 if (enable)
339 val |= DSP_MAXFIFO_PM5_ENABLE;
340 else
341 val &= ~DSP_MAXFIFO_PM5_ENABLE;
342 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
343
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100344 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200345}
346
Ville Syrjäläf4998962015-03-10 17:02:21 +0200347#define FW_WM(value, plane) \
348 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
349
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200350static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300351{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200352 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300353 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300354
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100355 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200356 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200359 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300362 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200363 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200364 val = I915_READ(DSPFW3);
365 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
366 if (enable)
367 val |= PINEVIEW_SELF_REFRESH_EN;
368 else
369 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300370 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300371 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100372 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200373 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300374 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
375 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
376 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300377 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100378 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300379 /*
380 * FIXME can't find a bit like this for 915G, and
381 * and yet it does have the related watermark in
382 * FW_BLC_SELF. What's going on?
383 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200384 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300385 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
386 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
387 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300388 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300389 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200390 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300391 }
392
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200393 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
394
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200395 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
396 enableddisabled(enable),
397 enableddisabled(was_enabled));
398
399 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300400}
401
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300402/**
403 * intel_set_memory_cxsr - Configure CxSR state
404 * @dev_priv: i915 device
405 * @enable: Allow vs. disallow CxSR
406 *
407 * Allow or disallow the system to enter a special CxSR
408 * (C-state self refresh) state. What typically happens in CxSR mode
409 * is that several display FIFOs may get combined into a single larger
410 * FIFO for a particular plane (so called max FIFO mode) to allow the
411 * system to defer memory fetches longer, and the memory will enter
412 * self refresh.
413 *
414 * Note that enabling CxSR does not guarantee that the system enter
415 * this special mode, nor does it guarantee that the system stays
416 * in that mode once entered. So this just allows/disallows the system
417 * to autonomously utilize the CxSR mode. Other factors such as core
418 * C-states will affect when/if the system actually enters/exits the
419 * CxSR mode.
420 *
421 * Note that on VLV/CHV this actually only controls the max FIFO mode,
422 * and the system is free to enter/exit memory self refresh at any time
423 * even when the use of CxSR has been disallowed.
424 *
425 * While the system is actually in the CxSR/max FIFO mode, some plane
426 * control registers will not get latched on vblank. Thus in order to
427 * guarantee the system will respond to changes in the plane registers
428 * we must always disallow CxSR prior to making changes to those registers.
429 * Unfortunately the system will re-evaluate the CxSR conditions at
430 * frame start which happens after vblank start (which is when the plane
431 * registers would get latched), so we can't proceed with the plane update
432 * during the same frame where we disallowed CxSR.
433 *
434 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
435 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
436 * the hardware w.r.t. HPLL SR when writing to plane registers.
437 * Disallowing just CxSR is sufficient.
438 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200439bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200440{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200441 bool ret;
442
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200443 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200444 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300445 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
446 dev_priv->wm.vlv.cxsr = enable;
447 else if (IS_G4X(dev_priv))
448 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200449 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200450
451 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200452}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200453
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300454/*
455 * Latency for FIFO fetches is dependent on several factors:
456 * - memory configuration (speed, channels)
457 * - chipset
458 * - current MCH state
459 * It can be fairly high in some situations, so here we assume a fairly
460 * pessimal value. It's a tradeoff between extra memory fetches (if we
461 * set this value too high, the FIFO will fetch frequently to stay full)
462 * and power consumption (set it too low to save power and we might see
463 * FIFO underruns and display "flicker").
464 *
465 * A value of 5us seems to be a good balance; safe for very low end
466 * platforms but not overly aggressive on lower latency configs.
467 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100468static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300469
Ville Syrjäläb5004722015-03-05 21:19:47 +0200470#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
471 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
472
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200473static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200474{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200475 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200476 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200477 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200478 enum pipe pipe = crtc->pipe;
479 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200480
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200481 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200482 uint32_t dsparb, dsparb2, dsparb3;
483 case PIPE_A:
484 dsparb = I915_READ(DSPARB);
485 dsparb2 = I915_READ(DSPARB2);
486 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
487 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
488 break;
489 case PIPE_B:
490 dsparb = I915_READ(DSPARB);
491 dsparb2 = I915_READ(DSPARB2);
492 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
493 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
494 break;
495 case PIPE_C:
496 dsparb2 = I915_READ(DSPARB2);
497 dsparb3 = I915_READ(DSPARB3);
498 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
499 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
500 break;
501 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200502 MISSING_CASE(pipe);
503 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200504 }
505
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200506 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
507 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
508 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
509 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200510}
511
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200512static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
513 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515 uint32_t dsparb = I915_READ(DSPARB);
516 int size;
517
518 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200519 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300520 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
521
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200522 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
523 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524
525 return size;
526}
527
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200528static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
529 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300530{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531 uint32_t dsparb = I915_READ(DSPARB);
532 int size;
533
534 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200535 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
537 size >>= 1; /* Convert to cachelines */
538
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200539 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
540 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300541
542 return size;
543}
544
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200545static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
546 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300547{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548 uint32_t dsparb = I915_READ(DSPARB);
549 int size;
550
551 size = dsparb & 0x7f;
552 size >>= 2; /* Convert to cachelines */
553
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200554 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
555 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556
557 return size;
558}
559
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300560/* Pineview has different values for various configs */
561static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300562 .fifo_size = PINEVIEW_DISPLAY_FIFO,
563 .max_wm = PINEVIEW_MAX_WM,
564 .default_wm = PINEVIEW_DFT_WM,
565 .guard_size = PINEVIEW_GUARD_WM,
566 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567};
568static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300569 .fifo_size = PINEVIEW_DISPLAY_FIFO,
570 .max_wm = PINEVIEW_MAX_WM,
571 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
572 .guard_size = PINEVIEW_GUARD_WM,
573 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300574};
575static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300576 .fifo_size = PINEVIEW_CURSOR_FIFO,
577 .max_wm = PINEVIEW_CURSOR_MAX_WM,
578 .default_wm = PINEVIEW_CURSOR_DFT_WM,
579 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
580 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300581};
582static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300583 .fifo_size = PINEVIEW_CURSOR_FIFO,
584 .max_wm = PINEVIEW_CURSOR_MAX_WM,
585 .default_wm = PINEVIEW_CURSOR_DFT_WM,
586 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
587 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300590 .fifo_size = I965_CURSOR_FIFO,
591 .max_wm = I965_CURSOR_MAX_WM,
592 .default_wm = I965_CURSOR_DFT_WM,
593 .guard_size = 2,
594 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300595};
596static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300597 .fifo_size = I945_FIFO_SIZE,
598 .max_wm = I915_MAX_WM,
599 .default_wm = 1,
600 .guard_size = 2,
601 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300602};
603static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300604 .fifo_size = I915_FIFO_SIZE,
605 .max_wm = I915_MAX_WM,
606 .default_wm = 1,
607 .guard_size = 2,
608 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300609};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300610static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300611 .fifo_size = I855GM_FIFO_SIZE,
612 .max_wm = I915_MAX_WM,
613 .default_wm = 1,
614 .guard_size = 2,
615 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300617static const struct intel_watermark_params i830_bc_wm_info = {
618 .fifo_size = I855GM_FIFO_SIZE,
619 .max_wm = I915_MAX_WM/2,
620 .default_wm = 1,
621 .guard_size = 2,
622 .cacheline_size = I830_FIFO_LINE_SIZE,
623};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200624static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300625 .fifo_size = I830_FIFO_SIZE,
626 .max_wm = I915_MAX_WM,
627 .default_wm = 1,
628 .guard_size = 2,
629 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300630};
631
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300632/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300633 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
634 * @pixel_rate: Pipe pixel rate in kHz
635 * @cpp: Plane bytes per pixel
636 * @latency: Memory wakeup latency in 0.1us units
637 *
638 * Compute the watermark using the method 1 or "small buffer"
639 * formula. The caller may additonally add extra cachelines
640 * to account for TLB misses and clock crossings.
641 *
642 * This method is concerned with the short term drain rate
643 * of the FIFO, ie. it does not account for blanking periods
644 * which would effectively reduce the average drain rate across
645 * a longer period. The name "small" refers to the fact the
646 * FIFO is relatively small compared to the amount of data
647 * fetched.
648 *
649 * The FIFO level vs. time graph might look something like:
650 *
651 * |\ |\
652 * | \ | \
653 * __---__---__ (- plane active, _ blanking)
654 * -> time
655 *
656 * or perhaps like this:
657 *
658 * |\|\ |\|\
659 * __----__----__ (- plane active, _ blanking)
660 * -> time
661 *
662 * Returns:
663 * The watermark in bytes
664 */
665static unsigned int intel_wm_method1(unsigned int pixel_rate,
666 unsigned int cpp,
667 unsigned int latency)
668{
669 uint64_t ret;
670
671 ret = (uint64_t) pixel_rate * cpp * latency;
672 ret = DIV_ROUND_UP_ULL(ret, 10000);
673
674 return ret;
675}
676
677/**
678 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
679 * @pixel_rate: Pipe pixel rate in kHz
680 * @htotal: Pipe horizontal total
681 * @width: Plane width in pixels
682 * @cpp: Plane bytes per pixel
683 * @latency: Memory wakeup latency in 0.1us units
684 *
685 * Compute the watermark using the method 2 or "large buffer"
686 * formula. The caller may additonally add extra cachelines
687 * to account for TLB misses and clock crossings.
688 *
689 * This method is concerned with the long term drain rate
690 * of the FIFO, ie. it does account for blanking periods
691 * which effectively reduce the average drain rate across
692 * a longer period. The name "large" refers to the fact the
693 * FIFO is relatively large compared to the amount of data
694 * fetched.
695 *
696 * The FIFO level vs. time graph might look something like:
697 *
698 * |\___ |\___
699 * | \___ | \___
700 * | \ | \
701 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
702 * -> time
703 *
704 * Returns:
705 * The watermark in bytes
706 */
707static unsigned int intel_wm_method2(unsigned int pixel_rate,
708 unsigned int htotal,
709 unsigned int width,
710 unsigned int cpp,
711 unsigned int latency)
712{
713 unsigned int ret;
714
715 /*
716 * FIXME remove once all users are computing
717 * watermarks in the correct place.
718 */
719 if (WARN_ON_ONCE(htotal == 0))
720 htotal = 1;
721
722 ret = (latency * pixel_rate) / (htotal * 10000);
723 ret = (ret + 1) * width * cpp;
724
725 return ret;
726}
727
728/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300729 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300730 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300731 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000732 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200733 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300734 * @latency_ns: memory latency for the platform
735 *
736 * Calculate the watermark level (the level at which the display plane will
737 * start fetching from memory again). Each chip has a different display
738 * FIFO size and allocation, so the caller needs to figure that out and pass
739 * in the correct intel_watermark_params structure.
740 *
741 * As the pixel clock runs, the FIFO will be drained at a rate that depends
742 * on the pixel size. When it reaches the watermark level, it'll start
743 * fetching FIFO line sized based chunks from memory until the FIFO fills
744 * past the watermark point. If the FIFO drains completely, a FIFO underrun
745 * will occur, and a display engine hang could result.
746 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300747static unsigned int intel_calculate_wm(int pixel_rate,
748 const struct intel_watermark_params *wm,
749 int fifo_size, int cpp,
750 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300751{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300752 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300753
754 /*
755 * Note: we need to make sure we don't overflow for various clock &
756 * latency values.
757 * clocks go from a few thousand to several hundred thousand.
758 * latency is usually a few thousand
759 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300760 entries = intel_wm_method1(pixel_rate, cpp,
761 latency_ns / 100);
762 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
763 wm->guard_size;
764 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300765
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300766 wm_size = fifo_size - entries;
767 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300768
769 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300770 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300771 wm_size = wm->max_wm;
772 if (wm_size <= 0)
773 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300774
775 /*
776 * Bspec seems to indicate that the value shouldn't be lower than
777 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
778 * Lets go for 8 which is the burst size since certain platforms
779 * already use a hardcoded 8 (which is what the spec says should be
780 * done).
781 */
782 if (wm_size <= 8)
783 wm_size = 8;
784
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300785 return wm_size;
786}
787
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300788static bool is_disabling(int old, int new, int threshold)
789{
790 return old >= threshold && new < threshold;
791}
792
793static bool is_enabling(int old, int new, int threshold)
794{
795 return old < threshold && new >= threshold;
796}
797
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300798static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
799{
800 return dev_priv->wm.max_level + 1;
801}
802
Ville Syrjälä24304d812017-03-14 17:10:49 +0200803static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
804 const struct intel_plane_state *plane_state)
805{
806 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
807
808 /* FIXME check the 'enable' instead */
809 if (!crtc_state->base.active)
810 return false;
811
812 /*
813 * Treat cursor with fb as always visible since cursor updates
814 * can happen faster than the vrefresh rate, and the current
815 * watermark code doesn't handle that correctly. Cursor updates
816 * which set/clear the fb or change the cursor size are going
817 * to get throttled by intel_legacy_cursor_update() to work
818 * around this problem with the watermark code.
819 */
820 if (plane->id == PLANE_CURSOR)
821 return plane_state->base.fb != NULL;
822 else
823 return plane_state->base.visible;
824}
825
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200826static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300827{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200828 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300829
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200830 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200831 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300832 if (enabled)
833 return NULL;
834 enabled = crtc;
835 }
836 }
837
838 return enabled;
839}
840
Ville Syrjälä432081b2016-10-31 22:37:03 +0200841static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300842{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200843 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200844 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300845 const struct cxsr_latency *latency;
846 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300847 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300848
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100849 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
850 dev_priv->is_ddr3,
851 dev_priv->fsb_freq,
852 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300853 if (!latency) {
854 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300855 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300856 return;
857 }
858
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200859 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300860 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200861 const struct drm_display_mode *adjusted_mode =
862 &crtc->config->base.adjusted_mode;
863 const struct drm_framebuffer *fb =
864 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200865 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300866 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300867
868 /* Display SR */
869 wm = intel_calculate_wm(clock, &pineview_display_wm,
870 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200871 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300872 reg = I915_READ(DSPFW1);
873 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200874 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300875 I915_WRITE(DSPFW1, reg);
876 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
877
878 /* cursor SR */
879 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
880 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300881 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300882 reg = I915_READ(DSPFW3);
883 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200884 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885 I915_WRITE(DSPFW3, reg);
886
887 /* Display HPLL off SR */
888 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
889 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200890 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300891 reg = I915_READ(DSPFW3);
892 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200893 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894 I915_WRITE(DSPFW3, reg);
895
896 /* cursor HPLL off SR */
897 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
898 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300899 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300900 reg = I915_READ(DSPFW3);
901 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200902 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300903 I915_WRITE(DSPFW3, reg);
904 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
905
Imre Deak5209b1f2014-07-01 12:36:17 +0300906 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300907 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300908 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300909 }
910}
911
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300912/*
913 * Documentation says:
914 * "If the line size is small, the TLB fetches can get in the way of the
915 * data fetches, causing some lag in the pixel data return which is not
916 * accounted for in the above formulas. The following adjustment only
917 * needs to be applied if eight whole lines fit in the buffer at once.
918 * The WM is adjusted upwards by the difference between the FIFO size
919 * and the size of 8 whole lines. This adjustment is always performed
920 * in the actual pixel depth regardless of whether FBC is enabled or not."
921 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000922static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300923{
924 int tlb_miss = fifo_size * 64 - width * cpp * 8;
925
926 return max(0, tlb_miss);
927}
928
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300929static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
930 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300931{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300932 enum pipe pipe;
933
934 for_each_pipe(dev_priv, pipe)
935 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
936
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300937 I915_WRITE(DSPFW1,
938 FW_WM(wm->sr.plane, SR) |
939 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
940 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
941 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
942 I915_WRITE(DSPFW2,
943 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
944 FW_WM(wm->sr.fbc, FBC_SR) |
945 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
946 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
947 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
948 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
949 I915_WRITE(DSPFW3,
950 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
951 FW_WM(wm->sr.cursor, CURSOR_SR) |
952 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
953 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300954
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300955 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300956}
957
Ville Syrjälä15665972015-03-10 16:16:28 +0200958#define FW_WM_VLV(value, plane) \
959 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
960
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200961static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200962 const struct vlv_wm_values *wm)
963{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200964 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200965
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200966 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200967 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
968
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200969 I915_WRITE(VLV_DDL(pipe),
970 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
971 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
972 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
973 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
974 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200975
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200976 /*
977 * Zero the (unused) WM1 watermarks, and also clear all the
978 * high order bits so that there are no out of bounds values
979 * present in the registers during the reprogramming.
980 */
981 I915_WRITE(DSPHOWM, 0);
982 I915_WRITE(DSPHOWM1, 0);
983 I915_WRITE(DSPFW4, 0);
984 I915_WRITE(DSPFW5, 0);
985 I915_WRITE(DSPFW6, 0);
986
Ville Syrjäläae801522015-03-05 21:19:49 +0200987 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200988 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200989 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
990 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
991 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200992 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200993 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
994 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
995 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200996 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200997 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200998
999 if (IS_CHERRYVIEW(dev_priv)) {
1000 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001001 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1002 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001003 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001004 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1005 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001006 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001007 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1008 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001009 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001010 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001011 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1013 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1014 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1015 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1016 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1017 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1018 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1019 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001020 } else {
1021 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001022 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1023 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001024 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001025 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001026 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1027 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1028 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1029 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1030 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1031 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001032 }
1033
1034 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001035}
1036
Ville Syrjälä15665972015-03-10 16:16:28 +02001037#undef FW_WM_VLV
1038
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001039static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1040{
1041 /* all latencies in usec */
1042 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1043 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001044 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001045
Ville Syrjälä79d94302017-04-21 21:14:30 +03001046 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001047}
1048
1049static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1050{
1051 /*
1052 * DSPCNTR[13] supposedly controls whether the
1053 * primary plane can use the FIFO space otherwise
1054 * reserved for the sprite plane. It's not 100% clear
1055 * what the actual FIFO size is, but it looks like we
1056 * can happily set both primary and sprite watermarks
1057 * up to 127 cachelines. So that would seem to mean
1058 * that either DSPCNTR[13] doesn't do anything, or that
1059 * the total FIFO is >= 256 cachelines in size. Either
1060 * way, we don't seem to have to worry about this
1061 * repartitioning as the maximum watermark value the
1062 * register can hold for each plane is lower than the
1063 * minimum FIFO size.
1064 */
1065 switch (plane_id) {
1066 case PLANE_CURSOR:
1067 return 63;
1068 case PLANE_PRIMARY:
1069 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1070 case PLANE_SPRITE0:
1071 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1072 default:
1073 MISSING_CASE(plane_id);
1074 return 0;
1075 }
1076}
1077
1078static int g4x_fbc_fifo_size(int level)
1079{
1080 switch (level) {
1081 case G4X_WM_LEVEL_SR:
1082 return 7;
1083 case G4X_WM_LEVEL_HPLL:
1084 return 15;
1085 default:
1086 MISSING_CASE(level);
1087 return 0;
1088 }
1089}
1090
1091static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1092 const struct intel_plane_state *plane_state,
1093 int level)
1094{
1095 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1096 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1097 const struct drm_display_mode *adjusted_mode =
1098 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001099 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1100 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001101
1102 if (latency == 0)
1103 return USHRT_MAX;
1104
1105 if (!intel_wm_plane_visible(crtc_state, plane_state))
1106 return 0;
1107
1108 /*
1109 * Not 100% sure which way ELK should go here as the
1110 * spec only says CL/CTG should assume 32bpp and BW
1111 * doesn't need to. But as these things followed the
1112 * mobile vs. desktop lines on gen3 as well, let's
1113 * assume ELK doesn't need this.
1114 *
1115 * The spec also fails to list such a restriction for
1116 * the HPLL watermark, which seems a little strange.
1117 * Let's use 32bpp for the HPLL watermark as well.
1118 */
1119 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1120 level != G4X_WM_LEVEL_NORMAL)
1121 cpp = 4;
1122 else
1123 cpp = plane_state->base.fb->format->cpp[0];
1124
1125 clock = adjusted_mode->crtc_clock;
1126 htotal = adjusted_mode->crtc_htotal;
1127
1128 if (plane->id == PLANE_CURSOR)
1129 width = plane_state->base.crtc_w;
1130 else
1131 width = drm_rect_width(&plane_state->base.dst);
1132
1133 if (plane->id == PLANE_CURSOR) {
1134 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1135 } else if (plane->id == PLANE_PRIMARY &&
1136 level == G4X_WM_LEVEL_NORMAL) {
1137 wm = intel_wm_method1(clock, cpp, latency);
1138 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001139 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001140
1141 small = intel_wm_method1(clock, cpp, latency);
1142 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1143
1144 wm = min(small, large);
1145 }
1146
1147 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1148 width, cpp);
1149
1150 wm = DIV_ROUND_UP(wm, 64) + 2;
1151
Chris Wilson1a1f1282017-11-07 14:03:38 +00001152 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001153}
1154
1155static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1156 int level, enum plane_id plane_id, u16 value)
1157{
1158 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1159 bool dirty = false;
1160
1161 for (; level < intel_wm_num_levels(dev_priv); level++) {
1162 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1163
1164 dirty |= raw->plane[plane_id] != value;
1165 raw->plane[plane_id] = value;
1166 }
1167
1168 return dirty;
1169}
1170
1171static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1172 int level, u16 value)
1173{
1174 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1175 bool dirty = false;
1176
1177 /* NORMAL level doesn't have an FBC watermark */
1178 level = max(level, G4X_WM_LEVEL_SR);
1179
1180 for (; level < intel_wm_num_levels(dev_priv); level++) {
1181 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1182
1183 dirty |= raw->fbc != value;
1184 raw->fbc = value;
1185 }
1186
1187 return dirty;
1188}
1189
1190static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1191 const struct intel_plane_state *pstate,
1192 uint32_t pri_val);
1193
1194static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1195 const struct intel_plane_state *plane_state)
1196{
1197 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1198 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1199 enum plane_id plane_id = plane->id;
1200 bool dirty = false;
1201 int level;
1202
1203 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1204 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1205 if (plane_id == PLANE_PRIMARY)
1206 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1207 goto out;
1208 }
1209
1210 for (level = 0; level < num_levels; level++) {
1211 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1212 int wm, max_wm;
1213
1214 wm = g4x_compute_wm(crtc_state, plane_state, level);
1215 max_wm = g4x_plane_fifo_size(plane_id, level);
1216
1217 if (wm > max_wm)
1218 break;
1219
1220 dirty |= raw->plane[plane_id] != wm;
1221 raw->plane[plane_id] = wm;
1222
1223 if (plane_id != PLANE_PRIMARY ||
1224 level == G4X_WM_LEVEL_NORMAL)
1225 continue;
1226
1227 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1228 raw->plane[plane_id]);
1229 max_wm = g4x_fbc_fifo_size(level);
1230
1231 /*
1232 * FBC wm is not mandatory as we
1233 * can always just disable its use.
1234 */
1235 if (wm > max_wm)
1236 wm = USHRT_MAX;
1237
1238 dirty |= raw->fbc != wm;
1239 raw->fbc = wm;
1240 }
1241
1242 /* mark watermarks as invalid */
1243 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1244
1245 if (plane_id == PLANE_PRIMARY)
1246 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1247
1248 out:
1249 if (dirty) {
1250 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1251 plane->base.name,
1252 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1253 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1254 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1255
1256 if (plane_id == PLANE_PRIMARY)
1257 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1258 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1259 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1260 }
1261
1262 return dirty;
1263}
1264
1265static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1266 enum plane_id plane_id, int level)
1267{
1268 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1269
1270 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1271}
1272
1273static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1274 int level)
1275{
1276 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1277
1278 if (level > dev_priv->wm.max_level)
1279 return false;
1280
1281 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1282 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1283 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1284}
1285
1286/* mark all levels starting from 'level' as invalid */
1287static void g4x_invalidate_wms(struct intel_crtc *crtc,
1288 struct g4x_wm_state *wm_state, int level)
1289{
1290 if (level <= G4X_WM_LEVEL_NORMAL) {
1291 enum plane_id plane_id;
1292
1293 for_each_plane_id_on_crtc(crtc, plane_id)
1294 wm_state->wm.plane[plane_id] = USHRT_MAX;
1295 }
1296
1297 if (level <= G4X_WM_LEVEL_SR) {
1298 wm_state->cxsr = false;
1299 wm_state->sr.cursor = USHRT_MAX;
1300 wm_state->sr.plane = USHRT_MAX;
1301 wm_state->sr.fbc = USHRT_MAX;
1302 }
1303
1304 if (level <= G4X_WM_LEVEL_HPLL) {
1305 wm_state->hpll_en = false;
1306 wm_state->hpll.cursor = USHRT_MAX;
1307 wm_state->hpll.plane = USHRT_MAX;
1308 wm_state->hpll.fbc = USHRT_MAX;
1309 }
1310}
1311
1312static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1313{
1314 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1315 struct intel_atomic_state *state =
1316 to_intel_atomic_state(crtc_state->base.state);
1317 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1318 int num_active_planes = hweight32(crtc_state->active_planes &
1319 ~BIT(PLANE_CURSOR));
1320 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001321 const struct intel_plane_state *old_plane_state;
1322 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001323 struct intel_plane *plane;
1324 enum plane_id plane_id;
1325 int i, level;
1326 unsigned int dirty = 0;
1327
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001328 for_each_oldnew_intel_plane_in_state(state, plane,
1329 old_plane_state,
1330 new_plane_state, i) {
1331 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001332 old_plane_state->base.crtc != &crtc->base)
1333 continue;
1334
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001335 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001336 dirty |= BIT(plane->id);
1337 }
1338
1339 if (!dirty)
1340 return 0;
1341
1342 level = G4X_WM_LEVEL_NORMAL;
1343 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1344 goto out;
1345
1346 raw = &crtc_state->wm.g4x.raw[level];
1347 for_each_plane_id_on_crtc(crtc, plane_id)
1348 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1349
1350 level = G4X_WM_LEVEL_SR;
1351
1352 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1353 goto out;
1354
1355 raw = &crtc_state->wm.g4x.raw[level];
1356 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1357 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1358 wm_state->sr.fbc = raw->fbc;
1359
1360 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1361
1362 level = G4X_WM_LEVEL_HPLL;
1363
1364 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1365 goto out;
1366
1367 raw = &crtc_state->wm.g4x.raw[level];
1368 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1369 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1370 wm_state->hpll.fbc = raw->fbc;
1371
1372 wm_state->hpll_en = wm_state->cxsr;
1373
1374 level++;
1375
1376 out:
1377 if (level == G4X_WM_LEVEL_NORMAL)
1378 return -EINVAL;
1379
1380 /* invalidate the higher levels */
1381 g4x_invalidate_wms(crtc, wm_state, level);
1382
1383 /*
1384 * Determine if the FBC watermark(s) can be used. IF
1385 * this isn't the case we prefer to disable the FBC
1386 ( watermark(s) rather than disable the SR/HPLL
1387 * level(s) entirely.
1388 */
1389 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1390
1391 if (level >= G4X_WM_LEVEL_SR &&
1392 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1393 wm_state->fbc_en = false;
1394 else if (level >= G4X_WM_LEVEL_HPLL &&
1395 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1396 wm_state->fbc_en = false;
1397
1398 return 0;
1399}
1400
1401static int g4x_compute_intermediate_wm(struct drm_device *dev,
1402 struct intel_crtc *crtc,
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001403 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001404{
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001405 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1406 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1407 struct intel_atomic_state *intel_state =
1408 to_intel_atomic_state(new_crtc_state->base.state);
1409 const struct intel_crtc_state *old_crtc_state =
1410 intel_atomic_get_old_crtc_state(intel_state, crtc);
1411 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001412 enum plane_id plane_id;
1413
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001414 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1415 *intermediate = *optimal;
1416
1417 intermediate->cxsr = false;
1418 intermediate->hpll_en = false;
1419 goto out;
1420 }
1421
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001422 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001423 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001424 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001425 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001426 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1427
1428 for_each_plane_id_on_crtc(crtc, plane_id) {
1429 intermediate->wm.plane[plane_id] =
1430 max(optimal->wm.plane[plane_id],
1431 active->wm.plane[plane_id]);
1432
1433 WARN_ON(intermediate->wm.plane[plane_id] >
1434 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1435 }
1436
1437 intermediate->sr.plane = max(optimal->sr.plane,
1438 active->sr.plane);
1439 intermediate->sr.cursor = max(optimal->sr.cursor,
1440 active->sr.cursor);
1441 intermediate->sr.fbc = max(optimal->sr.fbc,
1442 active->sr.fbc);
1443
1444 intermediate->hpll.plane = max(optimal->hpll.plane,
1445 active->hpll.plane);
1446 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1447 active->hpll.cursor);
1448 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1449 active->hpll.fbc);
1450
1451 WARN_ON((intermediate->sr.plane >
1452 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1453 intermediate->sr.cursor >
1454 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1455 intermediate->cxsr);
1456 WARN_ON((intermediate->sr.plane >
1457 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1458 intermediate->sr.cursor >
1459 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1460 intermediate->hpll_en);
1461
1462 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1463 intermediate->fbc_en && intermediate->cxsr);
1464 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1465 intermediate->fbc_en && intermediate->hpll_en);
1466
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001467out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001468 /*
1469 * If our intermediate WM are identical to the final WM, then we can
1470 * omit the post-vblank programming; only update if it's different.
1471 */
1472 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001473 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001474
1475 return 0;
1476}
1477
1478static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1479 struct g4x_wm_values *wm)
1480{
1481 struct intel_crtc *crtc;
1482 int num_active_crtcs = 0;
1483
1484 wm->cxsr = true;
1485 wm->hpll_en = true;
1486 wm->fbc_en = true;
1487
1488 for_each_intel_crtc(&dev_priv->drm, crtc) {
1489 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1490
1491 if (!crtc->active)
1492 continue;
1493
1494 if (!wm_state->cxsr)
1495 wm->cxsr = false;
1496 if (!wm_state->hpll_en)
1497 wm->hpll_en = false;
1498 if (!wm_state->fbc_en)
1499 wm->fbc_en = false;
1500
1501 num_active_crtcs++;
1502 }
1503
1504 if (num_active_crtcs != 1) {
1505 wm->cxsr = false;
1506 wm->hpll_en = false;
1507 wm->fbc_en = false;
1508 }
1509
1510 for_each_intel_crtc(&dev_priv->drm, crtc) {
1511 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1512 enum pipe pipe = crtc->pipe;
1513
1514 wm->pipe[pipe] = wm_state->wm;
1515 if (crtc->active && wm->cxsr)
1516 wm->sr = wm_state->sr;
1517 if (crtc->active && wm->hpll_en)
1518 wm->hpll = wm_state->hpll;
1519 }
1520}
1521
1522static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1523{
1524 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1525 struct g4x_wm_values new_wm = {};
1526
1527 g4x_merge_wm(dev_priv, &new_wm);
1528
1529 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1530 return;
1531
1532 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1533 _intel_set_memory_cxsr(dev_priv, false);
1534
1535 g4x_write_wm_values(dev_priv, &new_wm);
1536
1537 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1538 _intel_set_memory_cxsr(dev_priv, true);
1539
1540 *old_wm = new_wm;
1541}
1542
1543static void g4x_initial_watermarks(struct intel_atomic_state *state,
1544 struct intel_crtc_state *crtc_state)
1545{
1546 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1547 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1548
1549 mutex_lock(&dev_priv->wm.wm_mutex);
1550 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1551 g4x_program_watermarks(dev_priv);
1552 mutex_unlock(&dev_priv->wm.wm_mutex);
1553}
1554
1555static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1556 struct intel_crtc_state *crtc_state)
1557{
1558 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1560
1561 if (!crtc_state->wm.need_postvbl_update)
1562 return;
1563
1564 mutex_lock(&dev_priv->wm.wm_mutex);
1565 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1566 g4x_program_watermarks(dev_priv);
1567 mutex_unlock(&dev_priv->wm.wm_mutex);
1568}
1569
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001570/* latency must be in 0.1us units. */
1571static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001572 unsigned int htotal,
1573 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001574 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001575 unsigned int latency)
1576{
1577 unsigned int ret;
1578
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001579 ret = intel_wm_method2(pixel_rate, htotal,
1580 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001581 ret = DIV_ROUND_UP(ret, 64);
1582
1583 return ret;
1584}
1585
Ville Syrjäläbb726512016-10-31 22:37:24 +02001586static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001587{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001588 /* all latencies in usec */
1589 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1590
Ville Syrjälä58590c12015-09-08 21:05:12 +03001591 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1592
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001593 if (IS_CHERRYVIEW(dev_priv)) {
1594 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1595 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001596
1597 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001598 }
1599}
1600
Ville Syrjäläe339d672016-11-28 19:37:17 +02001601static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1602 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001603 int level)
1604{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001605 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001606 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001607 const struct drm_display_mode *adjusted_mode =
1608 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001609 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001610
1611 if (dev_priv->wm.pri_latency[level] == 0)
1612 return USHRT_MAX;
1613
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001614 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001615 return 0;
1616
Daniel Vetteref426c12017-01-04 11:41:10 +01001617 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001618 clock = adjusted_mode->crtc_clock;
1619 htotal = adjusted_mode->crtc_htotal;
1620 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001621
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001622 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001623 /*
1624 * FIXME the formula gives values that are
1625 * too big for the cursor FIFO, and hence we
1626 * would never be able to use cursors. For
1627 * now just hardcode the watermark.
1628 */
1629 wm = 63;
1630 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001631 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001632 dev_priv->wm.pri_latency[level] * 10);
1633 }
1634
Chris Wilson1a1f1282017-11-07 14:03:38 +00001635 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001636}
1637
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001638static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1639{
1640 return (active_planes & (BIT(PLANE_SPRITE0) |
1641 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1642}
1643
Ville Syrjälä5012e602017-03-02 19:14:56 +02001644static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001645{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001646 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001647 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001648 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001649 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001650 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1651 int num_active_planes = hweight32(active_planes);
1652 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001653 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001654 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001655 unsigned int total_rate;
1656 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001657
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001658 /*
1659 * When enabling sprite0 after sprite1 has already been enabled
1660 * we tend to get an underrun unless sprite0 already has some
1661 * FIFO space allcoated. Hence we always allocate at least one
1662 * cacheline for sprite0 whenever sprite1 is enabled.
1663 *
1664 * All other plane enable sequences appear immune to this problem.
1665 */
1666 if (vlv_need_sprite0_fifo_workaround(active_planes))
1667 sprite0_fifo_extra = 1;
1668
Ville Syrjälä5012e602017-03-02 19:14:56 +02001669 total_rate = raw->plane[PLANE_PRIMARY] +
1670 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001671 raw->plane[PLANE_SPRITE1] +
1672 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001673
Ville Syrjälä5012e602017-03-02 19:14:56 +02001674 if (total_rate > fifo_size)
1675 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001676
Ville Syrjälä5012e602017-03-02 19:14:56 +02001677 if (total_rate == 0)
1678 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679
Ville Syrjälä5012e602017-03-02 19:14:56 +02001680 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001681 unsigned int rate;
1682
Ville Syrjälä5012e602017-03-02 19:14:56 +02001683 if ((active_planes & BIT(plane_id)) == 0) {
1684 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001685 continue;
1686 }
1687
Ville Syrjälä5012e602017-03-02 19:14:56 +02001688 rate = raw->plane[plane_id];
1689 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1690 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001691 }
1692
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001693 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1694 fifo_left -= sprite0_fifo_extra;
1695
Ville Syrjälä5012e602017-03-02 19:14:56 +02001696 fifo_state->plane[PLANE_CURSOR] = 63;
1697
1698 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001699
1700 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001701 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001702 int plane_extra;
1703
1704 if (fifo_left == 0)
1705 break;
1706
Ville Syrjälä5012e602017-03-02 19:14:56 +02001707 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001708 continue;
1709
1710 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001711 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001712 fifo_left -= plane_extra;
1713 }
1714
Ville Syrjälä5012e602017-03-02 19:14:56 +02001715 WARN_ON(active_planes != 0 && fifo_left != 0);
1716
1717 /* give it all to the first plane if none are active */
1718 if (active_planes == 0) {
1719 WARN_ON(fifo_left != fifo_size);
1720 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1721 }
1722
1723 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001724}
1725
Ville Syrjäläff32c542017-03-02 19:14:57 +02001726/* mark all levels starting from 'level' as invalid */
1727static void vlv_invalidate_wms(struct intel_crtc *crtc,
1728 struct vlv_wm_state *wm_state, int level)
1729{
1730 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1731
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001732 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001733 enum plane_id plane_id;
1734
1735 for_each_plane_id_on_crtc(crtc, plane_id)
1736 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1737
1738 wm_state->sr[level].cursor = USHRT_MAX;
1739 wm_state->sr[level].plane = USHRT_MAX;
1740 }
1741}
1742
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001743static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1744{
1745 if (wm > fifo_size)
1746 return USHRT_MAX;
1747 else
1748 return fifo_size - wm;
1749}
1750
Ville Syrjäläff32c542017-03-02 19:14:57 +02001751/*
1752 * Starting from 'level' set all higher
1753 * levels to 'value' in the "raw" watermarks.
1754 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001755static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001756 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001757{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001758 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001759 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001760 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001761
Ville Syrjäläff32c542017-03-02 19:14:57 +02001762 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001763 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001764
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001765 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001766 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001767 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001768
1769 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001770}
1771
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001772static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1773 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001774{
1775 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1776 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001777 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001778 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001779 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001780
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001781 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001782 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1783 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001784 }
1785
1786 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001787 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001788 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1789 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1790
Ville Syrjäläff32c542017-03-02 19:14:57 +02001791 if (wm > max_wm)
1792 break;
1793
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001794 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001795 raw->plane[plane_id] = wm;
1796 }
1797
1798 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001799 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001800
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001801out:
1802 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001803 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001804 plane->base.name,
1805 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1806 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1807 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1808
1809 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001810}
1811
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001812static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1813 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001814{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001815 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001816 &crtc_state->wm.vlv.raw[level];
1817 const struct vlv_fifo_state *fifo_state =
1818 &crtc_state->wm.vlv.fifo_state;
1819
1820 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1821}
1822
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001823static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001824{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001825 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1826 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1827 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1828 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001829}
1830
1831static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001832{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001833 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001834 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001835 struct intel_atomic_state *state =
1836 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001837 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001838 const struct vlv_fifo_state *fifo_state =
1839 &crtc_state->wm.vlv.fifo_state;
1840 int num_active_planes = hweight32(crtc_state->active_planes &
1841 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001842 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001843 const struct intel_plane_state *old_plane_state;
1844 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001845 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001846 enum plane_id plane_id;
1847 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001848 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001849
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001850 for_each_oldnew_intel_plane_in_state(state, plane,
1851 old_plane_state,
1852 new_plane_state, i) {
1853 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001854 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001855 continue;
1856
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001857 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001858 dirty |= BIT(plane->id);
1859 }
1860
1861 /*
1862 * DSPARB registers may have been reset due to the
1863 * power well being turned off. Make sure we restore
1864 * them to a consistent state even if no primary/sprite
1865 * planes are initially active.
1866 */
1867 if (needs_modeset)
1868 crtc_state->fifo_changed = true;
1869
1870 if (!dirty)
1871 return 0;
1872
1873 /* cursor changes don't warrant a FIFO recompute */
1874 if (dirty & ~BIT(PLANE_CURSOR)) {
1875 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001876 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001877 const struct vlv_fifo_state *old_fifo_state =
1878 &old_crtc_state->wm.vlv.fifo_state;
1879
1880 ret = vlv_compute_fifo(crtc_state);
1881 if (ret)
1882 return ret;
1883
1884 if (needs_modeset ||
1885 memcmp(old_fifo_state, fifo_state,
1886 sizeof(*fifo_state)) != 0)
1887 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001888 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001889
Ville Syrjäläff32c542017-03-02 19:14:57 +02001890 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001891 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001892 /*
1893 * Note that enabling cxsr with no primary/sprite planes
1894 * enabled can wedge the pipe. Hence we only allow cxsr
1895 * with exactly one enabled primary/sprite plane.
1896 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001897 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001898
Ville Syrjälä5012e602017-03-02 19:14:56 +02001899 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001900 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001901 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001902
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001903 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001905
Ville Syrjäläff32c542017-03-02 19:14:57 +02001906 for_each_plane_id_on_crtc(crtc, plane_id) {
1907 wm_state->wm[level].plane[plane_id] =
1908 vlv_invert_wm_value(raw->plane[plane_id],
1909 fifo_state->plane[plane_id]);
1910 }
1911
1912 wm_state->sr[level].plane =
1913 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001914 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001915 raw->plane[PLANE_SPRITE1]),
1916 sr_fifo_size);
1917
1918 wm_state->sr[level].cursor =
1919 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1920 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001921 }
1922
Ville Syrjäläff32c542017-03-02 19:14:57 +02001923 if (level == 0)
1924 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001925
Ville Syrjäläff32c542017-03-02 19:14:57 +02001926 /* limit to only levels we can actually handle */
1927 wm_state->num_levels = level;
1928
1929 /* invalidate the higher levels */
1930 vlv_invalidate_wms(crtc, wm_state, level);
1931
1932 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001933}
1934
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001935#define VLV_FIFO(plane, value) \
1936 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1937
Ville Syrjäläff32c542017-03-02 19:14:57 +02001938static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1939 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001940{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001941 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001942 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001943 const struct vlv_fifo_state *fifo_state =
1944 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001945 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001946
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001947 if (!crtc_state->fifo_changed)
1948 return;
1949
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001950 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1951 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1952 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001953
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001954 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1955 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001956
Ville Syrjäläc137d662017-03-02 19:15:06 +02001957 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1958
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001959 /*
1960 * uncore.lock serves a double purpose here. It allows us to
1961 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1962 * it protects the DSPARB registers from getting clobbered by
1963 * parallel updates from multiple pipes.
1964 *
1965 * intel_pipe_update_start() has already disabled interrupts
1966 * for us, so a plain spin_lock() is sufficient here.
1967 */
1968 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001969
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001970 switch (crtc->pipe) {
1971 uint32_t dsparb, dsparb2, dsparb3;
1972 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001973 dsparb = I915_READ_FW(DSPARB);
1974 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001975
1976 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1977 VLV_FIFO(SPRITEB, 0xff));
1978 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1979 VLV_FIFO(SPRITEB, sprite1_start));
1980
1981 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1982 VLV_FIFO(SPRITEB_HI, 0x1));
1983 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1984 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1985
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001986 I915_WRITE_FW(DSPARB, dsparb);
1987 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001988 break;
1989 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001990 dsparb = I915_READ_FW(DSPARB);
1991 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001992
1993 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1994 VLV_FIFO(SPRITED, 0xff));
1995 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1996 VLV_FIFO(SPRITED, sprite1_start));
1997
1998 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1999 VLV_FIFO(SPRITED_HI, 0xff));
2000 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2001 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2002
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002003 I915_WRITE_FW(DSPARB, dsparb);
2004 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002005 break;
2006 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002007 dsparb3 = I915_READ_FW(DSPARB3);
2008 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002009
2010 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2011 VLV_FIFO(SPRITEF, 0xff));
2012 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2013 VLV_FIFO(SPRITEF, sprite1_start));
2014
2015 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2016 VLV_FIFO(SPRITEF_HI, 0xff));
2017 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2018 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2019
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002020 I915_WRITE_FW(DSPARB3, dsparb3);
2021 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002022 break;
2023 default:
2024 break;
2025 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002026
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002027 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002028
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002029 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002030}
2031
2032#undef VLV_FIFO
2033
Ville Syrjälä4841da52017-03-02 19:14:59 +02002034static int vlv_compute_intermediate_wm(struct drm_device *dev,
2035 struct intel_crtc *crtc,
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002036 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002037{
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002038 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2039 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2040 struct intel_atomic_state *intel_state =
2041 to_intel_atomic_state(new_crtc_state->base.state);
2042 const struct intel_crtc_state *old_crtc_state =
2043 intel_atomic_get_old_crtc_state(intel_state, crtc);
2044 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002045 int level;
2046
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002047 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2048 *intermediate = *optimal;
2049
2050 intermediate->cxsr = false;
2051 goto out;
2052 }
2053
Ville Syrjälä4841da52017-03-02 19:14:59 +02002054 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002055 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002056 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002057
2058 for (level = 0; level < intermediate->num_levels; level++) {
2059 enum plane_id plane_id;
2060
2061 for_each_plane_id_on_crtc(crtc, plane_id) {
2062 intermediate->wm[level].plane[plane_id] =
2063 min(optimal->wm[level].plane[plane_id],
2064 active->wm[level].plane[plane_id]);
2065 }
2066
2067 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2068 active->sr[level].plane);
2069 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2070 active->sr[level].cursor);
2071 }
2072
2073 vlv_invalidate_wms(crtc, intermediate, level);
2074
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002075out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002076 /*
2077 * If our intermediate WM are identical to the final WM, then we can
2078 * omit the post-vblank programming; only update if it's different.
2079 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002080 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002081 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002082
2083 return 0;
2084}
2085
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002086static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002087 struct vlv_wm_values *wm)
2088{
2089 struct intel_crtc *crtc;
2090 int num_active_crtcs = 0;
2091
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002092 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002093 wm->cxsr = true;
2094
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002095 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002096 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002097
2098 if (!crtc->active)
2099 continue;
2100
2101 if (!wm_state->cxsr)
2102 wm->cxsr = false;
2103
2104 num_active_crtcs++;
2105 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2106 }
2107
2108 if (num_active_crtcs != 1)
2109 wm->cxsr = false;
2110
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002111 if (num_active_crtcs > 1)
2112 wm->level = VLV_WM_LEVEL_PM2;
2113
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002114 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002115 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002116 enum pipe pipe = crtc->pipe;
2117
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002118 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002119 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002120 wm->sr = wm_state->sr[wm->level];
2121
Ville Syrjälä1b313892016-11-28 19:37:08 +02002122 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2123 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2124 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2125 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002126 }
2127}
2128
Ville Syrjäläff32c542017-03-02 19:14:57 +02002129static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002130{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002131 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2132 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002133
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002134 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002135
Ville Syrjäläff32c542017-03-02 19:14:57 +02002136 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002137 return;
2138
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002139 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002140 chv_set_memory_dvfs(dev_priv, false);
2141
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002142 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002143 chv_set_memory_pm5(dev_priv, false);
2144
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002145 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002146 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002147
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002148 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002149
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002150 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002151 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002152
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002153 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002154 chv_set_memory_pm5(dev_priv, true);
2155
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002156 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002157 chv_set_memory_dvfs(dev_priv, true);
2158
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002159 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002160}
2161
Ville Syrjäläff32c542017-03-02 19:14:57 +02002162static void vlv_initial_watermarks(struct intel_atomic_state *state,
2163 struct intel_crtc_state *crtc_state)
2164{
2165 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2166 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2167
2168 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002169 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2170 vlv_program_watermarks(dev_priv);
2171 mutex_unlock(&dev_priv->wm.wm_mutex);
2172}
2173
2174static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2175 struct intel_crtc_state *crtc_state)
2176{
2177 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2179
2180 if (!crtc_state->wm.need_postvbl_update)
2181 return;
2182
2183 mutex_lock(&dev_priv->wm.wm_mutex);
2184 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002185 vlv_program_watermarks(dev_priv);
2186 mutex_unlock(&dev_priv->wm.wm_mutex);
2187}
2188
Ville Syrjälä432081b2016-10-31 22:37:03 +02002189static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002190{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002191 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002192 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002193 int srwm = 1;
2194 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002195 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002196
2197 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002198 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002199 if (crtc) {
2200 /* self-refresh has much higher latency */
2201 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002202 const struct drm_display_mode *adjusted_mode =
2203 &crtc->config->base.adjusted_mode;
2204 const struct drm_framebuffer *fb =
2205 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002206 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002207 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002208 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002209 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002210 int entries;
2211
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002212 entries = intel_wm_method2(clock, htotal,
2213 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002214 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2215 srwm = I965_FIFO_SIZE - entries;
2216 if (srwm < 0)
2217 srwm = 1;
2218 srwm &= 0x1ff;
2219 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2220 entries, srwm);
2221
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002222 entries = intel_wm_method2(clock, htotal,
2223 crtc->base.cursor->state->crtc_w, 4,
2224 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002225 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002226 i965_cursor_wm_info.cacheline_size) +
2227 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002228
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002229 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002230 if (cursor_sr > i965_cursor_wm_info.max_wm)
2231 cursor_sr = i965_cursor_wm_info.max_wm;
2232
2233 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2234 "cursor %d\n", srwm, cursor_sr);
2235
Imre Deak98584252014-06-13 14:54:20 +03002236 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002237 } else {
Imre Deak98584252014-06-13 14:54:20 +03002238 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002239 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002240 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002241 }
2242
2243 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2244 srwm);
2245
2246 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002247 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2248 FW_WM(8, CURSORB) |
2249 FW_WM(8, PLANEB) |
2250 FW_WM(8, PLANEA));
2251 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2252 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002253 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002254 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002255
2256 if (cxsr_enabled)
2257 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258}
2259
Ville Syrjäläf4998962015-03-10 17:02:21 +02002260#undef FW_WM
2261
Ville Syrjälä432081b2016-10-31 22:37:03 +02002262static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002263{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002264 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002265 const struct intel_watermark_params *wm_info;
2266 uint32_t fwater_lo;
2267 uint32_t fwater_hi;
2268 int cwm, srwm = 1;
2269 int fifo_size;
2270 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002271 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002272
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002273 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002274 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002275 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002276 wm_info = &i915_wm_info;
2277 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002278 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002279
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002280 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2281 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002282 if (intel_crtc_active(crtc)) {
2283 const struct drm_display_mode *adjusted_mode =
2284 &crtc->config->base.adjusted_mode;
2285 const struct drm_framebuffer *fb =
2286 crtc->base.primary->state->fb;
2287 int cpp;
2288
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002289 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002290 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002291 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002292 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002293
Damien Lespiau241bfc32013-09-25 16:45:37 +01002294 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002295 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002296 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002297 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002298 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002299 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002300 if (planea_wm > (long)wm_info->max_wm)
2301 planea_wm = wm_info->max_wm;
2302 }
2303
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002304 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002305 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002306
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002307 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2308 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002309 if (intel_crtc_active(crtc)) {
2310 const struct drm_display_mode *adjusted_mode =
2311 &crtc->config->base.adjusted_mode;
2312 const struct drm_framebuffer *fb =
2313 crtc->base.primary->state->fb;
2314 int cpp;
2315
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002316 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002317 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002318 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002319 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002320
Damien Lespiau241bfc32013-09-25 16:45:37 +01002321 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002322 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002323 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002324 if (enabled == NULL)
2325 enabled = crtc;
2326 else
2327 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002328 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002329 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002330 if (planeb_wm > (long)wm_info->max_wm)
2331 planeb_wm = wm_info->max_wm;
2332 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002333
2334 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2335
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002336 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002337 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002338
Ville Syrjäläefc26112016-10-31 22:37:04 +02002339 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002340
2341 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002342 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002343 enabled = NULL;
2344 }
2345
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002346 /*
2347 * Overlay gets an aggressive default since video jitter is bad.
2348 */
2349 cwm = 2;
2350
2351 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002352 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002353
2354 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002355 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002356 /* self-refresh has much higher latency */
2357 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002358 const struct drm_display_mode *adjusted_mode =
2359 &enabled->config->base.adjusted_mode;
2360 const struct drm_framebuffer *fb =
2361 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002362 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002363 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002364 int hdisplay = enabled->config->pipe_src_w;
2365 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002366 int entries;
2367
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002368 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002369 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002370 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002371 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002372
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002373 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2374 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002375 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2376 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2377 srwm = wm_info->fifo_size - entries;
2378 if (srwm < 0)
2379 srwm = 1;
2380
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002381 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002382 I915_WRITE(FW_BLC_SELF,
2383 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002384 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002385 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2386 }
2387
2388 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2389 planea_wm, planeb_wm, cwm, srwm);
2390
2391 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2392 fwater_hi = (cwm & 0x1f);
2393
2394 /* Set request length to 8 cachelines per fetch */
2395 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2396 fwater_hi = fwater_hi | (1 << 8);
2397
2398 I915_WRITE(FW_BLC, fwater_lo);
2399 I915_WRITE(FW_BLC2, fwater_hi);
2400
Imre Deak5209b1f2014-07-01 12:36:17 +03002401 if (enabled)
2402 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002403}
2404
Ville Syrjälä432081b2016-10-31 22:37:03 +02002405static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002406{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002407 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002408 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002409 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002410 uint32_t fwater_lo;
2411 int planea_wm;
2412
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002413 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002414 if (crtc == NULL)
2415 return;
2416
Ville Syrjäläefc26112016-10-31 22:37:04 +02002417 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002418 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002419 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002420 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002421 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002422 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2423 fwater_lo |= (3<<8) | planea_wm;
2424
2425 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2426
2427 I915_WRITE(FW_BLC, fwater_lo);
2428}
2429
Ville Syrjälä37126462013-08-01 16:18:55 +03002430/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002431static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2432 unsigned int cpp,
2433 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002434{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002435 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002436
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002437 ret = intel_wm_method1(pixel_rate, cpp, latency);
2438 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002439
2440 return ret;
2441}
2442
Ville Syrjälä37126462013-08-01 16:18:55 +03002443/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002444static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2445 unsigned int htotal,
2446 unsigned int width,
2447 unsigned int cpp,
2448 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002449{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002450 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002451
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002452 ret = intel_wm_method2(pixel_rate, htotal,
2453 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002454 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002455
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002456 return ret;
2457}
2458
Ville Syrjälä23297042013-07-05 11:57:17 +03002459static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002460 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002461{
Matt Roper15126882015-12-03 11:37:40 -08002462 /*
2463 * Neither of these should be possible since this function shouldn't be
2464 * called if the CRTC is off or the plane is invisible. But let's be
2465 * extra paranoid to avoid a potential divide-by-zero if we screw up
2466 * elsewhere in the driver.
2467 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002468 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002469 return 0;
2470 if (WARN_ON(!horiz_pixels))
2471 return 0;
2472
Ville Syrjäläac484962016-01-20 21:05:26 +02002473 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002474}
2475
Imre Deak820c1982013-12-17 14:46:36 +02002476struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002477 uint16_t pri;
2478 uint16_t spr;
2479 uint16_t cur;
2480 uint16_t fbc;
2481};
2482
Ville Syrjälä37126462013-08-01 16:18:55 +03002483/*
2484 * For both WM_PIPE and WM_LP.
2485 * mem_value must be in 0.1us units.
2486 */
Matt Roper7221fc32015-09-24 15:53:08 -07002487static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002488 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002489 uint32_t mem_value,
2490 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002491{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002492 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002493 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002494
Ville Syrjälä24304d812017-03-14 17:10:49 +02002495 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002496 return 0;
2497
Ville Syrjälä353c8592016-12-14 23:30:57 +02002498 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002499
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002500 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002501
2502 if (!is_lp)
2503 return method1;
2504
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002505 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002506 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002507 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002508 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002509
2510 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002511}
2512
Ville Syrjälä37126462013-08-01 16:18:55 +03002513/*
2514 * For both WM_PIPE and WM_LP.
2515 * mem_value must be in 0.1us units.
2516 */
Matt Roper7221fc32015-09-24 15:53:08 -07002517static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002518 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002519 uint32_t mem_value)
2520{
2521 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002522 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002523
Ville Syrjälä24304d812017-03-14 17:10:49 +02002524 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002525 return 0;
2526
Ville Syrjälä353c8592016-12-14 23:30:57 +02002527 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002528
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002529 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2530 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002531 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002532 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002533 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002534 return min(method1, method2);
2535}
2536
Ville Syrjälä37126462013-08-01 16:18:55 +03002537/*
2538 * For both WM_PIPE and WM_LP.
2539 * mem_value must be in 0.1us units.
2540 */
Matt Roper7221fc32015-09-24 15:53:08 -07002541static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002542 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002543 uint32_t mem_value)
2544{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002545 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002546
Ville Syrjälä24304d812017-03-14 17:10:49 +02002547 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002548 return 0;
2549
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002550 cpp = pstate->base.fb->format->cpp[0];
2551
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002552 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002553 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002554 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002555}
2556
Paulo Zanonicca32e92013-05-31 11:45:06 -03002557/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002558static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002559 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002560 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002561{
Ville Syrjälä83054942016-11-18 21:53:00 +02002562 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002563
Ville Syrjälä24304d812017-03-14 17:10:49 +02002564 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002565 return 0;
2566
Ville Syrjälä353c8592016-12-14 23:30:57 +02002567 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002568
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002569 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002570}
2571
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002572static unsigned int
2573ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002574{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002575 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002576 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002577 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002578 return 768;
2579 else
2580 return 512;
2581}
2582
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002583static unsigned int
2584ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2585 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002586{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002587 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002588 /* BDW primary/sprite plane watermarks */
2589 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002590 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002591 /* IVB/HSW primary/sprite plane watermarks */
2592 return level == 0 ? 127 : 1023;
2593 else if (!is_sprite)
2594 /* ILK/SNB primary plane watermarks */
2595 return level == 0 ? 127 : 511;
2596 else
2597 /* ILK/SNB sprite plane watermarks */
2598 return level == 0 ? 63 : 255;
2599}
2600
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002601static unsigned int
2602ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002603{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002604 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002605 return level == 0 ? 63 : 255;
2606 else
2607 return level == 0 ? 31 : 63;
2608}
2609
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002610static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002611{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002612 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002613 return 31;
2614 else
2615 return 15;
2616}
2617
Ville Syrjälä158ae642013-08-07 13:28:19 +03002618/* Calculate the maximum primary/sprite plane watermark */
2619static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2620 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002621 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002622 enum intel_ddb_partitioning ddb_partitioning,
2623 bool is_sprite)
2624{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002625 struct drm_i915_private *dev_priv = to_i915(dev);
2626 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002627
2628 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002629 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002630 return 0;
2631
2632 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002633 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002634 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002635
2636 /*
2637 * For some reason the non self refresh
2638 * FIFO size is only half of the self
2639 * refresh FIFO size on ILK/SNB.
2640 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002641 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002642 fifo_size /= 2;
2643 }
2644
Ville Syrjälä240264f2013-08-07 13:29:12 +03002645 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002646 /* level 0 is always calculated with 1:1 split */
2647 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2648 if (is_sprite)
2649 fifo_size *= 5;
2650 fifo_size /= 6;
2651 } else {
2652 fifo_size /= 2;
2653 }
2654 }
2655
2656 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002657 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002658}
2659
2660/* Calculate the maximum cursor plane watermark */
2661static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002662 int level,
2663 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002664{
2665 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002666 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002667 return 64;
2668
2669 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002670 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002671}
2672
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002673static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002674 int level,
2675 const struct intel_wm_config *config,
2676 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002677 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002678{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002679 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2680 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2681 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002682 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002683}
2684
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002685static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002686 int level,
2687 struct ilk_wm_maximums *max)
2688{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002689 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2690 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2691 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2692 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002693}
2694
Ville Syrjäläd9395652013-10-09 19:18:10 +03002695static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002696 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002697 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002698{
2699 bool ret;
2700
2701 /* already determined to be invalid? */
2702 if (!result->enable)
2703 return false;
2704
2705 result->enable = result->pri_val <= max->pri &&
2706 result->spr_val <= max->spr &&
2707 result->cur_val <= max->cur;
2708
2709 ret = result->enable;
2710
2711 /*
2712 * HACK until we can pre-compute everything,
2713 * and thus fail gracefully if LP0 watermarks
2714 * are exceeded...
2715 */
2716 if (level == 0 && !result->enable) {
2717 if (result->pri_val > max->pri)
2718 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2719 level, result->pri_val, max->pri);
2720 if (result->spr_val > max->spr)
2721 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2722 level, result->spr_val, max->spr);
2723 if (result->cur_val > max->cur)
2724 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2725 level, result->cur_val, max->cur);
2726
2727 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2728 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2729 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2730 result->enable = true;
2731 }
2732
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002733 return ret;
2734}
2735
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002736static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002737 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002738 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002739 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002740 const struct intel_plane_state *pristate,
2741 const struct intel_plane_state *sprstate,
2742 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002743 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002744{
2745 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2746 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2747 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2748
2749 /* WM1+ latency values stored in 0.5us units */
2750 if (level > 0) {
2751 pri_latency *= 5;
2752 spr_latency *= 5;
2753 cur_latency *= 5;
2754 }
2755
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002756 if (pristate) {
2757 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2758 pri_latency, level);
2759 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2760 }
2761
2762 if (sprstate)
2763 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2764
2765 if (curstate)
2766 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2767
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002768 result->enable = true;
2769}
2770
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002771static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002772hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002773{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002774 const struct intel_atomic_state *intel_state =
2775 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002776 const struct drm_display_mode *adjusted_mode =
2777 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002778 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002779
Matt Roperee91a152015-12-03 11:37:39 -08002780 if (!cstate->base.active)
2781 return 0;
2782 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2783 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002784 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002785 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002786
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002787 /* The WM are computed with base on how long it takes to fill a single
2788 * row at the given clock rate, multiplied by 8.
2789 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002790 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2791 adjusted_mode->crtc_clock);
2792 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002793 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002794
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2796 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002797}
2798
Ville Syrjäläbb726512016-10-31 22:37:24 +02002799static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2800 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002801{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002802 if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002803 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002804 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002805 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002806
2807 /* read the first set of memory latencies[0:3] */
2808 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002809 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002810 ret = sandybridge_pcode_read(dev_priv,
2811 GEN9_PCODE_READ_MEM_LATENCY,
2812 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002813 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002814
2815 if (ret) {
2816 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2817 return;
2818 }
2819
2820 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2821 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2822 GEN9_MEM_LATENCY_LEVEL_MASK;
2823 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2824 GEN9_MEM_LATENCY_LEVEL_MASK;
2825 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2826 GEN9_MEM_LATENCY_LEVEL_MASK;
2827
2828 /* read the second set of memory latencies[4:7] */
2829 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002830 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002831 ret = sandybridge_pcode_read(dev_priv,
2832 GEN9_PCODE_READ_MEM_LATENCY,
2833 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002834 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002835 if (ret) {
2836 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2837 return;
2838 }
2839
2840 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2841 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2842 GEN9_MEM_LATENCY_LEVEL_MASK;
2843 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2844 GEN9_MEM_LATENCY_LEVEL_MASK;
2845 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2846 GEN9_MEM_LATENCY_LEVEL_MASK;
2847
Vandana Kannan367294b2014-11-04 17:06:46 +00002848 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002849 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2850 * need to be disabled. We make sure to sanitize the values out
2851 * of the punit to satisfy this requirement.
2852 */
2853 for (level = 1; level <= max_level; level++) {
2854 if (wm[level] == 0) {
2855 for (i = level + 1; i <= max_level; i++)
2856 wm[i] = 0;
2857 break;
2858 }
2859 }
2860
2861 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002862 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002863 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002864 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002865 * to add 2us to the various latency levels we retrieve from the
2866 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002867 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002868 if (wm[0] == 0) {
2869 wm[0] += 2;
2870 for (level = 1; level <= max_level; level++) {
2871 if (wm[level] == 0)
2872 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002873 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002874 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002875 }
2876
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002877 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002878 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2879
2880 wm[0] = (sskpd >> 56) & 0xFF;
2881 if (wm[0] == 0)
2882 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002883 wm[1] = (sskpd >> 4) & 0xFF;
2884 wm[2] = (sskpd >> 12) & 0xFF;
2885 wm[3] = (sskpd >> 20) & 0x1FF;
2886 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002887 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002888 uint32_t sskpd = I915_READ(MCH_SSKPD);
2889
2890 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2891 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2892 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2893 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002894 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002895 uint32_t mltr = I915_READ(MLTR_ILK);
2896
2897 /* ILK primary LP0 latency is 700 ns */
2898 wm[0] = 7;
2899 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2900 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002901 } else {
2902 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002903 }
2904}
2905
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002906static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2907 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002908{
2909 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002910 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002911 wm[0] = 13;
2912}
2913
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002914static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2915 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002916{
2917 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002918 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002919 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002920}
2921
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002922int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002923{
2924 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002925 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002926 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002927 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002928 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002929 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002930 return 3;
2931 else
2932 return 2;
2933}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002934
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002935static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002936 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002937 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002938{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002939 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002940
2941 for (level = 0; level <= max_level; level++) {
2942 unsigned int latency = wm[level];
2943
2944 if (latency == 0) {
2945 DRM_ERROR("%s WM%d latency not provided\n",
2946 name, level);
2947 continue;
2948 }
2949
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002950 /*
2951 * - latencies are in us on gen9.
2952 * - before then, WM1+ latency values are in 0.5us units
2953 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002954 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002955 latency *= 10;
2956 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002957 latency *= 5;
2958
2959 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2960 name, level, wm[level],
2961 latency / 10, latency % 10);
2962 }
2963}
2964
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002965static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2966 uint16_t wm[5], uint16_t min)
2967{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002968 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002969
2970 if (wm[0] >= min)
2971 return false;
2972
2973 wm[0] = max(wm[0], min);
2974 for (level = 1; level <= max_level; level++)
2975 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2976
2977 return true;
2978}
2979
Ville Syrjäläbb726512016-10-31 22:37:24 +02002980static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002981{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002982 bool changed;
2983
2984 /*
2985 * The BIOS provided WM memory latency values are often
2986 * inadequate for high resolution displays. Adjust them.
2987 */
2988 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2989 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2990 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2991
2992 if (!changed)
2993 return;
2994
2995 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002996 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2997 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2998 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002999}
3000
Ville Syrjäläbb726512016-10-31 22:37:24 +02003001static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003002{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003003 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003004
3005 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3006 sizeof(dev_priv->wm.pri_latency));
3007 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3008 sizeof(dev_priv->wm.pri_latency));
3009
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003010 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003011 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003012
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003013 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3014 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3015 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003016
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003017 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02003018 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003019}
3020
Ville Syrjäläbb726512016-10-31 22:37:24 +02003021static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003022{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003023 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003024 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003025}
3026
Matt Ropered4a6a72016-02-23 17:20:13 -08003027static bool ilk_validate_pipe_wm(struct drm_device *dev,
3028 struct intel_pipe_wm *pipe_wm)
3029{
3030 /* LP0 watermark maximums depend on this pipe alone */
3031 const struct intel_wm_config config = {
3032 .num_pipes_active = 1,
3033 .sprites_enabled = pipe_wm->sprites_enabled,
3034 .sprites_scaled = pipe_wm->sprites_scaled,
3035 };
3036 struct ilk_wm_maximums max;
3037
3038 /* LP0 watermarks always use 1/2 DDB partitioning */
3039 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3040
3041 /* At least LP0 must be valid */
3042 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3043 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3044 return false;
3045 }
3046
3047 return true;
3048}
3049
Matt Roper261a27d2015-10-08 15:28:25 -07003050/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003051static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003052{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003053 struct drm_atomic_state *state = cstate->base.state;
3054 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003055 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003056 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003057 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003058 struct drm_plane *plane;
3059 const struct drm_plane_state *plane_state;
3060 const struct intel_plane_state *pristate = NULL;
3061 const struct intel_plane_state *sprstate = NULL;
3062 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003063 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003064 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003065
Matt Ropere8f1f022016-05-12 07:05:55 -07003066 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003067
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003068 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3069 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003070
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003071 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003072 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003073 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003074 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003075 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003076 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003077 }
3078
Matt Ropered4a6a72016-02-23 17:20:13 -08003079 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003080 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003081 pipe_wm->sprites_enabled = sprstate->base.visible;
3082 pipe_wm->sprites_scaled = sprstate->base.visible &&
3083 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3084 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003085 }
3086
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003087 usable_level = max_level;
3088
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003089 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003090 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003091 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003092
3093 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003094 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003095 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003096
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003097 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003098 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3099 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003100
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003101 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003102 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003103
Matt Ropered4a6a72016-02-23 17:20:13 -08003104 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003105 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003106
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003107 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003108
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003109 for (level = 1; level <= usable_level; level++) {
3110 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003111
Matt Roper86c8bbb2015-09-24 15:53:16 -07003112 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003113 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003114
3115 /*
3116 * Disable any watermark level that exceeds the
3117 * register maximums since such watermarks are
3118 * always invalid.
3119 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003120 if (!ilk_validate_wm_level(level, &max, wm)) {
3121 memset(wm, 0, sizeof(*wm));
3122 break;
3123 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003124 }
3125
Matt Roper86c8bbb2015-09-24 15:53:16 -07003126 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003127}
3128
3129/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003130 * Build a set of 'intermediate' watermark values that satisfy both the old
3131 * state and the new state. These can be programmed to the hardware
3132 * immediately.
3133 */
3134static int ilk_compute_intermediate_wm(struct drm_device *dev,
3135 struct intel_crtc *intel_crtc,
3136 struct intel_crtc_state *newstate)
3137{
Matt Ropere8f1f022016-05-12 07:05:55 -07003138 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003139 struct intel_atomic_state *intel_state =
3140 to_intel_atomic_state(newstate->base.state);
3141 const struct intel_crtc_state *oldstate =
3142 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3143 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003144 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08003145
3146 /*
3147 * Start with the final, target watermarks, then combine with the
3148 * currently active watermarks to get values that are safe both before
3149 * and after the vblank.
3150 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003151 *a = newstate->wm.ilk.optimal;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003152 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base))
3153 return 0;
3154
Matt Ropered4a6a72016-02-23 17:20:13 -08003155 a->pipe_enabled |= b->pipe_enabled;
3156 a->sprites_enabled |= b->sprites_enabled;
3157 a->sprites_scaled |= b->sprites_scaled;
3158
3159 for (level = 0; level <= max_level; level++) {
3160 struct intel_wm_level *a_wm = &a->wm[level];
3161 const struct intel_wm_level *b_wm = &b->wm[level];
3162
3163 a_wm->enable &= b_wm->enable;
3164 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3165 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3166 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3167 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3168 }
3169
3170 /*
3171 * We need to make sure that these merged watermark values are
3172 * actually a valid configuration themselves. If they're not,
3173 * there's no safe way to transition from the old state to
3174 * the new state, so we need to fail the atomic transaction.
3175 */
3176 if (!ilk_validate_pipe_wm(dev, a))
3177 return -EINVAL;
3178
3179 /*
3180 * If our intermediate WM are identical to the final WM, then we can
3181 * omit the post-vblank programming; only update if it's different.
3182 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003183 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3184 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003185
3186 return 0;
3187}
3188
3189/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003190 * Merge the watermarks from all active pipes for a specific level.
3191 */
3192static void ilk_merge_wm_level(struct drm_device *dev,
3193 int level,
3194 struct intel_wm_level *ret_wm)
3195{
3196 const struct intel_crtc *intel_crtc;
3197
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003198 ret_wm->enable = true;
3199
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003200 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003201 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003202 const struct intel_wm_level *wm = &active->wm[level];
3203
3204 if (!active->pipe_enabled)
3205 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003206
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003207 /*
3208 * The watermark values may have been used in the past,
3209 * so we must maintain them in the registers for some
3210 * time even if the level is now disabled.
3211 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003212 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003213 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003214
3215 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3216 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3217 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3218 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3219 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003220}
3221
3222/*
3223 * Merge all low power watermarks for all active pipes.
3224 */
3225static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003226 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003227 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003228 struct intel_pipe_wm *merged)
3229{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003230 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003231 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003232 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003233
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003234 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003235 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003236 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003237 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003238
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003239 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003240 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003241
3242 /* merge each WM1+ level */
3243 for (level = 1; level <= max_level; level++) {
3244 struct intel_wm_level *wm = &merged->wm[level];
3245
3246 ilk_merge_wm_level(dev, level, wm);
3247
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003248 if (level > last_enabled_level)
3249 wm->enable = false;
3250 else if (!ilk_validate_wm_level(level, max, wm))
3251 /* make sure all following levels get disabled */
3252 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003253
3254 /*
3255 * The spec says it is preferred to disable
3256 * FBC WMs instead of disabling a WM level.
3257 */
3258 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003259 if (wm->enable)
3260 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003261 wm->fbc_val = 0;
3262 }
3263 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003264
3265 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3266 /*
3267 * FIXME this is racy. FBC might get enabled later.
3268 * What we should check here is whether FBC can be
3269 * enabled sometime later.
3270 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003271 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003272 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003273 for (level = 2; level <= max_level; level++) {
3274 struct intel_wm_level *wm = &merged->wm[level];
3275
3276 wm->enable = false;
3277 }
3278 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003279}
3280
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003281static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3282{
3283 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3284 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3285}
3286
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003287/* The value we need to program into the WM_LPx latency field */
3288static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3289{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003290 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003291
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003292 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003293 return 2 * level;
3294 else
3295 return dev_priv->wm.pri_latency[level];
3296}
3297
Imre Deak820c1982013-12-17 14:46:36 +02003298static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003299 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003300 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003301 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003302{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003303 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003304 struct intel_crtc *intel_crtc;
3305 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003306
Ville Syrjälä0362c782013-10-09 19:17:57 +03003307 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003308 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003309
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003310 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003311 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003312 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003313
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003314 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003315
Ville Syrjälä0362c782013-10-09 19:17:57 +03003316 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003317
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003318 /*
3319 * Maintain the watermark values even if the level is
3320 * disabled. Doing otherwise could cause underruns.
3321 */
3322 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003323 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003324 (r->pri_val << WM1_LP_SR_SHIFT) |
3325 r->cur_val;
3326
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003327 if (r->enable)
3328 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3329
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003330 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003331 results->wm_lp[wm_lp - 1] |=
3332 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3333 else
3334 results->wm_lp[wm_lp - 1] |=
3335 r->fbc_val << WM1_LP_FBC_SHIFT;
3336
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003337 /*
3338 * Always set WM1S_LP_EN when spr_val != 0, even if the
3339 * level is disabled. Doing otherwise could cause underruns.
3340 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003341 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003342 WARN_ON(wm_lp != 1);
3343 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3344 } else
3345 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003346 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003347
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003348 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003349 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003350 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003351 const struct intel_wm_level *r =
3352 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003353
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003354 if (WARN_ON(!r->enable))
3355 continue;
3356
Matt Ropered4a6a72016-02-23 17:20:13 -08003357 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003358
3359 results->wm_pipe[pipe] =
3360 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3361 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3362 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003363 }
3364}
3365
Paulo Zanoni861f3382013-05-31 10:19:21 -03003366/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3367 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02003368static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003369 struct intel_pipe_wm *r1,
3370 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003371{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003372 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003373 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003374
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003375 for (level = 1; level <= max_level; level++) {
3376 if (r1->wm[level].enable)
3377 level1 = level;
3378 if (r2->wm[level].enable)
3379 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003380 }
3381
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003382 if (level1 == level2) {
3383 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003384 return r2;
3385 else
3386 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003387 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003388 return r1;
3389 } else {
3390 return r2;
3391 }
3392}
3393
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003394/* dirty bits used to track which watermarks need changes */
3395#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3396#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3397#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3398#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3399#define WM_DIRTY_FBC (1 << 24)
3400#define WM_DIRTY_DDB (1 << 25)
3401
Damien Lespiau055e3932014-08-18 13:49:10 +01003402static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003403 const struct ilk_wm_values *old,
3404 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003405{
3406 unsigned int dirty = 0;
3407 enum pipe pipe;
3408 int wm_lp;
3409
Damien Lespiau055e3932014-08-18 13:49:10 +01003410 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003411 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3412 dirty |= WM_DIRTY_LINETIME(pipe);
3413 /* Must disable LP1+ watermarks too */
3414 dirty |= WM_DIRTY_LP_ALL;
3415 }
3416
3417 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3418 dirty |= WM_DIRTY_PIPE(pipe);
3419 /* Must disable LP1+ watermarks too */
3420 dirty |= WM_DIRTY_LP_ALL;
3421 }
3422 }
3423
3424 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3425 dirty |= WM_DIRTY_FBC;
3426 /* Must disable LP1+ watermarks too */
3427 dirty |= WM_DIRTY_LP_ALL;
3428 }
3429
3430 if (old->partitioning != new->partitioning) {
3431 dirty |= WM_DIRTY_DDB;
3432 /* Must disable LP1+ watermarks too */
3433 dirty |= WM_DIRTY_LP_ALL;
3434 }
3435
3436 /* LP1+ watermarks already deemed dirty, no need to continue */
3437 if (dirty & WM_DIRTY_LP_ALL)
3438 return dirty;
3439
3440 /* Find the lowest numbered LP1+ watermark in need of an update... */
3441 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3442 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3443 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3444 break;
3445 }
3446
3447 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3448 for (; wm_lp <= 3; wm_lp++)
3449 dirty |= WM_DIRTY_LP(wm_lp);
3450
3451 return dirty;
3452}
3453
Ville Syrjälä8553c182013-12-05 15:51:39 +02003454static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3455 unsigned int dirty)
3456{
Imre Deak820c1982013-12-17 14:46:36 +02003457 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003458 bool changed = false;
3459
3460 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3461 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3462 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3463 changed = true;
3464 }
3465 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3466 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3467 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3468 changed = true;
3469 }
3470 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3471 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3472 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3473 changed = true;
3474 }
3475
3476 /*
3477 * Don't touch WM1S_LP_EN here.
3478 * Doing so could cause underruns.
3479 */
3480
3481 return changed;
3482}
3483
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003484/*
3485 * The spec says we shouldn't write when we don't need, because every write
3486 * causes WMs to be re-evaluated, expending some power.
3487 */
Imre Deak820c1982013-12-17 14:46:36 +02003488static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3489 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003490{
Imre Deak820c1982013-12-17 14:46:36 +02003491 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003492 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003493 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003494
Damien Lespiau055e3932014-08-18 13:49:10 +01003495 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003496 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003497 return;
3498
Ville Syrjälä8553c182013-12-05 15:51:39 +02003499 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003500
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003501 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003502 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003503 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003504 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003505 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003506 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3507
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003508 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003509 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003510 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003511 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003512 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003513 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3514
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003515 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003516 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003517 val = I915_READ(WM_MISC);
3518 if (results->partitioning == INTEL_DDB_PART_1_2)
3519 val &= ~WM_MISC_DATA_PARTITION_5_6;
3520 else
3521 val |= WM_MISC_DATA_PARTITION_5_6;
3522 I915_WRITE(WM_MISC, val);
3523 } else {
3524 val = I915_READ(DISP_ARB_CTL2);
3525 if (results->partitioning == INTEL_DDB_PART_1_2)
3526 val &= ~DISP_DATA_PARTITION_5_6;
3527 else
3528 val |= DISP_DATA_PARTITION_5_6;
3529 I915_WRITE(DISP_ARB_CTL2, val);
3530 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003531 }
3532
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003533 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003534 val = I915_READ(DISP_ARB_CTL);
3535 if (results->enable_fbc_wm)
3536 val &= ~DISP_FBC_WM_DIS;
3537 else
3538 val |= DISP_FBC_WM_DIS;
3539 I915_WRITE(DISP_ARB_CTL, val);
3540 }
3541
Imre Deak954911e2013-12-17 14:46:34 +02003542 if (dirty & WM_DIRTY_LP(1) &&
3543 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3544 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3545
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003546 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003547 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3548 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3549 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3550 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3551 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003552
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003553 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003554 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003555 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003556 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003557 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003558 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003559
3560 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003561}
3562
Matt Ropered4a6a72016-02-23 17:20:13 -08003563bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003564{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003565 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003566
3567 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3568}
3569
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303570static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3571{
3572 u8 enabled_slices;
3573
3574 /* Slice 1 will always be enabled */
3575 enabled_slices = 1;
3576
3577 /* Gen prior to GEN11 have only one DBuf slice */
3578 if (INTEL_GEN(dev_priv) < 11)
3579 return enabled_slices;
3580
3581 if (I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
3582 enabled_slices++;
3583
3584 return enabled_slices;
3585}
3586
Matt Roper024c9042015-09-24 15:53:11 -07003587/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003588 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3589 * so assume we'll always need it in order to avoid underruns.
3590 */
3591static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3592{
3593 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3594
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003595 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003596 return true;
3597
3598 return false;
3599}
3600
Paulo Zanoni56feca92016-09-22 18:00:28 -03003601static bool
3602intel_has_sagv(struct drm_i915_private *dev_priv)
3603{
Rodrigo Vivi01971812017-08-09 13:52:44 -07003604 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
3605 IS_CANNONLAKE(dev_priv))
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003606 return true;
3607
3608 if (IS_SKYLAKE(dev_priv) &&
3609 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3610 return true;
3611
3612 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003613}
3614
Lyude656d1b82016-08-17 15:55:54 -04003615/*
3616 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3617 * depending on power and performance requirements. The display engine access
3618 * to system memory is blocked during the adjustment time. Because of the
3619 * blocking time, having this enabled can cause full system hangs and/or pipe
3620 * underruns if we don't meet all of the following requirements:
3621 *
3622 * - <= 1 pipe enabled
3623 * - All planes can enable watermarks for latencies >= SAGV engine block time
3624 * - We're not using an interlaced display configuration
3625 */
3626int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003627intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003628{
3629 int ret;
3630
Paulo Zanoni56feca92016-09-22 18:00:28 -03003631 if (!intel_has_sagv(dev_priv))
3632 return 0;
3633
3634 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003635 return 0;
3636
3637 DRM_DEBUG_KMS("Enabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003638 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003639
3640 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3641 GEN9_SAGV_ENABLE);
3642
3643 /* We don't need to wait for the SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003644 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003645
3646 /*
3647 * Some skl systems, pre-release machines in particular,
3648 * don't actually have an SAGV.
3649 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003650 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003651 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003652 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003653 return 0;
3654 } else if (ret < 0) {
3655 DRM_ERROR("Failed to enable the SAGV\n");
3656 return ret;
3657 }
3658
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003659 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003660 return 0;
3661}
3662
Lyude656d1b82016-08-17 15:55:54 -04003663int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003664intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003665{
Imre Deakb3b8e992016-12-05 18:27:38 +02003666 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003667
Paulo Zanoni56feca92016-09-22 18:00:28 -03003668 if (!intel_has_sagv(dev_priv))
3669 return 0;
3670
3671 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003672 return 0;
3673
3674 DRM_DEBUG_KMS("Disabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003675 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003676
3677 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003678 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3679 GEN9_SAGV_DISABLE,
3680 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3681 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003682 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003683
Lyude656d1b82016-08-17 15:55:54 -04003684 /*
3685 * Some skl systems, pre-release machines in particular,
3686 * don't actually have an SAGV.
3687 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003688 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003689 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003690 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003691 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003692 } else if (ret < 0) {
3693 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3694 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003695 }
3696
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003697 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003698 return 0;
3699}
3700
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003701bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003702{
3703 struct drm_device *dev = state->dev;
3704 struct drm_i915_private *dev_priv = to_i915(dev);
3705 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003706 struct intel_crtc *crtc;
3707 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003708 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003709 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003710 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003711 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003712
Paulo Zanoni56feca92016-09-22 18:00:28 -03003713 if (!intel_has_sagv(dev_priv))
3714 return false;
3715
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003716 if (IS_GEN9(dev_priv))
3717 sagv_block_time_us = 30;
3718 else if (IS_GEN10(dev_priv))
3719 sagv_block_time_us = 20;
3720 else
3721 sagv_block_time_us = 10;
3722
Lyude656d1b82016-08-17 15:55:54 -04003723 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003724 * SKL+ workaround: bspec recommends we disable the SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003725 * more then one pipe enabled
3726 *
3727 * If there are no active CRTCs, no additional checks need be performed
3728 */
3729 if (hweight32(intel_state->active_crtcs) == 0)
3730 return true;
3731 else if (hweight32(intel_state->active_crtcs) > 1)
3732 return false;
3733
3734 /* Since we're now guaranteed to only have one active CRTC... */
3735 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003736 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003737 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003738
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003739 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003740 return false;
3741
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003742 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003743 struct skl_plane_wm *wm =
3744 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003745
Lyude656d1b82016-08-17 15:55:54 -04003746 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003747 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003748 continue;
3749
3750 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003751 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003752 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003753 { }
3754
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003755 latency = dev_priv->wm.skl_latency[level];
3756
3757 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003758 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003759 I915_FORMAT_MOD_X_TILED)
3760 latency += 15;
3761
Lyude656d1b82016-08-17 15:55:54 -04003762 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003763 * If any of the planes on this pipe don't enable wm levels that
3764 * incur memory latencies higher than sagv_block_time_us we
3765 * can't enable the SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003766 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003767 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003768 return false;
3769 }
3770
3771 return true;
3772}
3773
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303774static unsigned int intel_get_ddb_size(struct drm_i915_private *dev_priv,
3775 const struct intel_crtc_state *cstate,
3776 const unsigned int total_data_rate,
3777 const int num_active,
3778 struct skl_ddb_allocation *ddb)
3779{
3780 const struct drm_display_mode *adjusted_mode;
3781 u64 total_data_bw;
3782 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3783
3784 WARN_ON(ddb_size == 0);
3785
3786 if (INTEL_GEN(dev_priv) < 11)
3787 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3788
3789 adjusted_mode = &cstate->base.adjusted_mode;
3790 total_data_bw = (u64)total_data_rate * drm_mode_vrefresh(adjusted_mode);
3791
3792 /*
3793 * 12GB/s is maximum BW supported by single DBuf slice.
3794 */
3795 if (total_data_bw >= GBps(12) || num_active > 1) {
3796 ddb->enabled_slices = 2;
3797 } else {
3798 ddb->enabled_slices = 1;
3799 ddb_size /= 2;
3800 }
3801
3802 return ddb_size;
3803}
3804
Damien Lespiaub9cec072014-11-04 17:06:43 +00003805static void
3806skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003807 const struct intel_crtc_state *cstate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303808 const unsigned int total_data_rate,
3809 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003810 struct skl_ddb_entry *alloc, /* out */
3811 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003812{
Matt Roperc107acf2016-05-12 07:06:01 -07003813 struct drm_atomic_state *state = cstate->base.state;
3814 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3815 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003816 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003817 unsigned int pipe_size, ddb_size;
3818 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003819
Matt Ropera6d3460e2016-05-12 07:06:04 -07003820 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003821 alloc->start = 0;
3822 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003823 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003824 return;
3825 }
3826
Matt Ropera6d3460e2016-05-12 07:06:04 -07003827 if (intel_state->active_pipe_changes)
3828 *num_active = hweight32(intel_state->active_crtcs);
3829 else
3830 *num_active = hweight32(dev_priv->active_crtcs);
3831
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303832 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3833 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003834
Matt Roperc107acf2016-05-12 07:06:01 -07003835 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003836 * If the state doesn't change the active CRTC's, then there's
3837 * no need to recalculate; the existing pipe allocation limits
3838 * should remain unchanged. Note that we're safe from racing
3839 * commits since any racing commit that changes the active CRTC
3840 * list would need to grab _all_ crtc locks, including the one
3841 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003842 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003843 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003844 /*
3845 * alloc may be cleared by clear_intel_crtc_state,
3846 * copy from old state to be sure
3847 */
3848 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003849 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003850 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003851
3852 nth_active_pipe = hweight32(intel_state->active_crtcs &
3853 (drm_crtc_mask(for_crtc) - 1));
3854 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3855 alloc->start = nth_active_pipe * ddb_size / *num_active;
3856 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003857}
3858
Matt Roperc107acf2016-05-12 07:06:01 -07003859static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003860{
Matt Roperc107acf2016-05-12 07:06:01 -07003861 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003862 return 32;
3863
3864 return 8;
3865}
3866
Mahesh Kumar37cde112018-04-26 19:55:17 +05303867static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3868 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003869{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303870 u16 mask;
3871
3872 if (INTEL_GEN(dev_priv) >= 11)
3873 mask = ICL_DDB_ENTRY_MASK;
3874 else
3875 mask = SKL_DDB_ENTRY_MASK;
3876 entry->start = reg & mask;
3877 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & mask;
3878
Damien Lespiau16160e32014-11-04 17:06:53 +00003879 if (entry->end)
3880 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003881}
3882
Mahesh Kumarddf34312018-04-09 09:11:03 +05303883static void
3884skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3885 const enum pipe pipe,
3886 const enum plane_id plane_id,
3887 struct skl_ddb_allocation *ddb /* out */)
3888{
3889 u32 val, val2 = 0;
3890 int fourcc, pixel_format;
3891
3892 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3893 if (plane_id == PLANE_CURSOR) {
3894 val = I915_READ(CUR_BUF_CFG(pipe));
Mahesh Kumar37cde112018-04-26 19:55:17 +05303895 skl_ddb_entry_init_from_hw(dev_priv,
3896 &ddb->plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303897 return;
3898 }
3899
3900 val = I915_READ(PLANE_CTL(pipe, plane_id));
3901
3902 /* No DDB allocated for disabled planes */
3903 if (!(val & PLANE_CTL_ENABLE))
3904 return;
3905
3906 pixel_format = val & PLANE_CTL_FORMAT_MASK;
3907 fourcc = skl_format_to_fourcc(pixel_format,
3908 val & PLANE_CTL_ORDER_RGBX,
3909 val & PLANE_CTL_ALPHA_MASK);
3910
3911 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3912 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
3913
3914 if (fourcc == DRM_FORMAT_NV12) {
Mahesh Kumar37cde112018-04-26 19:55:17 +05303915 skl_ddb_entry_init_from_hw(dev_priv,
3916 &ddb->plane[pipe][plane_id], val2);
3917 skl_ddb_entry_init_from_hw(dev_priv,
3918 &ddb->uv_plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303919 } else {
Mahesh Kumar37cde112018-04-26 19:55:17 +05303920 skl_ddb_entry_init_from_hw(dev_priv,
3921 &ddb->plane[pipe][plane_id], val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303922 }
3923}
3924
Damien Lespiau08db6652014-11-04 17:06:52 +00003925void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3926 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003927{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003928 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003929
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003930 memset(ddb, 0, sizeof(*ddb));
3931
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303932 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
3933
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003934 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003935 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003936 enum plane_id plane_id;
3937 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003938
3939 power_domain = POWER_DOMAIN_PIPE(pipe);
3940 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003941 continue;
3942
Mahesh Kumarddf34312018-04-09 09:11:03 +05303943 for_each_plane_id_on_crtc(crtc, plane_id)
3944 skl_ddb_get_hw_plane_state(dev_priv, pipe,
3945 plane_id, ddb);
Imre Deak4d800032016-02-17 16:31:29 +02003946
3947 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003948 }
3949}
3950
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003951/*
3952 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3953 * The bspec defines downscale amount as:
3954 *
3955 * """
3956 * Horizontal down scale amount = maximum[1, Horizontal source size /
3957 * Horizontal destination size]
3958 * Vertical down scale amount = maximum[1, Vertical source size /
3959 * Vertical destination size]
3960 * Total down scale amount = Horizontal down scale amount *
3961 * Vertical down scale amount
3962 * """
3963 *
3964 * Return value is provided in 16.16 fixed point form to retain fractional part.
3965 * Caller should take care of dividing & rounding off the value.
3966 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303967static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003968skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3969 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003970{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003971 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003972 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303973 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3974 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003975
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003976 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303977 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003978
3979 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003980 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003981 /*
3982 * Cursors only support 0/180 degree rotation,
3983 * hence no need to account for rotation here.
3984 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303985 src_w = pstate->base.src_w >> 16;
3986 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003987 dst_w = pstate->base.crtc_w;
3988 dst_h = pstate->base.crtc_h;
3989 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003990 /*
3991 * Src coordinates are already rotated by 270 degrees for
3992 * the 90/270 degree plane rotation cases (to match the
3993 * GTT mapping), hence no need to account for rotation here.
3994 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303995 src_w = drm_rect_width(&pstate->base.src) >> 16;
3996 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003997 dst_w = drm_rect_width(&pstate->base.dst);
3998 dst_h = drm_rect_height(&pstate->base.dst);
3999 }
4000
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304001 fp_w_ratio = div_fixed16(src_w, dst_w);
4002 fp_h_ratio = div_fixed16(src_h, dst_h);
4003 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4004 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004005
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304006 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004007}
4008
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304009static uint_fixed_16_16_t
4010skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4011{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304012 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304013
4014 if (!crtc_state->base.enable)
4015 return pipe_downscale;
4016
4017 if (crtc_state->pch_pfit.enabled) {
4018 uint32_t src_w, src_h, dst_w, dst_h;
4019 uint32_t pfit_size = crtc_state->pch_pfit.size;
4020 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4021 uint_fixed_16_16_t downscale_h, downscale_w;
4022
4023 src_w = crtc_state->pipe_src_w;
4024 src_h = crtc_state->pipe_src_h;
4025 dst_w = pfit_size >> 16;
4026 dst_h = pfit_size & 0xffff;
4027
4028 if (!dst_w || !dst_h)
4029 return pipe_downscale;
4030
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304031 fp_w_ratio = div_fixed16(src_w, dst_w);
4032 fp_h_ratio = div_fixed16(src_h, dst_h);
4033 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4034 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304035
4036 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4037 }
4038
4039 return pipe_downscale;
4040}
4041
4042int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4043 struct intel_crtc_state *cstate)
4044{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004045 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304046 struct drm_crtc_state *crtc_state = &cstate->base;
4047 struct drm_atomic_state *state = crtc_state->state;
4048 struct drm_plane *plane;
4049 const struct drm_plane_state *pstate;
4050 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004051 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304052 uint32_t pipe_max_pixel_rate;
4053 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304054 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304055
4056 if (!cstate->base.enable)
4057 return 0;
4058
4059 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4060 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304061 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304062 int bpp;
4063
4064 if (!intel_wm_plane_visible(cstate,
4065 to_intel_plane_state(pstate)))
4066 continue;
4067
4068 if (WARN_ON(!pstate->fb))
4069 return -EINVAL;
4070
4071 intel_pstate = to_intel_plane_state(pstate);
4072 plane_downscale = skl_plane_downscale_amount(cstate,
4073 intel_pstate);
4074 bpp = pstate->fb->format->cpp[0] * 8;
4075 if (bpp == 64)
4076 plane_downscale = mul_fixed16(plane_downscale,
4077 fp_9_div_8);
4078
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304079 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304080 }
4081 pipe_downscale = skl_pipe_downscale_amount(cstate);
4082
4083 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4084
4085 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004086 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4087
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004088 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004089 dotclk *= 2;
4090
4091 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304092
4093 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004094 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304095 return -EINVAL;
4096 }
4097
4098 return 0;
4099}
4100
Damien Lespiaub9cec072014-11-04 17:06:43 +00004101static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07004102skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
4103 const struct drm_plane_state *pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304104 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004105{
Mahesh Kumarb879d582018-04-09 09:11:01 +05304106 struct intel_plane *intel_plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004107 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304108 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004109 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004110 struct drm_framebuffer *fb;
4111 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304112 uint_fixed_16_16_t down_scale_amount;
Matt Ropera1de91e2016-05-12 07:05:57 -07004113
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004114 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004115 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004116
4117 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004118 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004119
Mahesh Kumarb879d582018-04-09 09:11:01 +05304120 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004121 return 0;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304122 if (plane == 1 && format != DRM_FORMAT_NV12)
Matt Ropera1de91e2016-05-12 07:05:57 -07004123 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004124
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004125 /*
4126 * Src coordinates are already rotated by 270 degrees for
4127 * the 90/270 degree plane rotation cases (to match the
4128 * GTT mapping), hence no need to account for rotation here.
4129 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004130 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4131 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004132
Mahesh Kumarb879d582018-04-09 09:11:01 +05304133 /* UV plane does 1/2 pixel sub-sampling */
4134 if (plane == 1 && format == DRM_FORMAT_NV12) {
4135 width /= 2;
4136 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004137 }
4138
Mahesh Kumarb879d582018-04-09 09:11:01 +05304139 data_rate = width * height * fb->format->cpp[plane];
4140
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004141 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004142
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304143 return mul_round_up_u32_fixed16(data_rate, down_scale_amount);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004144}
4145
4146/*
4147 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
4148 * a 8192x4096@32bpp framebuffer:
4149 * 3 * 4096 * 8192 * 4 < 2^32
4150 */
4151static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004152skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304153 unsigned int *plane_data_rate,
4154 unsigned int *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004155{
Matt Roper9c74d822016-05-12 07:05:58 -07004156 struct drm_crtc_state *cstate = &intel_cstate->base;
4157 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004158 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004159 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004160 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004161
4162 if (WARN_ON(!state))
4163 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004164
Matt Ropera1de91e2016-05-12 07:05:57 -07004165 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004166 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004167 enum plane_id plane_id = to_intel_plane(plane)->id;
4168 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07004169
Mahesh Kumarb879d582018-04-09 09:11:01 +05304170 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004171 rate = skl_plane_relative_data_rate(intel_cstate,
4172 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004173 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004174
4175 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004176
Mahesh Kumarb879d582018-04-09 09:11:01 +05304177 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004178 rate = skl_plane_relative_data_rate(intel_cstate,
4179 pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304180 uv_plane_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004181
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004182 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004183 }
4184
4185 return total_data_rate;
4186}
4187
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004188static uint16_t
Mahesh Kumarb879d582018-04-09 09:11:01 +05304189skl_ddb_min_alloc(const struct drm_plane_state *pstate, const int plane)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004190{
4191 struct drm_framebuffer *fb = pstate->fb;
4192 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
4193 uint32_t src_w, src_h;
4194 uint32_t min_scanlines = 8;
4195 uint8_t plane_bpp;
4196
4197 if (WARN_ON(!fb))
4198 return 0;
4199
Mahesh Kumarb879d582018-04-09 09:11:01 +05304200 /* For packed formats, and uv-plane, return 0 */
4201 if (plane == 1 && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004202 return 0;
4203
4204 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02004205 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004206 fb->modifier != I915_FORMAT_MOD_Yf_TILED &&
4207 fb->modifier != I915_FORMAT_MOD_Y_TILED_CCS &&
4208 fb->modifier != I915_FORMAT_MOD_Yf_TILED_CCS)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004209 return 8;
4210
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004211 /*
4212 * Src coordinates are already rotated by 270 degrees for
4213 * the 90/270 degree plane rotation cases (to match the
4214 * GTT mapping), hence no need to account for rotation here.
4215 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004216 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
4217 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004218
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004219 /* Halve UV plane width and height for NV12 */
Mahesh Kumarb879d582018-04-09 09:11:01 +05304220 if (plane == 1) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004221 src_w /= 2;
4222 src_h /= 2;
4223 }
4224
Mahesh Kumarb879d582018-04-09 09:11:01 +05304225 plane_bpp = fb->format->cpp[plane];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004226
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004227 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004228 switch (plane_bpp) {
4229 case 1:
4230 min_scanlines = 32;
4231 break;
4232 case 2:
4233 min_scanlines = 16;
4234 break;
4235 case 4:
4236 min_scanlines = 8;
4237 break;
4238 case 8:
4239 min_scanlines = 4;
4240 break;
4241 default:
4242 WARN(1, "Unsupported pixel depth %u for rotation",
4243 plane_bpp);
4244 min_scanlines = 32;
4245 }
4246 }
4247
4248 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4249}
4250
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004251static void
4252skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304253 uint16_t *minimum, uint16_t *uv_minimum)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004254{
4255 const struct drm_plane_state *pstate;
4256 struct drm_plane *plane;
4257
4258 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004259 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004260
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004261 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004262 continue;
4263
4264 if (!pstate->visible)
4265 continue;
4266
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004267 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304268 uv_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004269 }
4270
4271 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4272}
4273
Matt Roperc107acf2016-05-12 07:06:01 -07004274static int
Matt Roper024c9042015-09-24 15:53:11 -07004275skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004276 struct skl_ddb_allocation *ddb /* out */)
4277{
Matt Roperc107acf2016-05-12 07:06:01 -07004278 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004279 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004280 struct drm_device *dev = crtc->dev;
4281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4282 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04004283 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004284 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02004285 uint16_t minimum[I915_MAX_PLANES] = {};
Mahesh Kumarb879d582018-04-09 09:11:01 +05304286 uint16_t uv_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00004287 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004288 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004289 int num_active;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304290 unsigned int plane_data_rate[I915_MAX_PLANES] = {};
4291 unsigned int uv_plane_data_rate[I915_MAX_PLANES] = {};
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304292 uint16_t total_min_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004293
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004294 /* Clear the partitioning for disabled planes. */
4295 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Mahesh Kumarb879d582018-04-09 09:11:01 +05304296 memset(ddb->uv_plane[pipe], 0, sizeof(ddb->uv_plane[pipe]));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004297
Matt Ropera6d3460e2016-05-12 07:06:04 -07004298 if (WARN_ON(!state))
4299 return 0;
4300
Matt Roperc107acf2016-05-12 07:06:01 -07004301 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004302 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004303 return 0;
4304 }
4305
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05304306 total_data_rate = skl_get_total_relative_data_rate(cstate,
4307 plane_data_rate,
4308 uv_plane_data_rate);
4309 skl_ddb_get_pipe_allocation_limits(dev, cstate, total_data_rate, ddb,
4310 alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004311 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304312 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004313 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004314
Mahesh Kumarb879d582018-04-09 09:11:01 +05304315 skl_ddb_calc_min(cstate, num_active, minimum, uv_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004316
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004317 /*
4318 * 1. Allocate the mininum required blocks for each active plane
4319 * and allocate the cursor, it doesn't require extra allocation
4320 * proportional to the data rate.
4321 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00004322
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004323 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304324 total_min_blocks += minimum[plane_id];
Mahesh Kumarb879d582018-04-09 09:11:01 +05304325 total_min_blocks += uv_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004326 }
4327
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304328 if (total_min_blocks > alloc_size) {
4329 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4330 DRM_DEBUG_KMS("minimum required %d/%d\n", total_min_blocks,
4331 alloc_size);
4332 return -EINVAL;
4333 }
4334
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004335 alloc_size -= total_min_blocks;
4336 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004337 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4338
Damien Lespiaub9cec072014-11-04 17:06:43 +00004339 /*
Damien Lespiau80958152015-02-09 13:35:10 +00004340 * 2. Distribute the remaining space in proportion to the amount of
4341 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004342 *
4343 * FIXME: we may not allocate every single block here.
4344 */
Matt Ropera1de91e2016-05-12 07:05:57 -07004345 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004346 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004347
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004348 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004349 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304350 unsigned int data_rate, uv_data_rate;
4351 uint16_t plane_blocks, uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004352
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004353 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004354 continue;
4355
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004356 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004357
4358 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004359 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00004360 * promote the expression to 64 bits to avoid overflowing, the
4361 * result is < available as data_rate / total_data_rate < 1
4362 */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004363 plane_blocks = minimum[plane_id];
4364 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
4365 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004366
Matt Roperc107acf2016-05-12 07:06:01 -07004367 /* Leave disabled planes at (0,0) */
4368 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004369 ddb->plane[pipe][plane_id].start = start;
4370 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004371 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00004372
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004373 start += plane_blocks;
4374
Mahesh Kumarb879d582018-04-09 09:11:01 +05304375 /* Allocate DDB for UV plane for planar format/NV12 */
4376 uv_data_rate = uv_plane_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004377
Mahesh Kumarb879d582018-04-09 09:11:01 +05304378 uv_plane_blocks = uv_minimum[plane_id];
4379 uv_plane_blocks += div_u64((uint64_t)alloc_size * uv_data_rate,
4380 total_data_rate);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004381
Mahesh Kumarb879d582018-04-09 09:11:01 +05304382 if (uv_data_rate) {
4383 ddb->uv_plane[pipe][plane_id].start = start;
4384 ddb->uv_plane[pipe][plane_id].end =
4385 start + uv_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004386 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004387
Mahesh Kumarb879d582018-04-09 09:11:01 +05304388 start += uv_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004389 }
4390
Matt Roperc107acf2016-05-12 07:06:01 -07004391 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004392}
4393
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004394/*
4395 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004396 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004397 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4398 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4399*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004400static uint_fixed_16_16_t
4401skl_wm_method1(const struct drm_i915_private *dev_priv, uint32_t pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004402 uint8_t cpp, uint32_t latency, uint32_t dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004403{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304404 uint32_t wm_intermediate_val;
4405 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004406
4407 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304408 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004409
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304410 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004411 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004412
4413 if (INTEL_GEN(dev_priv) >= 10)
4414 ret = add_fixed16_u32(ret, 1);
4415
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004416 return ret;
4417}
4418
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304419static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4420 uint32_t pipe_htotal,
4421 uint32_t latency,
4422 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004423{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004424 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304425 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004426
4427 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304428 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004429
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004430 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304431 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4432 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304433 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004434 return ret;
4435}
4436
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304437static uint_fixed_16_16_t
4438intel_get_linetime_us(struct intel_crtc_state *cstate)
4439{
4440 uint32_t pixel_rate;
4441 uint32_t crtc_htotal;
4442 uint_fixed_16_16_t linetime_us;
4443
4444 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304445 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304446
4447 pixel_rate = cstate->pixel_rate;
4448
4449 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304450 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304451
4452 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304453 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304454
4455 return linetime_us;
4456}
4457
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304458static uint32_t
4459skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4460 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004461{
4462 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304463 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004464
4465 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004466 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004467 return 0;
4468
4469 /*
4470 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4471 * with additional adjustments for plane-specific scaling.
4472 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004473 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004474 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004475
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304476 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4477 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004478}
4479
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304480static int
4481skl_compute_plane_wm_params(const struct drm_i915_private *dev_priv,
4482 struct intel_crtc_state *cstate,
4483 const struct intel_plane_state *intel_pstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304484 struct skl_wm_params *wp, int plane_id)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304485{
4486 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
4487 const struct drm_plane_state *pstate = &intel_pstate->base;
4488 const struct drm_framebuffer *fb = pstate->fb;
4489 uint32_t interm_pbpl;
4490 struct intel_atomic_state *state =
4491 to_intel_atomic_state(cstate->base.state);
4492 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
4493
4494 if (!intel_wm_plane_visible(cstate, intel_pstate))
4495 return 0;
4496
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304497 /* only NV12 format has two planes */
4498 if (plane_id == 1 && fb->format->format != DRM_FORMAT_NV12) {
4499 DRM_DEBUG_KMS("Non NV12 format have single plane\n");
4500 return -EINVAL;
4501 }
4502
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304503 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4504 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4505 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4506 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4507 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4508 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4509 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304510 wp->is_planar = fb->format->format == DRM_FORMAT_NV12;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304511
4512 if (plane->id == PLANE_CURSOR) {
4513 wp->width = intel_pstate->base.crtc_w;
4514 } else {
4515 /*
4516 * Src coordinates are already rotated by 270 degrees for
4517 * the 90/270 degree plane rotation cases (to match the
4518 * GTT mapping), hence no need to account for rotation here.
4519 */
4520 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4521 }
4522
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304523 if (plane_id == 1 && wp->is_planar)
4524 wp->width /= 2;
4525
4526 wp->cpp = fb->format->cpp[plane_id];
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304527 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4528 intel_pstate);
4529
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004530 if (INTEL_GEN(dev_priv) >= 11 &&
4531 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 8)
4532 wp->dbuf_block_size = 256;
4533 else
4534 wp->dbuf_block_size = 512;
4535
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304536 if (drm_rotation_90_or_270(pstate->rotation)) {
4537
4538 switch (wp->cpp) {
4539 case 1:
4540 wp->y_min_scanlines = 16;
4541 break;
4542 case 2:
4543 wp->y_min_scanlines = 8;
4544 break;
4545 case 4:
4546 wp->y_min_scanlines = 4;
4547 break;
4548 default:
4549 MISSING_CASE(wp->cpp);
4550 return -EINVAL;
4551 }
4552 } else {
4553 wp->y_min_scanlines = 4;
4554 }
4555
4556 if (apply_memory_bw_wa)
4557 wp->y_min_scanlines *= 2;
4558
4559 wp->plane_bytes_per_line = wp->width * wp->cpp;
4560 if (wp->y_tiled) {
4561 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004562 wp->y_min_scanlines,
4563 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304564
4565 if (INTEL_GEN(dev_priv) >= 10)
4566 interm_pbpl++;
4567
4568 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4569 wp->y_min_scanlines);
4570 } else if (wp->x_tiled && IS_GEN9(dev_priv)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004571 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4572 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304573 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4574 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004575 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4576 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304577 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4578 }
4579
4580 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4581 wp->plane_blocks_per_line);
4582 wp->linetime_us = fixed16_to_u32_round_up(
4583 intel_get_linetime_us(cstate));
4584
4585 return 0;
4586}
4587
Matt Roper55994c22016-05-12 07:06:08 -07004588static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
4589 struct intel_crtc_state *cstate,
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304590 const struct intel_plane_state *intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004591 uint16_t ddb_allocation,
Matt Roper55994c22016-05-12 07:06:08 -07004592 int level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304593 const struct skl_wm_params *wp,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304594 const struct skl_wm_level *result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304595 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004596{
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304597 const struct drm_plane_state *pstate = &intel_pstate->base;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004598 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304599 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304600 uint_fixed_16_16_t selected_result;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004601 uint32_t res_blocks, res_lines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004602 struct intel_atomic_state *state =
4603 to_intel_atomic_state(cstate->base.state);
4604 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004605 uint32_t min_disp_buf_needed;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004606
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004607 if (latency == 0 ||
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004608 !intel_wm_plane_visible(cstate, intel_pstate)) {
Mahesh Kumar62027b72018-04-09 09:11:05 +05304609 result->plane_en = false;
Matt Roper55994c22016-05-12 07:06:08 -07004610 return 0;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004611 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004612
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004613 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304614 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4615 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004616 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304617 latency += 4;
4618
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304619 if (apply_memory_bw_wa && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004620 latency += 15;
4621
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304622 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004623 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304624 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004625 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004626 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304627 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004628
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304629 if (wp->y_tiled) {
4630 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004631 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304632 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004633 wp->dbuf_block_size < 1) &&
4634 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1))
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004635 selected_result = method2;
Maarten Lankhorst54d20ed2017-07-17 14:02:30 +02004636 else if (ddb_allocation >=
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304637 fixed16_to_u32_round_up(wp->plane_blocks_per_line))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304638 selected_result = min_fixed16(method1, method2);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304639 else if (latency >= wp->linetime_us)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304640 selected_result = min_fixed16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004641 else
4642 selected_result = method1;
4643 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004644
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304645 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304646 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304647 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004648
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004649 /* Display WA #1125: skl,bxt,kbl,glk */
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304650 if (level == 0 && wp->rc_surface)
4651 res_blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004652
4653 /* Display WA #1126: skl,bxt,kbl,glk */
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004654 if (level >= 1 && level <= 7) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304655 if (wp->y_tiled) {
4656 res_blocks += fixed16_to_u32_round_up(
4657 wp->y_tile_minimum);
4658 res_lines += wp->y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004659 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004660 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004661 }
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304662
4663 /*
4664 * Make sure result blocks for higher latency levels are atleast
4665 * as high as level below the current level.
4666 * Assumption in DDB algorithm optimization for special cases.
4667 * Also covers Display WA #1125 for RC.
4668 */
4669 if (result_prev->plane_res_b > res_blocks)
4670 res_blocks = result_prev->plane_res_b;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004671 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004672
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004673 if (INTEL_GEN(dev_priv) >= 11) {
4674 if (wp->y_tiled) {
4675 uint32_t extra_lines;
4676 uint_fixed_16_16_t fp_min_disp_buf_needed;
4677
4678 if (res_lines % wp->y_min_scanlines == 0)
4679 extra_lines = wp->y_min_scanlines;
4680 else
4681 extra_lines = wp->y_min_scanlines * 2 -
4682 res_lines % wp->y_min_scanlines;
4683
4684 fp_min_disp_buf_needed = mul_u32_fixed16(res_lines +
4685 extra_lines,
4686 wp->plane_blocks_per_line);
4687 min_disp_buf_needed = fixed16_to_u32_round_up(
4688 fp_min_disp_buf_needed);
4689 } else {
4690 min_disp_buf_needed = DIV_ROUND_UP(res_blocks * 11, 10);
4691 }
4692 } else {
4693 min_disp_buf_needed = res_blocks;
4694 }
4695
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004696 if ((level > 0 && res_lines > 31) ||
4697 res_blocks >= ddb_allocation ||
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004698 min_disp_buf_needed >= ddb_allocation) {
Mahesh Kumar62027b72018-04-09 09:11:05 +05304699 result->plane_en = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07004700
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004701 /*
4702 * If there are no valid level 0 watermarks, then we can't
4703 * support this display configuration.
4704 */
4705 if (level) {
4706 return 0;
4707 } else {
4708 struct drm_plane *plane = pstate->plane;
4709
4710 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4711 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4712 plane->base.id, plane->name,
4713 res_blocks, ddb_allocation, res_lines);
4714 return -EINVAL;
4715 }
Matt Roper55994c22016-05-12 07:06:08 -07004716 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004717
Mahesh Kumar08d0e872018-04-09 09:11:07 +05304718 /*
4719 * Display WA #826 (SKL:ALL, BXT:ALL) & #1059 (CNL:A)
4720 * disable wm level 1-7 on NV12 planes
4721 */
4722 if (wp->is_planar && level >= 1 &&
4723 (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
4724 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))) {
4725 result->plane_en = false;
4726 return 0;
4727 }
4728
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004729 /* The number of lines are ignored for the level 0 watermark. */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304730 result->plane_res_b = res_blocks;
4731 result->plane_res_l = res_lines;
4732 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004733
Matt Roper55994c22016-05-12 07:06:08 -07004734 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004735}
4736
Matt Roperf4a96752016-05-12 07:06:06 -07004737static int
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304738skl_compute_wm_levels(const struct drm_i915_private *dev_priv,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004739 struct skl_ddb_allocation *ddb,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304740 struct intel_crtc_state *cstate,
4741 const struct intel_plane_state *intel_pstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304742 const struct skl_wm_params *wm_params,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304743 struct skl_plane_wm *wm,
4744 int plane_id)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004745{
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004746 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4747 struct drm_plane *plane = intel_pstate->base.plane;
4748 struct intel_plane *intel_plane = to_intel_plane(plane);
4749 uint16_t ddb_blocks;
4750 enum pipe pipe = intel_crtc->pipe;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304751 int level, max_level = ilk_wm_max_level(dev_priv);
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304752 enum plane_id intel_plane_id = intel_plane->id;
Matt Roper55994c22016-05-12 07:06:08 -07004753 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004754
Kumar, Mahesh7b751192017-05-17 17:28:24 +05304755 if (WARN_ON(!intel_pstate->base.fb))
4756 return -EINVAL;
Matt Roper024c9042015-09-24 15:53:11 -07004757
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304758 ddb_blocks = plane_id ?
4759 skl_ddb_entry_size(&ddb->uv_plane[pipe][intel_plane_id]) :
4760 skl_ddb_entry_size(&ddb->plane[pipe][intel_plane_id]);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004761
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304762 for (level = 0; level <= max_level; level++) {
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304763 struct skl_wm_level *result = plane_id ? &wm->uv_wm[level] :
4764 &wm->wm[level];
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304765 struct skl_wm_level *result_prev;
4766
4767 if (level)
4768 result_prev = plane_id ? &wm->uv_wm[level - 1] :
4769 &wm->wm[level - 1];
4770 else
4771 result_prev = plane_id ? &wm->uv_wm[0] : &wm->wm[0];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304772
4773 ret = skl_compute_plane_wm(dev_priv,
4774 cstate,
4775 intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004776 ddb_blocks,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304777 level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304778 wm_params,
Mahesh Kumar8b2b53c2018-04-09 09:11:06 +05304779 result_prev,
Mahesh Kumar62027b72018-04-09 09:11:05 +05304780 result);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304781 if (ret)
4782 return ret;
4783 }
Matt Roperf4a96752016-05-12 07:06:06 -07004784
Mahesh Kumarb879d582018-04-09 09:11:01 +05304785 if (intel_pstate->base.fb->format->format == DRM_FORMAT_NV12)
4786 wm->is_planar = true;
4787
Matt Roperf4a96752016-05-12 07:06:06 -07004788 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004789}
4790
Damien Lespiau407b50f2014-11-04 17:06:57 +00004791static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07004792skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004793{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304794 struct drm_atomic_state *state = cstate->base.state;
4795 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304796 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304797 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004798
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304799 linetime_us = intel_get_linetime_us(cstate);
4800
4801 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004802 return 0;
4803
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304804 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304805
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304806 /* Display WA #1135: bxt:ALL GLK:ALL */
4807 if ((IS_BROXTON(dev_priv) || IS_GEMINILAKE(dev_priv)) &&
4808 dev_priv->ipc_enabled)
4809 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304810
4811 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004812}
4813
Matt Roper024c9042015-09-24 15:53:11 -07004814static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Kumar, Maheshca476672017-08-17 19:15:24 +05304815 struct skl_wm_params *wp,
4816 struct skl_wm_level *wm_l0,
4817 uint16_t ddb_allocation,
Damien Lespiau9414f562014-11-04 17:06:58 +00004818 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004819{
Kumar, Maheshca476672017-08-17 19:15:24 +05304820 struct drm_device *dev = cstate->base.crtc->dev;
4821 const struct drm_i915_private *dev_priv = to_i915(dev);
4822 uint16_t trans_min, trans_y_tile_min;
4823 const uint16_t trans_amount = 10; /* This is configurable amount */
4824 uint16_t trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004825
Kumar, Maheshca476672017-08-17 19:15:24 +05304826 if (!cstate->base.active)
4827 goto exit;
4828
4829 /* Transition WM are not recommended by HW team for GEN9 */
4830 if (INTEL_GEN(dev_priv) <= 9)
4831 goto exit;
4832
4833 /* Transition WM don't make any sense if ipc is disabled */
4834 if (!dev_priv->ipc_enabled)
4835 goto exit;
4836
Chris Wilsonbe3fa662017-11-15 10:50:35 +00004837 trans_min = 0;
Kumar, Maheshca476672017-08-17 19:15:24 +05304838 if (INTEL_GEN(dev_priv) >= 10)
4839 trans_min = 4;
4840
4841 trans_offset_b = trans_min + trans_amount;
4842
4843 if (wp->y_tiled) {
4844 trans_y_tile_min = (uint16_t) mul_round_up_u32_fixed16(2,
4845 wp->y_tile_minimum);
4846 res_blocks = max(wm_l0->plane_res_b, trans_y_tile_min) +
4847 trans_offset_b;
4848 } else {
4849 res_blocks = wm_l0->plane_res_b + trans_offset_b;
4850
4851 /* WA BUG:1938466 add one block for non y-tile planes */
4852 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4853 res_blocks += 1;
4854
4855 }
4856
4857 res_blocks += 1;
4858
4859 if (res_blocks < ddb_allocation) {
4860 trans_wm->plane_res_b = res_blocks;
4861 trans_wm->plane_en = true;
4862 return;
4863 }
4864
4865exit:
Lyudea62163e2016-10-04 14:28:20 -04004866 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004867}
4868
Matt Roper55994c22016-05-12 07:06:08 -07004869static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4870 struct skl_ddb_allocation *ddb,
4871 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004872{
Matt Roper024c9042015-09-24 15:53:11 -07004873 struct drm_device *dev = cstate->base.crtc->dev;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304874 struct drm_crtc_state *crtc_state = &cstate->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004875 const struct drm_i915_private *dev_priv = to_i915(dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304876 struct drm_plane *plane;
4877 const struct drm_plane_state *pstate;
Lyudea62163e2016-10-04 14:28:20 -04004878 struct skl_plane_wm *wm;
Matt Roper55994c22016-05-12 07:06:08 -07004879 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004880
Lyudea62163e2016-10-04 14:28:20 -04004881 /*
4882 * We'll only calculate watermarks for planes that are actually
4883 * enabled, so make sure all other planes are set as disabled.
4884 */
4885 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4886
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304887 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4888 const struct intel_plane_state *intel_pstate =
4889 to_intel_plane_state(pstate);
4890 enum plane_id plane_id = to_intel_plane(plane)->id;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304891 struct skl_wm_params wm_params;
Kumar, Maheshca476672017-08-17 19:15:24 +05304892 enum pipe pipe = to_intel_crtc(cstate->base.crtc)->pipe;
4893 uint16_t ddb_blocks;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304894
4895 wm = &pipe_wm->planes[plane_id];
Kumar, Maheshca476672017-08-17 19:15:24 +05304896 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][plane_id]);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304897
4898 ret = skl_compute_plane_wm_params(dev_priv, cstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304899 intel_pstate, &wm_params, 0);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304900 if (ret)
4901 return ret;
Lyudea62163e2016-10-04 14:28:20 -04004902
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004903 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304904 intel_pstate, &wm_params, wm, 0);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304905 if (ret)
4906 return ret;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304907
Kumar, Maheshca476672017-08-17 19:15:24 +05304908 skl_compute_transition_wm(cstate, &wm_params, &wm->wm[0],
4909 ddb_blocks, &wm->trans_wm);
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304910
4911 /* uv plane watermarks must also be validated for NV12/Planar */
4912 if (wm_params.is_planar) {
4913 memset(&wm_params, 0, sizeof(struct skl_wm_params));
4914 wm->is_planar = true;
4915
4916 ret = skl_compute_plane_wm_params(dev_priv, cstate,
4917 intel_pstate,
4918 &wm_params, 1);
4919 if (ret)
4920 return ret;
4921
4922 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
4923 intel_pstate, &wm_params,
4924 wm, 1);
4925 if (ret)
4926 return ret;
4927 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004928 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304929
Matt Roper024c9042015-09-24 15:53:11 -07004930 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004931
Matt Roper55994c22016-05-12 07:06:08 -07004932 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004933}
4934
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004935static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4936 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004937 const struct skl_ddb_entry *entry)
4938{
4939 if (entry->end)
4940 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4941 else
4942 I915_WRITE(reg, 0);
4943}
4944
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004945static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4946 i915_reg_t reg,
4947 const struct skl_wm_level *level)
4948{
4949 uint32_t val = 0;
4950
4951 if (level->plane_en) {
4952 val |= PLANE_WM_EN;
4953 val |= level->plane_res_b;
4954 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4955 }
4956
4957 I915_WRITE(reg, val);
4958}
4959
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004960static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4961 const struct skl_plane_wm *wm,
4962 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004963 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004964{
4965 struct drm_crtc *crtc = &intel_crtc->base;
4966 struct drm_device *dev = crtc->dev;
4967 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004968 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004969 enum pipe pipe = intel_crtc->pipe;
4970
4971 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004972 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004973 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004974 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004975 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004976 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004977
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004978 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4979 &ddb->plane[pipe][plane_id]);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304980 if (INTEL_GEN(dev_priv) >= 11)
4981 return skl_ddb_entry_write(dev_priv,
4982 PLANE_BUF_CFG(pipe, plane_id),
4983 &ddb->plane[pipe][plane_id]);
4984 if (wm->is_planar) {
4985 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4986 &ddb->uv_plane[pipe][plane_id]);
Mahesh Kumar234059d2018-01-30 11:49:13 -02004987 skl_ddb_entry_write(dev_priv,
4988 PLANE_NV12_BUF_CFG(pipe, plane_id),
Mahesh Kumarb879d582018-04-09 09:11:01 +05304989 &ddb->plane[pipe][plane_id]);
4990 } else {
4991 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4992 &ddb->plane[pipe][plane_id]);
4993 I915_WRITE(PLANE_NV12_BUF_CFG(pipe, plane_id), 0x0);
4994 }
Lyude62e0fb82016-08-22 12:50:08 -04004995}
4996
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004997static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4998 const struct skl_plane_wm *wm,
4999 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04005000{
5001 struct drm_crtc *crtc = &intel_crtc->base;
5002 struct drm_device *dev = crtc->dev;
5003 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005004 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04005005 enum pipe pipe = intel_crtc->pipe;
5006
5007 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005008 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5009 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005010 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005011 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005012
5013 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005014 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04005015}
5016
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005017bool skl_wm_level_equals(const struct skl_wm_level *l1,
5018 const struct skl_wm_level *l2)
5019{
5020 if (l1->plane_en != l2->plane_en)
5021 return false;
5022
5023 /* If both planes aren't enabled, the rest shouldn't matter */
5024 if (!l1->plane_en)
5025 return true;
5026
5027 return (l1->plane_res_l == l2->plane_res_l &&
5028 l1->plane_res_b == l2->plane_res_b);
5029}
5030
Lyude27082492016-08-24 07:48:10 +02005031static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5032 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005033{
Lyude27082492016-08-24 07:48:10 +02005034 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005035}
5036
Mika Kahola2b685042017-10-10 13:17:03 +03005037bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
5038 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01005039 const struct skl_ddb_entry *ddb,
5040 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005041{
Mika Kahola2b685042017-10-10 13:17:03 +03005042 enum pipe pipe;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005043
Mika Kahola2b685042017-10-10 13:17:03 +03005044 for_each_pipe(dev_priv, pipe) {
5045 if (pipe != ignore && entries[pipe] &&
5046 skl_ddb_entries_overlap(ddb, entries[pipe]))
Lyude27082492016-08-24 07:48:10 +02005047 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005048 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005049
Lyude27082492016-08-24 07:48:10 +02005050 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005051}
5052
Matt Roper55994c22016-05-12 07:06:08 -07005053static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005054 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07005055 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005056 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07005057 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005058{
Matt Roperf4a96752016-05-12 07:06:06 -07005059 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07005060 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005061
Matt Roper55994c22016-05-12 07:06:08 -07005062 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
5063 if (ret)
5064 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005065
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005066 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07005067 *changed = false;
5068 else
5069 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005070
Matt Roper55994c22016-05-12 07:06:08 -07005071 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005072}
5073
Matt Roper9b613022016-06-27 16:42:44 -07005074static uint32_t
5075pipes_modified(struct drm_atomic_state *state)
5076{
5077 struct drm_crtc *crtc;
5078 struct drm_crtc_state *cstate;
5079 uint32_t i, ret = 0;
5080
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005081 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07005082 ret |= drm_crtc_mask(crtc);
5083
5084 return ret;
5085}
5086
Jani Nikulabb7791b2016-10-04 12:29:17 +03005087static int
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005088skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
5089{
5090 struct drm_atomic_state *state = cstate->base.state;
5091 struct drm_device *dev = state->dev;
5092 struct drm_crtc *crtc = cstate->base.crtc;
5093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5094 struct drm_i915_private *dev_priv = to_i915(dev);
5095 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5096 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
5097 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
5098 struct drm_plane_state *plane_state;
5099 struct drm_plane *plane;
5100 enum pipe pipe = intel_crtc->pipe;
5101
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005102 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
5103 enum plane_id plane_id = to_intel_plane(plane)->id;
5104
5105 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
5106 &new_ddb->plane[pipe][plane_id]) &&
Mahesh Kumarb879d582018-04-09 09:11:01 +05305107 skl_ddb_entry_equal(&cur_ddb->uv_plane[pipe][plane_id],
5108 &new_ddb->uv_plane[pipe][plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005109 continue;
5110
5111 plane_state = drm_atomic_get_plane_state(state, plane);
5112 if (IS_ERR(plane_state))
5113 return PTR_ERR(plane_state);
5114 }
5115
5116 return 0;
5117}
5118
5119static int
5120skl_compute_ddb(struct drm_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005121{
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305122 const struct drm_i915_private *dev_priv = to_i915(state->dev);
Matt Roper98d39492016-05-12 07:06:03 -07005123 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper734fa012016-05-12 15:11:40 -07005124 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305125 struct intel_crtc *crtc;
5126 struct intel_crtc_state *cstate;
5127 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005128
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005129 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5130
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305131 for_each_new_intel_crtc_in_state(intel_state, crtc, cstate, i) {
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005132 ret = skl_allocate_pipe_ddb(cstate, ddb);
5133 if (ret)
5134 return ret;
5135
5136 ret = skl_ddb_add_affected_planes(cstate);
5137 if (ret)
5138 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005139 }
5140
5141 return 0;
5142}
5143
Matt Roper2722efb2016-08-17 15:55:55 -04005144static void
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305145skl_copy_ddb_for_pipe(struct skl_ddb_values *dst,
5146 struct skl_ddb_values *src,
5147 enum pipe pipe)
Matt Roper2722efb2016-08-17 15:55:55 -04005148{
Mahesh Kumarb879d582018-04-09 09:11:01 +05305149 memcpy(dst->ddb.uv_plane[pipe], src->ddb.uv_plane[pipe],
5150 sizeof(dst->ddb.uv_plane[pipe]));
Matt Roper2722efb2016-08-17 15:55:55 -04005151 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
5152 sizeof(dst->ddb.plane[pipe]));
5153}
5154
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005155static void
5156skl_print_wm_changes(const struct drm_atomic_state *state)
5157{
5158 const struct drm_device *dev = state->dev;
5159 const struct drm_i915_private *dev_priv = to_i915(dev);
5160 const struct intel_atomic_state *intel_state =
5161 to_intel_atomic_state(state);
5162 const struct drm_crtc *crtc;
5163 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005164 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005165 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
5166 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005167 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005168
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005169 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01005170 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5171 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005172
Maarten Lankhorst75704982016-11-01 12:04:10 +01005173 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005174 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005175 const struct skl_ddb_entry *old, *new;
5176
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005177 old = &old_ddb->plane[pipe][plane_id];
5178 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005179
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005180 if (skl_ddb_entry_equal(old, new))
5181 continue;
5182
Maarten Lankhorst75704982016-11-01 12:04:10 +01005183 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
5184 intel_plane->base.base.id,
5185 intel_plane->base.name,
5186 old->start, old->end,
5187 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005188 }
5189 }
5190}
5191
Matt Roper98d39492016-05-12 07:06:03 -07005192static int
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305193skl_ddb_add_affected_pipes(struct drm_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005194{
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005195 struct drm_device *dev = state->dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305196 const struct drm_i915_private *dev_priv = to_i915(dev);
5197 const struct drm_crtc *crtc;
5198 const struct drm_crtc_state *cstate;
5199 struct intel_crtc *intel_crtc;
5200 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5201 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005202 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005203
5204 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005205 * When we distrust bios wm we always need to recompute to set the
5206 * expected DDB allocations for each CRTC.
5207 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305208 if (dev_priv->wm.distrust_bios_wm)
5209 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005210
5211 /*
Matt Roper98d39492016-05-12 07:06:03 -07005212 * If this transaction isn't actually touching any CRTC's, don't
5213 * bother with watermark calculation. Note that if we pass this
5214 * test, we're guaranteed to hold at least one CRTC state mutex,
5215 * which means we can safely use values like dev_priv->active_crtcs
5216 * since any racing commits that want to update them would need to
5217 * hold _all_ CRTC state mutexes.
5218 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005219 for_each_new_crtc_in_state(state, crtc, cstate, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305220 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005221
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305222 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005223 return 0;
5224
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305225 /*
5226 * If this is our first atomic update following hardware readout,
5227 * we can't trust the DDB that the BIOS programmed for us. Let's
5228 * pretend that all pipes switched active status so that we'll
5229 * ensure a full DDB recompute.
5230 */
5231 if (dev_priv->wm.distrust_bios_wm) {
5232 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
5233 state->acquire_ctx);
5234 if (ret)
5235 return ret;
5236
5237 intel_state->active_pipe_changes = ~0;
5238
5239 /*
5240 * We usually only initialize intel_state->active_crtcs if we
5241 * we're doing a modeset; make sure this field is always
5242 * initialized during the sanitization process that happens
5243 * on the first commit too.
5244 */
5245 if (!intel_state->modeset)
5246 intel_state->active_crtcs = dev_priv->active_crtcs;
5247 }
5248
5249 /*
5250 * If the modeset changes which CRTC's are active, we need to
5251 * recompute the DDB allocation for *all* active pipes, even
5252 * those that weren't otherwise being modified in any way by this
5253 * atomic commit. Due to the shrinking of the per-pipe allocations
5254 * when new active CRTC's are added, it's possible for a pipe that
5255 * we were already using and aren't changing at all here to suddenly
5256 * become invalid if its DDB needs exceeds its new allocation.
5257 *
5258 * Note that if we wind up doing a full DDB recompute, we can't let
5259 * any other display updates race with this transaction, so we need
5260 * to grab the lock on *all* CRTC's.
5261 */
5262 if (intel_state->active_pipe_changes) {
5263 realloc_pipes = ~0;
5264 intel_state->wm_results.dirty_pipes = ~0;
5265 }
5266
5267 /*
5268 * We're not recomputing for the pipes not included in the commit, so
5269 * make sure we start with the current state.
5270 */
5271 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
5272 struct intel_crtc_state *cstate;
5273
5274 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
5275 if (IS_ERR(cstate))
5276 return PTR_ERR(cstate);
5277 }
5278
5279 return 0;
5280}
5281
5282static int
5283skl_compute_wm(struct drm_atomic_state *state)
5284{
5285 struct drm_crtc *crtc;
5286 struct drm_crtc_state *cstate;
5287 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5288 struct skl_ddb_values *results = &intel_state->wm_results;
5289 struct skl_pipe_wm *pipe_wm;
5290 bool changed = false;
5291 int ret, i;
5292
Matt Roper734fa012016-05-12 15:11:40 -07005293 /* Clear all dirty flags */
5294 results->dirty_pipes = 0;
5295
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305296 ret = skl_ddb_add_affected_pipes(state, &changed);
5297 if (ret || !changed)
5298 return ret;
5299
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005300 ret = skl_compute_ddb(state);
Matt Roper98d39492016-05-12 07:06:03 -07005301 if (ret)
5302 return ret;
5303
Matt Roper734fa012016-05-12 15:11:40 -07005304 /*
5305 * Calculate WM's for all pipes that are part of this transaction.
5306 * Note that the DDB allocation above may have added more CRTC's that
5307 * weren't otherwise being modified (and set bits in dirty_pipes) if
5308 * pipe allocations had to change.
5309 *
5310 * FIXME: Now that we're doing this in the atomic check phase, we
5311 * should allow skl_update_pipe_wm() to return failure in cases where
5312 * no suitable watermark values can be found.
5313 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005314 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07005315 struct intel_crtc_state *intel_cstate =
5316 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005317 const struct skl_pipe_wm *old_pipe_wm =
5318 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005319
5320 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005321 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
5322 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07005323 if (ret)
5324 return ret;
5325
5326 if (changed)
5327 results->dirty_pipes |= drm_crtc_mask(crtc);
5328
5329 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
5330 /* This pipe's WM's did not change */
5331 continue;
5332
5333 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07005334 }
5335
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005336 skl_print_wm_changes(state);
5337
Matt Roper98d39492016-05-12 07:06:03 -07005338 return 0;
5339}
5340
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005341static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5342 struct intel_crtc_state *cstate)
5343{
5344 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5345 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5346 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005347 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005348 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005349 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005350
5351 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5352 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005353
5354 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005355
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005356 for_each_plane_id_on_crtc(crtc, plane_id) {
5357 if (plane_id != PLANE_CURSOR)
5358 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
5359 ddb, plane_id);
5360 else
5361 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
5362 ddb);
5363 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005364}
5365
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005366static void skl_initial_wm(struct intel_atomic_state *state,
5367 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005368{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005369 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005370 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005371 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305372 struct skl_ddb_values *results = &state->wm_results;
5373 struct skl_ddb_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02005374 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07005375
Ville Syrjälä432081b2016-10-31 22:37:03 +02005376 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005377 return;
5378
Matt Roper734fa012016-05-12 15:11:40 -07005379 mutex_lock(&dev_priv->wm.wm_mutex);
5380
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005381 if (cstate->base.active_changed)
5382 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005383
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305384 skl_copy_ddb_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07005385
5386 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005387}
5388
Ville Syrjäläd8905652016-01-14 14:53:35 +02005389static void ilk_compute_wm_config(struct drm_device *dev,
5390 struct intel_wm_config *config)
5391{
5392 struct intel_crtc *crtc;
5393
5394 /* Compute the currently _active_ config */
5395 for_each_intel_crtc(dev, crtc) {
5396 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5397
5398 if (!wm->pipe_enabled)
5399 continue;
5400
5401 config->sprites_enabled |= wm->sprites_enabled;
5402 config->sprites_scaled |= wm->sprites_scaled;
5403 config->num_pipes_active++;
5404 }
5405}
5406
Matt Ropered4a6a72016-02-23 17:20:13 -08005407static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005408{
Chris Wilson91c8a322016-07-05 10:40:23 +01005409 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005410 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005411 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005412 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005413 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005414 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005415
Ville Syrjäläd8905652016-01-14 14:53:35 +02005416 ilk_compute_wm_config(dev, &config);
5417
5418 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
5419 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005420
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005421 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005422 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005423 config.num_pipes_active == 1 && config.sprites_enabled) {
5424 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
5425 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005426
Imre Deak820c1982013-12-17 14:46:36 +02005427 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005428 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005429 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005430 }
5431
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005432 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005433 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005434
Imre Deak820c1982013-12-17 14:46:36 +02005435 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005436
Imre Deak820c1982013-12-17 14:46:36 +02005437 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005438}
5439
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005440static void ilk_initial_watermarks(struct intel_atomic_state *state,
5441 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005442{
Matt Ropered4a6a72016-02-23 17:20:13 -08005443 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5444 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005445
Matt Ropered4a6a72016-02-23 17:20:13 -08005446 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005447 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005448 ilk_program_watermarks(dev_priv);
5449 mutex_unlock(&dev_priv->wm.wm_mutex);
5450}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005451
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005452static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5453 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005454{
5455 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5456 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5457
5458 mutex_lock(&dev_priv->wm.wm_mutex);
5459 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005460 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005461 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005462 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005463 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005464}
5465
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005466static inline void skl_wm_level_from_reg_val(uint32_t val,
5467 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005468{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005469 level->plane_en = val & PLANE_WM_EN;
5470 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5471 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5472 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005473}
5474
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005475void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5476 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005477{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005478 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00005479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00005480 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005481 int level, max_level;
5482 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005483 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005484
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005485 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005486
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005487 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5488 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005489
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005490 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005491 if (plane_id != PLANE_CURSOR)
5492 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005493 else
5494 val = I915_READ(CUR_WM(pipe, level));
5495
5496 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5497 }
5498
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005499 if (plane_id != PLANE_CURSOR)
5500 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005501 else
5502 val = I915_READ(CUR_WM_TRANS(pipe));
5503
5504 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5505 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005506
Matt Roper3ef00282015-03-09 10:19:24 -07005507 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005508 return;
5509
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005510 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005511}
5512
5513void skl_wm_get_hw_state(struct drm_device *dev)
5514{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005515 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305516 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005517 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00005518 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005519 struct intel_crtc *intel_crtc;
5520 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005521
Damien Lespiaua269c582014-11-04 17:06:49 +00005522 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005523 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5524 intel_crtc = to_intel_crtc(crtc);
5525 cstate = to_intel_crtc_state(crtc->state);
5526
5527 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5528
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005529 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005530 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005531 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005532
Matt Roper279e99d2016-05-12 07:06:02 -07005533 if (dev_priv->active_crtcs) {
5534 /* Fully recompute DDB on first atomic commit */
5535 dev_priv->wm.distrust_bios_wm = true;
5536 } else {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05305537 /*
5538 * Easy/common case; just sanitize DDB now if everything off
5539 * Keep dbuf slice info intact
5540 */
5541 memset(ddb->plane, 0, sizeof(ddb->plane));
5542 memset(ddb->uv_plane, 0, sizeof(ddb->uv_plane));
Matt Roper279e99d2016-05-12 07:06:02 -07005543 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005544}
5545
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005546static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5547{
5548 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005549 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005550 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07005552 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005553 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005554 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005555 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005556 [PIPE_A] = WM0_PIPEA_ILK,
5557 [PIPE_B] = WM0_PIPEB_ILK,
5558 [PIPE_C] = WM0_PIPEC_IVB,
5559 };
5560
5561 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005562 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005563 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005564
Ville Syrjälä15606532016-05-13 17:55:17 +03005565 memset(active, 0, sizeof(*active));
5566
Matt Roper3ef00282015-03-09 10:19:24 -07005567 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005568
5569 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005570 u32 tmp = hw->wm_pipe[pipe];
5571
5572 /*
5573 * For active pipes LP0 watermark is marked as
5574 * enabled, and LP1+ watermaks as disabled since
5575 * we can't really reverse compute them in case
5576 * multiple pipes are active.
5577 */
5578 active->wm[0].enable = true;
5579 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5580 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5581 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5582 active->linetime = hw->wm_linetime[pipe];
5583 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005584 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005585
5586 /*
5587 * For inactive pipes, all watermark levels
5588 * should be marked as enabled but zeroed,
5589 * which is what we'd compute them to.
5590 */
5591 for (level = 0; level <= max_level; level++)
5592 active->wm[level].enable = true;
5593 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005594
5595 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005596}
5597
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005598#define _FW_WM(value, plane) \
5599 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5600#define _FW_WM_VLV(value, plane) \
5601 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5602
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005603static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5604 struct g4x_wm_values *wm)
5605{
5606 uint32_t tmp;
5607
5608 tmp = I915_READ(DSPFW1);
5609 wm->sr.plane = _FW_WM(tmp, SR);
5610 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5611 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5612 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5613
5614 tmp = I915_READ(DSPFW2);
5615 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5616 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5617 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5618 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5619 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5620 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5621
5622 tmp = I915_READ(DSPFW3);
5623 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5624 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5625 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5626 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5627}
5628
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005629static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5630 struct vlv_wm_values *wm)
5631{
5632 enum pipe pipe;
5633 uint32_t tmp;
5634
5635 for_each_pipe(dev_priv, pipe) {
5636 tmp = I915_READ(VLV_DDL(pipe));
5637
Ville Syrjälä1b313892016-11-28 19:37:08 +02005638 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005639 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005640 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005641 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005642 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005643 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005644 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005645 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5646 }
5647
5648 tmp = I915_READ(DSPFW1);
5649 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005650 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5651 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5652 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005653
5654 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005655 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5656 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5657 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005658
5659 tmp = I915_READ(DSPFW3);
5660 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5661
5662 if (IS_CHERRYVIEW(dev_priv)) {
5663 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005664 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5665 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005666
5667 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005668 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5669 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005670
5671 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005672 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5673 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005674
5675 tmp = I915_READ(DSPHOWM);
5676 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005677 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5678 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5679 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5680 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5681 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5682 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5683 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5684 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5685 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005686 } else {
5687 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005688 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5689 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005690
5691 tmp = I915_READ(DSPHOWM);
5692 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005693 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5694 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5695 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5696 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5697 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5698 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005699 }
5700}
5701
5702#undef _FW_WM
5703#undef _FW_WM_VLV
5704
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005705void g4x_wm_get_hw_state(struct drm_device *dev)
5706{
5707 struct drm_i915_private *dev_priv = to_i915(dev);
5708 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5709 struct intel_crtc *crtc;
5710
5711 g4x_read_wm_values(dev_priv, wm);
5712
5713 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5714
5715 for_each_intel_crtc(dev, crtc) {
5716 struct intel_crtc_state *crtc_state =
5717 to_intel_crtc_state(crtc->base.state);
5718 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5719 struct g4x_pipe_wm *raw;
5720 enum pipe pipe = crtc->pipe;
5721 enum plane_id plane_id;
5722 int level, max_level;
5723
5724 active->cxsr = wm->cxsr;
5725 active->hpll_en = wm->hpll_en;
5726 active->fbc_en = wm->fbc_en;
5727
5728 active->sr = wm->sr;
5729 active->hpll = wm->hpll;
5730
5731 for_each_plane_id_on_crtc(crtc, plane_id) {
5732 active->wm.plane[plane_id] =
5733 wm->pipe[pipe].plane[plane_id];
5734 }
5735
5736 if (wm->cxsr && wm->hpll_en)
5737 max_level = G4X_WM_LEVEL_HPLL;
5738 else if (wm->cxsr)
5739 max_level = G4X_WM_LEVEL_SR;
5740 else
5741 max_level = G4X_WM_LEVEL_NORMAL;
5742
5743 level = G4X_WM_LEVEL_NORMAL;
5744 raw = &crtc_state->wm.g4x.raw[level];
5745 for_each_plane_id_on_crtc(crtc, plane_id)
5746 raw->plane[plane_id] = active->wm.plane[plane_id];
5747
5748 if (++level > max_level)
5749 goto out;
5750
5751 raw = &crtc_state->wm.g4x.raw[level];
5752 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5753 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5754 raw->plane[PLANE_SPRITE0] = 0;
5755 raw->fbc = active->sr.fbc;
5756
5757 if (++level > max_level)
5758 goto out;
5759
5760 raw = &crtc_state->wm.g4x.raw[level];
5761 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5762 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5763 raw->plane[PLANE_SPRITE0] = 0;
5764 raw->fbc = active->hpll.fbc;
5765
5766 out:
5767 for_each_plane_id_on_crtc(crtc, plane_id)
5768 g4x_raw_plane_wm_set(crtc_state, level,
5769 plane_id, USHRT_MAX);
5770 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5771
5772 crtc_state->wm.g4x.optimal = *active;
5773 crtc_state->wm.g4x.intermediate = *active;
5774
5775 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5776 pipe_name(pipe),
5777 wm->pipe[pipe].plane[PLANE_PRIMARY],
5778 wm->pipe[pipe].plane[PLANE_CURSOR],
5779 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5780 }
5781
5782 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5783 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5784 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5785 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5786 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5787 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5788}
5789
5790void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5791{
5792 struct intel_plane *plane;
5793 struct intel_crtc *crtc;
5794
5795 mutex_lock(&dev_priv->wm.wm_mutex);
5796
5797 for_each_intel_plane(&dev_priv->drm, plane) {
5798 struct intel_crtc *crtc =
5799 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5800 struct intel_crtc_state *crtc_state =
5801 to_intel_crtc_state(crtc->base.state);
5802 struct intel_plane_state *plane_state =
5803 to_intel_plane_state(plane->base.state);
5804 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5805 enum plane_id plane_id = plane->id;
5806 int level;
5807
5808 if (plane_state->base.visible)
5809 continue;
5810
5811 for (level = 0; level < 3; level++) {
5812 struct g4x_pipe_wm *raw =
5813 &crtc_state->wm.g4x.raw[level];
5814
5815 raw->plane[plane_id] = 0;
5816 wm_state->wm.plane[plane_id] = 0;
5817 }
5818
5819 if (plane_id == PLANE_PRIMARY) {
5820 for (level = 0; level < 3; level++) {
5821 struct g4x_pipe_wm *raw =
5822 &crtc_state->wm.g4x.raw[level];
5823 raw->fbc = 0;
5824 }
5825
5826 wm_state->sr.fbc = 0;
5827 wm_state->hpll.fbc = 0;
5828 wm_state->fbc_en = false;
5829 }
5830 }
5831
5832 for_each_intel_crtc(&dev_priv->drm, crtc) {
5833 struct intel_crtc_state *crtc_state =
5834 to_intel_crtc_state(crtc->base.state);
5835
5836 crtc_state->wm.g4x.intermediate =
5837 crtc_state->wm.g4x.optimal;
5838 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5839 }
5840
5841 g4x_program_watermarks(dev_priv);
5842
5843 mutex_unlock(&dev_priv->wm.wm_mutex);
5844}
5845
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005846void vlv_wm_get_hw_state(struct drm_device *dev)
5847{
5848 struct drm_i915_private *dev_priv = to_i915(dev);
5849 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02005850 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005851 u32 val;
5852
5853 vlv_read_wm_values(dev_priv, wm);
5854
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005855 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5856 wm->level = VLV_WM_LEVEL_PM2;
5857
5858 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005859 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005860
5861 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5862 if (val & DSP_MAXFIFO_PM5_ENABLE)
5863 wm->level = VLV_WM_LEVEL_PM5;
5864
Ville Syrjälä58590c12015-09-08 21:05:12 +03005865 /*
5866 * If DDR DVFS is disabled in the BIOS, Punit
5867 * will never ack the request. So if that happens
5868 * assume we don't have to enable/disable DDR DVFS
5869 * dynamically. To test that just set the REQ_ACK
5870 * bit to poke the Punit, but don't change the
5871 * HIGH/LOW bits so that we don't actually change
5872 * the current state.
5873 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005874 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03005875 val |= FORCE_DDR_FREQ_REQ_ACK;
5876 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
5877
5878 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
5879 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
5880 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
5881 "assuming DDR DVFS is disabled\n");
5882 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
5883 } else {
5884 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
5885 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
5886 wm->level = VLV_WM_LEVEL_DDR_DVFS;
5887 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005888
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005889 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005890 }
5891
Ville Syrjäläff32c542017-03-02 19:14:57 +02005892 for_each_intel_crtc(dev, crtc) {
5893 struct intel_crtc_state *crtc_state =
5894 to_intel_crtc_state(crtc->base.state);
5895 struct vlv_wm_state *active = &crtc->wm.active.vlv;
5896 const struct vlv_fifo_state *fifo_state =
5897 &crtc_state->wm.vlv.fifo_state;
5898 enum pipe pipe = crtc->pipe;
5899 enum plane_id plane_id;
5900 int level;
5901
5902 vlv_get_fifo_size(crtc_state);
5903
5904 active->num_levels = wm->level + 1;
5905 active->cxsr = wm->cxsr;
5906
Ville Syrjäläff32c542017-03-02 19:14:57 +02005907 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005908 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02005909 &crtc_state->wm.vlv.raw[level];
5910
5911 active->sr[level].plane = wm->sr.plane;
5912 active->sr[level].cursor = wm->sr.cursor;
5913
5914 for_each_plane_id_on_crtc(crtc, plane_id) {
5915 active->wm[level].plane[plane_id] =
5916 wm->pipe[pipe].plane[plane_id];
5917
5918 raw->plane[plane_id] =
5919 vlv_invert_wm_value(active->wm[level].plane[plane_id],
5920 fifo_state->plane[plane_id]);
5921 }
5922 }
5923
5924 for_each_plane_id_on_crtc(crtc, plane_id)
5925 vlv_raw_plane_wm_set(crtc_state, level,
5926 plane_id, USHRT_MAX);
5927 vlv_invalidate_wms(crtc, active, level);
5928
5929 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02005930 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02005931
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005932 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02005933 pipe_name(pipe),
5934 wm->pipe[pipe].plane[PLANE_PRIMARY],
5935 wm->pipe[pipe].plane[PLANE_CURSOR],
5936 wm->pipe[pipe].plane[PLANE_SPRITE0],
5937 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005938 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005939
5940 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
5941 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
5942}
5943
Ville Syrjälä602ae832017-03-02 19:15:02 +02005944void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
5945{
5946 struct intel_plane *plane;
5947 struct intel_crtc *crtc;
5948
5949 mutex_lock(&dev_priv->wm.wm_mutex);
5950
5951 for_each_intel_plane(&dev_priv->drm, plane) {
5952 struct intel_crtc *crtc =
5953 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5954 struct intel_crtc_state *crtc_state =
5955 to_intel_crtc_state(crtc->base.state);
5956 struct intel_plane_state *plane_state =
5957 to_intel_plane_state(plane->base.state);
5958 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
5959 const struct vlv_fifo_state *fifo_state =
5960 &crtc_state->wm.vlv.fifo_state;
5961 enum plane_id plane_id = plane->id;
5962 int level;
5963
5964 if (plane_state->base.visible)
5965 continue;
5966
5967 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005968 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02005969 &crtc_state->wm.vlv.raw[level];
5970
5971 raw->plane[plane_id] = 0;
5972
5973 wm_state->wm[level].plane[plane_id] =
5974 vlv_invert_wm_value(raw->plane[plane_id],
5975 fifo_state->plane[plane_id]);
5976 }
5977 }
5978
5979 for_each_intel_crtc(&dev_priv->drm, crtc) {
5980 struct intel_crtc_state *crtc_state =
5981 to_intel_crtc_state(crtc->base.state);
5982
5983 crtc_state->wm.vlv.intermediate =
5984 crtc_state->wm.vlv.optimal;
5985 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
5986 }
5987
5988 vlv_program_watermarks(dev_priv);
5989
5990 mutex_unlock(&dev_priv->wm.wm_mutex);
5991}
5992
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02005993/*
5994 * FIXME should probably kill this and improve
5995 * the real watermark readout/sanitation instead
5996 */
5997static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
5998{
5999 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6000 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6001 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6002
6003 /*
6004 * Don't touch WM1S_LP_EN here.
6005 * Doing so could cause underruns.
6006 */
6007}
6008
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006009void ilk_wm_get_hw_state(struct drm_device *dev)
6010{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006011 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02006012 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006013 struct drm_crtc *crtc;
6014
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006015 ilk_init_lp_watermarks(dev_priv);
6016
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01006017 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006018 ilk_pipe_wm_get_hw_state(crtc);
6019
6020 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6021 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6022 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6023
6024 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006025 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006026 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6027 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6028 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006029
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006030 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006031 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6032 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006033 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006034 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6035 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006036
6037 hw->enable_fbc_wm =
6038 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6039}
6040
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006041/**
6042 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006043 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006044 *
6045 * Calculate watermark values for the various WM regs based on current mode
6046 * and plane configuration.
6047 *
6048 * There are several cases to deal with here:
6049 * - normal (i.e. non-self-refresh)
6050 * - self-refresh (SR) mode
6051 * - lines are large relative to FIFO size (buffer can hold up to 2)
6052 * - lines are small relative to FIFO size (buffer can hold more than 2
6053 * lines), so need to account for TLB latency
6054 *
6055 * The normal calculation is:
6056 * watermark = dotclock * bytes per pixel * latency
6057 * where latency is platform & configuration dependent (we assume pessimal
6058 * values here).
6059 *
6060 * The SR calculation is:
6061 * watermark = (trunc(latency/line time)+1) * surface width *
6062 * bytes per pixel
6063 * where
6064 * line time = htotal / dotclock
6065 * surface width = hdisplay for normal plane and 64 for cursor
6066 * and latency is assumed to be high, as above.
6067 *
6068 * The final value programmed to the register should always be rounded up,
6069 * and include an extra 2 entries to account for clock crossings.
6070 *
6071 * We don't use the sprite, so we can ignore that. And on Crestline we have
6072 * to set the non-SR watermarks to 8.
6073 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006074void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006075{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006076 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006077
6078 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006079 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006080}
6081
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306082void intel_enable_ipc(struct drm_i915_private *dev_priv)
6083{
6084 u32 val;
6085
Rodrigo Vivi4d6ef0d2017-10-02 23:36:50 -07006086 /* Display WA #0477 WaDisableIPC: skl */
6087 if (IS_SKYLAKE(dev_priv)) {
6088 dev_priv->ipc_enabled = false;
6089 return;
6090 }
6091
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306092 val = I915_READ(DISP_ARB_CTL2);
6093
6094 if (dev_priv->ipc_enabled)
6095 val |= DISP_IPC_ENABLE;
6096 else
6097 val &= ~DISP_IPC_ENABLE;
6098
6099 I915_WRITE(DISP_ARB_CTL2, val);
6100}
6101
6102void intel_init_ipc(struct drm_i915_private *dev_priv)
6103{
6104 dev_priv->ipc_enabled = false;
6105 if (!HAS_IPC(dev_priv))
6106 return;
6107
6108 dev_priv->ipc_enabled = true;
6109 intel_enable_ipc(dev_priv);
6110}
6111
Jani Nikulae2828912016-01-18 09:19:47 +02006112/*
Daniel Vetter92703882012-08-09 16:46:01 +02006113 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006114 */
6115DEFINE_SPINLOCK(mchdev_lock);
6116
6117/* Global for IPS driver to get at the current i915 device. Protected by
6118 * mchdev_lock. */
6119static struct drm_i915_private *i915_mch_dev;
6120
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006121bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006122{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006123 u16 rgvswctl;
6124
Chris Wilson67520412017-03-02 13:28:01 +00006125 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006126
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006127 rgvswctl = I915_READ16(MEMSWCTL);
6128 if (rgvswctl & MEMCTL_CMD_STS) {
6129 DRM_DEBUG("gpu busy, RCS change rejected\n");
6130 return false; /* still busy with another command */
6131 }
6132
6133 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6134 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6135 I915_WRITE16(MEMSWCTL, rgvswctl);
6136 POSTING_READ16(MEMSWCTL);
6137
6138 rgvswctl |= MEMCTL_CMD_STS;
6139 I915_WRITE16(MEMSWCTL, rgvswctl);
6140
6141 return true;
6142}
6143
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006144static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006145{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006146 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006147 u8 fmax, fmin, fstart, vstart;
6148
Daniel Vetter92703882012-08-09 16:46:01 +02006149 spin_lock_irq(&mchdev_lock);
6150
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006151 rgvmodectl = I915_READ(MEMMODECTL);
6152
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006153 /* Enable temp reporting */
6154 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6155 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6156
6157 /* 100ms RC evaluation intervals */
6158 I915_WRITE(RCUPEI, 100000);
6159 I915_WRITE(RCDNEI, 100000);
6160
6161 /* Set max/min thresholds to 90ms and 80ms respectively */
6162 I915_WRITE(RCBMAXAVG, 90000);
6163 I915_WRITE(RCBMINAVG, 80000);
6164
6165 I915_WRITE(MEMIHYST, 1);
6166
6167 /* Set up min, max, and cur for interrupt handling */
6168 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6169 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6170 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6171 MEMMODE_FSTART_SHIFT;
6172
Ville Syrjälä616847e2015-09-18 20:03:19 +03006173 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006174 PXVFREQ_PX_SHIFT;
6175
Daniel Vetter20e4d402012-08-08 23:35:39 +02006176 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6177 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006178
Daniel Vetter20e4d402012-08-08 23:35:39 +02006179 dev_priv->ips.max_delay = fstart;
6180 dev_priv->ips.min_delay = fmin;
6181 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006182
6183 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6184 fmax, fmin, fstart);
6185
6186 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6187
6188 /*
6189 * Interrupts will be enabled in ironlake_irq_postinstall
6190 */
6191
6192 I915_WRITE(VIDSTART, vstart);
6193 POSTING_READ(VIDSTART);
6194
6195 rgvmodectl |= MEMMODE_SWMODE_EN;
6196 I915_WRITE(MEMMODECTL, rgvmodectl);
6197
Daniel Vetter92703882012-08-09 16:46:01 +02006198 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006199 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006200 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006201
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006202 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006203
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006204 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6205 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006206 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006207 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006208 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006209
6210 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006211}
6212
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006213static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006214{
Daniel Vetter92703882012-08-09 16:46:01 +02006215 u16 rgvswctl;
6216
6217 spin_lock_irq(&mchdev_lock);
6218
6219 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006220
6221 /* Ack interrupts, disable EFC interrupt */
6222 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6223 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6224 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6225 I915_WRITE(DEIIR, DE_PCU_EVENT);
6226 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6227
6228 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006229 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006230 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006231 rgvswctl |= MEMCTL_CMD_STS;
6232 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006233 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006234
Daniel Vetter92703882012-08-09 16:46:01 +02006235 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006236}
6237
Daniel Vetteracbe9472012-07-26 11:50:05 +02006238/* There's a funny hw issue where the hw returns all 0 when reading from
6239 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6240 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6241 * all limits and the gpu stuck at whatever frequency it is at atm).
6242 */
Akash Goel74ef1172015-03-06 11:07:19 +05306243static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006244{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006245 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006246 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006247
Daniel Vetter20b46e52012-07-26 11:16:14 +02006248 /* Only set the down limit when we've reached the lowest level to avoid
6249 * getting more interrupts, otherwise leave this clear. This prevents a
6250 * race in the hw when coming out of rc6: There's a tiny window where
6251 * the hw runs at the minimal clock before selecting the desired
6252 * frequency, if the down threshold expires in that window we will not
6253 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006254 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006255 limits = (rps->max_freq_softlimit) << 23;
6256 if (val <= rps->min_freq_softlimit)
6257 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306258 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006259 limits = rps->max_freq_softlimit << 24;
6260 if (val <= rps->min_freq_softlimit)
6261 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306262 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006263
6264 return limits;
6265}
6266
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006267static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6268{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006269 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006270 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05306271 u32 threshold_up = 0, threshold_down = 0; /* in % */
6272 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006273
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006274 new_power = rps->power;
6275 switch (rps->power) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006276 case LOW_POWER:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006277 if (val > rps->efficient_freq + 1 &&
6278 val > rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006279 new_power = BETWEEN;
6280 break;
6281
6282 case BETWEEN:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006283 if (val <= rps->efficient_freq &&
6284 val < rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006285 new_power = LOW_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006286 else if (val >= rps->rp0_freq &&
6287 val > rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006288 new_power = HIGH_POWER;
6289 break;
6290
6291 case HIGH_POWER:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006292 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6293 val < rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006294 new_power = BETWEEN;
6295 break;
6296 }
6297 /* Max/min bins are special */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006298 if (val <= rps->min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006299 new_power = LOW_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006300 if (val >= rps->max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006301 new_power = HIGH_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006302 if (new_power == rps->power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006303 return;
6304
6305 /* Note the units here are not exactly 1us, but 1280ns. */
6306 switch (new_power) {
6307 case LOW_POWER:
6308 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306309 ei_up = 16000;
6310 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006311
6312 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306313 ei_down = 32000;
6314 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006315 break;
6316
6317 case BETWEEN:
6318 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306319 ei_up = 13000;
6320 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006321
6322 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306323 ei_down = 32000;
6324 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006325 break;
6326
6327 case HIGH_POWER:
6328 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306329 ei_up = 10000;
6330 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006331
6332 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306333 ei_down = 32000;
6334 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006335 break;
6336 }
6337
Mika Kuoppala6067a272017-02-15 15:52:59 +02006338 /* When byt can survive without system hang with dynamic
6339 * sw freq adjustments, this restriction can be lifted.
6340 */
6341 if (IS_VALLEYVIEW(dev_priv))
6342 goto skip_hw_write;
6343
Akash Goel8a586432015-03-06 11:07:18 +05306344 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006345 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306346 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006347 GT_INTERVAL_FROM_US(dev_priv,
6348 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306349
6350 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006351 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306352 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006353 GT_INTERVAL_FROM_US(dev_priv,
6354 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306355
Chris Wilsona72b5622016-07-02 15:35:59 +01006356 I915_WRITE(GEN6_RP_CONTROL,
6357 GEN6_RP_MEDIA_TURBO |
6358 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6359 GEN6_RP_MEDIA_IS_GFX |
6360 GEN6_RP_ENABLE |
6361 GEN6_RP_UP_BUSY_AVG |
6362 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306363
Mika Kuoppala6067a272017-02-15 15:52:59 +02006364skip_hw_write:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006365 rps->power = new_power;
6366 rps->up_threshold = threshold_up;
6367 rps->down_threshold = threshold_down;
6368 rps->last_adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006369}
6370
Chris Wilson2876ce72014-03-28 08:03:34 +00006371static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6372{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006373 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006374 u32 mask = 0;
6375
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006376 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006377 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006378 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006379 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006380 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006381
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006382 mask &= dev_priv->pm_rps_events;
6383
Imre Deak59d02a12014-12-19 19:33:26 +02006384 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006385}
6386
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006387/* gen6_set_rps is called to update the frequency request, but should also be
6388 * called when the range (min_delay and max_delay) is modified so that we can
6389 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006390static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006391{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006392 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6393
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006394 /* min/max delay may still have been modified so be sure to
6395 * write the limits value.
6396 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006397 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006398 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006399
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006400 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306401 I915_WRITE(GEN6_RPNSWREQ,
6402 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006403 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006404 I915_WRITE(GEN6_RPNSWREQ,
6405 HSW_FREQUENCY(val));
6406 else
6407 I915_WRITE(GEN6_RPNSWREQ,
6408 GEN6_FREQUENCY(val) |
6409 GEN6_OFFSET(0) |
6410 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006411 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006412
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006413 /* Make sure we continue to get interrupts
6414 * until we hit the minimum or maximum frequencies.
6415 */
Akash Goel74ef1172015-03-06 11:07:19 +05306416 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006417 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006418
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006419 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006420 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006421
6422 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006423}
6424
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006425static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006426{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006427 int err;
6428
Chris Wilsondc979972016-05-10 14:10:04 +01006429 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006430 "Odd GPU freq value\n"))
6431 val &= ~1;
6432
Deepak Scd25dd52015-07-10 18:31:40 +05306433 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6434
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006435 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006436 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6437 if (err)
6438 return err;
6439
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006440 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006441 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006442
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006443 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006444 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006445
6446 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006447}
6448
Deepak Sa7f6e232015-05-09 18:04:44 +05306449/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306450 *
6451 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306452 * 1. Forcewake Media well.
6453 * 2. Request idle freq.
6454 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306455*/
6456static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6457{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006458 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6459 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006460 int err;
Deepak S5549d252014-06-28 11:26:11 +05306461
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006462 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306463 return;
6464
Chris Wilsonc9efef72017-01-02 15:28:45 +00006465 /* The punit delays the write of the frequency and voltage until it
6466 * determines the GPU is awake. During normal usage we don't want to
6467 * waste power changing the frequency if the GPU is sleeping (rc6).
6468 * However, the GPU and driver is now idle and we do not want to delay
6469 * switching to minimum voltage (reducing power whilst idle) as we do
6470 * not expect to be woken in the near future and so must flush the
6471 * change by waking the device.
6472 *
6473 * We choose to take the media powerwell (either would do to trick the
6474 * punit into committing the voltage change) as that takes a lot less
6475 * power than the render powerwell.
6476 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306477 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006478 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306479 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006480
6481 if (err)
6482 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306483}
6484
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006485void gen6_rps_busy(struct drm_i915_private *dev_priv)
6486{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006487 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6488
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006489 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006490 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006491 u8 freq;
6492
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006493 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006494 gen6_rps_reset_ei(dev_priv);
6495 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006496 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006497
Chris Wilsonc33d2472016-07-04 08:08:36 +01006498 gen6_enable_rps_interrupts(dev_priv);
6499
Chris Wilsonbd648182017-02-10 15:03:48 +00006500 /* Use the user's desired frequency as a guide, but for better
6501 * performance, jump directly to RPe as our starting frequency.
6502 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006503 freq = max(rps->cur_freq,
6504 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006505
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006506 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006507 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006508 rps->min_freq_softlimit,
6509 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006510 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006511 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006512 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006513}
6514
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006515void gen6_rps_idle(struct drm_i915_private *dev_priv)
6516{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006517 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6518
Chris Wilsonc33d2472016-07-04 08:08:36 +01006519 /* Flush our bottom-half so that it does not race with us
6520 * setting the idle frequency and so that it is bounded by
6521 * our rpm wakeref. And then disable the interrupts to stop any
6522 * futher RPS reclocking whilst we are asleep.
6523 */
6524 gen6_disable_rps_interrupts(dev_priv);
6525
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006526 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006527 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006528 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306529 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006530 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006531 gen6_set_rps(dev_priv, rps->idle_freq);
6532 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006533 I915_WRITE(GEN6_PMINTRMSK,
6534 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006535 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006536 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006537}
6538
Chris Wilsone61e0f52018-02-21 09:56:36 +00006539void gen6_rps_boost(struct i915_request *rq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006540 struct intel_rps_client *rps_client)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006541{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006542 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006543 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006544 bool boost;
6545
Chris Wilson8d3afd72015-05-21 21:01:47 +01006546 /* This is intentionally racy! We peek at the state here, then
6547 * validate inside the RPS worker.
6548 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006549 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006550 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006551
Chris Wilson253a2812018-02-06 14:31:37 +00006552 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
6553 return;
6554
Chris Wilsone61e0f52018-02-21 09:56:36 +00006555 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006556 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006557 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006558 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6559 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006560 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006561 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006562 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006563 if (!boost)
6564 return;
6565
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006566 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6567 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006568
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006569 atomic_inc(rps_client ? &rps_client->boosts : &rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006570}
6571
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006572int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006573{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006574 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006575 int err;
6576
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006577 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006578 GEM_BUG_ON(val > rps->max_freq);
6579 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006580
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006581 if (!rps->enabled) {
6582 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006583 return 0;
6584 }
6585
Chris Wilsondc979972016-05-10 14:10:04 +01006586 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006587 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006588 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006589 err = gen6_set_rps(dev_priv, val);
6590
6591 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006592}
6593
Chris Wilsondc979972016-05-10 14:10:04 +01006594static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006595{
Zhe Wang20e49362014-11-04 17:07:05 +00006596 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006597 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006598}
6599
Chris Wilsondc979972016-05-10 14:10:04 +01006600static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306601{
Akash Goel2030d682016-04-23 00:05:45 +05306602 I915_WRITE(GEN6_RP_CONTROL, 0);
6603}
6604
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006605static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006606{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006607 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006608}
6609
6610static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6611{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006612 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306613 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006614}
6615
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006616static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306617{
Deepak S38807742014-05-23 21:00:15 +05306618 I915_WRITE(GEN6_RC_CONTROL, 0);
6619}
6620
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006621static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6622{
6623 I915_WRITE(GEN6_RP_CONTROL, 0);
6624}
6625
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006626static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006627{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006628 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006629 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006630 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006631
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006632 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006633
Mika Kuoppala59bad942015-01-16 11:34:40 +02006634 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006635}
6636
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006637static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6638{
6639 I915_WRITE(GEN6_RP_CONTROL, 0);
6640}
6641
Chris Wilsondc979972016-05-10 14:10:04 +01006642static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306643{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306644 bool enable_rc6 = true;
6645 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006646 u32 rc_ctl;
6647 int rc_sw_target;
6648
6649 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6650 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6651 RC_SW_TARGET_STATE_SHIFT;
6652 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6653 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6654 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6655 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6656 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306657
6658 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006659 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306660 enable_rc6 = false;
6661 }
6662
6663 /*
6664 * The exact context size is not known for BXT, so assume a page size
6665 * for this check.
6666 */
6667 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006668 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6669 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006670 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306671 enable_rc6 = false;
6672 }
6673
6674 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6675 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6676 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6677 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006678 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306679 enable_rc6 = false;
6680 }
6681
Imre Deakfc619842016-06-29 19:13:55 +03006682 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6683 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6684 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6685 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6686 enable_rc6 = false;
6687 }
6688
6689 if (!I915_READ(GEN6_GFXPAUSE)) {
6690 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6691 enable_rc6 = false;
6692 }
6693
6694 if (!I915_READ(GEN8_MISC_CTRL0)) {
6695 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306696 enable_rc6 = false;
6697 }
6698
6699 return enable_rc6;
6700}
6701
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006702static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006703{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006704 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006705
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006706 /* Powersaving is controlled by the host when inside a VM */
6707 if (intel_vgpu_active(i915))
6708 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306709
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006710 if (info->has_rc6 &&
6711 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306712 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006713 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306714 }
6715
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006716 /*
6717 * We assume that we do not have any deep rc6 levels if we don't have
6718 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6719 * as the initial coarse check for rc6 in general, moving on to
6720 * progressively finer/deeper levels.
6721 */
6722 if (!info->has_rc6 && info->has_rc6p)
6723 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006724
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006725 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006726}
6727
Chris Wilsondc979972016-05-10 14:10:04 +01006728static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006729{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006730 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6731
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006732 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006733
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006734 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006735 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006736 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006737 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6738 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6739 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006740 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006741 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006742 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
6743 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6744 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006745 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006746 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006747 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006748
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006749 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006750 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006751 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006752 u32 ddcc_status = 0;
6753
6754 if (sandybridge_pcode_read(dev_priv,
6755 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6756 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006757 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006758 clamp_t(u8,
6759 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006760 rps->min_freq,
6761 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006762 }
6763
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006764 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05306765 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006766 * the natural hardware unit for SKL
6767 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006768 rps->rp0_freq *= GEN9_FREQ_SCALER;
6769 rps->rp1_freq *= GEN9_FREQ_SCALER;
6770 rps->min_freq *= GEN9_FREQ_SCALER;
6771 rps->max_freq *= GEN9_FREQ_SCALER;
6772 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05306773 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006774}
6775
Chris Wilson3a45b052016-07-13 09:10:32 +01006776static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006777 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006778{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006779 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6780 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01006781
6782 /* force a reset */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006783 rps->power = -1;
6784 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01006785
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006786 if (set(dev_priv, freq))
6787 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006788}
6789
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006790/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006791static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006792{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006793 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6794
David Weinehall36fe7782017-11-17 10:01:46 +02006795 /* Program defaults and thresholds for RPS */
6796 if (IS_GEN9(dev_priv))
6797 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6798 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006799
Akash Goel0beb0592015-03-06 11:07:20 +05306800 /* 1 second timeout*/
6801 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6802 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6803
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006804 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006805
Akash Goel0beb0592015-03-06 11:07:20 +05306806 /* Leaning on the below call to gen6_set_rps to program/setup the
6807 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6808 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01006809 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006810
6811 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6812}
6813
Chris Wilsondc979972016-05-10 14:10:04 +01006814static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006815{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006816 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306817 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006818 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00006819
6820 /* 1a: Software RC state - RC0 */
6821 I915_WRITE(GEN6_RC_STATE, 0);
6822
6823 /* 1b: Get forcewake during program sequence. Although the driver
6824 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006825 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006826
6827 /* 2a: Disable RC states. */
6828 I915_WRITE(GEN6_RC_CONTROL, 0);
6829
6830 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006831 if (INTEL_GEN(dev_priv) >= 10) {
6832 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
6833 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
6834 } else if (IS_SKYLAKE(dev_priv)) {
6835 /*
6836 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
6837 * when CPG is enabled
6838 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306839 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006840 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306841 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006842 }
6843
Zhe Wang20e49362014-11-04 17:07:05 +00006844 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6845 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306846 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006847 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306848
Dave Gordon1a3d1892016-05-13 15:36:30 +01006849 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306850 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
6851
Zhe Wang20e49362014-11-04 17:07:05 +00006852 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006853
Chris Wilsonc1beabc2018-01-22 13:55:41 +00006854 /*
6855 * 2c: Program Coarse Power Gating Policies.
6856 *
6857 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
6858 * use instead is a more conservative estimate for the maximum time
6859 * it takes us to service a CS interrupt and submit a new ELSP - that
6860 * is the time which the GPU is idle waiting for the CPU to select the
6861 * next request to execute. If the idle hysteresis is less than that
6862 * interrupt service latency, the hardware will automatically gate
6863 * the power well and we will then incur the wake up cost on top of
6864 * the service latency. A similar guide from intel_pstate is that we
6865 * do not want the enable hysteresis to less than the wakeup latency.
6866 *
6867 * igt/gem_exec_nop/sequential provides a rough estimate for the
6868 * service latency, and puts it around 10us for Broadwell (and other
6869 * big core) and around 40us for Broxton (and other low power cores).
6870 * [Note that for legacy ringbuffer submission, this is less than 1us!]
6871 * However, the wakeup latency on Broxton is closer to 100us. To be
6872 * conservative, we have to factor in a context switch on top (due
6873 * to ksoftirqd).
6874 */
6875 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
6876 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00006877
Zhe Wang20e49362014-11-04 17:07:05 +00006878 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00006879 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07006880
6881 /* WaRsUseTimeoutMode:cnl (pre-prod) */
6882 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
6883 rc6_mode = GEN7_RC_CTL_TO_MODE;
6884 else
6885 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
6886
Chris Wilson1c044f92017-01-25 17:26:01 +00006887 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006888 GEN6_RC_CTL_HW_ENABLE |
6889 GEN6_RC_CTL_RC6_ENABLE |
6890 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00006891
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306892 /*
6893 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08006894 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306895 */
Chris Wilsondc979972016-05-10 14:10:04 +01006896 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306897 I915_WRITE(GEN9_PG_ENABLE, 0);
6898 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006899 I915_WRITE(GEN9_PG_ENABLE,
6900 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00006901
Mika Kuoppala59bad942015-01-16 11:34:40 +02006902 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006903}
6904
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006905static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006906{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006907 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306908 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006909
6910 /* 1a: Software RC state - RC0 */
6911 I915_WRITE(GEN6_RC_STATE, 0);
6912
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006913 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006914 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006915 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006916
6917 /* 2a: Disable RC states. */
6918 I915_WRITE(GEN6_RC_CONTROL, 0);
6919
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006920 /* 2b: Program RC6 thresholds.*/
6921 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6922 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6923 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306924 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006925 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006926 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01006927 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006928
6929 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01006930
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006931 I915_WRITE(GEN6_RC_CONTROL,
6932 GEN6_RC_CTL_HW_ENABLE |
6933 GEN7_RC_CTL_TO_MODE |
6934 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006935
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006936 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6937}
6938
6939static void gen8_enable_rps(struct drm_i915_private *dev_priv)
6940{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006941 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6942
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006943 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6944
6945 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07006946 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006947 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07006948 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006949 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02006950 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
6951 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006952
Daniel Vetter7526ed72014-09-29 15:07:19 +02006953 /* Docs recommend 900MHz, and 300 MHz respectively */
6954 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006955 rps->max_freq_softlimit << 24 |
6956 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006957
Daniel Vetter7526ed72014-09-29 15:07:19 +02006958 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
6959 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
6960 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
6961 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006962
Daniel Vetter7526ed72014-09-29 15:07:19 +02006963 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006964
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006965 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02006966 I915_WRITE(GEN6_RP_CONTROL,
6967 GEN6_RP_MEDIA_TURBO |
6968 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6969 GEN6_RP_MEDIA_IS_GFX |
6970 GEN6_RP_ENABLE |
6971 GEN6_RP_UP_BUSY_AVG |
6972 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006973
Chris Wilson3a45b052016-07-13 09:10:32 +01006974 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006975
Mika Kuoppala59bad942015-01-16 11:34:40 +02006976 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006977}
6978
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006979static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006980{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006981 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306982 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006983 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006984 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00006985 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006986
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006987 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006988
6989 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006990 gtfifodbg = I915_READ(GTFIFODBG);
6991 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006992 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
6993 I915_WRITE(GTFIFODBG, gtfifodbg);
6994 }
6995
Mika Kuoppala59bad942015-01-16 11:34:40 +02006996 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006997
6998 /* disable the counters and set deterministic thresholds */
6999 I915_WRITE(GEN6_RC_CONTROL, 0);
7000
7001 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7002 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7003 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7004 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7005 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7006
Akash Goel3b3f1652016-10-13 22:44:48 +05307007 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007008 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007009
7010 I915_WRITE(GEN6_RC_SLEEP, 0);
7011 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007012 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007013 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7014 else
7015 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007016 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007017 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7018
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007019 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007020 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7021 if (HAS_RC6p(dev_priv))
7022 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7023 if (HAS_RC6pp(dev_priv))
7024 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007025 I915_WRITE(GEN6_RC_CONTROL,
7026 rc6_mask |
7027 GEN6_RC_CTL_EI_MODE(1) |
7028 GEN6_RC_CTL_HW_ENABLE);
7029
Ben Widawsky31643d52012-09-26 10:34:01 -07007030 rc6vids = 0;
7031 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01007032 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007033 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01007034 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007035 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7036 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7037 rc6vids &= 0xffff00;
7038 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7039 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7040 if (ret)
7041 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7042 }
7043
Mika Kuoppala59bad942015-01-16 11:34:40 +02007044 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007045}
7046
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007047static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7048{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007049 /* Here begins a magic sequence of register writes to enable
7050 * auto-downclocking.
7051 *
7052 * Perhaps there might be some value in exposing these to
7053 * userspace...
7054 */
7055 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7056
7057 /* Power down if completely idle for over 50ms */
7058 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7059 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7060
7061 reset_rps(dev_priv, gen6_set_rps);
7062
7063 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7064}
7065
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007066static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007067{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007068 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007069 const int min_freq = 15;
7070 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007071 unsigned int gpu_freq;
7072 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307073 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007074 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007075
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007076 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007077
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007078 if (rps->max_freq <= rps->min_freq)
7079 return;
7080
Ben Widawskyeda79642013-10-07 17:15:48 -03007081 policy = cpufreq_cpu_get(0);
7082 if (policy) {
7083 max_ia_freq = policy->cpuinfo.max_freq;
7084 cpufreq_cpu_put(policy);
7085 } else {
7086 /*
7087 * Default to measured freq if none found, PCU will ensure we
7088 * don't go over
7089 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007090 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007091 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007092
7093 /* Convert from kHz to MHz */
7094 max_ia_freq /= 1000;
7095
Ben Widawsky153b4b952013-10-22 22:05:09 -07007096 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007097 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7098 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007099
Chris Wilsond586b5f2018-03-08 14:26:48 +00007100 min_gpu_freq = rps->min_freq;
7101 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007102 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307103 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007104 min_gpu_freq /= GEN9_FREQ_SCALER;
7105 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307106 }
7107
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007108 /*
7109 * For each potential GPU frequency, load a ring frequency we'd like
7110 * to use for memory access. We do this by specifying the IA frequency
7111 * the PCU should use as a reference to determine the ring frequency.
7112 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307113 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007114 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007115 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007116
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007117 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307118 /*
7119 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7120 * No floor required for ring frequency on SKL.
7121 */
7122 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007123 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007124 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7125 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007126 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007127 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007128 ring_freq = max(min_ring_freq, ring_freq);
7129 /* leave ia_freq as the default, chosen by cpufreq */
7130 } else {
7131 /* On older processors, there is no separate ring
7132 * clock domain, so in order to boost the bandwidth
7133 * of the ring, we need to upclock the CPU (ia_freq).
7134 *
7135 * For GPU frequencies less than 750MHz,
7136 * just use the lowest ring freq.
7137 */
7138 if (gpu_freq < min_freq)
7139 ia_freq = 800;
7140 else
7141 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7142 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7143 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007144
Ben Widawsky42c05262012-09-26 10:34:00 -07007145 sandybridge_pcode_write(dev_priv,
7146 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007147 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7148 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7149 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007150 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007151}
7152
Ville Syrjälä03af2042014-06-28 02:03:53 +03007153static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307154{
7155 u32 val, rp0;
7156
Jani Nikula5b5929c2015-10-07 11:17:46 +03007157 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307158
Imre Deak43b67992016-08-31 19:13:02 +03007159 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007160 case 8:
7161 /* (2 * 4) config */
7162 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7163 break;
7164 case 12:
7165 /* (2 * 6) config */
7166 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7167 break;
7168 case 16:
7169 /* (2 * 8) config */
7170 default:
7171 /* Setting (2 * 8) Min RP0 for any other combination */
7172 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7173 break;
Deepak S095acd52015-01-17 11:05:59 +05307174 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007175
7176 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7177
Deepak S2b6b3a02014-05-27 15:59:30 +05307178 return rp0;
7179}
7180
7181static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7182{
7183 u32 val, rpe;
7184
7185 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7186 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7187
7188 return rpe;
7189}
7190
Deepak S7707df42014-07-12 18:46:14 +05307191static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7192{
7193 u32 val, rp1;
7194
Jani Nikula5b5929c2015-10-07 11:17:46 +03007195 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7196 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7197
Deepak S7707df42014-07-12 18:46:14 +05307198 return rp1;
7199}
7200
Deepak S96676fe2016-08-12 18:46:41 +05307201static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7202{
7203 u32 val, rpn;
7204
7205 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7206 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7207 FB_GFX_FREQ_FUSE_MASK);
7208
7209 return rpn;
7210}
7211
Deepak Sf8f2b002014-07-10 13:16:21 +05307212static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7213{
7214 u32 val, rp1;
7215
7216 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7217
7218 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7219
7220 return rp1;
7221}
7222
Ville Syrjälä03af2042014-06-28 02:03:53 +03007223static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007224{
7225 u32 val, rp0;
7226
Jani Nikula64936252013-05-22 15:36:20 +03007227 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007228
7229 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7230 /* Clamp to max */
7231 rp0 = min_t(u32, rp0, 0xea);
7232
7233 return rp0;
7234}
7235
7236static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7237{
7238 u32 val, rpe;
7239
Jani Nikula64936252013-05-22 15:36:20 +03007240 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007241 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007242 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007243 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7244
7245 return rpe;
7246}
7247
Ville Syrjälä03af2042014-06-28 02:03:53 +03007248static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007249{
Imre Deak36146032014-12-04 18:39:35 +02007250 u32 val;
7251
7252 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7253 /*
7254 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7255 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7256 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7257 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7258 * to make sure it matches what Punit accepts.
7259 */
7260 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007261}
7262
Imre Deakae484342014-03-31 15:10:44 +03007263/* Check that the pctx buffer wasn't move under us. */
7264static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7265{
7266 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7267
Matthew Auld77894222017-12-11 15:18:18 +00007268 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007269 dev_priv->vlv_pctx->stolen->start);
7270}
7271
Deepak S38807742014-05-23 21:00:15 +05307272
7273/* Check that the pcbr address is not empty. */
7274static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7275{
7276 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7277
7278 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7279}
7280
Chris Wilsondc979972016-05-10 14:10:04 +01007281static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307282{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007283 resource_size_t pctx_paddr, paddr;
7284 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307285 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307286
Deepak S38807742014-05-23 21:00:15 +05307287 pcbr = I915_READ(VLV_PCBR);
7288 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007289 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007290 paddr = dev_priv->dsm.end + 1 - pctx_size;
7291 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307292
7293 pctx_paddr = (paddr & (~4095));
7294 I915_WRITE(VLV_PCBR, pctx_paddr);
7295 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007296
7297 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307298}
7299
Chris Wilsondc979972016-05-10 14:10:04 +01007300static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007301{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007302 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007303 resource_size_t pctx_paddr;
7304 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007305 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007306
7307 pcbr = I915_READ(VLV_PCBR);
7308 if (pcbr) {
7309 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007310 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007311
Matthew Auld77894222017-12-11 15:18:18 +00007312 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007313 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007314 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007315 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007316 pctx_size);
7317 goto out;
7318 }
7319
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007320 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7321
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007322 /*
7323 * From the Gunit register HAS:
7324 * The Gfx driver is expected to program this register and ensure
7325 * proper allocation within Gfx stolen memory. For example, this
7326 * register should be programmed such than the PCBR range does not
7327 * overlap with other ranges, such as the frame buffer, protected
7328 * memory, or any other relevant ranges.
7329 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007330 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007331 if (!pctx) {
7332 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007333 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007334 }
7335
Matthew Auld77894222017-12-11 15:18:18 +00007336 GEM_BUG_ON(range_overflows_t(u64,
7337 dev_priv->dsm.start,
7338 pctx->stolen->start,
7339 U32_MAX));
7340 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007341 I915_WRITE(VLV_PCBR, pctx_paddr);
7342
7343out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007344 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007345 dev_priv->vlv_pctx = pctx;
7346}
7347
Chris Wilsondc979972016-05-10 14:10:04 +01007348static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007349{
Chris Wilson818fed42018-07-12 11:54:54 +01007350 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007351
Chris Wilson818fed42018-07-12 11:54:54 +01007352 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7353 if (pctx)
7354 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007355}
7356
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007357static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7358{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007359 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007360 vlv_get_cck_clock(dev_priv, "GPLL ref",
7361 CCK_GPLL_CLOCK_CONTROL,
7362 dev_priv->czclk_freq);
7363
7364 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007365 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007366}
7367
Chris Wilsondc979972016-05-10 14:10:04 +01007368static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007369{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007370 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007371 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007372
Chris Wilsondc979972016-05-10 14:10:04 +01007373 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007374
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007375 vlv_init_gpll_ref_freq(dev_priv);
7376
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007377 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7378 switch ((val >> 6) & 3) {
7379 case 0:
7380 case 1:
7381 dev_priv->mem_freq = 800;
7382 break;
7383 case 2:
7384 dev_priv->mem_freq = 1066;
7385 break;
7386 case 3:
7387 dev_priv->mem_freq = 1333;
7388 break;
7389 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007390 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007391
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007392 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7393 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007394 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007395 intel_gpu_freq(dev_priv, rps->max_freq),
7396 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007397
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007398 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007399 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007400 intel_gpu_freq(dev_priv, rps->efficient_freq),
7401 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007402
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007403 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307404 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007405 intel_gpu_freq(dev_priv, rps->rp1_freq),
7406 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307407
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007408 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007409 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007410 intel_gpu_freq(dev_priv, rps->min_freq),
7411 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007412}
7413
Chris Wilsondc979972016-05-10 14:10:04 +01007414static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307415{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007416 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007417 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307418
Chris Wilsondc979972016-05-10 14:10:04 +01007419 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307420
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007421 vlv_init_gpll_ref_freq(dev_priv);
7422
Ville Syrjäläa5805162015-05-26 20:42:30 +03007423 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007424 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007425 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007426
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007427 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007428 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007429 dev_priv->mem_freq = 2000;
7430 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007431 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007432 dev_priv->mem_freq = 1600;
7433 break;
7434 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007435 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007436
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007437 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7438 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307439 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007440 intel_gpu_freq(dev_priv, rps->max_freq),
7441 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307442
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007443 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307444 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007445 intel_gpu_freq(dev_priv, rps->efficient_freq),
7446 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307447
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007448 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307449 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007450 intel_gpu_freq(dev_priv, rps->rp1_freq),
7451 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307452
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007453 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307454 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007455 intel_gpu_freq(dev_priv, rps->min_freq),
7456 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307457
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007458 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7459 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007460 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307461}
7462
Chris Wilsondc979972016-05-10 14:10:04 +01007463static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007464{
Chris Wilsondc979972016-05-10 14:10:04 +01007465 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007466}
7467
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007468static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307469{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007470 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307471 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007472 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307473
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007474 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7475 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307476 if (gtfifodbg) {
7477 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7478 gtfifodbg);
7479 I915_WRITE(GTFIFODBG, gtfifodbg);
7480 }
7481
7482 cherryview_check_pctx(dev_priv);
7483
7484 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7485 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007486 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307487
Ville Syrjälä160614a2015-01-19 13:50:47 +02007488 /* Disable RC states. */
7489 I915_WRITE(GEN6_RC_CONTROL, 0);
7490
Deepak S38807742014-05-23 21:00:15 +05307491 /* 2a: Program RC6 thresholds.*/
7492 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7493 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7494 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7495
Akash Goel3b3f1652016-10-13 22:44:48 +05307496 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007497 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307498 I915_WRITE(GEN6_RC_SLEEP, 0);
7499
Deepak Sf4f71c72015-03-28 15:23:35 +05307500 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7501 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307502
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007503 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307504 I915_WRITE(VLV_COUNTER_CONTROL,
7505 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7506 VLV_MEDIA_RC6_COUNT_EN |
7507 VLV_RENDER_RC6_COUNT_EN));
7508
7509 /* For now we assume BIOS is allocating and populating the PCBR */
7510 pcbr = I915_READ(VLV_PCBR);
7511
Deepak S38807742014-05-23 21:00:15 +05307512 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007513 rc6_mode = 0;
7514 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007515 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307516 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7517
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007518 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7519}
7520
7521static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7522{
7523 u32 val;
7524
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007525 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7526
7527 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007528 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307529 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7530 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7531 I915_WRITE(GEN6_RP_UP_EI, 66000);
7532 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7533
7534 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7535
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007536 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307537 I915_WRITE(GEN6_RP_CONTROL,
7538 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007539 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307540 GEN6_RP_ENABLE |
7541 GEN6_RP_UP_BUSY_AVG |
7542 GEN6_RP_DOWN_IDLE_AVG);
7543
Deepak S3ef62342015-04-29 08:36:24 +05307544 /* Setting Fixed Bias */
7545 val = VLV_OVERRIDE_EN |
7546 VLV_SOC_TDP_EN |
7547 CHV_BIAS_CPU_50_SOC_50;
7548 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7549
Deepak S2b6b3a02014-05-27 15:59:30 +05307550 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7551
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007552 /* RPS code assumes GPLL is used */
7553 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7554
Jani Nikula742f4912015-09-03 11:16:09 +03007555 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307556 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7557
Chris Wilson3a45b052016-07-13 09:10:32 +01007558 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307559
Mika Kuoppala59bad942015-01-16 11:34:40 +02007560 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307561}
7562
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007563static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007564{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007565 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307566 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007567 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007568
Imre Deakae484342014-03-31 15:10:44 +03007569 valleyview_check_pctx(dev_priv);
7570
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007571 gtfifodbg = I915_READ(GTFIFODBG);
7572 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007573 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7574 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007575 I915_WRITE(GTFIFODBG, gtfifodbg);
7576 }
7577
Mika Kuoppala59bad942015-01-16 11:34:40 +02007578 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007579
Ville Syrjälä160614a2015-01-19 13:50:47 +02007580 /* Disable RC states. */
7581 I915_WRITE(GEN6_RC_CONTROL, 0);
7582
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007583 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7584 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7585 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7586
7587 for_each_engine(engine, dev_priv, id)
7588 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7589
7590 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7591
7592 /* Allows RC6 residency counter to work */
7593 I915_WRITE(VLV_COUNTER_CONTROL,
7594 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7595 VLV_MEDIA_RC0_COUNT_EN |
7596 VLV_RENDER_RC0_COUNT_EN |
7597 VLV_MEDIA_RC6_COUNT_EN |
7598 VLV_RENDER_RC6_COUNT_EN));
7599
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007600 I915_WRITE(GEN6_RC_CONTROL,
7601 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007602
7603 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7604}
7605
7606static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7607{
7608 u32 val;
7609
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007610 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7611
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007612 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007613 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7614 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7615 I915_WRITE(GEN6_RP_UP_EI, 66000);
7616 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7617
7618 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7619
7620 I915_WRITE(GEN6_RP_CONTROL,
7621 GEN6_RP_MEDIA_TURBO |
7622 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7623 GEN6_RP_MEDIA_IS_GFX |
7624 GEN6_RP_ENABLE |
7625 GEN6_RP_UP_BUSY_AVG |
7626 GEN6_RP_DOWN_IDLE_CONT);
7627
Deepak S3ef62342015-04-29 08:36:24 +05307628 /* Setting Fixed Bias */
7629 val = VLV_OVERRIDE_EN |
7630 VLV_SOC_TDP_EN |
7631 VLV_BIAS_CPU_125_SOC_875;
7632 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7633
Jani Nikula64936252013-05-22 15:36:20 +03007634 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007635
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007636 /* RPS code assumes GPLL is used */
7637 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7638
Jani Nikula742f4912015-09-03 11:16:09 +03007639 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007640 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7641
Chris Wilson3a45b052016-07-13 09:10:32 +01007642 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007643
Mika Kuoppala59bad942015-01-16 11:34:40 +02007644 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007645}
7646
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007647static unsigned long intel_pxfreq(u32 vidfreq)
7648{
7649 unsigned long freq;
7650 int div = (vidfreq & 0x3f0000) >> 16;
7651 int post = (vidfreq & 0x3000) >> 12;
7652 int pre = (vidfreq & 0x7);
7653
7654 if (!pre)
7655 return 0;
7656
7657 freq = ((div * 133333) / ((1<<post) * pre));
7658
7659 return freq;
7660}
7661
Daniel Vettereb48eb02012-04-26 23:28:12 +02007662static const struct cparams {
7663 u16 i;
7664 u16 t;
7665 u16 m;
7666 u16 c;
7667} cparams[] = {
7668 { 1, 1333, 301, 28664 },
7669 { 1, 1066, 294, 24460 },
7670 { 1, 800, 294, 25192 },
7671 { 0, 1333, 276, 27605 },
7672 { 0, 1066, 276, 27605 },
7673 { 0, 800, 231, 23784 },
7674};
7675
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007676static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007677{
7678 u64 total_count, diff, ret;
7679 u32 count1, count2, count3, m = 0, c = 0;
7680 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7681 int i;
7682
Chris Wilson67520412017-03-02 13:28:01 +00007683 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007684
Daniel Vetter20e4d402012-08-08 23:35:39 +02007685 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007686
7687 /* Prevent division-by-zero if we are asking too fast.
7688 * Also, we don't get interesting results if we are polling
7689 * faster than once in 10ms, so just return the saved value
7690 * in such cases.
7691 */
7692 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007693 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007694
7695 count1 = I915_READ(DMIEC);
7696 count2 = I915_READ(DDREC);
7697 count3 = I915_READ(CSIEC);
7698
7699 total_count = count1 + count2 + count3;
7700
7701 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007702 if (total_count < dev_priv->ips.last_count1) {
7703 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007704 diff += total_count;
7705 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007706 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007707 }
7708
7709 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007710 if (cparams[i].i == dev_priv->ips.c_m &&
7711 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007712 m = cparams[i].m;
7713 c = cparams[i].c;
7714 break;
7715 }
7716 }
7717
7718 diff = div_u64(diff, diff1);
7719 ret = ((m * diff) + c);
7720 ret = div_u64(ret, 10);
7721
Daniel Vetter20e4d402012-08-08 23:35:39 +02007722 dev_priv->ips.last_count1 = total_count;
7723 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007724
Daniel Vetter20e4d402012-08-08 23:35:39 +02007725 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007726
7727 return ret;
7728}
7729
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007730unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7731{
7732 unsigned long val;
7733
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007734 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007735 return 0;
7736
7737 spin_lock_irq(&mchdev_lock);
7738
7739 val = __i915_chipset_val(dev_priv);
7740
7741 spin_unlock_irq(&mchdev_lock);
7742
7743 return val;
7744}
7745
Daniel Vettereb48eb02012-04-26 23:28:12 +02007746unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7747{
7748 unsigned long m, x, b;
7749 u32 tsfs;
7750
7751 tsfs = I915_READ(TSFS);
7752
7753 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7754 x = I915_READ8(TR1);
7755
7756 b = tsfs & TSFS_INTR_MASK;
7757
7758 return ((m * x) / 127) - b;
7759}
7760
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007761static int _pxvid_to_vd(u8 pxvid)
7762{
7763 if (pxvid == 0)
7764 return 0;
7765
7766 if (pxvid >= 8 && pxvid < 31)
7767 pxvid = 31;
7768
7769 return (pxvid + 2) * 125;
7770}
7771
7772static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007773{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007774 const int vd = _pxvid_to_vd(pxvid);
7775 const int vm = vd - 1125;
7776
Chris Wilsondc979972016-05-10 14:10:04 +01007777 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007778 return vm > 0 ? vm : 0;
7779
7780 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007781}
7782
Daniel Vetter02d71952012-08-09 16:44:54 +02007783static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007784{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007785 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007786 u32 count;
7787
Chris Wilson67520412017-03-02 13:28:01 +00007788 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007789
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007790 now = ktime_get_raw_ns();
7791 diffms = now - dev_priv->ips.last_time2;
7792 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007793
7794 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02007795 if (!diffms)
7796 return;
7797
7798 count = I915_READ(GFXEC);
7799
Daniel Vetter20e4d402012-08-08 23:35:39 +02007800 if (count < dev_priv->ips.last_count2) {
7801 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007802 diff += count;
7803 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007804 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007805 }
7806
Daniel Vetter20e4d402012-08-08 23:35:39 +02007807 dev_priv->ips.last_count2 = count;
7808 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007809
7810 /* More magic constants... */
7811 diff = diff * 1181;
7812 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02007813 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007814}
7815
Daniel Vetter02d71952012-08-09 16:44:54 +02007816void i915_update_gfx_val(struct drm_i915_private *dev_priv)
7817{
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007818 if (!IS_GEN5(dev_priv))
Daniel Vetter02d71952012-08-09 16:44:54 +02007819 return;
7820
Daniel Vetter92703882012-08-09 16:46:01 +02007821 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007822
7823 __i915_update_gfx_val(dev_priv);
7824
Daniel Vetter92703882012-08-09 16:46:01 +02007825 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007826}
7827
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007828static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007829{
7830 unsigned long t, corr, state1, corr2, state2;
7831 u32 pxvid, ext_v;
7832
Chris Wilson67520412017-03-02 13:28:01 +00007833 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007834
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007835 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02007836 pxvid = (pxvid >> 24) & 0x7f;
7837 ext_v = pvid_to_extvid(dev_priv, pxvid);
7838
7839 state1 = ext_v;
7840
7841 t = i915_mch_val(dev_priv);
7842
7843 /* Revel in the empirically derived constants */
7844
7845 /* Correction factor in 1/100000 units */
7846 if (t > 80)
7847 corr = ((t * 2349) + 135940);
7848 else if (t >= 50)
7849 corr = ((t * 964) + 29317);
7850 else /* < 50 */
7851 corr = ((t * 301) + 1004);
7852
7853 corr = corr * ((150142 * state1) / 10000 - 78642);
7854 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02007855 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007856
7857 state2 = (corr2 * state1) / 10000;
7858 state2 /= 100; /* convert to mW */
7859
Daniel Vetter02d71952012-08-09 16:44:54 +02007860 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007861
Daniel Vetter20e4d402012-08-08 23:35:39 +02007862 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007863}
7864
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007865unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
7866{
7867 unsigned long val;
7868
Tvrtko Ursulin0f550a22018-02-09 21:58:47 +00007869 if (!IS_GEN5(dev_priv))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007870 return 0;
7871
7872 spin_lock_irq(&mchdev_lock);
7873
7874 val = __i915_gfx_val(dev_priv);
7875
7876 spin_unlock_irq(&mchdev_lock);
7877
7878 return val;
7879}
7880
Daniel Vettereb48eb02012-04-26 23:28:12 +02007881/**
7882 * i915_read_mch_val - return value for IPS use
7883 *
7884 * Calculate and return a value for the IPS driver to use when deciding whether
7885 * we have thermal and power headroom to increase CPU or GPU power budget.
7886 */
7887unsigned long i915_read_mch_val(void)
7888{
7889 struct drm_i915_private *dev_priv;
7890 unsigned long chipset_val, graphics_val, ret = 0;
7891
Daniel Vetter92703882012-08-09 16:46:01 +02007892 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007893 if (!i915_mch_dev)
7894 goto out_unlock;
7895 dev_priv = i915_mch_dev;
7896
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007897 chipset_val = __i915_chipset_val(dev_priv);
7898 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007899
7900 ret = chipset_val + graphics_val;
7901
7902out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007903 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007904
7905 return ret;
7906}
7907EXPORT_SYMBOL_GPL(i915_read_mch_val);
7908
7909/**
7910 * i915_gpu_raise - raise GPU frequency limit
7911 *
7912 * Raise the limit; IPS indicates we have thermal headroom.
7913 */
7914bool i915_gpu_raise(void)
7915{
7916 struct drm_i915_private *dev_priv;
7917 bool ret = true;
7918
Daniel Vetter92703882012-08-09 16:46:01 +02007919 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007920 if (!i915_mch_dev) {
7921 ret = false;
7922 goto out_unlock;
7923 }
7924 dev_priv = i915_mch_dev;
7925
Daniel Vetter20e4d402012-08-08 23:35:39 +02007926 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
7927 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007928
7929out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007930 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007931
7932 return ret;
7933}
7934EXPORT_SYMBOL_GPL(i915_gpu_raise);
7935
7936/**
7937 * i915_gpu_lower - lower GPU frequency limit
7938 *
7939 * IPS indicates we're close to a thermal limit, so throttle back the GPU
7940 * frequency maximum.
7941 */
7942bool i915_gpu_lower(void)
7943{
7944 struct drm_i915_private *dev_priv;
7945 bool ret = true;
7946
Daniel Vetter92703882012-08-09 16:46:01 +02007947 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007948 if (!i915_mch_dev) {
7949 ret = false;
7950 goto out_unlock;
7951 }
7952 dev_priv = i915_mch_dev;
7953
Daniel Vetter20e4d402012-08-08 23:35:39 +02007954 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
7955 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007956
7957out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007958 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007959
7960 return ret;
7961}
7962EXPORT_SYMBOL_GPL(i915_gpu_lower);
7963
7964/**
7965 * i915_gpu_busy - indicate GPU business to IPS
7966 *
7967 * Tell the IPS driver whether or not the GPU is busy.
7968 */
7969bool i915_gpu_busy(void)
7970{
Daniel Vettereb48eb02012-04-26 23:28:12 +02007971 bool ret = false;
7972
Daniel Vetter92703882012-08-09 16:46:01 +02007973 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01007974 if (i915_mch_dev)
7975 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02007976 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007977
7978 return ret;
7979}
7980EXPORT_SYMBOL_GPL(i915_gpu_busy);
7981
7982/**
7983 * i915_gpu_turbo_disable - disable graphics turbo
7984 *
7985 * Disable graphics turbo by resetting the max frequency and setting the
7986 * current frequency to the default.
7987 */
7988bool i915_gpu_turbo_disable(void)
7989{
7990 struct drm_i915_private *dev_priv;
7991 bool ret = true;
7992
Daniel Vetter92703882012-08-09 16:46:01 +02007993 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007994 if (!i915_mch_dev) {
7995 ret = false;
7996 goto out_unlock;
7997 }
7998 dev_priv = i915_mch_dev;
7999
Daniel Vetter20e4d402012-08-08 23:35:39 +02008000 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008001
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008002 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02008003 ret = false;
8004
8005out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008006 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008007
8008 return ret;
8009}
8010EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8011
8012/**
8013 * Tells the intel_ips driver that the i915 driver is now loaded, if
8014 * IPS got loaded first.
8015 *
8016 * This awkward dance is so that neither module has to depend on the
8017 * other in order for IPS to do the appropriate communication of
8018 * GPU turbo limits to i915.
8019 */
8020static void
8021ips_ping_for_i915_load(void)
8022{
8023 void (*link)(void);
8024
8025 link = symbol_get(ips_link_to_i915_driver);
8026 if (link) {
8027 link();
8028 symbol_put(ips_link_to_i915_driver);
8029 }
8030}
8031
8032void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8033{
Daniel Vetter02d71952012-08-09 16:44:54 +02008034 /* We only register the i915 ips part with intel-ips once everything is
8035 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02008036 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008037 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02008038 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008039
8040 ips_ping_for_i915_load();
8041}
8042
8043void intel_gpu_ips_teardown(void)
8044{
Daniel Vetter92703882012-08-09 16:46:01 +02008045 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008046 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02008047 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008048}
Deepak S76c3552f2014-01-30 23:08:16 +05308049
Chris Wilsondc979972016-05-10 14:10:04 +01008050static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008051{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008052 u32 lcfuse;
8053 u8 pxw[16];
8054 int i;
8055
8056 /* Disable to program */
8057 I915_WRITE(ECR, 0);
8058 POSTING_READ(ECR);
8059
8060 /* Program energy weights for various events */
8061 I915_WRITE(SDEW, 0x15040d00);
8062 I915_WRITE(CSIEW0, 0x007f0000);
8063 I915_WRITE(CSIEW1, 0x1e220004);
8064 I915_WRITE(CSIEW2, 0x04000004);
8065
8066 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008067 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008068 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008069 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008070
8071 /* Program P-state weights to account for frequency power adjustment */
8072 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008073 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008074 unsigned long freq = intel_pxfreq(pxvidfreq);
8075 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8076 PXVFREQ_PX_SHIFT;
8077 unsigned long val;
8078
8079 val = vid * vid;
8080 val *= (freq / 1000);
8081 val *= 255;
8082 val /= (127*127*900);
8083 if (val > 0xff)
8084 DRM_ERROR("bad pxval: %ld\n", val);
8085 pxw[i] = val;
8086 }
8087 /* Render standby states get 0 weight */
8088 pxw[14] = 0;
8089 pxw[15] = 0;
8090
8091 for (i = 0; i < 4; i++) {
8092 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8093 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008094 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008095 }
8096
8097 /* Adjust magic regs to magic values (more experimental results) */
8098 I915_WRITE(OGW0, 0);
8099 I915_WRITE(OGW1, 0);
8100 I915_WRITE(EG0, 0x00007f00);
8101 I915_WRITE(EG1, 0x0000000e);
8102 I915_WRITE(EG2, 0x000e0000);
8103 I915_WRITE(EG3, 0x68000300);
8104 I915_WRITE(EG4, 0x42000000);
8105 I915_WRITE(EG5, 0x00140031);
8106 I915_WRITE(EG6, 0);
8107 I915_WRITE(EG7, 0);
8108
8109 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008110 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008111
8112 /* Enable PMON + select events */
8113 I915_WRITE(ECR, 0x80000019);
8114
8115 lcfuse = I915_READ(LCFUSE02);
8116
Daniel Vetter20e4d402012-08-08 23:35:39 +02008117 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008118}
8119
Chris Wilsondc979972016-05-10 14:10:04 +01008120void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008121{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008122 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8123
Imre Deakb268c692015-12-15 20:10:31 +02008124 /*
8125 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8126 * requirement.
8127 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008128 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008129 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
8130 intel_runtime_pm_get(dev_priv);
8131 }
Imre Deake6069ca2014-04-18 16:01:02 +03008132
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008133 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01008134
8135 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008136 if (IS_CHERRYVIEW(dev_priv))
8137 cherryview_init_gt_powersave(dev_priv);
8138 else if (IS_VALLEYVIEW(dev_priv))
8139 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008140 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008141 gen6_init_rps_frequencies(dev_priv);
8142
8143 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008144 rps->idle_freq = rps->min_freq;
8145 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008146
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008147 rps->max_freq_softlimit = rps->max_freq;
8148 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008149
8150 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008151 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01008152 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008153 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01008154 intel_freq_opcode(dev_priv, 450));
8155
Chris Wilson99ac9612016-07-13 09:10:34 +01008156 /* After setting max-softlimit, find the overclock max freq */
8157 if (IS_GEN6(dev_priv) ||
8158 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8159 u32 params = 0;
8160
8161 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8162 if (params & BIT(31)) { /* OC supported */
8163 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008164 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008165 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008166 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008167 }
8168 }
8169
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008170 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008171 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008172
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008173 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03008174}
8175
Chris Wilsondc979972016-05-10 14:10:04 +01008176void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008177{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008178 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008179 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008180
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008181 if (!HAS_RC6(dev_priv))
Imre Deakb268c692015-12-15 20:10:31 +02008182 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03008183}
8184
Chris Wilson54b4f682016-07-21 21:16:19 +01008185/**
8186 * intel_suspend_gt_powersave - suspend PM work and helper threads
8187 * @dev_priv: i915 device
8188 *
8189 * We don't want to disable RC6 or other features here, we just want
8190 * to make sure any work we've queued has finished and won't bother
8191 * us while we're suspended.
8192 */
8193void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8194{
8195 if (INTEL_GEN(dev_priv) < 6)
8196 return;
8197
Chris Wilson54b4f682016-07-21 21:16:19 +01008198 /* gen6_rps_idle() will be called later to disable interrupts */
8199}
8200
Chris Wilsonb7137e02016-07-13 09:10:37 +01008201void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8202{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008203 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8204 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008205 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008206
Oscar Mateod02b98b2018-04-05 17:00:50 +03008207 if (INTEL_GEN(dev_priv) >= 11)
8208 gen11_reset_rps_interrupts(dev_priv);
Mika Kuoppala51951ae2018-02-28 12:11:53 +02008209 else
Oscar Mateod02b98b2018-04-05 17:00:50 +03008210 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008211}
8212
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008213static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8214{
8215 lockdep_assert_held(&i915->pcu_lock);
8216
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008217 if (!i915->gt_pm.llc_pstate.enabled)
8218 return;
8219
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008220 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008221
8222 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008223}
8224
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008225static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8226{
8227 lockdep_assert_held(&dev_priv->pcu_lock);
8228
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008229 if (!dev_priv->gt_pm.rc6.enabled)
8230 return;
8231
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008232 if (INTEL_GEN(dev_priv) >= 9)
8233 gen9_disable_rc6(dev_priv);
8234 else if (IS_CHERRYVIEW(dev_priv))
8235 cherryview_disable_rc6(dev_priv);
8236 else if (IS_VALLEYVIEW(dev_priv))
8237 valleyview_disable_rc6(dev_priv);
8238 else if (INTEL_GEN(dev_priv) >= 6)
8239 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008240
8241 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008242}
8243
8244static void intel_disable_rps(struct drm_i915_private *dev_priv)
8245{
8246 lockdep_assert_held(&dev_priv->pcu_lock);
8247
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008248 if (!dev_priv->gt_pm.rps.enabled)
8249 return;
8250
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008251 if (INTEL_GEN(dev_priv) >= 9)
8252 gen9_disable_rps(dev_priv);
8253 else if (IS_CHERRYVIEW(dev_priv))
8254 cherryview_disable_rps(dev_priv);
8255 else if (IS_VALLEYVIEW(dev_priv))
8256 valleyview_disable_rps(dev_priv);
8257 else if (INTEL_GEN(dev_priv) >= 6)
8258 gen6_disable_rps(dev_priv);
8259 else if (IS_IRONLAKE_M(dev_priv))
8260 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008261
8262 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008263}
8264
Chris Wilsondc979972016-05-10 14:10:04 +01008265void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008266{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008267 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008268
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008269 intel_disable_rc6(dev_priv);
8270 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008271 if (HAS_LLC(dev_priv))
8272 intel_disable_llc_pstate(dev_priv);
8273
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008274 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008275}
8276
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008277static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8278{
8279 lockdep_assert_held(&i915->pcu_lock);
8280
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008281 if (i915->gt_pm.llc_pstate.enabled)
8282 return;
8283
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008284 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008285
8286 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008287}
8288
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008289static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8290{
8291 lockdep_assert_held(&dev_priv->pcu_lock);
8292
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008293 if (dev_priv->gt_pm.rc6.enabled)
8294 return;
8295
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008296 if (IS_CHERRYVIEW(dev_priv))
8297 cherryview_enable_rc6(dev_priv);
8298 else if (IS_VALLEYVIEW(dev_priv))
8299 valleyview_enable_rc6(dev_priv);
8300 else if (INTEL_GEN(dev_priv) >= 9)
8301 gen9_enable_rc6(dev_priv);
8302 else if (IS_BROADWELL(dev_priv))
8303 gen8_enable_rc6(dev_priv);
8304 else if (INTEL_GEN(dev_priv) >= 6)
8305 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008306
8307 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008308}
8309
8310static void intel_enable_rps(struct drm_i915_private *dev_priv)
8311{
8312 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8313
8314 lockdep_assert_held(&dev_priv->pcu_lock);
8315
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008316 if (rps->enabled)
8317 return;
8318
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008319 if (IS_CHERRYVIEW(dev_priv)) {
8320 cherryview_enable_rps(dev_priv);
8321 } else if (IS_VALLEYVIEW(dev_priv)) {
8322 valleyview_enable_rps(dev_priv);
8323 } else if (INTEL_GEN(dev_priv) >= 9) {
8324 gen9_enable_rps(dev_priv);
8325 } else if (IS_BROADWELL(dev_priv)) {
8326 gen8_enable_rps(dev_priv);
8327 } else if (INTEL_GEN(dev_priv) >= 6) {
8328 gen6_enable_rps(dev_priv);
8329 } else if (IS_IRONLAKE_M(dev_priv)) {
8330 ironlake_enable_drps(dev_priv);
8331 intel_init_emon(dev_priv);
8332 }
8333
8334 WARN_ON(rps->max_freq < rps->min_freq);
8335 WARN_ON(rps->idle_freq > rps->max_freq);
8336
8337 WARN_ON(rps->efficient_freq < rps->min_freq);
8338 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008339
8340 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008341}
8342
Chris Wilsonb7137e02016-07-13 09:10:37 +01008343void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8344{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008345 /* Powersaving is controlled by the host when inside a VM */
8346 if (intel_vgpu_active(dev_priv))
8347 return;
8348
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008349 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008350
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008351 if (HAS_RC6(dev_priv))
8352 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008353 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008354 if (HAS_LLC(dev_priv))
8355 intel_enable_llc_pstate(dev_priv);
8356
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008357 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008358}
Imre Deakc6df39b2014-04-14 20:24:29 +03008359
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008360static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008361{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008362 /*
8363 * On Ibex Peak and Cougar Point, we need to disable clock
8364 * gating for the panel power sequencer or it will fail to
8365 * start up when no ports are active.
8366 */
8367 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8368}
8369
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008370static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008371{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008372 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008373
Damien Lespiau055e3932014-08-18 13:49:10 +01008374 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008375 I915_WRITE(DSPCNTR(pipe),
8376 I915_READ(DSPCNTR(pipe)) |
8377 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008378
8379 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8380 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008381 }
8382}
8383
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008384static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008385{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008386 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008387
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008388 /*
8389 * Required for FBC
8390 * WaFbcDisableDpfcClockGating:ilk
8391 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008392 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8393 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8394 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008395
8396 I915_WRITE(PCH_3DCGDIS0,
8397 MARIUNIT_CLOCK_GATE_DISABLE |
8398 SVSMUNIT_CLOCK_GATE_DISABLE);
8399 I915_WRITE(PCH_3DCGDIS1,
8400 VFMUNIT_CLOCK_GATE_DISABLE);
8401
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008402 /*
8403 * According to the spec the following bits should be set in
8404 * order to enable memory self-refresh
8405 * The bit 22/21 of 0x42004
8406 * The bit 5 of 0x42020
8407 * The bit 15 of 0x45000
8408 */
8409 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8410 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8411 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008412 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008413 I915_WRITE(DISP_ARB_CTL,
8414 (I915_READ(DISP_ARB_CTL) |
8415 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008416
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008417 /*
8418 * Based on the document from hardware guys the following bits
8419 * should be set unconditionally in order to enable FBC.
8420 * The bit 22 of 0x42000
8421 * The bit 22 of 0x42004
8422 * The bit 7,8,9 of 0x42020.
8423 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008424 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008425 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008426 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8427 I915_READ(ILK_DISPLAY_CHICKEN1) |
8428 ILK_FBCQ_DIS);
8429 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8430 I915_READ(ILK_DISPLAY_CHICKEN2) |
8431 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008432 }
8433
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008434 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8435
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008436 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8437 I915_READ(ILK_DISPLAY_CHICKEN2) |
8438 ILK_ELPIN_409_SELECT);
8439 I915_WRITE(_3D_CHICKEN2,
8440 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8441 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008442
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008443 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008444 I915_WRITE(CACHE_MODE_0,
8445 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008446
Akash Goel4e046322014-04-04 17:14:38 +05308447 /* WaDisable_RenderCache_OperationalFlush:ilk */
8448 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8449
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008450 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008451
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008452 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008453}
8454
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008455static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008456{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008457 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008458 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008459
8460 /*
8461 * On Ibex Peak and Cougar Point, we need to disable clock
8462 * gating for the panel power sequencer or it will fail to
8463 * start up when no ports are active.
8464 */
Jesse Barnescd664072013-10-02 10:34:19 -07008465 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8466 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8467 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008468 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8469 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008470 /* The below fixes the weird display corruption, a few pixels shifted
8471 * downward, on (only) LVDS of some HP laptops with IVY.
8472 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008473 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008474 val = I915_READ(TRANS_CHICKEN2(pipe));
8475 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8476 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008477 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008478 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008479 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8480 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8481 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008482 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8483 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008484 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008485 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008486 I915_WRITE(TRANS_CHICKEN1(pipe),
8487 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8488 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008489}
8490
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008491static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008492{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008493 uint32_t tmp;
8494
8495 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008496 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8497 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8498 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008499}
8500
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008501static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008502{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008503 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008504
Damien Lespiau231e54f2012-10-19 17:55:41 +01008505 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008506
8507 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8508 I915_READ(ILK_DISPLAY_CHICKEN2) |
8509 ILK_ELPIN_409_SELECT);
8510
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008511 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008512 I915_WRITE(_3D_CHICKEN,
8513 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8514
Akash Goel4e046322014-04-04 17:14:38 +05308515 /* WaDisable_RenderCache_OperationalFlush:snb */
8516 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8517
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008518 /*
8519 * BSpec recoomends 8x4 when MSAA is used,
8520 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008521 *
8522 * Note that PS/WM thread counts depend on the WIZ hashing
8523 * disable bit, which we don't touch here, but it's good
8524 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008525 */
8526 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008527 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008528
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008529 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008530 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008531
8532 I915_WRITE(GEN6_UCGCTL1,
8533 I915_READ(GEN6_UCGCTL1) |
8534 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8535 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8536
8537 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8538 * gating disable must be set. Failure to set it results in
8539 * flickering pixels due to Z write ordering failures after
8540 * some amount of runtime in the Mesa "fire" demo, and Unigine
8541 * Sanctuary and Tropics, and apparently anything else with
8542 * alpha test or pixel discard.
8543 *
8544 * According to the spec, bit 11 (RCCUNIT) must also be set,
8545 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008546 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008547 * WaDisableRCCUnitClockGating:snb
8548 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008549 */
8550 I915_WRITE(GEN6_UCGCTL2,
8551 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8552 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8553
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008554 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008555 I915_WRITE(_3D_CHICKEN3,
8556 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008557
8558 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008559 * Bspec says:
8560 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8561 * 3DSTATE_SF number of SF output attributes is more than 16."
8562 */
8563 I915_WRITE(_3D_CHICKEN3,
8564 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8565
8566 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008567 * According to the spec the following bits should be
8568 * set in order to enable memory self-refresh and fbc:
8569 * The bit21 and bit22 of 0x42000
8570 * The bit21 and bit22 of 0x42004
8571 * The bit5 and bit7 of 0x42020
8572 * The bit14 of 0x70180
8573 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008574 *
8575 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008576 */
8577 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8578 I915_READ(ILK_DISPLAY_CHICKEN1) |
8579 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8580 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8581 I915_READ(ILK_DISPLAY_CHICKEN2) |
8582 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008583 I915_WRITE(ILK_DSPCLK_GATE_D,
8584 I915_READ(ILK_DSPCLK_GATE_D) |
8585 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8586 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008587
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008588 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008589
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008590 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008591
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008592 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008593}
8594
8595static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8596{
8597 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8598
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008599 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008600 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008601 *
8602 * This actually overrides the dispatch
8603 * mode for all thread types.
8604 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008605 reg &= ~GEN7_FF_SCHED_MASK;
8606 reg |= GEN7_FF_TS_SCHED_HW;
8607 reg |= GEN7_FF_VS_SCHED_HW;
8608 reg |= GEN7_FF_DS_SCHED_HW;
8609
8610 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8611}
8612
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008613static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008614{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008615 /*
8616 * TODO: this bit should only be enabled when really needed, then
8617 * disabled when not needed anymore in order to save power.
8618 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008619 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008620 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8621 I915_READ(SOUTH_DSPCLK_GATE_D) |
8622 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008623
8624 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008625 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8626 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008627 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008628}
8629
Ville Syrjälä712bf362016-10-31 22:37:23 +02008630static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008631{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008632 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008633 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8634
8635 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8636 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8637 }
8638}
8639
Imre Deak450174f2016-05-03 15:54:21 +03008640static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8641 int general_prio_credits,
8642 int high_prio_credits)
8643{
8644 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008645 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008646
8647 /* WaTempDisableDOPClkGating:bdw */
8648 misccpctl = I915_READ(GEN7_MISCCPCTL);
8649 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8650
Oscar Mateo930a7842017-10-17 13:25:45 -07008651 val = I915_READ(GEN8_L3SQCREG1);
8652 val &= ~L3_PRIO_CREDITS_MASK;
8653 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8654 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8655 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008656
8657 /*
8658 * Wait at least 100 clocks before re-enabling clock gating.
8659 * See the definition of L3SQCREG1 in BSpec.
8660 */
8661 POSTING_READ(GEN8_L3SQCREG1);
8662 udelay(1);
8663 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8664}
8665
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008666static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
8667{
8668 /* This is not an Wa. Enable to reduce Sampler power */
8669 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
8670 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
8671}
8672
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008673static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8674{
8675 if (!HAS_PCH_CNP(dev_priv))
8676 return;
8677
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08008678 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008679 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8680 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008681}
8682
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008683static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008684{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008685 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008686 cnp_init_clock_gating(dev_priv);
8687
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008688 /* This is not an Wa. Enable for better image quality */
8689 I915_WRITE(_3D_CHICKEN3,
8690 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8691
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008692 /* WaEnableChickenDCPR:cnl */
8693 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8694 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8695
8696 /* WaFbcWakeMemOn:cnl */
8697 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8698 DISP_FBC_MEMORY_WAKE);
8699
Chris Wilson34991bd2017-11-11 10:03:36 +00008700 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8701 /* ReadHitWriteOnlyDisable:cnl */
8702 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008703 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8704 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008705 val |= SARBUNIT_CLKGATE_DIS;
8706 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008707
Rodrigo Vivia4713c52018-03-07 14:09:12 -08008708 /* Wa_2201832410:cnl */
8709 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
8710 val |= GWUNIT_CLKGATE_DIS;
8711 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
8712
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008713 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08008714 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008715 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8716 val |= VFUNIT_CLKGATE_DIS;
8717 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008718}
8719
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008720static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8721{
8722 cnp_init_clock_gating(dev_priv);
8723 gen9_init_clock_gating(dev_priv);
8724
8725 /* WaFbcNukeOnHostModify:cfl */
8726 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8727 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8728}
8729
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008730static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008731{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008732 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008733
8734 /* WaDisableSDEUnitClockGating:kbl */
8735 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8736 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8737 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008738
8739 /* WaDisableGamClockGating:kbl */
8740 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8741 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8742 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008743
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008744 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008745 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8746 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008747}
8748
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008749static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008750{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008751 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008752
8753 /* WAC6entrylatency:skl */
8754 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8755 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008756
8757 /* WaFbcNukeOnHostModify:skl */
8758 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8759 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008760}
8761
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008762static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008763{
Matthew Auld8cb09832017-10-06 23:18:23 +01008764 /* The GTT cache must be disabled if the system is using 2M pages. */
8765 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
8766 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00008767 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008768
Ben Widawskyab57fff2013-12-12 15:28:04 -08008769 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008770 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008771
Ben Widawskyab57fff2013-12-12 15:28:04 -08008772 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008773 I915_WRITE(CHICKEN_PAR1_1,
8774 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8775
Ben Widawskyab57fff2013-12-12 15:28:04 -08008776 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008777 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008778 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008779 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008780 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008781 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008782
Ben Widawskyab57fff2013-12-12 15:28:04 -08008783 /* WaVSRefCountFullforceMissDisable:bdw */
8784 /* WaDSRefCountFullforceMissDisable:bdw */
8785 I915_WRITE(GEN7_FF_THREAD_MODE,
8786 I915_READ(GEN7_FF_THREAD_MODE) &
8787 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008788
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008789 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8790 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008791
8792 /* WaDisableSDEUnitClockGating:bdw */
8793 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8794 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00008795
Imre Deak450174f2016-05-03 15:54:21 +03008796 /* WaProgramL3SqcReg1Default:bdw */
8797 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03008798
Matthew Auld8cb09832017-10-06 23:18:23 +01008799 /* WaGttCachingOffByDefault:bdw */
8800 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008801
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008802 /* WaKVMNotificationOnConfigChange:bdw */
8803 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8804 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8805
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008806 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00008807
8808 /* WaDisableDopClockGating:bdw
8809 *
8810 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
8811 * clock gating.
8812 */
8813 I915_WRITE(GEN6_UCGCTL1,
8814 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008815}
8816
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008817static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008818{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008819 /* L3 caching of data atomics doesn't work -- disable it. */
8820 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
8821 I915_WRITE(HSW_ROW_CHICKEN3,
8822 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
8823
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008824 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008825 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8826 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8827 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8828
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02008829 /* WaVSRefCountFullforceMissDisable:hsw */
8830 I915_WRITE(GEN7_FF_THREAD_MODE,
8831 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008832
Akash Goel4e046322014-04-04 17:14:38 +05308833 /* WaDisable_RenderCache_OperationalFlush:hsw */
8834 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8835
Chia-I Wufe27c602014-01-28 13:29:33 +08008836 /* enable HiZ Raw Stall Optimization */
8837 I915_WRITE(CACHE_MODE_0_GEN7,
8838 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8839
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008840 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008841 I915_WRITE(CACHE_MODE_1,
8842 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008843
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008844 /*
8845 * BSpec recommends 8x4 when MSAA is used,
8846 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008847 *
8848 * Note that PS/WM thread counts depend on the WIZ hashing
8849 * disable bit, which we don't touch here, but it's good
8850 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008851 */
8852 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008853 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008854
Kenneth Graunke94411592014-12-31 16:23:00 -08008855 /* WaSampleCChickenBitEnable:hsw */
8856 I915_WRITE(HALF_SLICE_CHICKEN3,
8857 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
8858
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008859 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07008860 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
8861
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008862 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008863}
8864
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008865static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008866{
Ben Widawsky20848222012-05-04 18:58:59 -07008867 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008868
Damien Lespiau231e54f2012-10-19 17:55:41 +01008869 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008870
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008871 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05008872 I915_WRITE(_3D_CHICKEN3,
8873 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8874
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008875 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008876 I915_WRITE(IVB_CHICKEN3,
8877 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8878 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8879
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008880 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008881 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07008882 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
8883 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008884
Akash Goel4e046322014-04-04 17:14:38 +05308885 /* WaDisable_RenderCache_OperationalFlush:ivb */
8886 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8887
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008888 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008889 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8890 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8891
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008892 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008893 I915_WRITE(GEN7_L3CNTLREG1,
8894 GEN7_WA_FOR_GEN7_L3_CONTROL);
8895 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07008896 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008897 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07008898 I915_WRITE(GEN7_ROW_CHICKEN2,
8899 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008900 else {
8901 /* must write both registers */
8902 I915_WRITE(GEN7_ROW_CHICKEN2,
8903 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07008904 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
8905 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008906 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008907
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008908 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05008909 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8910 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8911
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02008912 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008913 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008914 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008915 */
8916 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02008917 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008918
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008919 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008920 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8921 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8922 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8923
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008924 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008925
8926 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02008927
Chris Wilson22721342014-03-04 09:41:43 +00008928 if (0) { /* causes HiZ corruption on ivb:gt1 */
8929 /* enable HiZ Raw Stall Optimization */
8930 I915_WRITE(CACHE_MODE_0_GEN7,
8931 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8932 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08008933
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008934 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02008935 I915_WRITE(CACHE_MODE_1,
8936 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07008937
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008938 /*
8939 * BSpec recommends 8x4 when MSAA is used,
8940 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008941 *
8942 * Note that PS/WM thread counts depend on the WIZ hashing
8943 * disable bit, which we don't touch here, but it's good
8944 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008945 */
8946 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008947 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008948
Ben Widawsky20848222012-05-04 18:58:59 -07008949 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
8950 snpcr &= ~GEN6_MBC_SNPCR_MASK;
8951 snpcr |= GEN6_MBC_SNPCR_MED;
8952 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008953
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008954 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008955 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008956
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008957 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008958}
8959
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008960static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008961{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008962 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05008963 I915_WRITE(_3D_CHICKEN3,
8964 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8965
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008966 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008967 I915_WRITE(IVB_CHICKEN3,
8968 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8969 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8970
Ville Syrjäläfad7d362014-01-22 21:32:39 +02008971 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008972 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07008973 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08008974 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
8975 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008976
Akash Goel4e046322014-04-04 17:14:38 +05308977 /* WaDisable_RenderCache_OperationalFlush:vlv */
8978 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8979
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008980 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05008981 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8982 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8983
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008984 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07008985 I915_WRITE(GEN7_ROW_CHICKEN2,
8986 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8987
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008988 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008989 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8990 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8991 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8992
Ville Syrjälä46680e02014-01-22 21:33:01 +02008993 gen7_setup_fixed_func_scheduler(dev_priv);
8994
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008995 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008996 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008997 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008998 */
8999 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009000 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009001
Akash Goelc98f5062014-03-24 23:00:07 +05309002 /* WaDisableL3Bank2xClockGate:vlv
9003 * Disabling L3 clock gating- MMIO 940c[25] = 1
9004 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9005 I915_WRITE(GEN7_UCGCTL4,
9006 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009007
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009008 /*
9009 * BSpec says this must be set, even though
9010 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9011 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009012 I915_WRITE(CACHE_MODE_1,
9013 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009014
9015 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009016 * BSpec recommends 8x4 when MSAA is used,
9017 * however in practice 16x4 seems fastest.
9018 *
9019 * Note that PS/WM thread counts depend on the WIZ hashing
9020 * disable bit, which we don't touch here, but it's good
9021 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9022 */
9023 I915_WRITE(GEN7_GT_MODE,
9024 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9025
9026 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009027 * WaIncreaseL3CreditsForVLVB0:vlv
9028 * This is the hardware default actually.
9029 */
9030 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9031
9032 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009033 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009034 * Disable clock gating on th GCFG unit to prevent a delay
9035 * in the reporting of vblank events.
9036 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009037 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009038}
9039
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009040static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009041{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009042 /* WaVSRefCountFullforceMissDisable:chv */
9043 /* WaDSRefCountFullforceMissDisable:chv */
9044 I915_WRITE(GEN7_FF_THREAD_MODE,
9045 I915_READ(GEN7_FF_THREAD_MODE) &
9046 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009047
9048 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9049 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9050 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009051
9052 /* WaDisableCSUnitClockGating:chv */
9053 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9054 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009055
9056 /* WaDisableSDEUnitClockGating:chv */
9057 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9058 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009059
9060 /*
Imre Deak450174f2016-05-03 15:54:21 +03009061 * WaProgramL3SqcReg1Default:chv
9062 * See gfxspecs/Related Documents/Performance Guide/
9063 * LSQC Setting Recommendations.
9064 */
9065 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9066
9067 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009068 * GTT cache may not work with big pages, so if those
9069 * are ever enabled GTT cache may need to be disabled.
9070 */
9071 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009072}
9073
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009074static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009075{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009076 uint32_t dspclk_gate;
9077
9078 I915_WRITE(RENCLK_GATE_D1, 0);
9079 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9080 GS_UNIT_CLOCK_GATE_DISABLE |
9081 CL_UNIT_CLOCK_GATE_DISABLE);
9082 I915_WRITE(RAMCLK_GATE_D, 0);
9083 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9084 OVRUNIT_CLOCK_GATE_DISABLE |
9085 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009086 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009087 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9088 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009089
9090 /* WaDisableRenderCachePipelinedFlush */
9091 I915_WRITE(CACHE_MODE_0,
9092 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009093
Akash Goel4e046322014-04-04 17:14:38 +05309094 /* WaDisable_RenderCache_OperationalFlush:g4x */
9095 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9096
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009097 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009098}
9099
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009100static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009101{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009102 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9103 I915_WRITE(RENCLK_GATE_D2, 0);
9104 I915_WRITE(DSPCLK_GATE_D, 0);
9105 I915_WRITE(RAMCLK_GATE_D, 0);
9106 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009107 I915_WRITE(MI_ARB_STATE,
9108 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309109
9110 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9111 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009112}
9113
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009114static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009115{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009116 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9117 I965_RCC_CLOCK_GATE_DISABLE |
9118 I965_RCPB_CLOCK_GATE_DISABLE |
9119 I965_ISC_CLOCK_GATE_DISABLE |
9120 I965_FBC_CLOCK_GATE_DISABLE);
9121 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009122 I915_WRITE(MI_ARB_STATE,
9123 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309124
9125 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9126 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009127}
9128
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009129static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009130{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009131 u32 dstate = I915_READ(D_STATE);
9132
9133 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9134 DSTATE_DOT_CLOCK_GATING;
9135 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009136
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009137 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009138 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009139
9140 /* IIR "flip pending" means done if this bit is set */
9141 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009142
9143 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009144 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009145
9146 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9147 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009148
9149 I915_WRITE(MI_ARB_STATE,
9150 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009151}
9152
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009153static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009154{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009155 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009156
9157 /* interrupts should cause a wake up from C3 */
9158 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9159 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009160
9161 I915_WRITE(MEM_MODE,
9162 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009163}
9164
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009165static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009166{
Ville Syrjälä10383922014-08-15 01:21:54 +03009167 I915_WRITE(MEM_MODE,
9168 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9169 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009170}
9171
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009172void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009173{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009174 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009175}
9176
Ville Syrjälä712bf362016-10-31 22:37:23 +02009177void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009178{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009179 if (HAS_PCH_LPT(dev_priv))
9180 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009181}
9182
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009183static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009184{
9185 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9186}
9187
9188/**
9189 * intel_init_clock_gating_hooks - setup the clock gating hooks
9190 * @dev_priv: device private
9191 *
9192 * Setup the hooks that configure which clocks of a given platform can be
9193 * gated and also apply various GT and display specific workarounds for these
9194 * platforms. Note that some GT specific workarounds are applied separately
9195 * when GPU contexts or batchbuffers start their execution.
9196 */
9197void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9198{
Oscar Mateocc38cae2018-05-08 14:29:23 -07009199 if (IS_ICELAKE(dev_priv))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009200 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009201 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009202 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009203 else if (IS_COFFEELAKE(dev_priv))
9204 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009205 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009206 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009207 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009208 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009209 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009210 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009211 else if (IS_GEMINILAKE(dev_priv))
9212 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009213 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009214 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009215 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009216 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009217 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009218 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009219 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009220 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009221 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009222 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009223 else if (IS_GEN6(dev_priv))
9224 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
9225 else if (IS_GEN5(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009226 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009227 else if (IS_G4X(dev_priv))
9228 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009229 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009230 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009231 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009232 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009233 else if (IS_GEN3(dev_priv))
9234 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9235 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9236 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9237 else if (IS_GEN2(dev_priv))
9238 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9239 else {
9240 MISSING_CASE(INTEL_DEVID(dev_priv));
9241 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9242 }
9243}
9244
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009245/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009246void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009247{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009248 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009249
Daniel Vetterc921aba2012-04-26 23:28:17 +02009250 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009251 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009252 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009253 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009254 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009255
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009256 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009257 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009258 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009259 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009260 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009261 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009262 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009263 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009264
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009265 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009266 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009267 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009268 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009269 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009270 dev_priv->display.compute_intermediate_wm =
9271 ilk_compute_intermediate_wm;
9272 dev_priv->display.initial_watermarks =
9273 ilk_initial_watermarks;
9274 dev_priv->display.optimize_watermarks =
9275 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009276 } else {
9277 DRM_DEBUG_KMS("Failed to read display plane latency. "
9278 "Disable CxSR\n");
9279 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009280 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009281 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009282 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009283 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009284 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009285 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009286 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009287 } else if (IS_G4X(dev_priv)) {
9288 g4x_setup_wm_latency(dev_priv);
9289 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9290 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9291 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9292 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009293 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009294 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009295 dev_priv->is_ddr3,
9296 dev_priv->fsb_freq,
9297 dev_priv->mem_freq)) {
9298 DRM_INFO("failed to find known CxSR latency "
9299 "(found ddr%s fsb freq %d, mem freq %d), "
9300 "disabling CxSR\n",
9301 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9302 dev_priv->fsb_freq, dev_priv->mem_freq);
9303 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009304 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009305 dev_priv->display.update_wm = NULL;
9306 } else
9307 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009308 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009309 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009310 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009311 dev_priv->display.update_wm = i9xx_update_wm;
9312 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009313 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009314 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009315 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009316 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009317 } else {
9318 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009319 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009320 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009321 } else {
9322 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009323 }
9324}
9325
Lyude87660502016-08-17 15:55:53 -04009326static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9327{
9328 uint32_t flags =
9329 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9330
9331 switch (flags) {
9332 case GEN6_PCODE_SUCCESS:
9333 return 0;
9334 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009335 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009336 case GEN6_PCODE_ILLEGAL_CMD:
9337 return -ENXIO;
9338 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009339 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009340 return -EOVERFLOW;
9341 case GEN6_PCODE_TIMEOUT:
9342 return -ETIMEDOUT;
9343 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009344 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009345 return 0;
9346 }
9347}
9348
9349static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9350{
9351 uint32_t flags =
9352 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9353
9354 switch (flags) {
9355 case GEN6_PCODE_SUCCESS:
9356 return 0;
9357 case GEN6_PCODE_ILLEGAL_CMD:
9358 return -ENXIO;
9359 case GEN7_PCODE_TIMEOUT:
9360 return -ETIMEDOUT;
9361 case GEN7_PCODE_ILLEGAL_DATA:
9362 return -EINVAL;
9363 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9364 return -EOVERFLOW;
9365 default:
9366 MISSING_CASE(flags);
9367 return 0;
9368 }
9369}
9370
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009371int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009372{
Lyude87660502016-08-17 15:55:53 -04009373 int status;
9374
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009375 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009376
Chris Wilson3f5582d2016-06-30 15:32:45 +01009377 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9378 * use te fw I915_READ variants to reduce the amount of work
9379 * required when reading/writing.
9380 */
9381
9382 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009383 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9384 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009385 return -EAGAIN;
9386 }
9387
Chris Wilson3f5582d2016-06-30 15:32:45 +01009388 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9389 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9390 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009391
Chris Wilsone09a3032017-04-11 11:13:39 +01009392 if (__intel_wait_for_register_fw(dev_priv,
9393 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9394 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009395 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9396 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009397 return -ETIMEDOUT;
9398 }
9399
Chris Wilson3f5582d2016-06-30 15:32:45 +01009400 *val = I915_READ_FW(GEN6_PCODE_DATA);
9401 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009402
Lyude87660502016-08-17 15:55:53 -04009403 if (INTEL_GEN(dev_priv) > 6)
9404 status = gen7_check_mailbox_status(dev_priv);
9405 else
9406 status = gen6_check_mailbox_status(dev_priv);
9407
9408 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009409 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9410 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009411 return status;
9412 }
9413
Ben Widawsky42c05262012-09-26 10:34:00 -07009414 return 0;
9415}
9416
Imre Deake76019a2018-01-30 16:29:38 +02009417int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009418 u32 mbox, u32 val,
9419 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009420{
Lyude87660502016-08-17 15:55:53 -04009421 int status;
9422
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009423 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009424
Chris Wilson3f5582d2016-06-30 15:32:45 +01009425 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9426 * use te fw I915_READ variants to reduce the amount of work
9427 * required when reading/writing.
9428 */
9429
9430 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009431 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9432 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009433 return -EAGAIN;
9434 }
9435
Chris Wilson3f5582d2016-06-30 15:32:45 +01009436 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009437 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009438 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009439
Chris Wilsone09a3032017-04-11 11:13:39 +01009440 if (__intel_wait_for_register_fw(dev_priv,
9441 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009442 fast_timeout_us, slow_timeout_ms,
9443 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009444 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9445 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009446 return -ETIMEDOUT;
9447 }
9448
Chris Wilson3f5582d2016-06-30 15:32:45 +01009449 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009450
Lyude87660502016-08-17 15:55:53 -04009451 if (INTEL_GEN(dev_priv) > 6)
9452 status = gen7_check_mailbox_status(dev_priv);
9453 else
9454 status = gen6_check_mailbox_status(dev_priv);
9455
9456 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009457 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9458 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009459 return status;
9460 }
9461
Ben Widawsky42c05262012-09-26 10:34:00 -07009462 return 0;
9463}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009464
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009465static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9466 u32 request, u32 reply_mask, u32 reply,
9467 u32 *status)
9468{
9469 u32 val = request;
9470
9471 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9472
9473 return *status || ((val & reply_mask) == reply);
9474}
9475
9476/**
9477 * skl_pcode_request - send PCODE request until acknowledgment
9478 * @dev_priv: device private
9479 * @mbox: PCODE mailbox ID the request is targeted for
9480 * @request: request ID
9481 * @reply_mask: mask used to check for request acknowledgment
9482 * @reply: value used to check for request acknowledgment
9483 * @timeout_base_ms: timeout for polling with preemption enabled
9484 *
9485 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009486 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009487 * The request is acknowledged once the PCODE reply dword equals @reply after
9488 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009489 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009490 * preemption disabled.
9491 *
9492 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9493 * other error as reported by PCODE.
9494 */
9495int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9496 u32 reply_mask, u32 reply, int timeout_base_ms)
9497{
9498 u32 status;
9499 int ret;
9500
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009501 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009502
9503#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9504 &status)
9505
9506 /*
9507 * Prime the PCODE by doing a request first. Normally it guarantees
9508 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9509 * _wait_for() doesn't guarantee when its passed condition is evaluated
9510 * first, so send the first request explicitly.
9511 */
9512 if (COND) {
9513 ret = 0;
9514 goto out;
9515 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009516 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009517 if (!ret)
9518 goto out;
9519
9520 /*
9521 * The above can time out if the number of requests was low (2 in the
9522 * worst case) _and_ PCODE was busy for some reason even after a
9523 * (queued) request and @timeout_base_ms delay. As a workaround retry
9524 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009525 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009526 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009527 * requests, and for any quirks of the PCODE firmware that delays
9528 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009529 */
9530 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9531 WARN_ON_ONCE(timeout_base_ms > 3);
9532 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009533 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009534 preempt_enable();
9535
9536out:
9537 return ret ? ret : status;
9538#undef COND
9539}
9540
Ville Syrjälädd06f882014-11-10 22:55:12 +02009541static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9542{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009543 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9544
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009545 /*
9546 * N = val - 0xb7
9547 * Slow = Fast = GPLL ref * N
9548 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009549 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009550}
9551
Fengguang Wub55dd642014-07-12 11:21:39 +02009552static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009553{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009554 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9555
9556 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009557}
9558
Fengguang Wub55dd642014-07-12 11:21:39 +02009559static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309560{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009561 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9562
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009563 /*
9564 * N = val / 2
9565 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9566 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009567 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309568}
9569
Fengguang Wub55dd642014-07-12 11:21:39 +02009570static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309571{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009572 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9573
Ville Syrjälä1c147622014-08-18 14:42:43 +03009574 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009575 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309576}
9577
Ville Syrjälä616bc822015-01-23 21:04:25 +02009578int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9579{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009580 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009581 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9582 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009583 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009584 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009585 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009586 return byt_gpu_freq(dev_priv, val);
9587 else
9588 return val * GT_FREQUENCY_MULTIPLIER;
9589}
9590
Ville Syrjälä616bc822015-01-23 21:04:25 +02009591int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9592{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009593 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009594 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9595 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009596 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009597 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009598 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009599 return byt_freq_opcode(dev_priv, val);
9600 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009601 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309602}
9603
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009604void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009605{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009606 mutex_init(&dev_priv->pcu_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01009607
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009608 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009609
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009610 dev_priv->runtime_pm.suspended = false;
9611 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009612}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009613
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009614static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9615 const i915_reg_t reg)
9616{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009617 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009618 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009619
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009620 /*
9621 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009622 * uncore lock to prevent concurrent access to range reg.
9623 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009624 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009625
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009626 /*
9627 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009628 * With a control bit, we can choose between upper or lower
9629 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009630 *
9631 * Although we always use the counter in high-range mode elsewhere,
9632 * userspace may attempt to read the value before rc6 is initialised,
9633 * before we have set the default VLV_COUNTER_CONTROL value. So always
9634 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009635 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009636 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9637 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009638 upper = I915_READ_FW(reg);
9639 do {
9640 tmp = upper;
9641
9642 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9643 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9644 lower = I915_READ_FW(reg);
9645
9646 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9647 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9648 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009649 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009650
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009651 /*
9652 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009653 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9654 * now.
9655 */
9656
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009657 return lower | (u64)upper << 8;
9658}
9659
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009660u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009661 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009662{
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009663 u64 time_hw, prev_hw, overflow_hw;
9664 unsigned int fw_domains;
9665 unsigned long flags;
9666 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009667 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009668
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009669 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009670 return 0;
9671
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009672 /*
9673 * Store previous hw counter values for counter wrap-around handling.
9674 *
9675 * There are only four interesting registers and they live next to each
9676 * other so we can use the relative address, compared to the smallest
9677 * one as the index into driver storage.
9678 */
9679 i = (i915_mmio_reg_offset(reg) -
9680 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9681 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9682 return 0;
9683
9684 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
9685
9686 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
9687 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
9688
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009689 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9690 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009691 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009692 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009693 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009694 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009695 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009696 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9697 if (IS_GEN9_LP(dev_priv)) {
9698 mul = 10000;
9699 div = 12;
9700 } else {
9701 mul = 1280;
9702 div = 1;
9703 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009704
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009705 overflow_hw = BIT_ULL(32);
9706 time_hw = I915_READ_FW(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009707 }
9708
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009709 /*
9710 * Counter wrap handling.
9711 *
9712 * But relying on a sufficient frequency of queries otherwise counters
9713 * can still wrap.
9714 */
9715 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9716 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9717
9718 /* RC6 delta from last sample. */
9719 if (time_hw >= prev_hw)
9720 time_hw -= prev_hw;
9721 else
9722 time_hw += overflow_hw - prev_hw;
9723
9724 /* Add delta to RC6 extended raw driver copy. */
9725 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9726 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9727
9728 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
9729 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
9730
9731 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009732}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009733
9734u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9735{
9736 u32 cagf;
9737
9738 if (INTEL_GEN(dev_priv) >= 9)
9739 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9740 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9741 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9742 else
9743 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9744
9745 return cagf;
9746}