blob: 93e411e6ad19d7b02234daeac8a6b10814ac34c9 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010029#include <linux/module.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010030#include <linux/pm_runtime.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010031
32#include <drm/drm_atomic_helper.h>
33#include <drm/drm_fourcc.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070034#include <drm/drm_plane_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010035
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036#include "i915_drv.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030037#include "i915_irq.h"
Jani Nikula12392a72019-04-29 15:53:31 +030038#include "intel_atomic.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030039#include "intel_drv.h"
Jani Nikula98afa312019-04-05 14:00:08 +030040#include "intel_fbc.h"
Jani Nikula696173b2019-04-05 14:00:15 +030041#include "intel_pm.h"
Jani Nikulaf9a79f92019-04-05 14:00:24 +030042#include "intel_sprite.h"
Chris Wilson56c50982019-04-26 09:17:22 +010043#include "intel_sideband.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020044#include "../../../platform/x86/intel_ips.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030045
Ben Widawskydc39fff2013-10-18 12:32:07 -070046/**
Jani Nikula18afd442016-01-18 09:19:48 +020047 * DOC: RC6
48 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070049 * RC6 is a special power stage which allows the GPU to enter an very
50 * low-voltage mode when idle, using down to 0V while at this stage. This
51 * stage is entered automatically when the GPU is idle when RC6 support is
52 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
53 *
54 * There are different RC6 modes available in Intel GPU, which differentiate
55 * among each other with the latency required to enter and leave RC6 and
56 * voltage consumed by the GPU in different states.
57 *
58 * The combination of the following flags define which states GPU is allowed
59 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
60 * RC6pp is deepest RC6. Their support by hardware varies according to the
61 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
62 * which brings the most power savings; deeper states save more power, but
63 * require higher latency to switch to and wake up.
64 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070065
Ville Syrjälä46f16e62016-10-31 22:37:22 +020066static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030067{
Ville Syrjälä93564042017-08-24 22:10:51 +030068 if (HAS_LLC(dev_priv)) {
69 /*
70 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080071 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030072 *
73 * Must match Sampler, Pixel Back End, and Media. See
74 * WaCompressedResourceSamplerPbeMediaNewHashMode.
75 */
76 I915_WRITE(CHICKEN_PAR1_1,
77 I915_READ(CHICKEN_PAR1_1) |
78 SKL_DE_COMPRESSED_HASH_MODE);
79 }
80
Rodrigo Vivi82525c12017-06-08 08:50:00 -070081 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030082 I915_WRITE(CHICKEN_PAR1_1,
83 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
84
Rodrigo Vivi82525c12017-06-08 08:50:00 -070085 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030086 I915_WRITE(GEN8_CHICKEN_DCPR_1,
87 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030088
Rodrigo Vivi82525c12017-06-08 08:50:00 -070089 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
90 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030091 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
92 DISP_FBC_WM_DIS |
93 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030094
Rodrigo Vivi82525c12017-06-08 08:50:00 -070095 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030096 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
97 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053098
99 if (IS_SKYLAKE(dev_priv)) {
100 /* WaDisableDopClockGating */
101 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
102 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
103 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300104}
105
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200106static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +0200107{
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200108 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200109
Nick Hoatha7546152015-06-29 14:07:32 +0100110 /* WaDisableSDEUnitClockGating:bxt */
111 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
112 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
113
Imre Deak32608ca2015-03-11 11:10:27 +0200114 /*
115 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200116 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200117 */
Imre Deak32608ca2015-03-11 11:10:27 +0200118 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200119 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200120
121 /*
122 * Wa: Backlight PWM may stop in the asserted state, causing backlight
123 * to stay fully on.
124 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200125 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
126 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200127}
128
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200129static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
130{
131 gen9_init_clock_gating(dev_priv);
132
133 /*
134 * WaDisablePWMClockGating:glk
135 * Backlight PWM may stop in the asserted state, causing backlight
136 * to stay fully on.
137 */
138 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
139 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200140
141 /* WaDDIIOTimeout:glk */
142 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
143 u32 val = I915_READ(CHICKEN_MISC_2);
144 val &= ~(GLK_CL0_PWR_DOWN |
145 GLK_CL1_PWR_DOWN |
146 GLK_CL2_PWR_DOWN);
147 I915_WRITE(CHICKEN_MISC_2, val);
148 }
149
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200150}
151
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200152static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200153{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200154 u32 tmp;
155
156 tmp = I915_READ(CLKCFG);
157
158 switch (tmp & CLKCFG_FSB_MASK) {
159 case CLKCFG_FSB_533:
160 dev_priv->fsb_freq = 533; /* 133*4 */
161 break;
162 case CLKCFG_FSB_800:
163 dev_priv->fsb_freq = 800; /* 200*4 */
164 break;
165 case CLKCFG_FSB_667:
166 dev_priv->fsb_freq = 667; /* 167*4 */
167 break;
168 case CLKCFG_FSB_400:
169 dev_priv->fsb_freq = 400; /* 100*4 */
170 break;
171 }
172
173 switch (tmp & CLKCFG_MEM_MASK) {
174 case CLKCFG_MEM_533:
175 dev_priv->mem_freq = 533;
176 break;
177 case CLKCFG_MEM_667:
178 dev_priv->mem_freq = 667;
179 break;
180 case CLKCFG_MEM_800:
181 dev_priv->mem_freq = 800;
182 break;
183 }
184
185 /* detect pineview DDR3 setting */
186 tmp = I915_READ(CSHRDDR3CTL);
187 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
188}
189
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200190static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200191{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200192 u16 ddrpll, csipll;
193
194 ddrpll = I915_READ16(DDRMPLL1);
195 csipll = I915_READ16(CSIPLL0);
196
197 switch (ddrpll & 0xff) {
198 case 0xc:
199 dev_priv->mem_freq = 800;
200 break;
201 case 0x10:
202 dev_priv->mem_freq = 1066;
203 break;
204 case 0x14:
205 dev_priv->mem_freq = 1333;
206 break;
207 case 0x18:
208 dev_priv->mem_freq = 1600;
209 break;
210 default:
211 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
212 ddrpll & 0xff);
213 dev_priv->mem_freq = 0;
214 break;
215 }
216
Daniel Vetter20e4d402012-08-08 23:35:39 +0200217 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200218
219 switch (csipll & 0x3ff) {
220 case 0x00c:
221 dev_priv->fsb_freq = 3200;
222 break;
223 case 0x00e:
224 dev_priv->fsb_freq = 3733;
225 break;
226 case 0x010:
227 dev_priv->fsb_freq = 4266;
228 break;
229 case 0x012:
230 dev_priv->fsb_freq = 4800;
231 break;
232 case 0x014:
233 dev_priv->fsb_freq = 5333;
234 break;
235 case 0x016:
236 dev_priv->fsb_freq = 5866;
237 break;
238 case 0x018:
239 dev_priv->fsb_freq = 6400;
240 break;
241 default:
242 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
243 csipll & 0x3ff);
244 dev_priv->fsb_freq = 0;
245 break;
246 }
247
248 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200249 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200250 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200251 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200252 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200253 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200254 }
255}
256
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300257static const struct cxsr_latency cxsr_latency_table[] = {
258 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
259 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
260 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
261 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
262 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
263
264 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
265 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
266 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
267 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
268 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
269
270 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
271 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
272 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
273 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
274 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
275
276 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
277 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
278 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
279 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
280 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
281
282 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
283 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
284 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
285 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
286 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
287
288 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
289 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
290 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
291 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
292 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
293};
294
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100295static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
296 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300297 int fsb,
298 int mem)
299{
300 const struct cxsr_latency *latency;
301 int i;
302
303 if (fsb == 0 || mem == 0)
304 return NULL;
305
306 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
307 latency = &cxsr_latency_table[i];
308 if (is_desktop == latency->is_desktop &&
309 is_ddr3 == latency->is_ddr3 &&
310 fsb == latency->fsb_freq && mem == latency->mem_freq)
311 return latency;
312 }
313
314 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
315
316 return NULL;
317}
318
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200319static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
320{
321 u32 val;
322
Chris Wilson337fa6e2019-04-26 09:17:20 +0100323 vlv_punit_get(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200324
325 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
326 if (enable)
327 val &= ~FORCE_DDR_HIGH_FREQ;
328 else
329 val |= FORCE_DDR_HIGH_FREQ;
330 val &= ~FORCE_DDR_LOW_FREQ;
331 val |= FORCE_DDR_FREQ_REQ_ACK;
332 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
333
334 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
335 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
336 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
337
Chris Wilson337fa6e2019-04-26 09:17:20 +0100338 vlv_punit_put(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200339}
340
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200341static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
342{
343 u32 val;
344
Chris Wilson337fa6e2019-04-26 09:17:20 +0100345 vlv_punit_get(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200346
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200347 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200348 if (enable)
349 val |= DSP_MAXFIFO_PM5_ENABLE;
350 else
351 val &= ~DSP_MAXFIFO_PM5_ENABLE;
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200352 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200353
Chris Wilson337fa6e2019-04-26 09:17:20 +0100354 vlv_punit_put(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200355}
356
Ville Syrjäläf4998962015-03-10 17:02:21 +0200357#define FW_WM(value, plane) \
358 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
359
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300361{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200362 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300363 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300364
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100365 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200366 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300367 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300368 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200369 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200370 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300371 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300372 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200373 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200374 val = I915_READ(DSPFW3);
375 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
376 if (enable)
377 val |= PINEVIEW_SELF_REFRESH_EN;
378 else
379 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300380 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300381 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100382 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200383 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300384 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
385 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
386 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300387 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100388 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300389 /*
390 * FIXME can't find a bit like this for 915G, and
391 * and yet it does have the related watermark in
392 * FW_BLC_SELF. What's going on?
393 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200394 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300395 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
396 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
397 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300398 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300399 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200400 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300401 }
402
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200403 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
404
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200405 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
406 enableddisabled(enable),
407 enableddisabled(was_enabled));
408
409 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300410}
411
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300412/**
413 * intel_set_memory_cxsr - Configure CxSR state
414 * @dev_priv: i915 device
415 * @enable: Allow vs. disallow CxSR
416 *
417 * Allow or disallow the system to enter a special CxSR
418 * (C-state self refresh) state. What typically happens in CxSR mode
419 * is that several display FIFOs may get combined into a single larger
420 * FIFO for a particular plane (so called max FIFO mode) to allow the
421 * system to defer memory fetches longer, and the memory will enter
422 * self refresh.
423 *
424 * Note that enabling CxSR does not guarantee that the system enter
425 * this special mode, nor does it guarantee that the system stays
426 * in that mode once entered. So this just allows/disallows the system
427 * to autonomously utilize the CxSR mode. Other factors such as core
428 * C-states will affect when/if the system actually enters/exits the
429 * CxSR mode.
430 *
431 * Note that on VLV/CHV this actually only controls the max FIFO mode,
432 * and the system is free to enter/exit memory self refresh at any time
433 * even when the use of CxSR has been disallowed.
434 *
435 * While the system is actually in the CxSR/max FIFO mode, some plane
436 * control registers will not get latched on vblank. Thus in order to
437 * guarantee the system will respond to changes in the plane registers
438 * we must always disallow CxSR prior to making changes to those registers.
439 * Unfortunately the system will re-evaluate the CxSR conditions at
440 * frame start which happens after vblank start (which is when the plane
441 * registers would get latched), so we can't proceed with the plane update
442 * during the same frame where we disallowed CxSR.
443 *
444 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
445 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
446 * the hardware w.r.t. HPLL SR when writing to plane registers.
447 * Disallowing just CxSR is sufficient.
448 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200449bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200450{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200451 bool ret;
452
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200453 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200454 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300455 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
456 dev_priv->wm.vlv.cxsr = enable;
457 else if (IS_G4X(dev_priv))
458 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200459 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200460
461 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200462}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200463
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300464/*
465 * Latency for FIFO fetches is dependent on several factors:
466 * - memory configuration (speed, channels)
467 * - chipset
468 * - current MCH state
469 * It can be fairly high in some situations, so here we assume a fairly
470 * pessimal value. It's a tradeoff between extra memory fetches (if we
471 * set this value too high, the FIFO will fetch frequently to stay full)
472 * and power consumption (set it too low to save power and we might see
473 * FIFO underruns and display "flicker").
474 *
475 * A value of 5us seems to be a good balance; safe for very low end
476 * platforms but not overly aggressive on lower latency configs.
477 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100478static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300479
Ville Syrjäläb5004722015-03-05 21:19:47 +0200480#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
481 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
482
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200483static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200484{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200485 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200486 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200487 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200488 enum pipe pipe = crtc->pipe;
489 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200490
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200491 switch (pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200492 u32 dsparb, dsparb2, dsparb3;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200493 case PIPE_A:
494 dsparb = I915_READ(DSPARB);
495 dsparb2 = I915_READ(DSPARB2);
496 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
497 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
498 break;
499 case PIPE_B:
500 dsparb = I915_READ(DSPARB);
501 dsparb2 = I915_READ(DSPARB2);
502 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
503 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
504 break;
505 case PIPE_C:
506 dsparb2 = I915_READ(DSPARB2);
507 dsparb3 = I915_READ(DSPARB3);
508 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
509 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
510 break;
511 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200512 MISSING_CASE(pipe);
513 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200514 }
515
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200516 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
517 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
518 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
519 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200520}
521
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200522static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
523 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200525 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300526 int size;
527
528 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200529 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300530 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
531
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200532 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
533 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300534
535 return size;
536}
537
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200538static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
539 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300540{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200541 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542 int size;
543
544 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200545 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300546 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
547 size >>= 1; /* Convert to cachelines */
548
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200549 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
550 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300551
552 return size;
553}
554
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200555static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
556 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200558 u32 dsparb = I915_READ(DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300559 int size;
560
561 size = dsparb & 0x7f;
562 size >>= 2; /* Convert to cachelines */
563
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200564 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
565 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300566
567 return size;
568}
569
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300570/* Pineview has different values for various configs */
571static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300572 .fifo_size = PINEVIEW_DISPLAY_FIFO,
573 .max_wm = PINEVIEW_MAX_WM,
574 .default_wm = PINEVIEW_DFT_WM,
575 .guard_size = PINEVIEW_GUARD_WM,
576 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300577};
578static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300579 .fifo_size = PINEVIEW_DISPLAY_FIFO,
580 .max_wm = PINEVIEW_MAX_WM,
581 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
582 .guard_size = PINEVIEW_GUARD_WM,
583 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300584};
585static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300586 .fifo_size = PINEVIEW_CURSOR_FIFO,
587 .max_wm = PINEVIEW_CURSOR_MAX_WM,
588 .default_wm = PINEVIEW_CURSOR_DFT_WM,
589 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
590 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300591};
592static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300593 .fifo_size = PINEVIEW_CURSOR_FIFO,
594 .max_wm = PINEVIEW_CURSOR_MAX_WM,
595 .default_wm = PINEVIEW_CURSOR_DFT_WM,
596 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
597 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300598};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300599static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300600 .fifo_size = I965_CURSOR_FIFO,
601 .max_wm = I965_CURSOR_MAX_WM,
602 .default_wm = I965_CURSOR_DFT_WM,
603 .guard_size = 2,
604 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300605};
606static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300607 .fifo_size = I945_FIFO_SIZE,
608 .max_wm = I915_MAX_WM,
609 .default_wm = 1,
610 .guard_size = 2,
611 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300612};
613static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300614 .fifo_size = I915_FIFO_SIZE,
615 .max_wm = I915_MAX_WM,
616 .default_wm = 1,
617 .guard_size = 2,
618 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300619};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300620static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300621 .fifo_size = I855GM_FIFO_SIZE,
622 .max_wm = I915_MAX_WM,
623 .default_wm = 1,
624 .guard_size = 2,
625 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300626};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300627static const struct intel_watermark_params i830_bc_wm_info = {
628 .fifo_size = I855GM_FIFO_SIZE,
629 .max_wm = I915_MAX_WM/2,
630 .default_wm = 1,
631 .guard_size = 2,
632 .cacheline_size = I830_FIFO_LINE_SIZE,
633};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200634static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300635 .fifo_size = I830_FIFO_SIZE,
636 .max_wm = I915_MAX_WM,
637 .default_wm = 1,
638 .guard_size = 2,
639 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300640};
641
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300642/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300643 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
644 * @pixel_rate: Pipe pixel rate in kHz
645 * @cpp: Plane bytes per pixel
646 * @latency: Memory wakeup latency in 0.1us units
647 *
648 * Compute the watermark using the method 1 or "small buffer"
649 * formula. The caller may additonally add extra cachelines
650 * to account for TLB misses and clock crossings.
651 *
652 * This method is concerned with the short term drain rate
653 * of the FIFO, ie. it does not account for blanking periods
654 * which would effectively reduce the average drain rate across
655 * a longer period. The name "small" refers to the fact the
656 * FIFO is relatively small compared to the amount of data
657 * fetched.
658 *
659 * The FIFO level vs. time graph might look something like:
660 *
661 * |\ |\
662 * | \ | \
663 * __---__---__ (- plane active, _ blanking)
664 * -> time
665 *
666 * or perhaps like this:
667 *
668 * |\|\ |\|\
669 * __----__----__ (- plane active, _ blanking)
670 * -> time
671 *
672 * Returns:
673 * The watermark in bytes
674 */
675static unsigned int intel_wm_method1(unsigned int pixel_rate,
676 unsigned int cpp,
677 unsigned int latency)
678{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200679 u64 ret;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300680
Ville Syrjäläd492a292019-04-08 18:27:01 +0300681 ret = mul_u32_u32(pixel_rate, cpp * latency);
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300682 ret = DIV_ROUND_UP_ULL(ret, 10000);
683
684 return ret;
685}
686
687/**
688 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
689 * @pixel_rate: Pipe pixel rate in kHz
690 * @htotal: Pipe horizontal total
691 * @width: Plane width in pixels
692 * @cpp: Plane bytes per pixel
693 * @latency: Memory wakeup latency in 0.1us units
694 *
695 * Compute the watermark using the method 2 or "large buffer"
696 * formula. The caller may additonally add extra cachelines
697 * to account for TLB misses and clock crossings.
698 *
699 * This method is concerned with the long term drain rate
700 * of the FIFO, ie. it does account for blanking periods
701 * which effectively reduce the average drain rate across
702 * a longer period. The name "large" refers to the fact the
703 * FIFO is relatively large compared to the amount of data
704 * fetched.
705 *
706 * The FIFO level vs. time graph might look something like:
707 *
708 * |\___ |\___
709 * | \___ | \___
710 * | \ | \
711 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
712 * -> time
713 *
714 * Returns:
715 * The watermark in bytes
716 */
717static unsigned int intel_wm_method2(unsigned int pixel_rate,
718 unsigned int htotal,
719 unsigned int width,
720 unsigned int cpp,
721 unsigned int latency)
722{
723 unsigned int ret;
724
725 /*
726 * FIXME remove once all users are computing
727 * watermarks in the correct place.
728 */
729 if (WARN_ON_ONCE(htotal == 0))
730 htotal = 1;
731
732 ret = (latency * pixel_rate) / (htotal * 10000);
733 ret = (ret + 1) * width * cpp;
734
735 return ret;
736}
737
738/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300739 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300740 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300741 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000742 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200743 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300744 * @latency_ns: memory latency for the platform
745 *
746 * Calculate the watermark level (the level at which the display plane will
747 * start fetching from memory again). Each chip has a different display
748 * FIFO size and allocation, so the caller needs to figure that out and pass
749 * in the correct intel_watermark_params structure.
750 *
751 * As the pixel clock runs, the FIFO will be drained at a rate that depends
752 * on the pixel size. When it reaches the watermark level, it'll start
753 * fetching FIFO line sized based chunks from memory until the FIFO fills
754 * past the watermark point. If the FIFO drains completely, a FIFO underrun
755 * will occur, and a display engine hang could result.
756 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300757static unsigned int intel_calculate_wm(int pixel_rate,
758 const struct intel_watermark_params *wm,
759 int fifo_size, int cpp,
760 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300761{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300762 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300763
764 /*
765 * Note: we need to make sure we don't overflow for various clock &
766 * latency values.
767 * clocks go from a few thousand to several hundred thousand.
768 * latency is usually a few thousand
769 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300770 entries = intel_wm_method1(pixel_rate, cpp,
771 latency_ns / 100);
772 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
773 wm->guard_size;
774 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300776 wm_size = fifo_size - entries;
777 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300778
779 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300780 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300781 wm_size = wm->max_wm;
782 if (wm_size <= 0)
783 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300784
785 /*
786 * Bspec seems to indicate that the value shouldn't be lower than
787 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
788 * Lets go for 8 which is the burst size since certain platforms
789 * already use a hardcoded 8 (which is what the spec says should be
790 * done).
791 */
792 if (wm_size <= 8)
793 wm_size = 8;
794
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300795 return wm_size;
796}
797
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300798static bool is_disabling(int old, int new, int threshold)
799{
800 return old >= threshold && new < threshold;
801}
802
803static bool is_enabling(int old, int new, int threshold)
804{
805 return old < threshold && new >= threshold;
806}
807
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300808static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
809{
810 return dev_priv->wm.max_level + 1;
811}
812
Ville Syrjälä24304d812017-03-14 17:10:49 +0200813static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
814 const struct intel_plane_state *plane_state)
815{
816 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
817
818 /* FIXME check the 'enable' instead */
819 if (!crtc_state->base.active)
820 return false;
821
822 /*
823 * Treat cursor with fb as always visible since cursor updates
824 * can happen faster than the vrefresh rate, and the current
825 * watermark code doesn't handle that correctly. Cursor updates
826 * which set/clear the fb or change the cursor size are going
827 * to get throttled by intel_legacy_cursor_update() to work
828 * around this problem with the watermark code.
829 */
830 if (plane->id == PLANE_CURSOR)
831 return plane_state->base.fb != NULL;
832 else
833 return plane_state->base.visible;
834}
835
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200836static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300837{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200838 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200840 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200841 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300842 if (enabled)
843 return NULL;
844 enabled = crtc;
845 }
846 }
847
848 return enabled;
849}
850
Ville Syrjälä432081b2016-10-31 22:37:03 +0200851static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300852{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200853 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200854 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300855 const struct cxsr_latency *latency;
856 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300857 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300858
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +0000859 latency = intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100860 dev_priv->is_ddr3,
861 dev_priv->fsb_freq,
862 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300863 if (!latency) {
864 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300865 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300866 return;
867 }
868
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200869 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300870 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200871 const struct drm_display_mode *adjusted_mode =
872 &crtc->config->base.adjusted_mode;
873 const struct drm_framebuffer *fb =
874 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200875 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300876 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300877
878 /* Display SR */
879 wm = intel_calculate_wm(clock, &pineview_display_wm,
880 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200881 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300882 reg = I915_READ(DSPFW1);
883 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200884 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885 I915_WRITE(DSPFW1, reg);
886 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
887
888 /* cursor SR */
889 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
890 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300891 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300892 reg = I915_READ(DSPFW3);
893 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200894 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300895 I915_WRITE(DSPFW3, reg);
896
897 /* Display HPLL off SR */
898 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
899 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200900 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300901 reg = I915_READ(DSPFW3);
902 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200903 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 I915_WRITE(DSPFW3, reg);
905
906 /* cursor HPLL off SR */
907 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
908 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300909 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300910 reg = I915_READ(DSPFW3);
911 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200912 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300913 I915_WRITE(DSPFW3, reg);
914 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
915
Imre Deak5209b1f2014-07-01 12:36:17 +0300916 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300917 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300918 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300919 }
920}
921
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300922/*
923 * Documentation says:
924 * "If the line size is small, the TLB fetches can get in the way of the
925 * data fetches, causing some lag in the pixel data return which is not
926 * accounted for in the above formulas. The following adjustment only
927 * needs to be applied if eight whole lines fit in the buffer at once.
928 * The WM is adjusted upwards by the difference between the FIFO size
929 * and the size of 8 whole lines. This adjustment is always performed
930 * in the actual pixel depth regardless of whether FBC is enabled or not."
931 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000932static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300933{
934 int tlb_miss = fifo_size * 64 - width * cpp * 8;
935
936 return max(0, tlb_miss);
937}
938
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300939static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
940 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300941{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300942 enum pipe pipe;
943
944 for_each_pipe(dev_priv, pipe)
945 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
946
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300947 I915_WRITE(DSPFW1,
948 FW_WM(wm->sr.plane, SR) |
949 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
950 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
951 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
952 I915_WRITE(DSPFW2,
953 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
954 FW_WM(wm->sr.fbc, FBC_SR) |
955 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
956 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
957 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
958 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
959 I915_WRITE(DSPFW3,
960 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
961 FW_WM(wm->sr.cursor, CURSOR_SR) |
962 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
963 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300964
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300965 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300966}
967
Ville Syrjälä15665972015-03-10 16:16:28 +0200968#define FW_WM_VLV(value, plane) \
969 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
970
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200971static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200972 const struct vlv_wm_values *wm)
973{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200974 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200975
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200976 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200977 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
978
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200979 I915_WRITE(VLV_DDL(pipe),
980 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
981 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
982 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
983 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
984 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200985
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200986 /*
987 * Zero the (unused) WM1 watermarks, and also clear all the
988 * high order bits so that there are no out of bounds values
989 * present in the registers during the reprogramming.
990 */
991 I915_WRITE(DSPHOWM, 0);
992 I915_WRITE(DSPHOWM1, 0);
993 I915_WRITE(DSPFW4, 0);
994 I915_WRITE(DSPFW5, 0);
995 I915_WRITE(DSPFW6, 0);
996
Ville Syrjäläae801522015-03-05 21:19:49 +0200997 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200998 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200999 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
1000 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
1001 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001002 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001003 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
1004 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
1005 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001006 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001007 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001008
1009 if (IS_CHERRYVIEW(dev_priv)) {
1010 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001011 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1012 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001013 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001014 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1015 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001016 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001017 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1018 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001019 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001020 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001021 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1022 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1023 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1024 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1025 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1026 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1027 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1028 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1029 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001030 } else {
1031 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001032 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1033 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001034 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001035 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001036 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1037 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1038 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1039 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1040 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1041 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001042 }
1043
1044 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001045}
1046
Ville Syrjälä15665972015-03-10 16:16:28 +02001047#undef FW_WM_VLV
1048
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001049static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1050{
1051 /* all latencies in usec */
1052 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1053 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001054 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001055
Ville Syrjälä79d94302017-04-21 21:14:30 +03001056 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001057}
1058
1059static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1060{
1061 /*
1062 * DSPCNTR[13] supposedly controls whether the
1063 * primary plane can use the FIFO space otherwise
1064 * reserved for the sprite plane. It's not 100% clear
1065 * what the actual FIFO size is, but it looks like we
1066 * can happily set both primary and sprite watermarks
1067 * up to 127 cachelines. So that would seem to mean
1068 * that either DSPCNTR[13] doesn't do anything, or that
1069 * the total FIFO is >= 256 cachelines in size. Either
1070 * way, we don't seem to have to worry about this
1071 * repartitioning as the maximum watermark value the
1072 * register can hold for each plane is lower than the
1073 * minimum FIFO size.
1074 */
1075 switch (plane_id) {
1076 case PLANE_CURSOR:
1077 return 63;
1078 case PLANE_PRIMARY:
1079 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1080 case PLANE_SPRITE0:
1081 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1082 default:
1083 MISSING_CASE(plane_id);
1084 return 0;
1085 }
1086}
1087
1088static int g4x_fbc_fifo_size(int level)
1089{
1090 switch (level) {
1091 case G4X_WM_LEVEL_SR:
1092 return 7;
1093 case G4X_WM_LEVEL_HPLL:
1094 return 15;
1095 default:
1096 MISSING_CASE(level);
1097 return 0;
1098 }
1099}
1100
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001101static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1102 const struct intel_plane_state *plane_state,
1103 int level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001104{
1105 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1106 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1107 const struct drm_display_mode *adjusted_mode =
1108 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001109 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1110 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001111
1112 if (latency == 0)
1113 return USHRT_MAX;
1114
1115 if (!intel_wm_plane_visible(crtc_state, plane_state))
1116 return 0;
1117
1118 /*
1119 * Not 100% sure which way ELK should go here as the
1120 * spec only says CL/CTG should assume 32bpp and BW
1121 * doesn't need to. But as these things followed the
1122 * mobile vs. desktop lines on gen3 as well, let's
1123 * assume ELK doesn't need this.
1124 *
1125 * The spec also fails to list such a restriction for
1126 * the HPLL watermark, which seems a little strange.
1127 * Let's use 32bpp for the HPLL watermark as well.
1128 */
1129 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1130 level != G4X_WM_LEVEL_NORMAL)
1131 cpp = 4;
1132 else
1133 cpp = plane_state->base.fb->format->cpp[0];
1134
1135 clock = adjusted_mode->crtc_clock;
1136 htotal = adjusted_mode->crtc_htotal;
1137
1138 if (plane->id == PLANE_CURSOR)
1139 width = plane_state->base.crtc_w;
1140 else
1141 width = drm_rect_width(&plane_state->base.dst);
1142
1143 if (plane->id == PLANE_CURSOR) {
1144 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1145 } else if (plane->id == PLANE_PRIMARY &&
1146 level == G4X_WM_LEVEL_NORMAL) {
1147 wm = intel_wm_method1(clock, cpp, latency);
1148 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001149 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001150
1151 small = intel_wm_method1(clock, cpp, latency);
1152 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1153
1154 wm = min(small, large);
1155 }
1156
1157 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1158 width, cpp);
1159
1160 wm = DIV_ROUND_UP(wm, 64) + 2;
1161
Chris Wilson1a1f1282017-11-07 14:03:38 +00001162 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001163}
1164
1165static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1166 int level, enum plane_id plane_id, u16 value)
1167{
1168 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1169 bool dirty = false;
1170
1171 for (; level < intel_wm_num_levels(dev_priv); level++) {
1172 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1173
1174 dirty |= raw->plane[plane_id] != value;
1175 raw->plane[plane_id] = value;
1176 }
1177
1178 return dirty;
1179}
1180
1181static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1182 int level, u16 value)
1183{
1184 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1185 bool dirty = false;
1186
1187 /* NORMAL level doesn't have an FBC watermark */
1188 level = max(level, G4X_WM_LEVEL_SR);
1189
1190 for (; level < intel_wm_num_levels(dev_priv); level++) {
1191 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1192
1193 dirty |= raw->fbc != value;
1194 raw->fbc = value;
1195 }
1196
1197 return dirty;
1198}
1199
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001200static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1201 const struct intel_plane_state *pstate,
1202 u32 pri_val);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001203
1204static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1205 const struct intel_plane_state *plane_state)
1206{
1207 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1208 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1209 enum plane_id plane_id = plane->id;
1210 bool dirty = false;
1211 int level;
1212
1213 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1214 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1215 if (plane_id == PLANE_PRIMARY)
1216 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1217 goto out;
1218 }
1219
1220 for (level = 0; level < num_levels; level++) {
1221 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1222 int wm, max_wm;
1223
1224 wm = g4x_compute_wm(crtc_state, plane_state, level);
1225 max_wm = g4x_plane_fifo_size(plane_id, level);
1226
1227 if (wm > max_wm)
1228 break;
1229
1230 dirty |= raw->plane[plane_id] != wm;
1231 raw->plane[plane_id] = wm;
1232
1233 if (plane_id != PLANE_PRIMARY ||
1234 level == G4X_WM_LEVEL_NORMAL)
1235 continue;
1236
1237 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1238 raw->plane[plane_id]);
1239 max_wm = g4x_fbc_fifo_size(level);
1240
1241 /*
1242 * FBC wm is not mandatory as we
1243 * can always just disable its use.
1244 */
1245 if (wm > max_wm)
1246 wm = USHRT_MAX;
1247
1248 dirty |= raw->fbc != wm;
1249 raw->fbc = wm;
1250 }
1251
1252 /* mark watermarks as invalid */
1253 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1254
1255 if (plane_id == PLANE_PRIMARY)
1256 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1257
1258 out:
1259 if (dirty) {
1260 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1261 plane->base.name,
1262 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1263 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1264 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1265
1266 if (plane_id == PLANE_PRIMARY)
1267 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1268 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1269 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1270 }
1271
1272 return dirty;
1273}
1274
1275static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1276 enum plane_id plane_id, int level)
1277{
1278 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1279
1280 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1281}
1282
1283static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1284 int level)
1285{
1286 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1287
1288 if (level > dev_priv->wm.max_level)
1289 return false;
1290
1291 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1292 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1293 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1294}
1295
1296/* mark all levels starting from 'level' as invalid */
1297static void g4x_invalidate_wms(struct intel_crtc *crtc,
1298 struct g4x_wm_state *wm_state, int level)
1299{
1300 if (level <= G4X_WM_LEVEL_NORMAL) {
1301 enum plane_id plane_id;
1302
1303 for_each_plane_id_on_crtc(crtc, plane_id)
1304 wm_state->wm.plane[plane_id] = USHRT_MAX;
1305 }
1306
1307 if (level <= G4X_WM_LEVEL_SR) {
1308 wm_state->cxsr = false;
1309 wm_state->sr.cursor = USHRT_MAX;
1310 wm_state->sr.plane = USHRT_MAX;
1311 wm_state->sr.fbc = USHRT_MAX;
1312 }
1313
1314 if (level <= G4X_WM_LEVEL_HPLL) {
1315 wm_state->hpll_en = false;
1316 wm_state->hpll.cursor = USHRT_MAX;
1317 wm_state->hpll.plane = USHRT_MAX;
1318 wm_state->hpll.fbc = USHRT_MAX;
1319 }
1320}
1321
1322static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1323{
1324 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1325 struct intel_atomic_state *state =
1326 to_intel_atomic_state(crtc_state->base.state);
1327 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1328 int num_active_planes = hweight32(crtc_state->active_planes &
1329 ~BIT(PLANE_CURSOR));
1330 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001331 const struct intel_plane_state *old_plane_state;
1332 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001333 struct intel_plane *plane;
1334 enum plane_id plane_id;
1335 int i, level;
1336 unsigned int dirty = 0;
1337
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001338 for_each_oldnew_intel_plane_in_state(state, plane,
1339 old_plane_state,
1340 new_plane_state, i) {
1341 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001342 old_plane_state->base.crtc != &crtc->base)
1343 continue;
1344
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001345 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001346 dirty |= BIT(plane->id);
1347 }
1348
1349 if (!dirty)
1350 return 0;
1351
1352 level = G4X_WM_LEVEL_NORMAL;
1353 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1354 goto out;
1355
1356 raw = &crtc_state->wm.g4x.raw[level];
1357 for_each_plane_id_on_crtc(crtc, plane_id)
1358 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1359
1360 level = G4X_WM_LEVEL_SR;
1361
1362 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1363 goto out;
1364
1365 raw = &crtc_state->wm.g4x.raw[level];
1366 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1367 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1368 wm_state->sr.fbc = raw->fbc;
1369
1370 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1371
1372 level = G4X_WM_LEVEL_HPLL;
1373
1374 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1375 goto out;
1376
1377 raw = &crtc_state->wm.g4x.raw[level];
1378 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1379 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1380 wm_state->hpll.fbc = raw->fbc;
1381
1382 wm_state->hpll_en = wm_state->cxsr;
1383
1384 level++;
1385
1386 out:
1387 if (level == G4X_WM_LEVEL_NORMAL)
1388 return -EINVAL;
1389
1390 /* invalidate the higher levels */
1391 g4x_invalidate_wms(crtc, wm_state, level);
1392
1393 /*
1394 * Determine if the FBC watermark(s) can be used. IF
1395 * this isn't the case we prefer to disable the FBC
1396 ( watermark(s) rather than disable the SR/HPLL
1397 * level(s) entirely.
1398 */
1399 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1400
1401 if (level >= G4X_WM_LEVEL_SR &&
1402 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1403 wm_state->fbc_en = false;
1404 else if (level >= G4X_WM_LEVEL_HPLL &&
1405 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1406 wm_state->fbc_en = false;
1407
1408 return 0;
1409}
1410
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001411static int g4x_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001412{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001413 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001414 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1415 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1416 struct intel_atomic_state *intel_state =
1417 to_intel_atomic_state(new_crtc_state->base.state);
1418 const struct intel_crtc_state *old_crtc_state =
1419 intel_atomic_get_old_crtc_state(intel_state, crtc);
1420 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001421 enum plane_id plane_id;
1422
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001423 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1424 *intermediate = *optimal;
1425
1426 intermediate->cxsr = false;
1427 intermediate->hpll_en = false;
1428 goto out;
1429 }
1430
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001431 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001432 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001433 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001434 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001435 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1436
1437 for_each_plane_id_on_crtc(crtc, plane_id) {
1438 intermediate->wm.plane[plane_id] =
1439 max(optimal->wm.plane[plane_id],
1440 active->wm.plane[plane_id]);
1441
1442 WARN_ON(intermediate->wm.plane[plane_id] >
1443 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1444 }
1445
1446 intermediate->sr.plane = max(optimal->sr.plane,
1447 active->sr.plane);
1448 intermediate->sr.cursor = max(optimal->sr.cursor,
1449 active->sr.cursor);
1450 intermediate->sr.fbc = max(optimal->sr.fbc,
1451 active->sr.fbc);
1452
1453 intermediate->hpll.plane = max(optimal->hpll.plane,
1454 active->hpll.plane);
1455 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1456 active->hpll.cursor);
1457 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1458 active->hpll.fbc);
1459
1460 WARN_ON((intermediate->sr.plane >
1461 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1462 intermediate->sr.cursor >
1463 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1464 intermediate->cxsr);
1465 WARN_ON((intermediate->sr.plane >
1466 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1467 intermediate->sr.cursor >
1468 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1469 intermediate->hpll_en);
1470
1471 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1472 intermediate->fbc_en && intermediate->cxsr);
1473 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1474 intermediate->fbc_en && intermediate->hpll_en);
1475
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001476out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001477 /*
1478 * If our intermediate WM are identical to the final WM, then we can
1479 * omit the post-vblank programming; only update if it's different.
1480 */
1481 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001482 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001483
1484 return 0;
1485}
1486
1487static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1488 struct g4x_wm_values *wm)
1489{
1490 struct intel_crtc *crtc;
1491 int num_active_crtcs = 0;
1492
1493 wm->cxsr = true;
1494 wm->hpll_en = true;
1495 wm->fbc_en = true;
1496
1497 for_each_intel_crtc(&dev_priv->drm, crtc) {
1498 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1499
1500 if (!crtc->active)
1501 continue;
1502
1503 if (!wm_state->cxsr)
1504 wm->cxsr = false;
1505 if (!wm_state->hpll_en)
1506 wm->hpll_en = false;
1507 if (!wm_state->fbc_en)
1508 wm->fbc_en = false;
1509
1510 num_active_crtcs++;
1511 }
1512
1513 if (num_active_crtcs != 1) {
1514 wm->cxsr = false;
1515 wm->hpll_en = false;
1516 wm->fbc_en = false;
1517 }
1518
1519 for_each_intel_crtc(&dev_priv->drm, crtc) {
1520 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1521 enum pipe pipe = crtc->pipe;
1522
1523 wm->pipe[pipe] = wm_state->wm;
1524 if (crtc->active && wm->cxsr)
1525 wm->sr = wm_state->sr;
1526 if (crtc->active && wm->hpll_en)
1527 wm->hpll = wm_state->hpll;
1528 }
1529}
1530
1531static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1532{
1533 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1534 struct g4x_wm_values new_wm = {};
1535
1536 g4x_merge_wm(dev_priv, &new_wm);
1537
1538 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1539 return;
1540
1541 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1542 _intel_set_memory_cxsr(dev_priv, false);
1543
1544 g4x_write_wm_values(dev_priv, &new_wm);
1545
1546 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1547 _intel_set_memory_cxsr(dev_priv, true);
1548
1549 *old_wm = new_wm;
1550}
1551
1552static void g4x_initial_watermarks(struct intel_atomic_state *state,
1553 struct intel_crtc_state *crtc_state)
1554{
1555 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1556 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1557
1558 mutex_lock(&dev_priv->wm.wm_mutex);
1559 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1560 g4x_program_watermarks(dev_priv);
1561 mutex_unlock(&dev_priv->wm.wm_mutex);
1562}
1563
1564static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1565 struct intel_crtc_state *crtc_state)
1566{
1567 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1569
1570 if (!crtc_state->wm.need_postvbl_update)
1571 return;
1572
1573 mutex_lock(&dev_priv->wm.wm_mutex);
1574 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1575 g4x_program_watermarks(dev_priv);
1576 mutex_unlock(&dev_priv->wm.wm_mutex);
1577}
1578
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001579/* latency must be in 0.1us units. */
1580static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001581 unsigned int htotal,
1582 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001583 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001584 unsigned int latency)
1585{
1586 unsigned int ret;
1587
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001588 ret = intel_wm_method2(pixel_rate, htotal,
1589 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001590 ret = DIV_ROUND_UP(ret, 64);
1591
1592 return ret;
1593}
1594
Ville Syrjäläbb726512016-10-31 22:37:24 +02001595static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001596{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001597 /* all latencies in usec */
1598 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1599
Ville Syrjälä58590c12015-09-08 21:05:12 +03001600 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1601
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001602 if (IS_CHERRYVIEW(dev_priv)) {
1603 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1604 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001605
1606 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001607 }
1608}
1609
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001610static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1611 const struct intel_plane_state *plane_state,
1612 int level)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001613{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001614 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001615 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001616 const struct drm_display_mode *adjusted_mode =
1617 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001618 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001619
1620 if (dev_priv->wm.pri_latency[level] == 0)
1621 return USHRT_MAX;
1622
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001623 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001624 return 0;
1625
Daniel Vetteref426c12017-01-04 11:41:10 +01001626 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001627 clock = adjusted_mode->crtc_clock;
1628 htotal = adjusted_mode->crtc_htotal;
1629 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001630
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001631 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001632 /*
1633 * FIXME the formula gives values that are
1634 * too big for the cursor FIFO, and hence we
1635 * would never be able to use cursors. For
1636 * now just hardcode the watermark.
1637 */
1638 wm = 63;
1639 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001640 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001641 dev_priv->wm.pri_latency[level] * 10);
1642 }
1643
Chris Wilson1a1f1282017-11-07 14:03:38 +00001644 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001645}
1646
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001647static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1648{
1649 return (active_planes & (BIT(PLANE_SPRITE0) |
1650 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1651}
1652
Ville Syrjälä5012e602017-03-02 19:14:56 +02001653static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001654{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001655 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001656 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001657 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001658 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001659 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1660 int num_active_planes = hweight32(active_planes);
1661 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001662 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001663 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001664 unsigned int total_rate;
1665 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001666
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001667 /*
1668 * When enabling sprite0 after sprite1 has already been enabled
1669 * we tend to get an underrun unless sprite0 already has some
1670 * FIFO space allcoated. Hence we always allocate at least one
1671 * cacheline for sprite0 whenever sprite1 is enabled.
1672 *
1673 * All other plane enable sequences appear immune to this problem.
1674 */
1675 if (vlv_need_sprite0_fifo_workaround(active_planes))
1676 sprite0_fifo_extra = 1;
1677
Ville Syrjälä5012e602017-03-02 19:14:56 +02001678 total_rate = raw->plane[PLANE_PRIMARY] +
1679 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001680 raw->plane[PLANE_SPRITE1] +
1681 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001682
Ville Syrjälä5012e602017-03-02 19:14:56 +02001683 if (total_rate > fifo_size)
1684 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001685
Ville Syrjälä5012e602017-03-02 19:14:56 +02001686 if (total_rate == 0)
1687 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001688
Ville Syrjälä5012e602017-03-02 19:14:56 +02001689 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001690 unsigned int rate;
1691
Ville Syrjälä5012e602017-03-02 19:14:56 +02001692 if ((active_planes & BIT(plane_id)) == 0) {
1693 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001694 continue;
1695 }
1696
Ville Syrjälä5012e602017-03-02 19:14:56 +02001697 rate = raw->plane[plane_id];
1698 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1699 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001700 }
1701
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001702 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1703 fifo_left -= sprite0_fifo_extra;
1704
Ville Syrjälä5012e602017-03-02 19:14:56 +02001705 fifo_state->plane[PLANE_CURSOR] = 63;
1706
1707 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001708
1709 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001710 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001711 int plane_extra;
1712
1713 if (fifo_left == 0)
1714 break;
1715
Ville Syrjälä5012e602017-03-02 19:14:56 +02001716 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001717 continue;
1718
1719 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001720 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001721 fifo_left -= plane_extra;
1722 }
1723
Ville Syrjälä5012e602017-03-02 19:14:56 +02001724 WARN_ON(active_planes != 0 && fifo_left != 0);
1725
1726 /* give it all to the first plane if none are active */
1727 if (active_planes == 0) {
1728 WARN_ON(fifo_left != fifo_size);
1729 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1730 }
1731
1732 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001733}
1734
Ville Syrjäläff32c542017-03-02 19:14:57 +02001735/* mark all levels starting from 'level' as invalid */
1736static void vlv_invalidate_wms(struct intel_crtc *crtc,
1737 struct vlv_wm_state *wm_state, int level)
1738{
1739 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1740
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001741 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001742 enum plane_id plane_id;
1743
1744 for_each_plane_id_on_crtc(crtc, plane_id)
1745 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1746
1747 wm_state->sr[level].cursor = USHRT_MAX;
1748 wm_state->sr[level].plane = USHRT_MAX;
1749 }
1750}
1751
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001752static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1753{
1754 if (wm > fifo_size)
1755 return USHRT_MAX;
1756 else
1757 return fifo_size - wm;
1758}
1759
Ville Syrjäläff32c542017-03-02 19:14:57 +02001760/*
1761 * Starting from 'level' set all higher
1762 * levels to 'value' in the "raw" watermarks.
1763 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001764static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001765 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001766{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001767 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001768 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001769 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001770
Ville Syrjäläff32c542017-03-02 19:14:57 +02001771 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001772 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001773
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001774 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001775 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001776 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001777
1778 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001779}
1780
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001781static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1782 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001783{
1784 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1785 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001786 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001787 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001788 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001789
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001790 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001791 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1792 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001793 }
1794
1795 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001796 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001797 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1798 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1799
Ville Syrjäläff32c542017-03-02 19:14:57 +02001800 if (wm > max_wm)
1801 break;
1802
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001803 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001804 raw->plane[plane_id] = wm;
1805 }
1806
1807 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001808 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001809
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001810out:
1811 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001812 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001813 plane->base.name,
1814 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1815 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1816 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1817
1818 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001819}
1820
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001821static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1822 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001823{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001824 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001825 &crtc_state->wm.vlv.raw[level];
1826 const struct vlv_fifo_state *fifo_state =
1827 &crtc_state->wm.vlv.fifo_state;
1828
1829 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1830}
1831
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001832static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001833{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001834 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1835 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1836 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1837 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001838}
1839
1840static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001841{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001842 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001843 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001844 struct intel_atomic_state *state =
1845 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001846 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001847 const struct vlv_fifo_state *fifo_state =
1848 &crtc_state->wm.vlv.fifo_state;
1849 int num_active_planes = hweight32(crtc_state->active_planes &
1850 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001851 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001852 const struct intel_plane_state *old_plane_state;
1853 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001854 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001855 enum plane_id plane_id;
1856 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001857 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001858
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001859 for_each_oldnew_intel_plane_in_state(state, plane,
1860 old_plane_state,
1861 new_plane_state, i) {
1862 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001863 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001864 continue;
1865
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001866 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001867 dirty |= BIT(plane->id);
1868 }
1869
1870 /*
1871 * DSPARB registers may have been reset due to the
1872 * power well being turned off. Make sure we restore
1873 * them to a consistent state even if no primary/sprite
1874 * planes are initially active.
1875 */
1876 if (needs_modeset)
1877 crtc_state->fifo_changed = true;
1878
1879 if (!dirty)
1880 return 0;
1881
1882 /* cursor changes don't warrant a FIFO recompute */
1883 if (dirty & ~BIT(PLANE_CURSOR)) {
1884 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001885 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001886 const struct vlv_fifo_state *old_fifo_state =
1887 &old_crtc_state->wm.vlv.fifo_state;
1888
1889 ret = vlv_compute_fifo(crtc_state);
1890 if (ret)
1891 return ret;
1892
1893 if (needs_modeset ||
1894 memcmp(old_fifo_state, fifo_state,
1895 sizeof(*fifo_state)) != 0)
1896 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001897 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001898
Ville Syrjäläff32c542017-03-02 19:14:57 +02001899 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001900 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001901 /*
1902 * Note that enabling cxsr with no primary/sprite planes
1903 * enabled can wedge the pipe. Hence we only allow cxsr
1904 * with exactly one enabled primary/sprite plane.
1905 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001906 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001907
Ville Syrjälä5012e602017-03-02 19:14:56 +02001908 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001909 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001910 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001911
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001912 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001913 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001914
Ville Syrjäläff32c542017-03-02 19:14:57 +02001915 for_each_plane_id_on_crtc(crtc, plane_id) {
1916 wm_state->wm[level].plane[plane_id] =
1917 vlv_invert_wm_value(raw->plane[plane_id],
1918 fifo_state->plane[plane_id]);
1919 }
1920
1921 wm_state->sr[level].plane =
1922 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001923 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001924 raw->plane[PLANE_SPRITE1]),
1925 sr_fifo_size);
1926
1927 wm_state->sr[level].cursor =
1928 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1929 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001930 }
1931
Ville Syrjäläff32c542017-03-02 19:14:57 +02001932 if (level == 0)
1933 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001934
Ville Syrjäläff32c542017-03-02 19:14:57 +02001935 /* limit to only levels we can actually handle */
1936 wm_state->num_levels = level;
1937
1938 /* invalidate the higher levels */
1939 vlv_invalidate_wms(crtc, wm_state, level);
1940
1941 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001942}
1943
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001944#define VLV_FIFO(plane, value) \
1945 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1946
Ville Syrjäläff32c542017-03-02 19:14:57 +02001947static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1948 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001949{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001951 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001952 const struct vlv_fifo_state *fifo_state =
1953 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001954 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001955
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001956 if (!crtc_state->fifo_changed)
1957 return;
1958
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001959 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1960 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1961 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001962
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001963 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1964 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001965
Ville Syrjäläc137d662017-03-02 19:15:06 +02001966 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1967
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001968 /*
1969 * uncore.lock serves a double purpose here. It allows us to
1970 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1971 * it protects the DSPARB registers from getting clobbered by
1972 * parallel updates from multiple pipes.
1973 *
1974 * intel_pipe_update_start() has already disabled interrupts
1975 * for us, so a plain spin_lock() is sufficient here.
1976 */
1977 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001978
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001979 switch (crtc->pipe) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001980 u32 dsparb, dsparb2, dsparb3;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001981 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001982 dsparb = I915_READ_FW(DSPARB);
1983 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001984
1985 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1986 VLV_FIFO(SPRITEB, 0xff));
1987 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1988 VLV_FIFO(SPRITEB, sprite1_start));
1989
1990 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1991 VLV_FIFO(SPRITEB_HI, 0x1));
1992 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1993 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1994
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001995 I915_WRITE_FW(DSPARB, dsparb);
1996 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001997 break;
1998 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001999 dsparb = I915_READ_FW(DSPARB);
2000 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002001
2002 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
2003 VLV_FIFO(SPRITED, 0xff));
2004 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
2005 VLV_FIFO(SPRITED, sprite1_start));
2006
2007 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2008 VLV_FIFO(SPRITED_HI, 0xff));
2009 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2010 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2011
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002012 I915_WRITE_FW(DSPARB, dsparb);
2013 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002014 break;
2015 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002016 dsparb3 = I915_READ_FW(DSPARB3);
2017 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002018
2019 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2020 VLV_FIFO(SPRITEF, 0xff));
2021 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2022 VLV_FIFO(SPRITEF, sprite1_start));
2023
2024 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2025 VLV_FIFO(SPRITEF_HI, 0xff));
2026 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2027 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2028
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002029 I915_WRITE_FW(DSPARB3, dsparb3);
2030 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002031 break;
2032 default:
2033 break;
2034 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002035
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002036 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002037
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002038 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002039}
2040
2041#undef VLV_FIFO
2042
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002043static int vlv_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002044{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002045 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002046 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2047 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2048 struct intel_atomic_state *intel_state =
2049 to_intel_atomic_state(new_crtc_state->base.state);
2050 const struct intel_crtc_state *old_crtc_state =
2051 intel_atomic_get_old_crtc_state(intel_state, crtc);
2052 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002053 int level;
2054
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002055 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2056 *intermediate = *optimal;
2057
2058 intermediate->cxsr = false;
2059 goto out;
2060 }
2061
Ville Syrjälä4841da52017-03-02 19:14:59 +02002062 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002063 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002064 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002065
2066 for (level = 0; level < intermediate->num_levels; level++) {
2067 enum plane_id plane_id;
2068
2069 for_each_plane_id_on_crtc(crtc, plane_id) {
2070 intermediate->wm[level].plane[plane_id] =
2071 min(optimal->wm[level].plane[plane_id],
2072 active->wm[level].plane[plane_id]);
2073 }
2074
2075 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2076 active->sr[level].plane);
2077 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2078 active->sr[level].cursor);
2079 }
2080
2081 vlv_invalidate_wms(crtc, intermediate, level);
2082
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002083out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002084 /*
2085 * If our intermediate WM are identical to the final WM, then we can
2086 * omit the post-vblank programming; only update if it's different.
2087 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002088 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002089 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002090
2091 return 0;
2092}
2093
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002094static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002095 struct vlv_wm_values *wm)
2096{
2097 struct intel_crtc *crtc;
2098 int num_active_crtcs = 0;
2099
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002100 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002101 wm->cxsr = true;
2102
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002103 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002104 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002105
2106 if (!crtc->active)
2107 continue;
2108
2109 if (!wm_state->cxsr)
2110 wm->cxsr = false;
2111
2112 num_active_crtcs++;
2113 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2114 }
2115
2116 if (num_active_crtcs != 1)
2117 wm->cxsr = false;
2118
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002119 if (num_active_crtcs > 1)
2120 wm->level = VLV_WM_LEVEL_PM2;
2121
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002122 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002123 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002124 enum pipe pipe = crtc->pipe;
2125
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002126 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002127 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002128 wm->sr = wm_state->sr[wm->level];
2129
Ville Syrjälä1b313892016-11-28 19:37:08 +02002130 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2131 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2132 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2133 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002134 }
2135}
2136
Ville Syrjäläff32c542017-03-02 19:14:57 +02002137static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002138{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002139 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2140 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002141
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002142 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002143
Ville Syrjäläff32c542017-03-02 19:14:57 +02002144 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002145 return;
2146
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002147 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002148 chv_set_memory_dvfs(dev_priv, false);
2149
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002150 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002151 chv_set_memory_pm5(dev_priv, false);
2152
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002153 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002154 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002155
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002156 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002157
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002158 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002159 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002160
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002161 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002162 chv_set_memory_pm5(dev_priv, true);
2163
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002164 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002165 chv_set_memory_dvfs(dev_priv, true);
2166
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002167 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002168}
2169
Ville Syrjäläff32c542017-03-02 19:14:57 +02002170static void vlv_initial_watermarks(struct intel_atomic_state *state,
2171 struct intel_crtc_state *crtc_state)
2172{
2173 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2174 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2175
2176 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002177 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2178 vlv_program_watermarks(dev_priv);
2179 mutex_unlock(&dev_priv->wm.wm_mutex);
2180}
2181
2182static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2183 struct intel_crtc_state *crtc_state)
2184{
2185 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2187
2188 if (!crtc_state->wm.need_postvbl_update)
2189 return;
2190
2191 mutex_lock(&dev_priv->wm.wm_mutex);
2192 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002193 vlv_program_watermarks(dev_priv);
2194 mutex_unlock(&dev_priv->wm.wm_mutex);
2195}
2196
Ville Syrjälä432081b2016-10-31 22:37:03 +02002197static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002198{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002199 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002200 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002201 int srwm = 1;
2202 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002203 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002204
2205 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002206 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002207 if (crtc) {
2208 /* self-refresh has much higher latency */
2209 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002210 const struct drm_display_mode *adjusted_mode =
2211 &crtc->config->base.adjusted_mode;
2212 const struct drm_framebuffer *fb =
2213 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002214 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002215 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002216 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002217 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002218 int entries;
2219
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002220 entries = intel_wm_method2(clock, htotal,
2221 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002222 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2223 srwm = I965_FIFO_SIZE - entries;
2224 if (srwm < 0)
2225 srwm = 1;
2226 srwm &= 0x1ff;
2227 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2228 entries, srwm);
2229
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002230 entries = intel_wm_method2(clock, htotal,
2231 crtc->base.cursor->state->crtc_w, 4,
2232 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002233 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002234 i965_cursor_wm_info.cacheline_size) +
2235 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002236
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002237 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002238 if (cursor_sr > i965_cursor_wm_info.max_wm)
2239 cursor_sr = i965_cursor_wm_info.max_wm;
2240
2241 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2242 "cursor %d\n", srwm, cursor_sr);
2243
Imre Deak98584252014-06-13 14:54:20 +03002244 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002245 } else {
Imre Deak98584252014-06-13 14:54:20 +03002246 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002247 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002248 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002249 }
2250
2251 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2252 srwm);
2253
2254 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002255 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2256 FW_WM(8, CURSORB) |
2257 FW_WM(8, PLANEB) |
2258 FW_WM(8, PLANEA));
2259 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2260 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002261 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002262 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002263
2264 if (cxsr_enabled)
2265 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002266}
2267
Ville Syrjäläf4998962015-03-10 17:02:21 +02002268#undef FW_WM
2269
Ville Syrjälä432081b2016-10-31 22:37:03 +02002270static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002271{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002272 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002273 const struct intel_watermark_params *wm_info;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002274 u32 fwater_lo;
2275 u32 fwater_hi;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002276 int cwm, srwm = 1;
2277 int fifo_size;
2278 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002279 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002280
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002281 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002282 wm_info = &i945_wm_info;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002283 else if (!IS_GEN(dev_priv, 2))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002284 wm_info = &i915_wm_info;
2285 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002286 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002287
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002288 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2289 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002290 if (intel_crtc_active(crtc)) {
2291 const struct drm_display_mode *adjusted_mode =
2292 &crtc->config->base.adjusted_mode;
2293 const struct drm_framebuffer *fb =
2294 crtc->base.primary->state->fb;
2295 int cpp;
2296
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002297 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002298 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002299 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002300 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002301
Damien Lespiau241bfc32013-09-25 16:45:37 +01002302 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002303 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002304 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002305 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002306 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002307 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002308 if (planea_wm > (long)wm_info->max_wm)
2309 planea_wm = wm_info->max_wm;
2310 }
2311
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002312 if (IS_GEN(dev_priv, 2))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002313 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002314
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002315 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2316 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002317 if (intel_crtc_active(crtc)) {
2318 const struct drm_display_mode *adjusted_mode =
2319 &crtc->config->base.adjusted_mode;
2320 const struct drm_framebuffer *fb =
2321 crtc->base.primary->state->fb;
2322 int cpp;
2323
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002324 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002325 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002326 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002327 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002328
Damien Lespiau241bfc32013-09-25 16:45:37 +01002329 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002330 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002331 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002332 if (enabled == NULL)
2333 enabled = crtc;
2334 else
2335 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002336 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002337 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002338 if (planeb_wm > (long)wm_info->max_wm)
2339 planeb_wm = wm_info->max_wm;
2340 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002341
2342 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2343
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002344 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002345 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002346
Ville Syrjäläefc26112016-10-31 22:37:04 +02002347 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002348
2349 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002350 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002351 enabled = NULL;
2352 }
2353
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002354 /*
2355 * Overlay gets an aggressive default since video jitter is bad.
2356 */
2357 cwm = 2;
2358
2359 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002360 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002361
2362 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002363 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002364 /* self-refresh has much higher latency */
2365 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002366 const struct drm_display_mode *adjusted_mode =
2367 &enabled->config->base.adjusted_mode;
2368 const struct drm_framebuffer *fb =
2369 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002370 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002371 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002372 int hdisplay = enabled->config->pipe_src_w;
2373 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002374 int entries;
2375
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002376 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002377 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002378 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002379 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002380
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002381 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2382 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002383 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2384 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2385 srwm = wm_info->fifo_size - entries;
2386 if (srwm < 0)
2387 srwm = 1;
2388
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002389 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002390 I915_WRITE(FW_BLC_SELF,
2391 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002392 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002393 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2394 }
2395
2396 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2397 planea_wm, planeb_wm, cwm, srwm);
2398
2399 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2400 fwater_hi = (cwm & 0x1f);
2401
2402 /* Set request length to 8 cachelines per fetch */
2403 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2404 fwater_hi = fwater_hi | (1 << 8);
2405
2406 I915_WRITE(FW_BLC, fwater_lo);
2407 I915_WRITE(FW_BLC2, fwater_hi);
2408
Imre Deak5209b1f2014-07-01 12:36:17 +03002409 if (enabled)
2410 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002411}
2412
Ville Syrjälä432081b2016-10-31 22:37:03 +02002413static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002414{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002415 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002416 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002417 const struct drm_display_mode *adjusted_mode;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002418 u32 fwater_lo;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002419 int planea_wm;
2420
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002421 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002422 if (crtc == NULL)
2423 return;
2424
Ville Syrjäläefc26112016-10-31 22:37:04 +02002425 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002426 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002427 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002428 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002429 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002430 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2431 fwater_lo |= (3<<8) | planea_wm;
2432
2433 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2434
2435 I915_WRITE(FW_BLC, fwater_lo);
2436}
2437
Ville Syrjälä37126462013-08-01 16:18:55 +03002438/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002439static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2440 unsigned int cpp,
2441 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002442{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002443 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002444
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002445 ret = intel_wm_method1(pixel_rate, cpp, latency);
2446 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002447
2448 return ret;
2449}
2450
Ville Syrjälä37126462013-08-01 16:18:55 +03002451/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002452static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2453 unsigned int htotal,
2454 unsigned int width,
2455 unsigned int cpp,
2456 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002457{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002458 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002459
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002460 ret = intel_wm_method2(pixel_rate, htotal,
2461 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002462 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002463
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002464 return ret;
2465}
2466
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002467static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002468{
Matt Roper15126882015-12-03 11:37:40 -08002469 /*
2470 * Neither of these should be possible since this function shouldn't be
2471 * called if the CRTC is off or the plane is invisible. But let's be
2472 * extra paranoid to avoid a potential divide-by-zero if we screw up
2473 * elsewhere in the driver.
2474 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002475 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002476 return 0;
2477 if (WARN_ON(!horiz_pixels))
2478 return 0;
2479
Ville Syrjäläac484962016-01-20 21:05:26 +02002480 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002481}
2482
Imre Deak820c1982013-12-17 14:46:36 +02002483struct ilk_wm_maximums {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002484 u16 pri;
2485 u16 spr;
2486 u16 cur;
2487 u16 fbc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002488};
2489
Ville Syrjälä37126462013-08-01 16:18:55 +03002490/*
2491 * For both WM_PIPE and WM_LP.
2492 * mem_value must be in 0.1us units.
2493 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002494static u32 ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
2495 const struct intel_plane_state *pstate,
2496 u32 mem_value, bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002497{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002498 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002499 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002500
Ville Syrjälä03981c62018-11-14 19:34:40 +02002501 if (mem_value == 0)
2502 return U32_MAX;
2503
Ville Syrjälä24304d812017-03-14 17:10:49 +02002504 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002505 return 0;
2506
Ville Syrjälä353c8592016-12-14 23:30:57 +02002507 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002508
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002509 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002510
2511 if (!is_lp)
2512 return method1;
2513
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002514 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002515 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002516 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002517 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002518
2519 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002520}
2521
Ville Syrjälä37126462013-08-01 16:18:55 +03002522/*
2523 * For both WM_PIPE and WM_LP.
2524 * mem_value must be in 0.1us units.
2525 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002526static u32 ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
2527 const struct intel_plane_state *pstate,
2528 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002529{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002530 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002531 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002532
Ville Syrjälä03981c62018-11-14 19:34:40 +02002533 if (mem_value == 0)
2534 return U32_MAX;
2535
Ville Syrjälä24304d812017-03-14 17:10:49 +02002536 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002537 return 0;
2538
Ville Syrjälä353c8592016-12-14 23:30:57 +02002539 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002540
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002541 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2542 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002543 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002544 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002545 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002546 return min(method1, method2);
2547}
2548
Ville Syrjälä37126462013-08-01 16:18:55 +03002549/*
2550 * For both WM_PIPE and WM_LP.
2551 * mem_value must be in 0.1us units.
2552 */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002553static u32 ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
2554 const struct intel_plane_state *pstate,
2555 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002556{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002557 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002558
Ville Syrjälä03981c62018-11-14 19:34:40 +02002559 if (mem_value == 0)
2560 return U32_MAX;
2561
Ville Syrjälä24304d812017-03-14 17:10:49 +02002562 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002563 return 0;
2564
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002565 cpp = pstate->base.fb->format->cpp[0];
2566
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002567 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002568 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002569 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002570}
2571
Paulo Zanonicca32e92013-05-31 11:45:06 -03002572/* Only for WM_LP. */
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002573static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
2574 const struct intel_plane_state *pstate,
2575 u32 pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002576{
Ville Syrjälä83054942016-11-18 21:53:00 +02002577 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002578
Ville Syrjälä24304d812017-03-14 17:10:49 +02002579 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002580 return 0;
2581
Ville Syrjälä353c8592016-12-14 23:30:57 +02002582 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002583
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002584 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002585}
2586
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002587static unsigned int
2588ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002589{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002590 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002591 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002592 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002593 return 768;
2594 else
2595 return 512;
2596}
2597
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002598static unsigned int
2599ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2600 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002601{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002602 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002603 /* BDW primary/sprite plane watermarks */
2604 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002605 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002606 /* IVB/HSW primary/sprite plane watermarks */
2607 return level == 0 ? 127 : 1023;
2608 else if (!is_sprite)
2609 /* ILK/SNB primary plane watermarks */
2610 return level == 0 ? 127 : 511;
2611 else
2612 /* ILK/SNB sprite plane watermarks */
2613 return level == 0 ? 63 : 255;
2614}
2615
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002616static unsigned int
2617ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002618{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002619 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002620 return level == 0 ? 63 : 255;
2621 else
2622 return level == 0 ? 31 : 63;
2623}
2624
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002625static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002626{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002627 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002628 return 31;
2629 else
2630 return 15;
2631}
2632
Ville Syrjälä158ae642013-08-07 13:28:19 +03002633/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002634static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002635 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002636 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002637 enum intel_ddb_partitioning ddb_partitioning,
2638 bool is_sprite)
2639{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002640 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002641
2642 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002643 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002644 return 0;
2645
2646 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002647 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002648 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002649
2650 /*
2651 * For some reason the non self refresh
2652 * FIFO size is only half of the self
2653 * refresh FIFO size on ILK/SNB.
2654 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002655 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002656 fifo_size /= 2;
2657 }
2658
Ville Syrjälä240264f2013-08-07 13:29:12 +03002659 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002660 /* level 0 is always calculated with 1:1 split */
2661 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2662 if (is_sprite)
2663 fifo_size *= 5;
2664 fifo_size /= 6;
2665 } else {
2666 fifo_size /= 2;
2667 }
2668 }
2669
2670 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002671 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002672}
2673
2674/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002675static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002676 int level,
2677 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002678{
2679 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002680 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002681 return 64;
2682
2683 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002684 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002685}
2686
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002687static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002688 int level,
2689 const struct intel_wm_config *config,
2690 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002691 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002692{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002693 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2694 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2695 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2696 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002697}
2698
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002699static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002700 int level,
2701 struct ilk_wm_maximums *max)
2702{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002703 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2704 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2705 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2706 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002707}
2708
Ville Syrjäläd9395652013-10-09 19:18:10 +03002709static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002710 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002711 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002712{
2713 bool ret;
2714
2715 /* already determined to be invalid? */
2716 if (!result->enable)
2717 return false;
2718
2719 result->enable = result->pri_val <= max->pri &&
2720 result->spr_val <= max->spr &&
2721 result->cur_val <= max->cur;
2722
2723 ret = result->enable;
2724
2725 /*
2726 * HACK until we can pre-compute everything,
2727 * and thus fail gracefully if LP0 watermarks
2728 * are exceeded...
2729 */
2730 if (level == 0 && !result->enable) {
2731 if (result->pri_val > max->pri)
2732 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2733 level, result->pri_val, max->pri);
2734 if (result->spr_val > max->spr)
2735 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2736 level, result->spr_val, max->spr);
2737 if (result->cur_val > max->cur)
2738 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2739 level, result->cur_val, max->cur);
2740
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002741 result->pri_val = min_t(u32, result->pri_val, max->pri);
2742 result->spr_val = min_t(u32, result->spr_val, max->spr);
2743 result->cur_val = min_t(u32, result->cur_val, max->cur);
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002744 result->enable = true;
2745 }
2746
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002747 return ret;
2748}
2749
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002750static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002751 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002752 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002753 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002754 const struct intel_plane_state *pristate,
2755 const struct intel_plane_state *sprstate,
2756 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002757 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002758{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002759 u16 pri_latency = dev_priv->wm.pri_latency[level];
2760 u16 spr_latency = dev_priv->wm.spr_latency[level];
2761 u16 cur_latency = dev_priv->wm.cur_latency[level];
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002762
2763 /* WM1+ latency values stored in 0.5us units */
2764 if (level > 0) {
2765 pri_latency *= 5;
2766 spr_latency *= 5;
2767 cur_latency *= 5;
2768 }
2769
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002770 if (pristate) {
2771 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2772 pri_latency, level);
2773 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2774 }
2775
2776 if (sprstate)
2777 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2778
2779 if (curstate)
2780 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2781
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002782 result->enable = true;
2783}
2784
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002785static u32
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002786hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002787{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002788 const struct intel_atomic_state *intel_state =
2789 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002790 const struct drm_display_mode *adjusted_mode =
2791 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002792 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002793
Matt Roperee91a152015-12-03 11:37:39 -08002794 if (!cstate->base.active)
2795 return 0;
2796 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2797 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002798 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002799 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002800
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002801 /* The WM are computed with base on how long it takes to fill a single
2802 * row at the given clock rate, multiplied by 8.
2803 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002804 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2805 adjusted_mode->crtc_clock);
2806 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002807 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002808
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002809 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2810 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002811}
2812
Ville Syrjäläbb726512016-10-31 22:37:24 +02002813static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002814 u16 wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002815{
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002816 struct intel_uncore *uncore = &dev_priv->uncore;
2817
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002818 if (INTEL_GEN(dev_priv) >= 9) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002819 u32 val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002820 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002821 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002822
2823 /* read the first set of memory latencies[0:3] */
2824 val = 0; /* data0 to be programmed to 0 for first set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002825 ret = sandybridge_pcode_read(dev_priv,
2826 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002827 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002828
2829 if (ret) {
2830 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2831 return;
2832 }
2833
2834 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2835 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2836 GEN9_MEM_LATENCY_LEVEL_MASK;
2837 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2838 GEN9_MEM_LATENCY_LEVEL_MASK;
2839 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2840 GEN9_MEM_LATENCY_LEVEL_MASK;
2841
2842 /* read the second set of memory latencies[4:7] */
2843 val = 1; /* data0 to be programmed to 1 for second set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002844 ret = sandybridge_pcode_read(dev_priv,
2845 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002846 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002847 if (ret) {
2848 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2849 return;
2850 }
2851
2852 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2853 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2854 GEN9_MEM_LATENCY_LEVEL_MASK;
2855 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2856 GEN9_MEM_LATENCY_LEVEL_MASK;
2857 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2858 GEN9_MEM_LATENCY_LEVEL_MASK;
2859
Vandana Kannan367294b2014-11-04 17:06:46 +00002860 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002861 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2862 * need to be disabled. We make sure to sanitize the values out
2863 * of the punit to satisfy this requirement.
2864 */
2865 for (level = 1; level <= max_level; level++) {
2866 if (wm[level] == 0) {
2867 for (i = level + 1; i <= max_level; i++)
2868 wm[i] = 0;
2869 break;
2870 }
2871 }
2872
2873 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002874 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002875 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002876 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002877 * to add 2us to the various latency levels we retrieve from the
2878 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002879 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002880 if (wm[0] == 0) {
2881 wm[0] += 2;
2882 for (level = 1; level <= max_level; level++) {
2883 if (wm[level] == 0)
2884 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002885 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002886 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002887 }
2888
Mahesh Kumar86b59282018-08-31 16:39:42 +05302889 /*
2890 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2891 * If we could not get dimm info enable this WA to prevent from
2892 * any underrun. If not able to get Dimm info assume 16GB dimm
2893 * to avoid any underrun.
2894 */
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03002895 if (dev_priv->dram_info.is_16gb_dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302896 wm[0] += 1;
2897
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002898 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002899 u64 sskpd = intel_uncore_read64(uncore, MCH_SSKPD);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002900
2901 wm[0] = (sskpd >> 56) & 0xFF;
2902 if (wm[0] == 0)
2903 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002904 wm[1] = (sskpd >> 4) & 0xFF;
2905 wm[2] = (sskpd >> 12) & 0xFF;
2906 wm[3] = (sskpd >> 20) & 0x1FF;
2907 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002908 } else if (INTEL_GEN(dev_priv) >= 6) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002909 u32 sskpd = intel_uncore_read(uncore, MCH_SSKPD);
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002910
2911 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2912 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2913 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2914 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002915 } else if (INTEL_GEN(dev_priv) >= 5) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002916 u32 mltr = intel_uncore_read(uncore, MLTR_ILK);
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002917
2918 /* ILK primary LP0 latency is 700 ns */
2919 wm[0] = 7;
2920 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2921 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002922 } else {
2923 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002924 }
2925}
2926
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002927static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002928 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002929{
2930 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002931 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002932 wm[0] = 13;
2933}
2934
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002935static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002936 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002937{
2938 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002939 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002940 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002941}
2942
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002943int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002944{
2945 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002946 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002947 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002948 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002949 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002950 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002951 return 3;
2952 else
2953 return 2;
2954}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002955
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002956static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002957 const char *name,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002958 const u16 wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002959{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002960 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002961
2962 for (level = 0; level <= max_level; level++) {
2963 unsigned int latency = wm[level];
2964
2965 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002966 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2967 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002968 continue;
2969 }
2970
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002971 /*
2972 * - latencies are in us on gen9.
2973 * - before then, WM1+ latency values are in 0.5us units
2974 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002975 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002976 latency *= 10;
2977 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002978 latency *= 5;
2979
2980 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2981 name, level, wm[level],
2982 latency / 10, latency % 10);
2983 }
2984}
2985
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002986static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002987 u16 wm[5], u16 min)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002988{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002989 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002990
2991 if (wm[0] >= min)
2992 return false;
2993
2994 wm[0] = max(wm[0], min);
2995 for (level = 1; level <= max_level; level++)
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002996 wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5));
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002997
2998 return true;
2999}
3000
Ville Syrjäläbb726512016-10-31 22:37:24 +02003001static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003002{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003003 bool changed;
3004
3005 /*
3006 * The BIOS provided WM memory latency values are often
3007 * inadequate for high resolution displays. Adjust them.
3008 */
3009 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3010 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3011 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3012
3013 if (!changed)
3014 return;
3015
3016 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003017 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3018 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3019 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003020}
3021
Ville Syrjälä03981c62018-11-14 19:34:40 +02003022static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3023{
3024 /*
3025 * On some SNB machines (Thinkpad X220 Tablet at least)
3026 * LP3 usage can cause vblank interrupts to be lost.
3027 * The DEIIR bit will go high but it looks like the CPU
3028 * never gets interrupted.
3029 *
3030 * It's not clear whether other interrupt source could
3031 * be affected or if this is somehow limited to vblank
3032 * interrupts only. To play it safe we disable LP3
3033 * watermarks entirely.
3034 */
3035 if (dev_priv->wm.pri_latency[3] == 0 &&
3036 dev_priv->wm.spr_latency[3] == 0 &&
3037 dev_priv->wm.cur_latency[3] == 0)
3038 return;
3039
3040 dev_priv->wm.pri_latency[3] = 0;
3041 dev_priv->wm.spr_latency[3] = 0;
3042 dev_priv->wm.cur_latency[3] = 0;
3043
3044 DRM_DEBUG_KMS("LP3 watermarks disabled due to potential for lost interrupts\n");
3045 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3046 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3047 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3048}
3049
Ville Syrjäläbb726512016-10-31 22:37:24 +02003050static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003051{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003052 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003053
3054 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3055 sizeof(dev_priv->wm.pri_latency));
3056 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3057 sizeof(dev_priv->wm.pri_latency));
3058
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003059 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003060 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003061
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003062 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3063 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3064 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003065
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003066 if (IS_GEN(dev_priv, 6)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003067 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003068 snb_wm_lp3_irq_quirk(dev_priv);
3069 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003070}
3071
Ville Syrjäläbb726512016-10-31 22:37:24 +02003072static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003073{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003074 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003075 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003076}
3077
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003078static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003079 struct intel_pipe_wm *pipe_wm)
3080{
3081 /* LP0 watermark maximums depend on this pipe alone */
3082 const struct intel_wm_config config = {
3083 .num_pipes_active = 1,
3084 .sprites_enabled = pipe_wm->sprites_enabled,
3085 .sprites_scaled = pipe_wm->sprites_scaled,
3086 };
3087 struct ilk_wm_maximums max;
3088
3089 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003090 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003091
3092 /* At least LP0 must be valid */
3093 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3094 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3095 return false;
3096 }
3097
3098 return true;
3099}
3100
Matt Roper261a27d2015-10-08 15:28:25 -07003101/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003102static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003103{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003104 struct drm_atomic_state *state = cstate->base.state;
3105 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003106 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003107 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003108 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003109 struct drm_plane *plane;
3110 const struct drm_plane_state *plane_state;
3111 const struct intel_plane_state *pristate = NULL;
3112 const struct intel_plane_state *sprstate = NULL;
3113 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003114 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003115 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003116
Matt Ropere8f1f022016-05-12 07:05:55 -07003117 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003118
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003119 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3120 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003121
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003122 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003123 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003124 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003125 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003126 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003127 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003128 }
3129
Matt Ropered4a6a72016-02-23 17:20:13 -08003130 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003131 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003132 pipe_wm->sprites_enabled = sprstate->base.visible;
3133 pipe_wm->sprites_scaled = sprstate->base.visible &&
3134 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3135 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003136 }
3137
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003138 usable_level = max_level;
3139
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003140 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003141 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003142 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003143
3144 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003145 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003146 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003147
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003148 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003149 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3150 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003151
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003152 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003153 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003154
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003155 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003156 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003157
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003158 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003159
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003160 for (level = 1; level <= usable_level; level++) {
3161 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003162
Matt Roper86c8bbb2015-09-24 15:53:16 -07003163 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003164 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003165
3166 /*
3167 * Disable any watermark level that exceeds the
3168 * register maximums since such watermarks are
3169 * always invalid.
3170 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003171 if (!ilk_validate_wm_level(level, &max, wm)) {
3172 memset(wm, 0, sizeof(*wm));
3173 break;
3174 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003175 }
3176
Matt Roper86c8bbb2015-09-24 15:53:16 -07003177 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003178}
3179
3180/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003181 * Build a set of 'intermediate' watermark values that satisfy both the old
3182 * state and the new state. These can be programmed to the hardware
3183 * immediately.
3184 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003185static int ilk_compute_intermediate_wm(struct intel_crtc_state *newstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08003186{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003187 struct intel_crtc *intel_crtc = to_intel_crtc(newstate->base.crtc);
3188 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Matt Ropere8f1f022016-05-12 07:05:55 -07003189 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003190 struct intel_atomic_state *intel_state =
3191 to_intel_atomic_state(newstate->base.state);
3192 const struct intel_crtc_state *oldstate =
3193 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3194 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003195 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003196
3197 /*
3198 * Start with the final, target watermarks, then combine with the
3199 * currently active watermarks to get values that are safe both before
3200 * and after the vblank.
3201 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003202 *a = newstate->wm.ilk.optimal;
Ville Syrjäläf255c622018-11-08 17:10:13 +02003203 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base) ||
3204 intel_state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003205 return 0;
3206
Matt Ropered4a6a72016-02-23 17:20:13 -08003207 a->pipe_enabled |= b->pipe_enabled;
3208 a->sprites_enabled |= b->sprites_enabled;
3209 a->sprites_scaled |= b->sprites_scaled;
3210
3211 for (level = 0; level <= max_level; level++) {
3212 struct intel_wm_level *a_wm = &a->wm[level];
3213 const struct intel_wm_level *b_wm = &b->wm[level];
3214
3215 a_wm->enable &= b_wm->enable;
3216 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3217 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3218 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3219 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3220 }
3221
3222 /*
3223 * We need to make sure that these merged watermark values are
3224 * actually a valid configuration themselves. If they're not,
3225 * there's no safe way to transition from the old state to
3226 * the new state, so we need to fail the atomic transaction.
3227 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003228 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003229 return -EINVAL;
3230
3231 /*
3232 * If our intermediate WM are identical to the final WM, then we can
3233 * omit the post-vblank programming; only update if it's different.
3234 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003235 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3236 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003237
3238 return 0;
3239}
3240
3241/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003242 * Merge the watermarks from all active pipes for a specific level.
3243 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003244static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003245 int level,
3246 struct intel_wm_level *ret_wm)
3247{
3248 const struct intel_crtc *intel_crtc;
3249
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003250 ret_wm->enable = true;
3251
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003252 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003253 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003254 const struct intel_wm_level *wm = &active->wm[level];
3255
3256 if (!active->pipe_enabled)
3257 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003258
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003259 /*
3260 * The watermark values may have been used in the past,
3261 * so we must maintain them in the registers for some
3262 * time even if the level is now disabled.
3263 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003264 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003265 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003266
3267 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3268 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3269 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3270 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3271 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003272}
3273
3274/*
3275 * Merge all low power watermarks for all active pipes.
3276 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003277static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003278 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003279 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003280 struct intel_pipe_wm *merged)
3281{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003282 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003283 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003284
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003285 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003286 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003287 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003288 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003289
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003290 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003291 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003292
3293 /* merge each WM1+ level */
3294 for (level = 1; level <= max_level; level++) {
3295 struct intel_wm_level *wm = &merged->wm[level];
3296
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003297 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003298
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003299 if (level > last_enabled_level)
3300 wm->enable = false;
3301 else if (!ilk_validate_wm_level(level, max, wm))
3302 /* make sure all following levels get disabled */
3303 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003304
3305 /*
3306 * The spec says it is preferred to disable
3307 * FBC WMs instead of disabling a WM level.
3308 */
3309 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003310 if (wm->enable)
3311 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003312 wm->fbc_val = 0;
3313 }
3314 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003315
3316 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3317 /*
3318 * FIXME this is racy. FBC might get enabled later.
3319 * What we should check here is whether FBC can be
3320 * enabled sometime later.
3321 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003322 if (IS_GEN(dev_priv, 5) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003323 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003324 for (level = 2; level <= max_level; level++) {
3325 struct intel_wm_level *wm = &merged->wm[level];
3326
3327 wm->enable = false;
3328 }
3329 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003330}
3331
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003332static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3333{
3334 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3335 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3336}
3337
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003338/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003339static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3340 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003341{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003342 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003343 return 2 * level;
3344 else
3345 return dev_priv->wm.pri_latency[level];
3346}
3347
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003348static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003349 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003350 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003351 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003352{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003353 struct intel_crtc *intel_crtc;
3354 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003355
Ville Syrjälä0362c782013-10-09 19:17:57 +03003356 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003357 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003358
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003359 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003360 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003361 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003362
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003363 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003364
Ville Syrjälä0362c782013-10-09 19:17:57 +03003365 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003366
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003367 /*
3368 * Maintain the watermark values even if the level is
3369 * disabled. Doing otherwise could cause underruns.
3370 */
3371 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003372 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003373 (r->pri_val << WM1_LP_SR_SHIFT) |
3374 r->cur_val;
3375
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003376 if (r->enable)
3377 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3378
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003379 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003380 results->wm_lp[wm_lp - 1] |=
3381 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3382 else
3383 results->wm_lp[wm_lp - 1] |=
3384 r->fbc_val << WM1_LP_FBC_SHIFT;
3385
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003386 /*
3387 * Always set WM1S_LP_EN when spr_val != 0, even if the
3388 * level is disabled. Doing otherwise could cause underruns.
3389 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003390 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003391 WARN_ON(wm_lp != 1);
3392 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3393 } else
3394 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003395 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003396
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003397 /* LP0 register values */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003398 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003399 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003400 const struct intel_wm_level *r =
3401 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003402
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003403 if (WARN_ON(!r->enable))
3404 continue;
3405
Matt Ropered4a6a72016-02-23 17:20:13 -08003406 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003407
3408 results->wm_pipe[pipe] =
3409 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3410 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3411 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003412 }
3413}
3414
Paulo Zanoni861f3382013-05-31 10:19:21 -03003415/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3416 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003417static struct intel_pipe_wm *
3418ilk_find_best_result(struct drm_i915_private *dev_priv,
3419 struct intel_pipe_wm *r1,
3420 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003421{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003422 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003423 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003424
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003425 for (level = 1; level <= max_level; level++) {
3426 if (r1->wm[level].enable)
3427 level1 = level;
3428 if (r2->wm[level].enable)
3429 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003430 }
3431
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003432 if (level1 == level2) {
3433 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003434 return r2;
3435 else
3436 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003437 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003438 return r1;
3439 } else {
3440 return r2;
3441 }
3442}
3443
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003444/* dirty bits used to track which watermarks need changes */
3445#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3446#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3447#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3448#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3449#define WM_DIRTY_FBC (1 << 24)
3450#define WM_DIRTY_DDB (1 << 25)
3451
Damien Lespiau055e3932014-08-18 13:49:10 +01003452static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003453 const struct ilk_wm_values *old,
3454 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003455{
3456 unsigned int dirty = 0;
3457 enum pipe pipe;
3458 int wm_lp;
3459
Damien Lespiau055e3932014-08-18 13:49:10 +01003460 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003461 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3462 dirty |= WM_DIRTY_LINETIME(pipe);
3463 /* Must disable LP1+ watermarks too */
3464 dirty |= WM_DIRTY_LP_ALL;
3465 }
3466
3467 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3468 dirty |= WM_DIRTY_PIPE(pipe);
3469 /* Must disable LP1+ watermarks too */
3470 dirty |= WM_DIRTY_LP_ALL;
3471 }
3472 }
3473
3474 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3475 dirty |= WM_DIRTY_FBC;
3476 /* Must disable LP1+ watermarks too */
3477 dirty |= WM_DIRTY_LP_ALL;
3478 }
3479
3480 if (old->partitioning != new->partitioning) {
3481 dirty |= WM_DIRTY_DDB;
3482 /* Must disable LP1+ watermarks too */
3483 dirty |= WM_DIRTY_LP_ALL;
3484 }
3485
3486 /* LP1+ watermarks already deemed dirty, no need to continue */
3487 if (dirty & WM_DIRTY_LP_ALL)
3488 return dirty;
3489
3490 /* Find the lowest numbered LP1+ watermark in need of an update... */
3491 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3492 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3493 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3494 break;
3495 }
3496
3497 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3498 for (; wm_lp <= 3; wm_lp++)
3499 dirty |= WM_DIRTY_LP(wm_lp);
3500
3501 return dirty;
3502}
3503
Ville Syrjälä8553c182013-12-05 15:51:39 +02003504static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3505 unsigned int dirty)
3506{
Imre Deak820c1982013-12-17 14:46:36 +02003507 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003508 bool changed = false;
3509
3510 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3511 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3512 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3513 changed = true;
3514 }
3515 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3516 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3517 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3518 changed = true;
3519 }
3520 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3521 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3522 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3523 changed = true;
3524 }
3525
3526 /*
3527 * Don't touch WM1S_LP_EN here.
3528 * Doing so could cause underruns.
3529 */
3530
3531 return changed;
3532}
3533
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003534/*
3535 * The spec says we shouldn't write when we don't need, because every write
3536 * causes WMs to be re-evaluated, expending some power.
3537 */
Imre Deak820c1982013-12-17 14:46:36 +02003538static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3539 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003540{
Imre Deak820c1982013-12-17 14:46:36 +02003541 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003542 unsigned int dirty;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003543 u32 val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003544
Damien Lespiau055e3932014-08-18 13:49:10 +01003545 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003546 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003547 return;
3548
Ville Syrjälä8553c182013-12-05 15:51:39 +02003549 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003550
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003551 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003552 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003553 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003554 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003555 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003556 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3557
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003558 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003559 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003560 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003561 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003562 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003563 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3564
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003565 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003566 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003567 val = I915_READ(WM_MISC);
3568 if (results->partitioning == INTEL_DDB_PART_1_2)
3569 val &= ~WM_MISC_DATA_PARTITION_5_6;
3570 else
3571 val |= WM_MISC_DATA_PARTITION_5_6;
3572 I915_WRITE(WM_MISC, val);
3573 } else {
3574 val = I915_READ(DISP_ARB_CTL2);
3575 if (results->partitioning == INTEL_DDB_PART_1_2)
3576 val &= ~DISP_DATA_PARTITION_5_6;
3577 else
3578 val |= DISP_DATA_PARTITION_5_6;
3579 I915_WRITE(DISP_ARB_CTL2, val);
3580 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003581 }
3582
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003583 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003584 val = I915_READ(DISP_ARB_CTL);
3585 if (results->enable_fbc_wm)
3586 val &= ~DISP_FBC_WM_DIS;
3587 else
3588 val |= DISP_FBC_WM_DIS;
3589 I915_WRITE(DISP_ARB_CTL, val);
3590 }
3591
Imre Deak954911e2013-12-17 14:46:34 +02003592 if (dirty & WM_DIRTY_LP(1) &&
3593 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3594 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3595
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003596 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003597 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3598 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3599 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3600 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3601 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003602
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003603 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003604 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003605 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003606 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003607 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003608 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003609
3610 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003611}
3612
Matt Ropered4a6a72016-02-23 17:20:13 -08003613bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003614{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003615 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003616
3617 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3618}
3619
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303620static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3621{
3622 u8 enabled_slices;
3623
3624 /* Slice 1 will always be enabled */
3625 enabled_slices = 1;
3626
3627 /* Gen prior to GEN11 have only one DBuf slice */
3628 if (INTEL_GEN(dev_priv) < 11)
3629 return enabled_slices;
3630
Imre Deak209d7352019-03-07 12:32:35 +02003631 /*
3632 * FIXME: for now we'll only ever use 1 slice; pretend that we have
3633 * only that 1 slice enabled until we have a proper way for on-demand
3634 * toggling of the second slice.
3635 */
3636 if (0 && I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303637 enabled_slices++;
3638
3639 return enabled_slices;
3640}
3641
Matt Roper024c9042015-09-24 15:53:11 -07003642/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003643 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3644 * so assume we'll always need it in order to avoid underruns.
3645 */
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003646static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003647{
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003648 return IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003649}
3650
Paulo Zanoni56feca92016-09-22 18:00:28 -03003651static bool
3652intel_has_sagv(struct drm_i915_private *dev_priv)
3653{
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003654 return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) &&
3655 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003656}
3657
Lyude656d1b82016-08-17 15:55:54 -04003658/*
3659 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3660 * depending on power and performance requirements. The display engine access
3661 * to system memory is blocked during the adjustment time. Because of the
3662 * blocking time, having this enabled can cause full system hangs and/or pipe
3663 * underruns if we don't meet all of the following requirements:
3664 *
3665 * - <= 1 pipe enabled
3666 * - All planes can enable watermarks for latencies >= SAGV engine block time
3667 * - We're not using an interlaced display configuration
3668 */
3669int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003670intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003671{
3672 int ret;
3673
Paulo Zanoni56feca92016-09-22 18:00:28 -03003674 if (!intel_has_sagv(dev_priv))
3675 return 0;
3676
3677 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003678 return 0;
3679
Ville Syrjäläff61a972018-12-21 19:14:34 +02003680 DRM_DEBUG_KMS("Enabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003681 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3682 GEN9_SAGV_ENABLE);
3683
Ville Syrjäläff61a972018-12-21 19:14:34 +02003684 /* We don't need to wait for SAGV when enabling */
Lyude656d1b82016-08-17 15:55:54 -04003685
3686 /*
3687 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003688 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003689 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003690 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003691 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003692 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003693 return 0;
3694 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003695 DRM_ERROR("Failed to enable SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003696 return ret;
3697 }
3698
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003699 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003700 return 0;
3701}
3702
Lyude656d1b82016-08-17 15:55:54 -04003703int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003704intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003705{
Imre Deakb3b8e992016-12-05 18:27:38 +02003706 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003707
Paulo Zanoni56feca92016-09-22 18:00:28 -03003708 if (!intel_has_sagv(dev_priv))
3709 return 0;
3710
3711 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003712 return 0;
3713
Ville Syrjäläff61a972018-12-21 19:14:34 +02003714 DRM_DEBUG_KMS("Disabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003715 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003716 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3717 GEN9_SAGV_DISABLE,
3718 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3719 1);
Lyude656d1b82016-08-17 15:55:54 -04003720 /*
3721 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003722 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003723 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003724 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003725 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003726 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003727 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003728 } else if (ret < 0) {
Ville Syrjäläff61a972018-12-21 19:14:34 +02003729 DRM_ERROR("Failed to disable SAGV (%d)\n", ret);
Imre Deakb3b8e992016-12-05 18:27:38 +02003730 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003731 }
3732
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003733 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003734 return 0;
3735}
3736
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003737bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003738{
3739 struct drm_device *dev = state->dev;
3740 struct drm_i915_private *dev_priv = to_i915(dev);
3741 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003742 struct intel_crtc *crtc;
3743 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003744 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003745 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003746 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003747 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003748
Paulo Zanoni56feca92016-09-22 18:00:28 -03003749 if (!intel_has_sagv(dev_priv))
3750 return false;
3751
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003752 if (IS_GEN(dev_priv, 9))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003753 sagv_block_time_us = 30;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003754 else if (IS_GEN(dev_priv, 10))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003755 sagv_block_time_us = 20;
3756 else
3757 sagv_block_time_us = 10;
3758
Lyude656d1b82016-08-17 15:55:54 -04003759 /*
Lyude656d1b82016-08-17 15:55:54 -04003760 * If there are no active CRTCs, no additional checks need be performed
3761 */
3762 if (hweight32(intel_state->active_crtcs) == 0)
3763 return true;
Lucas De Marchida172232019-04-04 16:04:26 -07003764
3765 /*
3766 * SKL+ workaround: bspec recommends we disable SAGV when we have
3767 * more then one pipe enabled
3768 */
3769 if (hweight32(intel_state->active_crtcs) > 1)
Lyude656d1b82016-08-17 15:55:54 -04003770 return false;
3771
3772 /* Since we're now guaranteed to only have one active CRTC... */
3773 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003774 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003775 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003776
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003777 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003778 return false;
3779
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003780 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003781 struct skl_plane_wm *wm =
3782 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003783
Lyude656d1b82016-08-17 15:55:54 -04003784 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003785 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003786 continue;
3787
3788 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003789 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003790 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003791 { }
3792
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003793 latency = dev_priv->wm.skl_latency[level];
3794
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003795 if (skl_needs_memory_bw_wa(dev_priv) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003796 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003797 I915_FORMAT_MOD_X_TILED)
3798 latency += 15;
3799
Lyude656d1b82016-08-17 15:55:54 -04003800 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003801 * If any of the planes on this pipe don't enable wm levels that
3802 * incur memory latencies higher than sagv_block_time_us we
Ville Syrjäläff61a972018-12-21 19:14:34 +02003803 * can't enable SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003804 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003805 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003806 return false;
3807 }
3808
3809 return true;
3810}
3811
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303812static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
3813 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003814 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303815 const int num_active,
3816 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303817{
3818 const struct drm_display_mode *adjusted_mode;
3819 u64 total_data_bw;
3820 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3821
3822 WARN_ON(ddb_size == 0);
3823
3824 if (INTEL_GEN(dev_priv) < 11)
3825 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3826
3827 adjusted_mode = &cstate->base.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003828 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303829
3830 /*
3831 * 12GB/s is maximum BW supported by single DBuf slice.
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003832 *
3833 * FIXME dbuf slice code is broken:
3834 * - must wait for planes to stop using the slice before powering it off
3835 * - plane straddling both slices is illegal in multi-pipe scenarios
3836 * - should validate we stay within the hw bandwidth limits
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303837 */
Ville Syrjäläad3e7b82019-01-30 17:51:10 +02003838 if (0 && (num_active > 1 || total_data_bw >= GBps(12))) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303839 ddb->enabled_slices = 2;
3840 } else {
3841 ddb->enabled_slices = 1;
3842 ddb_size /= 2;
3843 }
3844
3845 return ddb_size;
3846}
3847
Damien Lespiaub9cec072014-11-04 17:06:43 +00003848static void
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003849skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003850 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003851 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303852 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003853 struct skl_ddb_entry *alloc, /* out */
3854 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003855{
Matt Roperc107acf2016-05-12 07:06:01 -07003856 struct drm_atomic_state *state = cstate->base.state;
3857 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper024c9042015-09-24 15:53:11 -07003858 struct drm_crtc *for_crtc = cstate->base.crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303859 const struct drm_crtc_state *crtc_state;
3860 const struct drm_crtc *crtc;
3861 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3862 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3863 u16 ddb_size;
3864 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003865
Matt Ropera6d3460e2016-05-12 07:06:04 -07003866 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003867 alloc->start = 0;
3868 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003869 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003870 return;
3871 }
3872
Matt Ropera6d3460e2016-05-12 07:06:04 -07003873 if (intel_state->active_pipe_changes)
3874 *num_active = hweight32(intel_state->active_crtcs);
3875 else
3876 *num_active = hweight32(dev_priv->active_crtcs);
3877
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303878 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3879 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003880
Matt Roperc107acf2016-05-12 07:06:01 -07003881 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303882 * If the state doesn't change the active CRTC's or there is no
3883 * modeset request, then there's no need to recalculate;
3884 * the existing pipe allocation limits should remain unchanged.
3885 * Note that we're safe from racing commits since any racing commit
3886 * that changes the active CRTC list or do modeset would need to
3887 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003888 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303889 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003890 /*
3891 * alloc may be cleared by clear_intel_crtc_state,
3892 * copy from old state to be sure
3893 */
3894 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003895 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003896 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003897
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303898 /*
3899 * Watermark/ddb requirement highly depends upon width of the
3900 * framebuffer, So instead of allocating DDB equally among pipes
3901 * distribute DDB based on resolution/width of the display.
3902 */
3903 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3904 const struct drm_display_mode *adjusted_mode;
3905 int hdisplay, vdisplay;
3906 enum pipe pipe;
3907
3908 if (!crtc_state->enable)
3909 continue;
3910
3911 pipe = to_intel_crtc(crtc)->pipe;
3912 adjusted_mode = &crtc_state->adjusted_mode;
3913 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3914 total_width += hdisplay;
3915
3916 if (pipe < for_pipe)
3917 width_before_pipe += hdisplay;
3918 else if (pipe == for_pipe)
3919 pipe_width = hdisplay;
3920 }
3921
3922 alloc->start = ddb_size * width_before_pipe / total_width;
3923 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003924}
3925
Ville Syrjälädf331de2019-03-19 18:03:11 +02003926static int skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
3927 int width, const struct drm_format_info *format,
3928 u64 modifier, unsigned int rotation,
3929 u32 plane_pixel_rate, struct skl_wm_params *wp,
3930 int color_plane);
3931static void skl_compute_plane_wm(const struct intel_crtc_state *cstate,
3932 int level,
3933 const struct skl_wm_params *wp,
3934 const struct skl_wm_level *result_prev,
3935 struct skl_wm_level *result /* out */);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003936
Ville Syrjälädf331de2019-03-19 18:03:11 +02003937static unsigned int
3938skl_cursor_allocation(const struct intel_crtc_state *crtc_state,
3939 int num_active)
3940{
3941 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
3942 int level, max_level = ilk_wm_max_level(dev_priv);
3943 struct skl_wm_level wm = {};
3944 int ret, min_ddb_alloc = 0;
3945 struct skl_wm_params wp;
3946
3947 ret = skl_compute_wm_params(crtc_state, 256,
3948 drm_format_info(DRM_FORMAT_ARGB8888),
3949 DRM_FORMAT_MOD_LINEAR,
3950 DRM_MODE_ROTATE_0,
3951 crtc_state->pixel_rate, &wp, 0);
3952 WARN_ON(ret);
3953
3954 for (level = 0; level <= max_level; level++) {
Ville Syrjälä6086e472019-03-21 19:51:28 +02003955 skl_compute_plane_wm(crtc_state, level, &wp, &wm, &wm);
Ville Syrjälädf331de2019-03-19 18:03:11 +02003956 if (wm.min_ddb_alloc == U16_MAX)
3957 break;
3958
3959 min_ddb_alloc = wm.min_ddb_alloc;
3960 }
3961
3962 return max(num_active == 1 ? 32 : 8, min_ddb_alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003963}
3964
Mahesh Kumar37cde112018-04-26 19:55:17 +05303965static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3966 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003967{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303968
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02003969 entry->start = reg & DDB_ENTRY_MASK;
3970 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK;
Mahesh Kumar37cde112018-04-26 19:55:17 +05303971
Damien Lespiau16160e32014-11-04 17:06:53 +00003972 if (entry->end)
3973 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003974}
3975
Mahesh Kumarddf34312018-04-09 09:11:03 +05303976static void
3977skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3978 const enum pipe pipe,
3979 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003980 struct skl_ddb_entry *ddb_y,
3981 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05303982{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003983 u32 val, val2;
3984 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05303985
3986 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3987 if (plane_id == PLANE_CURSOR) {
3988 val = I915_READ(CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003989 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303990 return;
3991 }
3992
3993 val = I915_READ(PLANE_CTL(pipe, plane_id));
3994
3995 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003996 if (val & PLANE_CTL_ENABLE)
3997 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
3998 val & PLANE_CTL_ORDER_RGBX,
3999 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304000
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004001 if (INTEL_GEN(dev_priv) >= 11) {
4002 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
4003 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4004 } else {
4005 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Paulo Zanoni12a6c932018-07-31 17:46:14 -07004006 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304007
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304008 if (is_planar_yuv_format(fourcc))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004009 swap(val, val2);
4010
4011 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4012 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304013 }
4014}
4015
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004016void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
4017 struct skl_ddb_entry *ddb_y,
4018 struct skl_ddb_entry *ddb_uv)
4019{
4020 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4021 enum intel_display_power_domain power_domain;
4022 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004023 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004024 enum plane_id plane_id;
4025
4026 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004027 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
4028 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004029 return;
4030
4031 for_each_plane_id_on_crtc(crtc, plane_id)
4032 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4033 plane_id,
4034 &ddb_y[plane_id],
4035 &ddb_uv[plane_id]);
4036
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004037 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004038}
4039
Damien Lespiau08db6652014-11-04 17:06:52 +00004040void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
4041 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00004042{
Mahesh Kumar74bd8002018-04-26 19:55:15 +05304043 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
Damien Lespiaua269c582014-11-04 17:06:49 +00004044}
4045
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004046/*
4047 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4048 * The bspec defines downscale amount as:
4049 *
4050 * """
4051 * Horizontal down scale amount = maximum[1, Horizontal source size /
4052 * Horizontal destination size]
4053 * Vertical down scale amount = maximum[1, Vertical source size /
4054 * Vertical destination size]
4055 * Total down scale amount = Horizontal down scale amount *
4056 * Vertical down scale amount
4057 * """
4058 *
4059 * Return value is provided in 16.16 fixed point form to retain fractional part.
4060 * Caller should take care of dividing & rounding off the value.
4061 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304062static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004063skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
4064 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004065{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004066 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004067 u32 src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304068 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4069 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004070
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004071 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304072 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004073
4074 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004075 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004076 /*
4077 * Cursors only support 0/180 degree rotation,
4078 * hence no need to account for rotation here.
4079 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304080 src_w = pstate->base.src_w >> 16;
4081 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004082 dst_w = pstate->base.crtc_w;
4083 dst_h = pstate->base.crtc_h;
4084 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004085 /*
4086 * Src coordinates are already rotated by 270 degrees for
4087 * the 90/270 degree plane rotation cases (to match the
4088 * GTT mapping), hence no need to account for rotation here.
4089 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304090 src_w = drm_rect_width(&pstate->base.src) >> 16;
4091 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004092 dst_w = drm_rect_width(&pstate->base.dst);
4093 dst_h = drm_rect_height(&pstate->base.dst);
4094 }
4095
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304096 fp_w_ratio = div_fixed16(src_w, dst_w);
4097 fp_h_ratio = div_fixed16(src_h, dst_h);
4098 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4099 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004100
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304101 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004102}
4103
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304104static uint_fixed_16_16_t
4105skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4106{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304107 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304108
4109 if (!crtc_state->base.enable)
4110 return pipe_downscale;
4111
4112 if (crtc_state->pch_pfit.enabled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004113 u32 src_w, src_h, dst_w, dst_h;
4114 u32 pfit_size = crtc_state->pch_pfit.size;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304115 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4116 uint_fixed_16_16_t downscale_h, downscale_w;
4117
4118 src_w = crtc_state->pipe_src_w;
4119 src_h = crtc_state->pipe_src_h;
4120 dst_w = pfit_size >> 16;
4121 dst_h = pfit_size & 0xffff;
4122
4123 if (!dst_w || !dst_h)
4124 return pipe_downscale;
4125
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304126 fp_w_ratio = div_fixed16(src_w, dst_w);
4127 fp_h_ratio = div_fixed16(src_h, dst_h);
4128 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4129 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304130
4131 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4132 }
4133
4134 return pipe_downscale;
4135}
4136
4137int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4138 struct intel_crtc_state *cstate)
4139{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004140 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304141 struct drm_crtc_state *crtc_state = &cstate->base;
4142 struct drm_atomic_state *state = crtc_state->state;
4143 struct drm_plane *plane;
4144 const struct drm_plane_state *pstate;
4145 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004146 int crtc_clock, dotclk;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004147 u32 pipe_max_pixel_rate;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304148 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304149 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304150
4151 if (!cstate->base.enable)
4152 return 0;
4153
4154 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4155 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304156 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304157 int bpp;
4158
4159 if (!intel_wm_plane_visible(cstate,
4160 to_intel_plane_state(pstate)))
4161 continue;
4162
4163 if (WARN_ON(!pstate->fb))
4164 return -EINVAL;
4165
4166 intel_pstate = to_intel_plane_state(pstate);
4167 plane_downscale = skl_plane_downscale_amount(cstate,
4168 intel_pstate);
4169 bpp = pstate->fb->format->cpp[0] * 8;
4170 if (bpp == 64)
4171 plane_downscale = mul_fixed16(plane_downscale,
4172 fp_9_div_8);
4173
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304174 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304175 }
4176 pipe_downscale = skl_pipe_downscale_amount(cstate);
4177
4178 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4179
4180 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004181 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4182
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004183 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004184 dotclk *= 2;
4185
4186 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304187
4188 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004189 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304190 return -EINVAL;
4191 }
4192
4193 return 0;
4194}
4195
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004196static u64
Matt Roper024c9042015-09-24 15:53:11 -07004197skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004198 const struct intel_plane_state *intel_pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304199 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004200{
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004201 struct intel_plane *intel_plane =
4202 to_intel_plane(intel_pstate->base.plane);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004203 u32 data_rate;
4204 u32 width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004205 struct drm_framebuffer *fb;
4206 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304207 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004208 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004209
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004210 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004211 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004212
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004213 fb = intel_pstate->base.fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004214 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004215
Mahesh Kumarb879d582018-04-09 09:11:01 +05304216 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004217 return 0;
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304218 if (plane == 1 && !is_planar_yuv_format(format))
Matt Ropera1de91e2016-05-12 07:05:57 -07004219 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004220
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004221 /*
4222 * Src coordinates are already rotated by 270 degrees for
4223 * the 90/270 degree plane rotation cases (to match the
4224 * GTT mapping), hence no need to account for rotation here.
4225 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004226 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4227 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004228
Mahesh Kumarb879d582018-04-09 09:11:01 +05304229 /* UV plane does 1/2 pixel sub-sampling */
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304230 if (plane == 1 && is_planar_yuv_format(format)) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304231 width /= 2;
4232 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004233 }
4234
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004235 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304236
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004237 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004238
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004239 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4240
4241 rate *= fb->format->cpp[plane];
4242 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004243}
4244
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004245static u64
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004246skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004247 u64 *plane_data_rate,
4248 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004249{
Matt Roper9c74d822016-05-12 07:05:58 -07004250 struct drm_crtc_state *cstate = &intel_cstate->base;
4251 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004252 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004253 const struct drm_plane_state *pstate;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004254 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004255
4256 if (WARN_ON(!state))
4257 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004258
Matt Ropera1de91e2016-05-12 07:05:57 -07004259 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004260 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004261 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004262 u64 rate;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004263 const struct intel_plane_state *intel_pstate =
4264 to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07004265
Mahesh Kumarb879d582018-04-09 09:11:01 +05304266 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004267 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004268 intel_pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004269 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004270 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004271
Mahesh Kumarb879d582018-04-09 09:11:01 +05304272 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004273 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004274 intel_pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304275 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004276 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004277 }
4278
4279 return total_data_rate;
4280}
4281
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004282static u64
4283icl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4284 u64 *plane_data_rate)
4285{
4286 struct drm_crtc_state *cstate = &intel_cstate->base;
4287 struct drm_atomic_state *state = cstate->state;
4288 struct drm_plane *plane;
4289 const struct drm_plane_state *pstate;
4290 u64 total_data_rate = 0;
4291
4292 if (WARN_ON(!state))
4293 return 0;
4294
4295 /* Calculate and cache data rate for each plane */
4296 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
4297 const struct intel_plane_state *intel_pstate =
4298 to_intel_plane_state(pstate);
4299 enum plane_id plane_id = to_intel_plane(plane)->id;
4300 u64 rate;
4301
4302 if (!intel_pstate->linked_plane) {
4303 rate = skl_plane_relative_data_rate(intel_cstate,
4304 intel_pstate, 0);
4305 plane_data_rate[plane_id] = rate;
4306 total_data_rate += rate;
4307 } else {
4308 enum plane_id y_plane_id;
4309
4310 /*
4311 * The slave plane might not iterate in
4312 * drm_atomic_crtc_state_for_each_plane_state(),
4313 * and needs the master plane state which may be
4314 * NULL if we try get_new_plane_state(), so we
4315 * always calculate from the master.
4316 */
4317 if (intel_pstate->slave)
4318 continue;
4319
4320 /* Y plane rate is calculated on the slave */
4321 rate = skl_plane_relative_data_rate(intel_cstate,
4322 intel_pstate, 0);
4323 y_plane_id = intel_pstate->linked_plane->id;
4324 plane_data_rate[y_plane_id] = rate;
4325 total_data_rate += rate;
4326
4327 rate = skl_plane_relative_data_rate(intel_cstate,
4328 intel_pstate, 1);
4329 plane_data_rate[plane_id] = rate;
4330 total_data_rate += rate;
4331 }
4332 }
4333
4334 return total_data_rate;
4335}
4336
Matt Roperc107acf2016-05-12 07:06:01 -07004337static int
Matt Roper024c9042015-09-24 15:53:11 -07004338skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004339 struct skl_ddb_allocation *ddb /* out */)
4340{
Matt Roperc107acf2016-05-12 07:06:01 -07004341 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004342 struct drm_crtc *crtc = cstate->base.crtc;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004343 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudece0ba282016-09-15 10:46:35 -04004345 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004346 u16 alloc_size, start = 0;
4347 u16 total[I915_MAX_PLANES] = {};
4348 u16 uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004349 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004350 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004351 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004352 u64 plane_data_rate[I915_MAX_PLANES] = {};
4353 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Ville Syrjälä0aded172019-02-05 17:50:53 +02004354 u32 blocks;
Matt Roperd8e87492018-12-11 09:31:07 -08004355 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004356
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004357 /* Clear the partitioning for disabled planes. */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004358 memset(cstate->wm.skl.plane_ddb_y, 0, sizeof(cstate->wm.skl.plane_ddb_y));
4359 memset(cstate->wm.skl.plane_ddb_uv, 0, sizeof(cstate->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004360
Matt Ropera6d3460e2016-05-12 07:06:04 -07004361 if (WARN_ON(!state))
4362 return 0;
4363
Matt Roperc107acf2016-05-12 07:06:01 -07004364 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004365 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004366 return 0;
4367 }
4368
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004369 if (INTEL_GEN(dev_priv) >= 11)
4370 total_data_rate =
4371 icl_get_total_relative_data_rate(cstate,
4372 plane_data_rate);
4373 else
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004374 total_data_rate =
4375 skl_get_total_relative_data_rate(cstate,
4376 plane_data_rate,
4377 uv_plane_data_rate);
Lucas De Marchi323b0a82019-04-04 16:04:25 -07004378
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004379
4380 skl_ddb_get_pipe_allocation_limits(dev_priv, cstate, total_data_rate,
4381 ddb, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004382 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304383 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004384 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004385
Matt Roperd8e87492018-12-11 09:31:07 -08004386 /* Allocate fixed number of blocks for cursor. */
Ville Syrjälädf331de2019-03-19 18:03:11 +02004387 total[PLANE_CURSOR] = skl_cursor_allocation(cstate, num_active);
Matt Roperd8e87492018-12-11 09:31:07 -08004388 alloc_size -= total[PLANE_CURSOR];
4389 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
4390 alloc->end - total[PLANE_CURSOR];
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004391 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004392
Matt Ropera1de91e2016-05-12 07:05:57 -07004393 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004394 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004395
Matt Roperd8e87492018-12-11 09:31:07 -08004396 /*
4397 * Find the highest watermark level for which we can satisfy the block
4398 * requirement of active planes.
4399 */
4400 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08004401 blocks = 0;
Matt Roperd8e87492018-12-11 09:31:07 -08004402 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004403 const struct skl_plane_wm *wm =
4404 &cstate->wm.skl.optimal.planes[plane_id];
Ville Syrjälä10a7e072019-03-12 22:58:40 +02004405
4406 if (plane_id == PLANE_CURSOR) {
4407 if (WARN_ON(wm->wm[level].min_ddb_alloc >
4408 total[PLANE_CURSOR])) {
4409 blocks = U32_MAX;
4410 break;
4411 }
4412 continue;
4413 }
4414
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004415 blocks += wm->wm[level].min_ddb_alloc;
4416 blocks += wm->uv_wm[level].min_ddb_alloc;
Matt Roperd8e87492018-12-11 09:31:07 -08004417 }
4418
Ville Syrjälä3cf963c2019-03-12 22:58:36 +02004419 if (blocks <= alloc_size) {
Matt Roperd8e87492018-12-11 09:31:07 -08004420 alloc_size -= blocks;
4421 break;
4422 }
4423 }
4424
4425 if (level < 0) {
4426 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4427 DRM_DEBUG_KMS("minimum required %d/%d\n", blocks,
4428 alloc_size);
4429 return -EINVAL;
4430 }
4431
4432 /*
4433 * Grant each plane the blocks it requires at the highest achievable
4434 * watermark level, plus an extra share of the leftover blocks
4435 * proportional to its relative data rate.
4436 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004437 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004438 const struct skl_plane_wm *wm =
4439 &cstate->wm.skl.optimal.planes[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004440 u64 rate;
4441 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004442
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004443 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004444 continue;
4445
Damien Lespiaub9cec072014-11-04 17:06:43 +00004446 /*
Matt Roperd8e87492018-12-11 09:31:07 -08004447 * We've accounted for all active planes; remaining planes are
4448 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004449 */
Matt Roperd8e87492018-12-11 09:31:07 -08004450 if (total_data_rate == 0)
4451 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004452
Matt Roperd8e87492018-12-11 09:31:07 -08004453 rate = plane_data_rate[plane_id];
4454 extra = min_t(u16, alloc_size,
4455 DIV64_U64_ROUND_UP(alloc_size * rate,
4456 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004457 total[plane_id] = wm->wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004458 alloc_size -= extra;
4459 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004460
Matt Roperd8e87492018-12-11 09:31:07 -08004461 if (total_data_rate == 0)
4462 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004463
Matt Roperd8e87492018-12-11 09:31:07 -08004464 rate = uv_plane_data_rate[plane_id];
4465 extra = min_t(u16, alloc_size,
4466 DIV64_U64_ROUND_UP(alloc_size * rate,
4467 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004468 uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08004469 alloc_size -= extra;
4470 total_data_rate -= rate;
4471 }
4472 WARN_ON(alloc_size != 0 || total_data_rate != 0);
4473
4474 /* Set the actual DDB start/end points for each plane */
4475 start = alloc->start;
4476 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004477 struct skl_ddb_entry *plane_alloc =
4478 &cstate->wm.skl.plane_ddb_y[plane_id];
4479 struct skl_ddb_entry *uv_plane_alloc =
4480 &cstate->wm.skl.plane_ddb_uv[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08004481
4482 if (plane_id == PLANE_CURSOR)
4483 continue;
4484
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004485 /* Gen11+ uses a separate plane for UV watermarks */
Matt Roperd8e87492018-12-11 09:31:07 -08004486 WARN_ON(INTEL_GEN(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004487
Matt Roperd8e87492018-12-11 09:31:07 -08004488 /* Leave disabled planes at (0,0) */
4489 if (total[plane_id]) {
4490 plane_alloc->start = start;
4491 start += total[plane_id];
4492 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07004493 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004494
Matt Roperd8e87492018-12-11 09:31:07 -08004495 if (uv_total[plane_id]) {
4496 uv_plane_alloc->start = start;
4497 start += uv_total[plane_id];
4498 uv_plane_alloc->end = start;
4499 }
4500 }
4501
4502 /*
4503 * When we calculated watermark values we didn't know how high
4504 * of a level we'd actually be able to hit, so we just marked
4505 * all levels as "enabled." Go back now and disable the ones
4506 * that aren't actually possible.
4507 */
4508 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
4509 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004510 struct skl_plane_wm *wm =
4511 &cstate->wm.skl.optimal.planes[plane_id];
Ville Syrjäläa301cb02019-03-12 22:58:41 +02004512
4513 /*
4514 * We only disable the watermarks for each plane if
4515 * they exceed the ddb allocation of said plane. This
4516 * is done so that we don't end up touching cursor
4517 * watermarks needlessly when some other plane reduces
4518 * our max possible watermark level.
4519 *
4520 * Bspec has this to say about the PLANE_WM enable bit:
4521 * "All the watermarks at this level for all enabled
4522 * planes must be enabled before the level will be used."
4523 * So this is actually safe to do.
4524 */
4525 if (wm->wm[level].min_ddb_alloc > total[plane_id] ||
4526 wm->uv_wm[level].min_ddb_alloc > uv_total[plane_id])
4527 memset(&wm->wm[level], 0, sizeof(wm->wm[level]));
Ville Syrjälä290248c2019-02-13 18:54:24 +02004528
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004529 /*
Bob Paauwe39564ae2019-04-12 11:09:20 -07004530 * Wa_1408961008:icl, ehl
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004531 * Underruns with WM1+ disabled
4532 */
Bob Paauwe39564ae2019-04-12 11:09:20 -07004533 if (IS_GEN(dev_priv, 11) &&
Ville Syrjälä290248c2019-02-13 18:54:24 +02004534 level == 1 && wm->wm[0].plane_en) {
4535 wm->wm[level].plane_res_b = wm->wm[0].plane_res_b;
Ville Syrjäläc384afe2019-02-28 19:36:39 +02004536 wm->wm[level].plane_res_l = wm->wm[0].plane_res_l;
4537 wm->wm[level].ignore_lines = wm->wm[0].ignore_lines;
Ville Syrjälä290248c2019-02-13 18:54:24 +02004538 }
Matt Roperd8e87492018-12-11 09:31:07 -08004539 }
4540 }
4541
4542 /*
4543 * Go back and disable the transition watermark if it turns out we
4544 * don't have enough DDB blocks for it.
4545 */
4546 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02004547 struct skl_plane_wm *wm =
4548 &cstate->wm.skl.optimal.planes[plane_id];
4549
Ville Syrjäläb19c9bc2018-12-21 19:14:31 +02004550 if (wm->trans_wm.plane_res_b >= total[plane_id])
Matt Roperd8e87492018-12-11 09:31:07 -08004551 memset(&wm->trans_wm, 0, sizeof(wm->trans_wm));
Damien Lespiaub9cec072014-11-04 17:06:43 +00004552 }
4553
Matt Roperc107acf2016-05-12 07:06:01 -07004554 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004555}
4556
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004557/*
4558 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004559 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004560 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4561 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4562*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004563static uint_fixed_16_16_t
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004564skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate,
4565 u8 cpp, u32 latency, u32 dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004566{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004567 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304568 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004569
4570 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304571 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004572
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304573 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004574 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004575
4576 if (INTEL_GEN(dev_priv) >= 10)
4577 ret = add_fixed16_u32(ret, 1);
4578
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004579 return ret;
4580}
4581
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004582static uint_fixed_16_16_t
4583skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency,
4584 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004585{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004586 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304587 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004588
4589 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304590 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004591
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004592 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304593 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4594 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304595 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004596 return ret;
4597}
4598
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304599static uint_fixed_16_16_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004600intel_get_linetime_us(const struct intel_crtc_state *cstate)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304601{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004602 u32 pixel_rate;
4603 u32 crtc_htotal;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304604 uint_fixed_16_16_t linetime_us;
4605
4606 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304607 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304608
4609 pixel_rate = cstate->pixel_rate;
4610
4611 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304612 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304613
4614 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304615 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304616
4617 return linetime_us;
4618}
4619
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004620static u32
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304621skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4622 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004623{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004624 u64 adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304625 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004626
4627 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004628 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004629 return 0;
4630
4631 /*
4632 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4633 * with additional adjustments for plane-specific scaling.
4634 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004635 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004636 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004637
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304638 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4639 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004640}
4641
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304642static int
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004643skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
4644 int width, const struct drm_format_info *format,
4645 u64 modifier, unsigned int rotation,
4646 u32 plane_pixel_rate, struct skl_wm_params *wp,
4647 int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304648{
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004649 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4650 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004651 u32 interm_pbpl;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304652
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304653 /* only planar format has two planes */
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004654 if (color_plane == 1 && !is_planar_yuv_format(format->format)) {
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05304655 DRM_DEBUG_KMS("Non planar format have single plane\n");
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304656 return -EINVAL;
4657 }
4658
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004659 wp->y_tiled = modifier == I915_FORMAT_MOD_Y_TILED ||
4660 modifier == I915_FORMAT_MOD_Yf_TILED ||
4661 modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4662 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4663 wp->x_tiled = modifier == I915_FORMAT_MOD_X_TILED;
4664 wp->rc_surface = modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4665 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4666 wp->is_planar = is_planar_yuv_format(format->format);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304667
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004668 wp->width = width;
Ville Syrjälä45bee432018-11-14 23:07:28 +02004669 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304670 wp->width /= 2;
4671
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004672 wp->cpp = format->cpp[color_plane];
4673 wp->plane_pixel_rate = plane_pixel_rate;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304674
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004675 if (INTEL_GEN(dev_priv) >= 11 &&
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004676 modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1)
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004677 wp->dbuf_block_size = 256;
4678 else
4679 wp->dbuf_block_size = 512;
4680
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004681 if (drm_rotation_90_or_270(rotation)) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304682 switch (wp->cpp) {
4683 case 1:
4684 wp->y_min_scanlines = 16;
4685 break;
4686 case 2:
4687 wp->y_min_scanlines = 8;
4688 break;
4689 case 4:
4690 wp->y_min_scanlines = 4;
4691 break;
4692 default:
4693 MISSING_CASE(wp->cpp);
4694 return -EINVAL;
4695 }
4696 } else {
4697 wp->y_min_scanlines = 4;
4698 }
4699
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004700 if (skl_needs_memory_bw_wa(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304701 wp->y_min_scanlines *= 2;
4702
4703 wp->plane_bytes_per_line = wp->width * wp->cpp;
4704 if (wp->y_tiled) {
4705 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004706 wp->y_min_scanlines,
4707 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304708
4709 if (INTEL_GEN(dev_priv) >= 10)
4710 interm_pbpl++;
4711
4712 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4713 wp->y_min_scanlines);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004714 } else if (wp->x_tiled && IS_GEN(dev_priv, 9)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004715 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4716 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304717 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4718 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004719 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4720 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304721 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4722 }
4723
4724 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4725 wp->plane_blocks_per_line);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004726
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304727 wp->linetime_us = fixed16_to_u32_round_up(
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004728 intel_get_linetime_us(crtc_state));
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304729
4730 return 0;
4731}
4732
Ville Syrjäläc92558a2019-03-12 22:58:38 +02004733static int
4734skl_compute_plane_wm_params(const struct intel_crtc_state *crtc_state,
4735 const struct intel_plane_state *plane_state,
4736 struct skl_wm_params *wp, int color_plane)
4737{
4738 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
4739 const struct drm_framebuffer *fb = plane_state->base.fb;
4740 int width;
4741
4742 if (plane->id == PLANE_CURSOR) {
4743 width = plane_state->base.crtc_w;
4744 } else {
4745 /*
4746 * Src coordinates are already rotated by 270 degrees for
4747 * the 90/270 degree plane rotation cases (to match the
4748 * GTT mapping), hence no need to account for rotation here.
4749 */
4750 width = drm_rect_width(&plane_state->base.src) >> 16;
4751 }
4752
4753 return skl_compute_wm_params(crtc_state, width,
4754 fb->format, fb->modifier,
4755 plane_state->base.rotation,
4756 skl_adjusted_plane_pixel_rate(crtc_state, plane_state),
4757 wp, color_plane);
4758}
4759
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004760static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level)
4761{
4762 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
4763 return true;
4764
4765 /* The number of lines are ignored for the level 0 watermark. */
4766 return level > 0;
4767}
4768
Matt Roperd8e87492018-12-11 09:31:07 -08004769static void skl_compute_plane_wm(const struct intel_crtc_state *cstate,
Matt Roperd8e87492018-12-11 09:31:07 -08004770 int level,
4771 const struct skl_wm_params *wp,
4772 const struct skl_wm_level *result_prev,
4773 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004774{
Ville Syrjälä67155a62019-03-12 22:58:37 +02004775 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004776 u32 latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304777 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304778 uint_fixed_16_16_t selected_result;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004779 u32 res_blocks, res_lines, min_ddb_alloc = 0;
Ville Syrjäläce110ec2018-11-14 23:07:21 +02004780
Ville Syrjälä0aded172019-02-05 17:50:53 +02004781 if (latency == 0) {
4782 /* reject it */
4783 result->min_ddb_alloc = U16_MAX;
Ville Syrjälä692927f2018-12-21 19:14:29 +02004784 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004785 }
Ville Syrjälä692927f2018-12-21 19:14:29 +02004786
Ville Syrjälä25312ef2019-05-03 20:38:05 +03004787 /*
4788 * WaIncreaseLatencyIPCEnabled: kbl,cfl
4789 * Display WA #1141: kbl,cfl
4790 */
Ville Syrjälä5a7d2022019-05-03 20:38:06 +03004791 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) ||
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004792 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304793 latency += 4;
4794
Ville Syrjälä60e983f2018-12-21 19:14:33 +02004795 if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004796 latency += 15;
4797
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304798 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004799 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304800 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004801 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004802 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304803 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004804
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304805 if (wp->y_tiled) {
4806 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004807 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304808 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004809 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004810 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004811 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004812 } else if (latency >= wp->linetime_us) {
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004813 if (IS_GEN(dev_priv, 9) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004814 !IS_GEMINILAKE(dev_priv))
4815 selected_result = min_fixed16(method1, method2);
4816 else
4817 selected_result = method2;
4818 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004819 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004820 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004821 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004822
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304823 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304824 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304825 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004826
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004827 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
4828 /* Display WA #1125: skl,bxt,kbl */
4829 if (level == 0 && wp->rc_surface)
4830 res_blocks +=
4831 fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004832
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004833 /* Display WA #1126: skl,bxt,kbl */
4834 if (level >= 1 && level <= 7) {
4835 if (wp->y_tiled) {
4836 res_blocks +=
4837 fixed16_to_u32_round_up(wp->y_tile_minimum);
4838 res_lines += wp->y_min_scanlines;
4839 } else {
4840 res_blocks++;
4841 }
4842
4843 /*
4844 * Make sure result blocks for higher latency levels are
4845 * atleast as high as level below the current level.
4846 * Assumption in DDB algorithm optimization for special
4847 * cases. Also covers Display WA #1125 for RC.
4848 */
4849 if (result_prev->plane_res_b > res_blocks)
4850 res_blocks = result_prev->plane_res_b;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004851 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004852 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004853
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004854 if (INTEL_GEN(dev_priv) >= 11) {
4855 if (wp->y_tiled) {
4856 int extra_lines;
4857
4858 if (res_lines % wp->y_min_scanlines == 0)
4859 extra_lines = wp->y_min_scanlines;
4860 else
4861 extra_lines = wp->y_min_scanlines * 2 -
4862 res_lines % wp->y_min_scanlines;
4863
4864 min_ddb_alloc = mul_round_up_u32_fixed16(res_lines + extra_lines,
4865 wp->plane_blocks_per_line);
4866 } else {
4867 min_ddb_alloc = res_blocks +
4868 DIV_ROUND_UP(res_blocks, 10);
4869 }
4870 }
4871
Ville Syrjäläb52c2732018-12-21 19:14:28 +02004872 if (!skl_wm_has_lines(dev_priv, level))
4873 res_lines = 0;
4874
Ville Syrjälä0aded172019-02-05 17:50:53 +02004875 if (res_lines > 31) {
4876 /* reject it */
4877 result->min_ddb_alloc = U16_MAX;
Matt Roperd8e87492018-12-11 09:31:07 -08004878 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02004879 }
Matt Roperd8e87492018-12-11 09:31:07 -08004880
4881 /*
4882 * If res_lines is valid, assume we can use this watermark level
4883 * for now. We'll come back and disable it after we calculate the
4884 * DDB allocation if it turns out we don't actually have enough
4885 * blocks to satisfy it.
4886 */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304887 result->plane_res_b = res_blocks;
4888 result->plane_res_l = res_lines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02004889 /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */
4890 result->min_ddb_alloc = max(min_ddb_alloc, res_blocks) + 1;
Mahesh Kumar62027b72018-04-09 09:11:05 +05304891 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004892}
4893
Matt Roperd8e87492018-12-11 09:31:07 -08004894static void
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004895skl_compute_wm_levels(const struct intel_crtc_state *cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304896 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004897 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004898{
Ville Syrjälä67155a62019-03-12 22:58:37 +02004899 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304900 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004901 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04004902
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304903 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004904 struct skl_wm_level *result = &levels[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304905
Ville Syrjälä67155a62019-03-12 22:58:37 +02004906 skl_compute_plane_wm(cstate, level, wm_params,
Matt Roperd8e87492018-12-11 09:31:07 -08004907 result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004908
4909 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304910 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004911}
4912
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004913static u32
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004914skl_compute_linetime_wm(const struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004915{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304916 struct drm_atomic_state *state = cstate->base.state;
4917 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304918 uint_fixed_16_16_t linetime_us;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004919 u32 linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004920
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304921 linetime_us = intel_get_linetime_us(cstate);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304922 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304923
Ville Syrjälä717671c2018-12-21 19:14:36 +02004924 /* Display WA #1135: BXT:ALL GLK:ALL */
4925 if (IS_GEN9_LP(dev_priv) && dev_priv->ipc_enabled)
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304926 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304927
4928 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004929}
4930
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004931static void skl_compute_transition_wm(const struct intel_crtc_state *cstate,
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004932 const struct skl_wm_params *wp,
Matt Roperd8e87492018-12-11 09:31:07 -08004933 struct skl_plane_wm *wm)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004934{
Kumar, Maheshca476672017-08-17 19:15:24 +05304935 struct drm_device *dev = cstate->base.crtc->dev;
4936 const struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004937 u16 trans_min, trans_y_tile_min;
4938 const u16 trans_amount = 10; /* This is configurable amount */
4939 u16 wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004940
Kumar, Maheshca476672017-08-17 19:15:24 +05304941 /* Transition WM are not recommended by HW team for GEN9 */
4942 if (INTEL_GEN(dev_priv) <= 9)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004943 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304944
4945 /* Transition WM don't make any sense if ipc is disabled */
4946 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004947 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304948
Paulo Zanoni91961a82018-10-04 16:15:56 -07004949 trans_min = 14;
4950 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304951 trans_min = 4;
4952
4953 trans_offset_b = trans_min + trans_amount;
4954
Paulo Zanonicbacc792018-10-04 16:15:58 -07004955 /*
4956 * The spec asks for Selected Result Blocks for wm0 (the real value),
4957 * not Result Blocks (the integer value). Pay attention to the capital
4958 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4959 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4960 * and since we later will have to get the ceiling of the sum in the
4961 * transition watermarks calculation, we can just pretend Selected
4962 * Result Blocks is Result Blocks minus 1 and it should work for the
4963 * current platforms.
4964 */
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004965 wm0_sel_res_b = wm->wm[0].plane_res_b - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07004966
Kumar, Maheshca476672017-08-17 19:15:24 +05304967 if (wp->y_tiled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004968 trans_y_tile_min =
4969 (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004970 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304971 trans_offset_b;
4972 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004973 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304974
4975 /* WA BUG:1938466 add one block for non y-tile planes */
4976 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4977 res_blocks += 1;
4978
4979 }
4980
Matt Roperd8e87492018-12-11 09:31:07 -08004981 /*
4982 * Just assume we can enable the transition watermark. After
4983 * computing the DDB we'll come back and disable it if that
4984 * assumption turns out to be false.
4985 */
4986 wm->trans_wm.plane_res_b = res_blocks + 1;
4987 wm->trans_wm.plane_en = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004988}
4989
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004990static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004991 const struct intel_plane_state *plane_state,
4992 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004993{
Ville Syrjälä83158472018-11-27 18:57:26 +02004994 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004995 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004996 int ret;
4997
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004998 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004999 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005000 if (ret)
5001 return ret;
5002
Ville Syrjälä67155a62019-03-12 22:58:37 +02005003 skl_compute_wm_levels(crtc_state, &wm_params, wm->wm);
Matt Roperd8e87492018-12-11 09:31:07 -08005004 skl_compute_transition_wm(crtc_state, &wm_params, wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02005005
5006 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005007}
5008
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005009static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005010 const struct intel_plane_state *plane_state,
5011 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005012{
Ville Syrjälä83158472018-11-27 18:57:26 +02005013 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
5014 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005015 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005016
Ville Syrjälä83158472018-11-27 18:57:26 +02005017 wm->is_planar = true;
5018
5019 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005020 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005021 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005022 if (ret)
5023 return ret;
5024
Ville Syrjälä67155a62019-03-12 22:58:37 +02005025 skl_compute_wm_levels(crtc_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02005026
5027 return 0;
5028}
5029
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005030static int skl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005031 const struct intel_plane_state *plane_state)
5032{
5033 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
5034 const struct drm_framebuffer *fb = plane_state->base.fb;
5035 enum plane_id plane_id = plane->id;
5036 int ret;
5037
5038 if (!intel_wm_plane_visible(crtc_state, plane_state))
5039 return 0;
5040
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005041 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005042 plane_id, 0);
5043 if (ret)
5044 return ret;
5045
5046 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005047 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005048 plane_id);
5049 if (ret)
5050 return ret;
5051 }
5052
5053 return 0;
5054}
5055
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005056static int icl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005057 const struct intel_plane_state *plane_state)
5058{
5059 enum plane_id plane_id = to_intel_plane(plane_state->base.plane)->id;
5060 int ret;
5061
5062 /* Watermarks calculated in master */
5063 if (plane_state->slave)
5064 return 0;
5065
5066 if (plane_state->linked_plane) {
5067 const struct drm_framebuffer *fb = plane_state->base.fb;
5068 enum plane_id y_plane_id = plane_state->linked_plane->id;
5069
5070 WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state));
5071 WARN_ON(!fb->format->is_yuv ||
5072 fb->format->num_planes == 1);
5073
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005074 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005075 y_plane_id, 0);
5076 if (ret)
5077 return ret;
5078
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005079 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005080 plane_id, 1);
5081 if (ret)
5082 return ret;
5083 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005084 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005085 plane_id, 0);
5086 if (ret)
5087 return ret;
5088 }
5089
5090 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005091}
5092
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005093static int skl_build_pipe_wm(struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005094{
Ville Syrjälä83158472018-11-27 18:57:26 +02005095 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005096 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305097 struct drm_crtc_state *crtc_state = &cstate->base;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305098 struct drm_plane *plane;
5099 const struct drm_plane_state *pstate;
Matt Roper55994c22016-05-12 07:06:08 -07005100 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005101
Lyudea62163e2016-10-04 14:28:20 -04005102 /*
5103 * We'll only calculate watermarks for planes that are actually
5104 * enabled, so make sure all other planes are set as disabled.
5105 */
5106 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
5107
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305108 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
5109 const struct intel_plane_state *intel_pstate =
5110 to_intel_plane_state(pstate);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305111
Ville Syrjälä83158472018-11-27 18:57:26 +02005112 if (INTEL_GEN(dev_priv) >= 11)
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005113 ret = icl_build_plane_wm(cstate, intel_pstate);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005114 else
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005115 ret = skl_build_plane_wm(cstate, intel_pstate);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305116 if (ret)
5117 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005118 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305119
Matt Roper024c9042015-09-24 15:53:11 -07005120 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005121
Matt Roper55994c22016-05-12 07:06:08 -07005122 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005123}
5124
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005125static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5126 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005127 const struct skl_ddb_entry *entry)
5128{
5129 if (entry->end)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005130 I915_WRITE_FW(reg, (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005131 else
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005132 I915_WRITE_FW(reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005133}
5134
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005135static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5136 i915_reg_t reg,
5137 const struct skl_wm_level *level)
5138{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005139 u32 val = 0;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005140
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005141 if (level->plane_en)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005142 val |= PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005143 if (level->ignore_lines)
5144 val |= PLANE_WM_IGNORE_LINES;
5145 val |= level->plane_res_b;
5146 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005147
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005148 I915_WRITE_FW(reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005149}
5150
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005151void skl_write_plane_wm(struct intel_plane *plane,
5152 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005153{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005154 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005155 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005156 enum plane_id plane_id = plane->id;
5157 enum pipe pipe = plane->pipe;
5158 const struct skl_plane_wm *wm =
5159 &crtc_state->wm.skl.optimal.planes[plane_id];
5160 const struct skl_ddb_entry *ddb_y =
5161 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5162 const struct skl_ddb_entry *ddb_uv =
5163 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005164
5165 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005166 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005167 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005168 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005169 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005170 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005171
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005172 if (INTEL_GEN(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005173 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005174 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5175 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305176 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005177
5178 if (wm->is_planar)
5179 swap(ddb_y, ddb_uv);
5180
5181 skl_ddb_entry_write(dev_priv,
5182 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5183 skl_ddb_entry_write(dev_priv,
5184 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005185}
5186
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005187void skl_write_cursor_wm(struct intel_plane *plane,
5188 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005189{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005190 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005191 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005192 enum plane_id plane_id = plane->id;
5193 enum pipe pipe = plane->pipe;
5194 const struct skl_plane_wm *wm =
5195 &crtc_state->wm.skl.optimal.planes[plane_id];
5196 const struct skl_ddb_entry *ddb =
5197 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005198
5199 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005200 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5201 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005202 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005203 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005204
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005205 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005206}
5207
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005208bool skl_wm_level_equals(const struct skl_wm_level *l1,
5209 const struct skl_wm_level *l2)
5210{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005211 return l1->plane_en == l2->plane_en &&
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005212 l1->ignore_lines == l2->ignore_lines &&
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005213 l1->plane_res_l == l2->plane_res_l &&
5214 l1->plane_res_b == l2->plane_res_b;
5215}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005216
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005217static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5218 const struct skl_plane_wm *wm1,
5219 const struct skl_plane_wm *wm2)
5220{
5221 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005222
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005223 for (level = 0; level <= max_level; level++) {
5224 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]) ||
5225 !skl_wm_level_equals(&wm1->uv_wm[level], &wm2->uv_wm[level]))
5226 return false;
5227 }
5228
5229 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005230}
5231
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005232static bool skl_pipe_wm_equals(struct intel_crtc *crtc,
5233 const struct skl_pipe_wm *wm1,
5234 const struct skl_pipe_wm *wm2)
5235{
5236 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5237 enum plane_id plane_id;
5238
5239 for_each_plane_id_on_crtc(crtc, plane_id) {
5240 if (!skl_plane_wm_equals(dev_priv,
5241 &wm1->planes[plane_id],
5242 &wm2->planes[plane_id]))
5243 return false;
5244 }
5245
5246 return wm1->linetime == wm2->linetime;
5247}
5248
Lyude27082492016-08-24 07:48:10 +02005249static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5250 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005251{
Lyude27082492016-08-24 07:48:10 +02005252 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005253}
5254
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005255bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
Jani Nikula696173b2019-04-05 14:00:15 +03005256 const struct skl_ddb_entry *entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005257 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005258{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005259 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005260
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005261 for (i = 0; i < num_entries; i++) {
5262 if (i != ignore_idx &&
5263 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005264 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005265 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005266
Lyude27082492016-08-24 07:48:10 +02005267 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005268}
5269
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005270static u32
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005271pipes_modified(struct intel_atomic_state *state)
Matt Roper9b613022016-06-27 16:42:44 -07005272{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005273 struct intel_crtc *crtc;
5274 struct intel_crtc_state *cstate;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005275 u32 i, ret = 0;
Matt Roper9b613022016-06-27 16:42:44 -07005276
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005277 for_each_new_intel_crtc_in_state(state, crtc, cstate, i)
5278 ret |= drm_crtc_mask(&crtc->base);
Matt Roper9b613022016-06-27 16:42:44 -07005279
5280 return ret;
5281}
5282
Jani Nikulabb7791b2016-10-04 12:29:17 +03005283static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005284skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
5285 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005286{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005287 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->base.state);
5288 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
5289 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5290 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005291
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005292 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5293 struct intel_plane_state *plane_state;
5294 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005295
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005296 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
5297 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
5298 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
5299 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005300 continue;
5301
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005302 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005303 if (IS_ERR(plane_state))
5304 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005305
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005306 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005307 }
5308
5309 return 0;
5310}
5311
5312static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005313skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005314{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005315 const struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5316 struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005317 struct intel_crtc_state *old_crtc_state;
5318 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305319 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305320 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005321
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005322 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5323
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005324 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005325 new_crtc_state, i) {
5326 ret = skl_allocate_pipe_ddb(new_crtc_state, ddb);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005327 if (ret)
5328 return ret;
5329
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005330 ret = skl_ddb_add_affected_planes(old_crtc_state,
5331 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005332 if (ret)
5333 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005334 }
5335
5336 return 0;
5337}
5338
Ville Syrjäläab98e942019-02-08 22:05:27 +02005339static char enast(bool enable)
5340{
5341 return enable ? '*' : ' ';
5342}
5343
Matt Roper2722efb2016-08-17 15:55:55 -04005344static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005345skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005346{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005347 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5348 const struct intel_crtc_state *old_crtc_state;
5349 const struct intel_crtc_state *new_crtc_state;
5350 struct intel_plane *plane;
5351 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005352 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005353
Ville Syrjäläab98e942019-02-08 22:05:27 +02005354 if ((drm_debug & DRM_UT_KMS) == 0)
5355 return;
5356
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005357 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5358 new_crtc_state, i) {
Ville Syrjäläab98e942019-02-08 22:05:27 +02005359 const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm;
5360
5361 old_pipe_wm = &old_crtc_state->wm.skl.optimal;
5362 new_pipe_wm = &new_crtc_state->wm.skl.optimal;
5363
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005364 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5365 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005366 const struct skl_ddb_entry *old, *new;
5367
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005368 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
5369 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005370
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005371 if (skl_ddb_entry_equal(old, new))
5372 continue;
5373
Ville Syrjäläab98e942019-02-08 22:05:27 +02005374 DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n",
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005375 plane->base.base.id, plane->base.name,
Ville Syrjäläab98e942019-02-08 22:05:27 +02005376 old->start, old->end, new->start, new->end,
5377 skl_ddb_entry_size(old), skl_ddb_entry_size(new));
5378 }
5379
5380 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5381 enum plane_id plane_id = plane->id;
5382 const struct skl_plane_wm *old_wm, *new_wm;
5383
5384 old_wm = &old_pipe_wm->planes[plane_id];
5385 new_wm = &new_pipe_wm->planes[plane_id];
5386
5387 if (skl_plane_wm_equals(dev_priv, old_wm, new_wm))
5388 continue;
5389
5390 DRM_DEBUG_KMS("[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm"
5391 " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm\n",
5392 plane->base.base.id, plane->base.name,
5393 enast(old_wm->wm[0].plane_en), enast(old_wm->wm[1].plane_en),
5394 enast(old_wm->wm[2].plane_en), enast(old_wm->wm[3].plane_en),
5395 enast(old_wm->wm[4].plane_en), enast(old_wm->wm[5].plane_en),
5396 enast(old_wm->wm[6].plane_en), enast(old_wm->wm[7].plane_en),
5397 enast(old_wm->trans_wm.plane_en),
5398 enast(new_wm->wm[0].plane_en), enast(new_wm->wm[1].plane_en),
5399 enast(new_wm->wm[2].plane_en), enast(new_wm->wm[3].plane_en),
5400 enast(new_wm->wm[4].plane_en), enast(new_wm->wm[5].plane_en),
5401 enast(new_wm->wm[6].plane_en), enast(new_wm->wm[7].plane_en),
5402 enast(new_wm->trans_wm.plane_en));
5403
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005404 DRM_DEBUG_KMS("[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d"
5405 " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d\n",
Ville Syrjäläab98e942019-02-08 22:05:27 +02005406 plane->base.base.id, plane->base.name,
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005407 enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].plane_res_l,
5408 enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].plane_res_l,
5409 enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].plane_res_l,
5410 enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].plane_res_l,
5411 enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].plane_res_l,
5412 enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].plane_res_l,
5413 enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].plane_res_l,
5414 enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].plane_res_l,
5415 enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.plane_res_l,
5416
5417 enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].plane_res_l,
5418 enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].plane_res_l,
5419 enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].plane_res_l,
5420 enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].plane_res_l,
5421 enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].plane_res_l,
5422 enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].plane_res_l,
5423 enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].plane_res_l,
5424 enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].plane_res_l,
5425 enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.plane_res_l);
Ville Syrjäläab98e942019-02-08 22:05:27 +02005426
5427 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5428 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5429 plane->base.base.id, plane->base.name,
5430 old_wm->wm[0].plane_res_b, old_wm->wm[1].plane_res_b,
5431 old_wm->wm[2].plane_res_b, old_wm->wm[3].plane_res_b,
5432 old_wm->wm[4].plane_res_b, old_wm->wm[5].plane_res_b,
5433 old_wm->wm[6].plane_res_b, old_wm->wm[7].plane_res_b,
5434 old_wm->trans_wm.plane_res_b,
5435 new_wm->wm[0].plane_res_b, new_wm->wm[1].plane_res_b,
5436 new_wm->wm[2].plane_res_b, new_wm->wm[3].plane_res_b,
5437 new_wm->wm[4].plane_res_b, new_wm->wm[5].plane_res_b,
5438 new_wm->wm[6].plane_res_b, new_wm->wm[7].plane_res_b,
5439 new_wm->trans_wm.plane_res_b);
5440
5441 DRM_DEBUG_KMS("[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d"
5442 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d\n",
5443 plane->base.base.id, plane->base.name,
5444 old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc,
5445 old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc,
5446 old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc,
5447 old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc,
5448 old_wm->trans_wm.min_ddb_alloc,
5449 new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc,
5450 new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc,
5451 new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc,
5452 new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc,
5453 new_wm->trans_wm.min_ddb_alloc);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005454 }
5455 }
5456}
5457
Matt Roper98d39492016-05-12 07:06:03 -07005458static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005459skl_ddb_add_affected_pipes(struct intel_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005460{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005461 struct drm_device *dev = state->base.dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305462 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005463 struct intel_crtc *crtc;
5464 struct intel_crtc_state *crtc_state;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005465 u32 realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005466 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005467
5468 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005469 * When we distrust bios wm we always need to recompute to set the
5470 * expected DDB allocations for each CRTC.
5471 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305472 if (dev_priv->wm.distrust_bios_wm)
5473 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005474
5475 /*
Matt Roper98d39492016-05-12 07:06:03 -07005476 * If this transaction isn't actually touching any CRTC's, don't
5477 * bother with watermark calculation. Note that if we pass this
5478 * test, we're guaranteed to hold at least one CRTC state mutex,
5479 * which means we can safely use values like dev_priv->active_crtcs
5480 * since any racing commits that want to update them would need to
5481 * hold _all_ CRTC state mutexes.
5482 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005483 for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305484 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005485
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305486 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005487 return 0;
5488
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305489 /*
5490 * If this is our first atomic update following hardware readout,
5491 * we can't trust the DDB that the BIOS programmed for us. Let's
5492 * pretend that all pipes switched active status so that we'll
5493 * ensure a full DDB recompute.
5494 */
5495 if (dev_priv->wm.distrust_bios_wm) {
5496 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005497 state->base.acquire_ctx);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305498 if (ret)
5499 return ret;
5500
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005501 state->active_pipe_changes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305502
5503 /*
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005504 * We usually only initialize state->active_crtcs if we
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305505 * we're doing a modeset; make sure this field is always
5506 * initialized during the sanitization process that happens
5507 * on the first commit too.
5508 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005509 if (!state->modeset)
5510 state->active_crtcs = dev_priv->active_crtcs;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305511 }
5512
5513 /*
5514 * If the modeset changes which CRTC's are active, we need to
5515 * recompute the DDB allocation for *all* active pipes, even
5516 * those that weren't otherwise being modified in any way by this
5517 * atomic commit. Due to the shrinking of the per-pipe allocations
5518 * when new active CRTC's are added, it's possible for a pipe that
5519 * we were already using and aren't changing at all here to suddenly
5520 * become invalid if its DDB needs exceeds its new allocation.
5521 *
5522 * Note that if we wind up doing a full DDB recompute, we can't let
5523 * any other display updates race with this transaction, so we need
5524 * to grab the lock on *all* CRTC's.
5525 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005526 if (state->active_pipe_changes || state->modeset) {
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305527 realloc_pipes = ~0;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005528 state->wm_results.dirty_pipes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305529 }
5530
5531 /*
5532 * We're not recomputing for the pipes not included in the commit, so
5533 * make sure we start with the current state.
5534 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005535 for_each_intel_crtc_mask(dev, crtc, realloc_pipes) {
5536 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
5537 if (IS_ERR(crtc_state))
5538 return PTR_ERR(crtc_state);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305539 }
5540
5541 return 0;
5542}
5543
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005544/*
5545 * To make sure the cursor watermark registers are always consistent
5546 * with our computed state the following scenario needs special
5547 * treatment:
5548 *
5549 * 1. enable cursor
5550 * 2. move cursor entirely offscreen
5551 * 3. disable cursor
5552 *
5553 * Step 2. does call .disable_plane() but does not zero the watermarks
5554 * (since we consider an offscreen cursor still active for the purposes
5555 * of watermarks). Step 3. would not normally call .disable_plane()
5556 * because the actual plane visibility isn't changing, and we don't
5557 * deallocate the cursor ddb until the pipe gets disabled. So we must
5558 * force step 3. to call .disable_plane() to update the watermark
5559 * registers properly.
5560 *
5561 * Other planes do not suffer from this issues as their watermarks are
5562 * calculated based on the actual plane visibility. The only time this
5563 * can trigger for the other planes is during the initial readout as the
5564 * default value of the watermarks registers is not zero.
5565 */
5566static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
5567 struct intel_crtc *crtc)
5568{
5569 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5570 const struct intel_crtc_state *old_crtc_state =
5571 intel_atomic_get_old_crtc_state(state, crtc);
5572 struct intel_crtc_state *new_crtc_state =
5573 intel_atomic_get_new_crtc_state(state, crtc);
5574 struct intel_plane *plane;
5575
5576 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5577 struct intel_plane_state *plane_state;
5578 enum plane_id plane_id = plane->id;
5579
5580 /*
5581 * Force a full wm update for every plane on modeset.
5582 * Required because the reset value of the wm registers
5583 * is non-zero, whereas we want all disabled planes to
5584 * have zero watermarks. So if we turn off the relevant
5585 * power well the hardware state will go out of sync
5586 * with the software state.
5587 */
5588 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) &&
5589 skl_plane_wm_equals(dev_priv,
5590 &old_crtc_state->wm.skl.optimal.planes[plane_id],
5591 &new_crtc_state->wm.skl.optimal.planes[plane_id]))
5592 continue;
5593
5594 plane_state = intel_atomic_get_plane_state(state, plane);
5595 if (IS_ERR(plane_state))
5596 return PTR_ERR(plane_state);
5597
5598 new_crtc_state->update_planes |= BIT(plane_id);
5599 }
5600
5601 return 0;
5602}
5603
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305604static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005605skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305606{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005607 struct intel_crtc *crtc;
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005608 struct intel_crtc_state *new_crtc_state;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005609 struct intel_crtc_state *old_crtc_state;
5610 struct skl_ddb_values *results = &state->wm_results;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305611 bool changed = false;
5612 int ret, i;
5613
Matt Roper734fa012016-05-12 15:11:40 -07005614 /* Clear all dirty flags */
5615 results->dirty_pipes = 0;
5616
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305617 ret = skl_ddb_add_affected_pipes(state, &changed);
5618 if (ret || !changed)
5619 return ret;
5620
Matt Roper734fa012016-05-12 15:11:40 -07005621 /*
5622 * Calculate WM's for all pipes that are part of this transaction.
Matt Roperd8e87492018-12-11 09:31:07 -08005623 * Note that skl_ddb_add_affected_pipes may have added more CRTC's that
Matt Roper734fa012016-05-12 15:11:40 -07005624 * weren't otherwise being modified (and set bits in dirty_pipes) if
5625 * pipe allocations had to change.
Matt Roper734fa012016-05-12 15:11:40 -07005626 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005627 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005628 new_crtc_state, i) {
5629 ret = skl_build_pipe_wm(new_crtc_state);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005630 if (ret)
5631 return ret;
5632
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005633 ret = skl_wm_add_affected_planes(state, crtc);
Matt Roper734fa012016-05-12 15:11:40 -07005634 if (ret)
5635 return ret;
5636
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02005637 if (!skl_pipe_wm_equals(crtc,
5638 &old_crtc_state->wm.skl.optimal,
5639 &new_crtc_state->wm.skl.optimal))
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005640 results->dirty_pipes |= drm_crtc_mask(&crtc->base);
Matt Roper734fa012016-05-12 15:11:40 -07005641 }
5642
Matt Roperd8e87492018-12-11 09:31:07 -08005643 ret = skl_compute_ddb(state);
5644 if (ret)
5645 return ret;
5646
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005647 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005648
Matt Roper98d39492016-05-12 07:06:03 -07005649 return 0;
5650}
5651
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005652static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5653 struct intel_crtc_state *cstate)
5654{
5655 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5656 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5657 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
5658 enum pipe pipe = crtc->pipe;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005659
5660 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5661 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005662
5663 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
5664}
5665
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005666static void skl_initial_wm(struct intel_atomic_state *state,
5667 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005668{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005669 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005670 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005671 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305672 struct skl_ddb_values *results = &state->wm_results;
Bob Paauweadda50b2015-07-21 10:42:53 -07005673
Ville Syrjälä432081b2016-10-31 22:37:03 +02005674 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005675 return;
5676
Matt Roper734fa012016-05-12 15:11:40 -07005677 mutex_lock(&dev_priv->wm.wm_mutex);
5678
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005679 if (cstate->base.active_changed)
5680 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005681
Matt Roper734fa012016-05-12 15:11:40 -07005682 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005683}
5684
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005685static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02005686 struct intel_wm_config *config)
5687{
5688 struct intel_crtc *crtc;
5689
5690 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005691 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02005692 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5693
5694 if (!wm->pipe_enabled)
5695 continue;
5696
5697 config->sprites_enabled |= wm->sprites_enabled;
5698 config->sprites_scaled |= wm->sprites_scaled;
5699 config->num_pipes_active++;
5700 }
5701}
5702
Matt Ropered4a6a72016-02-23 17:20:13 -08005703static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005704{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005705 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005706 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005707 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005708 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005709 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005710
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005711 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02005712
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005713 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
5714 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005715
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005716 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005717 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005718 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005719 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
5720 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005721
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005722 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005723 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005724 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005725 }
5726
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005727 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005728 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005729
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005730 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005731
Imre Deak820c1982013-12-17 14:46:36 +02005732 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005733}
5734
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005735static void ilk_initial_watermarks(struct intel_atomic_state *state,
5736 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005737{
Matt Ropered4a6a72016-02-23 17:20:13 -08005738 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5739 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005740
Matt Ropered4a6a72016-02-23 17:20:13 -08005741 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005742 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005743 ilk_program_watermarks(dev_priv);
5744 mutex_unlock(&dev_priv->wm.wm_mutex);
5745}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005746
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005747static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5748 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005749{
5750 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5751 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5752
5753 mutex_lock(&dev_priv->wm.wm_mutex);
5754 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005755 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005756 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005757 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005758 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005759}
5760
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005761static inline void skl_wm_level_from_reg_val(u32 val,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005762 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005763{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005764 level->plane_en = val & PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005765 level->ignore_lines = val & PLANE_WM_IGNORE_LINES;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005766 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5767 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5768 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005769}
5770
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005771void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005772 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005773{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005774 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5775 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005776 int level, max_level;
5777 enum plane_id plane_id;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005778 u32 val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005779
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005780 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005781
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005782 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005783 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005784
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005785 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005786 if (plane_id != PLANE_CURSOR)
5787 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005788 else
5789 val = I915_READ(CUR_WM(pipe, level));
5790
5791 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5792 }
5793
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005794 if (plane_id != PLANE_CURSOR)
5795 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005796 else
5797 val = I915_READ(CUR_WM_TRANS(pipe));
5798
5799 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5800 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005801
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005802 if (!crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005803 return;
5804
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005805 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005806}
5807
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005808void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00005809{
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305810 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005811 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005812 struct intel_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005813 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005814
Damien Lespiaua269c582014-11-04 17:06:49 +00005815 skl_ddb_get_hw_state(dev_priv, ddb);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005816 for_each_intel_crtc(&dev_priv->drm, crtc) {
5817 cstate = to_intel_crtc_state(crtc->base.state);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005818
5819 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5820
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005821 if (crtc->active)
5822 hw->dirty_pipes |= drm_crtc_mask(&crtc->base);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005823 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005824
Matt Roper279e99d2016-05-12 07:06:02 -07005825 if (dev_priv->active_crtcs) {
5826 /* Fully recompute DDB on first atomic commit */
5827 dev_priv->wm.distrust_bios_wm = true;
Matt Roper279e99d2016-05-12 07:06:02 -07005828 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005829}
5830
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005831static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005832{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005833 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005834 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005835 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005836 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->base.state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005837 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005838 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005839 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005840 [PIPE_A] = WM0_PIPEA_ILK,
5841 [PIPE_B] = WM0_PIPEB_ILK,
5842 [PIPE_C] = WM0_PIPEC_IVB,
5843 };
5844
5845 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005846 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005847 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005848
Ville Syrjälä15606532016-05-13 17:55:17 +03005849 memset(active, 0, sizeof(*active));
5850
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005851 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005852
5853 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005854 u32 tmp = hw->wm_pipe[pipe];
5855
5856 /*
5857 * For active pipes LP0 watermark is marked as
5858 * enabled, and LP1+ watermaks as disabled since
5859 * we can't really reverse compute them in case
5860 * multiple pipes are active.
5861 */
5862 active->wm[0].enable = true;
5863 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5864 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5865 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5866 active->linetime = hw->wm_linetime[pipe];
5867 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005868 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005869
5870 /*
5871 * For inactive pipes, all watermark levels
5872 * should be marked as enabled but zeroed,
5873 * which is what we'd compute them to.
5874 */
5875 for (level = 0; level <= max_level; level++)
5876 active->wm[level].enable = true;
5877 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005878
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005879 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005880}
5881
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005882#define _FW_WM(value, plane) \
5883 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5884#define _FW_WM_VLV(value, plane) \
5885 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5886
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005887static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5888 struct g4x_wm_values *wm)
5889{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005890 u32 tmp;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005891
5892 tmp = I915_READ(DSPFW1);
5893 wm->sr.plane = _FW_WM(tmp, SR);
5894 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5895 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5896 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5897
5898 tmp = I915_READ(DSPFW2);
5899 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5900 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5901 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5902 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5903 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5904 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5905
5906 tmp = I915_READ(DSPFW3);
5907 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5908 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5909 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5910 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5911}
5912
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005913static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5914 struct vlv_wm_values *wm)
5915{
5916 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005917 u32 tmp;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005918
5919 for_each_pipe(dev_priv, pipe) {
5920 tmp = I915_READ(VLV_DDL(pipe));
5921
Ville Syrjälä1b313892016-11-28 19:37:08 +02005922 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005923 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005924 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005925 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005926 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005927 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005928 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005929 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5930 }
5931
5932 tmp = I915_READ(DSPFW1);
5933 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005934 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5935 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5936 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005937
5938 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005939 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5940 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5941 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005942
5943 tmp = I915_READ(DSPFW3);
5944 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5945
5946 if (IS_CHERRYVIEW(dev_priv)) {
5947 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005948 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5949 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005950
5951 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005952 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5953 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005954
5955 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005956 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5957 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005958
5959 tmp = I915_READ(DSPHOWM);
5960 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005961 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5962 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5963 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5964 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5965 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5966 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5967 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5968 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5969 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005970 } else {
5971 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005972 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5973 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005974
5975 tmp = I915_READ(DSPHOWM);
5976 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005977 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5978 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5979 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5980 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5981 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5982 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005983 }
5984}
5985
5986#undef _FW_WM
5987#undef _FW_WM_VLV
5988
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005989void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005990{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005991 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5992 struct intel_crtc *crtc;
5993
5994 g4x_read_wm_values(dev_priv, wm);
5995
5996 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5997
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005998 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005999 struct intel_crtc_state *crtc_state =
6000 to_intel_crtc_state(crtc->base.state);
6001 struct g4x_wm_state *active = &crtc->wm.active.g4x;
6002 struct g4x_pipe_wm *raw;
6003 enum pipe pipe = crtc->pipe;
6004 enum plane_id plane_id;
6005 int level, max_level;
6006
6007 active->cxsr = wm->cxsr;
6008 active->hpll_en = wm->hpll_en;
6009 active->fbc_en = wm->fbc_en;
6010
6011 active->sr = wm->sr;
6012 active->hpll = wm->hpll;
6013
6014 for_each_plane_id_on_crtc(crtc, plane_id) {
6015 active->wm.plane[plane_id] =
6016 wm->pipe[pipe].plane[plane_id];
6017 }
6018
6019 if (wm->cxsr && wm->hpll_en)
6020 max_level = G4X_WM_LEVEL_HPLL;
6021 else if (wm->cxsr)
6022 max_level = G4X_WM_LEVEL_SR;
6023 else
6024 max_level = G4X_WM_LEVEL_NORMAL;
6025
6026 level = G4X_WM_LEVEL_NORMAL;
6027 raw = &crtc_state->wm.g4x.raw[level];
6028 for_each_plane_id_on_crtc(crtc, plane_id)
6029 raw->plane[plane_id] = active->wm.plane[plane_id];
6030
6031 if (++level > max_level)
6032 goto out;
6033
6034 raw = &crtc_state->wm.g4x.raw[level];
6035 raw->plane[PLANE_PRIMARY] = active->sr.plane;
6036 raw->plane[PLANE_CURSOR] = active->sr.cursor;
6037 raw->plane[PLANE_SPRITE0] = 0;
6038 raw->fbc = active->sr.fbc;
6039
6040 if (++level > max_level)
6041 goto out;
6042
6043 raw = &crtc_state->wm.g4x.raw[level];
6044 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
6045 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
6046 raw->plane[PLANE_SPRITE0] = 0;
6047 raw->fbc = active->hpll.fbc;
6048
6049 out:
6050 for_each_plane_id_on_crtc(crtc, plane_id)
6051 g4x_raw_plane_wm_set(crtc_state, level,
6052 plane_id, USHRT_MAX);
6053 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
6054
6055 crtc_state->wm.g4x.optimal = *active;
6056 crtc_state->wm.g4x.intermediate = *active;
6057
6058 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
6059 pipe_name(pipe),
6060 wm->pipe[pipe].plane[PLANE_PRIMARY],
6061 wm->pipe[pipe].plane[PLANE_CURSOR],
6062 wm->pipe[pipe].plane[PLANE_SPRITE0]);
6063 }
6064
6065 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
6066 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
6067 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
6068 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
6069 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
6070 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
6071}
6072
6073void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
6074{
6075 struct intel_plane *plane;
6076 struct intel_crtc *crtc;
6077
6078 mutex_lock(&dev_priv->wm.wm_mutex);
6079
6080 for_each_intel_plane(&dev_priv->drm, plane) {
6081 struct intel_crtc *crtc =
6082 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6083 struct intel_crtc_state *crtc_state =
6084 to_intel_crtc_state(crtc->base.state);
6085 struct intel_plane_state *plane_state =
6086 to_intel_plane_state(plane->base.state);
6087 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
6088 enum plane_id plane_id = plane->id;
6089 int level;
6090
6091 if (plane_state->base.visible)
6092 continue;
6093
6094 for (level = 0; level < 3; level++) {
6095 struct g4x_pipe_wm *raw =
6096 &crtc_state->wm.g4x.raw[level];
6097
6098 raw->plane[plane_id] = 0;
6099 wm_state->wm.plane[plane_id] = 0;
6100 }
6101
6102 if (plane_id == PLANE_PRIMARY) {
6103 for (level = 0; level < 3; level++) {
6104 struct g4x_pipe_wm *raw =
6105 &crtc_state->wm.g4x.raw[level];
6106 raw->fbc = 0;
6107 }
6108
6109 wm_state->sr.fbc = 0;
6110 wm_state->hpll.fbc = 0;
6111 wm_state->fbc_en = false;
6112 }
6113 }
6114
6115 for_each_intel_crtc(&dev_priv->drm, crtc) {
6116 struct intel_crtc_state *crtc_state =
6117 to_intel_crtc_state(crtc->base.state);
6118
6119 crtc_state->wm.g4x.intermediate =
6120 crtc_state->wm.g4x.optimal;
6121 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6122 }
6123
6124 g4x_program_watermarks(dev_priv);
6125
6126 mutex_unlock(&dev_priv->wm.wm_mutex);
6127}
6128
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006129void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006130{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006131 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006132 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006133 u32 val;
6134
6135 vlv_read_wm_values(dev_priv, wm);
6136
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006137 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
6138 wm->level = VLV_WM_LEVEL_PM2;
6139
6140 if (IS_CHERRYVIEW(dev_priv)) {
Chris Wilson337fa6e2019-04-26 09:17:20 +01006141 vlv_punit_get(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006142
Ville Syrjäläc11b8132018-11-29 19:55:03 +02006143 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006144 if (val & DSP_MAXFIFO_PM5_ENABLE)
6145 wm->level = VLV_WM_LEVEL_PM5;
6146
Ville Syrjälä58590c12015-09-08 21:05:12 +03006147 /*
6148 * If DDR DVFS is disabled in the BIOS, Punit
6149 * will never ack the request. So if that happens
6150 * assume we don't have to enable/disable DDR DVFS
6151 * dynamically. To test that just set the REQ_ACK
6152 * bit to poke the Punit, but don't change the
6153 * HIGH/LOW bits so that we don't actually change
6154 * the current state.
6155 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006156 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006157 val |= FORCE_DDR_FREQ_REQ_ACK;
6158 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6159
6160 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6161 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
6162 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
6163 "assuming DDR DVFS is disabled\n");
6164 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6165 } else {
6166 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6167 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6168 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6169 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006170
Chris Wilson337fa6e2019-04-26 09:17:20 +01006171 vlv_punit_put(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006172 }
6173
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006174 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02006175 struct intel_crtc_state *crtc_state =
6176 to_intel_crtc_state(crtc->base.state);
6177 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6178 const struct vlv_fifo_state *fifo_state =
6179 &crtc_state->wm.vlv.fifo_state;
6180 enum pipe pipe = crtc->pipe;
6181 enum plane_id plane_id;
6182 int level;
6183
6184 vlv_get_fifo_size(crtc_state);
6185
6186 active->num_levels = wm->level + 1;
6187 active->cxsr = wm->cxsr;
6188
Ville Syrjäläff32c542017-03-02 19:14:57 +02006189 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006190 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006191 &crtc_state->wm.vlv.raw[level];
6192
6193 active->sr[level].plane = wm->sr.plane;
6194 active->sr[level].cursor = wm->sr.cursor;
6195
6196 for_each_plane_id_on_crtc(crtc, plane_id) {
6197 active->wm[level].plane[plane_id] =
6198 wm->pipe[pipe].plane[plane_id];
6199
6200 raw->plane[plane_id] =
6201 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6202 fifo_state->plane[plane_id]);
6203 }
6204 }
6205
6206 for_each_plane_id_on_crtc(crtc, plane_id)
6207 vlv_raw_plane_wm_set(crtc_state, level,
6208 plane_id, USHRT_MAX);
6209 vlv_invalidate_wms(crtc, active, level);
6210
6211 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006212 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006213
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006214 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02006215 pipe_name(pipe),
6216 wm->pipe[pipe].plane[PLANE_PRIMARY],
6217 wm->pipe[pipe].plane[PLANE_CURSOR],
6218 wm->pipe[pipe].plane[PLANE_SPRITE0],
6219 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006220 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006221
6222 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6223 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
6224}
6225
Ville Syrjälä602ae832017-03-02 19:15:02 +02006226void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6227{
6228 struct intel_plane *plane;
6229 struct intel_crtc *crtc;
6230
6231 mutex_lock(&dev_priv->wm.wm_mutex);
6232
6233 for_each_intel_plane(&dev_priv->drm, plane) {
6234 struct intel_crtc *crtc =
6235 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6236 struct intel_crtc_state *crtc_state =
6237 to_intel_crtc_state(crtc->base.state);
6238 struct intel_plane_state *plane_state =
6239 to_intel_plane_state(plane->base.state);
6240 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6241 const struct vlv_fifo_state *fifo_state =
6242 &crtc_state->wm.vlv.fifo_state;
6243 enum plane_id plane_id = plane->id;
6244 int level;
6245
6246 if (plane_state->base.visible)
6247 continue;
6248
6249 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006250 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006251 &crtc_state->wm.vlv.raw[level];
6252
6253 raw->plane[plane_id] = 0;
6254
6255 wm_state->wm[level].plane[plane_id] =
6256 vlv_invert_wm_value(raw->plane[plane_id],
6257 fifo_state->plane[plane_id]);
6258 }
6259 }
6260
6261 for_each_intel_crtc(&dev_priv->drm, crtc) {
6262 struct intel_crtc_state *crtc_state =
6263 to_intel_crtc_state(crtc->base.state);
6264
6265 crtc_state->wm.vlv.intermediate =
6266 crtc_state->wm.vlv.optimal;
6267 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6268 }
6269
6270 vlv_program_watermarks(dev_priv);
6271
6272 mutex_unlock(&dev_priv->wm.wm_mutex);
6273}
6274
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006275/*
6276 * FIXME should probably kill this and improve
6277 * the real watermark readout/sanitation instead
6278 */
6279static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6280{
6281 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6282 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6283 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6284
6285 /*
6286 * Don't touch WM1S_LP_EN here.
6287 * Doing so could cause underruns.
6288 */
6289}
6290
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006291void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006292{
Imre Deak820c1982013-12-17 14:46:36 +02006293 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006294 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006295
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006296 ilk_init_lp_watermarks(dev_priv);
6297
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006298 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006299 ilk_pipe_wm_get_hw_state(crtc);
6300
6301 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6302 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6303 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6304
6305 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006306 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006307 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6308 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6309 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006310
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006311 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006312 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6313 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006314 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006315 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6316 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006317
6318 hw->enable_fbc_wm =
6319 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6320}
6321
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006322/**
6323 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006324 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006325 *
6326 * Calculate watermark values for the various WM regs based on current mode
6327 * and plane configuration.
6328 *
6329 * There are several cases to deal with here:
6330 * - normal (i.e. non-self-refresh)
6331 * - self-refresh (SR) mode
6332 * - lines are large relative to FIFO size (buffer can hold up to 2)
6333 * - lines are small relative to FIFO size (buffer can hold more than 2
6334 * lines), so need to account for TLB latency
6335 *
6336 * The normal calculation is:
6337 * watermark = dotclock * bytes per pixel * latency
6338 * where latency is platform & configuration dependent (we assume pessimal
6339 * values here).
6340 *
6341 * The SR calculation is:
6342 * watermark = (trunc(latency/line time)+1) * surface width *
6343 * bytes per pixel
6344 * where
6345 * line time = htotal / dotclock
6346 * surface width = hdisplay for normal plane and 64 for cursor
6347 * and latency is assumed to be high, as above.
6348 *
6349 * The final value programmed to the register should always be rounded up,
6350 * and include an extra 2 entries to account for clock crossings.
6351 *
6352 * We don't use the sprite, so we can ignore that. And on Crestline we have
6353 * to set the non-SR watermarks to 8.
6354 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006355void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006356{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006357 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006358
6359 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006360 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006361}
6362
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306363void intel_enable_ipc(struct drm_i915_private *dev_priv)
6364{
6365 u32 val;
6366
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006367 if (!HAS_IPC(dev_priv))
6368 return;
6369
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306370 val = I915_READ(DISP_ARB_CTL2);
6371
6372 if (dev_priv->ipc_enabled)
6373 val |= DISP_IPC_ENABLE;
6374 else
6375 val &= ~DISP_IPC_ENABLE;
6376
6377 I915_WRITE(DISP_ARB_CTL2, val);
6378}
6379
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006380static bool intel_can_enable_ipc(struct drm_i915_private *dev_priv)
6381{
6382 /* Display WA #0477 WaDisableIPC: skl */
6383 if (IS_SKYLAKE(dev_priv))
6384 return false;
6385
6386 /* Display WA #1141: SKL:all KBL:all CFL */
6387 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6388 return dev_priv->dram_info.symmetric_memory;
6389
6390 return true;
6391}
6392
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306393void intel_init_ipc(struct drm_i915_private *dev_priv)
6394{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306395 if (!HAS_IPC(dev_priv))
6396 return;
6397
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03006398 dev_priv->ipc_enabled = intel_can_enable_ipc(dev_priv);
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006399
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306400 intel_enable_ipc(dev_priv);
6401}
6402
Jani Nikulae2828912016-01-18 09:19:47 +02006403/*
Daniel Vetter92703882012-08-09 16:46:01 +02006404 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006405 */
6406DEFINE_SPINLOCK(mchdev_lock);
6407
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006408bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006409{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006410 u16 rgvswctl;
6411
Chris Wilson67520412017-03-02 13:28:01 +00006412 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006413
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006414 rgvswctl = I915_READ16(MEMSWCTL);
6415 if (rgvswctl & MEMCTL_CMD_STS) {
6416 DRM_DEBUG("gpu busy, RCS change rejected\n");
6417 return false; /* still busy with another command */
6418 }
6419
6420 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6421 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6422 I915_WRITE16(MEMSWCTL, rgvswctl);
6423 POSTING_READ16(MEMSWCTL);
6424
6425 rgvswctl |= MEMCTL_CMD_STS;
6426 I915_WRITE16(MEMSWCTL, rgvswctl);
6427
6428 return true;
6429}
6430
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006431static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006432{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006433 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006434 u8 fmax, fmin, fstart, vstart;
6435
Daniel Vetter92703882012-08-09 16:46:01 +02006436 spin_lock_irq(&mchdev_lock);
6437
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006438 rgvmodectl = I915_READ(MEMMODECTL);
6439
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006440 /* Enable temp reporting */
6441 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6442 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6443
6444 /* 100ms RC evaluation intervals */
6445 I915_WRITE(RCUPEI, 100000);
6446 I915_WRITE(RCDNEI, 100000);
6447
6448 /* Set max/min thresholds to 90ms and 80ms respectively */
6449 I915_WRITE(RCBMAXAVG, 90000);
6450 I915_WRITE(RCBMINAVG, 80000);
6451
6452 I915_WRITE(MEMIHYST, 1);
6453
6454 /* Set up min, max, and cur for interrupt handling */
6455 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6456 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6457 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6458 MEMMODE_FSTART_SHIFT;
6459
Ville Syrjälä616847e2015-09-18 20:03:19 +03006460 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006461 PXVFREQ_PX_SHIFT;
6462
Daniel Vetter20e4d402012-08-08 23:35:39 +02006463 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6464 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006465
Daniel Vetter20e4d402012-08-08 23:35:39 +02006466 dev_priv->ips.max_delay = fstart;
6467 dev_priv->ips.min_delay = fmin;
6468 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006469
6470 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6471 fmax, fmin, fstart);
6472
6473 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6474
6475 /*
6476 * Interrupts will be enabled in ironlake_irq_postinstall
6477 */
6478
6479 I915_WRITE(VIDSTART, vstart);
6480 POSTING_READ(VIDSTART);
6481
6482 rgvmodectl |= MEMMODE_SWMODE_EN;
6483 I915_WRITE(MEMMODECTL, rgvmodectl);
6484
Daniel Vetter92703882012-08-09 16:46:01 +02006485 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006486 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006487 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006488
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006489 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006490
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006491 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6492 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006493 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006494 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006495 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006496
6497 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006498}
6499
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006500static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006501{
Daniel Vetter92703882012-08-09 16:46:01 +02006502 u16 rgvswctl;
6503
6504 spin_lock_irq(&mchdev_lock);
6505
6506 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006507
6508 /* Ack interrupts, disable EFC interrupt */
6509 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6510 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6511 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6512 I915_WRITE(DEIIR, DE_PCU_EVENT);
6513 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6514
6515 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006516 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006517 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006518 rgvswctl |= MEMCTL_CMD_STS;
6519 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006520 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006521
Daniel Vetter92703882012-08-09 16:46:01 +02006522 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006523}
6524
Daniel Vetteracbe9472012-07-26 11:50:05 +02006525/* There's a funny hw issue where the hw returns all 0 when reading from
6526 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6527 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6528 * all limits and the gpu stuck at whatever frequency it is at atm).
6529 */
Akash Goel74ef1172015-03-06 11:07:19 +05306530static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006531{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006532 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006533 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006534
Daniel Vetter20b46e52012-07-26 11:16:14 +02006535 /* Only set the down limit when we've reached the lowest level to avoid
6536 * getting more interrupts, otherwise leave this clear. This prevents a
6537 * race in the hw when coming out of rc6: There's a tiny window where
6538 * the hw runs at the minimal clock before selecting the desired
6539 * frequency, if the down threshold expires in that window we will not
6540 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006541 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006542 limits = (rps->max_freq_softlimit) << 23;
6543 if (val <= rps->min_freq_softlimit)
6544 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306545 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006546 limits = rps->max_freq_softlimit << 24;
6547 if (val <= rps->min_freq_softlimit)
6548 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306549 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006550
6551 return limits;
6552}
6553
Chris Wilson60548c52018-07-31 14:26:29 +01006554static void rps_set_power(struct drm_i915_private *dev_priv, int new_power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006555{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006556 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goel8a586432015-03-06 11:07:18 +05306557 u32 threshold_up = 0, threshold_down = 0; /* in % */
6558 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006559
Chris Wilson60548c52018-07-31 14:26:29 +01006560 lockdep_assert_held(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006561
Chris Wilson60548c52018-07-31 14:26:29 +01006562 if (new_power == rps->power.mode)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006563 return;
6564
6565 /* Note the units here are not exactly 1us, but 1280ns. */
6566 switch (new_power) {
6567 case LOW_POWER:
6568 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306569 ei_up = 16000;
6570 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006571
6572 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306573 ei_down = 32000;
6574 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006575 break;
6576
6577 case BETWEEN:
6578 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306579 ei_up = 13000;
6580 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006581
6582 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306583 ei_down = 32000;
6584 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006585 break;
6586
6587 case HIGH_POWER:
6588 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306589 ei_up = 10000;
6590 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006591
6592 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306593 ei_down = 32000;
6594 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006595 break;
6596 }
6597
Mika Kuoppala6067a272017-02-15 15:52:59 +02006598 /* When byt can survive without system hang with dynamic
6599 * sw freq adjustments, this restriction can be lifted.
6600 */
6601 if (IS_VALLEYVIEW(dev_priv))
6602 goto skip_hw_write;
6603
Akash Goel8a586432015-03-06 11:07:18 +05306604 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006605 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306606 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006607 GT_INTERVAL_FROM_US(dev_priv,
6608 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306609
6610 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006611 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306612 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006613 GT_INTERVAL_FROM_US(dev_priv,
6614 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306615
Chris Wilsona72b5622016-07-02 15:35:59 +01006616 I915_WRITE(GEN6_RP_CONTROL,
Mika Kuoppala1071d0f2019-04-10 16:24:36 +03006617 (INTEL_GEN(dev_priv) > 9 ? 0 : GEN6_RP_MEDIA_TURBO) |
Chris Wilsona72b5622016-07-02 15:35:59 +01006618 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6619 GEN6_RP_MEDIA_IS_GFX |
6620 GEN6_RP_ENABLE |
6621 GEN6_RP_UP_BUSY_AVG |
6622 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306623
Mika Kuoppala6067a272017-02-15 15:52:59 +02006624skip_hw_write:
Chris Wilson60548c52018-07-31 14:26:29 +01006625 rps->power.mode = new_power;
6626 rps->power.up_threshold = threshold_up;
6627 rps->power.down_threshold = threshold_down;
6628}
6629
6630static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6631{
6632 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6633 int new_power;
6634
6635 new_power = rps->power.mode;
6636 switch (rps->power.mode) {
6637 case LOW_POWER:
6638 if (val > rps->efficient_freq + 1 &&
6639 val > rps->cur_freq)
6640 new_power = BETWEEN;
6641 break;
6642
6643 case BETWEEN:
6644 if (val <= rps->efficient_freq &&
6645 val < rps->cur_freq)
6646 new_power = LOW_POWER;
6647 else if (val >= rps->rp0_freq &&
6648 val > rps->cur_freq)
6649 new_power = HIGH_POWER;
6650 break;
6651
6652 case HIGH_POWER:
6653 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6654 val < rps->cur_freq)
6655 new_power = BETWEEN;
6656 break;
6657 }
6658 /* Max/min bins are special */
6659 if (val <= rps->min_freq_softlimit)
6660 new_power = LOW_POWER;
6661 if (val >= rps->max_freq_softlimit)
6662 new_power = HIGH_POWER;
6663
6664 mutex_lock(&rps->power.mutex);
6665 if (rps->power.interactive)
6666 new_power = HIGH_POWER;
6667 rps_set_power(dev_priv, new_power);
6668 mutex_unlock(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006669}
6670
Chris Wilson60548c52018-07-31 14:26:29 +01006671void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive)
6672{
6673 struct intel_rps *rps = &i915->gt_pm.rps;
6674
6675 if (INTEL_GEN(i915) < 6)
6676 return;
6677
6678 mutex_lock(&rps->power.mutex);
6679 if (interactive) {
6680 if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake))
6681 rps_set_power(i915, HIGH_POWER);
6682 } else {
6683 GEM_BUG_ON(!rps->power.interactive);
6684 rps->power.interactive--;
6685 }
6686 mutex_unlock(&rps->power.mutex);
6687}
6688
Chris Wilson2876ce72014-03-28 08:03:34 +00006689static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6690{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006691 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006692 u32 mask = 0;
6693
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006694 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006695 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006696 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006697 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006698 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006699
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006700 mask &= dev_priv->pm_rps_events;
6701
Imre Deak59d02a12014-12-19 19:33:26 +02006702 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006703}
6704
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006705/* gen6_set_rps is called to update the frequency request, but should also be
6706 * called when the range (min_delay and max_delay) is modified so that we can
6707 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006708static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006709{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006710 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6711
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006712 /* min/max delay may still have been modified so be sure to
6713 * write the limits value.
6714 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006715 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006716 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006717
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006718 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306719 I915_WRITE(GEN6_RPNSWREQ,
6720 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006721 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006722 I915_WRITE(GEN6_RPNSWREQ,
6723 HSW_FREQUENCY(val));
6724 else
6725 I915_WRITE(GEN6_RPNSWREQ,
6726 GEN6_FREQUENCY(val) |
6727 GEN6_OFFSET(0) |
6728 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006729 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006730
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006731 /* Make sure we continue to get interrupts
6732 * until we hit the minimum or maximum frequencies.
6733 */
Akash Goel74ef1172015-03-06 11:07:19 +05306734 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006735 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006736
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006737 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006738 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006739
6740 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006741}
6742
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006743static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006744{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006745 int err;
6746
Chris Wilsondc979972016-05-10 14:10:04 +01006747 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006748 "Odd GPU freq value\n"))
6749 val &= ~1;
6750
Deepak Scd25dd52015-07-10 18:31:40 +05306751 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6752
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006753 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson337fa6e2019-04-26 09:17:20 +01006754 vlv_punit_get(dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006755 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson337fa6e2019-04-26 09:17:20 +01006756 vlv_punit_put(dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006757 if (err)
6758 return err;
6759
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006760 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006761 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006762
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006763 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006764 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006765
6766 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006767}
6768
Deepak Sa7f6e232015-05-09 18:04:44 +05306769/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306770 *
6771 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306772 * 1. Forcewake Media well.
6773 * 2. Request idle freq.
6774 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306775*/
6776static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6777{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006778 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6779 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006780 int err;
Deepak S5549d252014-06-28 11:26:11 +05306781
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006782 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306783 return;
6784
Chris Wilsonc9efef72017-01-02 15:28:45 +00006785 /* The punit delays the write of the frequency and voltage until it
6786 * determines the GPU is awake. During normal usage we don't want to
6787 * waste power changing the frequency if the GPU is sleeping (rc6).
6788 * However, the GPU and driver is now idle and we do not want to delay
6789 * switching to minimum voltage (reducing power whilst idle) as we do
6790 * not expect to be woken in the near future and so must flush the
6791 * change by waking the device.
6792 *
6793 * We choose to take the media powerwell (either would do to trick the
6794 * punit into committing the voltage change) as that takes a lot less
6795 * power than the render powerwell.
6796 */
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006797 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006798 err = valleyview_set_rps(dev_priv, val);
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006799 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006800
6801 if (err)
6802 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306803}
6804
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006805void gen6_rps_busy(struct drm_i915_private *dev_priv)
6806{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006807 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6808
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006809 mutex_lock(&rps->lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006810 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006811 u8 freq;
6812
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006813 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006814 gen6_rps_reset_ei(dev_priv);
6815 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006816 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006817
Chris Wilsonc33d2472016-07-04 08:08:36 +01006818 gen6_enable_rps_interrupts(dev_priv);
6819
Chris Wilsonbd648182017-02-10 15:03:48 +00006820 /* Use the user's desired frequency as a guide, but for better
6821 * performance, jump directly to RPe as our starting frequency.
6822 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006823 freq = max(rps->cur_freq,
6824 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006825
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006826 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006827 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006828 rps->min_freq_softlimit,
6829 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006830 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006831 }
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006832 mutex_unlock(&rps->lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006833}
6834
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006835void gen6_rps_idle(struct drm_i915_private *dev_priv)
6836{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006837 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6838
Chris Wilsonc33d2472016-07-04 08:08:36 +01006839 /* Flush our bottom-half so that it does not race with us
6840 * setting the idle frequency and so that it is bounded by
6841 * our rpm wakeref. And then disable the interrupts to stop any
6842 * futher RPS reclocking whilst we are asleep.
6843 */
6844 gen6_disable_rps_interrupts(dev_priv);
6845
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006846 mutex_lock(&rps->lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006847 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006848 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306849 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006850 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006851 gen6_set_rps(dev_priv, rps->idle_freq);
6852 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006853 I915_WRITE(GEN6_PMINTRMSK,
6854 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006855 }
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006856 mutex_unlock(&rps->lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006857}
6858
Chris Wilson62eb3c22019-02-13 09:25:04 +00006859void gen6_rps_boost(struct i915_request *rq)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006860{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006861 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006862 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006863 bool boost;
6864
Chris Wilson8d3afd72015-05-21 21:01:47 +01006865 /* This is intentionally racy! We peek at the state here, then
6866 * validate inside the RPS worker.
6867 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006868 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006869 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006870
Chris Wilson0e218342019-01-21 22:21:02 +00006871 if (i915_request_signaled(rq))
Chris Wilson253a2812018-02-06 14:31:37 +00006872 return;
6873
Chris Wilsone61e0f52018-02-21 09:56:36 +00006874 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006875 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006876 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006877 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6878 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006879 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006880 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006881 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006882 if (!boost)
6883 return;
6884
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006885 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6886 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006887
Chris Wilson62eb3c22019-02-13 09:25:04 +00006888 atomic_inc(&rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006889}
6890
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006891int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006892{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006893 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006894 int err;
6895
Chris Wilsonebb5eb72019-04-26 09:17:21 +01006896 lockdep_assert_held(&rps->lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006897 GEM_BUG_ON(val > rps->max_freq);
6898 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006899
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006900 if (!rps->enabled) {
6901 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006902 return 0;
6903 }
6904
Chris Wilsondc979972016-05-10 14:10:04 +01006905 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006906 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006907 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006908 err = gen6_set_rps(dev_priv, val);
6909
6910 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006911}
6912
Chris Wilsondc979972016-05-10 14:10:04 +01006913static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006914{
Zhe Wang20e49362014-11-04 17:07:05 +00006915 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006916 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006917}
6918
Chris Wilsondc979972016-05-10 14:10:04 +01006919static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306920{
Akash Goel2030d682016-04-23 00:05:45 +05306921 I915_WRITE(GEN6_RP_CONTROL, 0);
6922}
6923
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006924static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006925{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006926 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006927}
6928
6929static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6930{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006931 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306932 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006933}
6934
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006935static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306936{
Deepak S38807742014-05-23 21:00:15 +05306937 I915_WRITE(GEN6_RC_CONTROL, 0);
6938}
6939
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006940static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6941{
6942 I915_WRITE(GEN6_RP_CONTROL, 0);
6943}
6944
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006945static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006946{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006947 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006948 * This what the BIOS expects when going into suspend */
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006949 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006950
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006951 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006952
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07006953 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006954}
6955
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006956static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6957{
6958 I915_WRITE(GEN6_RP_CONTROL, 0);
6959}
6960
Chris Wilsondc979972016-05-10 14:10:04 +01006961static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306962{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306963 bool enable_rc6 = true;
6964 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006965 u32 rc_ctl;
6966 int rc_sw_target;
6967
6968 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6969 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6970 RC_SW_TARGET_STATE_SHIFT;
6971 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6972 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6973 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6974 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6975 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306976
6977 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006978 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306979 enable_rc6 = false;
6980 }
6981
6982 /*
6983 * The exact context size is not known for BXT, so assume a page size
6984 * for this check.
6985 */
6986 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006987 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6988 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006989 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306990 enable_rc6 = false;
6991 }
6992
6993 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6994 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6995 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6996 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006997 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306998 enable_rc6 = false;
6999 }
7000
Imre Deakfc619842016-06-29 19:13:55 +03007001 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
7002 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
7003 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
7004 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
7005 enable_rc6 = false;
7006 }
7007
7008 if (!I915_READ(GEN6_GFXPAUSE)) {
7009 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
7010 enable_rc6 = false;
7011 }
7012
7013 if (!I915_READ(GEN8_MISC_CTRL0)) {
7014 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307015 enable_rc6 = false;
7016 }
7017
7018 return enable_rc6;
7019}
7020
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007021static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007022{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007023 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03007024
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007025 /* Powersaving is controlled by the host when inside a VM */
Chris Wilson91cbdb82019-04-19 14:48:36 +01007026 if (intel_vgpu_active(i915)) {
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007027 info->has_rc6 = 0;
Chris Wilson91cbdb82019-04-19 14:48:36 +01007028 info->has_rps = false;
7029 }
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307030
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007031 if (info->has_rc6 &&
7032 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307033 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007034 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307035 }
7036
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007037 /*
7038 * We assume that we do not have any deep rc6 levels if we don't have
7039 * have the previous rc6 level supported, i.e. we use HAS_RC6()
7040 * as the initial coarse check for rc6 in general, moving on to
7041 * progressively finer/deeper levels.
7042 */
7043 if (!info->has_rc6 && info->has_rc6p)
7044 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03007045
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007046 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007047}
7048
Chris Wilsondc979972016-05-10 14:10:04 +01007049static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03007050{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007051 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7052
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007053 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01007054
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007055 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02007056 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01007057 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007058 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
7059 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
7060 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07007061 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01007062 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007063 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
7064 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
7065 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07007066 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007067 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007068 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007069
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007070 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01007071 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007072 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01007073 u32 ddcc_status = 0;
7074
7075 if (sandybridge_pcode_read(dev_priv,
7076 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
Ville Syrjäläd284d512019-05-21 19:40:24 +03007077 &ddcc_status, NULL) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007078 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08007079 clamp_t(u8,
7080 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007081 rps->min_freq,
7082 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007083 }
7084
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007085 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05307086 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01007087 * the natural hardware unit for SKL
7088 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007089 rps->rp0_freq *= GEN9_FREQ_SCALER;
7090 rps->rp1_freq *= GEN9_FREQ_SCALER;
7091 rps->min_freq *= GEN9_FREQ_SCALER;
7092 rps->max_freq *= GEN9_FREQ_SCALER;
7093 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05307094 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07007095}
7096
Chris Wilson3a45b052016-07-13 09:10:32 +01007097static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007098 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01007099{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007100 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7101 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01007102
7103 /* force a reset */
Chris Wilson60548c52018-07-31 14:26:29 +01007104 rps->power.mode = -1;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007105 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01007106
Chris Wilson9fcee2f2017-01-26 10:19:19 +00007107 if (set(dev_priv, freq))
7108 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01007109}
7110
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007111/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01007112static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00007113{
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007114 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007115
David Weinehall36fe7782017-11-17 10:01:46 +02007116 /* Program defaults and thresholds for RPS */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007117 if (IS_GEN(dev_priv, 9))
David Weinehall36fe7782017-11-17 10:01:46 +02007118 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7119 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007120
Akash Goel0beb0592015-03-06 11:07:20 +05307121 /* 1 second timeout*/
7122 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
7123 GT_INTERVAL_FROM_US(dev_priv, 1000000));
7124
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007125 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007126
Akash Goel0beb0592015-03-06 11:07:20 +05307127 /* Leaning on the below call to gen6_set_rps to program/setup the
7128 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
7129 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01007130 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007131
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007132 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007133}
7134
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007135static void gen11_enable_rc6(struct drm_i915_private *dev_priv)
7136{
7137 struct intel_engine_cs *engine;
7138 enum intel_engine_id id;
7139
7140 /* 1a: Software RC state - RC0 */
7141 I915_WRITE(GEN6_RC_STATE, 0);
7142
7143 /*
7144 * 1b: Get forcewake during program sequence. Although the driver
7145 * hasn't enabled a state yet where we need forcewake, BIOS may have.
7146 */
7147 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
7148
7149 /* 2a: Disable RC states. */
7150 I915_WRITE(GEN6_RC_CONTROL, 0);
7151
7152 /* 2b: Program RC6 thresholds.*/
7153 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
7154 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
7155
7156 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7157 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7158 for_each_engine(engine, dev_priv, id)
7159 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7160
7161 if (HAS_GUC(dev_priv))
7162 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
7163
7164 I915_WRITE(GEN6_RC_SLEEP, 0);
7165
Mika Kuoppalad105e9a2019-04-10 13:59:18 +03007166 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
7167
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007168 /*
7169 * 2c: Program Coarse Power Gating Policies.
7170 *
7171 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
7172 * use instead is a more conservative estimate for the maximum time
7173 * it takes us to service a CS interrupt and submit a new ELSP - that
7174 * is the time which the GPU is idle waiting for the CPU to select the
7175 * next request to execute. If the idle hysteresis is less than that
7176 * interrupt service latency, the hardware will automatically gate
7177 * the power well and we will then incur the wake up cost on top of
7178 * the service latency. A similar guide from intel_pstate is that we
7179 * do not want the enable hysteresis to less than the wakeup latency.
7180 *
7181 * igt/gem_exec_nop/sequential provides a rough estimate for the
7182 * service latency, and puts it around 10us for Broadwell (and other
7183 * big core) and around 40us for Broxton (and other low power cores).
7184 * [Note that for legacy ringbuffer submission, this is less than 1us!]
7185 * However, the wakeup latency on Broxton is closer to 100us. To be
7186 * conservative, we have to factor in a context switch on top (due
7187 * to ksoftirqd).
7188 */
7189 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
7190 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
7191
7192 /* 3a: Enable RC6 */
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007193 I915_WRITE(GEN6_RC_CONTROL,
7194 GEN6_RC_CTL_HW_ENABLE |
7195 GEN6_RC_CTL_RC6_ENABLE |
7196 GEN6_RC_CTL_EI_MODE(1));
7197
7198 /* 3b: Enable Coarse Power Gating only when RC6 is enabled. */
7199 I915_WRITE(GEN9_PG_ENABLE,
Mika Kuoppala2ea74142019-04-10 13:59:19 +03007200 GEN9_RENDER_PG_ENABLE |
7201 GEN9_MEDIA_PG_ENABLE |
7202 GEN11_MEDIA_SAMPLER_PG_ENABLE);
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03007203
7204 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
7205}
7206
Chris Wilsondc979972016-05-10 14:10:04 +01007207static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00007208{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007209 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307210 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007211 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00007212
7213 /* 1a: Software RC state - RC0 */
7214 I915_WRITE(GEN6_RC_STATE, 0);
7215
7216 /* 1b: Get forcewake during program sequence. Although the driver
7217 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007218 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007219
7220 /* 2a: Disable RC states. */
7221 I915_WRITE(GEN6_RC_CONTROL, 0);
7222
7223 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007224 if (INTEL_GEN(dev_priv) >= 10) {
7225 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
7226 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
7227 } else if (IS_SKYLAKE(dev_priv)) {
7228 /*
7229 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
7230 * when CPG is enabled
7231 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307232 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007233 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05307234 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007235 }
7236
Zhe Wang20e49362014-11-04 17:07:05 +00007237 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7238 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307239 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007240 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307241
Dave Gordon1a3d1892016-05-13 15:36:30 +01007242 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05307243 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
7244
Zhe Wang20e49362014-11-04 17:07:05 +00007245 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00007246
Chris Wilsonc1beabc2018-01-22 13:55:41 +00007247 /*
7248 * 2c: Program Coarse Power Gating Policies.
7249 *
7250 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
7251 * use instead is a more conservative estimate for the maximum time
7252 * it takes us to service a CS interrupt and submit a new ELSP - that
7253 * is the time which the GPU is idle waiting for the CPU to select the
7254 * next request to execute. If the idle hysteresis is less than that
7255 * interrupt service latency, the hardware will automatically gate
7256 * the power well and we will then incur the wake up cost on top of
7257 * the service latency. A similar guide from intel_pstate is that we
7258 * do not want the enable hysteresis to less than the wakeup latency.
7259 *
7260 * igt/gem_exec_nop/sequential provides a rough estimate for the
7261 * service latency, and puts it around 10us for Broadwell (and other
7262 * big core) and around 40us for Broxton (and other low power cores).
7263 * [Note that for legacy ringbuffer submission, this is less than 1us!]
7264 * However, the wakeup latency on Broxton is closer to 100us. To be
7265 * conservative, we have to factor in a context switch on top (due
7266 * to ksoftirqd).
7267 */
7268 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
7269 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00007270
Zhe Wang20e49362014-11-04 17:07:05 +00007271 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00007272 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07007273
7274 /* WaRsUseTimeoutMode:cnl (pre-prod) */
7275 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
7276 rc6_mode = GEN7_RC_CTL_TO_MODE;
7277 else
7278 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
7279
Chris Wilson1c044f92017-01-25 17:26:01 +00007280 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007281 GEN6_RC_CTL_HW_ENABLE |
7282 GEN6_RC_CTL_RC6_ENABLE |
7283 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00007284
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307285 /*
7286 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08007287 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307288 */
Chris Wilsondc979972016-05-10 14:10:04 +01007289 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05307290 I915_WRITE(GEN9_PG_ENABLE, 0);
7291 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007292 I915_WRITE(GEN9_PG_ENABLE,
7293 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00007294
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007295 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007296}
7297
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007298static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007299{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007300 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307301 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007302
7303 /* 1a: Software RC state - RC0 */
7304 I915_WRITE(GEN6_RC_STATE, 0);
7305
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007306 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007307 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007308 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007309
7310 /* 2a: Disable RC states. */
7311 I915_WRITE(GEN6_RC_CONTROL, 0);
7312
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007313 /* 2b: Program RC6 thresholds.*/
7314 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7315 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7316 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307317 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007318 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007319 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007320 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007321
7322 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007323
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007324 I915_WRITE(GEN6_RC_CONTROL,
7325 GEN6_RC_CTL_HW_ENABLE |
7326 GEN7_RC_CTL_TO_MODE |
7327 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007328
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007329 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007330}
7331
7332static void gen8_enable_rps(struct drm_i915_private *dev_priv)
7333{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007334 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7335
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007336 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007337
7338 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007339 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007340 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007341 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007342 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02007343 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
7344 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007345
Daniel Vetter7526ed72014-09-29 15:07:19 +02007346 /* Docs recommend 900MHz, and 300 MHz respectively */
7347 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007348 rps->max_freq_softlimit << 24 |
7349 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007350
Daniel Vetter7526ed72014-09-29 15:07:19 +02007351 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
7352 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
7353 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
7354 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007355
Daniel Vetter7526ed72014-09-29 15:07:19 +02007356 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007357
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007358 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02007359 I915_WRITE(GEN6_RP_CONTROL,
7360 GEN6_RP_MEDIA_TURBO |
7361 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7362 GEN6_RP_MEDIA_IS_GFX |
7363 GEN6_RP_ENABLE |
7364 GEN6_RP_UP_BUSY_AVG |
7365 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007366
Chris Wilson3a45b052016-07-13 09:10:32 +01007367 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02007368
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007369 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007370}
7371
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007372static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007373{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007374 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307375 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007376 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007377 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00007378 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007379
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007380 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007381
7382 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007383 gtfifodbg = I915_READ(GTFIFODBG);
7384 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007385 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
7386 I915_WRITE(GTFIFODBG, gtfifodbg);
7387 }
7388
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007389 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007390
7391 /* disable the counters and set deterministic thresholds */
7392 I915_WRITE(GEN6_RC_CONTROL, 0);
7393
7394 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7395 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7396 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7397 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7398 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7399
Akash Goel3b3f1652016-10-13 22:44:48 +05307400 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007401 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007402
7403 I915_WRITE(GEN6_RC_SLEEP, 0);
7404 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007405 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007406 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7407 else
7408 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007409 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007410 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7411
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007412 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007413 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7414 if (HAS_RC6p(dev_priv))
7415 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7416 if (HAS_RC6pp(dev_priv))
7417 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007418 I915_WRITE(GEN6_RC_CONTROL,
7419 rc6_mask |
7420 GEN6_RC_CTL_EI_MODE(1) |
7421 GEN6_RC_CTL_HW_ENABLE);
7422
Ben Widawsky31643d52012-09-26 10:34:01 -07007423 rc6vids = 0;
Ville Syrjäläd284d512019-05-21 19:40:24 +03007424 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
7425 &rc6vids, NULL);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007426 if (IS_GEN(dev_priv, 6) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007427 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007428 } else if (IS_GEN(dev_priv, 6) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007429 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7430 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7431 rc6vids &= 0xffff00;
7432 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7433 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7434 if (ret)
7435 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7436 }
7437
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007438 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007439}
7440
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007441static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7442{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007443 /* Here begins a magic sequence of register writes to enable
7444 * auto-downclocking.
7445 *
7446 * Perhaps there might be some value in exposing these to
7447 * userspace...
7448 */
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007449 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007450
7451 /* Power down if completely idle for over 50ms */
7452 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7453 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7454
7455 reset_rps(dev_priv, gen6_set_rps);
7456
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007457 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007458}
7459
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007460static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007461{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007462 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007463 const int min_freq = 15;
7464 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007465 unsigned int gpu_freq;
7466 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307467 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007468 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007469
Chris Wilsonebb5eb72019-04-26 09:17:21 +01007470 lockdep_assert_held(&rps->lock);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007471
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007472 if (rps->max_freq <= rps->min_freq)
7473 return;
7474
Ben Widawskyeda79642013-10-07 17:15:48 -03007475 policy = cpufreq_cpu_get(0);
7476 if (policy) {
7477 max_ia_freq = policy->cpuinfo.max_freq;
7478 cpufreq_cpu_put(policy);
7479 } else {
7480 /*
7481 * Default to measured freq if none found, PCU will ensure we
7482 * don't go over
7483 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007484 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007485 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007486
7487 /* Convert from kHz to MHz */
7488 max_ia_freq /= 1000;
7489
Ben Widawsky153b4b952013-10-22 22:05:09 -07007490 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007491 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7492 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007493
Chris Wilsond586b5f2018-03-08 14:26:48 +00007494 min_gpu_freq = rps->min_freq;
7495 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007496 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307497 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007498 min_gpu_freq /= GEN9_FREQ_SCALER;
7499 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307500 }
7501
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007502 /*
7503 * For each potential GPU frequency, load a ring frequency we'd like
7504 * to use for memory access. We do this by specifying the IA frequency
7505 * the PCU should use as a reference to determine the ring frequency.
7506 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307507 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007508 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007509 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007510
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007511 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307512 /*
7513 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7514 * No floor required for ring frequency on SKL.
7515 */
7516 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007517 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007518 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7519 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007520 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007521 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007522 ring_freq = max(min_ring_freq, ring_freq);
7523 /* leave ia_freq as the default, chosen by cpufreq */
7524 } else {
7525 /* On older processors, there is no separate ring
7526 * clock domain, so in order to boost the bandwidth
7527 * of the ring, we need to upclock the CPU (ia_freq).
7528 *
7529 * For GPU frequencies less than 750MHz,
7530 * just use the lowest ring freq.
7531 */
7532 if (gpu_freq < min_freq)
7533 ia_freq = 800;
7534 else
7535 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7536 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7537 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007538
Ben Widawsky42c05262012-09-26 10:34:00 -07007539 sandybridge_pcode_write(dev_priv,
7540 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007541 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7542 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7543 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007544 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007545}
7546
Ville Syrjälä03af2042014-06-28 02:03:53 +03007547static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307548{
7549 u32 val, rp0;
7550
Jani Nikula5b5929c2015-10-07 11:17:46 +03007551 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307552
Jani Nikula02584042018-12-31 16:56:41 +02007553 switch (RUNTIME_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007554 case 8:
7555 /* (2 * 4) config */
7556 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7557 break;
7558 case 12:
7559 /* (2 * 6) config */
7560 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7561 break;
7562 case 16:
7563 /* (2 * 8) config */
7564 default:
7565 /* Setting (2 * 8) Min RP0 for any other combination */
7566 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7567 break;
Deepak S095acd52015-01-17 11:05:59 +05307568 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007569
7570 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7571
Deepak S2b6b3a02014-05-27 15:59:30 +05307572 return rp0;
7573}
7574
7575static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7576{
7577 u32 val, rpe;
7578
7579 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7580 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7581
7582 return rpe;
7583}
7584
Deepak S7707df42014-07-12 18:46:14 +05307585static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7586{
7587 u32 val, rp1;
7588
Jani Nikula5b5929c2015-10-07 11:17:46 +03007589 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7590 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7591
Deepak S7707df42014-07-12 18:46:14 +05307592 return rp1;
7593}
7594
Deepak S96676fe2016-08-12 18:46:41 +05307595static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7596{
7597 u32 val, rpn;
7598
7599 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7600 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7601 FB_GFX_FREQ_FUSE_MASK);
7602
7603 return rpn;
7604}
7605
Deepak Sf8f2b002014-07-10 13:16:21 +05307606static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7607{
7608 u32 val, rp1;
7609
7610 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7611
7612 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7613
7614 return rp1;
7615}
7616
Ville Syrjälä03af2042014-06-28 02:03:53 +03007617static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007618{
7619 u32 val, rp0;
7620
Jani Nikula64936252013-05-22 15:36:20 +03007621 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007622
7623 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7624 /* Clamp to max */
7625 rp0 = min_t(u32, rp0, 0xea);
7626
7627 return rp0;
7628}
7629
7630static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7631{
7632 u32 val, rpe;
7633
Jani Nikula64936252013-05-22 15:36:20 +03007634 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007635 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007636 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007637 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7638
7639 return rpe;
7640}
7641
Ville Syrjälä03af2042014-06-28 02:03:53 +03007642static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007643{
Imre Deak36146032014-12-04 18:39:35 +02007644 u32 val;
7645
7646 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7647 /*
7648 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7649 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7650 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7651 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7652 * to make sure it matches what Punit accepts.
7653 */
7654 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007655}
7656
Imre Deakae484342014-03-31 15:10:44 +03007657/* Check that the pctx buffer wasn't move under us. */
7658static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7659{
7660 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7661
Matthew Auld77894222017-12-11 15:18:18 +00007662 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007663 dev_priv->vlv_pctx->stolen->start);
7664}
7665
Deepak S38807742014-05-23 21:00:15 +05307666
7667/* Check that the pcbr address is not empty. */
7668static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7669{
7670 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7671
7672 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7673}
7674
Chris Wilsondc979972016-05-10 14:10:04 +01007675static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307676{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007677 resource_size_t pctx_paddr, paddr;
7678 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307679 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307680
Deepak S38807742014-05-23 21:00:15 +05307681 pcbr = I915_READ(VLV_PCBR);
7682 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007683 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007684 paddr = dev_priv->dsm.end + 1 - pctx_size;
7685 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307686
7687 pctx_paddr = (paddr & (~4095));
7688 I915_WRITE(VLV_PCBR, pctx_paddr);
7689 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007690
7691 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307692}
7693
Chris Wilsondc979972016-05-10 14:10:04 +01007694static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007695{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007696 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007697 resource_size_t pctx_paddr;
7698 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007699 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007700
7701 pcbr = I915_READ(VLV_PCBR);
7702 if (pcbr) {
7703 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007704 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007705
Matthew Auld77894222017-12-11 15:18:18 +00007706 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007707 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007708 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007709 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007710 pctx_size);
7711 goto out;
7712 }
7713
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007714 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7715
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007716 /*
7717 * From the Gunit register HAS:
7718 * The Gfx driver is expected to program this register and ensure
7719 * proper allocation within Gfx stolen memory. For example, this
7720 * register should be programmed such than the PCBR range does not
7721 * overlap with other ranges, such as the frame buffer, protected
7722 * memory, or any other relevant ranges.
7723 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007724 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007725 if (!pctx) {
7726 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007727 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007728 }
7729
Matthew Auld77894222017-12-11 15:18:18 +00007730 GEM_BUG_ON(range_overflows_t(u64,
7731 dev_priv->dsm.start,
7732 pctx->stolen->start,
7733 U32_MAX));
7734 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007735 I915_WRITE(VLV_PCBR, pctx_paddr);
7736
7737out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007738 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007739 dev_priv->vlv_pctx = pctx;
7740}
7741
Chris Wilsondc979972016-05-10 14:10:04 +01007742static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007743{
Chris Wilson818fed42018-07-12 11:54:54 +01007744 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007745
Chris Wilson818fed42018-07-12 11:54:54 +01007746 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7747 if (pctx)
7748 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007749}
7750
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007751static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7752{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007753 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007754 vlv_get_cck_clock(dev_priv, "GPLL ref",
7755 CCK_GPLL_CLOCK_CONTROL,
7756 dev_priv->czclk_freq);
7757
7758 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007759 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007760}
7761
Chris Wilsondc979972016-05-10 14:10:04 +01007762static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007763{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007764 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007765 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007766
Chris Wilsondc979972016-05-10 14:10:04 +01007767 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007768
Chris Wilson337fa6e2019-04-26 09:17:20 +01007769 vlv_iosf_sb_get(dev_priv,
7770 BIT(VLV_IOSF_SB_PUNIT) |
7771 BIT(VLV_IOSF_SB_NC) |
7772 BIT(VLV_IOSF_SB_CCK));
7773
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007774 vlv_init_gpll_ref_freq(dev_priv);
7775
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007776 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7777 switch ((val >> 6) & 3) {
7778 case 0:
7779 case 1:
7780 dev_priv->mem_freq = 800;
7781 break;
7782 case 2:
7783 dev_priv->mem_freq = 1066;
7784 break;
7785 case 3:
7786 dev_priv->mem_freq = 1333;
7787 break;
7788 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007789 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007790
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007791 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7792 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007793 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007794 intel_gpu_freq(dev_priv, rps->max_freq),
7795 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007796
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007797 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007798 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007799 intel_gpu_freq(dev_priv, rps->efficient_freq),
7800 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007801
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007802 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307803 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007804 intel_gpu_freq(dev_priv, rps->rp1_freq),
7805 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307806
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007807 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007808 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007809 intel_gpu_freq(dev_priv, rps->min_freq),
7810 rps->min_freq);
Chris Wilson337fa6e2019-04-26 09:17:20 +01007811
7812 vlv_iosf_sb_put(dev_priv,
7813 BIT(VLV_IOSF_SB_PUNIT) |
7814 BIT(VLV_IOSF_SB_NC) |
7815 BIT(VLV_IOSF_SB_CCK));
Imre Deak4e805192014-04-14 20:24:41 +03007816}
7817
Chris Wilsondc979972016-05-10 14:10:04 +01007818static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307819{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007820 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007821 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307822
Chris Wilsondc979972016-05-10 14:10:04 +01007823 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307824
Chris Wilson337fa6e2019-04-26 09:17:20 +01007825 vlv_iosf_sb_get(dev_priv,
7826 BIT(VLV_IOSF_SB_PUNIT) |
7827 BIT(VLV_IOSF_SB_NC) |
7828 BIT(VLV_IOSF_SB_CCK));
7829
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007830 vlv_init_gpll_ref_freq(dev_priv);
7831
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007832 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007833
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007834 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007835 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007836 dev_priv->mem_freq = 2000;
7837 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007838 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007839 dev_priv->mem_freq = 1600;
7840 break;
7841 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007842 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007843
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007844 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7845 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307846 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007847 intel_gpu_freq(dev_priv, rps->max_freq),
7848 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307849
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007850 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307851 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007852 intel_gpu_freq(dev_priv, rps->efficient_freq),
7853 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307854
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007855 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307856 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007857 intel_gpu_freq(dev_priv, rps->rp1_freq),
7858 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307859
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007860 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307861 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007862 intel_gpu_freq(dev_priv, rps->min_freq),
7863 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307864
Chris Wilson337fa6e2019-04-26 09:17:20 +01007865 vlv_iosf_sb_put(dev_priv,
7866 BIT(VLV_IOSF_SB_PUNIT) |
7867 BIT(VLV_IOSF_SB_NC) |
7868 BIT(VLV_IOSF_SB_CCK));
7869
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007870 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7871 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007872 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307873}
7874
Chris Wilsondc979972016-05-10 14:10:04 +01007875static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007876{
Chris Wilsondc979972016-05-10 14:10:04 +01007877 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007878}
7879
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007880static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307881{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007882 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307883 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007884 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307885
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007886 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7887 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307888 if (gtfifodbg) {
7889 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7890 gtfifodbg);
7891 I915_WRITE(GTFIFODBG, gtfifodbg);
7892 }
7893
7894 cherryview_check_pctx(dev_priv);
7895
7896 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7897 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007898 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307899
Ville Syrjälä160614a2015-01-19 13:50:47 +02007900 /* Disable RC states. */
7901 I915_WRITE(GEN6_RC_CONTROL, 0);
7902
Deepak S38807742014-05-23 21:00:15 +05307903 /* 2a: Program RC6 thresholds.*/
7904 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7905 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7906 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7907
Akash Goel3b3f1652016-10-13 22:44:48 +05307908 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007909 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307910 I915_WRITE(GEN6_RC_SLEEP, 0);
7911
Deepak Sf4f71c72015-03-28 15:23:35 +05307912 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7913 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307914
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007915 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307916 I915_WRITE(VLV_COUNTER_CONTROL,
7917 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7918 VLV_MEDIA_RC6_COUNT_EN |
7919 VLV_RENDER_RC6_COUNT_EN));
7920
7921 /* For now we assume BIOS is allocating and populating the PCBR */
7922 pcbr = I915_READ(VLV_PCBR);
7923
Deepak S38807742014-05-23 21:00:15 +05307924 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007925 rc6_mode = 0;
7926 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007927 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307928 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7929
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007930 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007931}
7932
7933static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7934{
7935 u32 val;
7936
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007937 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007938
7939 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007940 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307941 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7942 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7943 I915_WRITE(GEN6_RP_UP_EI, 66000);
7944 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7945
7946 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7947
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007948 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307949 I915_WRITE(GEN6_RP_CONTROL,
7950 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007951 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307952 GEN6_RP_ENABLE |
7953 GEN6_RP_UP_BUSY_AVG |
7954 GEN6_RP_DOWN_IDLE_AVG);
7955
Deepak S3ef62342015-04-29 08:36:24 +05307956 /* Setting Fixed Bias */
Chris Wilson337fa6e2019-04-26 09:17:20 +01007957 vlv_punit_get(dev_priv);
7958
7959 val = VLV_OVERRIDE_EN | VLV_SOC_TDP_EN | CHV_BIAS_CPU_50_SOC_50;
Deepak S3ef62342015-04-29 08:36:24 +05307960 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7961
Deepak S2b6b3a02014-05-27 15:59:30 +05307962 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7963
Chris Wilson337fa6e2019-04-26 09:17:20 +01007964 vlv_punit_put(dev_priv);
7965
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007966 /* RPS code assumes GPLL is used */
7967 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7968
Jani Nikula742f4912015-09-03 11:16:09 +03007969 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307970 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7971
Chris Wilson3a45b052016-07-13 09:10:32 +01007972 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307973
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007974 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307975}
7976
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007977static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007978{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007979 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307980 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007981 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007982
Imre Deakae484342014-03-31 15:10:44 +03007983 valleyview_check_pctx(dev_priv);
7984
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007985 gtfifodbg = I915_READ(GTFIFODBG);
7986 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007987 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7988 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007989 I915_WRITE(GTFIFODBG, gtfifodbg);
7990 }
7991
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07007992 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007993
Ville Syrjälä160614a2015-01-19 13:50:47 +02007994 /* Disable RC states. */
7995 I915_WRITE(GEN6_RC_CONTROL, 0);
7996
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007997 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7998 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7999 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
8000
8001 for_each_engine(engine, dev_priv, id)
8002 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
8003
8004 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
8005
8006 /* Allows RC6 residency counter to work */
8007 I915_WRITE(VLV_COUNTER_CONTROL,
8008 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
8009 VLV_MEDIA_RC0_COUNT_EN |
8010 VLV_RENDER_RC0_COUNT_EN |
8011 VLV_MEDIA_RC6_COUNT_EN |
8012 VLV_RENDER_RC6_COUNT_EN));
8013
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008014 I915_WRITE(GEN6_RC_CONTROL,
8015 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01008016
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07008017 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01008018}
8019
8020static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
8021{
8022 u32 val;
8023
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07008024 intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01008025
Ville Syrjäläcad725f2015-01-19 13:50:48 +02008026 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008027 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
8028 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
8029 I915_WRITE(GEN6_RP_UP_EI, 66000);
8030 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
8031
8032 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
8033
8034 I915_WRITE(GEN6_RP_CONTROL,
8035 GEN6_RP_MEDIA_TURBO |
8036 GEN6_RP_MEDIA_HW_NORMAL_MODE |
8037 GEN6_RP_MEDIA_IS_GFX |
8038 GEN6_RP_ENABLE |
8039 GEN6_RP_UP_BUSY_AVG |
8040 GEN6_RP_DOWN_IDLE_CONT);
8041
Chris Wilson337fa6e2019-04-26 09:17:20 +01008042 vlv_punit_get(dev_priv);
8043
Deepak S3ef62342015-04-29 08:36:24 +05308044 /* Setting Fixed Bias */
Chris Wilson337fa6e2019-04-26 09:17:20 +01008045 val = VLV_OVERRIDE_EN | VLV_SOC_TDP_EN | VLV_BIAS_CPU_125_SOC_875;
Deepak S3ef62342015-04-29 08:36:24 +05308046 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
8047
Jani Nikula64936252013-05-22 15:36:20 +03008048 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008049
Chris Wilson337fa6e2019-04-26 09:17:20 +01008050 vlv_punit_put(dev_priv);
8051
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02008052 /* RPS code assumes GPLL is used */
8053 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
8054
Jani Nikula742f4912015-09-03 11:16:09 +03008055 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07008056 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
8057
Chris Wilson3a45b052016-07-13 09:10:32 +01008058 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008059
Daniele Ceraolo Spurio3ceea6a2019-03-19 11:35:36 -07008060 intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008061}
8062
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008063static unsigned long intel_pxfreq(u32 vidfreq)
8064{
8065 unsigned long freq;
8066 int div = (vidfreq & 0x3f0000) >> 16;
8067 int post = (vidfreq & 0x3000) >> 12;
8068 int pre = (vidfreq & 0x7);
8069
8070 if (!pre)
8071 return 0;
8072
8073 freq = ((div * 133333) / ((1<<post) * pre));
8074
8075 return freq;
8076}
8077
Daniel Vettereb48eb02012-04-26 23:28:12 +02008078static const struct cparams {
8079 u16 i;
8080 u16 t;
8081 u16 m;
8082 u16 c;
8083} cparams[] = {
8084 { 1, 1333, 301, 28664 },
8085 { 1, 1066, 294, 24460 },
8086 { 1, 800, 294, 25192 },
8087 { 0, 1333, 276, 27605 },
8088 { 0, 1066, 276, 27605 },
8089 { 0, 800, 231, 23784 },
8090};
8091
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008092static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008093{
8094 u64 total_count, diff, ret;
8095 u32 count1, count2, count3, m = 0, c = 0;
8096 unsigned long now = jiffies_to_msecs(jiffies), diff1;
8097 int i;
8098
Chris Wilson67520412017-03-02 13:28:01 +00008099 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008100
Daniel Vetter20e4d402012-08-08 23:35:39 +02008101 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008102
8103 /* Prevent division-by-zero if we are asking too fast.
8104 * Also, we don't get interesting results if we are polling
8105 * faster than once in 10ms, so just return the saved value
8106 * in such cases.
8107 */
8108 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02008109 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008110
8111 count1 = I915_READ(DMIEC);
8112 count2 = I915_READ(DDREC);
8113 count3 = I915_READ(CSIEC);
8114
8115 total_count = count1 + count2 + count3;
8116
8117 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02008118 if (total_count < dev_priv->ips.last_count1) {
8119 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008120 diff += total_count;
8121 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008122 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008123 }
8124
8125 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008126 if (cparams[i].i == dev_priv->ips.c_m &&
8127 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02008128 m = cparams[i].m;
8129 c = cparams[i].c;
8130 break;
8131 }
8132 }
8133
8134 diff = div_u64(diff, diff1);
8135 ret = ((m * diff) + c);
8136 ret = div_u64(ret, 10);
8137
Daniel Vetter20e4d402012-08-08 23:35:39 +02008138 dev_priv->ips.last_count1 = total_count;
8139 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008140
Daniel Vetter20e4d402012-08-08 23:35:39 +02008141 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008142
8143 return ret;
8144}
8145
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008146unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
8147{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008148 intel_wakeref_t wakeref;
8149 unsigned long val = 0;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008150
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008151 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008152 return 0;
8153
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008154 with_intel_runtime_pm(dev_priv, wakeref) {
8155 spin_lock_irq(&mchdev_lock);
8156 val = __i915_chipset_val(dev_priv);
8157 spin_unlock_irq(&mchdev_lock);
8158 }
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008159
8160 return val;
8161}
8162
Tvrtko Ursulinc54f0ba2019-06-11 11:45:43 +01008163unsigned long i915_mch_val(struct drm_i915_private *i915)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008164{
8165 unsigned long m, x, b;
8166 u32 tsfs;
8167
Tvrtko Ursulinc54f0ba2019-06-11 11:45:43 +01008168 tsfs = intel_uncore_read(&i915->uncore, TSFS);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008169
8170 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
Tvrtko Ursulinc54f0ba2019-06-11 11:45:43 +01008171 x = intel_uncore_read8(&i915->uncore, TR1);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008172
8173 b = tsfs & TSFS_INTR_MASK;
8174
8175 return ((m * x) / 127) - b;
8176}
8177
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008178static int _pxvid_to_vd(u8 pxvid)
8179{
8180 if (pxvid == 0)
8181 return 0;
8182
8183 if (pxvid >= 8 && pxvid < 31)
8184 pxvid = 31;
8185
8186 return (pxvid + 2) * 125;
8187}
8188
8189static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008190{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008191 const int vd = _pxvid_to_vd(pxvid);
8192 const int vm = vd - 1125;
8193
Chris Wilsondc979972016-05-10 14:10:04 +01008194 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02008195 return vm > 0 ? vm : 0;
8196
8197 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008198}
8199
Daniel Vetter02d71952012-08-09 16:44:54 +02008200static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008201{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008202 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008203 u32 count;
8204
Chris Wilson67520412017-03-02 13:28:01 +00008205 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008206
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00008207 now = ktime_get_raw_ns();
8208 diffms = now - dev_priv->ips.last_time2;
8209 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008210
8211 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02008212 if (!diffms)
8213 return;
8214
8215 count = I915_READ(GFXEC);
8216
Daniel Vetter20e4d402012-08-08 23:35:39 +02008217 if (count < dev_priv->ips.last_count2) {
8218 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008219 diff += count;
8220 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02008221 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008222 }
8223
Daniel Vetter20e4d402012-08-08 23:35:39 +02008224 dev_priv->ips.last_count2 = count;
8225 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008226
8227 /* More magic constants... */
8228 diff = diff * 1181;
8229 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02008230 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008231}
8232
Daniel Vetter02d71952012-08-09 16:44:54 +02008233void i915_update_gfx_val(struct drm_i915_private *dev_priv)
8234{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008235 intel_wakeref_t wakeref;
8236
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008237 if (!IS_GEN(dev_priv, 5))
Daniel Vetter02d71952012-08-09 16:44:54 +02008238 return;
8239
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008240 with_intel_runtime_pm(dev_priv, wakeref) {
8241 spin_lock_irq(&mchdev_lock);
8242 __i915_update_gfx_val(dev_priv);
8243 spin_unlock_irq(&mchdev_lock);
8244 }
Daniel Vetter02d71952012-08-09 16:44:54 +02008245}
8246
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008247static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02008248{
8249 unsigned long t, corr, state1, corr2, state2;
8250 u32 pxvid, ext_v;
8251
Chris Wilson67520412017-03-02 13:28:01 +00008252 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02008253
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008254 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02008255 pxvid = (pxvid >> 24) & 0x7f;
8256 ext_v = pvid_to_extvid(dev_priv, pxvid);
8257
8258 state1 = ext_v;
8259
8260 t = i915_mch_val(dev_priv);
8261
8262 /* Revel in the empirically derived constants */
8263
8264 /* Correction factor in 1/100000 units */
8265 if (t > 80)
8266 corr = ((t * 2349) + 135940);
8267 else if (t >= 50)
8268 corr = ((t * 964) + 29317);
8269 else /* < 50 */
8270 corr = ((t * 301) + 1004);
8271
8272 corr = corr * ((150142 * state1) / 10000 - 78642);
8273 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02008274 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008275
8276 state2 = (corr2 * state1) / 10000;
8277 state2 /= 100; /* convert to mW */
8278
Daniel Vetter02d71952012-08-09 16:44:54 +02008279 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008280
Daniel Vetter20e4d402012-08-08 23:35:39 +02008281 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008282}
8283
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008284unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
8285{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008286 intel_wakeref_t wakeref;
8287 unsigned long val = 0;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008288
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008289 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008290 return 0;
8291
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008292 with_intel_runtime_pm(dev_priv, wakeref) {
8293 spin_lock_irq(&mchdev_lock);
8294 val = __i915_gfx_val(dev_priv);
8295 spin_unlock_irq(&mchdev_lock);
8296 }
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008297
8298 return val;
8299}
8300
Chris Wilsonadc674c2019-04-12 09:53:22 +01008301static struct drm_i915_private __rcu *i915_mch_dev;
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008302
8303static struct drm_i915_private *mchdev_get(void)
8304{
8305 struct drm_i915_private *i915;
8306
8307 rcu_read_lock();
Chris Wilsonadc674c2019-04-12 09:53:22 +01008308 i915 = rcu_dereference(i915_mch_dev);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008309 if (!kref_get_unless_zero(&i915->drm.ref))
8310 i915 = NULL;
8311 rcu_read_unlock();
8312
8313 return i915;
8314}
8315
Daniel Vettereb48eb02012-04-26 23:28:12 +02008316/**
8317 * i915_read_mch_val - return value for IPS use
8318 *
8319 * Calculate and return a value for the IPS driver to use when deciding whether
8320 * we have thermal and power headroom to increase CPU or GPU power budget.
8321 */
8322unsigned long i915_read_mch_val(void)
8323{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008324 struct drm_i915_private *i915;
8325 unsigned long chipset_val = 0;
8326 unsigned long graphics_val = 0;
8327 intel_wakeref_t wakeref;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008328
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008329 i915 = mchdev_get();
8330 if (!i915)
8331 return 0;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008332
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008333 with_intel_runtime_pm(i915, wakeref) {
8334 spin_lock_irq(&mchdev_lock);
8335 chipset_val = __i915_chipset_val(i915);
8336 graphics_val = __i915_gfx_val(i915);
8337 spin_unlock_irq(&mchdev_lock);
8338 }
Daniel Vettereb48eb02012-04-26 23:28:12 +02008339
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008340 drm_dev_put(&i915->drm);
8341 return chipset_val + graphics_val;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008342}
8343EXPORT_SYMBOL_GPL(i915_read_mch_val);
8344
8345/**
8346 * i915_gpu_raise - raise GPU frequency limit
8347 *
8348 * Raise the limit; IPS indicates we have thermal headroom.
8349 */
8350bool i915_gpu_raise(void)
8351{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008352 struct drm_i915_private *i915;
8353
8354 i915 = mchdev_get();
8355 if (!i915)
8356 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008357
Daniel Vetter92703882012-08-09 16:46:01 +02008358 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008359 if (i915->ips.max_delay > i915->ips.fmax)
8360 i915->ips.max_delay--;
Daniel Vetter92703882012-08-09 16:46:01 +02008361 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008362
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008363 drm_dev_put(&i915->drm);
8364 return true;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008365}
8366EXPORT_SYMBOL_GPL(i915_gpu_raise);
8367
8368/**
8369 * i915_gpu_lower - lower GPU frequency limit
8370 *
8371 * IPS indicates we're close to a thermal limit, so throttle back the GPU
8372 * frequency maximum.
8373 */
8374bool i915_gpu_lower(void)
8375{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008376 struct drm_i915_private *i915;
8377
8378 i915 = mchdev_get();
8379 if (!i915)
8380 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008381
Daniel Vetter92703882012-08-09 16:46:01 +02008382 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008383 if (i915->ips.max_delay < i915->ips.min_delay)
8384 i915->ips.max_delay++;
Daniel Vetter92703882012-08-09 16:46:01 +02008385 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008386
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008387 drm_dev_put(&i915->drm);
8388 return true;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008389}
8390EXPORT_SYMBOL_GPL(i915_gpu_lower);
8391
8392/**
8393 * i915_gpu_busy - indicate GPU business to IPS
8394 *
8395 * Tell the IPS driver whether or not the GPU is busy.
8396 */
8397bool i915_gpu_busy(void)
8398{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008399 struct drm_i915_private *i915;
8400 bool ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008401
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008402 i915 = mchdev_get();
8403 if (!i915)
8404 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008405
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008406 ret = i915->gt.awake;
8407
8408 drm_dev_put(&i915->drm);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008409 return ret;
8410}
8411EXPORT_SYMBOL_GPL(i915_gpu_busy);
8412
8413/**
8414 * i915_gpu_turbo_disable - disable graphics turbo
8415 *
8416 * Disable graphics turbo by resetting the max frequency and setting the
8417 * current frequency to the default.
8418 */
8419bool i915_gpu_turbo_disable(void)
8420{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008421 struct drm_i915_private *i915;
8422 bool ret;
8423
8424 i915 = mchdev_get();
8425 if (!i915)
8426 return false;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008427
Daniel Vetter92703882012-08-09 16:46:01 +02008428 spin_lock_irq(&mchdev_lock);
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008429 i915->ips.max_delay = i915->ips.fstart;
8430 ret = ironlake_set_drps(i915, i915->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02008431 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008432
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008433 drm_dev_put(&i915->drm);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008434 return ret;
8435}
8436EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8437
8438/**
8439 * Tells the intel_ips driver that the i915 driver is now loaded, if
8440 * IPS got loaded first.
8441 *
8442 * This awkward dance is so that neither module has to depend on the
8443 * other in order for IPS to do the appropriate communication of
8444 * GPU turbo limits to i915.
8445 */
8446static void
8447ips_ping_for_i915_load(void)
8448{
8449 void (*link)(void);
8450
8451 link = symbol_get(ips_link_to_i915_driver);
8452 if (link) {
8453 link();
8454 symbol_put(ips_link_to_i915_driver);
8455 }
8456}
8457
8458void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8459{
Daniel Vetter02d71952012-08-09 16:44:54 +02008460 /* We only register the i915 ips part with intel-ips once everything is
8461 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008462 rcu_assign_pointer(i915_mch_dev, dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008463
8464 ips_ping_for_i915_load();
8465}
8466
8467void intel_gpu_ips_teardown(void)
8468{
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00008469 rcu_assign_pointer(i915_mch_dev, NULL);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008470}
Deepak S76c3552f2014-01-30 23:08:16 +05308471
Chris Wilsondc979972016-05-10 14:10:04 +01008472static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008473{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008474 u32 lcfuse;
8475 u8 pxw[16];
8476 int i;
8477
8478 /* Disable to program */
8479 I915_WRITE(ECR, 0);
8480 POSTING_READ(ECR);
8481
8482 /* Program energy weights for various events */
8483 I915_WRITE(SDEW, 0x15040d00);
8484 I915_WRITE(CSIEW0, 0x007f0000);
8485 I915_WRITE(CSIEW1, 0x1e220004);
8486 I915_WRITE(CSIEW2, 0x04000004);
8487
8488 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008489 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008490 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008491 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008492
8493 /* Program P-state weights to account for frequency power adjustment */
8494 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008495 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008496 unsigned long freq = intel_pxfreq(pxvidfreq);
8497 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8498 PXVFREQ_PX_SHIFT;
8499 unsigned long val;
8500
8501 val = vid * vid;
8502 val *= (freq / 1000);
8503 val *= 255;
8504 val /= (127*127*900);
8505 if (val > 0xff)
8506 DRM_ERROR("bad pxval: %ld\n", val);
8507 pxw[i] = val;
8508 }
8509 /* Render standby states get 0 weight */
8510 pxw[14] = 0;
8511 pxw[15] = 0;
8512
8513 for (i = 0; i < 4; i++) {
8514 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8515 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008516 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008517 }
8518
8519 /* Adjust magic regs to magic values (more experimental results) */
8520 I915_WRITE(OGW0, 0);
8521 I915_WRITE(OGW1, 0);
8522 I915_WRITE(EG0, 0x00007f00);
8523 I915_WRITE(EG1, 0x0000000e);
8524 I915_WRITE(EG2, 0x000e0000);
8525 I915_WRITE(EG3, 0x68000300);
8526 I915_WRITE(EG4, 0x42000000);
8527 I915_WRITE(EG5, 0x00140031);
8528 I915_WRITE(EG6, 0);
8529 I915_WRITE(EG7, 0);
8530
8531 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008532 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008533
8534 /* Enable PMON + select events */
8535 I915_WRITE(ECR, 0x80000019);
8536
8537 lcfuse = I915_READ(LCFUSE02);
8538
Daniel Vetter20e4d402012-08-08 23:35:39 +02008539 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008540}
8541
Chris Wilsondc979972016-05-10 14:10:04 +01008542void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008543{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008544 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8545
Imre Deakb268c692015-12-15 20:10:31 +02008546 /*
8547 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8548 * requirement.
8549 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008550 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008551 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
Chris Wilson08ea70a2018-08-12 23:36:31 +01008552 pm_runtime_get(&dev_priv->drm.pdev->dev);
Imre Deakb268c692015-12-15 20:10:31 +02008553 }
Imre Deake6069ca2014-04-18 16:01:02 +03008554
Chris Wilson773ea9a2016-07-13 09:10:33 +01008555 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008556 if (IS_CHERRYVIEW(dev_priv))
8557 cherryview_init_gt_powersave(dev_priv);
8558 else if (IS_VALLEYVIEW(dev_priv))
8559 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008560 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008561 gen6_init_rps_frequencies(dev_priv);
8562
8563 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008564 rps->max_freq_softlimit = rps->max_freq;
8565 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008566
Chris Wilson99ac9612016-07-13 09:10:34 +01008567 /* After setting max-softlimit, find the overclock max freq */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008568 if (IS_GEN(dev_priv, 6) ||
Chris Wilson99ac9612016-07-13 09:10:34 +01008569 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8570 u32 params = 0;
8571
Ville Syrjäläd284d512019-05-21 19:40:24 +03008572 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS,
8573 &params, NULL);
Chris Wilson99ac9612016-07-13 09:10:34 +01008574 if (params & BIT(31)) { /* OC supported */
8575 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008576 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008577 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008578 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008579 }
8580 }
8581
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008582 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008583 rps->boost_freq = rps->max_freq;
Chris Wilson844e3312019-04-18 21:53:58 +01008584 rps->idle_freq = rps->min_freq;
8585 rps->cur_freq = rps->idle_freq;
Imre Deakae484342014-03-31 15:10:44 +03008586}
8587
Chris Wilsondc979972016-05-10 14:10:04 +01008588void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008589{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008590 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008591 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008592
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008593 if (!HAS_RC6(dev_priv))
Chris Wilson08ea70a2018-08-12 23:36:31 +01008594 pm_runtime_put(&dev_priv->drm.pdev->dev);
Imre Deakae484342014-03-31 15:10:44 +03008595}
8596
Chris Wilsonb7137e02016-07-13 09:10:37 +01008597void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8598{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008599 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8600 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008601 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008602
Oscar Mateod02b98b2018-04-05 17:00:50 +03008603 if (INTEL_GEN(dev_priv) >= 11)
8604 gen11_reset_rps_interrupts(dev_priv);
Chris Wilson61e1e372018-08-12 23:36:30 +01008605 else if (INTEL_GEN(dev_priv) >= 6)
Oscar Mateod02b98b2018-04-05 17:00:50 +03008606 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008607}
8608
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008609static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8610{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008611 lockdep_assert_held(&i915->gt_pm.rps.lock);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008612
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008613 if (!i915->gt_pm.llc_pstate.enabled)
8614 return;
8615
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008616 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008617
8618 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008619}
8620
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008621static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8622{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008623 lockdep_assert_held(&dev_priv->gt_pm.rps.lock);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008624
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008625 if (!dev_priv->gt_pm.rc6.enabled)
8626 return;
8627
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008628 if (INTEL_GEN(dev_priv) >= 9)
8629 gen9_disable_rc6(dev_priv);
8630 else if (IS_CHERRYVIEW(dev_priv))
8631 cherryview_disable_rc6(dev_priv);
8632 else if (IS_VALLEYVIEW(dev_priv))
8633 valleyview_disable_rc6(dev_priv);
8634 else if (INTEL_GEN(dev_priv) >= 6)
8635 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008636
8637 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008638}
8639
8640static void intel_disable_rps(struct drm_i915_private *dev_priv)
8641{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008642 lockdep_assert_held(&dev_priv->gt_pm.rps.lock);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008643
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008644 if (!dev_priv->gt_pm.rps.enabled)
8645 return;
8646
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008647 if (INTEL_GEN(dev_priv) >= 9)
8648 gen9_disable_rps(dev_priv);
8649 else if (IS_CHERRYVIEW(dev_priv))
8650 cherryview_disable_rps(dev_priv);
8651 else if (IS_VALLEYVIEW(dev_priv))
8652 valleyview_disable_rps(dev_priv);
8653 else if (INTEL_GEN(dev_priv) >= 6)
8654 gen6_disable_rps(dev_priv);
8655 else if (IS_IRONLAKE_M(dev_priv))
8656 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008657
8658 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008659}
8660
Chris Wilsondc979972016-05-10 14:10:04 +01008661void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008662{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008663 mutex_lock(&dev_priv->gt_pm.rps.lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008664
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008665 intel_disable_rc6(dev_priv);
8666 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008667 if (HAS_LLC(dev_priv))
8668 intel_disable_llc_pstate(dev_priv);
8669
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008670 mutex_unlock(&dev_priv->gt_pm.rps.lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008671}
8672
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008673static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8674{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008675 lockdep_assert_held(&i915->gt_pm.rps.lock);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008676
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008677 if (i915->gt_pm.llc_pstate.enabled)
8678 return;
8679
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008680 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008681
8682 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008683}
8684
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008685static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8686{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008687 lockdep_assert_held(&dev_priv->gt_pm.rps.lock);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008688
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008689 if (dev_priv->gt_pm.rc6.enabled)
8690 return;
8691
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008692 if (IS_CHERRYVIEW(dev_priv))
8693 cherryview_enable_rc6(dev_priv);
8694 else if (IS_VALLEYVIEW(dev_priv))
8695 valleyview_enable_rc6(dev_priv);
Mika Kuoppalaa79208d2019-04-10 13:59:17 +03008696 else if (INTEL_GEN(dev_priv) >= 11)
8697 gen11_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008698 else if (INTEL_GEN(dev_priv) >= 9)
8699 gen9_enable_rc6(dev_priv);
8700 else if (IS_BROADWELL(dev_priv))
8701 gen8_enable_rc6(dev_priv);
8702 else if (INTEL_GEN(dev_priv) >= 6)
8703 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008704
8705 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008706}
8707
8708static void intel_enable_rps(struct drm_i915_private *dev_priv)
8709{
8710 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8711
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008712 lockdep_assert_held(&rps->lock);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008713
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008714 if (rps->enabled)
8715 return;
8716
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008717 if (IS_CHERRYVIEW(dev_priv)) {
8718 cherryview_enable_rps(dev_priv);
8719 } else if (IS_VALLEYVIEW(dev_priv)) {
8720 valleyview_enable_rps(dev_priv);
8721 } else if (INTEL_GEN(dev_priv) >= 9) {
8722 gen9_enable_rps(dev_priv);
8723 } else if (IS_BROADWELL(dev_priv)) {
8724 gen8_enable_rps(dev_priv);
8725 } else if (INTEL_GEN(dev_priv) >= 6) {
8726 gen6_enable_rps(dev_priv);
8727 } else if (IS_IRONLAKE_M(dev_priv)) {
8728 ironlake_enable_drps(dev_priv);
8729 intel_init_emon(dev_priv);
8730 }
8731
8732 WARN_ON(rps->max_freq < rps->min_freq);
8733 WARN_ON(rps->idle_freq > rps->max_freq);
8734
8735 WARN_ON(rps->efficient_freq < rps->min_freq);
8736 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008737
8738 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008739}
8740
Chris Wilsonb7137e02016-07-13 09:10:37 +01008741void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8742{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008743 /* Powersaving is controlled by the host when inside a VM */
8744 if (intel_vgpu_active(dev_priv))
8745 return;
8746
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008747 mutex_lock(&dev_priv->gt_pm.rps.lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008748
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008749 if (HAS_RC6(dev_priv))
8750 intel_enable_rc6(dev_priv);
Chris Wilson91cbdb82019-04-19 14:48:36 +01008751 if (HAS_RPS(dev_priv))
8752 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008753 if (HAS_LLC(dev_priv))
8754 intel_enable_llc_pstate(dev_priv);
8755
Chris Wilsonebb5eb72019-04-26 09:17:21 +01008756 mutex_unlock(&dev_priv->gt_pm.rps.lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008757}
Imre Deakc6df39b2014-04-14 20:24:29 +03008758
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008759static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008760{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008761 /*
8762 * On Ibex Peak and Cougar Point, we need to disable clock
8763 * gating for the panel power sequencer or it will fail to
8764 * start up when no ports are active.
8765 */
8766 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8767}
8768
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008769static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008770{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008771 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008772
Damien Lespiau055e3932014-08-18 13:49:10 +01008773 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008774 I915_WRITE(DSPCNTR(pipe),
8775 I915_READ(DSPCNTR(pipe)) |
8776 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008777
8778 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8779 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008780 }
8781}
8782
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008783static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008784{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008785 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008786
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008787 /*
8788 * Required for FBC
8789 * WaFbcDisableDpfcClockGating:ilk
8790 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008791 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8792 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8793 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008794
8795 I915_WRITE(PCH_3DCGDIS0,
8796 MARIUNIT_CLOCK_GATE_DISABLE |
8797 SVSMUNIT_CLOCK_GATE_DISABLE);
8798 I915_WRITE(PCH_3DCGDIS1,
8799 VFMUNIT_CLOCK_GATE_DISABLE);
8800
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008801 /*
8802 * According to the spec the following bits should be set in
8803 * order to enable memory self-refresh
8804 * The bit 22/21 of 0x42004
8805 * The bit 5 of 0x42020
8806 * The bit 15 of 0x45000
8807 */
8808 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8809 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8810 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008811 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008812 I915_WRITE(DISP_ARB_CTL,
8813 (I915_READ(DISP_ARB_CTL) |
8814 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008815
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008816 /*
8817 * Based on the document from hardware guys the following bits
8818 * should be set unconditionally in order to enable FBC.
8819 * The bit 22 of 0x42000
8820 * The bit 22 of 0x42004
8821 * The bit 7,8,9 of 0x42020.
8822 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008823 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008824 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008825 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8826 I915_READ(ILK_DISPLAY_CHICKEN1) |
8827 ILK_FBCQ_DIS);
8828 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8829 I915_READ(ILK_DISPLAY_CHICKEN2) |
8830 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008831 }
8832
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008833 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8834
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008835 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8836 I915_READ(ILK_DISPLAY_CHICKEN2) |
8837 ILK_ELPIN_409_SELECT);
8838 I915_WRITE(_3D_CHICKEN2,
8839 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8840 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008841
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008842 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008843 I915_WRITE(CACHE_MODE_0,
8844 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008845
Akash Goel4e046322014-04-04 17:14:38 +05308846 /* WaDisable_RenderCache_OperationalFlush:ilk */
8847 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8848
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008849 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008850
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008851 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008852}
8853
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008854static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008855{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008856 int pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008857 u32 val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008858
8859 /*
8860 * On Ibex Peak and Cougar Point, we need to disable clock
8861 * gating for the panel power sequencer or it will fail to
8862 * start up when no ports are active.
8863 */
Jesse Barnescd664072013-10-02 10:34:19 -07008864 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8865 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8866 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008867 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8868 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008869 /* The below fixes the weird display corruption, a few pixels shifted
8870 * downward, on (only) LVDS of some HP laptops with IVY.
8871 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008872 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008873 val = I915_READ(TRANS_CHICKEN2(pipe));
8874 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8875 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008876 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008877 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008878 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8879 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8880 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008881 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8882 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008883 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008884 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008885 I915_WRITE(TRANS_CHICKEN1(pipe),
8886 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8887 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008888}
8889
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008890static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008891{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008892 u32 tmp;
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008893
8894 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008895 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8896 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8897 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008898}
8899
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008900static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008901{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008902 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008903
Damien Lespiau231e54f2012-10-19 17:55:41 +01008904 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008905
8906 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8907 I915_READ(ILK_DISPLAY_CHICKEN2) |
8908 ILK_ELPIN_409_SELECT);
8909
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008910 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008911 I915_WRITE(_3D_CHICKEN,
8912 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8913
Akash Goel4e046322014-04-04 17:14:38 +05308914 /* WaDisable_RenderCache_OperationalFlush:snb */
8915 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8916
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008917 /*
8918 * BSpec recoomends 8x4 when MSAA is used,
8919 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008920 *
8921 * Note that PS/WM thread counts depend on the WIZ hashing
8922 * disable bit, which we don't touch here, but it's good
8923 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008924 */
8925 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008926 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008927
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008928 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008929 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008930
8931 I915_WRITE(GEN6_UCGCTL1,
8932 I915_READ(GEN6_UCGCTL1) |
8933 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8934 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8935
8936 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8937 * gating disable must be set. Failure to set it results in
8938 * flickering pixels due to Z write ordering failures after
8939 * some amount of runtime in the Mesa "fire" demo, and Unigine
8940 * Sanctuary and Tropics, and apparently anything else with
8941 * alpha test or pixel discard.
8942 *
8943 * According to the spec, bit 11 (RCCUNIT) must also be set,
8944 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008945 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008946 * WaDisableRCCUnitClockGating:snb
8947 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008948 */
8949 I915_WRITE(GEN6_UCGCTL2,
8950 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8951 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8952
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008953 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008954 I915_WRITE(_3D_CHICKEN3,
8955 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008956
8957 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008958 * Bspec says:
8959 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8960 * 3DSTATE_SF number of SF output attributes is more than 16."
8961 */
8962 I915_WRITE(_3D_CHICKEN3,
8963 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8964
8965 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008966 * According to the spec the following bits should be
8967 * set in order to enable memory self-refresh and fbc:
8968 * The bit21 and bit22 of 0x42000
8969 * The bit21 and bit22 of 0x42004
8970 * The bit5 and bit7 of 0x42020
8971 * The bit14 of 0x70180
8972 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008973 *
8974 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008975 */
8976 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8977 I915_READ(ILK_DISPLAY_CHICKEN1) |
8978 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8979 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8980 I915_READ(ILK_DISPLAY_CHICKEN2) |
8981 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008982 I915_WRITE(ILK_DSPCLK_GATE_D,
8983 I915_READ(ILK_DSPCLK_GATE_D) |
8984 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8985 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008986
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008987 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008988
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008989 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008990
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008991 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008992}
8993
8994static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8995{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02008996 u32 reg = I915_READ(GEN7_FF_THREAD_MODE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008997
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008998 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008999 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02009000 *
9001 * This actually overrides the dispatch
9002 * mode for all thread types.
9003 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009004 reg &= ~GEN7_FF_SCHED_MASK;
9005 reg |= GEN7_FF_TS_SCHED_HW;
9006 reg |= GEN7_FF_VS_SCHED_HW;
9007 reg |= GEN7_FF_DS_SCHED_HW;
9008
9009 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
9010}
9011
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009012static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02009013{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02009014 /*
9015 * TODO: this bit should only be enabled when really needed, then
9016 * disabled when not needed anymore in order to save power.
9017 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009018 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02009019 I915_WRITE(SOUTH_DSPCLK_GATE_D,
9020 I915_READ(SOUTH_DSPCLK_GATE_D) |
9021 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03009022
9023 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03009024 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
9025 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03009026 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02009027}
9028
Ville Syrjälä712bf362016-10-31 22:37:23 +02009029static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009030{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009031 if (HAS_PCH_LPT_LP(dev_priv)) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009032 u32 val = I915_READ(SOUTH_DSPCLK_GATE_D);
Imre Deak7d708ee2013-04-17 14:04:50 +03009033
9034 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9035 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9036 }
9037}
9038
Imre Deak450174f2016-05-03 15:54:21 +03009039static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
9040 int general_prio_credits,
9041 int high_prio_credits)
9042{
9043 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07009044 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03009045
9046 /* WaTempDisableDOPClkGating:bdw */
9047 misccpctl = I915_READ(GEN7_MISCCPCTL);
9048 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
9049
Oscar Mateo930a7842017-10-17 13:25:45 -07009050 val = I915_READ(GEN8_L3SQCREG1);
9051 val &= ~L3_PRIO_CREDITS_MASK;
9052 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
9053 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
9054 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03009055
9056 /*
9057 * Wait at least 100 clocks before re-enabling clock gating.
9058 * See the definition of L3SQCREG1 in BSpec.
9059 */
9060 POSTING_READ(GEN8_L3SQCREG1);
9061 udelay(1);
9062 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
9063}
9064
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009065static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
9066{
9067 /* This is not an Wa. Enable to reduce Sampler power */
9068 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
9069 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07009070
9071 /* WaEnable32PlaneMode:icl */
9072 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS,
9073 _MASKED_BIT_ENABLE(GEN11_ENABLE_32_PLANE_MODE));
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009074}
9075
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009076static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
9077{
9078 if (!HAS_PCH_CNP(dev_priv))
9079 return;
9080
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08009081 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07009082 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
9083 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009084}
9085
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009086static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009087{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07009088 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009089 cnp_init_clock_gating(dev_priv);
9090
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07009091 /* This is not an Wa. Enable for better image quality */
9092 I915_WRITE(_3D_CHICKEN3,
9093 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
9094
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009095 /* WaEnableChickenDCPR:cnl */
9096 I915_WRITE(GEN8_CHICKEN_DCPR_1,
9097 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
9098
9099 /* WaFbcWakeMemOn:cnl */
9100 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
9101 DISP_FBC_MEMORY_WAKE);
9102
Chris Wilson34991bd2017-11-11 10:03:36 +00009103 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
9104 /* ReadHitWriteOnlyDisable:cnl */
9105 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009106 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
9107 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00009108 val |= SARBUNIT_CLKGATE_DIS;
9109 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08009110
Rodrigo Vivia4713c52018-03-07 14:09:12 -08009111 /* Wa_2201832410:cnl */
9112 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
9113 val |= GWUNIT_CLKGATE_DIS;
9114 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
9115
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08009116 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08009117 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08009118 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
9119 val |= VFUNIT_CLKGATE_DIS;
9120 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009121}
9122
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009123static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
9124{
9125 cnp_init_clock_gating(dev_priv);
9126 gen9_init_clock_gating(dev_priv);
9127
9128 /* WaFbcNukeOnHostModify:cfl */
9129 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9130 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
9131}
9132
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009133static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009134{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009135 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009136
9137 /* WaDisableSDEUnitClockGating:kbl */
9138 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
9139 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9140 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03009141
9142 /* WaDisableGamClockGating:kbl */
9143 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
9144 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9145 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009146
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009147 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009148 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9149 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03009150}
9151
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009152static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02009153{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009154 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03009155
9156 /* WAC6entrylatency:skl */
9157 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
9158 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03009159
9160 /* WaFbcNukeOnHostModify:skl */
9161 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
9162 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02009163}
9164
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009165static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009166{
Matthew Auld8cb09832017-10-06 23:18:23 +01009167 /* The GTT cache must be disabled if the system is using 2M pages. */
9168 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
9169 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00009170 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009171
Ben Widawskyab57fff2013-12-12 15:28:04 -08009172 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07009173 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009174
Ben Widawskyab57fff2013-12-12 15:28:04 -08009175 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009176 I915_WRITE(CHICKEN_PAR1_1,
9177 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
9178
Ben Widawskyab57fff2013-12-12 15:28:04 -08009179 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01009180 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00009181 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02009182 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02009183 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07009184 }
Ben Widawsky63801f22013-12-12 17:26:03 -08009185
Ben Widawskyab57fff2013-12-12 15:28:04 -08009186 /* WaVSRefCountFullforceMissDisable:bdw */
9187 /* WaDSRefCountFullforceMissDisable:bdw */
9188 I915_WRITE(GEN7_FF_THREAD_MODE,
9189 I915_READ(GEN7_FF_THREAD_MODE) &
9190 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02009191
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02009192 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9193 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02009194
9195 /* WaDisableSDEUnitClockGating:bdw */
9196 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9197 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00009198
Imre Deak450174f2016-05-03 15:54:21 +03009199 /* WaProgramL3SqcReg1Default:bdw */
9200 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03009201
Matthew Auld8cb09832017-10-06 23:18:23 +01009202 /* WaGttCachingOffByDefault:bdw */
9203 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009204
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03009205 /* WaKVMNotificationOnConfigChange:bdw */
9206 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
9207 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
9208
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009209 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00009210
9211 /* WaDisableDopClockGating:bdw
9212 *
9213 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
9214 * clock gating.
9215 */
9216 I915_WRITE(GEN6_UCGCTL1,
9217 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07009218}
9219
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009220static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009221{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07009222 /* L3 caching of data atomics doesn't work -- disable it. */
9223 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
9224 I915_WRITE(HSW_ROW_CHICKEN3,
9225 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
9226
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009227 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009228 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9229 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9230 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9231
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02009232 /* WaVSRefCountFullforceMissDisable:hsw */
9233 I915_WRITE(GEN7_FF_THREAD_MODE,
9234 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009235
Akash Goel4e046322014-04-04 17:14:38 +05309236 /* WaDisable_RenderCache_OperationalFlush:hsw */
9237 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9238
Chia-I Wufe27c602014-01-28 13:29:33 +08009239 /* enable HiZ Raw Stall Optimization */
9240 I915_WRITE(CACHE_MODE_0_GEN7,
9241 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9242
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009243 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009244 I915_WRITE(CACHE_MODE_1,
9245 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009246
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009247 /*
9248 * BSpec recommends 8x4 when MSAA is used,
9249 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009250 *
9251 * Note that PS/WM thread counts depend on the WIZ hashing
9252 * disable bit, which we don't touch here, but it's good
9253 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009254 */
9255 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009256 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02009257
Kenneth Graunke94411592014-12-31 16:23:00 -08009258 /* WaSampleCChickenBitEnable:hsw */
9259 I915_WRITE(HALF_SLICE_CHICKEN3,
9260 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
9261
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009262 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07009263 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
9264
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009265 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03009266}
9267
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009268static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009269{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009270 u32 snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009271
Damien Lespiau231e54f2012-10-19 17:55:41 +01009272 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009273
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009274 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05009275 I915_WRITE(_3D_CHICKEN3,
9276 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9277
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009278 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009279 I915_WRITE(IVB_CHICKEN3,
9280 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9281 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9282
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009283 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009284 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07009285 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
9286 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009287
Akash Goel4e046322014-04-04 17:14:38 +05309288 /* WaDisable_RenderCache_OperationalFlush:ivb */
9289 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9290
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009291 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009292 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
9293 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
9294
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009295 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009296 I915_WRITE(GEN7_L3CNTLREG1,
9297 GEN7_WA_FOR_GEN7_L3_CONTROL);
9298 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07009299 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009300 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07009301 I915_WRITE(GEN7_ROW_CHICKEN2,
9302 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009303 else {
9304 /* must write both registers */
9305 I915_WRITE(GEN7_ROW_CHICKEN2,
9306 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07009307 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
9308 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009309 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009310
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009311 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05009312 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9313 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9314
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02009315 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009316 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009317 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009318 */
9319 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02009320 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009321
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009322 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009323 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9324 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9325 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9326
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009327 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009328
9329 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02009330
Chris Wilson22721342014-03-04 09:41:43 +00009331 if (0) { /* causes HiZ corruption on ivb:gt1 */
9332 /* enable HiZ Raw Stall Optimization */
9333 I915_WRITE(CACHE_MODE_0_GEN7,
9334 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9335 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08009336
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009337 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02009338 I915_WRITE(CACHE_MODE_1,
9339 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07009340
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009341 /*
9342 * BSpec recommends 8x4 when MSAA is used,
9343 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009344 *
9345 * Note that PS/WM thread counts depend on the WIZ hashing
9346 * disable bit, which we don't touch here, but it's good
9347 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009348 */
9349 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009350 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009351
Ben Widawsky20848222012-05-04 18:58:59 -07009352 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
9353 snpcr &= ~GEN6_MBC_SNPCR_MASK;
9354 snpcr |= GEN6_MBC_SNPCR_MED;
9355 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01009356
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009357 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009358 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01009359
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009360 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009361}
9362
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009363static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009364{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009365 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05009366 I915_WRITE(_3D_CHICKEN3,
9367 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9368
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009369 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009370 I915_WRITE(IVB_CHICKEN3,
9371 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9372 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9373
Ville Syrjäläfad7d362014-01-22 21:32:39 +02009374 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009375 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07009376 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08009377 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
9378 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009379
Akash Goel4e046322014-04-04 17:14:38 +05309380 /* WaDisable_RenderCache_OperationalFlush:vlv */
9381 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9382
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009383 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05009384 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9385 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9386
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009387 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07009388 I915_WRITE(GEN7_ROW_CHICKEN2,
9389 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
9390
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009391 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009392 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9393 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9394 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9395
Ville Syrjälä46680e02014-01-22 21:33:01 +02009396 gen7_setup_fixed_func_scheduler(dev_priv);
9397
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009398 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009399 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009400 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009401 */
9402 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009403 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009404
Akash Goelc98f5062014-03-24 23:00:07 +05309405 /* WaDisableL3Bank2xClockGate:vlv
9406 * Disabling L3 clock gating- MMIO 940c[25] = 1
9407 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9408 I915_WRITE(GEN7_UCGCTL4,
9409 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009410
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009411 /*
9412 * BSpec says this must be set, even though
9413 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9414 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009415 I915_WRITE(CACHE_MODE_1,
9416 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009417
9418 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009419 * BSpec recommends 8x4 when MSAA is used,
9420 * however in practice 16x4 seems fastest.
9421 *
9422 * Note that PS/WM thread counts depend on the WIZ hashing
9423 * disable bit, which we don't touch here, but it's good
9424 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9425 */
9426 I915_WRITE(GEN7_GT_MODE,
9427 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9428
9429 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009430 * WaIncreaseL3CreditsForVLVB0:vlv
9431 * This is the hardware default actually.
9432 */
9433 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9434
9435 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009436 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009437 * Disable clock gating on th GCFG unit to prevent a delay
9438 * in the reporting of vblank events.
9439 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009440 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009441}
9442
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009443static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009444{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009445 /* WaVSRefCountFullforceMissDisable:chv */
9446 /* WaDSRefCountFullforceMissDisable:chv */
9447 I915_WRITE(GEN7_FF_THREAD_MODE,
9448 I915_READ(GEN7_FF_THREAD_MODE) &
9449 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009450
9451 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9452 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9453 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009454
9455 /* WaDisableCSUnitClockGating:chv */
9456 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9457 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009458
9459 /* WaDisableSDEUnitClockGating:chv */
9460 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9461 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009462
9463 /*
Imre Deak450174f2016-05-03 15:54:21 +03009464 * WaProgramL3SqcReg1Default:chv
9465 * See gfxspecs/Related Documents/Performance Guide/
9466 * LSQC Setting Recommendations.
9467 */
9468 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9469
9470 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009471 * GTT cache may not work with big pages, so if those
9472 * are ever enabled GTT cache may need to be disabled.
9473 */
9474 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009475}
9476
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009477static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009478{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02009479 u32 dspclk_gate;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009480
9481 I915_WRITE(RENCLK_GATE_D1, 0);
9482 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9483 GS_UNIT_CLOCK_GATE_DISABLE |
9484 CL_UNIT_CLOCK_GATE_DISABLE);
9485 I915_WRITE(RAMCLK_GATE_D, 0);
9486 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9487 OVRUNIT_CLOCK_GATE_DISABLE |
9488 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009489 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009490 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9491 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009492
9493 /* WaDisableRenderCachePipelinedFlush */
9494 I915_WRITE(CACHE_MODE_0,
9495 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009496
Akash Goel4e046322014-04-04 17:14:38 +05309497 /* WaDisable_RenderCache_OperationalFlush:g4x */
9498 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9499
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009500 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009501}
9502
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009503static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009504{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009505 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9506 I915_WRITE(RENCLK_GATE_D2, 0);
9507 I915_WRITE(DSPCLK_GATE_D, 0);
9508 I915_WRITE(RAMCLK_GATE_D, 0);
9509 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009510 I915_WRITE(MI_ARB_STATE,
9511 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309512
9513 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9514 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009515}
9516
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009517static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009518{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009519 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9520 I965_RCC_CLOCK_GATE_DISABLE |
9521 I965_RCPB_CLOCK_GATE_DISABLE |
9522 I965_ISC_CLOCK_GATE_DISABLE |
9523 I965_FBC_CLOCK_GATE_DISABLE);
9524 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009525 I915_WRITE(MI_ARB_STATE,
9526 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309527
9528 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9529 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009530}
9531
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009532static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009533{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009534 u32 dstate = I915_READ(D_STATE);
9535
9536 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9537 DSTATE_DOT_CLOCK_GATING;
9538 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009539
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009540 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009541 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009542
9543 /* IIR "flip pending" means done if this bit is set */
9544 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009545
9546 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009547 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009548
9549 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9550 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009551
9552 I915_WRITE(MI_ARB_STATE,
9553 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009554}
9555
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009556static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009557{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009558 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009559
9560 /* interrupts should cause a wake up from C3 */
9561 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9562 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009563
9564 I915_WRITE(MEM_MODE,
9565 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009566}
9567
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009568static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009569{
Ville Syrjälä10383922014-08-15 01:21:54 +03009570 I915_WRITE(MEM_MODE,
9571 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9572 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009573}
9574
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009575void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009576{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009577 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009578}
9579
Ville Syrjälä712bf362016-10-31 22:37:23 +02009580void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009581{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009582 if (HAS_PCH_LPT(dev_priv))
9583 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009584}
9585
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009586static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009587{
9588 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9589}
9590
9591/**
9592 * intel_init_clock_gating_hooks - setup the clock gating hooks
9593 * @dev_priv: device private
9594 *
9595 * Setup the hooks that configure which clocks of a given platform can be
9596 * gated and also apply various GT and display specific workarounds for these
9597 * platforms. Note that some GT specific workarounds are applied separately
9598 * when GPU contexts or batchbuffers start their execution.
9599 */
9600void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9601{
Bob Paauwe39564ae2019-04-12 11:09:20 -07009602 if (IS_GEN(dev_priv, 11))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009603 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009604 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009605 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009606 else if (IS_COFFEELAKE(dev_priv))
9607 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009608 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009609 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009610 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009611 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009612 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009613 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009614 else if (IS_GEMINILAKE(dev_priv))
9615 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009616 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009617 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009618 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009619 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009620 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009621 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009622 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009623 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009624 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009625 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009626 else if (IS_GEN(dev_priv, 6))
Imre Deakbb400da2016-03-16 13:38:54 +02009627 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009628 else if (IS_GEN(dev_priv, 5))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009629 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009630 else if (IS_G4X(dev_priv))
9631 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009632 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009633 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009634 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009635 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009636 else if (IS_GEN(dev_priv, 3))
Imre Deakbb400da2016-03-16 13:38:54 +02009637 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9638 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9639 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009640 else if (IS_GEN(dev_priv, 2))
Imre Deakbb400da2016-03-16 13:38:54 +02009641 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9642 else {
9643 MISSING_CASE(INTEL_DEVID(dev_priv));
9644 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9645 }
9646}
9647
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009648/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009649void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009650{
Daniel Vetterc921aba2012-04-26 23:28:17 +02009651 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009652 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009653 i915_pineview_get_mem_freq(dev_priv);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009654 else if (IS_GEN(dev_priv, 5))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009655 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009656
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009657 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009658 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009659 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009660 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009661 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009662 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009663 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009664 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009665
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009666 if ((IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009667 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009668 (!IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009669 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009670 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009671 dev_priv->display.compute_intermediate_wm =
9672 ilk_compute_intermediate_wm;
9673 dev_priv->display.initial_watermarks =
9674 ilk_initial_watermarks;
9675 dev_priv->display.optimize_watermarks =
9676 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009677 } else {
9678 DRM_DEBUG_KMS("Failed to read display plane latency. "
9679 "Disable CxSR\n");
9680 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009681 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009682 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009683 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009684 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009685 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009686 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009687 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009688 } else if (IS_G4X(dev_priv)) {
9689 g4x_setup_wm_latency(dev_priv);
9690 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9691 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9692 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9693 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009694 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +00009695 if (!intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009696 dev_priv->is_ddr3,
9697 dev_priv->fsb_freq,
9698 dev_priv->mem_freq)) {
9699 DRM_INFO("failed to find known CxSR latency "
9700 "(found ddr%s fsb freq %d, mem freq %d), "
9701 "disabling CxSR\n",
9702 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9703 dev_priv->fsb_freq, dev_priv->mem_freq);
9704 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009705 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009706 dev_priv->display.update_wm = NULL;
9707 } else
9708 dev_priv->display.update_wm = pineview_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009709 } else if (IS_GEN(dev_priv, 4)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009710 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009711 } else if (IS_GEN(dev_priv, 3)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009712 dev_priv->display.update_wm = i9xx_update_wm;
9713 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009714 } else if (IS_GEN(dev_priv, 2)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009715 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009716 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009717 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009718 } else {
9719 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009720 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009721 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009722 } else {
9723 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009724 }
9725}
9726
Ville Syrjälädd06f882014-11-10 22:55:12 +02009727static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9728{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009729 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9730
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009731 /*
9732 * N = val - 0xb7
9733 * Slow = Fast = GPLL ref * N
9734 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009735 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009736}
9737
Fengguang Wub55dd642014-07-12 11:21:39 +02009738static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009739{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009740 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9741
9742 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009743}
9744
Fengguang Wub55dd642014-07-12 11:21:39 +02009745static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309746{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009747 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9748
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009749 /*
9750 * N = val / 2
9751 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9752 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009753 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309754}
9755
Fengguang Wub55dd642014-07-12 11:21:39 +02009756static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309757{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009758 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9759
Ville Syrjälä1c147622014-08-18 14:42:43 +03009760 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009761 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309762}
9763
Ville Syrjälä616bc822015-01-23 21:04:25 +02009764int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9765{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009766 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009767 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9768 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009769 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009770 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009771 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009772 return byt_gpu_freq(dev_priv, val);
9773 else
9774 return val * GT_FREQUENCY_MULTIPLIER;
9775}
9776
Ville Syrjälä616bc822015-01-23 21:04:25 +02009777int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9778{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009779 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009780 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9781 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009782 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009783 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009784 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009785 return byt_freq_opcode(dev_priv, val);
9786 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009787 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309788}
9789
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009790void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009791{
Chris Wilsonebb5eb72019-04-26 09:17:21 +01009792 mutex_init(&dev_priv->gt_pm.rps.lock);
Chris Wilson60548c52018-07-31 14:26:29 +01009793 mutex_init(&dev_priv->gt_pm.rps.power.mutex);
Daniel Vetterf742a552013-12-06 10:17:53 +01009794
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009795 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009796
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009797 dev_priv->runtime_pm.suspended = false;
9798 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009799}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009800
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009801static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9802 const i915_reg_t reg)
9803{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009804 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009805 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009806
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009807 /*
9808 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009809 * uncore lock to prevent concurrent access to range reg.
9810 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009811 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009812
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009813 /*
9814 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009815 * With a control bit, we can choose between upper or lower
9816 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009817 *
9818 * Although we always use the counter in high-range mode elsewhere,
9819 * userspace may attempt to read the value before rc6 is initialised,
9820 * before we have set the default VLV_COUNTER_CONTROL value. So always
9821 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009822 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009823 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9824 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009825 upper = I915_READ_FW(reg);
9826 do {
9827 tmp = upper;
9828
9829 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9830 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9831 lower = I915_READ_FW(reg);
9832
9833 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9834 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9835 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009836 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009837
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009838 /*
9839 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009840 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9841 * now.
9842 */
9843
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009844 return lower | (u64)upper << 8;
9845}
9846
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009847u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009848 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009849{
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -07009850 struct intel_uncore *uncore = &dev_priv->uncore;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009851 u64 time_hw, prev_hw, overflow_hw;
9852 unsigned int fw_domains;
9853 unsigned long flags;
9854 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009855 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009856
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009857 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009858 return 0;
9859
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009860 /*
9861 * Store previous hw counter values for counter wrap-around handling.
9862 *
9863 * There are only four interesting registers and they live next to each
9864 * other so we can use the relative address, compared to the smallest
9865 * one as the index into driver storage.
9866 */
9867 i = (i915_mmio_reg_offset(reg) -
9868 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9869 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9870 return 0;
9871
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -07009872 fw_domains = intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009873
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -07009874 spin_lock_irqsave(&uncore->lock, flags);
9875 intel_uncore_forcewake_get__locked(uncore, fw_domains);
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009876
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009877 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9878 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009879 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009880 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009881 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009882 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009883 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009884 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9885 if (IS_GEN9_LP(dev_priv)) {
9886 mul = 10000;
9887 div = 12;
9888 } else {
9889 mul = 1280;
9890 div = 1;
9891 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009892
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009893 overflow_hw = BIT_ULL(32);
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -07009894 time_hw = intel_uncore_read_fw(uncore, reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009895 }
9896
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009897 /*
9898 * Counter wrap handling.
9899 *
9900 * But relying on a sufficient frequency of queries otherwise counters
9901 * can still wrap.
9902 */
9903 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9904 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9905
9906 /* RC6 delta from last sample. */
9907 if (time_hw >= prev_hw)
9908 time_hw -= prev_hw;
9909 else
9910 time_hw += overflow_hw - prev_hw;
9911
9912 /* Add delta to RC6 extended raw driver copy. */
9913 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9914 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9915
Daniele Ceraolo Spurio43193822019-03-25 14:49:37 -07009916 intel_uncore_forcewake_put__locked(uncore, fw_domains);
9917 spin_unlock_irqrestore(&uncore->lock, flags);
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009918
9919 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009920}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009921
Jani Nikulaecbb5fb2019-04-29 15:29:37 +03009922u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
9923 i915_reg_t reg)
9924{
9925 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
9926}
9927
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009928u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9929{
9930 u32 cagf;
9931
9932 if (INTEL_GEN(dev_priv) >= 9)
9933 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9934 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9935 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9936 else
9937 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9938
9939 return cagf;
9940}