blob: 858011d22482f991642f827420e0435ed720c653 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Chris Wilson6b383a72010-09-13 13:54:26 +010079static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnesf1f644d2013-06-27 00:39:25 +030081static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
82 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030083static void ironlake_pch_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030085
Damien Lespiaue7457a92013-08-08 22:28:59 +010086static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
87 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080088static int intel_framebuffer_init(struct drm_device *dev,
89 struct intel_framebuffer *ifb,
90 struct drm_mode_fb_cmd2 *mode_cmd,
91 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020092static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
93static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070095 struct intel_link_m_n *m_n,
96 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020098static void haswell_set_pipeconf(struct drm_crtc *crtc);
99static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200100static void vlv_prepare_pll(struct intel_crtc *crtc);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +0300101static void chv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100102
Dave Airlie0e32b392014-05-02 14:02:48 +1000103static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
104{
105 if (!connector->mst_port)
106 return connector->encoder;
107 else
108 return &connector->mst_port->mst_encoders[pipe]->base;
109}
110
Jesse Barnes79e53942008-11-07 14:24:08 -0800111typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400112 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800113} intel_range_t;
114
115typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400116 int dot_limit;
117 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800118} intel_p2_t;
119
Ma Lingd4906092009-03-18 20:13:27 +0800120typedef struct intel_limit intel_limit_t;
121struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 intel_range_t dot, vco, n, m, m1, m2, p, p1;
123 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800124};
Jesse Barnes79e53942008-11-07 14:24:08 -0800125
Daniel Vetterd2acd212012-10-20 20:57:43 +0200126int
127intel_pch_rawclk(struct drm_device *dev)
128{
129 struct drm_i915_private *dev_priv = dev->dev_private;
130
131 WARN_ON(!HAS_PCH_SPLIT(dev));
132
133 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
134}
135
Chris Wilson021357a2010-09-07 20:54:59 +0100136static inline u32 /* units of 100MHz */
137intel_fdi_link_freq(struct drm_device *dev)
138{
Chris Wilson8b99e682010-10-13 09:59:17 +0100139 if (IS_GEN5(dev)) {
140 struct drm_i915_private *dev_priv = dev->dev_private;
141 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
142 } else
143 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100144}
145
Daniel Vetter5d536e22013-07-06 12:52:06 +0200146static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200148 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200149 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .m = { .min = 96, .max = 140 },
151 .m1 = { .min = 18, .max = 26 },
152 .m2 = { .min = 6, .max = 16 },
153 .p = { .min = 4, .max = 128 },
154 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 165000,
156 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Daniel Vetter5d536e22013-07-06 12:52:06 +0200159static const intel_limit_t intel_limits_i8xx_dvo = {
160 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200161 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200162 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200163 .m = { .min = 96, .max = 140 },
164 .m1 = { .min = 18, .max = 26 },
165 .m2 = { .min = 6, .max = 16 },
166 .p = { .min = 4, .max = 128 },
167 .p1 = { .min = 2, .max = 33 },
168 .p2 = { .dot_limit = 165000,
169 .p2_slow = 4, .p2_fast = 4 },
170};
171
Keith Packarde4b36692009-06-05 19:22:17 -0700172static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400173 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200174 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200175 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400176 .m = { .min = 96, .max = 140 },
177 .m1 = { .min = 18, .max = 26 },
178 .m2 = { .min = 6, .max = 16 },
179 .p = { .min = 4, .max = 128 },
180 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
Eric Anholt273e27c2011-03-30 13:01:10 -0700184
Keith Packarde4b36692009-06-05 19:22:17 -0700185static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .dot = { .min = 20000, .max = 400000 },
187 .vco = { .min = 1400000, .max = 2800000 },
188 .n = { .min = 1, .max = 6 },
189 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100190 .m1 = { .min = 8, .max = 18 },
191 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .p = { .min = 5, .max = 80 },
193 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700194 .p2 = { .dot_limit = 200000,
195 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700196};
197
198static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400199 .dot = { .min = 20000, .max = 400000 },
200 .vco = { .min = 1400000, .max = 2800000 },
201 .n = { .min = 1, .max = 6 },
202 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100203 .m1 = { .min = 8, .max = 18 },
204 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400205 .p = { .min = 7, .max = 98 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 112000,
208 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Eric Anholt273e27c2011-03-30 13:01:10 -0700211
Keith Packarde4b36692009-06-05 19:22:17 -0700212static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700213 .dot = { .min = 25000, .max = 270000 },
214 .vco = { .min = 1750000, .max = 3500000},
215 .n = { .min = 1, .max = 4 },
216 .m = { .min = 104, .max = 138 },
217 .m1 = { .min = 17, .max = 23 },
218 .m2 = { .min = 5, .max = 11 },
219 .p = { .min = 10, .max = 30 },
220 .p1 = { .min = 1, .max = 3},
221 .p2 = { .dot_limit = 270000,
222 .p2_slow = 10,
223 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Keith Packarde4b36692009-06-05 19:22:17 -0700225};
226
227static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700228 .dot = { .min = 22000, .max = 400000 },
229 .vco = { .min = 1750000, .max = 3500000},
230 .n = { .min = 1, .max = 4 },
231 .m = { .min = 104, .max = 138 },
232 .m1 = { .min = 16, .max = 23 },
233 .m2 = { .min = 5, .max = 11 },
234 .p = { .min = 5, .max = 80 },
235 .p1 = { .min = 1, .max = 8},
236 .p2 = { .dot_limit = 165000,
237 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700238};
239
240static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700241 .dot = { .min = 20000, .max = 115000 },
242 .vco = { .min = 1750000, .max = 3500000 },
243 .n = { .min = 1, .max = 3 },
244 .m = { .min = 104, .max = 138 },
245 .m1 = { .min = 17, .max = 23 },
246 .m2 = { .min = 5, .max = 11 },
247 .p = { .min = 28, .max = 112 },
248 .p1 = { .min = 2, .max = 8 },
249 .p2 = { .dot_limit = 0,
250 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800251 },
Keith Packarde4b36692009-06-05 19:22:17 -0700252};
253
254static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700255 .dot = { .min = 80000, .max = 224000 },
256 .vco = { .min = 1750000, .max = 3500000 },
257 .n = { .min = 1, .max = 3 },
258 .m = { .min = 104, .max = 138 },
259 .m1 = { .min = 17, .max = 23 },
260 .m2 = { .min = 5, .max = 11 },
261 .p = { .min = 14, .max = 42 },
262 .p1 = { .min = 2, .max = 6 },
263 .p2 = { .dot_limit = 0,
264 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800265 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500268static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400269 .dot = { .min = 20000, .max = 400000},
270 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .n = { .min = 3, .max = 6 },
273 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .m1 = { .min = 0, .max = 0 },
276 .m2 = { .min = 0, .max = 254 },
277 .p = { .min = 5, .max = 80 },
278 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .p2 = { .dot_limit = 200000,
280 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700281};
282
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500283static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400284 .dot = { .min = 20000, .max = 400000 },
285 .vco = { .min = 1700000, .max = 3500000 },
286 .n = { .min = 3, .max = 6 },
287 .m = { .min = 2, .max = 256 },
288 .m1 = { .min = 0, .max = 0 },
289 .m2 = { .min = 0, .max = 254 },
290 .p = { .min = 7, .max = 112 },
291 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .p2 = { .dot_limit = 112000,
293 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Eric Anholt273e27c2011-03-30 13:01:10 -0700296/* Ironlake / Sandybridge
297 *
298 * We calculate clock using (register_value + 2) for N/M1/M2, so here
299 * the range value for them is (actual_value - 2).
300 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800301static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 350000 },
303 .vco = { .min = 1760000, .max = 3510000 },
304 .n = { .min = 1, .max = 5 },
305 .m = { .min = 79, .max = 127 },
306 .m1 = { .min = 12, .max = 22 },
307 .m2 = { .min = 5, .max = 9 },
308 .p = { .min = 5, .max = 80 },
309 .p1 = { .min = 1, .max = 8 },
310 .p2 = { .dot_limit = 225000,
311 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700312};
313
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 3 },
318 .m = { .min = 79, .max = 118 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 28, .max = 112 },
322 .p1 = { .min = 2, .max = 8 },
323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325};
326
327static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 .dot = { .min = 25000, .max = 350000 },
329 .vco = { .min = 1760000, .max = 3510000 },
330 .n = { .min = 1, .max = 3 },
331 .m = { .min = 79, .max = 127 },
332 .m1 = { .min = 12, .max = 22 },
333 .m2 = { .min = 5, .max = 9 },
334 .p = { .min = 14, .max = 56 },
335 .p1 = { .min = 2, .max = 8 },
336 .p2 = { .dot_limit = 225000,
337 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800338};
339
Eric Anholt273e27c2011-03-30 13:01:10 -0700340/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800341static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700342 .dot = { .min = 25000, .max = 350000 },
343 .vco = { .min = 1760000, .max = 3510000 },
344 .n = { .min = 1, .max = 2 },
345 .m = { .min = 79, .max = 126 },
346 .m1 = { .min = 12, .max = 22 },
347 .m2 = { .min = 5, .max = 9 },
348 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .p2 = { .dot_limit = 225000,
351 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800352};
353
354static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700355 .dot = { .min = 25000, .max = 350000 },
356 .vco = { .min = 1760000, .max = 3510000 },
357 .n = { .min = 1, .max = 3 },
358 .m = { .min = 79, .max = 126 },
359 .m1 = { .min = 12, .max = 22 },
360 .m2 = { .min = 5, .max = 9 },
361 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2 = { .dot_limit = 225000,
364 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800365};
366
Ville Syrjälädc730512013-09-24 21:26:30 +0300367static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300368 /*
369 * These are the data rate limits (measured in fast clocks)
370 * since those are the strictest limits we have. The fast
371 * clock and actual rate limits are more relaxed, so checking
372 * them would make no difference.
373 */
374 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200375 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700376 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700377 .m1 = { .min = 2, .max = 3 },
378 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300379 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300380 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700381};
382
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300383static const intel_limit_t intel_limits_chv = {
384 /*
385 * These are the data rate limits (measured in fast clocks)
386 * since those are the strictest limits we have. The fast
387 * clock and actual rate limits are more relaxed, so checking
388 * them would make no difference.
389 */
390 .dot = { .min = 25000 * 5, .max = 540000 * 5},
391 .vco = { .min = 4860000, .max = 6700000 },
392 .n = { .min = 1, .max = 1 },
393 .m1 = { .min = 2, .max = 2 },
394 .m2 = { .min = 24 << 22, .max = 175 << 22 },
395 .p1 = { .min = 2, .max = 4 },
396 .p2 = { .p2_slow = 1, .p2_fast = 14 },
397};
398
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300399static void vlv_clock(int refclk, intel_clock_t *clock)
400{
401 clock->m = clock->m1 * clock->m2;
402 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200403 if (WARN_ON(clock->n == 0 || clock->p == 0))
404 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300405 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
406 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300407}
408
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300409/**
410 * Returns whether any output on the specified pipe is of the specified type
411 */
412static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
413{
414 struct drm_device *dev = crtc->dev;
415 struct intel_encoder *encoder;
416
417 for_each_encoder_on_crtc(dev, crtc, encoder)
418 if (encoder->type == type)
419 return true;
420
421 return false;
422}
423
Chris Wilson1b894b52010-12-14 20:04:54 +0000424static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
425 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800426{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800428 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800429
430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100431 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000432 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800433 limit = &intel_limits_ironlake_dual_lvds_100m;
434 else
435 limit = &intel_limits_ironlake_dual_lvds;
436 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000437 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800438 limit = &intel_limits_ironlake_single_lvds_100m;
439 else
440 limit = &intel_limits_ironlake_single_lvds;
441 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200442 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800444
445 return limit;
446}
447
Ma Ling044c7c42009-03-18 20:13:23 +0800448static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
449{
450 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800451 const intel_limit_t *limit;
452
453 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100454 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700455 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800456 else
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
459 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700460 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800461 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700462 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800463 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700464 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800465
466 return limit;
467}
468
Chris Wilson1b894b52010-12-14 20:04:54 +0000469static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800470{
471 struct drm_device *dev = crtc->dev;
472 const intel_limit_t *limit;
473
Eric Anholtbad720f2009-10-22 16:11:14 -0700474 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000475 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800476 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800477 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500478 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800479 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500480 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800481 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300483 } else if (IS_CHERRYVIEW(dev)) {
484 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700485 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300486 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100487 } else if (!IS_GEN2(dev)) {
488 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
489 limit = &intel_limits_i9xx_lvds;
490 else
491 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 } else {
493 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200495 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200497 else
498 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800499 }
500 return limit;
501}
502
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500503/* m1 is reserved as 0 in Pineview, n is a ring counter */
504static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800505{
Shaohua Li21778322009-02-23 15:19:16 +0800506 clock->m = clock->m2 + 2;
507 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200508 if (WARN_ON(clock->n == 0 || clock->p == 0))
509 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300510 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
511 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800512}
513
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200514static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
515{
516 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
517}
518
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200519static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800520{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200521 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200523 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
524 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300525 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
526 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800527}
528
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300529static void chv_clock(int refclk, intel_clock_t *clock)
530{
531 clock->m = clock->m1 * clock->m2;
532 clock->p = clock->p1 * clock->p2;
533 if (WARN_ON(clock->n == 0 || clock->p == 0))
534 return;
535 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
536 clock->n << 22);
537 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
538}
539
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800540#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800541/**
542 * Returns whether the given set of divisors are valid for a given refclk with
543 * the given connectors.
544 */
545
Chris Wilson1b894b52010-12-14 20:04:54 +0000546static bool intel_PLL_is_valid(struct drm_device *dev,
547 const intel_limit_t *limit,
548 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800549{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300550 if (clock->n < limit->n.min || limit->n.max < clock->n)
551 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400553 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558
559 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
560 if (clock->m1 <= clock->m2)
561 INTELPllInvalid("m1 <= m2\n");
562
563 if (!IS_VALLEYVIEW(dev)) {
564 if (clock->p < limit->p.min || limit->p.max < clock->p)
565 INTELPllInvalid("p out of range\n");
566 if (clock->m < limit->m.min || limit->m.max < clock->m)
567 INTELPllInvalid("m out of range\n");
568 }
569
Jesse Barnes79e53942008-11-07 14:24:08 -0800570 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400571 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
573 * connector, etc., rather than just a single range.
574 */
575 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800577
578 return true;
579}
580
Ma Lingd4906092009-03-18 20:13:27 +0800581static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200582i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800583 int target, int refclk, intel_clock_t *match_clock,
584 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800585{
586 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 int err = target;
589
Daniel Vettera210b022012-11-26 17:22:08 +0100590 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100592 * For LVDS just rely on its current settings for dual-channel.
593 * We haven't figured out how to reliably set up different
594 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100596 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 clock.p2 = limit->p2.p2_fast;
598 else
599 clock.p2 = limit->p2.p2_slow;
600 } else {
601 if (target < limit->p2.dot_limit)
602 clock.p2 = limit->p2.p2_slow;
603 else
604 clock.p2 = limit->p2.p2_fast;
605 }
606
Akshay Joshi0206e352011-08-16 15:34:10 -0400607 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800608
Zhao Yakui42158662009-11-20 11:24:18 +0800609 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
610 clock.m1++) {
611 for (clock.m2 = limit->m2.min;
612 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200613 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800614 break;
615 for (clock.n = limit->n.min;
616 clock.n <= limit->n.max; clock.n++) {
617 for (clock.p1 = limit->p1.min;
618 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 int this_err;
620
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200621 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000622 if (!intel_PLL_is_valid(dev, limit,
623 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800625 if (match_clock &&
626 clock.p != match_clock->p)
627 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
629 this_err = abs(clock.dot - target);
630 if (this_err < err) {
631 *best_clock = clock;
632 err = this_err;
633 }
634 }
635 }
636 }
637 }
638
639 return (err != target);
640}
641
Ma Lingd4906092009-03-18 20:13:27 +0800642static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200643pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
644 int target, int refclk, intel_clock_t *match_clock,
645 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200646{
647 struct drm_device *dev = crtc->dev;
648 intel_clock_t clock;
649 int err = target;
650
651 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
652 /*
653 * For LVDS just rely on its current settings for dual-channel.
654 * We haven't figured out how to reliably set up different
655 * single/dual channel state, if we even can.
656 */
657 if (intel_is_dual_link_lvds(dev))
658 clock.p2 = limit->p2.p2_fast;
659 else
660 clock.p2 = limit->p2.p2_slow;
661 } else {
662 if (target < limit->p2.dot_limit)
663 clock.p2 = limit->p2.p2_slow;
664 else
665 clock.p2 = limit->p2.p2_fast;
666 }
667
668 memset(best_clock, 0, sizeof(*best_clock));
669
670 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
671 clock.m1++) {
672 for (clock.m2 = limit->m2.min;
673 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200674 for (clock.n = limit->n.min;
675 clock.n <= limit->n.max; clock.n++) {
676 for (clock.p1 = limit->p1.min;
677 clock.p1 <= limit->p1.max; clock.p1++) {
678 int this_err;
679
680 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 if (!intel_PLL_is_valid(dev, limit,
682 &clock))
683 continue;
684 if (match_clock &&
685 clock.p != match_clock->p)
686 continue;
687
688 this_err = abs(clock.dot - target);
689 if (this_err < err) {
690 *best_clock = clock;
691 err = this_err;
692 }
693 }
694 }
695 }
696 }
697
698 return (err != target);
699}
700
Ma Lingd4906092009-03-18 20:13:27 +0800701static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200702g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
703 int target, int refclk, intel_clock_t *match_clock,
704 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800705{
706 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800707 intel_clock_t clock;
708 int max_n;
709 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400710 /* approximately equals target * 0.00585 */
711 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800712 found = false;
713
714 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100715 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800716 clock.p2 = limit->p2.p2_fast;
717 else
718 clock.p2 = limit->p2.p2_slow;
719 } else {
720 if (target < limit->p2.dot_limit)
721 clock.p2 = limit->p2.p2_slow;
722 else
723 clock.p2 = limit->p2.p2_fast;
724 }
725
726 memset(best_clock, 0, sizeof(*best_clock));
727 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200728 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800729 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200730 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800731 for (clock.m1 = limit->m1.max;
732 clock.m1 >= limit->m1.min; clock.m1--) {
733 for (clock.m2 = limit->m2.max;
734 clock.m2 >= limit->m2.min; clock.m2--) {
735 for (clock.p1 = limit->p1.max;
736 clock.p1 >= limit->p1.min; clock.p1--) {
737 int this_err;
738
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000740 if (!intel_PLL_is_valid(dev, limit,
741 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800742 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000743
744 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800745 if (this_err < err_most) {
746 *best_clock = clock;
747 err_most = this_err;
748 max_n = clock.n;
749 found = true;
750 }
751 }
752 }
753 }
754 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800755 return found;
756}
Ma Lingd4906092009-03-18 20:13:27 +0800757
Zhenyu Wang2c072452009-06-05 15:38:42 +0800758static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200759vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
760 int target, int refclk, intel_clock_t *match_clock,
761 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700762{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300763 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300764 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300765 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300766 /* min update 19.2 MHz */
767 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300768 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700769
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300770 target *= 5; /* fast clock */
771
772 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700773
774 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300775 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300776 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300777 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300778 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300779 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700780 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300782 unsigned int ppm, diff;
783
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
785 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300786
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300787 vlv_clock(refclk, &clock);
788
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300789 if (!intel_PLL_is_valid(dev, limit,
790 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300791 continue;
792
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300793 diff = abs(clock.dot - target);
794 ppm = div_u64(1000000ULL * diff, target);
795
796 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300797 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300799 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300800 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801
Ville Syrjäläc6861222013-09-24 21:26:21 +0300802 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300803 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300805 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700806 }
807 }
808 }
809 }
810 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700811
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300812 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700813}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700814
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300815static bool
816chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
817 int target, int refclk, intel_clock_t *match_clock,
818 intel_clock_t *best_clock)
819{
820 struct drm_device *dev = crtc->dev;
821 intel_clock_t clock;
822 uint64_t m2;
823 int found = false;
824
825 memset(best_clock, 0, sizeof(*best_clock));
826
827 /*
828 * Based on hardware doc, the n always set to 1, and m1 always
829 * set to 2. If requires to support 200Mhz refclk, we need to
830 * revisit this because n may not 1 anymore.
831 */
832 clock.n = 1, clock.m1 = 2;
833 target *= 5; /* fast clock */
834
835 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
836 for (clock.p2 = limit->p2.p2_fast;
837 clock.p2 >= limit->p2.p2_slow;
838 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
839
840 clock.p = clock.p1 * clock.p2;
841
842 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
843 clock.n) << 22, refclk * clock.m1);
844
845 if (m2 > INT_MAX/clock.m1)
846 continue;
847
848 clock.m2 = m2;
849
850 chv_clock(refclk, &clock);
851
852 if (!intel_PLL_is_valid(dev, limit, &clock))
853 continue;
854
855 /* based on hardware requirement, prefer bigger p
856 */
857 if (clock.p > best_clock->p) {
858 *best_clock = clock;
859 found = true;
860 }
861 }
862 }
863
864 return found;
865}
866
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300867bool intel_crtc_active(struct drm_crtc *crtc)
868{
869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
870
871 /* Be paranoid as we can arrive here with only partial
872 * state retrieved from the hardware during setup.
873 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100874 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875 * as Haswell has gained clock readout/fastboot support.
876 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000877 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300878 * properly reconstruct framebuffers.
879 */
Matt Roperf4510a22014-04-01 15:22:40 -0700880 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100881 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300882}
883
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200884enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
885 enum pipe pipe)
886{
887 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
889
Daniel Vetter3b117c82013-04-17 20:15:07 +0200890 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200891}
892
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300893static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
894{
895 struct drm_i915_private *dev_priv = dev->dev_private;
896 u32 reg = PIPEDSL(pipe);
897 u32 line1, line2;
898 u32 line_mask;
899
900 if (IS_GEN2(dev))
901 line_mask = DSL_LINEMASK_GEN2;
902 else
903 line_mask = DSL_LINEMASK_GEN3;
904
905 line1 = I915_READ(reg) & line_mask;
906 mdelay(5);
907 line2 = I915_READ(reg) & line_mask;
908
909 return line1 == line2;
910}
911
Keith Packardab7ad7f2010-10-03 00:33:06 -0700912/*
913 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300914 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700915 *
916 * After disabling a pipe, we can't wait for vblank in the usual way,
917 * spinning on the vblank interrupt status bit, since we won't actually
918 * see an interrupt when the pipe is disabled.
919 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700920 * On Gen4 and above:
921 * wait for the pipe register state bit to turn off
922 *
923 * Otherwise:
924 * wait for the display line value to settle (it usually
925 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100926 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700927 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300928static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700929{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300930 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300932 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
933 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934
Keith Packardab7ad7f2010-10-03 00:33:06 -0700935 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200936 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700937
Keith Packardab7ad7f2010-10-03 00:33:06 -0700938 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100939 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
940 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200941 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700942 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700943 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300944 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200945 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700946 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800947}
948
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000949/*
950 * ibx_digital_port_connected - is the specified port connected?
951 * @dev_priv: i915 private structure
952 * @port: the port to test
953 *
954 * Returns true if @port is connected, false otherwise.
955 */
956bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
957 struct intel_digital_port *port)
958{
959 u32 bit;
960
Damien Lespiauc36346e2012-12-13 16:09:03 +0000961 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200962 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000963 case PORT_B:
964 bit = SDE_PORTB_HOTPLUG;
965 break;
966 case PORT_C:
967 bit = SDE_PORTC_HOTPLUG;
968 break;
969 case PORT_D:
970 bit = SDE_PORTD_HOTPLUG;
971 break;
972 default:
973 return true;
974 }
975 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200976 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000977 case PORT_B:
978 bit = SDE_PORTB_HOTPLUG_CPT;
979 break;
980 case PORT_C:
981 bit = SDE_PORTC_HOTPLUG_CPT;
982 break;
983 case PORT_D:
984 bit = SDE_PORTD_HOTPLUG_CPT;
985 break;
986 default:
987 return true;
988 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000989 }
990
991 return I915_READ(SDEISR) & bit;
992}
993
Jesse Barnesb24e7172011-01-04 15:09:30 -0800994static const char *state_string(bool enabled)
995{
996 return enabled ? "on" : "off";
997}
998
999/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001000void assert_pll(struct drm_i915_private *dev_priv,
1001 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001002{
1003 int reg;
1004 u32 val;
1005 bool cur_state;
1006
1007 reg = DPLL(pipe);
1008 val = I915_READ(reg);
1009 cur_state = !!(val & DPLL_VCO_ENABLE);
1010 WARN(cur_state != state,
1011 "PLL state assertion failure (expected %s, current %s)\n",
1012 state_string(state), state_string(cur_state));
1013}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014
Jani Nikula23538ef2013-08-27 15:12:22 +03001015/* XXX: the dsi pll is shared between MIPI DSI ports */
1016static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1017{
1018 u32 val;
1019 bool cur_state;
1020
1021 mutex_lock(&dev_priv->dpio_lock);
1022 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1023 mutex_unlock(&dev_priv->dpio_lock);
1024
1025 cur_state = val & DSI_PLL_VCO_EN;
1026 WARN(cur_state != state,
1027 "DSI PLL state assertion failure (expected %s, current %s)\n",
1028 state_string(state), state_string(cur_state));
1029}
1030#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1031#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1032
Daniel Vetter55607e82013-06-16 21:42:39 +02001033struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001034intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001035{
Daniel Vettere2b78262013-06-07 23:10:03 +02001036 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1037
Daniel Vettera43f6e02013-06-07 23:10:32 +02001038 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001039 return NULL;
1040
Daniel Vettera43f6e02013-06-07 23:10:32 +02001041 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001042}
1043
Jesse Barnesb24e7172011-01-04 15:09:30 -08001044/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_shared_dpll(struct drm_i915_private *dev_priv,
1046 struct intel_shared_dpll *pll,
1047 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001048{
Jesse Barnes040484a2011-01-03 12:14:26 -08001049 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001050 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
Chris Wilson92b27b02012-05-20 18:10:50 +01001052 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001053 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001054 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001055
Daniel Vetter53589012013-06-05 13:34:16 +02001056 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001057 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001058 "%s assertion failure (expected %s, current %s)\n",
1059 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001060}
Jesse Barnes040484a2011-01-03 12:14:26 -08001061
1062static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1063 enum pipe pipe, bool state)
1064{
1065 int reg;
1066 u32 val;
1067 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001068 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1069 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001070
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 if (HAS_DDI(dev_priv->dev)) {
1072 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001075 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 } else {
1077 reg = FDI_TX_CTL(pipe);
1078 val = I915_READ(reg);
1079 cur_state = !!(val & FDI_TX_ENABLE);
1080 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001081 WARN(cur_state != state,
1082 "FDI TX state assertion failure (expected %s, current %s)\n",
1083 state_string(state), state_string(cur_state));
1084}
1085#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1086#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1087
1088static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1089 enum pipe pipe, bool state)
1090{
1091 int reg;
1092 u32 val;
1093 bool cur_state;
1094
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001095 reg = FDI_RX_CTL(pipe);
1096 val = I915_READ(reg);
1097 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001098 WARN(cur_state != state,
1099 "FDI RX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1103#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1104
1105static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1106 enum pipe pipe)
1107{
1108 int reg;
1109 u32 val;
1110
1111 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001112 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001113 return;
1114
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001115 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001116 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001117 return;
1118
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 reg = FDI_TX_CTL(pipe);
1120 val = I915_READ(reg);
1121 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1122}
1123
Daniel Vetter55607e82013-06-16 21:42:39 +02001124void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001126{
1127 int reg;
1128 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001129 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001130
1131 reg = FDI_RX_CTL(pipe);
1132 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001133 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1134 WARN(cur_state != state,
1135 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1136 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001137}
1138
Daniel Vetterb680c372014-09-19 18:27:27 +02001139void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1140 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001141{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001142 struct drm_device *dev = dev_priv->dev;
1143 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001144 u32 val;
1145 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001146 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001147
Jani Nikulabedd4db2014-08-22 15:04:13 +03001148 if (WARN_ON(HAS_DDI(dev)))
1149 return;
1150
1151 if (HAS_PCH_SPLIT(dev)) {
1152 u32 port_sel;
1153
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001155 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1156
1157 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1158 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1159 panel_pipe = PIPE_B;
1160 /* XXX: else fix for eDP */
1161 } else if (IS_VALLEYVIEW(dev)) {
1162 /* presumably write lock depends on pipe, not port select */
1163 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1164 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001165 } else {
1166 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001167 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1168 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001169 }
1170
1171 val = I915_READ(pp_reg);
1172 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001173 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174 locked = false;
1175
Jesse Barnesea0760c2011-01-04 15:09:32 -08001176 WARN(panel_pipe == pipe && locked,
1177 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001178 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001179}
1180
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181static void assert_cursor(struct drm_i915_private *dev_priv,
1182 enum pipe pipe, bool state)
1183{
1184 struct drm_device *dev = dev_priv->dev;
1185 bool cur_state;
1186
Paulo Zanonid9d82082014-02-27 16:30:56 -03001187 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001188 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001189 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001190 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001191
1192 WARN(cur_state != state,
1193 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1194 pipe_name(pipe), state_string(state), state_string(cur_state));
1195}
1196#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1197#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1198
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001199void assert_pipe(struct drm_i915_private *dev_priv,
1200 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001201{
1202 int reg;
1203 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001204 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001205 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1206 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001207
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001208 /* if we need the pipe quirk it must be always on */
1209 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1210 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001211 state = true;
1212
Imre Deakda7e29b2014-02-18 00:02:02 +02001213 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001214 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001215 cur_state = false;
1216 } else {
1217 reg = PIPECONF(cpu_transcoder);
1218 val = I915_READ(reg);
1219 cur_state = !!(val & PIPECONF_ENABLE);
1220 }
1221
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001222 WARN(cur_state != state,
1223 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001224 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225}
1226
Chris Wilson931872f2012-01-16 23:01:13 +00001227static void assert_plane(struct drm_i915_private *dev_priv,
1228 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229{
1230 int reg;
1231 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001232 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001233
1234 reg = DSPCNTR(plane);
1235 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001236 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1237 WARN(cur_state != state,
1238 "plane %c assertion failure (expected %s, current %s)\n",
1239 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240}
1241
Chris Wilson931872f2012-01-16 23:01:13 +00001242#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1243#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe)
1247{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001248 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 int reg, i;
1250 u32 val;
1251 int cur_pipe;
1252
Ville Syrjälä653e1022013-06-04 13:49:05 +03001253 /* Primary planes are fixed to pipes on gen4+ */
1254 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001255 reg = DSPCNTR(pipe);
1256 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001257 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001258 "plane %c assertion failure, should be disabled but not\n",
1259 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001260 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001261 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001262
Jesse Barnesb24e7172011-01-04 15:09:30 -08001263 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001264 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265 reg = DSPCNTR(i);
1266 val = I915_READ(reg);
1267 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1268 DISPPLANE_SEL_PIPE_SHIFT;
1269 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1271 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272 }
1273}
1274
Jesse Barnes19332d72013-03-28 09:55:38 -07001275static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1276 enum pipe pipe)
1277{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001278 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001279 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001280 u32 val;
1281
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001282 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001283 for_each_sprite(pipe, sprite) {
1284 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001285 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001286 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001287 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001288 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001289 }
1290 } else if (INTEL_INFO(dev)->gen >= 7) {
1291 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001292 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001293 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001294 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001295 plane_name(pipe), pipe_name(pipe));
1296 } else if (INTEL_INFO(dev)->gen >= 5) {
1297 reg = DVSCNTR(pipe);
1298 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001299 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001300 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1301 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001302 }
1303}
1304
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001305static void assert_vblank_disabled(struct drm_crtc *crtc)
1306{
1307 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1308 drm_crtc_vblank_put(crtc);
1309}
1310
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001311static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001312{
1313 u32 val;
1314 bool enabled;
1315
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001316 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001317
Jesse Barnes92f25842011-01-04 15:09:34 -08001318 val = I915_READ(PCH_DREF_CONTROL);
1319 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1320 DREF_SUPERSPREAD_SOURCE_MASK));
1321 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1322}
1323
Daniel Vetterab9412b2013-05-03 11:49:46 +02001324static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1325 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001326{
1327 int reg;
1328 u32 val;
1329 bool enabled;
1330
Daniel Vetterab9412b2013-05-03 11:49:46 +02001331 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001332 val = I915_READ(reg);
1333 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001334 WARN(enabled,
1335 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1336 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001337}
1338
Keith Packard4e634382011-08-06 10:39:45 -07001339static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1340 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001341{
1342 if ((val & DP_PORT_EN) == 0)
1343 return false;
1344
1345 if (HAS_PCH_CPT(dev_priv->dev)) {
1346 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1347 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1348 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1349 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001350 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1351 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1352 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001353 } else {
1354 if ((val & DP_PIPE_MASK) != (pipe << 30))
1355 return false;
1356 }
1357 return true;
1358}
1359
Keith Packard1519b992011-08-06 10:35:34 -07001360static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1361 enum pipe pipe, u32 val)
1362{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001363 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001364 return false;
1365
1366 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001367 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001368 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001369 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1370 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1371 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001372 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001373 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001374 return false;
1375 }
1376 return true;
1377}
1378
1379static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1380 enum pipe pipe, u32 val)
1381{
1382 if ((val & LVDS_PORT_EN) == 0)
1383 return false;
1384
1385 if (HAS_PCH_CPT(dev_priv->dev)) {
1386 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1387 return false;
1388 } else {
1389 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1390 return false;
1391 }
1392 return true;
1393}
1394
1395static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe, u32 val)
1397{
1398 if ((val & ADPA_DAC_ENABLE) == 0)
1399 return false;
1400 if (HAS_PCH_CPT(dev_priv->dev)) {
1401 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1402 return false;
1403 } else {
1404 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1405 return false;
1406 }
1407 return true;
1408}
1409
Jesse Barnes291906f2011-02-02 12:28:03 -08001410static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001411 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001412{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001413 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001414 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001417
Daniel Vetter75c5da22012-09-10 21:58:29 +02001418 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1419 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001420 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001421}
1422
1423static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1424 enum pipe pipe, int reg)
1425{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001426 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001427 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001428 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001429 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001430
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001431 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001432 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001433 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001434}
1435
1436static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1437 enum pipe pipe)
1438{
1439 int reg;
1440 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001441
Keith Packardf0575e92011-07-25 22:12:43 -07001442 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1443 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1444 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001445
1446 reg = PCH_ADPA;
1447 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001448 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001449 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001450 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001451
1452 reg = PCH_LVDS;
1453 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001454 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001455 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001456 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001457
Paulo Zanonie2debe92013-02-18 19:00:27 -03001458 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1459 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1460 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001461}
1462
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001463static void intel_init_dpio(struct drm_device *dev)
1464{
1465 struct drm_i915_private *dev_priv = dev->dev_private;
1466
1467 if (!IS_VALLEYVIEW(dev))
1468 return;
1469
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001470 /*
1471 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1472 * CHV x1 PHY (DP/HDMI D)
1473 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1474 */
1475 if (IS_CHERRYVIEW(dev)) {
1476 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1477 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1478 } else {
1479 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1480 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001481}
1482
Daniel Vetter426115c2013-07-11 22:13:42 +02001483static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001484{
Daniel Vetter426115c2013-07-11 22:13:42 +02001485 struct drm_device *dev = crtc->base.dev;
1486 struct drm_i915_private *dev_priv = dev->dev_private;
1487 int reg = DPLL(crtc->pipe);
1488 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001489
Daniel Vetter426115c2013-07-11 22:13:42 +02001490 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001491
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001492 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001493 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1494
1495 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001496 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001497 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001498
Daniel Vetter426115c2013-07-11 22:13:42 +02001499 I915_WRITE(reg, dpll);
1500 POSTING_READ(reg);
1501 udelay(150);
1502
1503 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1504 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1505
1506 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1507 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001508
1509 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001510 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001511 POSTING_READ(reg);
1512 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001513 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001514 POSTING_READ(reg);
1515 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001516 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001517 POSTING_READ(reg);
1518 udelay(150); /* wait for warmup */
1519}
1520
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001521static void chv_enable_pll(struct intel_crtc *crtc)
1522{
1523 struct drm_device *dev = crtc->base.dev;
1524 struct drm_i915_private *dev_priv = dev->dev_private;
1525 int pipe = crtc->pipe;
1526 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001527 u32 tmp;
1528
1529 assert_pipe_disabled(dev_priv, crtc->pipe);
1530
1531 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1532
1533 mutex_lock(&dev_priv->dpio_lock);
1534
1535 /* Enable back the 10bit clock to display controller */
1536 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1537 tmp |= DPIO_DCLKP_EN;
1538 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1539
1540 /*
1541 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1542 */
1543 udelay(1);
1544
1545 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001546 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001547
1548 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001549 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001550 DRM_ERROR("PLL %d failed to lock\n", pipe);
1551
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001552 /* not sure when this should be written */
1553 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1554 POSTING_READ(DPLL_MD(pipe));
1555
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556 mutex_unlock(&dev_priv->dpio_lock);
1557}
1558
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559static int intel_num_dvo_pipes(struct drm_device *dev)
1560{
1561 struct intel_crtc *crtc;
1562 int count = 0;
1563
1564 for_each_intel_crtc(dev, crtc)
1565 count += crtc->active &&
1566 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO);
1567
1568 return count;
1569}
1570
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001572{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001573 struct drm_device *dev = crtc->base.dev;
1574 struct drm_i915_private *dev_priv = dev->dev_private;
1575 int reg = DPLL(crtc->pipe);
1576 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001577
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001578 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001579
1580 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001581 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001582
1583 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001584 if (IS_MOBILE(dev) && !IS_I830(dev))
1585 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001586
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001587 /* Enable DVO 2x clock on both PLLs if necessary */
1588 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1589 /*
1590 * It appears to be important that we don't enable this
1591 * for the current pipe before otherwise configuring the
1592 * PLL. No idea how this should be handled if multiple
1593 * DVO outputs are enabled simultaneosly.
1594 */
1595 dpll |= DPLL_DVO_2X_MODE;
1596 I915_WRITE(DPLL(!crtc->pipe),
1597 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1598 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599
1600 /* Wait for the clocks to stabilize. */
1601 POSTING_READ(reg);
1602 udelay(150);
1603
1604 if (INTEL_INFO(dev)->gen >= 4) {
1605 I915_WRITE(DPLL_MD(crtc->pipe),
1606 crtc->config.dpll_hw_state.dpll_md);
1607 } else {
1608 /* The pixel multiplier can only be updated once the
1609 * DPLL is enabled and the clocks are stable.
1610 *
1611 * So write it again.
1612 */
1613 I915_WRITE(reg, dpll);
1614 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
1616 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001617 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618 POSTING_READ(reg);
1619 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001620 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001621 POSTING_READ(reg);
1622 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001623 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001624 POSTING_READ(reg);
1625 udelay(150); /* wait for warmup */
1626}
1627
1628/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001629 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001630 * @dev_priv: i915 private structure
1631 * @pipe: pipe PLL to disable
1632 *
1633 * Disable the PLL for @pipe, making sure the pipe is off first.
1634 *
1635 * Note! This is for pre-ILK only.
1636 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001637static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001638{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 enum pipe pipe = crtc->pipe;
1642
1643 /* Disable DVO 2x clock on both PLLs if necessary */
1644 if (IS_I830(dev) &&
1645 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO) &&
1646 intel_num_dvo_pipes(dev) == 1) {
1647 I915_WRITE(DPLL(PIPE_B),
1648 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1649 I915_WRITE(DPLL(PIPE_A),
1650 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1651 }
1652
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001653 /* Don't disable pipe or pipe PLLs if needed */
1654 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1655 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 return;
1657
1658 /* Make sure the pipe isn't still relying on us */
1659 assert_pipe_disabled(dev_priv, pipe);
1660
Daniel Vetter50b44a42013-06-05 13:34:33 +02001661 I915_WRITE(DPLL(pipe), 0);
1662 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663}
1664
Jesse Barnesf6071162013-10-01 10:41:38 -07001665static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1666{
1667 u32 val = 0;
1668
1669 /* Make sure the pipe isn't still relying on us */
1670 assert_pipe_disabled(dev_priv, pipe);
1671
Imre Deake5cbfbf2014-01-09 17:08:16 +02001672 /*
1673 * Leave integrated clock source and reference clock enabled for pipe B.
1674 * The latter is needed for VGA hotplug / manual detection.
1675 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001676 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001677 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001678 I915_WRITE(DPLL(pipe), val);
1679 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001680
1681}
1682
1683static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1684{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001685 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001686 u32 val;
1687
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001688 /* Make sure the pipe isn't still relying on us */
1689 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001690
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001691 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001692 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001693 if (pipe != PIPE_A)
1694 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1695 I915_WRITE(DPLL(pipe), val);
1696 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001697
1698 mutex_lock(&dev_priv->dpio_lock);
1699
1700 /* Disable 10bit clock to display controller */
1701 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1702 val &= ~DPIO_DCLKP_EN;
1703 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1704
Ville Syrjälä61407f62014-05-27 16:32:55 +03001705 /* disable left/right clock distribution */
1706 if (pipe != PIPE_B) {
1707 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1708 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1709 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1710 } else {
1711 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1712 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1713 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1714 }
1715
Ville Syrjäläd7520482014-04-09 13:28:59 +03001716 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001717}
1718
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001719void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1720 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001721{
1722 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001723 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001724
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001725 switch (dport->port) {
1726 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001727 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001728 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001729 break;
1730 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001732 dpll_reg = DPLL(0);
1733 break;
1734 case PORT_D:
1735 port_mask = DPLL_PORTD_READY_MASK;
1736 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001737 break;
1738 default:
1739 BUG();
1740 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001741
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001742 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001743 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001744 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001745}
1746
Daniel Vetterb14b1052014-04-24 23:55:13 +02001747static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1748{
1749 struct drm_device *dev = crtc->base.dev;
1750 struct drm_i915_private *dev_priv = dev->dev_private;
1751 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1752
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001753 if (WARN_ON(pll == NULL))
1754 return;
1755
Daniel Vetterb14b1052014-04-24 23:55:13 +02001756 WARN_ON(!pll->refcount);
1757 if (pll->active == 0) {
1758 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1759 WARN_ON(pll->on);
1760 assert_shared_dpll_disabled(dev_priv, pll);
1761
1762 pll->mode_set(dev_priv, pll);
1763 }
1764}
1765
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001766/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001767 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001768 * @dev_priv: i915 private structure
1769 * @pipe: pipe PLL to enable
1770 *
1771 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1772 * drives the transcoder clock.
1773 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001774static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001775{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001776 struct drm_device *dev = crtc->base.dev;
1777 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001778 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001779
Daniel Vetter87a875b2013-06-05 13:34:19 +02001780 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001781 return;
1782
1783 if (WARN_ON(pll->refcount == 0))
1784 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001785
Damien Lespiau74dd6922014-07-29 18:06:17 +01001786 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001787 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001788 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001789
Daniel Vettercdbd2312013-06-05 13:34:03 +02001790 if (pll->active++) {
1791 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001792 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001793 return;
1794 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001795 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001796
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001797 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1798
Daniel Vetter46edb022013-06-05 13:34:12 +02001799 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001800 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001801 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001802}
1803
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001804static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001805{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001806 struct drm_device *dev = crtc->base.dev;
1807 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001808 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001809
Jesse Barnes92f25842011-01-04 15:09:34 -08001810 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001811 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001812 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001813 return;
1814
Chris Wilson48da64a2012-05-13 20:16:12 +01001815 if (WARN_ON(pll->refcount == 0))
1816 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001817
Daniel Vetter46edb022013-06-05 13:34:12 +02001818 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1819 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001820 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001821
Chris Wilson48da64a2012-05-13 20:16:12 +01001822 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001823 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001824 return;
1825 }
1826
Daniel Vettere9d69442013-06-05 13:34:15 +02001827 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001828 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001829 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001830 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001831
Daniel Vetter46edb022013-06-05 13:34:12 +02001832 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001833 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001834 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001835
1836 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001837}
1838
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001839static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1840 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001841{
Daniel Vetter23670b322012-11-01 09:15:30 +01001842 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001843 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001845 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001846
1847 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001848 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001849
1850 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001851 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001852 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001853
1854 /* FDI must be feeding us bits for PCH ports */
1855 assert_fdi_tx_enabled(dev_priv, pipe);
1856 assert_fdi_rx_enabled(dev_priv, pipe);
1857
Daniel Vetter23670b322012-11-01 09:15:30 +01001858 if (HAS_PCH_CPT(dev)) {
1859 /* Workaround: Set the timing override bit before enabling the
1860 * pch transcoder. */
1861 reg = TRANS_CHICKEN2(pipe);
1862 val = I915_READ(reg);
1863 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1864 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001865 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001866
Daniel Vetterab9412b2013-05-03 11:49:46 +02001867 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001868 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001869 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001870
1871 if (HAS_PCH_IBX(dev_priv->dev)) {
1872 /*
1873 * make the BPC in transcoder be consistent with
1874 * that in pipeconf reg.
1875 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001876 val &= ~PIPECONF_BPC_MASK;
1877 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001878 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001879
1880 val &= ~TRANS_INTERLACE_MASK;
1881 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001882 if (HAS_PCH_IBX(dev_priv->dev) &&
1883 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1884 val |= TRANS_LEGACY_INTERLACED_ILK;
1885 else
1886 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001887 else
1888 val |= TRANS_PROGRESSIVE;
1889
Jesse Barnes040484a2011-01-03 12:14:26 -08001890 I915_WRITE(reg, val | TRANS_ENABLE);
1891 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001892 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001893}
1894
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001895static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001896 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001897{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001898 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001899
1900 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001901 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001903 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001904 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001905 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001906
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001907 /* Workaround: set timing override bit. */
1908 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001909 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001910 I915_WRITE(_TRANSA_CHICKEN2, val);
1911
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001912 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001913 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001914
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001915 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1916 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001917 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001918 else
1919 val |= TRANS_PROGRESSIVE;
1920
Daniel Vetterab9412b2013-05-03 11:49:46 +02001921 I915_WRITE(LPT_TRANSCONF, val);
1922 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001923 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924}
1925
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001926static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1927 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001928{
Daniel Vetter23670b322012-11-01 09:15:30 +01001929 struct drm_device *dev = dev_priv->dev;
1930 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001931
1932 /* FDI relies on the transcoder */
1933 assert_fdi_tx_disabled(dev_priv, pipe);
1934 assert_fdi_rx_disabled(dev_priv, pipe);
1935
Jesse Barnes291906f2011-02-02 12:28:03 -08001936 /* Ports must be off as well */
1937 assert_pch_ports_disabled(dev_priv, pipe);
1938
Daniel Vetterab9412b2013-05-03 11:49:46 +02001939 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001940 val = I915_READ(reg);
1941 val &= ~TRANS_ENABLE;
1942 I915_WRITE(reg, val);
1943 /* wait for PCH transcoder off, transcoder state */
1944 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001945 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001946
1947 if (!HAS_PCH_IBX(dev)) {
1948 /* Workaround: Clear the timing override chicken bit again. */
1949 reg = TRANS_CHICKEN2(pipe);
1950 val = I915_READ(reg);
1951 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1952 I915_WRITE(reg, val);
1953 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001954}
1955
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001956static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001957{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001958 u32 val;
1959
Daniel Vetterab9412b2013-05-03 11:49:46 +02001960 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001961 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001962 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001963 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001964 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001965 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001966
1967 /* Workaround: clear timing override bit. */
1968 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001969 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001970 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001971}
1972
1973/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001974 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001975 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001977 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001979 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001980static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001981{
Paulo Zanoni03722642014-01-17 13:51:09 -02001982 struct drm_device *dev = crtc->base.dev;
1983 struct drm_i915_private *dev_priv = dev->dev_private;
1984 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001985 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1986 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001987 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001988 int reg;
1989 u32 val;
1990
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001991 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001992 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001993 assert_sprites_disabled(dev_priv, pipe);
1994
Paulo Zanoni681e5812012-12-06 11:12:38 -02001995 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001996 pch_transcoder = TRANSCODER_A;
1997 else
1998 pch_transcoder = pipe;
1999
Jesse Barnesb24e7172011-01-04 15:09:30 -08002000 /*
2001 * A pipe without a PLL won't actually be able to drive bits from
2002 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2003 * need the check.
2004 */
2005 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002006 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002007 assert_dsi_pll_enabled(dev_priv);
2008 else
2009 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002010 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002011 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002012 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002013 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002014 assert_fdi_tx_pll_enabled(dev_priv,
2015 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002016 }
2017 /* FIXME: assert CPU port conditions for SNB+ */
2018 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002019
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002020 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002021 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002022 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002023 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2024 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002025 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002026 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002027
2028 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002029 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002030}
2031
2032/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002033 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002034 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002036 * Disable the pipe of @crtc, making sure that various hardware
2037 * specific requirements are met, if applicable, e.g. plane
2038 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002039 *
2040 * Will wait until the pipe has shut down before returning.
2041 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002042static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002043{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002044 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2045 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2046 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047 int reg;
2048 u32 val;
2049
2050 /*
2051 * Make sure planes won't keep trying to pump pixels to us,
2052 * or we might hang the display.
2053 */
2054 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002055 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002056 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002057
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002058 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002060 if ((val & PIPECONF_ENABLE) == 0)
2061 return;
2062
Ville Syrjälä67adc642014-08-15 01:21:57 +03002063 /*
2064 * Double wide has implications for planes
2065 * so best keep it disabled when not needed.
2066 */
2067 if (crtc->config.double_wide)
2068 val &= ~PIPECONF_DOUBLE_WIDE;
2069
2070 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002071 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2072 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002073 val &= ~PIPECONF_ENABLE;
2074
2075 I915_WRITE(reg, val);
2076 if ((val & PIPECONF_ENABLE) == 0)
2077 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002078}
2079
Keith Packardd74362c2011-07-28 14:47:14 -07002080/*
2081 * Plane regs are double buffered, going from enabled->disabled needs a
2082 * trigger in order to latch. The display address reg provides this.
2083 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002084void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2085 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002086{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002087 struct drm_device *dev = dev_priv->dev;
2088 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002089
2090 I915_WRITE(reg, I915_READ(reg));
2091 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002092}
2093
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002095 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002096 * @plane: plane to be enabled
2097 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002099 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002100 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002101static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2102 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002104 struct drm_device *dev = plane->dev;
2105 struct drm_i915_private *dev_priv = dev->dev_private;
2106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107
2108 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002109 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002111 if (intel_crtc->primary_enabled)
2112 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002113
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002114 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002115
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002116 dev_priv->display.update_primary_plane(crtc, plane->fb,
2117 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002118
2119 /*
2120 * BDW signals flip done immediately if the plane
2121 * is disabled, even if the plane enable is already
2122 * armed to occur at the next vblank :(
2123 */
2124 if (IS_BROADWELL(dev))
2125 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126}
2127
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002129 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002130 * @plane: plane to be disabled
2131 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002133 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002134 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002135static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2136 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002137{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002138 struct drm_device *dev = plane->dev;
2139 struct drm_i915_private *dev_priv = dev->dev_private;
2140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2141
2142 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002143
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002144 if (!intel_crtc->primary_enabled)
2145 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002146
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002147 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002148
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002149 dev_priv->display.update_primary_plane(crtc, plane->fb,
2150 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151}
2152
Chris Wilson693db182013-03-05 14:52:39 +00002153static bool need_vtd_wa(struct drm_device *dev)
2154{
2155#ifdef CONFIG_INTEL_IOMMU
2156 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2157 return true;
2158#endif
2159 return false;
2160}
2161
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002162static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2163{
2164 int tile_height;
2165
2166 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2167 return ALIGN(height, tile_height);
2168}
2169
Chris Wilson127bd2a2010-07-23 23:32:05 +01002170int
Chris Wilson48b956c2010-09-14 12:50:34 +01002171intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002172 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002173 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002174{
Chris Wilsonce453d82011-02-21 14:43:56 +00002175 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002176 u32 alignment;
2177 int ret;
2178
Matt Roperebcdd392014-07-09 16:22:11 -07002179 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2180
Chris Wilson05394f32010-11-08 19:18:58 +00002181 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002182 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002183 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2184 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002185 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002186 alignment = 4 * 1024;
2187 else
2188 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189 break;
2190 case I915_TILING_X:
2191 /* pin() will align the object as required by fence */
2192 alignment = 0;
2193 break;
2194 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002195 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002196 return -EINVAL;
2197 default:
2198 BUG();
2199 }
2200
Chris Wilson693db182013-03-05 14:52:39 +00002201 /* Note that the w/a also requires 64 PTE of padding following the
2202 * bo. We currently fill all unused PTE with the shadow page and so
2203 * we should always have valid PTE following the scanout preventing
2204 * the VT-d warning.
2205 */
2206 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2207 alignment = 256 * 1024;
2208
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002209 /*
2210 * Global gtt pte registers are special registers which actually forward
2211 * writes to a chunk of system memory. Which means that there is no risk
2212 * that the register values disappear as soon as we call
2213 * intel_runtime_pm_put(), so it is correct to wrap only the
2214 * pin/unpin/fence and not more.
2215 */
2216 intel_runtime_pm_get(dev_priv);
2217
Chris Wilsonce453d82011-02-21 14:43:56 +00002218 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002219 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002220 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002221 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222
2223 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2224 * fence, whereas 965+ only requires a fence if using
2225 * framebuffer compression. For simplicity, we always install
2226 * a fence as the cost is not that onerous.
2227 */
Chris Wilson06d98132012-04-17 15:31:24 +01002228 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002229 if (ret)
2230 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002231
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002232 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002233
Chris Wilsonce453d82011-02-21 14:43:56 +00002234 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002235 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002236 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002237
2238err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002239 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002240err_interruptible:
2241 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002242 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002243 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002244}
2245
Chris Wilson1690e1e2011-12-14 13:57:08 +01002246void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2247{
Matt Roperebcdd392014-07-09 16:22:11 -07002248 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2249
Chris Wilson1690e1e2011-12-14 13:57:08 +01002250 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002251 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002252}
2253
Daniel Vetterc2c75132012-07-05 12:17:30 +02002254/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2255 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002256unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2257 unsigned int tiling_mode,
2258 unsigned int cpp,
2259 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002260{
Chris Wilsonbc752862013-02-21 20:04:31 +00002261 if (tiling_mode != I915_TILING_NONE) {
2262 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002263
Chris Wilsonbc752862013-02-21 20:04:31 +00002264 tile_rows = *y / 8;
2265 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002266
Chris Wilsonbc752862013-02-21 20:04:31 +00002267 tiles = *x / (512/cpp);
2268 *x %= 512/cpp;
2269
2270 return tile_rows * pitch * 8 + tiles * 4096;
2271 } else {
2272 unsigned int offset;
2273
2274 offset = *y * pitch + *x * cpp;
2275 *y = 0;
2276 *x = (offset & 4095) / cpp;
2277 return offset & -4096;
2278 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002279}
2280
Jesse Barnes46f297f2014-03-07 08:57:48 -08002281int intel_format_to_fourcc(int format)
2282{
2283 switch (format) {
2284 case DISPPLANE_8BPP:
2285 return DRM_FORMAT_C8;
2286 case DISPPLANE_BGRX555:
2287 return DRM_FORMAT_XRGB1555;
2288 case DISPPLANE_BGRX565:
2289 return DRM_FORMAT_RGB565;
2290 default:
2291 case DISPPLANE_BGRX888:
2292 return DRM_FORMAT_XRGB8888;
2293 case DISPPLANE_RGBX888:
2294 return DRM_FORMAT_XBGR8888;
2295 case DISPPLANE_BGRX101010:
2296 return DRM_FORMAT_XRGB2101010;
2297 case DISPPLANE_RGBX101010:
2298 return DRM_FORMAT_XBGR2101010;
2299 }
2300}
2301
Jesse Barnes484b41d2014-03-07 08:57:55 -08002302static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002303 struct intel_plane_config *plane_config)
2304{
2305 struct drm_device *dev = crtc->base.dev;
2306 struct drm_i915_gem_object *obj = NULL;
2307 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2308 u32 base = plane_config->base;
2309
Chris Wilsonff2652e2014-03-10 08:07:02 +00002310 if (plane_config->size == 0)
2311 return false;
2312
Jesse Barnes46f297f2014-03-07 08:57:48 -08002313 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2314 plane_config->size);
2315 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002316 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002317
2318 if (plane_config->tiled) {
2319 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002320 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002321 }
2322
Dave Airlie66e514c2014-04-03 07:51:54 +10002323 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2324 mode_cmd.width = crtc->base.primary->fb->width;
2325 mode_cmd.height = crtc->base.primary->fb->height;
2326 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002327
2328 mutex_lock(&dev->struct_mutex);
2329
Dave Airlie66e514c2014-04-03 07:51:54 +10002330 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002331 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002332 DRM_DEBUG_KMS("intel fb init failed\n");
2333 goto out_unref_obj;
2334 }
2335
Daniel Vettera071fa02014-06-18 23:28:09 +02002336 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002338
2339 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2340 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002341
2342out_unref_obj:
2343 drm_gem_object_unreference(&obj->base);
2344 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002345 return false;
2346}
2347
2348static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2349 struct intel_plane_config *plane_config)
2350{
2351 struct drm_device *dev = intel_crtc->base.dev;
2352 struct drm_crtc *c;
2353 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002354 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002355
Dave Airlie66e514c2014-04-03 07:51:54 +10002356 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002357 return;
2358
2359 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2360 return;
2361
Dave Airlie66e514c2014-04-03 07:51:54 +10002362 kfree(intel_crtc->base.primary->fb);
2363 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002364
2365 /*
2366 * Failed to alloc the obj, check to see if we should share
2367 * an fb with another CRTC instead
2368 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002369 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002370 i = to_intel_crtc(c);
2371
2372 if (c == &intel_crtc->base)
2373 continue;
2374
Matt Roper2ff8fde2014-07-08 07:50:07 -07002375 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002376 continue;
2377
Matt Roper2ff8fde2014-07-08 07:50:07 -07002378 obj = intel_fb_obj(c->primary->fb);
2379 if (obj == NULL)
2380 continue;
2381
2382 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002383 drm_framebuffer_reference(c->primary->fb);
2384 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002385 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002386 break;
2387 }
2388 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002389}
2390
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002391static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2392 struct drm_framebuffer *fb,
2393 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002394{
2395 struct drm_device *dev = crtc->dev;
2396 struct drm_i915_private *dev_priv = dev->dev_private;
2397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002398 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002399 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002400 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002401 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002402 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302403 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002404
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002405 if (!intel_crtc->primary_enabled) {
2406 I915_WRITE(reg, 0);
2407 if (INTEL_INFO(dev)->gen >= 4)
2408 I915_WRITE(DSPSURF(plane), 0);
2409 else
2410 I915_WRITE(DSPADDR(plane), 0);
2411 POSTING_READ(reg);
2412 return;
2413 }
2414
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002415 obj = intel_fb_obj(fb);
2416 if (WARN_ON(obj == NULL))
2417 return;
2418
2419 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2420
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002421 dspcntr = DISPPLANE_GAMMA_ENABLE;
2422
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002423 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002424
2425 if (INTEL_INFO(dev)->gen < 4) {
2426 if (intel_crtc->pipe == PIPE_B)
2427 dspcntr |= DISPPLANE_SEL_PIPE_B;
2428
2429 /* pipesrc and dspsize control the size that is scaled from,
2430 * which should always be the user's requested size.
2431 */
2432 I915_WRITE(DSPSIZE(plane),
2433 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2434 (intel_crtc->config.pipe_src_w - 1));
2435 I915_WRITE(DSPPOS(plane), 0);
2436 }
2437
Ville Syrjälä57779d02012-10-31 17:50:14 +02002438 switch (fb->pixel_format) {
2439 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002440 dspcntr |= DISPPLANE_8BPP;
2441 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002442 case DRM_FORMAT_XRGB1555:
2443 case DRM_FORMAT_ARGB1555:
2444 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002445 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002446 case DRM_FORMAT_RGB565:
2447 dspcntr |= DISPPLANE_BGRX565;
2448 break;
2449 case DRM_FORMAT_XRGB8888:
2450 case DRM_FORMAT_ARGB8888:
2451 dspcntr |= DISPPLANE_BGRX888;
2452 break;
2453 case DRM_FORMAT_XBGR8888:
2454 case DRM_FORMAT_ABGR8888:
2455 dspcntr |= DISPPLANE_RGBX888;
2456 break;
2457 case DRM_FORMAT_XRGB2101010:
2458 case DRM_FORMAT_ARGB2101010:
2459 dspcntr |= DISPPLANE_BGRX101010;
2460 break;
2461 case DRM_FORMAT_XBGR2101010:
2462 case DRM_FORMAT_ABGR2101010:
2463 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002464 break;
2465 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002466 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002467 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002468
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002469 if (INTEL_INFO(dev)->gen >= 4 &&
2470 obj->tiling_mode != I915_TILING_NONE)
2471 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002472
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002473 if (IS_G4X(dev))
2474 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2475
Ville Syrjäläb98971272014-08-27 16:51:22 +03002476 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002477
Daniel Vetterc2c75132012-07-05 12:17:30 +02002478 if (INTEL_INFO(dev)->gen >= 4) {
2479 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002480 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002481 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002482 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002483 linear_offset -= intel_crtc->dspaddr_offset;
2484 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002485 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002486 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002487
Sonika Jindal48404c12014-08-22 14:06:04 +05302488 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2489 dspcntr |= DISPPLANE_ROTATE_180;
2490
2491 x += (intel_crtc->config.pipe_src_w - 1);
2492 y += (intel_crtc->config.pipe_src_h - 1);
2493
2494 /* Finding the last pixel of the last line of the display
2495 data and adding to linear_offset*/
2496 linear_offset +=
2497 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2498 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2499 }
2500
2501 I915_WRITE(reg, dspcntr);
2502
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002503 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2504 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2505 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002506 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002507 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002508 I915_WRITE(DSPSURF(plane),
2509 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002511 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002512 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002513 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002515}
2516
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002517static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2518 struct drm_framebuffer *fb,
2519 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002520{
2521 struct drm_device *dev = crtc->dev;
2522 struct drm_i915_private *dev_priv = dev->dev_private;
2523 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002524 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002525 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002526 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002527 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002528 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302529 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002530
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002531 if (!intel_crtc->primary_enabled) {
2532 I915_WRITE(reg, 0);
2533 I915_WRITE(DSPSURF(plane), 0);
2534 POSTING_READ(reg);
2535 return;
2536 }
2537
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002538 obj = intel_fb_obj(fb);
2539 if (WARN_ON(obj == NULL))
2540 return;
2541
2542 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2543
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002544 dspcntr = DISPPLANE_GAMMA_ENABLE;
2545
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002546 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002547
2548 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2549 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2550
Ville Syrjälä57779d02012-10-31 17:50:14 +02002551 switch (fb->pixel_format) {
2552 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002553 dspcntr |= DISPPLANE_8BPP;
2554 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002555 case DRM_FORMAT_RGB565:
2556 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002557 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002558 case DRM_FORMAT_XRGB8888:
2559 case DRM_FORMAT_ARGB8888:
2560 dspcntr |= DISPPLANE_BGRX888;
2561 break;
2562 case DRM_FORMAT_XBGR8888:
2563 case DRM_FORMAT_ABGR8888:
2564 dspcntr |= DISPPLANE_RGBX888;
2565 break;
2566 case DRM_FORMAT_XRGB2101010:
2567 case DRM_FORMAT_ARGB2101010:
2568 dspcntr |= DISPPLANE_BGRX101010;
2569 break;
2570 case DRM_FORMAT_XBGR2101010:
2571 case DRM_FORMAT_ABGR2101010:
2572 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002573 break;
2574 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002575 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002576 }
2577
2578 if (obj->tiling_mode != I915_TILING_NONE)
2579 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002580
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002581 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002582 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002583
Ville Syrjäläb98971272014-08-27 16:51:22 +03002584 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002585 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002586 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002587 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002588 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002589 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302590 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2591 dspcntr |= DISPPLANE_ROTATE_180;
2592
2593 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2594 x += (intel_crtc->config.pipe_src_w - 1);
2595 y += (intel_crtc->config.pipe_src_h - 1);
2596
2597 /* Finding the last pixel of the last line of the display
2598 data and adding to linear_offset*/
2599 linear_offset +=
2600 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2601 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2602 }
2603 }
2604
2605 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002606
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002607 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2608 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2609 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002610 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002611 I915_WRITE(DSPSURF(plane),
2612 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002613 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002614 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2615 } else {
2616 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2617 I915_WRITE(DSPLINOFF(plane), linear_offset);
2618 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002619 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002620}
2621
2622/* Assume fb object is pinned & idle & fenced and just update base pointers */
2623static int
2624intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2625 int x, int y, enum mode_set_atomic state)
2626{
2627 struct drm_device *dev = crtc->dev;
2628 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002629
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002630 if (dev_priv->display.disable_fbc)
2631 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002632
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002633 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2634
2635 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002636}
2637
Ville Syrjälä96a02912013-02-18 19:08:49 +02002638void intel_display_handle_reset(struct drm_device *dev)
2639{
2640 struct drm_i915_private *dev_priv = dev->dev_private;
2641 struct drm_crtc *crtc;
2642
2643 /*
2644 * Flips in the rings have been nuked by the reset,
2645 * so complete all pending flips so that user space
2646 * will get its events and not get stuck.
2647 *
2648 * Also update the base address of all primary
2649 * planes to the the last fb to make sure we're
2650 * showing the correct fb after a reset.
2651 *
2652 * Need to make two loops over the crtcs so that we
2653 * don't try to grab a crtc mutex before the
2654 * pending_flip_queue really got woken up.
2655 */
2656
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002657 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2659 enum plane plane = intel_crtc->plane;
2660
2661 intel_prepare_page_flip(dev, plane);
2662 intel_finish_page_flip_plane(dev, plane);
2663 }
2664
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002665 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2667
Rob Clark51fd3712013-11-19 12:10:12 -05002668 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002669 /*
2670 * FIXME: Once we have proper support for primary planes (and
2671 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002672 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002673 */
Matt Roperf4510a22014-04-01 15:22:40 -07002674 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002675 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002676 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002677 crtc->x,
2678 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002679 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002680 }
2681}
2682
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002683static int
Chris Wilson14667a42012-04-03 17:58:35 +01002684intel_finish_fb(struct drm_framebuffer *old_fb)
2685{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002686 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002687 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2688 bool was_interruptible = dev_priv->mm.interruptible;
2689 int ret;
2690
Chris Wilson14667a42012-04-03 17:58:35 +01002691 /* Big Hammer, we also need to ensure that any pending
2692 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2693 * current scanout is retired before unpinning the old
2694 * framebuffer.
2695 *
2696 * This should only fail upon a hung GPU, in which case we
2697 * can safely continue.
2698 */
2699 dev_priv->mm.interruptible = false;
2700 ret = i915_gem_object_finish_gpu(obj);
2701 dev_priv->mm.interruptible = was_interruptible;
2702
2703 return ret;
2704}
2705
Chris Wilson7d5e3792014-03-04 13:15:08 +00002706static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2707{
2708 struct drm_device *dev = crtc->dev;
2709 struct drm_i915_private *dev_priv = dev->dev_private;
2710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002711 bool pending;
2712
2713 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2714 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2715 return false;
2716
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002717 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002718 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002719 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002720
2721 return pending;
2722}
2723
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002724static void intel_update_pipe_size(struct intel_crtc *crtc)
2725{
2726 struct drm_device *dev = crtc->base.dev;
2727 struct drm_i915_private *dev_priv = dev->dev_private;
2728 const struct drm_display_mode *adjusted_mode;
2729
2730 if (!i915.fastboot)
2731 return;
2732
2733 /*
2734 * Update pipe size and adjust fitter if needed: the reason for this is
2735 * that in compute_mode_changes we check the native mode (not the pfit
2736 * mode) to see if we can flip rather than do a full mode set. In the
2737 * fastboot case, we'll flip, but if we don't update the pipesrc and
2738 * pfit state, we'll end up with a big fb scanned out into the wrong
2739 * sized surface.
2740 *
2741 * To fix this properly, we need to hoist the checks up into
2742 * compute_mode_changes (or above), check the actual pfit state and
2743 * whether the platform allows pfit disable with pipe active, and only
2744 * then update the pipesrc and pfit state, even on the flip path.
2745 */
2746
2747 adjusted_mode = &crtc->config.adjusted_mode;
2748
2749 I915_WRITE(PIPESRC(crtc->pipe),
2750 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2751 (adjusted_mode->crtc_vdisplay - 1));
2752 if (!crtc->config.pch_pfit.enabled &&
2753 (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) ||
2754 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))) {
2755 I915_WRITE(PF_CTL(crtc->pipe), 0);
2756 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2757 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2758 }
2759 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2760 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2761}
2762
Chris Wilson14667a42012-04-03 17:58:35 +01002763static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002764intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002765 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002766{
2767 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002768 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002770 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002771 struct drm_framebuffer *old_fb = crtc->primary->fb;
2772 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2773 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002774 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002775
Chris Wilson7d5e3792014-03-04 13:15:08 +00002776 if (intel_crtc_has_pending_flip(crtc)) {
2777 DRM_ERROR("pipe is still busy with an old pageflip\n");
2778 return -EBUSY;
2779 }
2780
Jesse Barnes79e53942008-11-07 14:24:08 -08002781 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002782 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002783 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002784 return 0;
2785 }
2786
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002787 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002788 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2789 plane_name(intel_crtc->plane),
2790 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002791 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002792 }
2793
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002794 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002795 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2796 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002797 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002798 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002799 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002800 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002801 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002802 return ret;
2803 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002804
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002805 intel_update_pipe_size(intel_crtc);
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002806
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002807 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002808
Daniel Vetterf99d7062014-06-19 16:01:59 +02002809 if (intel_crtc->active)
2810 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2811
Matt Roperf4510a22014-04-01 15:22:40 -07002812 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002813 crtc->x = x;
2814 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002815
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002816 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002817 if (intel_crtc->active && old_fb != fb)
2818 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002819 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002820 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002821 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002822 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002823
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002824 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002825 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002826 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002827
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002828 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002829}
2830
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002831static void intel_fdi_normal_train(struct drm_crtc *crtc)
2832{
2833 struct drm_device *dev = crtc->dev;
2834 struct drm_i915_private *dev_priv = dev->dev_private;
2835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2836 int pipe = intel_crtc->pipe;
2837 u32 reg, temp;
2838
2839 /* enable normal train */
2840 reg = FDI_TX_CTL(pipe);
2841 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002842 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002843 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2844 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002845 } else {
2846 temp &= ~FDI_LINK_TRAIN_NONE;
2847 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002848 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002849 I915_WRITE(reg, temp);
2850
2851 reg = FDI_RX_CTL(pipe);
2852 temp = I915_READ(reg);
2853 if (HAS_PCH_CPT(dev)) {
2854 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2855 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2856 } else {
2857 temp &= ~FDI_LINK_TRAIN_NONE;
2858 temp |= FDI_LINK_TRAIN_NONE;
2859 }
2860 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2861
2862 /* wait one idle pattern time */
2863 POSTING_READ(reg);
2864 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002865
2866 /* IVB wants error correction enabled */
2867 if (IS_IVYBRIDGE(dev))
2868 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2869 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002870}
2871
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002872static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002873{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002874 return crtc->base.enabled && crtc->active &&
2875 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002876}
2877
Daniel Vetter01a415f2012-10-27 15:58:40 +02002878static void ivb_modeset_global_resources(struct drm_device *dev)
2879{
2880 struct drm_i915_private *dev_priv = dev->dev_private;
2881 struct intel_crtc *pipe_B_crtc =
2882 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2883 struct intel_crtc *pipe_C_crtc =
2884 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2885 uint32_t temp;
2886
Daniel Vetter1e833f42013-02-19 22:31:57 +01002887 /*
2888 * When everything is off disable fdi C so that we could enable fdi B
2889 * with all lanes. Note that we don't care about enabled pipes without
2890 * an enabled pch encoder.
2891 */
2892 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2893 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002894 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2895 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2896
2897 temp = I915_READ(SOUTH_CHICKEN1);
2898 temp &= ~FDI_BC_BIFURCATION_SELECT;
2899 DRM_DEBUG_KMS("disabling fdi C rx\n");
2900 I915_WRITE(SOUTH_CHICKEN1, temp);
2901 }
2902}
2903
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002904/* The FDI link training functions for ILK/Ibexpeak. */
2905static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2906{
2907 struct drm_device *dev = crtc->dev;
2908 struct drm_i915_private *dev_priv = dev->dev_private;
2909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2910 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002911 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002912
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002913 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002914 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002915
Adam Jacksone1a44742010-06-25 15:32:14 -04002916 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2917 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002918 reg = FDI_RX_IMR(pipe);
2919 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002920 temp &= ~FDI_RX_SYMBOL_LOCK;
2921 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002922 I915_WRITE(reg, temp);
2923 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002924 udelay(150);
2925
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002926 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002927 reg = FDI_TX_CTL(pipe);
2928 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002929 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2930 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002931 temp &= ~FDI_LINK_TRAIN_NONE;
2932 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002933 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002934
Chris Wilson5eddb702010-09-11 13:48:45 +01002935 reg = FDI_RX_CTL(pipe);
2936 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002937 temp &= ~FDI_LINK_TRAIN_NONE;
2938 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002939 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2940
2941 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002942 udelay(150);
2943
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002944 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002945 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2946 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2947 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002948
Chris Wilson5eddb702010-09-11 13:48:45 +01002949 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002950 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002951 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002952 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2953
2954 if ((temp & FDI_RX_BIT_LOCK)) {
2955 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002956 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002957 break;
2958 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002959 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002960 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002961 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002962
2963 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002964 reg = FDI_TX_CTL(pipe);
2965 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002966 temp &= ~FDI_LINK_TRAIN_NONE;
2967 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002968 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002969
Chris Wilson5eddb702010-09-11 13:48:45 +01002970 reg = FDI_RX_CTL(pipe);
2971 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002972 temp &= ~FDI_LINK_TRAIN_NONE;
2973 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002974 I915_WRITE(reg, temp);
2975
2976 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002977 udelay(150);
2978
Chris Wilson5eddb702010-09-11 13:48:45 +01002979 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002980 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002981 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002982 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2983
2984 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002985 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002986 DRM_DEBUG_KMS("FDI train 2 done.\n");
2987 break;
2988 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002989 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002990 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002991 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002992
2993 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002994
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002995}
2996
Akshay Joshi0206e352011-08-16 15:34:10 -04002997static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002998 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2999 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3000 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3001 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3002};
3003
3004/* The FDI link training functions for SNB/Cougarpoint. */
3005static void gen6_fdi_link_train(struct drm_crtc *crtc)
3006{
3007 struct drm_device *dev = crtc->dev;
3008 struct drm_i915_private *dev_priv = dev->dev_private;
3009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3010 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003011 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003012
Adam Jacksone1a44742010-06-25 15:32:14 -04003013 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3014 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 reg = FDI_RX_IMR(pipe);
3016 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003017 temp &= ~FDI_RX_SYMBOL_LOCK;
3018 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 I915_WRITE(reg, temp);
3020
3021 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003022 udelay(150);
3023
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003024 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003025 reg = FDI_TX_CTL(pipe);
3026 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003027 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3028 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003029 temp &= ~FDI_LINK_TRAIN_NONE;
3030 temp |= FDI_LINK_TRAIN_PATTERN_1;
3031 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3032 /* SNB-B */
3033 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003034 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003035
Daniel Vetterd74cf322012-10-26 10:58:13 +02003036 I915_WRITE(FDI_RX_MISC(pipe),
3037 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3038
Chris Wilson5eddb702010-09-11 13:48:45 +01003039 reg = FDI_RX_CTL(pipe);
3040 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003041 if (HAS_PCH_CPT(dev)) {
3042 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3043 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3044 } else {
3045 temp &= ~FDI_LINK_TRAIN_NONE;
3046 temp |= FDI_LINK_TRAIN_PATTERN_1;
3047 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003048 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3049
3050 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003051 udelay(150);
3052
Akshay Joshi0206e352011-08-16 15:34:10 -04003053 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003054 reg = FDI_TX_CTL(pipe);
3055 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003056 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3057 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003058 I915_WRITE(reg, temp);
3059
3060 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003061 udelay(500);
3062
Sean Paulfa37d392012-03-02 12:53:39 -05003063 for (retry = 0; retry < 5; retry++) {
3064 reg = FDI_RX_IIR(pipe);
3065 temp = I915_READ(reg);
3066 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3067 if (temp & FDI_RX_BIT_LOCK) {
3068 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3069 DRM_DEBUG_KMS("FDI train 1 done.\n");
3070 break;
3071 }
3072 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003073 }
Sean Paulfa37d392012-03-02 12:53:39 -05003074 if (retry < 5)
3075 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003076 }
3077 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003078 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003079
3080 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003081 reg = FDI_TX_CTL(pipe);
3082 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003083 temp &= ~FDI_LINK_TRAIN_NONE;
3084 temp |= FDI_LINK_TRAIN_PATTERN_2;
3085 if (IS_GEN6(dev)) {
3086 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3087 /* SNB-B */
3088 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3089 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003090 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003091
Chris Wilson5eddb702010-09-11 13:48:45 +01003092 reg = FDI_RX_CTL(pipe);
3093 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003094 if (HAS_PCH_CPT(dev)) {
3095 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3096 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3097 } else {
3098 temp &= ~FDI_LINK_TRAIN_NONE;
3099 temp |= FDI_LINK_TRAIN_PATTERN_2;
3100 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003101 I915_WRITE(reg, temp);
3102
3103 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003104 udelay(150);
3105
Akshay Joshi0206e352011-08-16 15:34:10 -04003106 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003107 reg = FDI_TX_CTL(pipe);
3108 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003109 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3110 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003111 I915_WRITE(reg, temp);
3112
3113 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003114 udelay(500);
3115
Sean Paulfa37d392012-03-02 12:53:39 -05003116 for (retry = 0; retry < 5; retry++) {
3117 reg = FDI_RX_IIR(pipe);
3118 temp = I915_READ(reg);
3119 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3120 if (temp & FDI_RX_SYMBOL_LOCK) {
3121 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3122 DRM_DEBUG_KMS("FDI train 2 done.\n");
3123 break;
3124 }
3125 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003126 }
Sean Paulfa37d392012-03-02 12:53:39 -05003127 if (retry < 5)
3128 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003129 }
3130 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003131 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003132
3133 DRM_DEBUG_KMS("FDI train done.\n");
3134}
3135
Jesse Barnes357555c2011-04-28 15:09:55 -07003136/* Manual link training for Ivy Bridge A0 parts */
3137static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3138{
3139 struct drm_device *dev = crtc->dev;
3140 struct drm_i915_private *dev_priv = dev->dev_private;
3141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3142 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003143 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003144
3145 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3146 for train result */
3147 reg = FDI_RX_IMR(pipe);
3148 temp = I915_READ(reg);
3149 temp &= ~FDI_RX_SYMBOL_LOCK;
3150 temp &= ~FDI_RX_BIT_LOCK;
3151 I915_WRITE(reg, temp);
3152
3153 POSTING_READ(reg);
3154 udelay(150);
3155
Daniel Vetter01a415f2012-10-27 15:58:40 +02003156 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3157 I915_READ(FDI_RX_IIR(pipe)));
3158
Jesse Barnes139ccd32013-08-19 11:04:55 -07003159 /* Try each vswing and preemphasis setting twice before moving on */
3160 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3161 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003162 reg = FDI_TX_CTL(pipe);
3163 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003164 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3165 temp &= ~FDI_TX_ENABLE;
3166 I915_WRITE(reg, temp);
3167
3168 reg = FDI_RX_CTL(pipe);
3169 temp = I915_READ(reg);
3170 temp &= ~FDI_LINK_TRAIN_AUTO;
3171 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3172 temp &= ~FDI_RX_ENABLE;
3173 I915_WRITE(reg, temp);
3174
3175 /* enable CPU FDI TX and PCH FDI RX */
3176 reg = FDI_TX_CTL(pipe);
3177 temp = I915_READ(reg);
3178 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3179 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3180 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003181 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003182 temp |= snb_b_fdi_train_param[j/2];
3183 temp |= FDI_COMPOSITE_SYNC;
3184 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3185
3186 I915_WRITE(FDI_RX_MISC(pipe),
3187 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3188
3189 reg = FDI_RX_CTL(pipe);
3190 temp = I915_READ(reg);
3191 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3192 temp |= FDI_COMPOSITE_SYNC;
3193 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3194
3195 POSTING_READ(reg);
3196 udelay(1); /* should be 0.5us */
3197
3198 for (i = 0; i < 4; i++) {
3199 reg = FDI_RX_IIR(pipe);
3200 temp = I915_READ(reg);
3201 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3202
3203 if (temp & FDI_RX_BIT_LOCK ||
3204 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3205 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3206 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3207 i);
3208 break;
3209 }
3210 udelay(1); /* should be 0.5us */
3211 }
3212 if (i == 4) {
3213 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3214 continue;
3215 }
3216
3217 /* Train 2 */
3218 reg = FDI_TX_CTL(pipe);
3219 temp = I915_READ(reg);
3220 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3221 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3222 I915_WRITE(reg, temp);
3223
3224 reg = FDI_RX_CTL(pipe);
3225 temp = I915_READ(reg);
3226 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3227 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003228 I915_WRITE(reg, temp);
3229
3230 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003231 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003232
Jesse Barnes139ccd32013-08-19 11:04:55 -07003233 for (i = 0; i < 4; i++) {
3234 reg = FDI_RX_IIR(pipe);
3235 temp = I915_READ(reg);
3236 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003237
Jesse Barnes139ccd32013-08-19 11:04:55 -07003238 if (temp & FDI_RX_SYMBOL_LOCK ||
3239 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3240 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3241 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3242 i);
3243 goto train_done;
3244 }
3245 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003246 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003247 if (i == 4)
3248 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003249 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003250
Jesse Barnes139ccd32013-08-19 11:04:55 -07003251train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003252 DRM_DEBUG_KMS("FDI train done.\n");
3253}
3254
Daniel Vetter88cefb62012-08-12 19:27:14 +02003255static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003256{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003257 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003258 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003259 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003260 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003261
Jesse Barnesc64e3112010-09-10 11:27:03 -07003262
Jesse Barnes0e23b992010-09-10 11:10:00 -07003263 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003264 reg = FDI_RX_CTL(pipe);
3265 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003266 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3267 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003268 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003269 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3270
3271 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003272 udelay(200);
3273
3274 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003275 temp = I915_READ(reg);
3276 I915_WRITE(reg, temp | FDI_PCDCLK);
3277
3278 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003279 udelay(200);
3280
Paulo Zanoni20749732012-11-23 15:30:38 -02003281 /* Enable CPU FDI TX PLL, always on for Ironlake */
3282 reg = FDI_TX_CTL(pipe);
3283 temp = I915_READ(reg);
3284 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3285 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003286
Paulo Zanoni20749732012-11-23 15:30:38 -02003287 POSTING_READ(reg);
3288 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003289 }
3290}
3291
Daniel Vetter88cefb62012-08-12 19:27:14 +02003292static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3293{
3294 struct drm_device *dev = intel_crtc->base.dev;
3295 struct drm_i915_private *dev_priv = dev->dev_private;
3296 int pipe = intel_crtc->pipe;
3297 u32 reg, temp;
3298
3299 /* Switch from PCDclk to Rawclk */
3300 reg = FDI_RX_CTL(pipe);
3301 temp = I915_READ(reg);
3302 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3303
3304 /* Disable CPU FDI TX PLL */
3305 reg = FDI_TX_CTL(pipe);
3306 temp = I915_READ(reg);
3307 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3308
3309 POSTING_READ(reg);
3310 udelay(100);
3311
3312 reg = FDI_RX_CTL(pipe);
3313 temp = I915_READ(reg);
3314 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3315
3316 /* Wait for the clocks to turn off. */
3317 POSTING_READ(reg);
3318 udelay(100);
3319}
3320
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003321static void ironlake_fdi_disable(struct drm_crtc *crtc)
3322{
3323 struct drm_device *dev = crtc->dev;
3324 struct drm_i915_private *dev_priv = dev->dev_private;
3325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3326 int pipe = intel_crtc->pipe;
3327 u32 reg, temp;
3328
3329 /* disable CPU FDI tx and PCH FDI rx */
3330 reg = FDI_TX_CTL(pipe);
3331 temp = I915_READ(reg);
3332 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3333 POSTING_READ(reg);
3334
3335 reg = FDI_RX_CTL(pipe);
3336 temp = I915_READ(reg);
3337 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003338 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003339 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3340
3341 POSTING_READ(reg);
3342 udelay(100);
3343
3344 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003345 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003346 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003347
3348 /* still set train pattern 1 */
3349 reg = FDI_TX_CTL(pipe);
3350 temp = I915_READ(reg);
3351 temp &= ~FDI_LINK_TRAIN_NONE;
3352 temp |= FDI_LINK_TRAIN_PATTERN_1;
3353 I915_WRITE(reg, temp);
3354
3355 reg = FDI_RX_CTL(pipe);
3356 temp = I915_READ(reg);
3357 if (HAS_PCH_CPT(dev)) {
3358 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3359 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3360 } else {
3361 temp &= ~FDI_LINK_TRAIN_NONE;
3362 temp |= FDI_LINK_TRAIN_PATTERN_1;
3363 }
3364 /* BPC in FDI rx is consistent with that in PIPECONF */
3365 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003366 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003367 I915_WRITE(reg, temp);
3368
3369 POSTING_READ(reg);
3370 udelay(100);
3371}
3372
Chris Wilson5dce5b932014-01-20 10:17:36 +00003373bool intel_has_pending_fb_unpin(struct drm_device *dev)
3374{
3375 struct intel_crtc *crtc;
3376
3377 /* Note that we don't need to be called with mode_config.lock here
3378 * as our list of CRTC objects is static for the lifetime of the
3379 * device and so cannot disappear as we iterate. Similarly, we can
3380 * happily treat the predicates as racy, atomic checks as userspace
3381 * cannot claim and pin a new fb without at least acquring the
3382 * struct_mutex and so serialising with us.
3383 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003384 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003385 if (atomic_read(&crtc->unpin_work_count) == 0)
3386 continue;
3387
3388 if (crtc->unpin_work)
3389 intel_wait_for_vblank(dev, crtc->pipe);
3390
3391 return true;
3392 }
3393
3394 return false;
3395}
3396
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003397static void page_flip_completed(struct intel_crtc *intel_crtc)
3398{
3399 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3400 struct intel_unpin_work *work = intel_crtc->unpin_work;
3401
3402 /* ensure that the unpin work is consistent wrt ->pending. */
3403 smp_rmb();
3404 intel_crtc->unpin_work = NULL;
3405
3406 if (work->event)
3407 drm_send_vblank_event(intel_crtc->base.dev,
3408 intel_crtc->pipe,
3409 work->event);
3410
3411 drm_crtc_vblank_put(&intel_crtc->base);
3412
3413 wake_up_all(&dev_priv->pending_flip_queue);
3414 queue_work(dev_priv->wq, &work->work);
3415
3416 trace_i915_flip_complete(intel_crtc->plane,
3417 work->pending_flip_obj);
3418}
3419
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003420void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003421{
Chris Wilson0f911282012-04-17 10:05:38 +01003422 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003423 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003424
Daniel Vetter2c10d572012-12-20 21:24:07 +01003425 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003426 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3427 !intel_crtc_has_pending_flip(crtc),
3428 60*HZ) == 0)) {
3429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003430
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003431 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003432 if (intel_crtc->unpin_work) {
3433 WARN_ONCE(1, "Removing stuck page flip\n");
3434 page_flip_completed(intel_crtc);
3435 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003436 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003437 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003438
Chris Wilson975d5682014-08-20 13:13:34 +01003439 if (crtc->primary->fb) {
3440 mutex_lock(&dev->struct_mutex);
3441 intel_finish_fb(crtc->primary->fb);
3442 mutex_unlock(&dev->struct_mutex);
3443 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003444}
3445
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003446/* Program iCLKIP clock to the desired frequency */
3447static void lpt_program_iclkip(struct drm_crtc *crtc)
3448{
3449 struct drm_device *dev = crtc->dev;
3450 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003451 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003452 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3453 u32 temp;
3454
Daniel Vetter09153002012-12-12 14:06:44 +01003455 mutex_lock(&dev_priv->dpio_lock);
3456
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003457 /* It is necessary to ungate the pixclk gate prior to programming
3458 * the divisors, and gate it back when it is done.
3459 */
3460 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3461
3462 /* Disable SSCCTL */
3463 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003464 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3465 SBI_SSCCTL_DISABLE,
3466 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003467
3468 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003469 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003470 auxdiv = 1;
3471 divsel = 0x41;
3472 phaseinc = 0x20;
3473 } else {
3474 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003475 * but the adjusted_mode->crtc_clock in in KHz. To get the
3476 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003477 * convert the virtual clock precision to KHz here for higher
3478 * precision.
3479 */
3480 u32 iclk_virtual_root_freq = 172800 * 1000;
3481 u32 iclk_pi_range = 64;
3482 u32 desired_divisor, msb_divisor_value, pi_value;
3483
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003484 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003485 msb_divisor_value = desired_divisor / iclk_pi_range;
3486 pi_value = desired_divisor % iclk_pi_range;
3487
3488 auxdiv = 0;
3489 divsel = msb_divisor_value - 2;
3490 phaseinc = pi_value;
3491 }
3492
3493 /* This should not happen with any sane values */
3494 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3495 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3496 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3497 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3498
3499 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003500 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003501 auxdiv,
3502 divsel,
3503 phasedir,
3504 phaseinc);
3505
3506 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003507 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003508 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3509 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3510 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3511 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3512 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3513 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003514 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003515
3516 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003517 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003518 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3519 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003520 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003521
3522 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003523 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003524 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003525 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003526
3527 /* Wait for initialization time */
3528 udelay(24);
3529
3530 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003531
3532 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003533}
3534
Daniel Vetter275f01b22013-05-03 11:49:47 +02003535static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3536 enum pipe pch_transcoder)
3537{
3538 struct drm_device *dev = crtc->base.dev;
3539 struct drm_i915_private *dev_priv = dev->dev_private;
3540 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3541
3542 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3543 I915_READ(HTOTAL(cpu_transcoder)));
3544 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3545 I915_READ(HBLANK(cpu_transcoder)));
3546 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3547 I915_READ(HSYNC(cpu_transcoder)));
3548
3549 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3550 I915_READ(VTOTAL(cpu_transcoder)));
3551 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3552 I915_READ(VBLANK(cpu_transcoder)));
3553 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3554 I915_READ(VSYNC(cpu_transcoder)));
3555 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3556 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3557}
3558
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003559static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3560{
3561 struct drm_i915_private *dev_priv = dev->dev_private;
3562 uint32_t temp;
3563
3564 temp = I915_READ(SOUTH_CHICKEN1);
3565 if (temp & FDI_BC_BIFURCATION_SELECT)
3566 return;
3567
3568 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3569 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3570
3571 temp |= FDI_BC_BIFURCATION_SELECT;
3572 DRM_DEBUG_KMS("enabling fdi C rx\n");
3573 I915_WRITE(SOUTH_CHICKEN1, temp);
3574 POSTING_READ(SOUTH_CHICKEN1);
3575}
3576
3577static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3578{
3579 struct drm_device *dev = intel_crtc->base.dev;
3580 struct drm_i915_private *dev_priv = dev->dev_private;
3581
3582 switch (intel_crtc->pipe) {
3583 case PIPE_A:
3584 break;
3585 case PIPE_B:
3586 if (intel_crtc->config.fdi_lanes > 2)
3587 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3588 else
3589 cpt_enable_fdi_bc_bifurcation(dev);
3590
3591 break;
3592 case PIPE_C:
3593 cpt_enable_fdi_bc_bifurcation(dev);
3594
3595 break;
3596 default:
3597 BUG();
3598 }
3599}
3600
Jesse Barnesf67a5592011-01-05 10:31:48 -08003601/*
3602 * Enable PCH resources required for PCH ports:
3603 * - PCH PLLs
3604 * - FDI training & RX/TX
3605 * - update transcoder timings
3606 * - DP transcoding bits
3607 * - transcoder
3608 */
3609static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003610{
3611 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003612 struct drm_i915_private *dev_priv = dev->dev_private;
3613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3614 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003615 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003616
Daniel Vetterab9412b2013-05-03 11:49:46 +02003617 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003618
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003619 if (IS_IVYBRIDGE(dev))
3620 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3621
Daniel Vettercd986ab2012-10-26 10:58:12 +02003622 /* Write the TU size bits before fdi link training, so that error
3623 * detection works. */
3624 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3625 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3626
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003627 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003628 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003629
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003630 /* We need to program the right clock selection before writing the pixel
3631 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003632 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003633 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003634
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003635 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003636 temp |= TRANS_DPLL_ENABLE(pipe);
3637 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003638 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003639 temp |= sel;
3640 else
3641 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003642 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003643 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003644
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003645 /* XXX: pch pll's can be enabled any time before we enable the PCH
3646 * transcoder, and we actually should do this to not upset any PCH
3647 * transcoder that already use the clock when we share it.
3648 *
3649 * Note that enable_shared_dpll tries to do the right thing, but
3650 * get_shared_dpll unconditionally resets the pll - we need that to have
3651 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003652 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003653
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003654 /* set transcoder timing, panel must allow it */
3655 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003656 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003657
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003658 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003659
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003660 /* For PCH DP, enable TRANS_DP_CTL */
3661 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003662 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3663 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003664 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003665 reg = TRANS_DP_CTL(pipe);
3666 temp = I915_READ(reg);
3667 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003668 TRANS_DP_SYNC_MASK |
3669 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003670 temp |= (TRANS_DP_OUTPUT_ENABLE |
3671 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003672 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003673
3674 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003675 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003676 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003677 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003678
3679 switch (intel_trans_dp_port_sel(crtc)) {
3680 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003681 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003682 break;
3683 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003684 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003685 break;
3686 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003687 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003688 break;
3689 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003690 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003691 }
3692
Chris Wilson5eddb702010-09-11 13:48:45 +01003693 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003694 }
3695
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003696 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003697}
3698
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003699static void lpt_pch_enable(struct drm_crtc *crtc)
3700{
3701 struct drm_device *dev = crtc->dev;
3702 struct drm_i915_private *dev_priv = dev->dev_private;
3703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003704 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003705
Daniel Vetterab9412b2013-05-03 11:49:46 +02003706 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003707
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003708 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003709
Paulo Zanoni0540e482012-10-31 18:12:40 -02003710 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003711 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003712
Paulo Zanoni937bb612012-10-31 18:12:47 -02003713 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003714}
3715
Daniel Vetter716c2e52014-06-25 22:02:02 +03003716void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003717{
Daniel Vettere2b78262013-06-07 23:10:03 +02003718 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003719
3720 if (pll == NULL)
3721 return;
3722
3723 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003724 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003725 return;
3726 }
3727
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003728 if (--pll->refcount == 0) {
3729 WARN_ON(pll->on);
3730 WARN_ON(pll->active);
3731 }
3732
Daniel Vettera43f6e02013-06-07 23:10:32 +02003733 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003734}
3735
Daniel Vetter716c2e52014-06-25 22:02:02 +03003736struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003737{
Daniel Vettere2b78262013-06-07 23:10:03 +02003738 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3739 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3740 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003741
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003742 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003743 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3744 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003745 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003746 }
3747
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003748 if (HAS_PCH_IBX(dev_priv->dev)) {
3749 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003750 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003751 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003752
Daniel Vetter46edb022013-06-05 13:34:12 +02003753 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3754 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003755
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003756 WARN_ON(pll->refcount);
3757
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003758 goto found;
3759 }
3760
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003761 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3762 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003763
3764 /* Only want to check enabled timings first */
3765 if (pll->refcount == 0)
3766 continue;
3767
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003768 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3769 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003770 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003771 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003772 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003773
3774 goto found;
3775 }
3776 }
3777
3778 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003779 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3780 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003781 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003782 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3783 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003784 goto found;
3785 }
3786 }
3787
3788 return NULL;
3789
3790found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003791 if (pll->refcount == 0)
3792 pll->hw_state = crtc->config.dpll_hw_state;
3793
Daniel Vettera43f6e02013-06-07 23:10:32 +02003794 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003795 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3796 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003797
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003798 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003799
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003800 return pll;
3801}
3802
Daniel Vettera1520312013-05-03 11:49:50 +02003803static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003804{
3805 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003806 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003807 u32 temp;
3808
3809 temp = I915_READ(dslreg);
3810 udelay(500);
3811 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003812 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003813 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003814 }
3815}
3816
Jesse Barnesb074cec2013-04-25 12:55:02 -07003817static void ironlake_pfit_enable(struct intel_crtc *crtc)
3818{
3819 struct drm_device *dev = crtc->base.dev;
3820 struct drm_i915_private *dev_priv = dev->dev_private;
3821 int pipe = crtc->pipe;
3822
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003823 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003824 /* Force use of hard-coded filter coefficients
3825 * as some pre-programmed values are broken,
3826 * e.g. x201.
3827 */
3828 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3829 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3830 PF_PIPE_SEL_IVB(pipe));
3831 else
3832 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3833 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3834 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003835 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003836}
3837
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003838static void intel_enable_planes(struct drm_crtc *crtc)
3839{
3840 struct drm_device *dev = crtc->dev;
3841 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003842 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003843 struct intel_plane *intel_plane;
3844
Matt Roperaf2b6532014-04-01 15:22:32 -07003845 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3846 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003847 if (intel_plane->pipe == pipe)
3848 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003849 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003850}
3851
3852static void intel_disable_planes(struct drm_crtc *crtc)
3853{
3854 struct drm_device *dev = crtc->dev;
3855 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003856 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003857 struct intel_plane *intel_plane;
3858
Matt Roperaf2b6532014-04-01 15:22:32 -07003859 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3860 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003861 if (intel_plane->pipe == pipe)
3862 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003863 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003864}
3865
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003866void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003867{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003868 struct drm_device *dev = crtc->base.dev;
3869 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003870
3871 if (!crtc->config.ips_enabled)
3872 return;
3873
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003874 /* We can only enable IPS after we enable a plane and wait for a vblank */
3875 intel_wait_for_vblank(dev, crtc->pipe);
3876
Paulo Zanonid77e4532013-09-24 13:52:55 -03003877 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003878 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003879 mutex_lock(&dev_priv->rps.hw_lock);
3880 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3881 mutex_unlock(&dev_priv->rps.hw_lock);
3882 /* Quoting Art Runyan: "its not safe to expect any particular
3883 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003884 * mailbox." Moreover, the mailbox may return a bogus state,
3885 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003886 */
3887 } else {
3888 I915_WRITE(IPS_CTL, IPS_ENABLE);
3889 /* The bit only becomes 1 in the next vblank, so this wait here
3890 * is essentially intel_wait_for_vblank. If we don't have this
3891 * and don't wait for vblanks until the end of crtc_enable, then
3892 * the HW state readout code will complain that the expected
3893 * IPS_CTL value is not the one we read. */
3894 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3895 DRM_ERROR("Timed out waiting for IPS enable\n");
3896 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003897}
3898
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003899void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003900{
3901 struct drm_device *dev = crtc->base.dev;
3902 struct drm_i915_private *dev_priv = dev->dev_private;
3903
3904 if (!crtc->config.ips_enabled)
3905 return;
3906
3907 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003908 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003909 mutex_lock(&dev_priv->rps.hw_lock);
3910 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3911 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003912 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3913 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3914 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003915 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003916 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003917 POSTING_READ(IPS_CTL);
3918 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003919
3920 /* We need to wait for a vblank before we can disable the plane. */
3921 intel_wait_for_vblank(dev, crtc->pipe);
3922}
3923
3924/** Loads the palette/gamma unit for the CRTC with the prepared values */
3925static void intel_crtc_load_lut(struct drm_crtc *crtc)
3926{
3927 struct drm_device *dev = crtc->dev;
3928 struct drm_i915_private *dev_priv = dev->dev_private;
3929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3930 enum pipe pipe = intel_crtc->pipe;
3931 int palreg = PALETTE(pipe);
3932 int i;
3933 bool reenable_ips = false;
3934
3935 /* The clocks have to be on to load the palette. */
3936 if (!crtc->enabled || !intel_crtc->active)
3937 return;
3938
3939 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3940 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3941 assert_dsi_pll_enabled(dev_priv);
3942 else
3943 assert_pll_enabled(dev_priv, pipe);
3944 }
3945
3946 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05303947 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03003948 palreg = LGC_PALETTE(pipe);
3949
3950 /* Workaround : Do not read or write the pipe palette/gamma data while
3951 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3952 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003953 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003954 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3955 GAMMA_MODE_MODE_SPLIT)) {
3956 hsw_disable_ips(intel_crtc);
3957 reenable_ips = true;
3958 }
3959
3960 for (i = 0; i < 256; i++) {
3961 I915_WRITE(palreg + 4 * i,
3962 (intel_crtc->lut_r[i] << 16) |
3963 (intel_crtc->lut_g[i] << 8) |
3964 intel_crtc->lut_b[i]);
3965 }
3966
3967 if (reenable_ips)
3968 hsw_enable_ips(intel_crtc);
3969}
3970
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003971static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3972{
3973 if (!enable && intel_crtc->overlay) {
3974 struct drm_device *dev = intel_crtc->base.dev;
3975 struct drm_i915_private *dev_priv = dev->dev_private;
3976
3977 mutex_lock(&dev->struct_mutex);
3978 dev_priv->mm.interruptible = false;
3979 (void) intel_overlay_switch_off(intel_crtc->overlay);
3980 dev_priv->mm.interruptible = true;
3981 mutex_unlock(&dev->struct_mutex);
3982 }
3983
3984 /* Let userspace switch the overlay on again. In most cases userspace
3985 * has to recompute where to put it anyway.
3986 */
3987}
3988
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003989static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003990{
3991 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3993 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003994
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003995 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003996 intel_enable_planes(crtc);
3997 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003998 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003999
4000 hsw_enable_ips(intel_crtc);
4001
4002 mutex_lock(&dev->struct_mutex);
4003 intel_update_fbc(dev);
4004 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004005
4006 /*
4007 * FIXME: Once we grow proper nuclear flip support out of this we need
4008 * to compute the mask of flip planes precisely. For the time being
4009 * consider this a flip from a NULL plane.
4010 */
4011 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004012}
4013
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004014static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004015{
4016 struct drm_device *dev = crtc->dev;
4017 struct drm_i915_private *dev_priv = dev->dev_private;
4018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4019 int pipe = intel_crtc->pipe;
4020 int plane = intel_crtc->plane;
4021
4022 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004023
4024 if (dev_priv->fbc.plane == plane)
4025 intel_disable_fbc(dev);
4026
4027 hsw_disable_ips(intel_crtc);
4028
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004029 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004030 intel_crtc_update_cursor(crtc, false);
4031 intel_disable_planes(crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004032 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004033
Daniel Vetterf99d7062014-06-19 16:01:59 +02004034 /*
4035 * FIXME: Once we grow proper nuclear flip support out of this we need
4036 * to compute the mask of flip planes precisely. For the time being
4037 * consider this a flip to a NULL plane.
4038 */
4039 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004040}
4041
Jesse Barnesf67a5592011-01-05 10:31:48 -08004042static void ironlake_crtc_enable(struct drm_crtc *crtc)
4043{
4044 struct drm_device *dev = crtc->dev;
4045 struct drm_i915_private *dev_priv = dev->dev_private;
4046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004047 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004048 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004049
Daniel Vetter08a48462012-07-02 11:43:47 +02004050 WARN_ON(!crtc->enabled);
4051
Jesse Barnesf67a5592011-01-05 10:31:48 -08004052 if (intel_crtc->active)
4053 return;
4054
Daniel Vetterb14b1052014-04-24 23:55:13 +02004055 if (intel_crtc->config.has_pch_encoder)
4056 intel_prepare_shared_dpll(intel_crtc);
4057
Daniel Vetter29407aa2014-04-24 23:55:08 +02004058 if (intel_crtc->config.has_dp_encoder)
4059 intel_dp_set_m_n(intel_crtc);
4060
4061 intel_set_pipe_timings(intel_crtc);
4062
4063 if (intel_crtc->config.has_pch_encoder) {
4064 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004065 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004066 }
4067
4068 ironlake_set_pipeconf(crtc);
4069
Jesse Barnesf67a5592011-01-05 10:31:48 -08004070 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004071
4072 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4073 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
4074
Daniel Vetterf6736a12013-06-05 13:34:30 +02004075 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004076 if (encoder->pre_enable)
4077 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004078
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004079 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004080 /* Note: FDI PLL enabling _must_ be done before we enable the
4081 * cpu pipes, hence this is separate from all the other fdi/pch
4082 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004083 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004084 } else {
4085 assert_fdi_tx_disabled(dev_priv, pipe);
4086 assert_fdi_rx_disabled(dev_priv, pipe);
4087 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004088
Jesse Barnesb074cec2013-04-25 12:55:02 -07004089 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004090
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004091 /*
4092 * On ILK+ LUT must be loaded before the pipe is running but with
4093 * clocks enabled
4094 */
4095 intel_crtc_load_lut(crtc);
4096
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004097 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004098 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004099
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004100 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004101 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004102
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004103 for_each_encoder_on_crtc(dev, crtc, encoder)
4104 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004105
4106 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004107 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004108
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004109 assert_vblank_disabled(crtc);
4110 drm_crtc_vblank_on(crtc);
4111
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004112 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004113}
4114
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004115/* IPS only exists on ULT machines and is tied to pipe A. */
4116static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4117{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004118 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004119}
4120
Paulo Zanonie4916942013-09-20 16:21:19 -03004121/*
4122 * This implements the workaround described in the "notes" section of the mode
4123 * set sequence documentation. When going from no pipes or single pipe to
4124 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4125 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4126 */
4127static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4128{
4129 struct drm_device *dev = crtc->base.dev;
4130 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4131
4132 /* We want to get the other_active_crtc only if there's only 1 other
4133 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004134 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004135 if (!crtc_it->active || crtc_it == crtc)
4136 continue;
4137
4138 if (other_active_crtc)
4139 return;
4140
4141 other_active_crtc = crtc_it;
4142 }
4143 if (!other_active_crtc)
4144 return;
4145
4146 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4147 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4148}
4149
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004150static void haswell_crtc_enable(struct drm_crtc *crtc)
4151{
4152 struct drm_device *dev = crtc->dev;
4153 struct drm_i915_private *dev_priv = dev->dev_private;
4154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4155 struct intel_encoder *encoder;
4156 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004157
4158 WARN_ON(!crtc->enabled);
4159
4160 if (intel_crtc->active)
4161 return;
4162
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004163 if (intel_crtc_to_shared_dpll(intel_crtc))
4164 intel_enable_shared_dpll(intel_crtc);
4165
Daniel Vetter229fca92014-04-24 23:55:09 +02004166 if (intel_crtc->config.has_dp_encoder)
4167 intel_dp_set_m_n(intel_crtc);
4168
4169 intel_set_pipe_timings(intel_crtc);
4170
4171 if (intel_crtc->config.has_pch_encoder) {
4172 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004173 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004174 }
4175
4176 haswell_set_pipeconf(crtc);
4177
4178 intel_set_pipe_csc(crtc);
4179
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004180 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004181
4182 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004183 for_each_encoder_on_crtc(dev, crtc, encoder)
4184 if (encoder->pre_enable)
4185 encoder->pre_enable(encoder);
4186
Imre Deak4fe94672014-06-25 22:01:49 +03004187 if (intel_crtc->config.has_pch_encoder) {
4188 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4189 dev_priv->display.fdi_link_train(crtc);
4190 }
4191
Paulo Zanoni1f544382012-10-24 11:32:00 -02004192 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004193
Jesse Barnesb074cec2013-04-25 12:55:02 -07004194 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004195
4196 /*
4197 * On ILK+ LUT must be loaded before the pipe is running but with
4198 * clocks enabled
4199 */
4200 intel_crtc_load_lut(crtc);
4201
Paulo Zanoni1f544382012-10-24 11:32:00 -02004202 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004203 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004204
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004205 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004206 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004207
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004208 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004209 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004210
Dave Airlie0e32b392014-05-02 14:02:48 +10004211 if (intel_crtc->config.dp_encoder_is_mst)
4212 intel_ddi_set_vc_payload_alloc(crtc, true);
4213
Jani Nikula8807e552013-08-30 19:40:32 +03004214 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004215 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004216 intel_opregion_notify_encoder(encoder, true);
4217 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004218
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004219 assert_vblank_disabled(crtc);
4220 drm_crtc_vblank_on(crtc);
4221
Paulo Zanonie4916942013-09-20 16:21:19 -03004222 /* If we change the relative order between pipe/planes enabling, we need
4223 * to change the workaround. */
4224 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004225 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004226}
4227
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004228static void ironlake_pfit_disable(struct intel_crtc *crtc)
4229{
4230 struct drm_device *dev = crtc->base.dev;
4231 struct drm_i915_private *dev_priv = dev->dev_private;
4232 int pipe = crtc->pipe;
4233
4234 /* To avoid upsetting the power well on haswell only disable the pfit if
4235 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004236 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004237 I915_WRITE(PF_CTL(pipe), 0);
4238 I915_WRITE(PF_WIN_POS(pipe), 0);
4239 I915_WRITE(PF_WIN_SZ(pipe), 0);
4240 }
4241}
4242
Jesse Barnes6be4a602010-09-10 10:26:01 -07004243static void ironlake_crtc_disable(struct drm_crtc *crtc)
4244{
4245 struct drm_device *dev = crtc->dev;
4246 struct drm_i915_private *dev_priv = dev->dev_private;
4247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004248 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004249 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004250 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004251
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004252 if (!intel_crtc->active)
4253 return;
4254
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004255 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004256
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004257 drm_crtc_vblank_off(crtc);
4258 assert_vblank_disabled(crtc);
4259
Daniel Vetterea9d7582012-07-10 10:42:52 +02004260 for_each_encoder_on_crtc(dev, crtc, encoder)
4261 encoder->disable(encoder);
4262
Daniel Vetterd925c592013-06-05 13:34:04 +02004263 if (intel_crtc->config.has_pch_encoder)
4264 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4265
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004266 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004267
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004268 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004269
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004270 for_each_encoder_on_crtc(dev, crtc, encoder)
4271 if (encoder->post_disable)
4272 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004273
Daniel Vetterd925c592013-06-05 13:34:04 +02004274 if (intel_crtc->config.has_pch_encoder) {
4275 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004276
Daniel Vetterd925c592013-06-05 13:34:04 +02004277 ironlake_disable_pch_transcoder(dev_priv, pipe);
4278 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004279
Daniel Vetterd925c592013-06-05 13:34:04 +02004280 if (HAS_PCH_CPT(dev)) {
4281 /* disable TRANS_DP_CTL */
4282 reg = TRANS_DP_CTL(pipe);
4283 temp = I915_READ(reg);
4284 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4285 TRANS_DP_PORT_SEL_MASK);
4286 temp |= TRANS_DP_PORT_SEL_NONE;
4287 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004288
Daniel Vetterd925c592013-06-05 13:34:04 +02004289 /* disable DPLL_SEL */
4290 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004291 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004292 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004293 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004294
4295 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004296 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004297
4298 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004299 }
4300
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004301 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004302 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004303
4304 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004305 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004306 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004307}
4308
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004309static void haswell_crtc_disable(struct drm_crtc *crtc)
4310{
4311 struct drm_device *dev = crtc->dev;
4312 struct drm_i915_private *dev_priv = dev->dev_private;
4313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4314 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004315 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004316
4317 if (!intel_crtc->active)
4318 return;
4319
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004320 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004321
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004322 drm_crtc_vblank_off(crtc);
4323 assert_vblank_disabled(crtc);
4324
Jani Nikula8807e552013-08-30 19:40:32 +03004325 for_each_encoder_on_crtc(dev, crtc, encoder) {
4326 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004327 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004328 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004329
Paulo Zanoni86642812013-04-12 17:57:57 -03004330 if (intel_crtc->config.has_pch_encoder)
4331 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004332 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004333
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004334 if (intel_crtc->config.dp_encoder_is_mst)
4335 intel_ddi_set_vc_payload_alloc(crtc, false);
4336
Paulo Zanoniad80a812012-10-24 16:06:19 -02004337 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004338
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004339 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004340
Paulo Zanoni1f544382012-10-24 11:32:00 -02004341 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004342
Daniel Vetter88adfff2013-03-28 10:42:01 +01004343 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004344 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004345 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004346 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004347 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004348
Imre Deak97b040a2014-06-25 22:01:50 +03004349 for_each_encoder_on_crtc(dev, crtc, encoder)
4350 if (encoder->post_disable)
4351 encoder->post_disable(encoder);
4352
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004353 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004354 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004355
4356 mutex_lock(&dev->struct_mutex);
4357 intel_update_fbc(dev);
4358 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004359
4360 if (intel_crtc_to_shared_dpll(intel_crtc))
4361 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004362}
4363
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004364static void ironlake_crtc_off(struct drm_crtc *crtc)
4365{
4366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004367 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004368}
4369
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004370
Jesse Barnes2dd24552013-04-25 12:55:01 -07004371static void i9xx_pfit_enable(struct intel_crtc *crtc)
4372{
4373 struct drm_device *dev = crtc->base.dev;
4374 struct drm_i915_private *dev_priv = dev->dev_private;
4375 struct intel_crtc_config *pipe_config = &crtc->config;
4376
Daniel Vetter328d8e82013-05-08 10:36:31 +02004377 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004378 return;
4379
Daniel Vetterc0b03412013-05-28 12:05:54 +02004380 /*
4381 * The panel fitter should only be adjusted whilst the pipe is disabled,
4382 * according to register description and PRM.
4383 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004384 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4385 assert_pipe_disabled(dev_priv, crtc->pipe);
4386
Jesse Barnesb074cec2013-04-25 12:55:02 -07004387 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4388 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004389
4390 /* Border color in case we don't scale up to the full screen. Black by
4391 * default, change to something else for debugging. */
4392 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004393}
4394
Dave Airlied05410f2014-06-05 13:22:59 +10004395static enum intel_display_power_domain port_to_power_domain(enum port port)
4396{
4397 switch (port) {
4398 case PORT_A:
4399 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4400 case PORT_B:
4401 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4402 case PORT_C:
4403 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4404 case PORT_D:
4405 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4406 default:
4407 WARN_ON_ONCE(1);
4408 return POWER_DOMAIN_PORT_OTHER;
4409 }
4410}
4411
Imre Deak77d22dc2014-03-05 16:20:52 +02004412#define for_each_power_domain(domain, mask) \
4413 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4414 if ((1 << (domain)) & (mask))
4415
Imre Deak319be8a2014-03-04 19:22:57 +02004416enum intel_display_power_domain
4417intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004418{
Imre Deak319be8a2014-03-04 19:22:57 +02004419 struct drm_device *dev = intel_encoder->base.dev;
4420 struct intel_digital_port *intel_dig_port;
4421
4422 switch (intel_encoder->type) {
4423 case INTEL_OUTPUT_UNKNOWN:
4424 /* Only DDI platforms should ever use this output type */
4425 WARN_ON_ONCE(!HAS_DDI(dev));
4426 case INTEL_OUTPUT_DISPLAYPORT:
4427 case INTEL_OUTPUT_HDMI:
4428 case INTEL_OUTPUT_EDP:
4429 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004430 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004431 case INTEL_OUTPUT_DP_MST:
4432 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4433 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004434 case INTEL_OUTPUT_ANALOG:
4435 return POWER_DOMAIN_PORT_CRT;
4436 case INTEL_OUTPUT_DSI:
4437 return POWER_DOMAIN_PORT_DSI;
4438 default:
4439 return POWER_DOMAIN_PORT_OTHER;
4440 }
4441}
4442
4443static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4444{
4445 struct drm_device *dev = crtc->dev;
4446 struct intel_encoder *intel_encoder;
4447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4448 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004449 unsigned long mask;
4450 enum transcoder transcoder;
4451
4452 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4453
4454 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4455 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004456 if (intel_crtc->config.pch_pfit.enabled ||
4457 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004458 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4459
Imre Deak319be8a2014-03-04 19:22:57 +02004460 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4461 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4462
Imre Deak77d22dc2014-03-05 16:20:52 +02004463 return mask;
4464}
4465
4466void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4467 bool enable)
4468{
4469 if (dev_priv->power_domains.init_power_on == enable)
4470 return;
4471
4472 if (enable)
4473 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4474 else
4475 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4476
4477 dev_priv->power_domains.init_power_on = enable;
4478}
4479
4480static void modeset_update_crtc_power_domains(struct drm_device *dev)
4481{
4482 struct drm_i915_private *dev_priv = dev->dev_private;
4483 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4484 struct intel_crtc *crtc;
4485
4486 /*
4487 * First get all needed power domains, then put all unneeded, to avoid
4488 * any unnecessary toggling of the power wells.
4489 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004490 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004491 enum intel_display_power_domain domain;
4492
4493 if (!crtc->base.enabled)
4494 continue;
4495
Imre Deak319be8a2014-03-04 19:22:57 +02004496 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004497
4498 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4499 intel_display_power_get(dev_priv, domain);
4500 }
4501
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004502 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004503 enum intel_display_power_domain domain;
4504
4505 for_each_power_domain(domain, crtc->enabled_power_domains)
4506 intel_display_power_put(dev_priv, domain);
4507
4508 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4509 }
4510
4511 intel_display_set_init_power(dev_priv, false);
4512}
4513
Ville Syrjälädfcab172014-06-13 13:37:47 +03004514/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004515static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004516{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004517 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004518
Jesse Barnes586f49d2013-11-04 16:06:59 -08004519 /* Obtain SKU information */
4520 mutex_lock(&dev_priv->dpio_lock);
4521 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4522 CCK_FUSE_HPLL_FREQ_MASK;
4523 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004524
Ville Syrjälädfcab172014-06-13 13:37:47 +03004525 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004526}
4527
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004528static void vlv_update_cdclk(struct drm_device *dev)
4529{
4530 struct drm_i915_private *dev_priv = dev->dev_private;
4531
4532 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4533 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4534 dev_priv->vlv_cdclk_freq);
4535
4536 /*
4537 * Program the gmbus_freq based on the cdclk frequency.
4538 * BSpec erroneously claims we should aim for 4MHz, but
4539 * in fact 1MHz is the correct frequency.
4540 */
4541 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4542}
4543
Jesse Barnes30a970c2013-11-04 13:48:12 -08004544/* Adjust CDclk dividers to allow high res or save power if possible */
4545static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4546{
4547 struct drm_i915_private *dev_priv = dev->dev_private;
4548 u32 val, cmd;
4549
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004550 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004551
Ville Syrjälädfcab172014-06-13 13:37:47 +03004552 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004553 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004554 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004555 cmd = 1;
4556 else
4557 cmd = 0;
4558
4559 mutex_lock(&dev_priv->rps.hw_lock);
4560 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4561 val &= ~DSPFREQGUAR_MASK;
4562 val |= (cmd << DSPFREQGUAR_SHIFT);
4563 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4564 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4565 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4566 50)) {
4567 DRM_ERROR("timed out waiting for CDclk change\n");
4568 }
4569 mutex_unlock(&dev_priv->rps.hw_lock);
4570
Ville Syrjälädfcab172014-06-13 13:37:47 +03004571 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004572 u32 divider, vco;
4573
4574 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004575 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004576
4577 mutex_lock(&dev_priv->dpio_lock);
4578 /* adjust cdclk divider */
4579 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004580 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004581 val |= divider;
4582 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004583
4584 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4585 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4586 50))
4587 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004588 mutex_unlock(&dev_priv->dpio_lock);
4589 }
4590
4591 mutex_lock(&dev_priv->dpio_lock);
4592 /* adjust self-refresh exit latency value */
4593 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4594 val &= ~0x7f;
4595
4596 /*
4597 * For high bandwidth configs, we set a higher latency in the bunit
4598 * so that the core display fetch happens in time to avoid underruns.
4599 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004600 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004601 val |= 4500 / 250; /* 4.5 usec */
4602 else
4603 val |= 3000 / 250; /* 3.0 usec */
4604 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4605 mutex_unlock(&dev_priv->dpio_lock);
4606
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004607 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004608}
4609
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004610static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4611{
4612 struct drm_i915_private *dev_priv = dev->dev_private;
4613 u32 val, cmd;
4614
4615 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4616
4617 switch (cdclk) {
4618 case 400000:
4619 cmd = 3;
4620 break;
4621 case 333333:
4622 case 320000:
4623 cmd = 2;
4624 break;
4625 case 266667:
4626 cmd = 1;
4627 break;
4628 case 200000:
4629 cmd = 0;
4630 break;
4631 default:
4632 WARN_ON(1);
4633 return;
4634 }
4635
4636 mutex_lock(&dev_priv->rps.hw_lock);
4637 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4638 val &= ~DSPFREQGUAR_MASK_CHV;
4639 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4640 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4641 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4642 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4643 50)) {
4644 DRM_ERROR("timed out waiting for CDclk change\n");
4645 }
4646 mutex_unlock(&dev_priv->rps.hw_lock);
4647
4648 vlv_update_cdclk(dev);
4649}
4650
Jesse Barnes30a970c2013-11-04 13:48:12 -08004651static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4652 int max_pixclk)
4653{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004654 int vco = valleyview_get_vco(dev_priv);
4655 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4656
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004657 /* FIXME: Punit isn't quite ready yet */
4658 if (IS_CHERRYVIEW(dev_priv->dev))
4659 return 400000;
4660
Jesse Barnes30a970c2013-11-04 13:48:12 -08004661 /*
4662 * Really only a few cases to deal with, as only 4 CDclks are supported:
4663 * 200MHz
4664 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004665 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004666 * 400MHz
4667 * So we check to see whether we're above 90% of the lower bin and
4668 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004669 *
4670 * We seem to get an unstable or solid color picture at 200MHz.
4671 * Not sure what's wrong. For now use 200MHz only when all pipes
4672 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004673 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004674 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004675 return 400000;
4676 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004677 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004678 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004679 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004680 else
4681 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004682}
4683
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004684/* compute the max pixel clock for new configuration */
4685static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004686{
4687 struct drm_device *dev = dev_priv->dev;
4688 struct intel_crtc *intel_crtc;
4689 int max_pixclk = 0;
4690
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004691 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004692 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004693 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004694 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004695 }
4696
4697 return max_pixclk;
4698}
4699
4700static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004701 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004702{
4703 struct drm_i915_private *dev_priv = dev->dev_private;
4704 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004705 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004706
Imre Deakd60c4472014-03-27 17:45:10 +02004707 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4708 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004709 return;
4710
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004711 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004712 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004713 if (intel_crtc->base.enabled)
4714 *prepare_pipes |= (1 << intel_crtc->pipe);
4715}
4716
4717static void valleyview_modeset_global_resources(struct drm_device *dev)
4718{
4719 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004720 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004721 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4722
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004723 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4724 if (IS_CHERRYVIEW(dev))
4725 cherryview_set_cdclk(dev, req_cdclk);
4726 else
4727 valleyview_set_cdclk(dev, req_cdclk);
4728 }
4729
Imre Deak77961eb2014-03-05 16:20:56 +02004730 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004731}
4732
Jesse Barnes89b667f2013-04-18 14:51:36 -07004733static void valleyview_crtc_enable(struct drm_crtc *crtc)
4734{
4735 struct drm_device *dev = crtc->dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4737 struct intel_encoder *encoder;
4738 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004739 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004740
4741 WARN_ON(!crtc->enabled);
4742
4743 if (intel_crtc->active)
4744 return;
4745
Shobhit Kumar8525a232014-06-25 12:20:39 +05304746 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4747
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004748 if (!is_dsi) {
4749 if (IS_CHERRYVIEW(dev))
4750 chv_prepare_pll(intel_crtc);
4751 else
4752 vlv_prepare_pll(intel_crtc);
4753 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004754
4755 if (intel_crtc->config.has_dp_encoder)
4756 intel_dp_set_m_n(intel_crtc);
4757
4758 intel_set_pipe_timings(intel_crtc);
4759
Daniel Vetter5b18e572014-04-24 23:55:06 +02004760 i9xx_set_pipeconf(intel_crtc);
4761
Jesse Barnes89b667f2013-04-18 14:51:36 -07004762 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004763
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004764 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4765
Jesse Barnes89b667f2013-04-18 14:51:36 -07004766 for_each_encoder_on_crtc(dev, crtc, encoder)
4767 if (encoder->pre_pll_enable)
4768 encoder->pre_pll_enable(encoder);
4769
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004770 if (!is_dsi) {
4771 if (IS_CHERRYVIEW(dev))
4772 chv_enable_pll(intel_crtc);
4773 else
4774 vlv_enable_pll(intel_crtc);
4775 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004776
4777 for_each_encoder_on_crtc(dev, crtc, encoder)
4778 if (encoder->pre_enable)
4779 encoder->pre_enable(encoder);
4780
Jesse Barnes2dd24552013-04-25 12:55:01 -07004781 i9xx_pfit_enable(intel_crtc);
4782
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004783 intel_crtc_load_lut(crtc);
4784
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004785 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004786 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004787
Jani Nikula50049452013-07-30 12:20:32 +03004788 for_each_encoder_on_crtc(dev, crtc, encoder)
4789 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004790
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004791 assert_vblank_disabled(crtc);
4792 drm_crtc_vblank_on(crtc);
4793
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004794 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004795
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004796 /* Underruns don't raise interrupts, so check manually. */
4797 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004798}
4799
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004800static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4801{
4802 struct drm_device *dev = crtc->base.dev;
4803 struct drm_i915_private *dev_priv = dev->dev_private;
4804
4805 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4806 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4807}
4808
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004809static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004810{
4811 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004813 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004814 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004815
Daniel Vetter08a48462012-07-02 11:43:47 +02004816 WARN_ON(!crtc->enabled);
4817
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004818 if (intel_crtc->active)
4819 return;
4820
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004821 i9xx_set_pll_dividers(intel_crtc);
4822
Daniel Vetter5b18e572014-04-24 23:55:06 +02004823 if (intel_crtc->config.has_dp_encoder)
4824 intel_dp_set_m_n(intel_crtc);
4825
4826 intel_set_pipe_timings(intel_crtc);
4827
Daniel Vetter5b18e572014-04-24 23:55:06 +02004828 i9xx_set_pipeconf(intel_crtc);
4829
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004830 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004831
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004832 if (!IS_GEN2(dev))
4833 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4834
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004835 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004836 if (encoder->pre_enable)
4837 encoder->pre_enable(encoder);
4838
Daniel Vetterf6736a12013-06-05 13:34:30 +02004839 i9xx_enable_pll(intel_crtc);
4840
Jesse Barnes2dd24552013-04-25 12:55:01 -07004841 i9xx_pfit_enable(intel_crtc);
4842
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004843 intel_crtc_load_lut(crtc);
4844
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004845 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004846 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004847
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004848 for_each_encoder_on_crtc(dev, crtc, encoder)
4849 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004850
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004851 assert_vblank_disabled(crtc);
4852 drm_crtc_vblank_on(crtc);
4853
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004854 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004855
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004856 /*
4857 * Gen2 reports pipe underruns whenever all planes are disabled.
4858 * So don't enable underrun reporting before at least some planes
4859 * are enabled.
4860 * FIXME: Need to fix the logic to work when we turn off all planes
4861 * but leave the pipe running.
4862 */
4863 if (IS_GEN2(dev))
4864 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4865
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004866 /* Underruns don't raise interrupts, so check manually. */
4867 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004868}
4869
Daniel Vetter87476d62013-04-11 16:29:06 +02004870static void i9xx_pfit_disable(struct intel_crtc *crtc)
4871{
4872 struct drm_device *dev = crtc->base.dev;
4873 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004874
4875 if (!crtc->config.gmch_pfit.control)
4876 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004877
4878 assert_pipe_disabled(dev_priv, crtc->pipe);
4879
Daniel Vetter328d8e82013-05-08 10:36:31 +02004880 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4881 I915_READ(PFIT_CONTROL));
4882 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004883}
4884
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004885static void i9xx_crtc_disable(struct drm_crtc *crtc)
4886{
4887 struct drm_device *dev = crtc->dev;
4888 struct drm_i915_private *dev_priv = dev->dev_private;
4889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004890 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004891 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004892
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004893 if (!intel_crtc->active)
4894 return;
4895
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004896 /*
4897 * Gen2 reports pipe underruns whenever all planes are disabled.
4898 * So diasble underrun reporting before all the planes get disabled.
4899 * FIXME: Need to fix the logic to work when we turn off all planes
4900 * but leave the pipe running.
4901 */
4902 if (IS_GEN2(dev))
4903 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4904
Imre Deak564ed192014-06-13 14:54:21 +03004905 /*
4906 * Vblank time updates from the shadow to live plane control register
4907 * are blocked if the memory self-refresh mode is active at that
4908 * moment. So to make sure the plane gets truly disabled, disable
4909 * first the self-refresh mode. The self-refresh enable bit in turn
4910 * will be checked/applied by the HW only at the next frame start
4911 * event which is after the vblank start event, so we need to have a
4912 * wait-for-vblank between disabling the plane and the pipe.
4913 */
4914 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004915 intel_crtc_disable_planes(crtc);
4916
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004917 /*
4918 * On gen2 planes are double buffered but the pipe isn't, so we must
4919 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004920 * We also need to wait on all gmch platforms because of the
4921 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004922 */
Imre Deak564ed192014-06-13 14:54:21 +03004923 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004924
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004925 drm_crtc_vblank_off(crtc);
4926 assert_vblank_disabled(crtc);
4927
4928 for_each_encoder_on_crtc(dev, crtc, encoder)
4929 encoder->disable(encoder);
4930
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004931 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004932
Daniel Vetter87476d62013-04-11 16:29:06 +02004933 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004934
Jesse Barnes89b667f2013-04-18 14:51:36 -07004935 for_each_encoder_on_crtc(dev, crtc, encoder)
4936 if (encoder->post_disable)
4937 encoder->post_disable(encoder);
4938
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004939 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4940 if (IS_CHERRYVIEW(dev))
4941 chv_disable_pll(dev_priv, pipe);
4942 else if (IS_VALLEYVIEW(dev))
4943 vlv_disable_pll(dev_priv, pipe);
4944 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03004945 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004946 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004947
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004948 if (!IS_GEN2(dev))
4949 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4950
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004951 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004952 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004953
Daniel Vetterefa96242014-04-24 23:55:02 +02004954 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004955 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004956 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004957}
4958
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004959static void i9xx_crtc_off(struct drm_crtc *crtc)
4960{
4961}
4962
Daniel Vetter976f8a22012-07-08 22:34:21 +02004963static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4964 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004965{
4966 struct drm_device *dev = crtc->dev;
4967 struct drm_i915_master_private *master_priv;
4968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4969 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004970
4971 if (!dev->primary->master)
4972 return;
4973
4974 master_priv = dev->primary->master->driver_priv;
4975 if (!master_priv->sarea_priv)
4976 return;
4977
Jesse Barnes79e53942008-11-07 14:24:08 -08004978 switch (pipe) {
4979 case 0:
4980 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4981 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4982 break;
4983 case 1:
4984 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4985 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4986 break;
4987 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004988 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004989 break;
4990 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004991}
4992
Borun Fub04c5bd2014-07-12 10:02:27 +05304993/* Master function to enable/disable CRTC and corresponding power wells */
4994void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004995{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004996 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004997 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004999 enum intel_display_power_domain domain;
5000 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005001
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005002 if (enable) {
5003 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005004 domains = get_crtc_power_domains(crtc);
5005 for_each_power_domain(domain, domains)
5006 intel_display_power_get(dev_priv, domain);
5007 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005008
5009 dev_priv->display.crtc_enable(crtc);
5010 }
5011 } else {
5012 if (intel_crtc->active) {
5013 dev_priv->display.crtc_disable(crtc);
5014
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005015 domains = intel_crtc->enabled_power_domains;
5016 for_each_power_domain(domain, domains)
5017 intel_display_power_put(dev_priv, domain);
5018 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005019 }
5020 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305021}
5022
5023/**
5024 * Sets the power management mode of the pipe and plane.
5025 */
5026void intel_crtc_update_dpms(struct drm_crtc *crtc)
5027{
5028 struct drm_device *dev = crtc->dev;
5029 struct intel_encoder *intel_encoder;
5030 bool enable = false;
5031
5032 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5033 enable |= intel_encoder->connectors_active;
5034
5035 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005036
5037 intel_crtc_update_sarea(crtc, enable);
5038}
5039
Daniel Vetter976f8a22012-07-08 22:34:21 +02005040static void intel_crtc_disable(struct drm_crtc *crtc)
5041{
5042 struct drm_device *dev = crtc->dev;
5043 struct drm_connector *connector;
5044 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005045 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005046 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005047
5048 /* crtc should still be enabled when we disable it. */
5049 WARN_ON(!crtc->enabled);
5050
5051 dev_priv->display.crtc_disable(crtc);
5052 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005053 dev_priv->display.off(crtc);
5054
Matt Roperf4510a22014-04-01 15:22:40 -07005055 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005056 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005057 intel_unpin_fb_obj(old_obj);
5058 i915_gem_track_fb(old_obj, NULL,
5059 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005060 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005061 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005062 }
5063
5064 /* Update computed state. */
5065 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5066 if (!connector->encoder || !connector->encoder->crtc)
5067 continue;
5068
5069 if (connector->encoder->crtc != crtc)
5070 continue;
5071
5072 connector->dpms = DRM_MODE_DPMS_OFF;
5073 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005074 }
5075}
5076
Chris Wilsonea5b2132010-08-04 13:50:23 +01005077void intel_encoder_destroy(struct drm_encoder *encoder)
5078{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005079 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005080
Chris Wilsonea5b2132010-08-04 13:50:23 +01005081 drm_encoder_cleanup(encoder);
5082 kfree(intel_encoder);
5083}
5084
Damien Lespiau92373292013-08-08 22:28:57 +01005085/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005086 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5087 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005088static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005089{
5090 if (mode == DRM_MODE_DPMS_ON) {
5091 encoder->connectors_active = true;
5092
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005093 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005094 } else {
5095 encoder->connectors_active = false;
5096
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005097 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005098 }
5099}
5100
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005101/* Cross check the actual hw state with our own modeset state tracking (and it's
5102 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005103static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005104{
5105 if (connector->get_hw_state(connector)) {
5106 struct intel_encoder *encoder = connector->encoder;
5107 struct drm_crtc *crtc;
5108 bool encoder_enabled;
5109 enum pipe pipe;
5110
5111 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5112 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005113 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005114
Dave Airlie0e32b392014-05-02 14:02:48 +10005115 /* there is no real hw state for MST connectors */
5116 if (connector->mst_port)
5117 return;
5118
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005119 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5120 "wrong connector dpms state\n");
5121 WARN(connector->base.encoder != &encoder->base,
5122 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005123
Dave Airlie36cd7442014-05-02 13:44:18 +10005124 if (encoder) {
5125 WARN(!encoder->connectors_active,
5126 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005127
Dave Airlie36cd7442014-05-02 13:44:18 +10005128 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5129 WARN(!encoder_enabled, "encoder not enabled\n");
5130 if (WARN_ON(!encoder->base.crtc))
5131 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005132
Dave Airlie36cd7442014-05-02 13:44:18 +10005133 crtc = encoder->base.crtc;
5134
5135 WARN(!crtc->enabled, "crtc not enabled\n");
5136 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5137 WARN(pipe != to_intel_crtc(crtc)->pipe,
5138 "encoder active on the wrong pipe\n");
5139 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005140 }
5141}
5142
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005143/* Even simpler default implementation, if there's really no special case to
5144 * consider. */
5145void intel_connector_dpms(struct drm_connector *connector, int mode)
5146{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005147 /* All the simple cases only support two dpms states. */
5148 if (mode != DRM_MODE_DPMS_ON)
5149 mode = DRM_MODE_DPMS_OFF;
5150
5151 if (mode == connector->dpms)
5152 return;
5153
5154 connector->dpms = mode;
5155
5156 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005157 if (connector->encoder)
5158 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005159
Daniel Vetterb9805142012-08-31 17:37:33 +02005160 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005161}
5162
Daniel Vetterf0947c32012-07-02 13:10:34 +02005163/* Simple connector->get_hw_state implementation for encoders that support only
5164 * one connector and no cloning and hence the encoder state determines the state
5165 * of the connector. */
5166bool intel_connector_get_hw_state(struct intel_connector *connector)
5167{
Daniel Vetter24929352012-07-02 20:28:59 +02005168 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005169 struct intel_encoder *encoder = connector->encoder;
5170
5171 return encoder->get_hw_state(encoder, &pipe);
5172}
5173
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005174static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5175 struct intel_crtc_config *pipe_config)
5176{
5177 struct drm_i915_private *dev_priv = dev->dev_private;
5178 struct intel_crtc *pipe_B_crtc =
5179 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5180
5181 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5182 pipe_name(pipe), pipe_config->fdi_lanes);
5183 if (pipe_config->fdi_lanes > 4) {
5184 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5185 pipe_name(pipe), pipe_config->fdi_lanes);
5186 return false;
5187 }
5188
Paulo Zanonibafb6552013-11-02 21:07:44 -07005189 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005190 if (pipe_config->fdi_lanes > 2) {
5191 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5192 pipe_config->fdi_lanes);
5193 return false;
5194 } else {
5195 return true;
5196 }
5197 }
5198
5199 if (INTEL_INFO(dev)->num_pipes == 2)
5200 return true;
5201
5202 /* Ivybridge 3 pipe is really complicated */
5203 switch (pipe) {
5204 case PIPE_A:
5205 return true;
5206 case PIPE_B:
5207 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5208 pipe_config->fdi_lanes > 2) {
5209 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5210 pipe_name(pipe), pipe_config->fdi_lanes);
5211 return false;
5212 }
5213 return true;
5214 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005215 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005216 pipe_B_crtc->config.fdi_lanes <= 2) {
5217 if (pipe_config->fdi_lanes > 2) {
5218 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5219 pipe_name(pipe), pipe_config->fdi_lanes);
5220 return false;
5221 }
5222 } else {
5223 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5224 return false;
5225 }
5226 return true;
5227 default:
5228 BUG();
5229 }
5230}
5231
Daniel Vettere29c22c2013-02-21 00:00:16 +01005232#define RETRY 1
5233static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5234 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005235{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005236 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005237 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005238 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005239 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005240
Daniel Vettere29c22c2013-02-21 00:00:16 +01005241retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005242 /* FDI is a binary signal running at ~2.7GHz, encoding
5243 * each output octet as 10 bits. The actual frequency
5244 * is stored as a divider into a 100MHz clock, and the
5245 * mode pixel clock is stored in units of 1KHz.
5246 * Hence the bw of each lane in terms of the mode signal
5247 * is:
5248 */
5249 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5250
Damien Lespiau241bfc32013-09-25 16:45:37 +01005251 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005252
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005253 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005254 pipe_config->pipe_bpp);
5255
5256 pipe_config->fdi_lanes = lane;
5257
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005258 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005259 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005260
Daniel Vettere29c22c2013-02-21 00:00:16 +01005261 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5262 intel_crtc->pipe, pipe_config);
5263 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5264 pipe_config->pipe_bpp -= 2*3;
5265 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5266 pipe_config->pipe_bpp);
5267 needs_recompute = true;
5268 pipe_config->bw_constrained = true;
5269
5270 goto retry;
5271 }
5272
5273 if (needs_recompute)
5274 return RETRY;
5275
5276 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005277}
5278
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005279static void hsw_compute_ips_config(struct intel_crtc *crtc,
5280 struct intel_crtc_config *pipe_config)
5281{
Jani Nikulad330a952014-01-21 11:24:25 +02005282 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005283 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005284 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005285}
5286
Daniel Vettera43f6e02013-06-07 23:10:32 +02005287static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005288 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005289{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005290 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005291 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005292
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005293 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005294 if (INTEL_INFO(dev)->gen < 4) {
5295 struct drm_i915_private *dev_priv = dev->dev_private;
5296 int clock_limit =
5297 dev_priv->display.get_display_clock_speed(dev);
5298
5299 /*
5300 * Enable pixel doubling when the dot clock
5301 * is > 90% of the (display) core speed.
5302 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005303 * GDG double wide on either pipe,
5304 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005305 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005306 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005307 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005308 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005309 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005310 }
5311
Damien Lespiau241bfc32013-09-25 16:45:37 +01005312 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005313 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005314 }
Chris Wilson89749352010-09-12 18:25:19 +01005315
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005316 /*
5317 * Pipe horizontal size must be even in:
5318 * - DVO ganged mode
5319 * - LVDS dual channel mode
5320 * - Double wide pipe
5321 */
5322 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5323 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5324 pipe_config->pipe_src_w &= ~1;
5325
Damien Lespiau8693a822013-05-03 18:48:11 +01005326 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5327 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005328 */
5329 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5330 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005331 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005332
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005333 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005334 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005335 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005336 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5337 * for lvds. */
5338 pipe_config->pipe_bpp = 8*3;
5339 }
5340
Damien Lespiauf5adf942013-06-24 18:29:34 +01005341 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005342 hsw_compute_ips_config(crtc, pipe_config);
5343
Daniel Vetter12030432014-06-25 22:02:00 +03005344 /*
5345 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5346 * old clock survives for now.
5347 */
5348 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005349 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005350
Daniel Vetter877d48d2013-04-19 11:24:43 +02005351 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005352 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005353
Daniel Vettere29c22c2013-02-21 00:00:16 +01005354 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005355}
5356
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005357static int valleyview_get_display_clock_speed(struct drm_device *dev)
5358{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005359 struct drm_i915_private *dev_priv = dev->dev_private;
5360 int vco = valleyview_get_vco(dev_priv);
5361 u32 val;
5362 int divider;
5363
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005364 /* FIXME: Punit isn't quite ready yet */
5365 if (IS_CHERRYVIEW(dev))
5366 return 400000;
5367
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005368 mutex_lock(&dev_priv->dpio_lock);
5369 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5370 mutex_unlock(&dev_priv->dpio_lock);
5371
5372 divider = val & DISPLAY_FREQUENCY_VALUES;
5373
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005374 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5375 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5376 "cdclk change in progress\n");
5377
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005378 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005379}
5380
Jesse Barnese70236a2009-09-21 10:42:27 -07005381static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005382{
Jesse Barnese70236a2009-09-21 10:42:27 -07005383 return 400000;
5384}
Jesse Barnes79e53942008-11-07 14:24:08 -08005385
Jesse Barnese70236a2009-09-21 10:42:27 -07005386static int i915_get_display_clock_speed(struct drm_device *dev)
5387{
5388 return 333000;
5389}
Jesse Barnes79e53942008-11-07 14:24:08 -08005390
Jesse Barnese70236a2009-09-21 10:42:27 -07005391static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5392{
5393 return 200000;
5394}
Jesse Barnes79e53942008-11-07 14:24:08 -08005395
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005396static int pnv_get_display_clock_speed(struct drm_device *dev)
5397{
5398 u16 gcfgc = 0;
5399
5400 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5401
5402 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5403 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5404 return 267000;
5405 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5406 return 333000;
5407 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5408 return 444000;
5409 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5410 return 200000;
5411 default:
5412 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5413 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5414 return 133000;
5415 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5416 return 167000;
5417 }
5418}
5419
Jesse Barnese70236a2009-09-21 10:42:27 -07005420static int i915gm_get_display_clock_speed(struct drm_device *dev)
5421{
5422 u16 gcfgc = 0;
5423
5424 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5425
5426 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005427 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005428 else {
5429 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5430 case GC_DISPLAY_CLOCK_333_MHZ:
5431 return 333000;
5432 default:
5433 case GC_DISPLAY_CLOCK_190_200_MHZ:
5434 return 190000;
5435 }
5436 }
5437}
Jesse Barnes79e53942008-11-07 14:24:08 -08005438
Jesse Barnese70236a2009-09-21 10:42:27 -07005439static int i865_get_display_clock_speed(struct drm_device *dev)
5440{
5441 return 266000;
5442}
5443
5444static int i855_get_display_clock_speed(struct drm_device *dev)
5445{
5446 u16 hpllcc = 0;
5447 /* Assume that the hardware is in the high speed state. This
5448 * should be the default.
5449 */
5450 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5451 case GC_CLOCK_133_200:
5452 case GC_CLOCK_100_200:
5453 return 200000;
5454 case GC_CLOCK_166_250:
5455 return 250000;
5456 case GC_CLOCK_100_133:
5457 return 133000;
5458 }
5459
5460 /* Shouldn't happen */
5461 return 0;
5462}
5463
5464static int i830_get_display_clock_speed(struct drm_device *dev)
5465{
5466 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005467}
5468
Zhenyu Wang2c072452009-06-05 15:38:42 +08005469static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005470intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005471{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005472 while (*num > DATA_LINK_M_N_MASK ||
5473 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005474 *num >>= 1;
5475 *den >>= 1;
5476 }
5477}
5478
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005479static void compute_m_n(unsigned int m, unsigned int n,
5480 uint32_t *ret_m, uint32_t *ret_n)
5481{
5482 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5483 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5484 intel_reduce_m_n_ratio(ret_m, ret_n);
5485}
5486
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005487void
5488intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5489 int pixel_clock, int link_clock,
5490 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005491{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005492 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005493
5494 compute_m_n(bits_per_pixel * pixel_clock,
5495 link_clock * nlanes * 8,
5496 &m_n->gmch_m, &m_n->gmch_n);
5497
5498 compute_m_n(pixel_clock, link_clock,
5499 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005500}
5501
Chris Wilsona7615032011-01-12 17:04:08 +00005502static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5503{
Jani Nikulad330a952014-01-21 11:24:25 +02005504 if (i915.panel_use_ssc >= 0)
5505 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005506 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005507 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005508}
5509
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005510static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5511{
5512 struct drm_device *dev = crtc->dev;
5513 struct drm_i915_private *dev_priv = dev->dev_private;
5514 int refclk;
5515
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005516 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005517 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005518 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005519 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005520 refclk = dev_priv->vbt.lvds_ssc_freq;
5521 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005522 } else if (!IS_GEN2(dev)) {
5523 refclk = 96000;
5524 } else {
5525 refclk = 48000;
5526 }
5527
5528 return refclk;
5529}
5530
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005531static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005532{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005533 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005534}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005535
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005536static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5537{
5538 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005539}
5540
Daniel Vetterf47709a2013-03-28 10:42:02 +01005541static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005542 intel_clock_t *reduced_clock)
5543{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005544 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005545 u32 fp, fp2 = 0;
5546
5547 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005548 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005549 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005550 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005551 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005552 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005553 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005554 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005555 }
5556
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005557 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005558
Daniel Vetterf47709a2013-03-28 10:42:02 +01005559 crtc->lowfreq_avail = false;
5560 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005561 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005562 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005563 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005564 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005565 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005566 }
5567}
5568
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005569static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5570 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005571{
5572 u32 reg_val;
5573
5574 /*
5575 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5576 * and set it to a reasonable value instead.
5577 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005578 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005579 reg_val &= 0xffffff00;
5580 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005581 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005582
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005583 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005584 reg_val &= 0x8cffffff;
5585 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005586 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005587
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005588 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005589 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005590 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005591
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005592 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005593 reg_val &= 0x00ffffff;
5594 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005595 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005596}
5597
Daniel Vetterb5518422013-05-03 11:49:48 +02005598static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5599 struct intel_link_m_n *m_n)
5600{
5601 struct drm_device *dev = crtc->base.dev;
5602 struct drm_i915_private *dev_priv = dev->dev_private;
5603 int pipe = crtc->pipe;
5604
Daniel Vettere3b95f12013-05-03 11:49:49 +02005605 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5606 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5607 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5608 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005609}
5610
5611static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005612 struct intel_link_m_n *m_n,
5613 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005614{
5615 struct drm_device *dev = crtc->base.dev;
5616 struct drm_i915_private *dev_priv = dev->dev_private;
5617 int pipe = crtc->pipe;
5618 enum transcoder transcoder = crtc->config.cpu_transcoder;
5619
5620 if (INTEL_INFO(dev)->gen >= 5) {
5621 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5622 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5623 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5624 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005625 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5626 * for gen < 8) and if DRRS is supported (to make sure the
5627 * registers are not unnecessarily accessed).
5628 */
5629 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5630 crtc->config.has_drrs) {
5631 I915_WRITE(PIPE_DATA_M2(transcoder),
5632 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5633 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5634 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5635 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5636 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005637 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005638 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5639 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5640 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5641 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005642 }
5643}
5644
Vandana Kannanf769cd22014-08-05 07:51:22 -07005645void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005646{
5647 if (crtc->config.has_pch_encoder)
5648 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5649 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005650 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5651 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005652}
5653
Daniel Vetterf47709a2013-03-28 10:42:02 +01005654static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005655{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005656 u32 dpll, dpll_md;
5657
5658 /*
5659 * Enable DPIO clock input. We should never disable the reference
5660 * clock for pipe B, since VGA hotplug / manual detection depends
5661 * on it.
5662 */
5663 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5664 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5665 /* We should never disable this, set it here for state tracking */
5666 if (crtc->pipe == PIPE_B)
5667 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5668 dpll |= DPLL_VCO_ENABLE;
5669 crtc->config.dpll_hw_state.dpll = dpll;
5670
5671 dpll_md = (crtc->config.pixel_multiplier - 1)
5672 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5673 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5674}
5675
5676static void vlv_prepare_pll(struct intel_crtc *crtc)
5677{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005678 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005679 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005680 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005681 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005682 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005683 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005684
Daniel Vetter09153002012-12-12 14:06:44 +01005685 mutex_lock(&dev_priv->dpio_lock);
5686
Daniel Vetterf47709a2013-03-28 10:42:02 +01005687 bestn = crtc->config.dpll.n;
5688 bestm1 = crtc->config.dpll.m1;
5689 bestm2 = crtc->config.dpll.m2;
5690 bestp1 = crtc->config.dpll.p1;
5691 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005692
Jesse Barnes89b667f2013-04-18 14:51:36 -07005693 /* See eDP HDMI DPIO driver vbios notes doc */
5694
5695 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005696 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005697 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005698
5699 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005700 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005701
5702 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005703 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005704 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005705 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005706
5707 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005708 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005709
5710 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005711 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5712 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5713 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005714 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005715
5716 /*
5717 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5718 * but we don't support that).
5719 * Note: don't use the DAC post divider as it seems unstable.
5720 */
5721 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005722 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005723
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005724 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005725 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005726
Jesse Barnes89b667f2013-04-18 14:51:36 -07005727 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005728 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005729 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005730 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005731 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005732 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005733 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005734 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005735 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005736
Jesse Barnes89b667f2013-04-18 14:51:36 -07005737 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5738 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5739 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005740 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005741 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005742 0x0df40000);
5743 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005744 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005745 0x0df70000);
5746 } else { /* HDMI or VGA */
5747 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005748 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005749 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005750 0x0df70000);
5751 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005752 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005753 0x0df40000);
5754 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005755
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005756 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005757 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5758 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5759 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5760 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005761 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005762
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005763 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005764 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005765}
5766
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005767static void chv_update_pll(struct intel_crtc *crtc)
5768{
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005769 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5770 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5771 DPLL_VCO_ENABLE;
5772 if (crtc->pipe != PIPE_A)
5773 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5774
5775 crtc->config.dpll_hw_state.dpll_md =
5776 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5777}
5778
5779static void chv_prepare_pll(struct intel_crtc *crtc)
5780{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005781 struct drm_device *dev = crtc->base.dev;
5782 struct drm_i915_private *dev_priv = dev->dev_private;
5783 int pipe = crtc->pipe;
5784 int dpll_reg = DPLL(crtc->pipe);
5785 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005786 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005787 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5788 int refclk;
5789
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005790 bestn = crtc->config.dpll.n;
5791 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5792 bestm1 = crtc->config.dpll.m1;
5793 bestm2 = crtc->config.dpll.m2 >> 22;
5794 bestp1 = crtc->config.dpll.p1;
5795 bestp2 = crtc->config.dpll.p2;
5796
5797 /*
5798 * Enable Refclk and SSC
5799 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005800 I915_WRITE(dpll_reg,
5801 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5802
5803 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005804
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005805 /* p1 and p2 divider */
5806 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5807 5 << DPIO_CHV_S1_DIV_SHIFT |
5808 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5809 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5810 1 << DPIO_CHV_K_DIV_SHIFT);
5811
5812 /* Feedback post-divider - m2 */
5813 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5814
5815 /* Feedback refclk divider - n and m1 */
5816 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5817 DPIO_CHV_M1_DIV_BY_2 |
5818 1 << DPIO_CHV_N_DIV_SHIFT);
5819
5820 /* M2 fraction division */
5821 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5822
5823 /* M2 fraction division enable */
5824 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5825 DPIO_CHV_FRAC_DIV_EN |
5826 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5827
5828 /* Loop filter */
5829 refclk = i9xx_get_refclk(&crtc->base, 0);
5830 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5831 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5832 if (refclk == 100000)
5833 intcoeff = 11;
5834 else if (refclk == 38400)
5835 intcoeff = 10;
5836 else
5837 intcoeff = 9;
5838 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5839 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5840
5841 /* AFC Recal */
5842 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5843 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5844 DPIO_AFC_RECAL);
5845
5846 mutex_unlock(&dev_priv->dpio_lock);
5847}
5848
Daniel Vetterf47709a2013-03-28 10:42:02 +01005849static void i9xx_update_pll(struct intel_crtc *crtc,
5850 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005851 int num_connectors)
5852{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005853 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005854 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005855 u32 dpll;
5856 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005857 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005858
Daniel Vetterf47709a2013-03-28 10:42:02 +01005859 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305860
Daniel Vetterf47709a2013-03-28 10:42:02 +01005861 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5862 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005863
5864 dpll = DPLL_VGA_MODE_DIS;
5865
Daniel Vetterf47709a2013-03-28 10:42:02 +01005866 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005867 dpll |= DPLLB_MODE_LVDS;
5868 else
5869 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005870
Daniel Vetteref1b4602013-06-01 17:17:04 +02005871 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005872 dpll |= (crtc->config.pixel_multiplier - 1)
5873 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005874 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005875
5876 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005877 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005878
Daniel Vetterf47709a2013-03-28 10:42:02 +01005879 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005880 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005881
5882 /* compute bitmask from p1 value */
5883 if (IS_PINEVIEW(dev))
5884 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5885 else {
5886 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5887 if (IS_G4X(dev) && reduced_clock)
5888 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5889 }
5890 switch (clock->p2) {
5891 case 5:
5892 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5893 break;
5894 case 7:
5895 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5896 break;
5897 case 10:
5898 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5899 break;
5900 case 14:
5901 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5902 break;
5903 }
5904 if (INTEL_INFO(dev)->gen >= 4)
5905 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5906
Daniel Vetter09ede542013-04-30 14:01:45 +02005907 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005908 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005909 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005910 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5911 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5912 else
5913 dpll |= PLL_REF_INPUT_DREFCLK;
5914
5915 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005916 crtc->config.dpll_hw_state.dpll = dpll;
5917
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005918 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005919 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5920 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005921 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005922 }
5923}
5924
Daniel Vetterf47709a2013-03-28 10:42:02 +01005925static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005926 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005927 int num_connectors)
5928{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005929 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005930 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005931 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005932 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005933
Daniel Vetterf47709a2013-03-28 10:42:02 +01005934 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305935
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005936 dpll = DPLL_VGA_MODE_DIS;
5937
Daniel Vetterf47709a2013-03-28 10:42:02 +01005938 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005939 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5940 } else {
5941 if (clock->p1 == 2)
5942 dpll |= PLL_P1_DIVIDE_BY_TWO;
5943 else
5944 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5945 if (clock->p2 == 4)
5946 dpll |= PLL_P2_DIVIDE_BY_4;
5947 }
5948
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005949 if (!IS_I830(dev) && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005950 dpll |= DPLL_DVO_2X_MODE;
5951
Daniel Vetterf47709a2013-03-28 10:42:02 +01005952 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005953 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5954 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5955 else
5956 dpll |= PLL_REF_INPUT_DREFCLK;
5957
5958 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005959 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005960}
5961
Daniel Vetter8a654f32013-06-01 17:16:22 +02005962static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005963{
5964 struct drm_device *dev = intel_crtc->base.dev;
5965 struct drm_i915_private *dev_priv = dev->dev_private;
5966 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005967 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005968 struct drm_display_mode *adjusted_mode =
5969 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005970 uint32_t crtc_vtotal, crtc_vblank_end;
5971 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005972
5973 /* We need to be careful not to changed the adjusted mode, for otherwise
5974 * the hw state checker will get angry at the mismatch. */
5975 crtc_vtotal = adjusted_mode->crtc_vtotal;
5976 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005977
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005978 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005979 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005980 crtc_vtotal -= 1;
5981 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005982
5983 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5984 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5985 else
5986 vsyncshift = adjusted_mode->crtc_hsync_start -
5987 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005988 if (vsyncshift < 0)
5989 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005990 }
5991
5992 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005993 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005994
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005995 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005996 (adjusted_mode->crtc_hdisplay - 1) |
5997 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005998 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005999 (adjusted_mode->crtc_hblank_start - 1) |
6000 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006001 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006002 (adjusted_mode->crtc_hsync_start - 1) |
6003 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6004
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006005 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006006 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006007 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006008 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006009 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006010 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006011 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006012 (adjusted_mode->crtc_vsync_start - 1) |
6013 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6014
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006015 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6016 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6017 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6018 * bits. */
6019 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6020 (pipe == PIPE_B || pipe == PIPE_C))
6021 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6022
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006023 /* pipesrc controls the size that is scaled from, which should
6024 * always be the user's requested size.
6025 */
6026 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006027 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6028 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006029}
6030
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006031static void intel_get_pipe_timings(struct intel_crtc *crtc,
6032 struct intel_crtc_config *pipe_config)
6033{
6034 struct drm_device *dev = crtc->base.dev;
6035 struct drm_i915_private *dev_priv = dev->dev_private;
6036 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6037 uint32_t tmp;
6038
6039 tmp = I915_READ(HTOTAL(cpu_transcoder));
6040 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6041 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6042 tmp = I915_READ(HBLANK(cpu_transcoder));
6043 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6044 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6045 tmp = I915_READ(HSYNC(cpu_transcoder));
6046 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6047 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6048
6049 tmp = I915_READ(VTOTAL(cpu_transcoder));
6050 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6051 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6052 tmp = I915_READ(VBLANK(cpu_transcoder));
6053 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6054 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6055 tmp = I915_READ(VSYNC(cpu_transcoder));
6056 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6057 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6058
6059 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6060 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6061 pipe_config->adjusted_mode.crtc_vtotal += 1;
6062 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6063 }
6064
6065 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006066 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6067 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6068
6069 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6070 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006071}
6072
Daniel Vetterf6a83282014-02-11 15:28:57 -08006073void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6074 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006075{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006076 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6077 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6078 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6079 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006080
Daniel Vetterf6a83282014-02-11 15:28:57 -08006081 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6082 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6083 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6084 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006085
Daniel Vetterf6a83282014-02-11 15:28:57 -08006086 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006087
Daniel Vetterf6a83282014-02-11 15:28:57 -08006088 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6089 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006090}
6091
Daniel Vetter84b046f2013-02-19 18:48:54 +01006092static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6093{
6094 struct drm_device *dev = intel_crtc->base.dev;
6095 struct drm_i915_private *dev_priv = dev->dev_private;
6096 uint32_t pipeconf;
6097
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006098 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006099
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006100 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6101 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6102 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006103
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006104 if (intel_crtc->config.double_wide)
6105 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006106
Daniel Vetterff9ce462013-04-24 14:57:17 +02006107 /* only g4x and later have fancy bpc/dither controls */
6108 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006109 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6110 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6111 pipeconf |= PIPECONF_DITHER_EN |
6112 PIPECONF_DITHER_TYPE_SP;
6113
6114 switch (intel_crtc->config.pipe_bpp) {
6115 case 18:
6116 pipeconf |= PIPECONF_6BPC;
6117 break;
6118 case 24:
6119 pipeconf |= PIPECONF_8BPC;
6120 break;
6121 case 30:
6122 pipeconf |= PIPECONF_10BPC;
6123 break;
6124 default:
6125 /* Case prevented by intel_choose_pipe_bpp_dither. */
6126 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006127 }
6128 }
6129
6130 if (HAS_PIPE_CXSR(dev)) {
6131 if (intel_crtc->lowfreq_avail) {
6132 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6133 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6134 } else {
6135 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006136 }
6137 }
6138
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006139 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6140 if (INTEL_INFO(dev)->gen < 4 ||
6141 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6142 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6143 else
6144 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6145 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006146 pipeconf |= PIPECONF_PROGRESSIVE;
6147
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006148 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6149 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006150
Daniel Vetter84b046f2013-02-19 18:48:54 +01006151 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6152 POSTING_READ(PIPECONF(intel_crtc->pipe));
6153}
6154
Eric Anholtf564048e2011-03-30 13:01:02 -07006155static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006156 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006157 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006158{
6159 struct drm_device *dev = crtc->dev;
6160 struct drm_i915_private *dev_priv = dev->dev_private;
6161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006162 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006163 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006164 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006165 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006166 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006167 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006168
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006169 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006170 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006171 case INTEL_OUTPUT_LVDS:
6172 is_lvds = true;
6173 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006174 case INTEL_OUTPUT_DSI:
6175 is_dsi = true;
6176 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006177 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006178
Eric Anholtc751ce42010-03-25 11:48:48 -07006179 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006180 }
6181
Jani Nikulaf2335332013-09-13 11:03:09 +03006182 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006183 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006184
Jani Nikulaf2335332013-09-13 11:03:09 +03006185 if (!intel_crtc->config.clock_set) {
6186 refclk = i9xx_get_refclk(crtc, num_connectors);
6187
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006188 /*
6189 * Returns a set of divisors for the desired target clock with
6190 * the given refclk, or FALSE. The returned values represent
6191 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6192 * 2) / p1 / p2.
6193 */
6194 limit = intel_limit(crtc, refclk);
6195 ok = dev_priv->display.find_dpll(limit, crtc,
6196 intel_crtc->config.port_clock,
6197 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006198 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006199 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6200 return -EINVAL;
6201 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006202
Jani Nikulaf2335332013-09-13 11:03:09 +03006203 if (is_lvds && dev_priv->lvds_downclock_avail) {
6204 /*
6205 * Ensure we match the reduced clock's P to the target
6206 * clock. If the clocks don't match, we can't switch
6207 * the display clock by using the FP0/FP1. In such case
6208 * we will disable the LVDS downclock feature.
6209 */
6210 has_reduced_clock =
6211 dev_priv->display.find_dpll(limit, crtc,
6212 dev_priv->lvds_downclock,
6213 refclk, &clock,
6214 &reduced_clock);
6215 }
6216 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006217 intel_crtc->config.dpll.n = clock.n;
6218 intel_crtc->config.dpll.m1 = clock.m1;
6219 intel_crtc->config.dpll.m2 = clock.m2;
6220 intel_crtc->config.dpll.p1 = clock.p1;
6221 intel_crtc->config.dpll.p2 = clock.p2;
6222 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006223
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006224 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006225 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306226 has_reduced_clock ? &reduced_clock : NULL,
6227 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006228 } else if (IS_CHERRYVIEW(dev)) {
6229 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006230 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006231 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006232 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006233 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006234 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006235 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006236 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006237
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006238 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006239}
6240
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006241static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6242 struct intel_crtc_config *pipe_config)
6243{
6244 struct drm_device *dev = crtc->base.dev;
6245 struct drm_i915_private *dev_priv = dev->dev_private;
6246 uint32_t tmp;
6247
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006248 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6249 return;
6250
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006251 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006252 if (!(tmp & PFIT_ENABLE))
6253 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006254
Daniel Vetter06922822013-07-11 13:35:40 +02006255 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006256 if (INTEL_INFO(dev)->gen < 4) {
6257 if (crtc->pipe != PIPE_B)
6258 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006259 } else {
6260 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6261 return;
6262 }
6263
Daniel Vetter06922822013-07-11 13:35:40 +02006264 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006265 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6266 if (INTEL_INFO(dev)->gen < 5)
6267 pipe_config->gmch_pfit.lvds_border_bits =
6268 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6269}
6270
Jesse Barnesacbec812013-09-20 11:29:32 -07006271static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6272 struct intel_crtc_config *pipe_config)
6273{
6274 struct drm_device *dev = crtc->base.dev;
6275 struct drm_i915_private *dev_priv = dev->dev_private;
6276 int pipe = pipe_config->cpu_transcoder;
6277 intel_clock_t clock;
6278 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006279 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006280
Shobhit Kumarf573de52014-07-30 20:32:37 +05306281 /* In case of MIPI DPLL will not even be used */
6282 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6283 return;
6284
Jesse Barnesacbec812013-09-20 11:29:32 -07006285 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006286 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006287 mutex_unlock(&dev_priv->dpio_lock);
6288
6289 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6290 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6291 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6292 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6293 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6294
Ville Syrjäläf6466282013-10-14 14:50:31 +03006295 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006296
Ville Syrjäläf6466282013-10-14 14:50:31 +03006297 /* clock.dot is the fast clock */
6298 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006299}
6300
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006301static void i9xx_get_plane_config(struct intel_crtc *crtc,
6302 struct intel_plane_config *plane_config)
6303{
6304 struct drm_device *dev = crtc->base.dev;
6305 struct drm_i915_private *dev_priv = dev->dev_private;
6306 u32 val, base, offset;
6307 int pipe = crtc->pipe, plane = crtc->plane;
6308 int fourcc, pixel_format;
6309 int aligned_height;
6310
Dave Airlie66e514c2014-04-03 07:51:54 +10006311 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6312 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006313 DRM_DEBUG_KMS("failed to alloc fb\n");
6314 return;
6315 }
6316
6317 val = I915_READ(DSPCNTR(plane));
6318
6319 if (INTEL_INFO(dev)->gen >= 4)
6320 if (val & DISPPLANE_TILED)
6321 plane_config->tiled = true;
6322
6323 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6324 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006325 crtc->base.primary->fb->pixel_format = fourcc;
6326 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006327 drm_format_plane_cpp(fourcc, 0) * 8;
6328
6329 if (INTEL_INFO(dev)->gen >= 4) {
6330 if (plane_config->tiled)
6331 offset = I915_READ(DSPTILEOFF(plane));
6332 else
6333 offset = I915_READ(DSPLINOFF(plane));
6334 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6335 } else {
6336 base = I915_READ(DSPADDR(plane));
6337 }
6338 plane_config->base = base;
6339
6340 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006341 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6342 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006343
6344 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006345 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006346
Dave Airlie66e514c2014-04-03 07:51:54 +10006347 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006348 plane_config->tiled);
6349
Fabian Frederick1267a262014-07-01 20:39:41 +02006350 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6351 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006352
6353 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006354 pipe, plane, crtc->base.primary->fb->width,
6355 crtc->base.primary->fb->height,
6356 crtc->base.primary->fb->bits_per_pixel, base,
6357 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006358 plane_config->size);
6359
6360}
6361
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006362static void chv_crtc_clock_get(struct intel_crtc *crtc,
6363 struct intel_crtc_config *pipe_config)
6364{
6365 struct drm_device *dev = crtc->base.dev;
6366 struct drm_i915_private *dev_priv = dev->dev_private;
6367 int pipe = pipe_config->cpu_transcoder;
6368 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6369 intel_clock_t clock;
6370 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6371 int refclk = 100000;
6372
6373 mutex_lock(&dev_priv->dpio_lock);
6374 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6375 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6376 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6377 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6378 mutex_unlock(&dev_priv->dpio_lock);
6379
6380 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6381 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6382 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6383 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6384 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6385
6386 chv_clock(refclk, &clock);
6387
6388 /* clock.dot is the fast clock */
6389 pipe_config->port_clock = clock.dot / 5;
6390}
6391
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006392static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6393 struct intel_crtc_config *pipe_config)
6394{
6395 struct drm_device *dev = crtc->base.dev;
6396 struct drm_i915_private *dev_priv = dev->dev_private;
6397 uint32_t tmp;
6398
Imre Deakb5482bd2014-03-05 16:20:55 +02006399 if (!intel_display_power_enabled(dev_priv,
6400 POWER_DOMAIN_PIPE(crtc->pipe)))
6401 return false;
6402
Daniel Vettere143a212013-07-04 12:01:15 +02006403 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006404 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006405
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006406 tmp = I915_READ(PIPECONF(crtc->pipe));
6407 if (!(tmp & PIPECONF_ENABLE))
6408 return false;
6409
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006410 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6411 switch (tmp & PIPECONF_BPC_MASK) {
6412 case PIPECONF_6BPC:
6413 pipe_config->pipe_bpp = 18;
6414 break;
6415 case PIPECONF_8BPC:
6416 pipe_config->pipe_bpp = 24;
6417 break;
6418 case PIPECONF_10BPC:
6419 pipe_config->pipe_bpp = 30;
6420 break;
6421 default:
6422 break;
6423 }
6424 }
6425
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006426 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6427 pipe_config->limited_color_range = true;
6428
Ville Syrjälä282740f2013-09-04 18:30:03 +03006429 if (INTEL_INFO(dev)->gen < 4)
6430 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6431
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006432 intel_get_pipe_timings(crtc, pipe_config);
6433
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006434 i9xx_get_pfit_config(crtc, pipe_config);
6435
Daniel Vetter6c49f242013-06-06 12:45:25 +02006436 if (INTEL_INFO(dev)->gen >= 4) {
6437 tmp = I915_READ(DPLL_MD(crtc->pipe));
6438 pipe_config->pixel_multiplier =
6439 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6440 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006441 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006442 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6443 tmp = I915_READ(DPLL(crtc->pipe));
6444 pipe_config->pixel_multiplier =
6445 ((tmp & SDVO_MULTIPLIER_MASK)
6446 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6447 } else {
6448 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6449 * port and will be fixed up in the encoder->get_config
6450 * function. */
6451 pipe_config->pixel_multiplier = 1;
6452 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006453 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6454 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006455 /*
6456 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6457 * on 830. Filter it out here so that we don't
6458 * report errors due to that.
6459 */
6460 if (IS_I830(dev))
6461 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6462
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006463 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6464 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006465 } else {
6466 /* Mask out read-only status bits. */
6467 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6468 DPLL_PORTC_READY_MASK |
6469 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006470 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006471
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006472 if (IS_CHERRYVIEW(dev))
6473 chv_crtc_clock_get(crtc, pipe_config);
6474 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006475 vlv_crtc_clock_get(crtc, pipe_config);
6476 else
6477 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006478
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006479 return true;
6480}
6481
Paulo Zanonidde86e22012-12-01 12:04:25 -02006482static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006483{
6484 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006485 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006486 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006487 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006488 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006489 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006490 bool has_ck505 = false;
6491 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006492
6493 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006494 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006495 switch (encoder->type) {
6496 case INTEL_OUTPUT_LVDS:
6497 has_panel = true;
6498 has_lvds = true;
6499 break;
6500 case INTEL_OUTPUT_EDP:
6501 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006502 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006503 has_cpu_edp = true;
6504 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006505 }
6506 }
6507
Keith Packard99eb6a02011-09-26 14:29:12 -07006508 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006509 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006510 can_ssc = has_ck505;
6511 } else {
6512 has_ck505 = false;
6513 can_ssc = true;
6514 }
6515
Imre Deak2de69052013-05-08 13:14:04 +03006516 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6517 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006518
6519 /* Ironlake: try to setup display ref clock before DPLL
6520 * enabling. This is only under driver's control after
6521 * PCH B stepping, previous chipset stepping should be
6522 * ignoring this setting.
6523 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006524 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006525
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006526 /* As we must carefully and slowly disable/enable each source in turn,
6527 * compute the final state we want first and check if we need to
6528 * make any changes at all.
6529 */
6530 final = val;
6531 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006532 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006533 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006534 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006535 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6536
6537 final &= ~DREF_SSC_SOURCE_MASK;
6538 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6539 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006540
Keith Packard199e5d72011-09-22 12:01:57 -07006541 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006542 final |= DREF_SSC_SOURCE_ENABLE;
6543
6544 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6545 final |= DREF_SSC1_ENABLE;
6546
6547 if (has_cpu_edp) {
6548 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6549 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6550 else
6551 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6552 } else
6553 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6554 } else {
6555 final |= DREF_SSC_SOURCE_DISABLE;
6556 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6557 }
6558
6559 if (final == val)
6560 return;
6561
6562 /* Always enable nonspread source */
6563 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6564
6565 if (has_ck505)
6566 val |= DREF_NONSPREAD_CK505_ENABLE;
6567 else
6568 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6569
6570 if (has_panel) {
6571 val &= ~DREF_SSC_SOURCE_MASK;
6572 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006573
Keith Packard199e5d72011-09-22 12:01:57 -07006574 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006575 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006576 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006577 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006578 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006579 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006580
6581 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006582 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006583 POSTING_READ(PCH_DREF_CONTROL);
6584 udelay(200);
6585
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006586 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006587
6588 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006589 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006590 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006591 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006592 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006593 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006594 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006595 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006596 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006597
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006598 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006599 POSTING_READ(PCH_DREF_CONTROL);
6600 udelay(200);
6601 } else {
6602 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6603
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006604 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006605
6606 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006607 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006608
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006609 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006610 POSTING_READ(PCH_DREF_CONTROL);
6611 udelay(200);
6612
6613 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006614 val &= ~DREF_SSC_SOURCE_MASK;
6615 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006616
6617 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006618 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006619
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006620 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006621 POSTING_READ(PCH_DREF_CONTROL);
6622 udelay(200);
6623 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006624
6625 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006626}
6627
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006628static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006629{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006630 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006631
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006632 tmp = I915_READ(SOUTH_CHICKEN2);
6633 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6634 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006635
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006636 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6637 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6638 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006639
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006640 tmp = I915_READ(SOUTH_CHICKEN2);
6641 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6642 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006643
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006644 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6645 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6646 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006647}
6648
6649/* WaMPhyProgramming:hsw */
6650static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6651{
6652 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006653
6654 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6655 tmp &= ~(0xFF << 24);
6656 tmp |= (0x12 << 24);
6657 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6658
Paulo Zanonidde86e22012-12-01 12:04:25 -02006659 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6660 tmp |= (1 << 11);
6661 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6662
6663 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6664 tmp |= (1 << 11);
6665 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6666
Paulo Zanonidde86e22012-12-01 12:04:25 -02006667 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6668 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6669 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6670
6671 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6672 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6673 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6674
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006675 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6676 tmp &= ~(7 << 13);
6677 tmp |= (5 << 13);
6678 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006679
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006680 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6681 tmp &= ~(7 << 13);
6682 tmp |= (5 << 13);
6683 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006684
6685 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6686 tmp &= ~0xFF;
6687 tmp |= 0x1C;
6688 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6689
6690 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6691 tmp &= ~0xFF;
6692 tmp |= 0x1C;
6693 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6694
6695 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6696 tmp &= ~(0xFF << 16);
6697 tmp |= (0x1C << 16);
6698 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6699
6700 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6701 tmp &= ~(0xFF << 16);
6702 tmp |= (0x1C << 16);
6703 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6704
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006705 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6706 tmp |= (1 << 27);
6707 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006708
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006709 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6710 tmp |= (1 << 27);
6711 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006712
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006713 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6714 tmp &= ~(0xF << 28);
6715 tmp |= (4 << 28);
6716 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006717
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006718 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6719 tmp &= ~(0xF << 28);
6720 tmp |= (4 << 28);
6721 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006722}
6723
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006724/* Implements 3 different sequences from BSpec chapter "Display iCLK
6725 * Programming" based on the parameters passed:
6726 * - Sequence to enable CLKOUT_DP
6727 * - Sequence to enable CLKOUT_DP without spread
6728 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6729 */
6730static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6731 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006732{
6733 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006734 uint32_t reg, tmp;
6735
6736 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6737 with_spread = true;
6738 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6739 with_fdi, "LP PCH doesn't have FDI\n"))
6740 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006741
6742 mutex_lock(&dev_priv->dpio_lock);
6743
6744 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6745 tmp &= ~SBI_SSCCTL_DISABLE;
6746 tmp |= SBI_SSCCTL_PATHALT;
6747 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6748
6749 udelay(24);
6750
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006751 if (with_spread) {
6752 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6753 tmp &= ~SBI_SSCCTL_PATHALT;
6754 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006755
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006756 if (with_fdi) {
6757 lpt_reset_fdi_mphy(dev_priv);
6758 lpt_program_fdi_mphy(dev_priv);
6759 }
6760 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006761
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006762 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6763 SBI_GEN0 : SBI_DBUFF0;
6764 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6765 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6766 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006767
6768 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006769}
6770
Paulo Zanoni47701c32013-07-23 11:19:25 -03006771/* Sequence to disable CLKOUT_DP */
6772static void lpt_disable_clkout_dp(struct drm_device *dev)
6773{
6774 struct drm_i915_private *dev_priv = dev->dev_private;
6775 uint32_t reg, tmp;
6776
6777 mutex_lock(&dev_priv->dpio_lock);
6778
6779 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6780 SBI_GEN0 : SBI_DBUFF0;
6781 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6782 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6783 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6784
6785 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6786 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6787 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6788 tmp |= SBI_SSCCTL_PATHALT;
6789 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6790 udelay(32);
6791 }
6792 tmp |= SBI_SSCCTL_DISABLE;
6793 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6794 }
6795
6796 mutex_unlock(&dev_priv->dpio_lock);
6797}
6798
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006799static void lpt_init_pch_refclk(struct drm_device *dev)
6800{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006801 struct intel_encoder *encoder;
6802 bool has_vga = false;
6803
Damien Lespiaub2784e12014-08-05 11:29:37 +01006804 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006805 switch (encoder->type) {
6806 case INTEL_OUTPUT_ANALOG:
6807 has_vga = true;
6808 break;
6809 }
6810 }
6811
Paulo Zanoni47701c32013-07-23 11:19:25 -03006812 if (has_vga)
6813 lpt_enable_clkout_dp(dev, true, true);
6814 else
6815 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006816}
6817
Paulo Zanonidde86e22012-12-01 12:04:25 -02006818/*
6819 * Initialize reference clocks when the driver loads
6820 */
6821void intel_init_pch_refclk(struct drm_device *dev)
6822{
6823 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6824 ironlake_init_pch_refclk(dev);
6825 else if (HAS_PCH_LPT(dev))
6826 lpt_init_pch_refclk(dev);
6827}
6828
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006829static int ironlake_get_refclk(struct drm_crtc *crtc)
6830{
6831 struct drm_device *dev = crtc->dev;
6832 struct drm_i915_private *dev_priv = dev->dev_private;
6833 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006834 int num_connectors = 0;
6835 bool is_lvds = false;
6836
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006837 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006838 switch (encoder->type) {
6839 case INTEL_OUTPUT_LVDS:
6840 is_lvds = true;
6841 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006842 }
6843 num_connectors++;
6844 }
6845
6846 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006847 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006848 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006849 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006850 }
6851
6852 return 120000;
6853}
6854
Daniel Vetter6ff93602013-04-19 11:24:36 +02006855static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006856{
6857 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6859 int pipe = intel_crtc->pipe;
6860 uint32_t val;
6861
Daniel Vetter78114072013-06-13 00:54:57 +02006862 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006863
Daniel Vetter965e0c42013-03-27 00:44:57 +01006864 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006865 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006866 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006867 break;
6868 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006869 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006870 break;
6871 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006872 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006873 break;
6874 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006875 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006876 break;
6877 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006878 /* Case prevented by intel_choose_pipe_bpp_dither. */
6879 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006880 }
6881
Daniel Vetterd8b32242013-04-25 17:54:44 +02006882 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006883 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6884
Daniel Vetter6ff93602013-04-19 11:24:36 +02006885 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006886 val |= PIPECONF_INTERLACED_ILK;
6887 else
6888 val |= PIPECONF_PROGRESSIVE;
6889
Daniel Vetter50f3b012013-03-27 00:44:56 +01006890 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006891 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006892
Paulo Zanonic8203562012-09-12 10:06:29 -03006893 I915_WRITE(PIPECONF(pipe), val);
6894 POSTING_READ(PIPECONF(pipe));
6895}
6896
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006897/*
6898 * Set up the pipe CSC unit.
6899 *
6900 * Currently only full range RGB to limited range RGB conversion
6901 * is supported, but eventually this should handle various
6902 * RGB<->YCbCr scenarios as well.
6903 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006904static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006905{
6906 struct drm_device *dev = crtc->dev;
6907 struct drm_i915_private *dev_priv = dev->dev_private;
6908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6909 int pipe = intel_crtc->pipe;
6910 uint16_t coeff = 0x7800; /* 1.0 */
6911
6912 /*
6913 * TODO: Check what kind of values actually come out of the pipe
6914 * with these coeff/postoff values and adjust to get the best
6915 * accuracy. Perhaps we even need to take the bpc value into
6916 * consideration.
6917 */
6918
Daniel Vetter50f3b012013-03-27 00:44:56 +01006919 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006920 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6921
6922 /*
6923 * GY/GU and RY/RU should be the other way around according
6924 * to BSpec, but reality doesn't agree. Just set them up in
6925 * a way that results in the correct picture.
6926 */
6927 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6928 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6929
6930 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6931 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6932
6933 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6934 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6935
6936 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6937 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6938 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6939
6940 if (INTEL_INFO(dev)->gen > 6) {
6941 uint16_t postoff = 0;
6942
Daniel Vetter50f3b012013-03-27 00:44:56 +01006943 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006944 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006945
6946 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6947 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6948 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6949
6950 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6951 } else {
6952 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6953
Daniel Vetter50f3b012013-03-27 00:44:56 +01006954 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006955 mode |= CSC_BLACK_SCREEN_OFFSET;
6956
6957 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6958 }
6959}
6960
Daniel Vetter6ff93602013-04-19 11:24:36 +02006961static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006962{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006963 struct drm_device *dev = crtc->dev;
6964 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006966 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006967 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006968 uint32_t val;
6969
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006970 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006971
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006972 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006973 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6974
Daniel Vetter6ff93602013-04-19 11:24:36 +02006975 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006976 val |= PIPECONF_INTERLACED_ILK;
6977 else
6978 val |= PIPECONF_PROGRESSIVE;
6979
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006980 I915_WRITE(PIPECONF(cpu_transcoder), val);
6981 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006982
6983 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6984 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006985
6986 if (IS_BROADWELL(dev)) {
6987 val = 0;
6988
6989 switch (intel_crtc->config.pipe_bpp) {
6990 case 18:
6991 val |= PIPEMISC_DITHER_6_BPC;
6992 break;
6993 case 24:
6994 val |= PIPEMISC_DITHER_8_BPC;
6995 break;
6996 case 30:
6997 val |= PIPEMISC_DITHER_10_BPC;
6998 break;
6999 case 36:
7000 val |= PIPEMISC_DITHER_12_BPC;
7001 break;
7002 default:
7003 /* Case prevented by pipe_config_set_bpp. */
7004 BUG();
7005 }
7006
7007 if (intel_crtc->config.dither)
7008 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7009
7010 I915_WRITE(PIPEMISC(pipe), val);
7011 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007012}
7013
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007014static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007015 intel_clock_t *clock,
7016 bool *has_reduced_clock,
7017 intel_clock_t *reduced_clock)
7018{
7019 struct drm_device *dev = crtc->dev;
7020 struct drm_i915_private *dev_priv = dev->dev_private;
7021 struct intel_encoder *intel_encoder;
7022 int refclk;
7023 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007024 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007025
7026 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7027 switch (intel_encoder->type) {
7028 case INTEL_OUTPUT_LVDS:
7029 is_lvds = true;
7030 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007031 }
7032 }
7033
7034 refclk = ironlake_get_refclk(crtc);
7035
7036 /*
7037 * Returns a set of divisors for the desired target clock with the given
7038 * refclk, or FALSE. The returned values represent the clock equation:
7039 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7040 */
7041 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02007042 ret = dev_priv->display.find_dpll(limit, crtc,
7043 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007044 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007045 if (!ret)
7046 return false;
7047
7048 if (is_lvds && dev_priv->lvds_downclock_avail) {
7049 /*
7050 * Ensure we match the reduced clock's P to the target clock.
7051 * If the clocks don't match, we can't switch the display clock
7052 * by using the FP0/FP1. In such case we will disable the LVDS
7053 * downclock feature.
7054 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007055 *has_reduced_clock =
7056 dev_priv->display.find_dpll(limit, crtc,
7057 dev_priv->lvds_downclock,
7058 refclk, clock,
7059 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007060 }
7061
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007062 return true;
7063}
7064
Paulo Zanonid4b19312012-11-29 11:29:32 -02007065int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7066{
7067 /*
7068 * Account for spread spectrum to avoid
7069 * oversubscribing the link. Max center spread
7070 * is 2.5%; use 5% for safety's sake.
7071 */
7072 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007073 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007074}
7075
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007076static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007077{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007078 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007079}
7080
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007081static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007082 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007083 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007084{
7085 struct drm_crtc *crtc = &intel_crtc->base;
7086 struct drm_device *dev = crtc->dev;
7087 struct drm_i915_private *dev_priv = dev->dev_private;
7088 struct intel_encoder *intel_encoder;
7089 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007090 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007091 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007092
7093 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7094 switch (intel_encoder->type) {
7095 case INTEL_OUTPUT_LVDS:
7096 is_lvds = true;
7097 break;
7098 case INTEL_OUTPUT_SDVO:
7099 case INTEL_OUTPUT_HDMI:
7100 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007101 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007102 }
7103
7104 num_connectors++;
7105 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007106
Chris Wilsonc1858122010-12-03 21:35:48 +00007107 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007108 factor = 21;
7109 if (is_lvds) {
7110 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007111 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007112 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007113 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02007114 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007115 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007116
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007117 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007118 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007119
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007120 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7121 *fp2 |= FP_CB_TUNE;
7122
Chris Wilson5eddb702010-09-11 13:48:45 +01007123 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007124
Eric Anholta07d6782011-03-30 13:01:08 -07007125 if (is_lvds)
7126 dpll |= DPLLB_MODE_LVDS;
7127 else
7128 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007129
Daniel Vetteref1b4602013-06-01 17:17:04 +02007130 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7131 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007132
7133 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007134 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007135 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007136 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007137
Eric Anholta07d6782011-03-30 13:01:08 -07007138 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007139 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007140 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007141 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007142
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007143 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007144 case 5:
7145 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7146 break;
7147 case 7:
7148 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7149 break;
7150 case 10:
7151 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7152 break;
7153 case 14:
7154 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7155 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007156 }
7157
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007158 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007159 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007160 else
7161 dpll |= PLL_REF_INPUT_DREFCLK;
7162
Daniel Vetter959e16d2013-06-05 13:34:21 +02007163 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007164}
7165
Jesse Barnes79e53942008-11-07 14:24:08 -08007166static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007167 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007168 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007169{
7170 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007172 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007173 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007174 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007175 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007176 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007177 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007178 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007179
7180 for_each_encoder_on_crtc(dev, crtc, encoder) {
7181 switch (encoder->type) {
7182 case INTEL_OUTPUT_LVDS:
7183 is_lvds = true;
7184 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007185 }
7186
7187 num_connectors++;
7188 }
7189
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007190 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7191 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7192
Daniel Vetterff9a6752013-06-01 17:16:21 +02007193 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007194 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007195 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007196 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7197 return -EINVAL;
7198 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007199 /* Compat-code for transition, will disappear. */
7200 if (!intel_crtc->config.clock_set) {
7201 intel_crtc->config.dpll.n = clock.n;
7202 intel_crtc->config.dpll.m1 = clock.m1;
7203 intel_crtc->config.dpll.m2 = clock.m2;
7204 intel_crtc->config.dpll.p1 = clock.p1;
7205 intel_crtc->config.dpll.p2 = clock.p2;
7206 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007207
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007208 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007209 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007210 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007211 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007212 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007213
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007214 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007215 &fp, &reduced_clock,
7216 has_reduced_clock ? &fp2 : NULL);
7217
Daniel Vetter959e16d2013-06-05 13:34:21 +02007218 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007219 intel_crtc->config.dpll_hw_state.fp0 = fp;
7220 if (has_reduced_clock)
7221 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7222 else
7223 intel_crtc->config.dpll_hw_state.fp1 = fp;
7224
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007225 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007226 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007227 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007228 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007229 return -EINVAL;
7230 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007231 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007232 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007233
Jani Nikulad330a952014-01-21 11:24:25 +02007234 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007235 intel_crtc->lowfreq_avail = true;
7236 else
7237 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007238
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007239 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007240}
7241
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007242static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7243 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007244{
7245 struct drm_device *dev = crtc->base.dev;
7246 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007247 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007248
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007249 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7250 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7251 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7252 & ~TU_SIZE_MASK;
7253 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7254 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7255 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7256}
7257
7258static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7259 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007260 struct intel_link_m_n *m_n,
7261 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007262{
7263 struct drm_device *dev = crtc->base.dev;
7264 struct drm_i915_private *dev_priv = dev->dev_private;
7265 enum pipe pipe = crtc->pipe;
7266
7267 if (INTEL_INFO(dev)->gen >= 5) {
7268 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7269 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7270 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7271 & ~TU_SIZE_MASK;
7272 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7273 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7274 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007275 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7276 * gen < 8) and if DRRS is supported (to make sure the
7277 * registers are not unnecessarily read).
7278 */
7279 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7280 crtc->config.has_drrs) {
7281 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7282 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7283 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7284 & ~TU_SIZE_MASK;
7285 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7286 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7287 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7288 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007289 } else {
7290 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7291 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7292 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7293 & ~TU_SIZE_MASK;
7294 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7295 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7296 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7297 }
7298}
7299
7300void intel_dp_get_m_n(struct intel_crtc *crtc,
7301 struct intel_crtc_config *pipe_config)
7302{
7303 if (crtc->config.has_pch_encoder)
7304 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7305 else
7306 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007307 &pipe_config->dp_m_n,
7308 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007309}
7310
Daniel Vetter72419202013-04-04 13:28:53 +02007311static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7312 struct intel_crtc_config *pipe_config)
7313{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007314 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007315 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007316}
7317
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007318static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7319 struct intel_crtc_config *pipe_config)
7320{
7321 struct drm_device *dev = crtc->base.dev;
7322 struct drm_i915_private *dev_priv = dev->dev_private;
7323 uint32_t tmp;
7324
7325 tmp = I915_READ(PF_CTL(crtc->pipe));
7326
7327 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007328 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007329 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7330 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007331
7332 /* We currently do not free assignements of panel fitters on
7333 * ivb/hsw (since we don't use the higher upscaling modes which
7334 * differentiates them) so just WARN about this case for now. */
7335 if (IS_GEN7(dev)) {
7336 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7337 PF_PIPE_SEL_IVB(crtc->pipe));
7338 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007339 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007340}
7341
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007342static void ironlake_get_plane_config(struct intel_crtc *crtc,
7343 struct intel_plane_config *plane_config)
7344{
7345 struct drm_device *dev = crtc->base.dev;
7346 struct drm_i915_private *dev_priv = dev->dev_private;
7347 u32 val, base, offset;
7348 int pipe = crtc->pipe, plane = crtc->plane;
7349 int fourcc, pixel_format;
7350 int aligned_height;
7351
Dave Airlie66e514c2014-04-03 07:51:54 +10007352 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7353 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007354 DRM_DEBUG_KMS("failed to alloc fb\n");
7355 return;
7356 }
7357
7358 val = I915_READ(DSPCNTR(plane));
7359
7360 if (INTEL_INFO(dev)->gen >= 4)
7361 if (val & DISPPLANE_TILED)
7362 plane_config->tiled = true;
7363
7364 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7365 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007366 crtc->base.primary->fb->pixel_format = fourcc;
7367 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007368 drm_format_plane_cpp(fourcc, 0) * 8;
7369
7370 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7371 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7372 offset = I915_READ(DSPOFFSET(plane));
7373 } else {
7374 if (plane_config->tiled)
7375 offset = I915_READ(DSPTILEOFF(plane));
7376 else
7377 offset = I915_READ(DSPLINOFF(plane));
7378 }
7379 plane_config->base = base;
7380
7381 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007382 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7383 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007384
7385 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007386 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007387
Dave Airlie66e514c2014-04-03 07:51:54 +10007388 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007389 plane_config->tiled);
7390
Fabian Frederick1267a262014-07-01 20:39:41 +02007391 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7392 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007393
7394 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007395 pipe, plane, crtc->base.primary->fb->width,
7396 crtc->base.primary->fb->height,
7397 crtc->base.primary->fb->bits_per_pixel, base,
7398 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007399 plane_config->size);
7400}
7401
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007402static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7403 struct intel_crtc_config *pipe_config)
7404{
7405 struct drm_device *dev = crtc->base.dev;
7406 struct drm_i915_private *dev_priv = dev->dev_private;
7407 uint32_t tmp;
7408
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007409 if (!intel_display_power_enabled(dev_priv,
7410 POWER_DOMAIN_PIPE(crtc->pipe)))
7411 return false;
7412
Daniel Vettere143a212013-07-04 12:01:15 +02007413 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007414 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007415
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007416 tmp = I915_READ(PIPECONF(crtc->pipe));
7417 if (!(tmp & PIPECONF_ENABLE))
7418 return false;
7419
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007420 switch (tmp & PIPECONF_BPC_MASK) {
7421 case PIPECONF_6BPC:
7422 pipe_config->pipe_bpp = 18;
7423 break;
7424 case PIPECONF_8BPC:
7425 pipe_config->pipe_bpp = 24;
7426 break;
7427 case PIPECONF_10BPC:
7428 pipe_config->pipe_bpp = 30;
7429 break;
7430 case PIPECONF_12BPC:
7431 pipe_config->pipe_bpp = 36;
7432 break;
7433 default:
7434 break;
7435 }
7436
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007437 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7438 pipe_config->limited_color_range = true;
7439
Daniel Vetterab9412b2013-05-03 11:49:46 +02007440 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007441 struct intel_shared_dpll *pll;
7442
Daniel Vetter88adfff2013-03-28 10:42:01 +01007443 pipe_config->has_pch_encoder = true;
7444
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007445 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7446 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7447 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007448
7449 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007450
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007451 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007452 pipe_config->shared_dpll =
7453 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007454 } else {
7455 tmp = I915_READ(PCH_DPLL_SEL);
7456 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7457 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7458 else
7459 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7460 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007461
7462 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7463
7464 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7465 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007466
7467 tmp = pipe_config->dpll_hw_state.dpll;
7468 pipe_config->pixel_multiplier =
7469 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7470 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007471
7472 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007473 } else {
7474 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007475 }
7476
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007477 intel_get_pipe_timings(crtc, pipe_config);
7478
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007479 ironlake_get_pfit_config(crtc, pipe_config);
7480
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007481 return true;
7482}
7483
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007484static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7485{
7486 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007487 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007488
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007489 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007490 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007491 pipe_name(crtc->pipe));
7492
7493 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007494 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7495 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7496 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007497 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7498 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7499 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007500 if (IS_HASWELL(dev))
7501 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7502 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007503 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7504 "PCH PWM1 enabled\n");
7505 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7506 "Utility pin enabled\n");
7507 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7508
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007509 /*
7510 * In theory we can still leave IRQs enabled, as long as only the HPD
7511 * interrupts remain enabled. We used to check for that, but since it's
7512 * gen-specific and since we only disable LCPLL after we fully disable
7513 * the interrupts, the check below should be enough.
7514 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007515 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007516}
7517
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007518static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7519{
7520 struct drm_device *dev = dev_priv->dev;
7521
7522 if (IS_HASWELL(dev))
7523 return I915_READ(D_COMP_HSW);
7524 else
7525 return I915_READ(D_COMP_BDW);
7526}
7527
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007528static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7529{
7530 struct drm_device *dev = dev_priv->dev;
7531
7532 if (IS_HASWELL(dev)) {
7533 mutex_lock(&dev_priv->rps.hw_lock);
7534 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7535 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007536 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007537 mutex_unlock(&dev_priv->rps.hw_lock);
7538 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007539 I915_WRITE(D_COMP_BDW, val);
7540 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007541 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007542}
7543
7544/*
7545 * This function implements pieces of two sequences from BSpec:
7546 * - Sequence for display software to disable LCPLL
7547 * - Sequence for display software to allow package C8+
7548 * The steps implemented here are just the steps that actually touch the LCPLL
7549 * register. Callers should take care of disabling all the display engine
7550 * functions, doing the mode unset, fixing interrupts, etc.
7551 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007552static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7553 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007554{
7555 uint32_t val;
7556
7557 assert_can_disable_lcpll(dev_priv);
7558
7559 val = I915_READ(LCPLL_CTL);
7560
7561 if (switch_to_fclk) {
7562 val |= LCPLL_CD_SOURCE_FCLK;
7563 I915_WRITE(LCPLL_CTL, val);
7564
7565 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7566 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7567 DRM_ERROR("Switching to FCLK failed\n");
7568
7569 val = I915_READ(LCPLL_CTL);
7570 }
7571
7572 val |= LCPLL_PLL_DISABLE;
7573 I915_WRITE(LCPLL_CTL, val);
7574 POSTING_READ(LCPLL_CTL);
7575
7576 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7577 DRM_ERROR("LCPLL still locked\n");
7578
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007579 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007580 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007581 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007582 ndelay(100);
7583
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007584 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7585 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007586 DRM_ERROR("D_COMP RCOMP still in progress\n");
7587
7588 if (allow_power_down) {
7589 val = I915_READ(LCPLL_CTL);
7590 val |= LCPLL_POWER_DOWN_ALLOW;
7591 I915_WRITE(LCPLL_CTL, val);
7592 POSTING_READ(LCPLL_CTL);
7593 }
7594}
7595
7596/*
7597 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7598 * source.
7599 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007600static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007601{
7602 uint32_t val;
7603
7604 val = I915_READ(LCPLL_CTL);
7605
7606 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7607 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7608 return;
7609
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007610 /*
7611 * Make sure we're not on PC8 state before disabling PC8, otherwise
7612 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7613 *
7614 * The other problem is that hsw_restore_lcpll() is called as part of
7615 * the runtime PM resume sequence, so we can't just call
7616 * gen6_gt_force_wake_get() because that function calls
7617 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7618 * while we are on the resume sequence. So to solve this problem we have
7619 * to call special forcewake code that doesn't touch runtime PM and
7620 * doesn't enable the forcewake delayed work.
7621 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007622 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007623 if (dev_priv->uncore.forcewake_count++ == 0)
7624 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007625 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007626
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007627 if (val & LCPLL_POWER_DOWN_ALLOW) {
7628 val &= ~LCPLL_POWER_DOWN_ALLOW;
7629 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007630 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007631 }
7632
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007633 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007634 val |= D_COMP_COMP_FORCE;
7635 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007636 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007637
7638 val = I915_READ(LCPLL_CTL);
7639 val &= ~LCPLL_PLL_DISABLE;
7640 I915_WRITE(LCPLL_CTL, val);
7641
7642 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7643 DRM_ERROR("LCPLL not locked yet\n");
7644
7645 if (val & LCPLL_CD_SOURCE_FCLK) {
7646 val = I915_READ(LCPLL_CTL);
7647 val &= ~LCPLL_CD_SOURCE_FCLK;
7648 I915_WRITE(LCPLL_CTL, val);
7649
7650 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7651 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7652 DRM_ERROR("Switching back to LCPLL failed\n");
7653 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007654
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007655 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007656 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007657 if (--dev_priv->uncore.forcewake_count == 0)
7658 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007659 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007660}
7661
Paulo Zanoni765dab672014-03-07 20:08:18 -03007662/*
7663 * Package states C8 and deeper are really deep PC states that can only be
7664 * reached when all the devices on the system allow it, so even if the graphics
7665 * device allows PC8+, it doesn't mean the system will actually get to these
7666 * states. Our driver only allows PC8+ when going into runtime PM.
7667 *
7668 * The requirements for PC8+ are that all the outputs are disabled, the power
7669 * well is disabled and most interrupts are disabled, and these are also
7670 * requirements for runtime PM. When these conditions are met, we manually do
7671 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7672 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7673 * hang the machine.
7674 *
7675 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7676 * the state of some registers, so when we come back from PC8+ we need to
7677 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7678 * need to take care of the registers kept by RC6. Notice that this happens even
7679 * if we don't put the device in PCI D3 state (which is what currently happens
7680 * because of the runtime PM support).
7681 *
7682 * For more, read "Display Sequences for Package C8" on the hardware
7683 * documentation.
7684 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007685void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007686{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007687 struct drm_device *dev = dev_priv->dev;
7688 uint32_t val;
7689
Paulo Zanonic67a4702013-08-19 13:18:09 -03007690 DRM_DEBUG_KMS("Enabling package C8+\n");
7691
Paulo Zanonic67a4702013-08-19 13:18:09 -03007692 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7693 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7694 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7695 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7696 }
7697
7698 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007699 hsw_disable_lcpll(dev_priv, true, true);
7700}
7701
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007702void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007703{
7704 struct drm_device *dev = dev_priv->dev;
7705 uint32_t val;
7706
Paulo Zanonic67a4702013-08-19 13:18:09 -03007707 DRM_DEBUG_KMS("Disabling package C8+\n");
7708
7709 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007710 lpt_init_pch_refclk(dev);
7711
7712 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7713 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7714 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7715 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7716 }
7717
7718 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007719}
7720
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007721static void snb_modeset_global_resources(struct drm_device *dev)
7722{
7723 modeset_update_crtc_power_domains(dev);
7724}
7725
Imre Deak4f074122013-10-16 17:25:51 +03007726static void haswell_modeset_global_resources(struct drm_device *dev)
7727{
Paulo Zanonida723562013-12-19 11:54:51 -02007728 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007729}
7730
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007731static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007732 int x, int y,
7733 struct drm_framebuffer *fb)
7734{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007736
Paulo Zanoni566b7342013-11-25 15:27:08 -02007737 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007738 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007739
Daniel Vetter644cef32014-04-24 23:55:07 +02007740 intel_crtc->lowfreq_avail = false;
7741
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007742 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007743}
7744
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007745static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7746 enum port port,
7747 struct intel_crtc_config *pipe_config)
7748{
7749 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7750
7751 switch (pipe_config->ddi_pll_sel) {
7752 case PORT_CLK_SEL_WRPLL1:
7753 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7754 break;
7755 case PORT_CLK_SEL_WRPLL2:
7756 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7757 break;
7758 }
7759}
7760
Daniel Vetter26804af2014-06-25 22:01:55 +03007761static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7762 struct intel_crtc_config *pipe_config)
7763{
7764 struct drm_device *dev = crtc->base.dev;
7765 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007766 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007767 enum port port;
7768 uint32_t tmp;
7769
7770 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7771
7772 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7773
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007774 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007775
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007776 if (pipe_config->shared_dpll >= 0) {
7777 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7778
7779 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7780 &pipe_config->dpll_hw_state));
7781 }
7782
Daniel Vetter26804af2014-06-25 22:01:55 +03007783 /*
7784 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7785 * DDI E. So just check whether this pipe is wired to DDI E and whether
7786 * the PCH transcoder is on.
7787 */
7788 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7789 pipe_config->has_pch_encoder = true;
7790
7791 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7792 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7793 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7794
7795 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7796 }
7797}
7798
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007799static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7800 struct intel_crtc_config *pipe_config)
7801{
7802 struct drm_device *dev = crtc->base.dev;
7803 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007804 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007805 uint32_t tmp;
7806
Imre Deakb5482bd2014-03-05 16:20:55 +02007807 if (!intel_display_power_enabled(dev_priv,
7808 POWER_DOMAIN_PIPE(crtc->pipe)))
7809 return false;
7810
Daniel Vettere143a212013-07-04 12:01:15 +02007811 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007812 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7813
Daniel Vettereccb1402013-05-22 00:50:22 +02007814 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7815 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7816 enum pipe trans_edp_pipe;
7817 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7818 default:
7819 WARN(1, "unknown pipe linked to edp transcoder\n");
7820 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7821 case TRANS_DDI_EDP_INPUT_A_ON:
7822 trans_edp_pipe = PIPE_A;
7823 break;
7824 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7825 trans_edp_pipe = PIPE_B;
7826 break;
7827 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7828 trans_edp_pipe = PIPE_C;
7829 break;
7830 }
7831
7832 if (trans_edp_pipe == crtc->pipe)
7833 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7834 }
7835
Imre Deakda7e29b2014-02-18 00:02:02 +02007836 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007837 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007838 return false;
7839
Daniel Vettereccb1402013-05-22 00:50:22 +02007840 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007841 if (!(tmp & PIPECONF_ENABLE))
7842 return false;
7843
Daniel Vetter26804af2014-06-25 22:01:55 +03007844 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007845
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007846 intel_get_pipe_timings(crtc, pipe_config);
7847
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007848 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007849 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007850 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007851
Jesse Barnese59150d2014-01-07 13:30:45 -08007852 if (IS_HASWELL(dev))
7853 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7854 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007855
Daniel Vetter6c49f242013-06-06 12:45:25 +02007856 pipe_config->pixel_multiplier = 1;
7857
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007858 return true;
7859}
7860
Jani Nikula1a915102013-10-16 12:34:48 +03007861static struct {
7862 int clock;
7863 u32 config;
7864} hdmi_audio_clock[] = {
7865 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7866 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7867 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7868 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7869 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7870 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7871 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7872 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7873 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7874 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7875};
7876
7877/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7878static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7879{
7880 int i;
7881
7882 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7883 if (mode->clock == hdmi_audio_clock[i].clock)
7884 break;
7885 }
7886
7887 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7888 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7889 i = 1;
7890 }
7891
7892 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7893 hdmi_audio_clock[i].clock,
7894 hdmi_audio_clock[i].config);
7895
7896 return hdmi_audio_clock[i].config;
7897}
7898
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007899static bool intel_eld_uptodate(struct drm_connector *connector,
7900 int reg_eldv, uint32_t bits_eldv,
7901 int reg_elda, uint32_t bits_elda,
7902 int reg_edid)
7903{
7904 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7905 uint8_t *eld = connector->eld;
7906 uint32_t i;
7907
7908 i = I915_READ(reg_eldv);
7909 i &= bits_eldv;
7910
7911 if (!eld[0])
7912 return !i;
7913
7914 if (!i)
7915 return false;
7916
7917 i = I915_READ(reg_elda);
7918 i &= ~bits_elda;
7919 I915_WRITE(reg_elda, i);
7920
7921 for (i = 0; i < eld[2]; i++)
7922 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7923 return false;
7924
7925 return true;
7926}
7927
Wu Fengguange0dac652011-09-05 14:25:34 +08007928static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007929 struct drm_crtc *crtc,
7930 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007931{
7932 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7933 uint8_t *eld = connector->eld;
7934 uint32_t eldv;
7935 uint32_t len;
7936 uint32_t i;
7937
7938 i = I915_READ(G4X_AUD_VID_DID);
7939
7940 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7941 eldv = G4X_ELDV_DEVCL_DEVBLC;
7942 else
7943 eldv = G4X_ELDV_DEVCTG;
7944
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007945 if (intel_eld_uptodate(connector,
7946 G4X_AUD_CNTL_ST, eldv,
7947 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7948 G4X_HDMIW_HDMIEDID))
7949 return;
7950
Wu Fengguange0dac652011-09-05 14:25:34 +08007951 i = I915_READ(G4X_AUD_CNTL_ST);
7952 i &= ~(eldv | G4X_ELD_ADDR);
7953 len = (i >> 9) & 0x1f; /* ELD buffer size */
7954 I915_WRITE(G4X_AUD_CNTL_ST, i);
7955
7956 if (!eld[0])
7957 return;
7958
7959 len = min_t(uint8_t, eld[2], len);
7960 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7961 for (i = 0; i < len; i++)
7962 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7963
7964 i = I915_READ(G4X_AUD_CNTL_ST);
7965 i |= eldv;
7966 I915_WRITE(G4X_AUD_CNTL_ST, i);
7967}
7968
Wang Xingchao83358c852012-08-16 22:43:37 +08007969static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007970 struct drm_crtc *crtc,
7971 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007972{
7973 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7974 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007975 uint32_t eldv;
7976 uint32_t i;
7977 int len;
7978 int pipe = to_intel_crtc(crtc)->pipe;
7979 int tmp;
7980
7981 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7982 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7983 int aud_config = HSW_AUD_CFG(pipe);
7984 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7985
Wang Xingchao83358c852012-08-16 22:43:37 +08007986 /* Audio output enable */
7987 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7988 tmp = I915_READ(aud_cntrl_st2);
7989 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7990 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007991 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007992
Daniel Vetterc7905792014-04-16 16:56:09 +02007993 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007994
7995 /* Set ELD valid state */
7996 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007997 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007998 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7999 I915_WRITE(aud_cntrl_st2, tmp);
8000 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008001 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008002
8003 /* Enable HDMI mode */
8004 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008005 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008006 /* clear N_programing_enable and N_value_index */
8007 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
8008 I915_WRITE(aud_config, tmp);
8009
8010 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
8011
8012 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
8013
8014 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8015 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8016 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
8017 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008018 } else {
8019 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8020 }
Wang Xingchao83358c852012-08-16 22:43:37 +08008021
8022 if (intel_eld_uptodate(connector,
8023 aud_cntrl_st2, eldv,
8024 aud_cntl_st, IBX_ELD_ADDRESS,
8025 hdmiw_hdmiedid))
8026 return;
8027
8028 i = I915_READ(aud_cntrl_st2);
8029 i &= ~eldv;
8030 I915_WRITE(aud_cntrl_st2, i);
8031
8032 if (!eld[0])
8033 return;
8034
8035 i = I915_READ(aud_cntl_st);
8036 i &= ~IBX_ELD_ADDRESS;
8037 I915_WRITE(aud_cntl_st, i);
8038 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
8039 DRM_DEBUG_DRIVER("port num:%d\n", i);
8040
8041 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8042 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8043 for (i = 0; i < len; i++)
8044 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8045
8046 i = I915_READ(aud_cntrl_st2);
8047 i |= eldv;
8048 I915_WRITE(aud_cntrl_st2, i);
8049
8050}
8051
Wu Fengguange0dac652011-09-05 14:25:34 +08008052static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008053 struct drm_crtc *crtc,
8054 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008055{
8056 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8057 uint8_t *eld = connector->eld;
8058 uint32_t eldv;
8059 uint32_t i;
8060 int len;
8061 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06008062 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08008063 int aud_cntl_st;
8064 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08008065 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08008066
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08008067 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008068 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
8069 aud_config = IBX_AUD_CFG(pipe);
8070 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008071 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008072 } else if (IS_VALLEYVIEW(connector->dev)) {
8073 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
8074 aud_config = VLV_AUD_CFG(pipe);
8075 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
8076 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008077 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008078 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
8079 aud_config = CPT_AUD_CFG(pipe);
8080 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008081 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008082 }
8083
Wang Xingchao9b138a82012-08-09 16:52:18 +08008084 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08008085
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008086 if (IS_VALLEYVIEW(connector->dev)) {
8087 struct intel_encoder *intel_encoder;
8088 struct intel_digital_port *intel_dig_port;
8089
8090 intel_encoder = intel_attached_encoder(connector);
8091 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
8092 i = intel_dig_port->port;
8093 } else {
8094 i = I915_READ(aud_cntl_st);
8095 i = (i >> 29) & DIP_PORT_SEL_MASK;
8096 /* DIP_Port_Select, 0x1 = PortB */
8097 }
8098
Wu Fengguange0dac652011-09-05 14:25:34 +08008099 if (!i) {
8100 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
8101 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008102 eldv = IBX_ELD_VALIDB;
8103 eldv |= IBX_ELD_VALIDB << 4;
8104 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08008105 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03008106 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008107 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08008108 }
8109
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008110 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8111 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8112 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06008113 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008114 } else {
8115 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8116 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008117
8118 if (intel_eld_uptodate(connector,
8119 aud_cntrl_st2, eldv,
8120 aud_cntl_st, IBX_ELD_ADDRESS,
8121 hdmiw_hdmiedid))
8122 return;
8123
Wu Fengguange0dac652011-09-05 14:25:34 +08008124 i = I915_READ(aud_cntrl_st2);
8125 i &= ~eldv;
8126 I915_WRITE(aud_cntrl_st2, i);
8127
8128 if (!eld[0])
8129 return;
8130
Wu Fengguange0dac652011-09-05 14:25:34 +08008131 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008132 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08008133 I915_WRITE(aud_cntl_st, i);
8134
8135 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8136 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8137 for (i = 0; i < len; i++)
8138 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8139
8140 i = I915_READ(aud_cntrl_st2);
8141 i |= eldv;
8142 I915_WRITE(aud_cntrl_st2, i);
8143}
8144
8145void intel_write_eld(struct drm_encoder *encoder,
8146 struct drm_display_mode *mode)
8147{
8148 struct drm_crtc *crtc = encoder->crtc;
8149 struct drm_connector *connector;
8150 struct drm_device *dev = encoder->dev;
8151 struct drm_i915_private *dev_priv = dev->dev_private;
8152
8153 connector = drm_select_eld(encoder, mode);
8154 if (!connector)
8155 return;
8156
8157 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8158 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008159 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008160 connector->encoder->base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +03008161 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008162
8163 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8164
8165 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008166 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008167}
8168
Chris Wilson560b85b2010-08-07 11:01:38 +01008169static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8170{
8171 struct drm_device *dev = crtc->dev;
8172 struct drm_i915_private *dev_priv = dev->dev_private;
8173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008174 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008175
Ville Syrjälädc41c152014-08-13 11:57:05 +03008176 if (base) {
8177 unsigned int width = intel_crtc->cursor_width;
8178 unsigned int height = intel_crtc->cursor_height;
8179 unsigned int stride = roundup_pow_of_two(width) * 4;
8180
8181 switch (stride) {
8182 default:
8183 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8184 width, stride);
8185 stride = 256;
8186 /* fallthrough */
8187 case 256:
8188 case 512:
8189 case 1024:
8190 case 2048:
8191 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008192 }
8193
Ville Syrjälädc41c152014-08-13 11:57:05 +03008194 cntl |= CURSOR_ENABLE |
8195 CURSOR_GAMMA_ENABLE |
8196 CURSOR_FORMAT_ARGB |
8197 CURSOR_STRIDE(stride);
8198
8199 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008200 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008201
Ville Syrjälädc41c152014-08-13 11:57:05 +03008202 if (intel_crtc->cursor_cntl != 0 &&
8203 (intel_crtc->cursor_base != base ||
8204 intel_crtc->cursor_size != size ||
8205 intel_crtc->cursor_cntl != cntl)) {
8206 /* On these chipsets we can only modify the base/size/stride
8207 * whilst the cursor is disabled.
8208 */
8209 I915_WRITE(_CURACNTR, 0);
8210 POSTING_READ(_CURACNTR);
8211 intel_crtc->cursor_cntl = 0;
8212 }
8213
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008214 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008215 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008216 intel_crtc->cursor_base = base;
8217 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008218
8219 if (intel_crtc->cursor_size != size) {
8220 I915_WRITE(CURSIZE, size);
8221 intel_crtc->cursor_size = size;
8222 }
8223
Chris Wilson4b0e3332014-05-30 16:35:26 +03008224 if (intel_crtc->cursor_cntl != cntl) {
8225 I915_WRITE(_CURACNTR, cntl);
8226 POSTING_READ(_CURACNTR);
8227 intel_crtc->cursor_cntl = cntl;
8228 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008229}
8230
8231static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8232{
8233 struct drm_device *dev = crtc->dev;
8234 struct drm_i915_private *dev_priv = dev->dev_private;
8235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8236 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008237 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008238
Chris Wilson4b0e3332014-05-30 16:35:26 +03008239 cntl = 0;
8240 if (base) {
8241 cntl = MCURSOR_GAMMA_ENABLE;
8242 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308243 case 64:
8244 cntl |= CURSOR_MODE_64_ARGB_AX;
8245 break;
8246 case 128:
8247 cntl |= CURSOR_MODE_128_ARGB_AX;
8248 break;
8249 case 256:
8250 cntl |= CURSOR_MODE_256_ARGB_AX;
8251 break;
8252 default:
8253 WARN_ON(1);
8254 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008255 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008256 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008257
8258 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8259 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008260 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008261
8262 if (intel_crtc->cursor_cntl != cntl) {
8263 I915_WRITE(CURCNTR(pipe), cntl);
8264 POSTING_READ(CURCNTR(pipe));
8265 intel_crtc->cursor_cntl = cntl;
8266 }
8267
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008268 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008269 I915_WRITE(CURBASE(pipe), base);
8270 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008271
8272 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008273}
8274
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008275/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008276static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8277 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008278{
8279 struct drm_device *dev = crtc->dev;
8280 struct drm_i915_private *dev_priv = dev->dev_private;
8281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8282 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008283 int x = crtc->cursor_x;
8284 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008285 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008286
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008287 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008288 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008289
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008290 if (x >= intel_crtc->config.pipe_src_w)
8291 base = 0;
8292
8293 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008294 base = 0;
8295
8296 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008297 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008298 base = 0;
8299
8300 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8301 x = -x;
8302 }
8303 pos |= x << CURSOR_X_SHIFT;
8304
8305 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008306 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008307 base = 0;
8308
8309 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8310 y = -y;
8311 }
8312 pos |= y << CURSOR_Y_SHIFT;
8313
Chris Wilson4b0e3332014-05-30 16:35:26 +03008314 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008315 return;
8316
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008317 I915_WRITE(CURPOS(pipe), pos);
8318
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008319 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008320 i845_update_cursor(crtc, base);
8321 else
8322 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008323}
8324
Ville Syrjälädc41c152014-08-13 11:57:05 +03008325static bool cursor_size_ok(struct drm_device *dev,
8326 uint32_t width, uint32_t height)
8327{
8328 if (width == 0 || height == 0)
8329 return false;
8330
8331 /*
8332 * 845g/865g are special in that they are only limited by
8333 * the width of their cursors, the height is arbitrary up to
8334 * the precision of the register. Everything else requires
8335 * square cursors, limited to a few power-of-two sizes.
8336 */
8337 if (IS_845G(dev) || IS_I865G(dev)) {
8338 if ((width & 63) != 0)
8339 return false;
8340
8341 if (width > (IS_845G(dev) ? 64 : 512))
8342 return false;
8343
8344 if (height > 1023)
8345 return false;
8346 } else {
8347 switch (width | height) {
8348 case 256:
8349 case 128:
8350 if (IS_GEN2(dev))
8351 return false;
8352 case 64:
8353 break;
8354 default:
8355 return false;
8356 }
8357 }
8358
8359 return true;
8360}
8361
Matt Ropere3287952014-06-10 08:28:12 -07008362/*
8363 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8364 *
8365 * Note that the object's reference will be consumed if the update fails. If
8366 * the update succeeds, the reference of the old object (if any) will be
8367 * consumed.
8368 */
8369static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8370 struct drm_i915_gem_object *obj,
8371 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008372{
8373 struct drm_device *dev = crtc->dev;
8374 struct drm_i915_private *dev_priv = dev->dev_private;
8375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008376 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008377 unsigned old_width, stride;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008378 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008379 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008380
Jesse Barnes79e53942008-11-07 14:24:08 -08008381 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008382 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008383 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008384 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008385 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008386 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008387 }
8388
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308389 /* Check for which cursor types we support */
Ville Syrjälädc41c152014-08-13 11:57:05 +03008390 if (!cursor_size_ok(dev, width, height)) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308391 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008392 return -EINVAL;
8393 }
8394
Ville Syrjälädc41c152014-08-13 11:57:05 +03008395 stride = roundup_pow_of_two(width) * 4;
8396 if (obj->base.size < stride * height) {
Matt Ropere3287952014-06-10 08:28:12 -07008397 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008398 ret = -ENOMEM;
8399 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008400 }
8401
Dave Airlie71acb5e2008-12-30 20:31:46 +10008402 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008403 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008404 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008405 unsigned alignment;
8406
Chris Wilsond9e86c02010-11-10 16:40:20 +00008407 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008408 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008409 ret = -EINVAL;
8410 goto fail_locked;
8411 }
8412
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008413 /*
8414 * Global gtt pte registers are special registers which actually
8415 * forward writes to a chunk of system memory. Which means that
8416 * there is no risk that the register values disappear as soon
8417 * as we call intel_runtime_pm_put(), so it is correct to wrap
8418 * only the pin/unpin/fence and not more.
8419 */
8420 intel_runtime_pm_get(dev_priv);
8421
Chris Wilson693db182013-03-05 14:52:39 +00008422 /* Note that the w/a also requires 2 PTE of padding following
8423 * the bo. We currently fill all unused PTE with the shadow
8424 * page and so we should always have valid PTE following the
8425 * cursor preventing the VT-d warning.
8426 */
8427 alignment = 0;
8428 if (need_vtd_wa(dev))
8429 alignment = 64*1024;
8430
8431 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008432 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008433 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008434 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008435 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008436 }
8437
Chris Wilsond9e86c02010-11-10 16:40:20 +00008438 ret = i915_gem_object_put_fence(obj);
8439 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008440 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008441 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008442 goto fail_unpin;
8443 }
8444
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008445 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008446
8447 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008448 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008449 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008450 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008451 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008452 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008453 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008454 }
Chris Wilson00731152014-05-21 12:42:56 +01008455 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008456 }
8457
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008458 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008459 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008460 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008461 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008462 }
Jesse Barnes80824002009-09-10 15:28:06 -07008463
Daniel Vettera071fa02014-06-18 23:28:09 +02008464 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8465 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008466 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008467
Chris Wilson64f962e2014-03-26 12:38:15 +00008468 old_width = intel_crtc->cursor_width;
8469
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008470 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008471 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008472 intel_crtc->cursor_width = width;
8473 intel_crtc->cursor_height = height;
8474
Chris Wilson64f962e2014-03-26 12:38:15 +00008475 if (intel_crtc->active) {
8476 if (old_width != width)
8477 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008478 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008479 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008480
Daniel Vetterf99d7062014-06-19 16:01:59 +02008481 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8482
Jesse Barnes79e53942008-11-07 14:24:08 -08008483 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008484fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008485 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008486fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008487 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008488fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008489 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008490 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008491}
8492
Jesse Barnes79e53942008-11-07 14:24:08 -08008493static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008494 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008495{
James Simmons72034252010-08-03 01:33:19 +01008496 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008498
James Simmons72034252010-08-03 01:33:19 +01008499 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008500 intel_crtc->lut_r[i] = red[i] >> 8;
8501 intel_crtc->lut_g[i] = green[i] >> 8;
8502 intel_crtc->lut_b[i] = blue[i] >> 8;
8503 }
8504
8505 intel_crtc_load_lut(crtc);
8506}
8507
Jesse Barnes79e53942008-11-07 14:24:08 -08008508/* VESA 640x480x72Hz mode to set on the pipe */
8509static struct drm_display_mode load_detect_mode = {
8510 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8511 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8512};
8513
Daniel Vettera8bb6812014-02-10 18:00:39 +01008514struct drm_framebuffer *
8515__intel_framebuffer_create(struct drm_device *dev,
8516 struct drm_mode_fb_cmd2 *mode_cmd,
8517 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008518{
8519 struct intel_framebuffer *intel_fb;
8520 int ret;
8521
8522 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8523 if (!intel_fb) {
8524 drm_gem_object_unreference_unlocked(&obj->base);
8525 return ERR_PTR(-ENOMEM);
8526 }
8527
8528 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008529 if (ret)
8530 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008531
8532 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008533err:
8534 drm_gem_object_unreference_unlocked(&obj->base);
8535 kfree(intel_fb);
8536
8537 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008538}
8539
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008540static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008541intel_framebuffer_create(struct drm_device *dev,
8542 struct drm_mode_fb_cmd2 *mode_cmd,
8543 struct drm_i915_gem_object *obj)
8544{
8545 struct drm_framebuffer *fb;
8546 int ret;
8547
8548 ret = i915_mutex_lock_interruptible(dev);
8549 if (ret)
8550 return ERR_PTR(ret);
8551 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8552 mutex_unlock(&dev->struct_mutex);
8553
8554 return fb;
8555}
8556
Chris Wilsond2dff872011-04-19 08:36:26 +01008557static u32
8558intel_framebuffer_pitch_for_width(int width, int bpp)
8559{
8560 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8561 return ALIGN(pitch, 64);
8562}
8563
8564static u32
8565intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8566{
8567 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008568 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008569}
8570
8571static struct drm_framebuffer *
8572intel_framebuffer_create_for_mode(struct drm_device *dev,
8573 struct drm_display_mode *mode,
8574 int depth, int bpp)
8575{
8576 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008577 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008578
8579 obj = i915_gem_alloc_object(dev,
8580 intel_framebuffer_size_for_mode(mode, bpp));
8581 if (obj == NULL)
8582 return ERR_PTR(-ENOMEM);
8583
8584 mode_cmd.width = mode->hdisplay;
8585 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008586 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8587 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008588 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008589
8590 return intel_framebuffer_create(dev, &mode_cmd, obj);
8591}
8592
8593static struct drm_framebuffer *
8594mode_fits_in_fbdev(struct drm_device *dev,
8595 struct drm_display_mode *mode)
8596{
Daniel Vetter4520f532013-10-09 09:18:51 +02008597#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008598 struct drm_i915_private *dev_priv = dev->dev_private;
8599 struct drm_i915_gem_object *obj;
8600 struct drm_framebuffer *fb;
8601
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008602 if (!dev_priv->fbdev)
8603 return NULL;
8604
8605 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008606 return NULL;
8607
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008608 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008609 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008610
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008611 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008612 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8613 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008614 return NULL;
8615
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008616 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008617 return NULL;
8618
8619 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008620#else
8621 return NULL;
8622#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008623}
8624
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008625bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008626 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008627 struct intel_load_detect_pipe *old,
8628 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008629{
8630 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008631 struct intel_encoder *intel_encoder =
8632 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008633 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008634 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008635 struct drm_crtc *crtc = NULL;
8636 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008637 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008638 struct drm_mode_config *config = &dev->mode_config;
8639 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008640
Chris Wilsond2dff872011-04-19 08:36:26 +01008641 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008642 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008643 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008644
Rob Clark51fd3712013-11-19 12:10:12 -05008645retry:
8646 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8647 if (ret)
8648 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008649
Jesse Barnes79e53942008-11-07 14:24:08 -08008650 /*
8651 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008652 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008653 * - if the connector already has an assigned crtc, use it (but make
8654 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008655 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008656 * - try to find the first unused crtc that can drive this connector,
8657 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008658 */
8659
8660 /* See if we already have a CRTC for this connector */
8661 if (encoder->crtc) {
8662 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008663
Rob Clark51fd3712013-11-19 12:10:12 -05008664 ret = drm_modeset_lock(&crtc->mutex, ctx);
8665 if (ret)
8666 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008667
Daniel Vetter24218aa2012-08-12 19:27:11 +02008668 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008669 old->load_detect_temp = false;
8670
8671 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008672 if (connector->dpms != DRM_MODE_DPMS_ON)
8673 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008674
Chris Wilson71731882011-04-19 23:10:58 +01008675 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008676 }
8677
8678 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008679 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008680 i++;
8681 if (!(encoder->possible_crtcs & (1 << i)))
8682 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008683 if (possible_crtc->enabled)
8684 continue;
8685 /* This can occur when applying the pipe A quirk on resume. */
8686 if (to_intel_crtc(possible_crtc)->new_enabled)
8687 continue;
8688
8689 crtc = possible_crtc;
8690 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008691 }
8692
8693 /*
8694 * If we didn't find an unused CRTC, don't use any.
8695 */
8696 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008697 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008698 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008699 }
8700
Rob Clark51fd3712013-11-19 12:10:12 -05008701 ret = drm_modeset_lock(&crtc->mutex, ctx);
8702 if (ret)
8703 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008704 intel_encoder->new_crtc = to_intel_crtc(crtc);
8705 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008706
8707 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008708 intel_crtc->new_enabled = true;
8709 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008710 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008711 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008712 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008713
Chris Wilson64927112011-04-20 07:25:26 +01008714 if (!mode)
8715 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008716
Chris Wilsond2dff872011-04-19 08:36:26 +01008717 /* We need a framebuffer large enough to accommodate all accesses
8718 * that the plane may generate whilst we perform load detection.
8719 * We can not rely on the fbcon either being present (we get called
8720 * during its initialisation to detect all boot displays, or it may
8721 * not even exist) or that it is large enough to satisfy the
8722 * requested mode.
8723 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008724 fb = mode_fits_in_fbdev(dev, mode);
8725 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008726 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008727 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8728 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008729 } else
8730 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008731 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008732 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008733 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008734 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008735
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008736 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008737 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008738 if (old->release_fb)
8739 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008740 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008741 }
Chris Wilson71731882011-04-19 23:10:58 +01008742
Jesse Barnes79e53942008-11-07 14:24:08 -08008743 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008744 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008745 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008746
8747 fail:
8748 intel_crtc->new_enabled = crtc->enabled;
8749 if (intel_crtc->new_enabled)
8750 intel_crtc->new_config = &intel_crtc->config;
8751 else
8752 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008753fail_unlock:
8754 if (ret == -EDEADLK) {
8755 drm_modeset_backoff(ctx);
8756 goto retry;
8757 }
8758
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008759 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008760}
8761
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008762void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008763 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008764{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008765 struct intel_encoder *intel_encoder =
8766 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008767 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008768 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008770
Chris Wilsond2dff872011-04-19 08:36:26 +01008771 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008772 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008773 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008774
Chris Wilson8261b192011-04-19 23:18:09 +01008775 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008776 to_intel_connector(connector)->new_encoder = NULL;
8777 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008778 intel_crtc->new_enabled = false;
8779 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008780 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008781
Daniel Vetter36206362012-12-10 20:42:17 +01008782 if (old->release_fb) {
8783 drm_framebuffer_unregister_private(old->release_fb);
8784 drm_framebuffer_unreference(old->release_fb);
8785 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008786
Chris Wilson0622a532011-04-21 09:32:11 +01008787 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008788 }
8789
Eric Anholtc751ce42010-03-25 11:48:48 -07008790 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008791 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8792 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008793}
8794
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008795static int i9xx_pll_refclk(struct drm_device *dev,
8796 const struct intel_crtc_config *pipe_config)
8797{
8798 struct drm_i915_private *dev_priv = dev->dev_private;
8799 u32 dpll = pipe_config->dpll_hw_state.dpll;
8800
8801 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008802 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008803 else if (HAS_PCH_SPLIT(dev))
8804 return 120000;
8805 else if (!IS_GEN2(dev))
8806 return 96000;
8807 else
8808 return 48000;
8809}
8810
Jesse Barnes79e53942008-11-07 14:24:08 -08008811/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008812static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8813 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008814{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008815 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008816 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008817 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008818 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008819 u32 fp;
8820 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008821 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008822
8823 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008824 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008825 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008826 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008827
8828 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008829 if (IS_PINEVIEW(dev)) {
8830 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8831 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008832 } else {
8833 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8834 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8835 }
8836
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008837 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008838 if (IS_PINEVIEW(dev))
8839 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8840 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008841 else
8842 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008843 DPLL_FPA01_P1_POST_DIV_SHIFT);
8844
8845 switch (dpll & DPLL_MODE_MASK) {
8846 case DPLLB_MODE_DAC_SERIAL:
8847 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8848 5 : 10;
8849 break;
8850 case DPLLB_MODE_LVDS:
8851 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8852 7 : 14;
8853 break;
8854 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008855 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008856 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008857 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008858 }
8859
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008860 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008861 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008862 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008863 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008864 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008865 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008866 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008867
8868 if (is_lvds) {
8869 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8870 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008871
8872 if (lvds & LVDS_CLKB_POWER_UP)
8873 clock.p2 = 7;
8874 else
8875 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008876 } else {
8877 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8878 clock.p1 = 2;
8879 else {
8880 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8881 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8882 }
8883 if (dpll & PLL_P2_DIVIDE_BY_4)
8884 clock.p2 = 4;
8885 else
8886 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008887 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008888
8889 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008890 }
8891
Ville Syrjälä18442d02013-09-13 16:00:08 +03008892 /*
8893 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008894 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008895 * encoder's get_config() function.
8896 */
8897 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008898}
8899
Ville Syrjälä6878da02013-09-13 15:59:11 +03008900int intel_dotclock_calculate(int link_freq,
8901 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008902{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008903 /*
8904 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008905 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008906 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008907 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008908 *
8909 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008910 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008911 */
8912
Ville Syrjälä6878da02013-09-13 15:59:11 +03008913 if (!m_n->link_n)
8914 return 0;
8915
8916 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8917}
8918
Ville Syrjälä18442d02013-09-13 16:00:08 +03008919static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8920 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008921{
8922 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008923
8924 /* read out port_clock from the DPLL */
8925 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008926
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008927 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008928 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008929 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008930 * agree once we know their relationship in the encoder's
8931 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008932 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008933 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008934 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8935 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008936}
8937
8938/** Returns the currently programmed mode of the given pipe. */
8939struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8940 struct drm_crtc *crtc)
8941{
Jesse Barnes548f2452011-02-17 10:40:53 -08008942 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008944 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008945 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008946 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008947 int htot = I915_READ(HTOTAL(cpu_transcoder));
8948 int hsync = I915_READ(HSYNC(cpu_transcoder));
8949 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8950 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008951 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008952
8953 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8954 if (!mode)
8955 return NULL;
8956
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008957 /*
8958 * Construct a pipe_config sufficient for getting the clock info
8959 * back out of crtc_clock_get.
8960 *
8961 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8962 * to use a real value here instead.
8963 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008964 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008965 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008966 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8967 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8968 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008969 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8970
Ville Syrjälä773ae032013-09-23 17:48:20 +03008971 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008972 mode->hdisplay = (htot & 0xffff) + 1;
8973 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8974 mode->hsync_start = (hsync & 0xffff) + 1;
8975 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8976 mode->vdisplay = (vtot & 0xffff) + 1;
8977 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8978 mode->vsync_start = (vsync & 0xffff) + 1;
8979 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8980
8981 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008982
8983 return mode;
8984}
8985
Jesse Barnes652c3932009-08-17 13:31:43 -07008986static void intel_decrease_pllclock(struct drm_crtc *crtc)
8987{
8988 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008989 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008990 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008991
Sonika Jindalbaff2962014-07-22 11:16:35 +05308992 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008993 return;
8994
8995 if (!dev_priv->lvds_downclock_avail)
8996 return;
8997
8998 /*
8999 * Since this is called by a timer, we should never get here in
9000 * the manual case.
9001 */
9002 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009003 int pipe = intel_crtc->pipe;
9004 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009005 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009006
Zhao Yakui44d98a62009-10-09 11:39:40 +08009007 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009008
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009009 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009010
Chris Wilson074b5e12012-05-02 12:07:06 +01009011 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009012 dpll |= DISPLAY_RATE_SELECT_FPA1;
9013 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009014 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009015 dpll = I915_READ(dpll_reg);
9016 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009017 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009018 }
9019
9020}
9021
Chris Wilsonf047e392012-07-21 12:31:41 +01009022void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009023{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009024 struct drm_i915_private *dev_priv = dev->dev_private;
9025
Chris Wilsonf62a0072014-02-21 17:55:39 +00009026 if (dev_priv->mm.busy)
9027 return;
9028
Paulo Zanoni43694d62014-03-07 20:08:08 -03009029 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009030 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009031 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009032}
9033
9034void intel_mark_idle(struct drm_device *dev)
9035{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009036 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009037 struct drm_crtc *crtc;
9038
Chris Wilsonf62a0072014-02-21 17:55:39 +00009039 if (!dev_priv->mm.busy)
9040 return;
9041
9042 dev_priv->mm.busy = false;
9043
Jani Nikulad330a952014-01-21 11:24:25 +02009044 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009045 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009046
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009047 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009048 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009049 continue;
9050
9051 intel_decrease_pllclock(crtc);
9052 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009053
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009054 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009055 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009056
9057out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009058 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009059}
9060
Jesse Barnes79e53942008-11-07 14:24:08 -08009061static void intel_crtc_destroy(struct drm_crtc *crtc)
9062{
9063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009064 struct drm_device *dev = crtc->dev;
9065 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009066
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009067 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009068 work = intel_crtc->unpin_work;
9069 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009070 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009071
9072 if (work) {
9073 cancel_work_sync(&work->work);
9074 kfree(work);
9075 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009076
9077 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009078
Jesse Barnes79e53942008-11-07 14:24:08 -08009079 kfree(intel_crtc);
9080}
9081
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009082static void intel_unpin_work_fn(struct work_struct *__work)
9083{
9084 struct intel_unpin_work *work =
9085 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009086 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009087 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009088
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009089 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009090 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009091 drm_gem_object_unreference(&work->pending_flip_obj->base);
9092 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009093
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009094 intel_update_fbc(dev);
9095 mutex_unlock(&dev->struct_mutex);
9096
Daniel Vetterf99d7062014-06-19 16:01:59 +02009097 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9098
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009099 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9100 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9101
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009102 kfree(work);
9103}
9104
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009105static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009106 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009107{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9109 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009110 unsigned long flags;
9111
9112 /* Ignore early vblank irqs */
9113 if (intel_crtc == NULL)
9114 return;
9115
Daniel Vetterf3260382014-09-15 14:55:23 +02009116 /*
9117 * This is called both by irq handlers and the reset code (to complete
9118 * lost pageflips) so needs the full irqsave spinlocks.
9119 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009120 spin_lock_irqsave(&dev->event_lock, flags);
9121 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009122
9123 /* Ensure we don't miss a work->pending update ... */
9124 smp_rmb();
9125
9126 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009127 spin_unlock_irqrestore(&dev->event_lock, flags);
9128 return;
9129 }
9130
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009131 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009132
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009133 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009134}
9135
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009136void intel_finish_page_flip(struct drm_device *dev, int pipe)
9137{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009138 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009139 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9140
Mario Kleiner49b14a52010-12-09 07:00:07 +01009141 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009142}
9143
9144void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9145{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009146 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009147 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9148
Mario Kleiner49b14a52010-12-09 07:00:07 +01009149 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009150}
9151
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009152/* Is 'a' after or equal to 'b'? */
9153static bool g4x_flip_count_after_eq(u32 a, u32 b)
9154{
9155 return !((a - b) & 0x80000000);
9156}
9157
9158static bool page_flip_finished(struct intel_crtc *crtc)
9159{
9160 struct drm_device *dev = crtc->base.dev;
9161 struct drm_i915_private *dev_priv = dev->dev_private;
9162
9163 /*
9164 * The relevant registers doen't exist on pre-ctg.
9165 * As the flip done interrupt doesn't trigger for mmio
9166 * flips on gmch platforms, a flip count check isn't
9167 * really needed there. But since ctg has the registers,
9168 * include it in the check anyway.
9169 */
9170 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9171 return true;
9172
9173 /*
9174 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9175 * used the same base address. In that case the mmio flip might
9176 * have completed, but the CS hasn't even executed the flip yet.
9177 *
9178 * A flip count check isn't enough as the CS might have updated
9179 * the base address just after start of vblank, but before we
9180 * managed to process the interrupt. This means we'd complete the
9181 * CS flip too soon.
9182 *
9183 * Combining both checks should get us a good enough result. It may
9184 * still happen that the CS flip has been executed, but has not
9185 * yet actually completed. But in case the base address is the same
9186 * anyway, we don't really care.
9187 */
9188 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9189 crtc->unpin_work->gtt_offset &&
9190 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9191 crtc->unpin_work->flip_count);
9192}
9193
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009194void intel_prepare_page_flip(struct drm_device *dev, int plane)
9195{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009196 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009197 struct intel_crtc *intel_crtc =
9198 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9199 unsigned long flags;
9200
Daniel Vetterf3260382014-09-15 14:55:23 +02009201
9202 /*
9203 * This is called both by irq handlers and the reset code (to complete
9204 * lost pageflips) so needs the full irqsave spinlocks.
9205 *
9206 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009207 * generate a page-flip completion irq, i.e. every modeset
9208 * is also accompanied by a spurious intel_prepare_page_flip().
9209 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009210 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009211 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009212 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009213 spin_unlock_irqrestore(&dev->event_lock, flags);
9214}
9215
Robin Schroereba905b2014-05-18 02:24:50 +02009216static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009217{
9218 /* Ensure that the work item is consistent when activating it ... */
9219 smp_wmb();
9220 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9221 /* and that it is marked active as soon as the irq could fire. */
9222 smp_wmb();
9223}
9224
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009225static int intel_gen2_queue_flip(struct drm_device *dev,
9226 struct drm_crtc *crtc,
9227 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009228 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009229 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009230 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009231{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009233 u32 flip_mask;
9234 int ret;
9235
Daniel Vetter6d90c952012-04-26 23:28:05 +02009236 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009237 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009238 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009239
9240 /* Can't queue multiple flips, so wait for the previous
9241 * one to finish before executing the next.
9242 */
9243 if (intel_crtc->plane)
9244 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9245 else
9246 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009247 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9248 intel_ring_emit(ring, MI_NOOP);
9249 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9250 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9251 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009252 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009253 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009254
9255 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009256 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009257 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009258}
9259
9260static int intel_gen3_queue_flip(struct drm_device *dev,
9261 struct drm_crtc *crtc,
9262 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009263 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009264 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009265 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009266{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009268 u32 flip_mask;
9269 int ret;
9270
Daniel Vetter6d90c952012-04-26 23:28:05 +02009271 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009272 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009273 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009274
9275 if (intel_crtc->plane)
9276 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9277 else
9278 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009279 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9280 intel_ring_emit(ring, MI_NOOP);
9281 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9282 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9283 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009284 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009285 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009286
Chris Wilsone7d841c2012-12-03 11:36:30 +00009287 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009288 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009289 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009290}
9291
9292static int intel_gen4_queue_flip(struct drm_device *dev,
9293 struct drm_crtc *crtc,
9294 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009295 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009296 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009297 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009298{
9299 struct drm_i915_private *dev_priv = dev->dev_private;
9300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9301 uint32_t pf, pipesrc;
9302 int ret;
9303
Daniel Vetter6d90c952012-04-26 23:28:05 +02009304 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009305 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009306 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009307
9308 /* i965+ uses the linear or tiled offsets from the
9309 * Display Registers (which do not change across a page-flip)
9310 * so we need only reprogram the base address.
9311 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009312 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9313 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9314 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009315 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009316 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009317
9318 /* XXX Enabling the panel-fitter across page-flip is so far
9319 * untested on non-native modes, so ignore it for now.
9320 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9321 */
9322 pf = 0;
9323 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009324 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009325
9326 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009327 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009328 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009329}
9330
9331static int intel_gen6_queue_flip(struct drm_device *dev,
9332 struct drm_crtc *crtc,
9333 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009334 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009335 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009336 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009337{
9338 struct drm_i915_private *dev_priv = dev->dev_private;
9339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9340 uint32_t pf, pipesrc;
9341 int ret;
9342
Daniel Vetter6d90c952012-04-26 23:28:05 +02009343 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009344 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009345 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009346
Daniel Vetter6d90c952012-04-26 23:28:05 +02009347 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9348 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9349 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009350 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009351
Chris Wilson99d9acd2012-04-17 20:37:00 +01009352 /* Contrary to the suggestions in the documentation,
9353 * "Enable Panel Fitter" does not seem to be required when page
9354 * flipping with a non-native mode, and worse causes a normal
9355 * modeset to fail.
9356 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9357 */
9358 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009359 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009360 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009361
9362 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009363 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009364 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009365}
9366
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009367static int intel_gen7_queue_flip(struct drm_device *dev,
9368 struct drm_crtc *crtc,
9369 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009370 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009371 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009372 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009373{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009375 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009376 int len, ret;
9377
Robin Schroereba905b2014-05-18 02:24:50 +02009378 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009379 case PLANE_A:
9380 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9381 break;
9382 case PLANE_B:
9383 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9384 break;
9385 case PLANE_C:
9386 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9387 break;
9388 default:
9389 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009390 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009391 }
9392
Chris Wilsonffe74d72013-08-26 20:58:12 +01009393 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009394 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009395 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009396 /*
9397 * On Gen 8, SRM is now taking an extra dword to accommodate
9398 * 48bits addresses, and we need a NOOP for the batch size to
9399 * stay even.
9400 */
9401 if (IS_GEN8(dev))
9402 len += 2;
9403 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009404
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009405 /*
9406 * BSpec MI_DISPLAY_FLIP for IVB:
9407 * "The full packet must be contained within the same cache line."
9408 *
9409 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9410 * cacheline, if we ever start emitting more commands before
9411 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9412 * then do the cacheline alignment, and finally emit the
9413 * MI_DISPLAY_FLIP.
9414 */
9415 ret = intel_ring_cacheline_align(ring);
9416 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009417 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009418
Chris Wilsonffe74d72013-08-26 20:58:12 +01009419 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009420 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009421 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009422
Chris Wilsonffe74d72013-08-26 20:58:12 +01009423 /* Unmask the flip-done completion message. Note that the bspec says that
9424 * we should do this for both the BCS and RCS, and that we must not unmask
9425 * more than one flip event at any time (or ensure that one flip message
9426 * can be sent by waiting for flip-done prior to queueing new flips).
9427 * Experimentation says that BCS works despite DERRMR masking all
9428 * flip-done completion events and that unmasking all planes at once
9429 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9430 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9431 */
9432 if (ring->id == RCS) {
9433 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9434 intel_ring_emit(ring, DERRMR);
9435 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9436 DERRMR_PIPEB_PRI_FLIP_DONE |
9437 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009438 if (IS_GEN8(dev))
9439 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9440 MI_SRM_LRM_GLOBAL_GTT);
9441 else
9442 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9443 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009444 intel_ring_emit(ring, DERRMR);
9445 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009446 if (IS_GEN8(dev)) {
9447 intel_ring_emit(ring, 0);
9448 intel_ring_emit(ring, MI_NOOP);
9449 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009450 }
9451
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009452 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009453 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009454 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009455 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009456
9457 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009458 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009459 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009460}
9461
Sourab Gupta84c33a62014-06-02 16:47:17 +05309462static bool use_mmio_flip(struct intel_engine_cs *ring,
9463 struct drm_i915_gem_object *obj)
9464{
9465 /*
9466 * This is not being used for older platforms, because
9467 * non-availability of flip done interrupt forces us to use
9468 * CS flips. Older platforms derive flip done using some clever
9469 * tricks involving the flip_pending status bits and vblank irqs.
9470 * So using MMIO flips there would disrupt this mechanism.
9471 */
9472
Chris Wilson8e09bf82014-07-08 10:40:30 +01009473 if (ring == NULL)
9474 return true;
9475
Sourab Gupta84c33a62014-06-02 16:47:17 +05309476 if (INTEL_INFO(ring->dev)->gen < 5)
9477 return false;
9478
9479 if (i915.use_mmio_flip < 0)
9480 return false;
9481 else if (i915.use_mmio_flip > 0)
9482 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009483 else if (i915.enable_execlists)
9484 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309485 else
9486 return ring != obj->ring;
9487}
9488
9489static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9490{
9491 struct drm_device *dev = intel_crtc->base.dev;
9492 struct drm_i915_private *dev_priv = dev->dev_private;
9493 struct intel_framebuffer *intel_fb =
9494 to_intel_framebuffer(intel_crtc->base.primary->fb);
9495 struct drm_i915_gem_object *obj = intel_fb->obj;
9496 u32 dspcntr;
9497 u32 reg;
9498
9499 intel_mark_page_flip_active(intel_crtc);
9500
9501 reg = DSPCNTR(intel_crtc->plane);
9502 dspcntr = I915_READ(reg);
9503
9504 if (INTEL_INFO(dev)->gen >= 4) {
9505 if (obj->tiling_mode != I915_TILING_NONE)
9506 dspcntr |= DISPPLANE_TILED;
9507 else
9508 dspcntr &= ~DISPPLANE_TILED;
9509 }
9510 I915_WRITE(reg, dspcntr);
9511
9512 I915_WRITE(DSPSURF(intel_crtc->plane),
9513 intel_crtc->unpin_work->gtt_offset);
9514 POSTING_READ(DSPSURF(intel_crtc->plane));
9515}
9516
9517static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9518{
9519 struct intel_engine_cs *ring;
9520 int ret;
9521
9522 lockdep_assert_held(&obj->base.dev->struct_mutex);
9523
9524 if (!obj->last_write_seqno)
9525 return 0;
9526
9527 ring = obj->ring;
9528
9529 if (i915_seqno_passed(ring->get_seqno(ring, true),
9530 obj->last_write_seqno))
9531 return 0;
9532
9533 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9534 if (ret)
9535 return ret;
9536
9537 if (WARN_ON(!ring->irq_get(ring)))
9538 return 0;
9539
9540 return 1;
9541}
9542
9543void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9544{
9545 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9546 struct intel_crtc *intel_crtc;
9547 unsigned long irq_flags;
9548 u32 seqno;
9549
9550 seqno = ring->get_seqno(ring, false);
9551
9552 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9553 for_each_intel_crtc(ring->dev, intel_crtc) {
9554 struct intel_mmio_flip *mmio_flip;
9555
9556 mmio_flip = &intel_crtc->mmio_flip;
9557 if (mmio_flip->seqno == 0)
9558 continue;
9559
9560 if (ring->id != mmio_flip->ring_id)
9561 continue;
9562
9563 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9564 intel_do_mmio_flip(intel_crtc);
9565 mmio_flip->seqno = 0;
9566 ring->irq_put(ring);
9567 }
9568 }
9569 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9570}
9571
9572static int intel_queue_mmio_flip(struct drm_device *dev,
9573 struct drm_crtc *crtc,
9574 struct drm_framebuffer *fb,
9575 struct drm_i915_gem_object *obj,
9576 struct intel_engine_cs *ring,
9577 uint32_t flags)
9578{
9579 struct drm_i915_private *dev_priv = dev->dev_private;
9580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309581 int ret;
9582
9583 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9584 return -EBUSY;
9585
9586 ret = intel_postpone_flip(obj);
9587 if (ret < 0)
9588 return ret;
9589 if (ret == 0) {
9590 intel_do_mmio_flip(intel_crtc);
9591 return 0;
9592 }
9593
Daniel Vetter24955f22014-09-15 14:55:32 +02009594 spin_lock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309595 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9596 intel_crtc->mmio_flip.ring_id = obj->ring->id;
Daniel Vetter24955f22014-09-15 14:55:32 +02009597 spin_unlock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309598
9599 /*
9600 * Double check to catch cases where irq fired before
9601 * mmio flip data was ready
9602 */
9603 intel_notify_mmio_flip(obj->ring);
9604 return 0;
9605}
9606
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009607static int intel_default_queue_flip(struct drm_device *dev,
9608 struct drm_crtc *crtc,
9609 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009610 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009611 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009612 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009613{
9614 return -ENODEV;
9615}
9616
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009617static bool __intel_pageflip_stall_check(struct drm_device *dev,
9618 struct drm_crtc *crtc)
9619{
9620 struct drm_i915_private *dev_priv = dev->dev_private;
9621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9622 struct intel_unpin_work *work = intel_crtc->unpin_work;
9623 u32 addr;
9624
9625 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9626 return true;
9627
9628 if (!work->enable_stall_check)
9629 return false;
9630
9631 if (work->flip_ready_vblank == 0) {
9632 if (work->flip_queued_ring &&
9633 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9634 work->flip_queued_seqno))
9635 return false;
9636
9637 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9638 }
9639
9640 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9641 return false;
9642
9643 /* Potential stall - if we see that the flip has happened,
9644 * assume a missed interrupt. */
9645 if (INTEL_INFO(dev)->gen >= 4)
9646 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9647 else
9648 addr = I915_READ(DSPADDR(intel_crtc->plane));
9649
9650 /* There is a potential issue here with a false positive after a flip
9651 * to the same address. We could address this by checking for a
9652 * non-incrementing frame counter.
9653 */
9654 return addr == work->gtt_offset;
9655}
9656
9657void intel_check_page_flip(struct drm_device *dev, int pipe)
9658{
9659 struct drm_i915_private *dev_priv = dev->dev_private;
9660 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009662
9663 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009664
9665 if (crtc == NULL)
9666 return;
9667
Daniel Vetterf3260382014-09-15 14:55:23 +02009668 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009669 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9670 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9671 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9672 page_flip_completed(intel_crtc);
9673 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009674 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009675}
9676
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009677static int intel_crtc_page_flip(struct drm_crtc *crtc,
9678 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009679 struct drm_pending_vblank_event *event,
9680 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009681{
9682 struct drm_device *dev = crtc->dev;
9683 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009684 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009685 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009686 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009687 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009688 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009689 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009690 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009691
Daisy Sunc76bb612014-08-11 11:08:38 -07009692 //trigger software GT busyness calculation
9693 gen8_flip_interrupt(dev);
9694
Matt Roper2ff8fde2014-07-08 07:50:07 -07009695 /*
9696 * drm_mode_page_flip_ioctl() should already catch this, but double
9697 * check to be safe. In the future we may enable pageflipping from
9698 * a disabled primary plane.
9699 */
9700 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9701 return -EBUSY;
9702
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009703 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009704 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009705 return -EINVAL;
9706
9707 /*
9708 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9709 * Note that pitch changes could also affect these register.
9710 */
9711 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009712 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9713 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009714 return -EINVAL;
9715
Chris Wilsonf900db42014-02-20 09:26:13 +00009716 if (i915_terminally_wedged(&dev_priv->gpu_error))
9717 goto out_hang;
9718
Daniel Vetterb14c5672013-09-19 12:18:32 +02009719 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009720 if (work == NULL)
9721 return -ENOMEM;
9722
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009723 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009724 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009725 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009726 INIT_WORK(&work->work, intel_unpin_work_fn);
9727
Daniel Vetter87b6b102014-05-15 15:33:46 +02009728 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009729 if (ret)
9730 goto free_work;
9731
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009732 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009733 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009734 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009735 /* Before declaring the flip queue wedged, check if
9736 * the hardware completed the operation behind our backs.
9737 */
9738 if (__intel_pageflip_stall_check(dev, crtc)) {
9739 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9740 page_flip_completed(intel_crtc);
9741 } else {
9742 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009743 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009744
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009745 drm_crtc_vblank_put(crtc);
9746 kfree(work);
9747 return -EBUSY;
9748 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009749 }
9750 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009751 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009752
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009753 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9754 flush_workqueue(dev_priv->wq);
9755
Chris Wilson79158102012-05-23 11:13:58 +01009756 ret = i915_mutex_lock_interruptible(dev);
9757 if (ret)
9758 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009759
Jesse Barnes75dfca82010-02-10 15:09:44 -08009760 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009761 drm_gem_object_reference(&work->old_fb_obj->base);
9762 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009763
Matt Roperf4510a22014-04-01 15:22:40 -07009764 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009765
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009766 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009767
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009768 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009769 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009770
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009771 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009772 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009773
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009774 if (IS_VALLEYVIEW(dev)) {
9775 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009776 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9777 /* vlv: DISPLAY_FLIP fails to change tiling */
9778 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009779 } else if (IS_IVYBRIDGE(dev)) {
9780 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009781 } else if (INTEL_INFO(dev)->gen >= 7) {
9782 ring = obj->ring;
9783 if (ring == NULL || ring->id != RCS)
9784 ring = &dev_priv->ring[BCS];
9785 } else {
9786 ring = &dev_priv->ring[RCS];
9787 }
9788
9789 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009790 if (ret)
9791 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009792
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009793 work->gtt_offset =
9794 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9795
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009796 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309797 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9798 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009799 if (ret)
9800 goto cleanup_unpin;
9801
9802 work->flip_queued_seqno = obj->last_write_seqno;
9803 work->flip_queued_ring = obj->ring;
9804 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309805 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009806 page_flip_flags);
9807 if (ret)
9808 goto cleanup_unpin;
9809
9810 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9811 work->flip_queued_ring = ring;
9812 }
9813
9814 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9815 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009816
Daniel Vettera071fa02014-06-18 23:28:09 +02009817 i915_gem_track_fb(work->old_fb_obj, obj,
9818 INTEL_FRONTBUFFER_PRIMARY(pipe));
9819
Chris Wilson7782de32011-07-08 12:22:41 +01009820 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009821 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009822 mutex_unlock(&dev->struct_mutex);
9823
Jesse Barnese5510fa2010-07-01 16:48:37 -07009824 trace_i915_flip_request(intel_crtc->plane, obj);
9825
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009826 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009827
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009828cleanup_unpin:
9829 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009830cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009831 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009832 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009833 drm_gem_object_unreference(&work->old_fb_obj->base);
9834 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009835 mutex_unlock(&dev->struct_mutex);
9836
Chris Wilson79158102012-05-23 11:13:58 +01009837cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009838 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009839 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009840 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009841
Daniel Vetter87b6b102014-05-15 15:33:46 +02009842 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009843free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009844 kfree(work);
9845
Chris Wilsonf900db42014-02-20 09:26:13 +00009846 if (ret == -EIO) {
9847out_hang:
9848 intel_crtc_wait_for_pending_flips(crtc);
9849 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009850 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009851 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009852 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009853 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009854 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009855 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009856 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009857}
9858
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009859static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009860 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9861 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009862};
9863
Daniel Vetter9a935852012-07-05 22:34:27 +02009864/**
9865 * intel_modeset_update_staged_output_state
9866 *
9867 * Updates the staged output configuration state, e.g. after we've read out the
9868 * current hw state.
9869 */
9870static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9871{
Ville Syrjälä76688512014-01-10 11:28:06 +02009872 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009873 struct intel_encoder *encoder;
9874 struct intel_connector *connector;
9875
9876 list_for_each_entry(connector, &dev->mode_config.connector_list,
9877 base.head) {
9878 connector->new_encoder =
9879 to_intel_encoder(connector->base.encoder);
9880 }
9881
Damien Lespiaub2784e12014-08-05 11:29:37 +01009882 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009883 encoder->new_crtc =
9884 to_intel_crtc(encoder->base.crtc);
9885 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009886
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009887 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009888 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009889
9890 if (crtc->new_enabled)
9891 crtc->new_config = &crtc->config;
9892 else
9893 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009894 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009895}
9896
9897/**
9898 * intel_modeset_commit_output_state
9899 *
9900 * This function copies the stage display pipe configuration to the real one.
9901 */
9902static void intel_modeset_commit_output_state(struct drm_device *dev)
9903{
Ville Syrjälä76688512014-01-10 11:28:06 +02009904 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009905 struct intel_encoder *encoder;
9906 struct intel_connector *connector;
9907
9908 list_for_each_entry(connector, &dev->mode_config.connector_list,
9909 base.head) {
9910 connector->base.encoder = &connector->new_encoder->base;
9911 }
9912
Damien Lespiaub2784e12014-08-05 11:29:37 +01009913 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009914 encoder->base.crtc = &encoder->new_crtc->base;
9915 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009916
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009917 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009918 crtc->base.enabled = crtc->new_enabled;
9919 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009920}
9921
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009922static void
Robin Schroereba905b2014-05-18 02:24:50 +02009923connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009924 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009925{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009926 int bpp = pipe_config->pipe_bpp;
9927
9928 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9929 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009930 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009931
9932 /* Don't use an invalid EDID bpc value */
9933 if (connector->base.display_info.bpc &&
9934 connector->base.display_info.bpc * 3 < bpp) {
9935 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9936 bpp, connector->base.display_info.bpc*3);
9937 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9938 }
9939
9940 /* Clamp bpp to 8 on screens without EDID 1.4 */
9941 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9942 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9943 bpp);
9944 pipe_config->pipe_bpp = 24;
9945 }
9946}
9947
9948static int
9949compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9950 struct drm_framebuffer *fb,
9951 struct intel_crtc_config *pipe_config)
9952{
9953 struct drm_device *dev = crtc->base.dev;
9954 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009955 int bpp;
9956
Daniel Vetterd42264b2013-03-28 16:38:08 +01009957 switch (fb->pixel_format) {
9958 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009959 bpp = 8*3; /* since we go through a colormap */
9960 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009961 case DRM_FORMAT_XRGB1555:
9962 case DRM_FORMAT_ARGB1555:
9963 /* checked in intel_framebuffer_init already */
9964 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9965 return -EINVAL;
9966 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009967 bpp = 6*3; /* min is 18bpp */
9968 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009969 case DRM_FORMAT_XBGR8888:
9970 case DRM_FORMAT_ABGR8888:
9971 /* checked in intel_framebuffer_init already */
9972 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9973 return -EINVAL;
9974 case DRM_FORMAT_XRGB8888:
9975 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009976 bpp = 8*3;
9977 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009978 case DRM_FORMAT_XRGB2101010:
9979 case DRM_FORMAT_ARGB2101010:
9980 case DRM_FORMAT_XBGR2101010:
9981 case DRM_FORMAT_ABGR2101010:
9982 /* checked in intel_framebuffer_init already */
9983 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009984 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009985 bpp = 10*3;
9986 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009987 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009988 default:
9989 DRM_DEBUG_KMS("unsupported depth\n");
9990 return -EINVAL;
9991 }
9992
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009993 pipe_config->pipe_bpp = bpp;
9994
9995 /* Clamp display bpp to EDID value */
9996 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009997 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009998 if (!connector->new_encoder ||
9999 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010000 continue;
10001
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010002 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010003 }
10004
10005 return bpp;
10006}
10007
Daniel Vetter644db712013-09-19 14:53:58 +020010008static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10009{
10010 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10011 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010012 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010013 mode->crtc_hdisplay, mode->crtc_hsync_start,
10014 mode->crtc_hsync_end, mode->crtc_htotal,
10015 mode->crtc_vdisplay, mode->crtc_vsync_start,
10016 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10017}
10018
Daniel Vetterc0b03412013-05-28 12:05:54 +020010019static void intel_dump_pipe_config(struct intel_crtc *crtc,
10020 struct intel_crtc_config *pipe_config,
10021 const char *context)
10022{
10023 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10024 context, pipe_name(crtc->pipe));
10025
10026 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10027 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10028 pipe_config->pipe_bpp, pipe_config->dither);
10029 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10030 pipe_config->has_pch_encoder,
10031 pipe_config->fdi_lanes,
10032 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10033 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10034 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010035 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10036 pipe_config->has_dp_encoder,
10037 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10038 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10039 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010040
10041 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10042 pipe_config->has_dp_encoder,
10043 pipe_config->dp_m2_n2.gmch_m,
10044 pipe_config->dp_m2_n2.gmch_n,
10045 pipe_config->dp_m2_n2.link_m,
10046 pipe_config->dp_m2_n2.link_n,
10047 pipe_config->dp_m2_n2.tu);
10048
Daniel Vetterc0b03412013-05-28 12:05:54 +020010049 DRM_DEBUG_KMS("requested mode:\n");
10050 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10051 DRM_DEBUG_KMS("adjusted mode:\n");
10052 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010053 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010054 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010055 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10056 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010057 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10058 pipe_config->gmch_pfit.control,
10059 pipe_config->gmch_pfit.pgm_ratios,
10060 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010061 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010062 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010063 pipe_config->pch_pfit.size,
10064 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010065 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010066 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010067}
10068
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010069static bool encoders_cloneable(const struct intel_encoder *a,
10070 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010071{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010072 /* masks could be asymmetric, so check both ways */
10073 return a == b || (a->cloneable & (1 << b->type) &&
10074 b->cloneable & (1 << a->type));
10075}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010076
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010077static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10078 struct intel_encoder *encoder)
10079{
10080 struct drm_device *dev = crtc->base.dev;
10081 struct intel_encoder *source_encoder;
10082
Damien Lespiaub2784e12014-08-05 11:29:37 +010010083 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010084 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010085 continue;
10086
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010087 if (!encoders_cloneable(encoder, source_encoder))
10088 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010089 }
10090
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010091 return true;
10092}
10093
10094static bool check_encoder_cloning(struct intel_crtc *crtc)
10095{
10096 struct drm_device *dev = crtc->base.dev;
10097 struct intel_encoder *encoder;
10098
Damien Lespiaub2784e12014-08-05 11:29:37 +010010099 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010100 if (encoder->new_crtc != crtc)
10101 continue;
10102
10103 if (!check_single_encoder_cloning(crtc, encoder))
10104 return false;
10105 }
10106
10107 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010108}
10109
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010110static struct intel_crtc_config *
10111intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010112 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010113 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010114{
10115 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010116 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010117 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010118 int plane_bpp, ret = -EINVAL;
10119 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010120
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010121 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010122 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10123 return ERR_PTR(-EINVAL);
10124 }
10125
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010126 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10127 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010128 return ERR_PTR(-ENOMEM);
10129
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010130 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10131 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010132
Daniel Vettere143a212013-07-04 12:01:15 +020010133 pipe_config->cpu_transcoder =
10134 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010135 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010136
Imre Deak2960bc92013-07-30 13:36:32 +030010137 /*
10138 * Sanitize sync polarity flags based on requested ones. If neither
10139 * positive or negative polarity is requested, treat this as meaning
10140 * negative polarity.
10141 */
10142 if (!(pipe_config->adjusted_mode.flags &
10143 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10144 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10145
10146 if (!(pipe_config->adjusted_mode.flags &
10147 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10148 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10149
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010150 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10151 * plane pixel format and any sink constraints into account. Returns the
10152 * source plane bpp so that dithering can be selected on mismatches
10153 * after encoders and crtc also have had their say. */
10154 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10155 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010156 if (plane_bpp < 0)
10157 goto fail;
10158
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010159 /*
10160 * Determine the real pipe dimensions. Note that stereo modes can
10161 * increase the actual pipe size due to the frame doubling and
10162 * insertion of additional space for blanks between the frame. This
10163 * is stored in the crtc timings. We use the requested mode to do this
10164 * computation to clearly distinguish it from the adjusted mode, which
10165 * can be changed by the connectors in the below retry loop.
10166 */
10167 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10168 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10169 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10170
Daniel Vettere29c22c2013-02-21 00:00:16 +010010171encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010172 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010173 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010174 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010175
Daniel Vetter135c81b2013-07-21 21:37:09 +020010176 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010177 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010178
Daniel Vetter7758a112012-07-08 19:40:39 +020010179 /* Pass our mode to the connectors and the CRTC to give them a chance to
10180 * adjust it according to limitations or connector properties, and also
10181 * a chance to reject the mode entirely.
10182 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010183 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010184
10185 if (&encoder->new_crtc->base != crtc)
10186 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010187
Daniel Vetterefea6e82013-07-21 21:36:59 +020010188 if (!(encoder->compute_config(encoder, pipe_config))) {
10189 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010190 goto fail;
10191 }
10192 }
10193
Daniel Vetterff9a6752013-06-01 17:16:21 +020010194 /* Set default port clock if not overwritten by the encoder. Needs to be
10195 * done afterwards in case the encoder adjusts the mode. */
10196 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010197 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10198 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010199
Daniel Vettera43f6e02013-06-07 23:10:32 +020010200 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010201 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010202 DRM_DEBUG_KMS("CRTC fixup failed\n");
10203 goto fail;
10204 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010205
10206 if (ret == RETRY) {
10207 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10208 ret = -EINVAL;
10209 goto fail;
10210 }
10211
10212 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10213 retry = false;
10214 goto encoder_retry;
10215 }
10216
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010217 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10218 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10219 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10220
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010221 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010222fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010223 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010224 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010225}
10226
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010227/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10228 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10229static void
10230intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10231 unsigned *prepare_pipes, unsigned *disable_pipes)
10232{
10233 struct intel_crtc *intel_crtc;
10234 struct drm_device *dev = crtc->dev;
10235 struct intel_encoder *encoder;
10236 struct intel_connector *connector;
10237 struct drm_crtc *tmp_crtc;
10238
10239 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10240
10241 /* Check which crtcs have changed outputs connected to them, these need
10242 * to be part of the prepare_pipes mask. We don't (yet) support global
10243 * modeset across multiple crtcs, so modeset_pipes will only have one
10244 * bit set at most. */
10245 list_for_each_entry(connector, &dev->mode_config.connector_list,
10246 base.head) {
10247 if (connector->base.encoder == &connector->new_encoder->base)
10248 continue;
10249
10250 if (connector->base.encoder) {
10251 tmp_crtc = connector->base.encoder->crtc;
10252
10253 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10254 }
10255
10256 if (connector->new_encoder)
10257 *prepare_pipes |=
10258 1 << connector->new_encoder->new_crtc->pipe;
10259 }
10260
Damien Lespiaub2784e12014-08-05 11:29:37 +010010261 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010262 if (encoder->base.crtc == &encoder->new_crtc->base)
10263 continue;
10264
10265 if (encoder->base.crtc) {
10266 tmp_crtc = encoder->base.crtc;
10267
10268 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10269 }
10270
10271 if (encoder->new_crtc)
10272 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10273 }
10274
Ville Syrjälä76688512014-01-10 11:28:06 +020010275 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010276 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010277 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010278 continue;
10279
Ville Syrjälä76688512014-01-10 11:28:06 +020010280 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010281 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010282 else
10283 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010284 }
10285
10286
10287 /* set_mode is also used to update properties on life display pipes. */
10288 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010289 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010290 *prepare_pipes |= 1 << intel_crtc->pipe;
10291
Daniel Vetterb6c51642013-04-12 18:48:43 +020010292 /*
10293 * For simplicity do a full modeset on any pipe where the output routing
10294 * changed. We could be more clever, but that would require us to be
10295 * more careful with calling the relevant encoder->mode_set functions.
10296 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010297 if (*prepare_pipes)
10298 *modeset_pipes = *prepare_pipes;
10299
10300 /* ... and mask these out. */
10301 *modeset_pipes &= ~(*disable_pipes);
10302 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010303
10304 /*
10305 * HACK: We don't (yet) fully support global modesets. intel_set_config
10306 * obies this rule, but the modeset restore mode of
10307 * intel_modeset_setup_hw_state does not.
10308 */
10309 *modeset_pipes &= 1 << intel_crtc->pipe;
10310 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010311
10312 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10313 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010314}
10315
Daniel Vetterea9d7582012-07-10 10:42:52 +020010316static bool intel_crtc_in_use(struct drm_crtc *crtc)
10317{
10318 struct drm_encoder *encoder;
10319 struct drm_device *dev = crtc->dev;
10320
10321 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10322 if (encoder->crtc == crtc)
10323 return true;
10324
10325 return false;
10326}
10327
10328static void
10329intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10330{
10331 struct intel_encoder *intel_encoder;
10332 struct intel_crtc *intel_crtc;
10333 struct drm_connector *connector;
10334
Damien Lespiaub2784e12014-08-05 11:29:37 +010010335 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010336 if (!intel_encoder->base.crtc)
10337 continue;
10338
10339 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10340
10341 if (prepare_pipes & (1 << intel_crtc->pipe))
10342 intel_encoder->connectors_active = false;
10343 }
10344
10345 intel_modeset_commit_output_state(dev);
10346
Ville Syrjälä76688512014-01-10 11:28:06 +020010347 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010348 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010349 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010350 WARN_ON(intel_crtc->new_config &&
10351 intel_crtc->new_config != &intel_crtc->config);
10352 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010353 }
10354
10355 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10356 if (!connector->encoder || !connector->encoder->crtc)
10357 continue;
10358
10359 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10360
10361 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010362 struct drm_property *dpms_property =
10363 dev->mode_config.dpms_property;
10364
Daniel Vetterea9d7582012-07-10 10:42:52 +020010365 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010366 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010367 dpms_property,
10368 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010369
10370 intel_encoder = to_intel_encoder(connector->encoder);
10371 intel_encoder->connectors_active = true;
10372 }
10373 }
10374
10375}
10376
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010377static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010378{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010379 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010380
10381 if (clock1 == clock2)
10382 return true;
10383
10384 if (!clock1 || !clock2)
10385 return false;
10386
10387 diff = abs(clock1 - clock2);
10388
10389 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10390 return true;
10391
10392 return false;
10393}
10394
Daniel Vetter25c5b262012-07-08 22:08:04 +020010395#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10396 list_for_each_entry((intel_crtc), \
10397 &(dev)->mode_config.crtc_list, \
10398 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010399 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010400
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010401static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010402intel_pipe_config_compare(struct drm_device *dev,
10403 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010404 struct intel_crtc_config *pipe_config)
10405{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010406#define PIPE_CONF_CHECK_X(name) \
10407 if (current_config->name != pipe_config->name) { \
10408 DRM_ERROR("mismatch in " #name " " \
10409 "(expected 0x%08x, found 0x%08x)\n", \
10410 current_config->name, \
10411 pipe_config->name); \
10412 return false; \
10413 }
10414
Daniel Vetter08a24032013-04-19 11:25:34 +020010415#define PIPE_CONF_CHECK_I(name) \
10416 if (current_config->name != pipe_config->name) { \
10417 DRM_ERROR("mismatch in " #name " " \
10418 "(expected %i, found %i)\n", \
10419 current_config->name, \
10420 pipe_config->name); \
10421 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010422 }
10423
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010424/* This is required for BDW+ where there is only one set of registers for
10425 * switching between high and low RR.
10426 * This macro can be used whenever a comparison has to be made between one
10427 * hw state and multiple sw state variables.
10428 */
10429#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10430 if ((current_config->name != pipe_config->name) && \
10431 (current_config->alt_name != pipe_config->name)) { \
10432 DRM_ERROR("mismatch in " #name " " \
10433 "(expected %i or %i, found %i)\n", \
10434 current_config->name, \
10435 current_config->alt_name, \
10436 pipe_config->name); \
10437 return false; \
10438 }
10439
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010440#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10441 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010442 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010443 "(expected %i, found %i)\n", \
10444 current_config->name & (mask), \
10445 pipe_config->name & (mask)); \
10446 return false; \
10447 }
10448
Ville Syrjälä5e550652013-09-06 23:29:07 +030010449#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10450 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10451 DRM_ERROR("mismatch in " #name " " \
10452 "(expected %i, found %i)\n", \
10453 current_config->name, \
10454 pipe_config->name); \
10455 return false; \
10456 }
10457
Daniel Vetterbb760062013-06-06 14:55:52 +020010458#define PIPE_CONF_QUIRK(quirk) \
10459 ((current_config->quirks | pipe_config->quirks) & (quirk))
10460
Daniel Vettereccb1402013-05-22 00:50:22 +020010461 PIPE_CONF_CHECK_I(cpu_transcoder);
10462
Daniel Vetter08a24032013-04-19 11:25:34 +020010463 PIPE_CONF_CHECK_I(has_pch_encoder);
10464 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010465 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10466 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10467 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10468 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10469 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010470
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010471 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010472
10473 if (INTEL_INFO(dev)->gen < 8) {
10474 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10475 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10476 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10477 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10478 PIPE_CONF_CHECK_I(dp_m_n.tu);
10479
10480 if (current_config->has_drrs) {
10481 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10482 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10483 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10484 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10485 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10486 }
10487 } else {
10488 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10489 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10490 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10491 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10492 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10493 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010494
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010495 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10496 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10497 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10498 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10499 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10500 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10501
10502 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10503 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10504 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10505 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10506 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10507 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10508
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010509 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020010510 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010511 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10512 IS_VALLEYVIEW(dev))
10513 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010514
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010515 PIPE_CONF_CHECK_I(has_audio);
10516
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010517 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10518 DRM_MODE_FLAG_INTERLACE);
10519
Daniel Vetterbb760062013-06-06 14:55:52 +020010520 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10521 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10522 DRM_MODE_FLAG_PHSYNC);
10523 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10524 DRM_MODE_FLAG_NHSYNC);
10525 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10526 DRM_MODE_FLAG_PVSYNC);
10527 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10528 DRM_MODE_FLAG_NVSYNC);
10529 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010530
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010531 PIPE_CONF_CHECK_I(pipe_src_w);
10532 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010533
Daniel Vetter99535992014-04-13 12:00:33 +020010534 /*
10535 * FIXME: BIOS likes to set up a cloned config with lvds+external
10536 * screen. Since we don't yet re-compute the pipe config when moving
10537 * just the lvds port away to another pipe the sw tracking won't match.
10538 *
10539 * Proper atomic modesets with recomputed global state will fix this.
10540 * Until then just don't check gmch state for inherited modes.
10541 */
10542 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10543 PIPE_CONF_CHECK_I(gmch_pfit.control);
10544 /* pfit ratios are autocomputed by the hw on gen4+ */
10545 if (INTEL_INFO(dev)->gen < 4)
10546 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10547 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10548 }
10549
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010550 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10551 if (current_config->pch_pfit.enabled) {
10552 PIPE_CONF_CHECK_I(pch_pfit.pos);
10553 PIPE_CONF_CHECK_I(pch_pfit.size);
10554 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010555
Jesse Barnese59150d2014-01-07 13:30:45 -080010556 /* BDW+ don't expose a synchronous way to read the state */
10557 if (IS_HASWELL(dev))
10558 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010559
Ville Syrjälä282740f2013-09-04 18:30:03 +030010560 PIPE_CONF_CHECK_I(double_wide);
10561
Daniel Vetter26804af2014-06-25 22:01:55 +030010562 PIPE_CONF_CHECK_X(ddi_pll_sel);
10563
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010564 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010565 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010566 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010567 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10568 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010569 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010570
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010571 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10572 PIPE_CONF_CHECK_I(pipe_bpp);
10573
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010574 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10575 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010576
Daniel Vetter66e985c2013-06-05 13:34:20 +020010577#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010578#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010579#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010580#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010581#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010582#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010583
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010584 return true;
10585}
10586
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010587static void
10588check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010589{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010590 struct intel_connector *connector;
10591
10592 list_for_each_entry(connector, &dev->mode_config.connector_list,
10593 base.head) {
10594 /* This also checks the encoder/connector hw state with the
10595 * ->get_hw_state callbacks. */
10596 intel_connector_check_state(connector);
10597
10598 WARN(&connector->new_encoder->base != connector->base.encoder,
10599 "connector's staged encoder doesn't match current encoder\n");
10600 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010601}
10602
10603static void
10604check_encoder_state(struct drm_device *dev)
10605{
10606 struct intel_encoder *encoder;
10607 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010608
Damien Lespiaub2784e12014-08-05 11:29:37 +010010609 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010610 bool enabled = false;
10611 bool active = false;
10612 enum pipe pipe, tracked_pipe;
10613
10614 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10615 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010616 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010617
10618 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10619 "encoder's stage crtc doesn't match current crtc\n");
10620 WARN(encoder->connectors_active && !encoder->base.crtc,
10621 "encoder's active_connectors set, but no crtc\n");
10622
10623 list_for_each_entry(connector, &dev->mode_config.connector_list,
10624 base.head) {
10625 if (connector->base.encoder != &encoder->base)
10626 continue;
10627 enabled = true;
10628 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10629 active = true;
10630 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010631 /*
10632 * for MST connectors if we unplug the connector is gone
10633 * away but the encoder is still connected to a crtc
10634 * until a modeset happens in response to the hotplug.
10635 */
10636 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10637 continue;
10638
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010639 WARN(!!encoder->base.crtc != enabled,
10640 "encoder's enabled state mismatch "
10641 "(expected %i, found %i)\n",
10642 !!encoder->base.crtc, enabled);
10643 WARN(active && !encoder->base.crtc,
10644 "active encoder with no crtc\n");
10645
10646 WARN(encoder->connectors_active != active,
10647 "encoder's computed active state doesn't match tracked active state "
10648 "(expected %i, found %i)\n", active, encoder->connectors_active);
10649
10650 active = encoder->get_hw_state(encoder, &pipe);
10651 WARN(active != encoder->connectors_active,
10652 "encoder's hw state doesn't match sw tracking "
10653 "(expected %i, found %i)\n",
10654 encoder->connectors_active, active);
10655
10656 if (!encoder->base.crtc)
10657 continue;
10658
10659 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10660 WARN(active && pipe != tracked_pipe,
10661 "active encoder's pipe doesn't match"
10662 "(expected %i, found %i)\n",
10663 tracked_pipe, pipe);
10664
10665 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010666}
10667
10668static void
10669check_crtc_state(struct drm_device *dev)
10670{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010671 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010672 struct intel_crtc *crtc;
10673 struct intel_encoder *encoder;
10674 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010675
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010676 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010677 bool enabled = false;
10678 bool active = false;
10679
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010680 memset(&pipe_config, 0, sizeof(pipe_config));
10681
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010682 DRM_DEBUG_KMS("[CRTC:%d]\n",
10683 crtc->base.base.id);
10684
10685 WARN(crtc->active && !crtc->base.enabled,
10686 "active crtc, but not enabled in sw tracking\n");
10687
Damien Lespiaub2784e12014-08-05 11:29:37 +010010688 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010689 if (encoder->base.crtc != &crtc->base)
10690 continue;
10691 enabled = true;
10692 if (encoder->connectors_active)
10693 active = true;
10694 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010695
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010696 WARN(active != crtc->active,
10697 "crtc's computed active state doesn't match tracked active state "
10698 "(expected %i, found %i)\n", active, crtc->active);
10699 WARN(enabled != crtc->base.enabled,
10700 "crtc's computed enabled state doesn't match tracked enabled state "
10701 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10702
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010703 active = dev_priv->display.get_pipe_config(crtc,
10704 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010705
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010706 /* hw state is inconsistent with the pipe quirk */
10707 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10708 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010709 active = crtc->active;
10710
Damien Lespiaub2784e12014-08-05 11:29:37 +010010711 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010712 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010713 if (encoder->base.crtc != &crtc->base)
10714 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010715 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010716 encoder->get_config(encoder, &pipe_config);
10717 }
10718
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010719 WARN(crtc->active != active,
10720 "crtc active state doesn't match with hw state "
10721 "(expected %i, found %i)\n", crtc->active, active);
10722
Daniel Vetterc0b03412013-05-28 12:05:54 +020010723 if (active &&
10724 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10725 WARN(1, "pipe state doesn't match!\n");
10726 intel_dump_pipe_config(crtc, &pipe_config,
10727 "[hw state]");
10728 intel_dump_pipe_config(crtc, &crtc->config,
10729 "[sw state]");
10730 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010731 }
10732}
10733
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010734static void
10735check_shared_dpll_state(struct drm_device *dev)
10736{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010737 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010738 struct intel_crtc *crtc;
10739 struct intel_dpll_hw_state dpll_hw_state;
10740 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010741
10742 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10743 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10744 int enabled_crtcs = 0, active_crtcs = 0;
10745 bool active;
10746
10747 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10748
10749 DRM_DEBUG_KMS("%s\n", pll->name);
10750
10751 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10752
10753 WARN(pll->active > pll->refcount,
10754 "more active pll users than references: %i vs %i\n",
10755 pll->active, pll->refcount);
10756 WARN(pll->active && !pll->on,
10757 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010758 WARN(pll->on && !pll->active,
10759 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010760 WARN(pll->on != active,
10761 "pll on state mismatch (expected %i, found %i)\n",
10762 pll->on, active);
10763
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010764 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010765 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10766 enabled_crtcs++;
10767 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10768 active_crtcs++;
10769 }
10770 WARN(pll->active != active_crtcs,
10771 "pll active crtcs mismatch (expected %i, found %i)\n",
10772 pll->active, active_crtcs);
10773 WARN(pll->refcount != enabled_crtcs,
10774 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10775 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010776
10777 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10778 sizeof(dpll_hw_state)),
10779 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010780 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010781}
10782
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010783void
10784intel_modeset_check_state(struct drm_device *dev)
10785{
10786 check_connector_state(dev);
10787 check_encoder_state(dev);
10788 check_crtc_state(dev);
10789 check_shared_dpll_state(dev);
10790}
10791
Ville Syrjälä18442d02013-09-13 16:00:08 +030010792void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10793 int dotclock)
10794{
10795 /*
10796 * FDI already provided one idea for the dotclock.
10797 * Yell if the encoder disagrees.
10798 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010799 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010800 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010801 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010802}
10803
Ville Syrjälä80715b22014-05-15 20:23:23 +030010804static void update_scanline_offset(struct intel_crtc *crtc)
10805{
10806 struct drm_device *dev = crtc->base.dev;
10807
10808 /*
10809 * The scanline counter increments at the leading edge of hsync.
10810 *
10811 * On most platforms it starts counting from vtotal-1 on the
10812 * first active line. That means the scanline counter value is
10813 * always one less than what we would expect. Ie. just after
10814 * start of vblank, which also occurs at start of hsync (on the
10815 * last active line), the scanline counter will read vblank_start-1.
10816 *
10817 * On gen2 the scanline counter starts counting from 1 instead
10818 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10819 * to keep the value positive), instead of adding one.
10820 *
10821 * On HSW+ the behaviour of the scanline counter depends on the output
10822 * type. For DP ports it behaves like most other platforms, but on HDMI
10823 * there's an extra 1 line difference. So we need to add two instead of
10824 * one to the value.
10825 */
10826 if (IS_GEN2(dev)) {
10827 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10828 int vtotal;
10829
10830 vtotal = mode->crtc_vtotal;
10831 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10832 vtotal /= 2;
10833
10834 crtc->scanline_offset = vtotal - 1;
10835 } else if (HAS_DDI(dev) &&
10836 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10837 crtc->scanline_offset = 2;
10838 } else
10839 crtc->scanline_offset = 1;
10840}
10841
Daniel Vetterf30da182013-04-11 20:22:50 +020010842static int __intel_set_mode(struct drm_crtc *crtc,
10843 struct drm_display_mode *mode,
10844 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010845{
10846 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010847 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010848 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010849 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010850 struct intel_crtc *intel_crtc;
10851 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010852 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010853
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010854 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010855 if (!saved_mode)
10856 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010857
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010858 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010859 &prepare_pipes, &disable_pipes);
10860
Tim Gardner3ac18232012-12-07 07:54:26 -070010861 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010862
Daniel Vetter25c5b262012-07-08 22:08:04 +020010863 /* Hack: Because we don't (yet) support global modeset on multiple
10864 * crtcs, we don't keep track of the new mode for more than one crtc.
10865 * Hence simply check whether any bit is set in modeset_pipes in all the
10866 * pieces of code that are not yet converted to deal with mutliple crtcs
10867 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010868 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010869 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010870 if (IS_ERR(pipe_config)) {
10871 ret = PTR_ERR(pipe_config);
10872 pipe_config = NULL;
10873
Tim Gardner3ac18232012-12-07 07:54:26 -070010874 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010875 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010876 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10877 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010878 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010879 }
10880
Jesse Barnes30a970c2013-11-04 13:48:12 -080010881 /*
10882 * See if the config requires any additional preparation, e.g.
10883 * to adjust global state with pipes off. We need to do this
10884 * here so we can get the modeset_pipe updated config for the new
10885 * mode set on this crtc. For other crtcs we need to use the
10886 * adjusted_mode bits in the crtc directly.
10887 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010888 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010889 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010890
Ville Syrjäläc164f832013-11-05 22:34:12 +020010891 /* may have added more to prepare_pipes than we should */
10892 prepare_pipes &= ~disable_pipes;
10893 }
10894
Daniel Vetter460da9162013-03-27 00:44:51 +010010895 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10896 intel_crtc_disable(&intel_crtc->base);
10897
Daniel Vetterea9d7582012-07-10 10:42:52 +020010898 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10899 if (intel_crtc->base.enabled)
10900 dev_priv->display.crtc_disable(&intel_crtc->base);
10901 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010902
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010903 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10904 * to set it here already despite that we pass it down the callchain.
10905 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010906 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010907 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010908 /* mode_set/enable/disable functions rely on a correct pipe
10909 * config. */
10910 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010911 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010912
10913 /*
10914 * Calculate and store various constants which
10915 * are later needed by vblank and swap-completion
10916 * timestamping. They are derived from true hwmode.
10917 */
10918 drm_calc_timestamping_constants(crtc,
10919 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010920 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010921
Daniel Vetterea9d7582012-07-10 10:42:52 +020010922 /* Only after disabling all output pipelines that will be changed can we
10923 * update the the output configuration. */
10924 intel_modeset_update_state(dev, prepare_pipes);
10925
Daniel Vetter47fab732012-10-26 10:58:18 +020010926 if (dev_priv->display.modeset_global_resources)
10927 dev_priv->display.modeset_global_resources(dev);
10928
Daniel Vettera6778b32012-07-02 09:56:42 +020010929 /* Set up the DPLL and any encoders state that needs to adjust or depend
10930 * on the DPLL.
10931 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010932 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010933 struct drm_framebuffer *old_fb = crtc->primary->fb;
10934 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10935 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010936
10937 mutex_lock(&dev->struct_mutex);
10938 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010939 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010940 NULL);
10941 if (ret != 0) {
10942 DRM_ERROR("pin & fence failed\n");
10943 mutex_unlock(&dev->struct_mutex);
10944 goto done;
10945 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010946 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010947 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010948 i915_gem_track_fb(old_obj, obj,
10949 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010950 mutex_unlock(&dev->struct_mutex);
10951
10952 crtc->primary->fb = fb;
10953 crtc->x = x;
10954 crtc->y = y;
10955
Daniel Vetter4271b752014-04-24 23:55:00 +020010956 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10957 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010958 if (ret)
10959 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010960 }
10961
10962 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010963 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10964 update_scanline_offset(intel_crtc);
10965
Daniel Vetter25c5b262012-07-08 22:08:04 +020010966 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010967 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010968
Daniel Vettera6778b32012-07-02 09:56:42 +020010969 /* FIXME: add subpixel order */
10970done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010971 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010972 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010973
Tim Gardner3ac18232012-12-07 07:54:26 -070010974out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010975 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010976 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010977 return ret;
10978}
10979
Damien Lespiaue7457a92013-08-08 22:28:59 +010010980static int intel_set_mode(struct drm_crtc *crtc,
10981 struct drm_display_mode *mode,
10982 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010983{
10984 int ret;
10985
10986 ret = __intel_set_mode(crtc, mode, x, y, fb);
10987
10988 if (ret == 0)
10989 intel_modeset_check_state(crtc->dev);
10990
10991 return ret;
10992}
10993
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010994void intel_crtc_restore_mode(struct drm_crtc *crtc)
10995{
Matt Roperf4510a22014-04-01 15:22:40 -070010996 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010997}
10998
Daniel Vetter25c5b262012-07-08 22:08:04 +020010999#undef for_each_intel_crtc_masked
11000
Daniel Vetterd9e55602012-07-04 22:16:09 +020011001static void intel_set_config_free(struct intel_set_config *config)
11002{
11003 if (!config)
11004 return;
11005
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011006 kfree(config->save_connector_encoders);
11007 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011008 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011009 kfree(config);
11010}
11011
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011012static int intel_set_config_save_state(struct drm_device *dev,
11013 struct intel_set_config *config)
11014{
Ville Syrjälä76688512014-01-10 11:28:06 +020011015 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011016 struct drm_encoder *encoder;
11017 struct drm_connector *connector;
11018 int count;
11019
Ville Syrjälä76688512014-01-10 11:28:06 +020011020 config->save_crtc_enabled =
11021 kcalloc(dev->mode_config.num_crtc,
11022 sizeof(bool), GFP_KERNEL);
11023 if (!config->save_crtc_enabled)
11024 return -ENOMEM;
11025
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011026 config->save_encoder_crtcs =
11027 kcalloc(dev->mode_config.num_encoder,
11028 sizeof(struct drm_crtc *), GFP_KERNEL);
11029 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011030 return -ENOMEM;
11031
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011032 config->save_connector_encoders =
11033 kcalloc(dev->mode_config.num_connector,
11034 sizeof(struct drm_encoder *), GFP_KERNEL);
11035 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011036 return -ENOMEM;
11037
11038 /* Copy data. Note that driver private data is not affected.
11039 * Should anything bad happen only the expected state is
11040 * restored, not the drivers personal bookkeeping.
11041 */
11042 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011043 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011044 config->save_crtc_enabled[count++] = crtc->enabled;
11045 }
11046
11047 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011048 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011049 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011050 }
11051
11052 count = 0;
11053 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011054 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011055 }
11056
11057 return 0;
11058}
11059
11060static void intel_set_config_restore_state(struct drm_device *dev,
11061 struct intel_set_config *config)
11062{
Ville Syrjälä76688512014-01-10 11:28:06 +020011063 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011064 struct intel_encoder *encoder;
11065 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011066 int count;
11067
11068 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011069 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011070 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011071
11072 if (crtc->new_enabled)
11073 crtc->new_config = &crtc->config;
11074 else
11075 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011076 }
11077
11078 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011079 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011080 encoder->new_crtc =
11081 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011082 }
11083
11084 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011085 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11086 connector->new_encoder =
11087 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011088 }
11089}
11090
Imre Deake3de42b2013-05-03 19:44:07 +020011091static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011092is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011093{
11094 int i;
11095
Chris Wilson2e57f472013-07-17 12:14:40 +010011096 if (set->num_connectors == 0)
11097 return false;
11098
11099 if (WARN_ON(set->connectors == NULL))
11100 return false;
11101
11102 for (i = 0; i < set->num_connectors; i++)
11103 if (set->connectors[i]->encoder &&
11104 set->connectors[i]->encoder->crtc == set->crtc &&
11105 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011106 return true;
11107
11108 return false;
11109}
11110
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011111static void
11112intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11113 struct intel_set_config *config)
11114{
11115
11116 /* We should be able to check here if the fb has the same properties
11117 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011118 if (is_crtc_connector_off(set)) {
11119 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011120 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011121 /*
11122 * If we have no fb, we can only flip as long as the crtc is
11123 * active, otherwise we need a full mode set. The crtc may
11124 * be active if we've only disabled the primary plane, or
11125 * in fastboot situations.
11126 */
Matt Roperf4510a22014-04-01 15:22:40 -070011127 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011128 struct intel_crtc *intel_crtc =
11129 to_intel_crtc(set->crtc);
11130
Matt Roper3b150f02014-05-29 08:06:53 -070011131 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011132 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11133 config->fb_changed = true;
11134 } else {
11135 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11136 config->mode_changed = true;
11137 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011138 } else if (set->fb == NULL) {
11139 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011140 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011141 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011142 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011143 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011144 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011145 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011146 }
11147
Daniel Vetter835c5872012-07-10 18:11:08 +020011148 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011149 config->fb_changed = true;
11150
11151 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11152 DRM_DEBUG_KMS("modes are different, full mode set\n");
11153 drm_mode_debug_printmodeline(&set->crtc->mode);
11154 drm_mode_debug_printmodeline(set->mode);
11155 config->mode_changed = true;
11156 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011157
11158 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11159 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011160}
11161
Daniel Vetter2e431052012-07-04 22:42:15 +020011162static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011163intel_modeset_stage_output_state(struct drm_device *dev,
11164 struct drm_mode_set *set,
11165 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011166{
Daniel Vetter9a935852012-07-05 22:34:27 +020011167 struct intel_connector *connector;
11168 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011169 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011170 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011171
Damien Lespiau9abdda72013-02-13 13:29:23 +000011172 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011173 * of connectors. For paranoia, double-check this. */
11174 WARN_ON(!set->fb && (set->num_connectors != 0));
11175 WARN_ON(set->fb && (set->num_connectors == 0));
11176
Daniel Vetter9a935852012-07-05 22:34:27 +020011177 list_for_each_entry(connector, &dev->mode_config.connector_list,
11178 base.head) {
11179 /* Otherwise traverse passed in connector list and get encoders
11180 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011181 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011182 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011183 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011184 break;
11185 }
11186 }
11187
Daniel Vetter9a935852012-07-05 22:34:27 +020011188 /* If we disable the crtc, disable all its connectors. Also, if
11189 * the connector is on the changing crtc but not on the new
11190 * connector list, disable it. */
11191 if ((!set->fb || ro == set->num_connectors) &&
11192 connector->base.encoder &&
11193 connector->base.encoder->crtc == set->crtc) {
11194 connector->new_encoder = NULL;
11195
11196 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11197 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011198 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011199 }
11200
11201
11202 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011203 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011204 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011205 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011206 }
11207 /* connector->new_encoder is now updated for all connectors. */
11208
11209 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011210 list_for_each_entry(connector, &dev->mode_config.connector_list,
11211 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011212 struct drm_crtc *new_crtc;
11213
Daniel Vetter9a935852012-07-05 22:34:27 +020011214 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011215 continue;
11216
Daniel Vetter9a935852012-07-05 22:34:27 +020011217 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011218
11219 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011220 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011221 new_crtc = set->crtc;
11222 }
11223
11224 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011225 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11226 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011227 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011228 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011229 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011230
11231 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11232 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011233 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011234 new_crtc->base.id);
11235 }
11236
11237 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011238 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011239 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011240 list_for_each_entry(connector,
11241 &dev->mode_config.connector_list,
11242 base.head) {
11243 if (connector->new_encoder == encoder) {
11244 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011245 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011246 }
11247 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011248
11249 if (num_connectors == 0)
11250 encoder->new_crtc = NULL;
11251 else if (num_connectors > 1)
11252 return -EINVAL;
11253
Daniel Vetter9a935852012-07-05 22:34:27 +020011254 /* Only now check for crtc changes so we don't miss encoders
11255 * that will be disabled. */
11256 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011257 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011258 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011259 }
11260 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011261 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011262 list_for_each_entry(connector, &dev->mode_config.connector_list,
11263 base.head) {
11264 if (connector->new_encoder)
11265 if (connector->new_encoder != connector->encoder)
11266 connector->encoder = connector->new_encoder;
11267 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011268 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011269 crtc->new_enabled = false;
11270
Damien Lespiaub2784e12014-08-05 11:29:37 +010011271 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011272 if (encoder->new_crtc == crtc) {
11273 crtc->new_enabled = true;
11274 break;
11275 }
11276 }
11277
11278 if (crtc->new_enabled != crtc->base.enabled) {
11279 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11280 crtc->new_enabled ? "en" : "dis");
11281 config->mode_changed = true;
11282 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011283
11284 if (crtc->new_enabled)
11285 crtc->new_config = &crtc->config;
11286 else
11287 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011288 }
11289
Daniel Vetter2e431052012-07-04 22:42:15 +020011290 return 0;
11291}
11292
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011293static void disable_crtc_nofb(struct intel_crtc *crtc)
11294{
11295 struct drm_device *dev = crtc->base.dev;
11296 struct intel_encoder *encoder;
11297 struct intel_connector *connector;
11298
11299 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11300 pipe_name(crtc->pipe));
11301
11302 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11303 if (connector->new_encoder &&
11304 connector->new_encoder->new_crtc == crtc)
11305 connector->new_encoder = NULL;
11306 }
11307
Damien Lespiaub2784e12014-08-05 11:29:37 +010011308 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011309 if (encoder->new_crtc == crtc)
11310 encoder->new_crtc = NULL;
11311 }
11312
11313 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011314 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011315}
11316
Daniel Vetter2e431052012-07-04 22:42:15 +020011317static int intel_crtc_set_config(struct drm_mode_set *set)
11318{
11319 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011320 struct drm_mode_set save_set;
11321 struct intel_set_config *config;
11322 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011323
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011324 BUG_ON(!set);
11325 BUG_ON(!set->crtc);
11326 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011327
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011328 /* Enforce sane interface api - has been abused by the fb helper. */
11329 BUG_ON(!set->mode && set->fb);
11330 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011331
Daniel Vetter2e431052012-07-04 22:42:15 +020011332 if (set->fb) {
11333 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11334 set->crtc->base.id, set->fb->base.id,
11335 (int)set->num_connectors, set->x, set->y);
11336 } else {
11337 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011338 }
11339
11340 dev = set->crtc->dev;
11341
11342 ret = -ENOMEM;
11343 config = kzalloc(sizeof(*config), GFP_KERNEL);
11344 if (!config)
11345 goto out_config;
11346
11347 ret = intel_set_config_save_state(dev, config);
11348 if (ret)
11349 goto out_config;
11350
11351 save_set.crtc = set->crtc;
11352 save_set.mode = &set->crtc->mode;
11353 save_set.x = set->crtc->x;
11354 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011355 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011356
11357 /* Compute whether we need a full modeset, only an fb base update or no
11358 * change at all. In the future we might also check whether only the
11359 * mode changed, e.g. for LVDS where we only change the panel fitter in
11360 * such cases. */
11361 intel_set_config_compute_mode_changes(set, config);
11362
Daniel Vetter9a935852012-07-05 22:34:27 +020011363 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011364 if (ret)
11365 goto fail;
11366
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011367 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011368 ret = intel_set_mode(set->crtc, set->mode,
11369 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011370 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011371 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11372
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011373 intel_crtc_wait_for_pending_flips(set->crtc);
11374
Daniel Vetter4f660f42012-07-02 09:47:37 +020011375 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011376 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011377
11378 /*
11379 * We need to make sure the primary plane is re-enabled if it
11380 * has previously been turned off.
11381 */
11382 if (!intel_crtc->primary_enabled && ret == 0) {
11383 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011384 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011385 }
11386
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011387 /*
11388 * In the fastboot case this may be our only check of the
11389 * state after boot. It would be better to only do it on
11390 * the first update, but we don't have a nice way of doing that
11391 * (and really, set_config isn't used much for high freq page
11392 * flipping, so increasing its cost here shouldn't be a big
11393 * deal).
11394 */
Jani Nikulad330a952014-01-21 11:24:25 +020011395 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011396 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011397 }
11398
Chris Wilson2d05eae2013-05-03 17:36:25 +010011399 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011400 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11401 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011402fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011403 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011404
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011405 /*
11406 * HACK: if the pipe was on, but we didn't have a framebuffer,
11407 * force the pipe off to avoid oopsing in the modeset code
11408 * due to fb==NULL. This should only happen during boot since
11409 * we don't yet reconstruct the FB from the hardware state.
11410 */
11411 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11412 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11413
Chris Wilson2d05eae2013-05-03 17:36:25 +010011414 /* Try to restore the config */
11415 if (config->mode_changed &&
11416 intel_set_mode(save_set.crtc, save_set.mode,
11417 save_set.x, save_set.y, save_set.fb))
11418 DRM_ERROR("failed to restore config after modeset failure\n");
11419 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011420
Daniel Vetterd9e55602012-07-04 22:16:09 +020011421out_config:
11422 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011423 return ret;
11424}
11425
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011426static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011427 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011428 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011429 .destroy = intel_crtc_destroy,
11430 .page_flip = intel_crtc_page_flip,
11431};
11432
Daniel Vetter53589012013-06-05 13:34:16 +020011433static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11434 struct intel_shared_dpll *pll,
11435 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011436{
Daniel Vetter53589012013-06-05 13:34:16 +020011437 uint32_t val;
11438
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011439 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11440 return false;
11441
Daniel Vetter53589012013-06-05 13:34:16 +020011442 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011443 hw_state->dpll = val;
11444 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11445 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011446
11447 return val & DPLL_VCO_ENABLE;
11448}
11449
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011450static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11451 struct intel_shared_dpll *pll)
11452{
11453 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11454 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11455}
11456
Daniel Vettere7b903d2013-06-05 13:34:14 +020011457static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11458 struct intel_shared_dpll *pll)
11459{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011460 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011461 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011462
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011463 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11464
11465 /* Wait for the clocks to stabilize. */
11466 POSTING_READ(PCH_DPLL(pll->id));
11467 udelay(150);
11468
11469 /* The pixel multiplier can only be updated once the
11470 * DPLL is enabled and the clocks are stable.
11471 *
11472 * So write it again.
11473 */
11474 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11475 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011476 udelay(200);
11477}
11478
11479static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11480 struct intel_shared_dpll *pll)
11481{
11482 struct drm_device *dev = dev_priv->dev;
11483 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011484
11485 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011486 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011487 if (intel_crtc_to_shared_dpll(crtc) == pll)
11488 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11489 }
11490
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011491 I915_WRITE(PCH_DPLL(pll->id), 0);
11492 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011493 udelay(200);
11494}
11495
Daniel Vetter46edb022013-06-05 13:34:12 +020011496static char *ibx_pch_dpll_names[] = {
11497 "PCH DPLL A",
11498 "PCH DPLL B",
11499};
11500
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011501static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011502{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011503 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011504 int i;
11505
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011506 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011507
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011508 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011509 dev_priv->shared_dplls[i].id = i;
11510 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011511 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011512 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11513 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011514 dev_priv->shared_dplls[i].get_hw_state =
11515 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011516 }
11517}
11518
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011519static void intel_shared_dpll_init(struct drm_device *dev)
11520{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011521 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011522
Daniel Vetter9cd86932014-06-25 22:01:57 +030011523 if (HAS_DDI(dev))
11524 intel_ddi_pll_init(dev);
11525 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011526 ibx_pch_dpll_init(dev);
11527 else
11528 dev_priv->num_shared_dpll = 0;
11529
11530 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011531}
11532
Matt Roper465c1202014-05-29 08:06:54 -070011533static int
11534intel_primary_plane_disable(struct drm_plane *plane)
11535{
11536 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011537 struct intel_crtc *intel_crtc;
11538
11539 if (!plane->fb)
11540 return 0;
11541
11542 BUG_ON(!plane->crtc);
11543
11544 intel_crtc = to_intel_crtc(plane->crtc);
11545
11546 /*
11547 * Even though we checked plane->fb above, it's still possible that
11548 * the primary plane has been implicitly disabled because the crtc
11549 * coordinates given weren't visible, or because we detected
11550 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11551 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11552 * In either case, we need to unpin the FB and let the fb pointer get
11553 * updated, but otherwise we don't need to touch the hardware.
11554 */
11555 if (!intel_crtc->primary_enabled)
11556 goto disable_unpin;
11557
11558 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011559 intel_disable_primary_hw_plane(plane, plane->crtc);
11560
Matt Roper465c1202014-05-29 08:06:54 -070011561disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011562 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011563 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011564 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011565 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011566 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011567 plane->fb = NULL;
11568
11569 return 0;
11570}
11571
11572static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011573intel_check_primary_plane(struct drm_plane *plane,
11574 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011575{
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011576 struct drm_crtc *crtc = state->crtc;
11577 struct drm_framebuffer *fb = state->fb;
11578 struct drm_rect *dest = &state->dst;
11579 struct drm_rect *src = &state->src;
11580 const struct drm_rect *clip = &state->clip;
11581
11582 return drm_plane_helper_check_update(plane, crtc, fb,
11583 src, dest, clip,
11584 DRM_PLANE_HELPER_NO_SCALING,
11585 DRM_PLANE_HELPER_NO_SCALING,
11586 false, true, &state->visible);
11587}
11588
11589static int
11590intel_commit_primary_plane(struct drm_plane *plane,
11591 struct intel_plane_state *state)
11592{
11593 struct drm_crtc *crtc = state->crtc;
11594 struct drm_framebuffer *fb = state->fb;
Matt Roper465c1202014-05-29 08:06:54 -070011595 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011596 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011598 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11599 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011600 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011601 struct drm_rect *src = &state->src;
Matt Roper465c1202014-05-29 08:06:54 -070011602 int ret;
11603
Matt Roper465c1202014-05-29 08:06:54 -070011604 intel_crtc_wait_for_pending_flips(crtc);
11605
11606 /*
11607 * If clipping results in a non-visible primary plane, we'll disable
11608 * the primary plane. Note that this is a bit different than what
11609 * happens if userspace explicitly disables the plane by passing fb=0
11610 * because plane->fb still gets set and pinned.
11611 */
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011612 if (!state->visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011613 mutex_lock(&dev->struct_mutex);
11614
Matt Roper465c1202014-05-29 08:06:54 -070011615 /*
11616 * Try to pin the new fb first so that we can bail out if we
11617 * fail.
11618 */
11619 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011620 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011621 if (ret) {
11622 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011623 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011624 }
Matt Roper465c1202014-05-29 08:06:54 -070011625 }
11626
Daniel Vettera071fa02014-06-18 23:28:09 +020011627 i915_gem_track_fb(old_obj, obj,
11628 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11629
Matt Roper465c1202014-05-29 08:06:54 -070011630 if (intel_crtc->primary_enabled)
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011631 intel_disable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011632
11633
11634 if (plane->fb != fb)
11635 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011636 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011637
Matt Roper4c345742014-07-09 16:22:10 -070011638 mutex_unlock(&dev->struct_mutex);
11639
Sonika Jindalce54d852014-08-21 11:44:39 +053011640 } else {
Sonika Jindal48404c12014-08-22 14:06:04 +053011641 if (intel_crtc && intel_crtc->active &&
11642 intel_crtc->primary_enabled) {
11643 /*
11644 * FBC does not work on some platforms for rotated
11645 * planes, so disable it when rotation is not 0 and
11646 * update it when rotation is set back to 0.
11647 *
11648 * FIXME: This is redundant with the fbc update done in
11649 * the primary plane enable function except that that
11650 * one is done too late. We eventually need to unify
11651 * this.
11652 */
11653 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11654 dev_priv->fbc.plane == intel_crtc->plane &&
11655 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11656 intel_disable_fbc(dev);
11657 }
11658 }
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011659 ret = intel_pipe_set_base(crtc, src->x1, src->y1, fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011660 if (ret)
11661 return ret;
11662
11663 if (!intel_crtc->primary_enabled)
11664 intel_enable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011665 }
11666
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011667 intel_plane->crtc_x = state->orig_dst.x1;
11668 intel_plane->crtc_y = state->orig_dst.y1;
11669 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11670 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11671 intel_plane->src_x = state->orig_src.x1;
11672 intel_plane->src_y = state->orig_src.y1;
11673 intel_plane->src_w = drm_rect_width(&state->orig_src);
11674 intel_plane->src_h = drm_rect_height(&state->orig_src);
Sonika Jindalce54d852014-08-21 11:44:39 +053011675 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011676
11677 return 0;
11678}
11679
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011680static int
11681intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11682 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11683 unsigned int crtc_w, unsigned int crtc_h,
11684 uint32_t src_x, uint32_t src_y,
11685 uint32_t src_w, uint32_t src_h)
11686{
11687 struct intel_plane_state state;
11688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11689 int ret;
11690
11691 state.crtc = crtc;
11692 state.fb = fb;
11693
11694 /* sample coordinates in 16.16 fixed point */
11695 state.src.x1 = src_x;
11696 state.src.x2 = src_x + src_w;
11697 state.src.y1 = src_y;
11698 state.src.y2 = src_y + src_h;
11699
11700 /* integer pixels */
11701 state.dst.x1 = crtc_x;
11702 state.dst.x2 = crtc_x + crtc_w;
11703 state.dst.y1 = crtc_y;
11704 state.dst.y2 = crtc_y + crtc_h;
11705
11706 state.clip.x1 = 0;
11707 state.clip.y1 = 0;
11708 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11709 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11710
11711 state.orig_src = state.src;
11712 state.orig_dst = state.dst;
11713
11714 ret = intel_check_primary_plane(plane, &state);
11715 if (ret)
11716 return ret;
11717
11718 intel_commit_primary_plane(plane, &state);
11719
11720 return 0;
11721}
11722
Matt Roper3d7d6512014-06-10 08:28:13 -070011723/* Common destruction function for both primary and cursor planes */
11724static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011725{
11726 struct intel_plane *intel_plane = to_intel_plane(plane);
11727 drm_plane_cleanup(plane);
11728 kfree(intel_plane);
11729}
11730
11731static const struct drm_plane_funcs intel_primary_plane_funcs = {
11732 .update_plane = intel_primary_plane_setplane,
11733 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011734 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011735 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011736};
11737
11738static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11739 int pipe)
11740{
11741 struct intel_plane *primary;
11742 const uint32_t *intel_primary_formats;
11743 int num_formats;
11744
11745 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11746 if (primary == NULL)
11747 return NULL;
11748
11749 primary->can_scale = false;
11750 primary->max_downscale = 1;
11751 primary->pipe = pipe;
11752 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011753 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011754 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11755 primary->plane = !pipe;
11756
11757 if (INTEL_INFO(dev)->gen <= 3) {
11758 intel_primary_formats = intel_primary_formats_gen2;
11759 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11760 } else {
11761 intel_primary_formats = intel_primary_formats_gen4;
11762 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11763 }
11764
11765 drm_universal_plane_init(dev, &primary->base, 0,
11766 &intel_primary_plane_funcs,
11767 intel_primary_formats, num_formats,
11768 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011769
11770 if (INTEL_INFO(dev)->gen >= 4) {
11771 if (!dev->mode_config.rotation_property)
11772 dev->mode_config.rotation_property =
11773 drm_mode_create_rotation_property(dev,
11774 BIT(DRM_ROTATE_0) |
11775 BIT(DRM_ROTATE_180));
11776 if (dev->mode_config.rotation_property)
11777 drm_object_attach_property(&primary->base.base,
11778 dev->mode_config.rotation_property,
11779 primary->rotation);
11780 }
11781
Matt Roper465c1202014-05-29 08:06:54 -070011782 return &primary->base;
11783}
11784
Matt Roper3d7d6512014-06-10 08:28:13 -070011785static int
11786intel_cursor_plane_disable(struct drm_plane *plane)
11787{
11788 if (!plane->fb)
11789 return 0;
11790
11791 BUG_ON(!plane->crtc);
11792
11793 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11794}
11795
11796static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030011797intel_check_cursor_plane(struct drm_plane *plane,
11798 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070011799{
Gustavo Padovan852e7872014-09-05 17:22:31 -030011800 struct drm_crtc *crtc = state->crtc;
11801 struct drm_framebuffer *fb = state->fb;
11802 struct drm_rect *dest = &state->dst;
11803 struct drm_rect *src = &state->src;
11804 const struct drm_rect *clip = &state->clip;
11805
11806 return drm_plane_helper_check_update(plane, crtc, fb,
11807 src, dest, clip,
11808 DRM_PLANE_HELPER_NO_SCALING,
11809 DRM_PLANE_HELPER_NO_SCALING,
11810 true, true, &state->visible);
11811}
11812
11813static int
11814intel_commit_cursor_plane(struct drm_plane *plane,
11815 struct intel_plane_state *state)
11816{
11817 struct drm_crtc *crtc = state->crtc;
11818 struct drm_framebuffer *fb = state->fb;
Matt Roper3d7d6512014-06-10 08:28:13 -070011819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11820 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11821 struct drm_i915_gem_object *obj = intel_fb->obj;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011822 int crtc_w, crtc_h;
Matt Roper3d7d6512014-06-10 08:28:13 -070011823
Gustavo Padovan852e7872014-09-05 17:22:31 -030011824 crtc->cursor_x = state->orig_dst.x1;
11825 crtc->cursor_y = state->orig_dst.y1;
Matt Roper3d7d6512014-06-10 08:28:13 -070011826 if (fb != crtc->cursor->fb) {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011827 crtc_w = drm_rect_width(&state->orig_dst);
11828 crtc_h = drm_rect_height(&state->orig_dst);
Matt Roper3d7d6512014-06-10 08:28:13 -070011829 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11830 } else {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011831 intel_crtc_update_cursor(crtc, state->visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020011832
11833 intel_frontbuffer_flip(crtc->dev,
11834 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11835
Matt Roper3d7d6512014-06-10 08:28:13 -070011836 return 0;
11837 }
11838}
Gustavo Padovan852e7872014-09-05 17:22:31 -030011839
11840static int
11841intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11842 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11843 unsigned int crtc_w, unsigned int crtc_h,
11844 uint32_t src_x, uint32_t src_y,
11845 uint32_t src_w, uint32_t src_h)
11846{
11847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11848 struct intel_plane_state state;
11849 int ret;
11850
11851 state.crtc = crtc;
11852 state.fb = fb;
11853
11854 /* sample coordinates in 16.16 fixed point */
11855 state.src.x1 = src_x;
11856 state.src.x2 = src_x + src_w;
11857 state.src.y1 = src_y;
11858 state.src.y2 = src_y + src_h;
11859
11860 /* integer pixels */
11861 state.dst.x1 = crtc_x;
11862 state.dst.x2 = crtc_x + crtc_w;
11863 state.dst.y1 = crtc_y;
11864 state.dst.y2 = crtc_y + crtc_h;
11865
11866 state.clip.x1 = 0;
11867 state.clip.y1 = 0;
11868 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11869 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11870
11871 state.orig_src = state.src;
11872 state.orig_dst = state.dst;
11873
11874 ret = intel_check_cursor_plane(plane, &state);
11875 if (ret)
11876 return ret;
11877
11878 return intel_commit_cursor_plane(plane, &state);
11879}
11880
Matt Roper3d7d6512014-06-10 08:28:13 -070011881static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11882 .update_plane = intel_cursor_plane_update,
11883 .disable_plane = intel_cursor_plane_disable,
11884 .destroy = intel_plane_destroy,
11885};
11886
11887static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11888 int pipe)
11889{
11890 struct intel_plane *cursor;
11891
11892 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11893 if (cursor == NULL)
11894 return NULL;
11895
11896 cursor->can_scale = false;
11897 cursor->max_downscale = 1;
11898 cursor->pipe = pipe;
11899 cursor->plane = pipe;
11900
11901 drm_universal_plane_init(dev, &cursor->base, 0,
11902 &intel_cursor_plane_funcs,
11903 intel_cursor_formats,
11904 ARRAY_SIZE(intel_cursor_formats),
11905 DRM_PLANE_TYPE_CURSOR);
11906 return &cursor->base;
11907}
11908
Hannes Ederb358d0a2008-12-18 21:18:47 +010011909static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011910{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011911 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011912 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011913 struct drm_plane *primary = NULL;
11914 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011915 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011916
Daniel Vetter955382f2013-09-19 14:05:45 +020011917 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011918 if (intel_crtc == NULL)
11919 return;
11920
Matt Roper465c1202014-05-29 08:06:54 -070011921 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011922 if (!primary)
11923 goto fail;
11924
11925 cursor = intel_cursor_plane_create(dev, pipe);
11926 if (!cursor)
11927 goto fail;
11928
Matt Roper465c1202014-05-29 08:06:54 -070011929 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011930 cursor, &intel_crtc_funcs);
11931 if (ret)
11932 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011933
11934 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011935 for (i = 0; i < 256; i++) {
11936 intel_crtc->lut_r[i] = i;
11937 intel_crtc->lut_g[i] = i;
11938 intel_crtc->lut_b[i] = i;
11939 }
11940
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011941 /*
11942 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011943 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011944 */
Jesse Barnes80824002009-09-10 15:28:06 -070011945 intel_crtc->pipe = pipe;
11946 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011947 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011948 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011949 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011950 }
11951
Chris Wilson4b0e3332014-05-30 16:35:26 +030011952 intel_crtc->cursor_base = ~0;
11953 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030011954 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011955
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011956 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11957 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11958 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11959 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11960
Jesse Barnes79e53942008-11-07 14:24:08 -080011961 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011962
11963 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011964 return;
11965
11966fail:
11967 if (primary)
11968 drm_plane_cleanup(primary);
11969 if (cursor)
11970 drm_plane_cleanup(cursor);
11971 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011972}
11973
Jesse Barnes752aa882013-10-31 18:55:49 +020011974enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11975{
11976 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011977 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011978
Rob Clark51fd3712013-11-19 12:10:12 -050011979 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011980
11981 if (!encoder)
11982 return INVALID_PIPE;
11983
11984 return to_intel_crtc(encoder->crtc)->pipe;
11985}
11986
Carl Worth08d7b3d2009-04-29 14:43:54 -070011987int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011988 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011989{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011990 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040011991 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011992 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011993
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011994 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11995 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011996
Rob Clark7707e652014-07-17 23:30:04 -040011997 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011998
Rob Clark7707e652014-07-17 23:30:04 -040011999 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012000 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012001 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012002 }
12003
Rob Clark7707e652014-07-17 23:30:04 -040012004 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012005 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012006
Daniel Vetterc05422d2009-08-11 16:05:30 +020012007 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012008}
12009
Daniel Vetter66a92782012-07-12 20:08:18 +020012010static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012011{
Daniel Vetter66a92782012-07-12 20:08:18 +020012012 struct drm_device *dev = encoder->base.dev;
12013 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012014 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012015 int entry = 0;
12016
Damien Lespiaub2784e12014-08-05 11:29:37 +010012017 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012018 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012019 index_mask |= (1 << entry);
12020
Jesse Barnes79e53942008-11-07 14:24:08 -080012021 entry++;
12022 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012023
Jesse Barnes79e53942008-11-07 14:24:08 -080012024 return index_mask;
12025}
12026
Chris Wilson4d302442010-12-14 19:21:29 +000012027static bool has_edp_a(struct drm_device *dev)
12028{
12029 struct drm_i915_private *dev_priv = dev->dev_private;
12030
12031 if (!IS_MOBILE(dev))
12032 return false;
12033
12034 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12035 return false;
12036
Damien Lespiaue3589902014-02-07 19:12:50 +000012037 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012038 return false;
12039
12040 return true;
12041}
12042
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012043const char *intel_output_name(int output)
12044{
12045 static const char *names[] = {
12046 [INTEL_OUTPUT_UNUSED] = "Unused",
12047 [INTEL_OUTPUT_ANALOG] = "Analog",
12048 [INTEL_OUTPUT_DVO] = "DVO",
12049 [INTEL_OUTPUT_SDVO] = "SDVO",
12050 [INTEL_OUTPUT_LVDS] = "LVDS",
12051 [INTEL_OUTPUT_TVOUT] = "TV",
12052 [INTEL_OUTPUT_HDMI] = "HDMI",
12053 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12054 [INTEL_OUTPUT_EDP] = "eDP",
12055 [INTEL_OUTPUT_DSI] = "DSI",
12056 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12057 };
12058
12059 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12060 return "Invalid";
12061
12062 return names[output];
12063}
12064
Jesse Barnes84b4e042014-06-25 08:24:29 -070012065static bool intel_crt_present(struct drm_device *dev)
12066{
12067 struct drm_i915_private *dev_priv = dev->dev_private;
12068
12069 if (IS_ULT(dev))
12070 return false;
12071
12072 if (IS_CHERRYVIEW(dev))
12073 return false;
12074
12075 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12076 return false;
12077
12078 return true;
12079}
12080
Jesse Barnes79e53942008-11-07 14:24:08 -080012081static void intel_setup_outputs(struct drm_device *dev)
12082{
Eric Anholt725e30a2009-01-22 13:01:02 -080012083 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012084 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012085 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012086
Daniel Vetterc9093352013-06-06 22:22:47 +020012087 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012088
Jesse Barnes84b4e042014-06-25 08:24:29 -070012089 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012090 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012091
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012092 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012093 int found;
12094
12095 /* Haswell uses DDI functions to detect digital outputs */
12096 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12097 /* DDI A only supports eDP */
12098 if (found)
12099 intel_ddi_init(dev, PORT_A);
12100
12101 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12102 * register */
12103 found = I915_READ(SFUSE_STRAP);
12104
12105 if (found & SFUSE_STRAP_DDIB_DETECTED)
12106 intel_ddi_init(dev, PORT_B);
12107 if (found & SFUSE_STRAP_DDIC_DETECTED)
12108 intel_ddi_init(dev, PORT_C);
12109 if (found & SFUSE_STRAP_DDID_DETECTED)
12110 intel_ddi_init(dev, PORT_D);
12111 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012112 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012113 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012114
12115 if (has_edp_a(dev))
12116 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012117
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012118 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012119 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012120 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012121 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012122 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012123 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012124 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012125 }
12126
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012127 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012128 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012129
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012130 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012131 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012132
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012133 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012134 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012135
Daniel Vetter270b3042012-10-27 15:52:05 +020012136 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012137 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012138 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012139 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
12140 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12141 PORT_B);
12142 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
12143 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
12144 }
12145
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012146 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
12147 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12148 PORT_C);
12149 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012150 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012151 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053012152
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012153 if (IS_CHERRYVIEW(dev)) {
12154 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
12155 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12156 PORT_D);
12157 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12158 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
12159 }
12160 }
12161
Jani Nikula3cfca972013-08-27 15:12:26 +030012162 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012163 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012164 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012165
Paulo Zanonie2debe92013-02-18 19:00:27 -030012166 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012167 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012168 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012169 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12170 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012171 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012172 }
Ma Ling27185ae2009-08-24 13:50:23 +080012173
Imre Deake7281ea2013-05-08 13:14:08 +030012174 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012175 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012176 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012177
12178 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012179
Paulo Zanonie2debe92013-02-18 19:00:27 -030012180 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012181 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012182 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012183 }
Ma Ling27185ae2009-08-24 13:50:23 +080012184
Paulo Zanonie2debe92013-02-18 19:00:27 -030012185 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012186
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012187 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12188 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012189 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012190 }
Imre Deake7281ea2013-05-08 13:14:08 +030012191 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012192 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012193 }
Ma Ling27185ae2009-08-24 13:50:23 +080012194
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012195 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012196 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012197 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012198 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012199 intel_dvo_init(dev);
12200
Zhenyu Wang103a1962009-11-27 11:44:36 +080012201 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012202 intel_tv_init(dev);
12203
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012204 intel_edp_psr_init(dev);
12205
Damien Lespiaub2784e12014-08-05 11:29:37 +010012206 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012207 encoder->base.possible_crtcs = encoder->crtc_mask;
12208 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012209 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012210 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012211
Paulo Zanonidde86e22012-12-01 12:04:25 -020012212 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012213
12214 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012215}
12216
12217static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12218{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012219 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012220 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012221
Daniel Vetteref2d6332014-02-10 18:00:38 +010012222 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012223 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012224 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012225 drm_gem_object_unreference(&intel_fb->obj->base);
12226 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012227 kfree(intel_fb);
12228}
12229
12230static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012231 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012232 unsigned int *handle)
12233{
12234 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012235 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012236
Chris Wilson05394f32010-11-08 19:18:58 +000012237 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012238}
12239
12240static const struct drm_framebuffer_funcs intel_fb_funcs = {
12241 .destroy = intel_user_framebuffer_destroy,
12242 .create_handle = intel_user_framebuffer_create_handle,
12243};
12244
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012245static int intel_framebuffer_init(struct drm_device *dev,
12246 struct intel_framebuffer *intel_fb,
12247 struct drm_mode_fb_cmd2 *mode_cmd,
12248 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012249{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012250 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012251 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012252 int ret;
12253
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012254 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12255
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012256 if (obj->tiling_mode == I915_TILING_Y) {
12257 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012258 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012259 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012260
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012261 if (mode_cmd->pitches[0] & 63) {
12262 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12263 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012264 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012265 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012266
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012267 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12268 pitch_limit = 32*1024;
12269 } else if (INTEL_INFO(dev)->gen >= 4) {
12270 if (obj->tiling_mode)
12271 pitch_limit = 16*1024;
12272 else
12273 pitch_limit = 32*1024;
12274 } else if (INTEL_INFO(dev)->gen >= 3) {
12275 if (obj->tiling_mode)
12276 pitch_limit = 8*1024;
12277 else
12278 pitch_limit = 16*1024;
12279 } else
12280 /* XXX DSPC is limited to 4k tiled */
12281 pitch_limit = 8*1024;
12282
12283 if (mode_cmd->pitches[0] > pitch_limit) {
12284 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12285 obj->tiling_mode ? "tiled" : "linear",
12286 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012287 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012288 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012289
12290 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012291 mode_cmd->pitches[0] != obj->stride) {
12292 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12293 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012294 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012295 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012296
Ville Syrjälä57779d02012-10-31 17:50:14 +020012297 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012298 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012299 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012300 case DRM_FORMAT_RGB565:
12301 case DRM_FORMAT_XRGB8888:
12302 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012303 break;
12304 case DRM_FORMAT_XRGB1555:
12305 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012306 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012307 DRM_DEBUG("unsupported pixel format: %s\n",
12308 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012309 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012310 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012311 break;
12312 case DRM_FORMAT_XBGR8888:
12313 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012314 case DRM_FORMAT_XRGB2101010:
12315 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012316 case DRM_FORMAT_XBGR2101010:
12317 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012318 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012319 DRM_DEBUG("unsupported pixel format: %s\n",
12320 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012321 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012322 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012323 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012324 case DRM_FORMAT_YUYV:
12325 case DRM_FORMAT_UYVY:
12326 case DRM_FORMAT_YVYU:
12327 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012328 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012329 DRM_DEBUG("unsupported pixel format: %s\n",
12330 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012331 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012332 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012333 break;
12334 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012335 DRM_DEBUG("unsupported pixel format: %s\n",
12336 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012337 return -EINVAL;
12338 }
12339
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012340 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12341 if (mode_cmd->offsets[0] != 0)
12342 return -EINVAL;
12343
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012344 aligned_height = intel_align_height(dev, mode_cmd->height,
12345 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012346 /* FIXME drm helper for size checks (especially planar formats)? */
12347 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12348 return -EINVAL;
12349
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012350 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12351 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012352 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012353
Jesse Barnes79e53942008-11-07 14:24:08 -080012354 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12355 if (ret) {
12356 DRM_ERROR("framebuffer init failed %d\n", ret);
12357 return ret;
12358 }
12359
Jesse Barnes79e53942008-11-07 14:24:08 -080012360 return 0;
12361}
12362
Jesse Barnes79e53942008-11-07 14:24:08 -080012363static struct drm_framebuffer *
12364intel_user_framebuffer_create(struct drm_device *dev,
12365 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012366 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012367{
Chris Wilson05394f32010-11-08 19:18:58 +000012368 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012369
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012370 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12371 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012372 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012373 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012374
Chris Wilsond2dff872011-04-19 08:36:26 +010012375 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012376}
12377
Daniel Vetter4520f532013-10-09 09:18:51 +020012378#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012379static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012380{
12381}
12382#endif
12383
Jesse Barnes79e53942008-11-07 14:24:08 -080012384static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012385 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012386 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012387};
12388
Jesse Barnese70236a2009-09-21 10:42:27 -070012389/* Set up chip specific display functions */
12390static void intel_init_display(struct drm_device *dev)
12391{
12392 struct drm_i915_private *dev_priv = dev->dev_private;
12393
Daniel Vetteree9300b2013-06-03 22:40:22 +020012394 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12395 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012396 else if (IS_CHERRYVIEW(dev))
12397 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012398 else if (IS_VALLEYVIEW(dev))
12399 dev_priv->display.find_dpll = vlv_find_best_dpll;
12400 else if (IS_PINEVIEW(dev))
12401 dev_priv->display.find_dpll = pnv_find_best_dpll;
12402 else
12403 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12404
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012405 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012406 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012407 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012408 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012409 dev_priv->display.crtc_enable = haswell_crtc_enable;
12410 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012411 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012412 dev_priv->display.update_primary_plane =
12413 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012414 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012415 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012416 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012417 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012418 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12419 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012420 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012421 dev_priv->display.update_primary_plane =
12422 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012423 } else if (IS_VALLEYVIEW(dev)) {
12424 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012425 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012426 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12427 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12428 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12429 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012430 dev_priv->display.update_primary_plane =
12431 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012432 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012433 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012434 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012435 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012436 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12437 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012438 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012439 dev_priv->display.update_primary_plane =
12440 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012441 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012442
Jesse Barnese70236a2009-09-21 10:42:27 -070012443 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012444 if (IS_VALLEYVIEW(dev))
12445 dev_priv->display.get_display_clock_speed =
12446 valleyview_get_display_clock_speed;
12447 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012448 dev_priv->display.get_display_clock_speed =
12449 i945_get_display_clock_speed;
12450 else if (IS_I915G(dev))
12451 dev_priv->display.get_display_clock_speed =
12452 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012453 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012454 dev_priv->display.get_display_clock_speed =
12455 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012456 else if (IS_PINEVIEW(dev))
12457 dev_priv->display.get_display_clock_speed =
12458 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012459 else if (IS_I915GM(dev))
12460 dev_priv->display.get_display_clock_speed =
12461 i915gm_get_display_clock_speed;
12462 else if (IS_I865G(dev))
12463 dev_priv->display.get_display_clock_speed =
12464 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012465 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012466 dev_priv->display.get_display_clock_speed =
12467 i855_get_display_clock_speed;
12468 else /* 852, 830 */
12469 dev_priv->display.get_display_clock_speed =
12470 i830_get_display_clock_speed;
12471
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012472 if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012473 dev_priv->display.write_eld = g4x_write_eld;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012474 } else if (IS_GEN5(dev)) {
12475 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
12476 dev_priv->display.write_eld = ironlake_write_eld;
12477 } else if (IS_GEN6(dev)) {
12478 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
12479 dev_priv->display.write_eld = ironlake_write_eld;
12480 dev_priv->display.modeset_global_resources =
12481 snb_modeset_global_resources;
12482 } else if (IS_IVYBRIDGE(dev)) {
12483 /* FIXME: detect B0+ stepping and use auto training */
12484 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
12485 dev_priv->display.write_eld = ironlake_write_eld;
12486 dev_priv->display.modeset_global_resources =
12487 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012488 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012489 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
12490 dev_priv->display.write_eld = haswell_write_eld;
12491 dev_priv->display.modeset_global_resources =
12492 haswell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012493 } else if (IS_VALLEYVIEW(dev)) {
12494 dev_priv->display.modeset_global_resources =
12495 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012496 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012497 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012498
12499 /* Default just returns -ENODEV to indicate unsupported */
12500 dev_priv->display.queue_flip = intel_default_queue_flip;
12501
12502 switch (INTEL_INFO(dev)->gen) {
12503 case 2:
12504 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12505 break;
12506
12507 case 3:
12508 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12509 break;
12510
12511 case 4:
12512 case 5:
12513 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12514 break;
12515
12516 case 6:
12517 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12518 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012519 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012520 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012521 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12522 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012523 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012524
12525 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012526
12527 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012528}
12529
Jesse Barnesb690e962010-07-19 13:53:12 -070012530/*
12531 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12532 * resume, or other times. This quirk makes sure that's the case for
12533 * affected systems.
12534 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012535static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012536{
12537 struct drm_i915_private *dev_priv = dev->dev_private;
12538
12539 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012540 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012541}
12542
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012543static void quirk_pipeb_force(struct drm_device *dev)
12544{
12545 struct drm_i915_private *dev_priv = dev->dev_private;
12546
12547 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12548 DRM_INFO("applying pipe b force quirk\n");
12549}
12550
Keith Packard435793d2011-07-12 14:56:22 -070012551/*
12552 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12553 */
12554static void quirk_ssc_force_disable(struct drm_device *dev)
12555{
12556 struct drm_i915_private *dev_priv = dev->dev_private;
12557 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012558 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012559}
12560
Carsten Emde4dca20e2012-03-15 15:56:26 +010012561/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012562 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12563 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012564 */
12565static void quirk_invert_brightness(struct drm_device *dev)
12566{
12567 struct drm_i915_private *dev_priv = dev->dev_private;
12568 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012569 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012570}
12571
Scot Doyle9c72cc62014-07-03 23:27:50 +000012572/* Some VBT's incorrectly indicate no backlight is present */
12573static void quirk_backlight_present(struct drm_device *dev)
12574{
12575 struct drm_i915_private *dev_priv = dev->dev_private;
12576 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12577 DRM_INFO("applying backlight present quirk\n");
12578}
12579
Jesse Barnesb690e962010-07-19 13:53:12 -070012580struct intel_quirk {
12581 int device;
12582 int subsystem_vendor;
12583 int subsystem_device;
12584 void (*hook)(struct drm_device *dev);
12585};
12586
Egbert Eich5f85f172012-10-14 15:46:38 +020012587/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12588struct intel_dmi_quirk {
12589 void (*hook)(struct drm_device *dev);
12590 const struct dmi_system_id (*dmi_id_list)[];
12591};
12592
12593static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12594{
12595 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12596 return 1;
12597}
12598
12599static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12600 {
12601 .dmi_id_list = &(const struct dmi_system_id[]) {
12602 {
12603 .callback = intel_dmi_reverse_brightness,
12604 .ident = "NCR Corporation",
12605 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12606 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12607 },
12608 },
12609 { } /* terminating entry */
12610 },
12611 .hook = quirk_invert_brightness,
12612 },
12613};
12614
Ben Widawskyc43b5632012-04-16 14:07:40 -070012615static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012616 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012617 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012618
Jesse Barnesb690e962010-07-19 13:53:12 -070012619 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12620 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12621
Jesse Barnesb690e962010-07-19 13:53:12 -070012622 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12623 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12624
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012625 /* 830 needs to leave pipe A & dpll A up */
12626 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12627
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012628 /* 830 needs to leave pipe B & dpll B up */
12629 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12630
Keith Packard435793d2011-07-12 14:56:22 -070012631 /* Lenovo U160 cannot use SSC on LVDS */
12632 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012633
12634 /* Sony Vaio Y cannot use SSC on LVDS */
12635 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012636
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012637 /* Acer Aspire 5734Z must invert backlight brightness */
12638 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12639
12640 /* Acer/eMachines G725 */
12641 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12642
12643 /* Acer/eMachines e725 */
12644 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12645
12646 /* Acer/Packard Bell NCL20 */
12647 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12648
12649 /* Acer Aspire 4736Z */
12650 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012651
12652 /* Acer Aspire 5336 */
12653 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012654
12655 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12656 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012657
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012658 /* Acer C720 Chromebook (Core i3 4005U) */
12659 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12660
Scot Doyled4967d82014-07-03 23:27:52 +000012661 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12662 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012663
12664 /* HP Chromebook 14 (Celeron 2955U) */
12665 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012666};
12667
12668static void intel_init_quirks(struct drm_device *dev)
12669{
12670 struct pci_dev *d = dev->pdev;
12671 int i;
12672
12673 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12674 struct intel_quirk *q = &intel_quirks[i];
12675
12676 if (d->device == q->device &&
12677 (d->subsystem_vendor == q->subsystem_vendor ||
12678 q->subsystem_vendor == PCI_ANY_ID) &&
12679 (d->subsystem_device == q->subsystem_device ||
12680 q->subsystem_device == PCI_ANY_ID))
12681 q->hook(dev);
12682 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012683 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12684 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12685 intel_dmi_quirks[i].hook(dev);
12686 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012687}
12688
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012689/* Disable the VGA plane that we never use */
12690static void i915_disable_vga(struct drm_device *dev)
12691{
12692 struct drm_i915_private *dev_priv = dev->dev_private;
12693 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012694 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012695
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012696 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012697 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012698 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012699 sr1 = inb(VGA_SR_DATA);
12700 outb(sr1 | 1<<5, VGA_SR_DATA);
12701 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12702 udelay(300);
12703
Ville Syrjälä69769f92014-08-15 01:22:08 +030012704 /*
12705 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12706 * from S3 without preserving (some of?) the other bits.
12707 */
12708 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012709 POSTING_READ(vga_reg);
12710}
12711
Daniel Vetterf8175862012-04-10 15:50:11 +020012712void intel_modeset_init_hw(struct drm_device *dev)
12713{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012714 intel_prepare_ddi(dev);
12715
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012716 if (IS_VALLEYVIEW(dev))
12717 vlv_update_cdclk(dev);
12718
Daniel Vetterf8175862012-04-10 15:50:11 +020012719 intel_init_clock_gating(dev);
12720
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012721 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012722}
12723
Imre Deak7d708ee2013-04-17 14:04:50 +030012724void intel_modeset_suspend_hw(struct drm_device *dev)
12725{
12726 intel_suspend_hw(dev);
12727}
12728
Jesse Barnes79e53942008-11-07 14:24:08 -080012729void intel_modeset_init(struct drm_device *dev)
12730{
Jesse Barnes652c3932009-08-17 13:31:43 -070012731 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012732 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012733 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012734 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012735
12736 drm_mode_config_init(dev);
12737
12738 dev->mode_config.min_width = 0;
12739 dev->mode_config.min_height = 0;
12740
Dave Airlie019d96c2011-09-29 16:20:42 +010012741 dev->mode_config.preferred_depth = 24;
12742 dev->mode_config.prefer_shadow = 1;
12743
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012744 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012745
Jesse Barnesb690e962010-07-19 13:53:12 -070012746 intel_init_quirks(dev);
12747
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012748 intel_init_pm(dev);
12749
Ben Widawskye3c74752013-04-05 13:12:39 -070012750 if (INTEL_INFO(dev)->num_pipes == 0)
12751 return;
12752
Jesse Barnese70236a2009-09-21 10:42:27 -070012753 intel_init_display(dev);
12754
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012755 if (IS_GEN2(dev)) {
12756 dev->mode_config.max_width = 2048;
12757 dev->mode_config.max_height = 2048;
12758 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012759 dev->mode_config.max_width = 4096;
12760 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012761 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012762 dev->mode_config.max_width = 8192;
12763 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012764 }
Damien Lespiau068be562014-03-28 14:17:49 +000012765
Ville Syrjälädc41c152014-08-13 11:57:05 +030012766 if (IS_845G(dev) || IS_I865G(dev)) {
12767 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12768 dev->mode_config.cursor_height = 1023;
12769 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000012770 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12771 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12772 } else {
12773 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12774 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12775 }
12776
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012777 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012778
Zhao Yakui28c97732009-10-09 11:39:41 +080012779 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012780 INTEL_INFO(dev)->num_pipes,
12781 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012782
Damien Lespiau055e3932014-08-18 13:49:10 +010012783 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012784 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012785 for_each_sprite(pipe, sprite) {
12786 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012787 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012788 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012789 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012790 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012791 }
12792
Jesse Barnesf42bb702013-12-16 16:34:23 -080012793 intel_init_dpio(dev);
12794
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012795 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012796
Ville Syrjälä69769f92014-08-15 01:22:08 +030012797 /* save the BIOS value before clobbering it */
12798 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012799 /* Just disable it once at startup */
12800 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012801 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012802
12803 /* Just in case the BIOS is doing something questionable. */
12804 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012805
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012806 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012807 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012808 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012809
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012810 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012811 if (!crtc->active)
12812 continue;
12813
Jesse Barnes46f297f2014-03-07 08:57:48 -080012814 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012815 * Note that reserving the BIOS fb up front prevents us
12816 * from stuffing other stolen allocations like the ring
12817 * on top. This prevents some ugliness at boot time, and
12818 * can even allow for smooth boot transitions if the BIOS
12819 * fb is large enough for the active pipe configuration.
12820 */
12821 if (dev_priv->display.get_plane_config) {
12822 dev_priv->display.get_plane_config(crtc,
12823 &crtc->plane_config);
12824 /*
12825 * If the fb is shared between multiple heads, we'll
12826 * just get the first one.
12827 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012828 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012829 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012830 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012831}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012832
Daniel Vetter7fad7982012-07-04 17:51:47 +020012833static void intel_enable_pipe_a(struct drm_device *dev)
12834{
12835 struct intel_connector *connector;
12836 struct drm_connector *crt = NULL;
12837 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012838 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012839
12840 /* We can't just switch on the pipe A, we need to set things up with a
12841 * proper mode and output configuration. As a gross hack, enable pipe A
12842 * by enabling the load detect pipe once. */
12843 list_for_each_entry(connector,
12844 &dev->mode_config.connector_list,
12845 base.head) {
12846 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12847 crt = &connector->base;
12848 break;
12849 }
12850 }
12851
12852 if (!crt)
12853 return;
12854
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012855 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12856 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012857}
12858
Daniel Vetterfa555832012-10-10 23:14:00 +020012859static bool
12860intel_check_plane_mapping(struct intel_crtc *crtc)
12861{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012862 struct drm_device *dev = crtc->base.dev;
12863 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012864 u32 reg, val;
12865
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012866 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012867 return true;
12868
12869 reg = DSPCNTR(!crtc->plane);
12870 val = I915_READ(reg);
12871
12872 if ((val & DISPLAY_PLANE_ENABLE) &&
12873 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12874 return false;
12875
12876 return true;
12877}
12878
Daniel Vetter24929352012-07-02 20:28:59 +020012879static void intel_sanitize_crtc(struct intel_crtc *crtc)
12880{
12881 struct drm_device *dev = crtc->base.dev;
12882 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012883 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012884
Daniel Vetter24929352012-07-02 20:28:59 +020012885 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012886 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012887 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12888
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012889 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030012890 if (crtc->active) {
12891 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012892 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030012893 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012894 drm_vblank_off(dev, crtc->pipe);
12895
Daniel Vetter24929352012-07-02 20:28:59 +020012896 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012897 * disable the crtc (and hence change the state) if it is wrong. Note
12898 * that gen4+ has a fixed plane -> pipe mapping. */
12899 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012900 struct intel_connector *connector;
12901 bool plane;
12902
Daniel Vetter24929352012-07-02 20:28:59 +020012903 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12904 crtc->base.base.id);
12905
12906 /* Pipe has the wrong plane attached and the plane is active.
12907 * Temporarily change the plane mapping and disable everything
12908 * ... */
12909 plane = crtc->plane;
12910 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020012911 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020012912 dev_priv->display.crtc_disable(&crtc->base);
12913 crtc->plane = plane;
12914
12915 /* ... and break all links. */
12916 list_for_each_entry(connector, &dev->mode_config.connector_list,
12917 base.head) {
12918 if (connector->encoder->base.crtc != &crtc->base)
12919 continue;
12920
Egbert Eich7f1950f2014-04-25 10:56:22 +020012921 connector->base.dpms = DRM_MODE_DPMS_OFF;
12922 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012923 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012924 /* multiple connectors may have the same encoder:
12925 * handle them and break crtc link separately */
12926 list_for_each_entry(connector, &dev->mode_config.connector_list,
12927 base.head)
12928 if (connector->encoder->base.crtc == &crtc->base) {
12929 connector->encoder->base.crtc = NULL;
12930 connector->encoder->connectors_active = false;
12931 }
Daniel Vetter24929352012-07-02 20:28:59 +020012932
12933 WARN_ON(crtc->active);
12934 crtc->base.enabled = false;
12935 }
Daniel Vetter24929352012-07-02 20:28:59 +020012936
Daniel Vetter7fad7982012-07-04 17:51:47 +020012937 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12938 crtc->pipe == PIPE_A && !crtc->active) {
12939 /* BIOS forgot to enable pipe A, this mostly happens after
12940 * resume. Force-enable the pipe to fix this, the update_dpms
12941 * call below we restore the pipe to the right state, but leave
12942 * the required bits on. */
12943 intel_enable_pipe_a(dev);
12944 }
12945
Daniel Vetter24929352012-07-02 20:28:59 +020012946 /* Adjust the state of the output pipe according to whether we
12947 * have active connectors/encoders. */
12948 intel_crtc_update_dpms(&crtc->base);
12949
12950 if (crtc->active != crtc->base.enabled) {
12951 struct intel_encoder *encoder;
12952
12953 /* This can happen either due to bugs in the get_hw_state
12954 * functions or because the pipe is force-enabled due to the
12955 * pipe A quirk. */
12956 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12957 crtc->base.base.id,
12958 crtc->base.enabled ? "enabled" : "disabled",
12959 crtc->active ? "enabled" : "disabled");
12960
12961 crtc->base.enabled = crtc->active;
12962
12963 /* Because we only establish the connector -> encoder ->
12964 * crtc links if something is active, this means the
12965 * crtc is now deactivated. Break the links. connector
12966 * -> encoder links are only establish when things are
12967 * actually up, hence no need to break them. */
12968 WARN_ON(crtc->active);
12969
12970 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12971 WARN_ON(encoder->connectors_active);
12972 encoder->base.crtc = NULL;
12973 }
12974 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012975
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030012976 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012977 /*
12978 * We start out with underrun reporting disabled to avoid races.
12979 * For correct bookkeeping mark this on active crtcs.
12980 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012981 * Also on gmch platforms we dont have any hardware bits to
12982 * disable the underrun reporting. Which means we need to start
12983 * out with underrun reporting disabled also on inactive pipes,
12984 * since otherwise we'll complain about the garbage we read when
12985 * e.g. coming up after runtime pm.
12986 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012987 * No protection against concurrent access is required - at
12988 * worst a fifo underrun happens which also sets this to false.
12989 */
12990 crtc->cpu_fifo_underrun_disabled = true;
12991 crtc->pch_fifo_underrun_disabled = true;
12992 }
Daniel Vetter24929352012-07-02 20:28:59 +020012993}
12994
12995static void intel_sanitize_encoder(struct intel_encoder *encoder)
12996{
12997 struct intel_connector *connector;
12998 struct drm_device *dev = encoder->base.dev;
12999
13000 /* We need to check both for a crtc link (meaning that the
13001 * encoder is active and trying to read from a pipe) and the
13002 * pipe itself being active. */
13003 bool has_active_crtc = encoder->base.crtc &&
13004 to_intel_crtc(encoder->base.crtc)->active;
13005
13006 if (encoder->connectors_active && !has_active_crtc) {
13007 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13008 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013009 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013010
13011 /* Connector is active, but has no active pipe. This is
13012 * fallout from our resume register restoring. Disable
13013 * the encoder manually again. */
13014 if (encoder->base.crtc) {
13015 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13016 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013017 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013018 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013019 if (encoder->post_disable)
13020 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013021 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013022 encoder->base.crtc = NULL;
13023 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013024
13025 /* Inconsistent output/port/pipe state happens presumably due to
13026 * a bug in one of the get_hw_state functions. Or someplace else
13027 * in our code, like the register restore mess on resume. Clamp
13028 * things to off as a safer default. */
13029 list_for_each_entry(connector,
13030 &dev->mode_config.connector_list,
13031 base.head) {
13032 if (connector->encoder != encoder)
13033 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013034 connector->base.dpms = DRM_MODE_DPMS_OFF;
13035 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013036 }
13037 }
13038 /* Enabled encoders without active connectors will be fixed in
13039 * the crtc fixup. */
13040}
13041
Imre Deak04098752014-02-18 00:02:16 +020013042void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013043{
13044 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013045 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013046
Imre Deak04098752014-02-18 00:02:16 +020013047 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13048 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13049 i915_disable_vga(dev);
13050 }
13051}
13052
13053void i915_redisable_vga(struct drm_device *dev)
13054{
13055 struct drm_i915_private *dev_priv = dev->dev_private;
13056
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013057 /* This function can be called both from intel_modeset_setup_hw_state or
13058 * at a very early point in our resume sequence, where the power well
13059 * structures are not yet restored. Since this function is at a very
13060 * paranoid "someone might have enabled VGA while we were not looking"
13061 * level, just check if the power well is enabled instead of trying to
13062 * follow the "don't touch the power well if we don't need it" policy
13063 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020013064 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013065 return;
13066
Imre Deak04098752014-02-18 00:02:16 +020013067 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013068}
13069
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013070static bool primary_get_hw_state(struct intel_crtc *crtc)
13071{
13072 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13073
13074 if (!crtc->active)
13075 return false;
13076
13077 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13078}
13079
Daniel Vetter30e984d2013-06-05 13:34:17 +020013080static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013081{
13082 struct drm_i915_private *dev_priv = dev->dev_private;
13083 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013084 struct intel_crtc *crtc;
13085 struct intel_encoder *encoder;
13086 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013087 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013088
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013089 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013090 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013091
Daniel Vetter99535992014-04-13 12:00:33 +020013092 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13093
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013094 crtc->active = dev_priv->display.get_pipe_config(crtc,
13095 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013096
13097 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013098 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013099
13100 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13101 crtc->base.base.id,
13102 crtc->active ? "enabled" : "disabled");
13103 }
13104
Daniel Vetter53589012013-06-05 13:34:16 +020013105 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13106 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13107
13108 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
13109 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013110 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020013111 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13112 pll->active++;
13113 }
13114 pll->refcount = pll->active;
13115
Daniel Vetter35c95372013-07-17 06:55:04 +020013116 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13117 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013118
13119 if (pll->refcount)
13120 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013121 }
13122
Damien Lespiaub2784e12014-08-05 11:29:37 +010013123 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013124 pipe = 0;
13125
13126 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013127 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13128 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013129 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013130 } else {
13131 encoder->base.crtc = NULL;
13132 }
13133
13134 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013135 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013136 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013137 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013138 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013139 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013140 }
13141
13142 list_for_each_entry(connector, &dev->mode_config.connector_list,
13143 base.head) {
13144 if (connector->get_hw_state(connector)) {
13145 connector->base.dpms = DRM_MODE_DPMS_ON;
13146 connector->encoder->connectors_active = true;
13147 connector->base.encoder = &connector->encoder->base;
13148 } else {
13149 connector->base.dpms = DRM_MODE_DPMS_OFF;
13150 connector->base.encoder = NULL;
13151 }
13152 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13153 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013154 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013155 connector->base.encoder ? "enabled" : "disabled");
13156 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013157}
13158
13159/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13160 * and i915 state tracking structures. */
13161void intel_modeset_setup_hw_state(struct drm_device *dev,
13162 bool force_restore)
13163{
13164 struct drm_i915_private *dev_priv = dev->dev_private;
13165 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013166 struct intel_crtc *crtc;
13167 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013168 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013169
13170 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013171
Jesse Barnesbabea612013-06-26 18:57:38 +030013172 /*
13173 * Now that we have the config, copy it to each CRTC struct
13174 * Note that this could go away if we move to using crtc_config
13175 * checking everywhere.
13176 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013177 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013178 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013179 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013180 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13181 crtc->base.base.id);
13182 drm_mode_debug_printmodeline(&crtc->base.mode);
13183 }
13184 }
13185
Daniel Vetter24929352012-07-02 20:28:59 +020013186 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013187 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013188 intel_sanitize_encoder(encoder);
13189 }
13190
Damien Lespiau055e3932014-08-18 13:49:10 +010013191 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013192 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13193 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013194 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013195 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013196
Daniel Vetter35c95372013-07-17 06:55:04 +020013197 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13198 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13199
13200 if (!pll->on || pll->active)
13201 continue;
13202
13203 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13204
13205 pll->disable(dev_priv, pll);
13206 pll->on = false;
13207 }
13208
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013209 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013210 ilk_wm_get_hw_state(dev);
13211
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013212 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013213 i915_redisable_vga(dev);
13214
Daniel Vetterf30da182013-04-11 20:22:50 +020013215 /*
13216 * We need to use raw interfaces for restoring state to avoid
13217 * checking (bogus) intermediate states.
13218 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013219 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013220 struct drm_crtc *crtc =
13221 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013222
13223 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013224 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013225 }
13226 } else {
13227 intel_modeset_update_staged_output_state(dev);
13228 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013229
13230 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013231}
13232
13233void intel_modeset_gem_init(struct drm_device *dev)
13234{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013235 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013236 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013237
Imre Deakae484342014-03-31 15:10:44 +030013238 mutex_lock(&dev->struct_mutex);
13239 intel_init_gt_powersave(dev);
13240 mutex_unlock(&dev->struct_mutex);
13241
Chris Wilson1833b132012-05-09 11:56:28 +010013242 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013243
13244 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013245
13246 /*
13247 * Make sure any fbs we allocated at startup are properly
13248 * pinned & fenced. When we do the allocation it's too early
13249 * for this.
13250 */
13251 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013252 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013253 obj = intel_fb_obj(c->primary->fb);
13254 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013255 continue;
13256
Matt Roper2ff8fde2014-07-08 07:50:07 -070013257 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013258 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13259 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013260 drm_framebuffer_unreference(c->primary->fb);
13261 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013262 }
13263 }
13264 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013265}
13266
Imre Deak4932e2c2014-02-11 17:12:48 +020013267void intel_connector_unregister(struct intel_connector *intel_connector)
13268{
13269 struct drm_connector *connector = &intel_connector->base;
13270
13271 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013272 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013273}
13274
Jesse Barnes79e53942008-11-07 14:24:08 -080013275void intel_modeset_cleanup(struct drm_device *dev)
13276{
Jesse Barnes652c3932009-08-17 13:31:43 -070013277 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013278 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013279
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013280 /*
13281 * Interrupts and polling as the first thing to avoid creating havoc.
13282 * Too much stuff here (turning of rps, connectors, ...) would
13283 * experience fancy races otherwise.
13284 */
13285 drm_irq_uninstall(dev);
Imre Deak1d0d3432014-08-18 14:42:44 +030013286 intel_hpd_cancel_work(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013287 dev_priv->pm._irqs_disabled = true;
13288
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013289 /*
13290 * Due to the hpd irq storm handling the hotplug work can re-arm the
13291 * poll handlers. Hence disable polling after hpd handling is shut down.
13292 */
Keith Packardf87ea762010-10-03 19:36:26 -070013293 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013294
Jesse Barnes652c3932009-08-17 13:31:43 -070013295 mutex_lock(&dev->struct_mutex);
13296
Jesse Barnes723bfd72010-10-07 16:01:13 -070013297 intel_unregister_dsm_handler();
13298
Chris Wilson973d04f2011-07-08 12:22:37 +010013299 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013300
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013301 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013302
Daniel Vetter930ebb42012-06-29 23:32:16 +020013303 ironlake_teardown_rc6(dev);
13304
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013305 mutex_unlock(&dev->struct_mutex);
13306
Chris Wilson1630fe72011-07-08 12:22:42 +010013307 /* flush any delayed tasks or pending work */
13308 flush_scheduled_work();
13309
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013310 /* destroy the backlight and sysfs files before encoders/connectors */
13311 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013312 struct intel_connector *intel_connector;
13313
13314 intel_connector = to_intel_connector(connector);
13315 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013316 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013317
Jesse Barnes79e53942008-11-07 14:24:08 -080013318 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013319
13320 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013321
13322 mutex_lock(&dev->struct_mutex);
13323 intel_cleanup_gt_powersave(dev);
13324 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013325}
13326
Dave Airlie28d52042009-09-21 14:33:58 +100013327/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013328 * Return which encoder is currently attached for connector.
13329 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013330struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013331{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013332 return &intel_attached_encoder(connector)->base;
13333}
Jesse Barnes79e53942008-11-07 14:24:08 -080013334
Chris Wilsondf0e9242010-09-09 16:20:55 +010013335void intel_connector_attach_encoder(struct intel_connector *connector,
13336 struct intel_encoder *encoder)
13337{
13338 connector->encoder = encoder;
13339 drm_mode_connector_attach_encoder(&connector->base,
13340 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013341}
Dave Airlie28d52042009-09-21 14:33:58 +100013342
13343/*
13344 * set vga decode state - true == enable VGA decode
13345 */
13346int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13347{
13348 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013349 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013350 u16 gmch_ctrl;
13351
Chris Wilson75fa0412014-02-07 18:37:02 -020013352 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13353 DRM_ERROR("failed to read control word\n");
13354 return -EIO;
13355 }
13356
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013357 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13358 return 0;
13359
Dave Airlie28d52042009-09-21 14:33:58 +100013360 if (state)
13361 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13362 else
13363 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013364
13365 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13366 DRM_ERROR("failed to write control word\n");
13367 return -EIO;
13368 }
13369
Dave Airlie28d52042009-09-21 14:33:58 +100013370 return 0;
13371}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013372
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013373struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013374
13375 u32 power_well_driver;
13376
Chris Wilson63b66e52013-08-08 15:12:06 +020013377 int num_transcoders;
13378
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013379 struct intel_cursor_error_state {
13380 u32 control;
13381 u32 position;
13382 u32 base;
13383 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013384 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013385
13386 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013387 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013388 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030013389 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013390 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013391
13392 struct intel_plane_error_state {
13393 u32 control;
13394 u32 stride;
13395 u32 size;
13396 u32 pos;
13397 u32 addr;
13398 u32 surface;
13399 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013400 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013401
13402 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013403 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013404 enum transcoder cpu_transcoder;
13405
13406 u32 conf;
13407
13408 u32 htotal;
13409 u32 hblank;
13410 u32 hsync;
13411 u32 vtotal;
13412 u32 vblank;
13413 u32 vsync;
13414 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013415};
13416
13417struct intel_display_error_state *
13418intel_display_capture_error_state(struct drm_device *dev)
13419{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013420 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013421 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013422 int transcoders[] = {
13423 TRANSCODER_A,
13424 TRANSCODER_B,
13425 TRANSCODER_C,
13426 TRANSCODER_EDP,
13427 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013428 int i;
13429
Chris Wilson63b66e52013-08-08 15:12:06 +020013430 if (INTEL_INFO(dev)->num_pipes == 0)
13431 return NULL;
13432
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013433 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013434 if (error == NULL)
13435 return NULL;
13436
Imre Deak190be112013-11-25 17:15:31 +020013437 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013438 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13439
Damien Lespiau055e3932014-08-18 13:49:10 +010013440 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013441 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013442 intel_display_power_enabled_unlocked(dev_priv,
13443 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013444 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013445 continue;
13446
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013447 error->cursor[i].control = I915_READ(CURCNTR(i));
13448 error->cursor[i].position = I915_READ(CURPOS(i));
13449 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013450
13451 error->plane[i].control = I915_READ(DSPCNTR(i));
13452 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013453 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013454 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013455 error->plane[i].pos = I915_READ(DSPPOS(i));
13456 }
Paulo Zanonica291362013-03-06 20:03:14 -030013457 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13458 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013459 if (INTEL_INFO(dev)->gen >= 4) {
13460 error->plane[i].surface = I915_READ(DSPSURF(i));
13461 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13462 }
13463
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013464 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030013465
Sonika Jindal3abfce72014-07-21 15:23:43 +053013466 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030013467 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013468 }
13469
13470 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13471 if (HAS_DDI(dev_priv->dev))
13472 error->num_transcoders++; /* Account for eDP. */
13473
13474 for (i = 0; i < error->num_transcoders; i++) {
13475 enum transcoder cpu_transcoder = transcoders[i];
13476
Imre Deakddf9c532013-11-27 22:02:02 +020013477 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013478 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013479 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013480 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013481 continue;
13482
Chris Wilson63b66e52013-08-08 15:12:06 +020013483 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13484
13485 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13486 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13487 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13488 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13489 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13490 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13491 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013492 }
13493
13494 return error;
13495}
13496
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013497#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13498
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013499void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013500intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013501 struct drm_device *dev,
13502 struct intel_display_error_state *error)
13503{
Damien Lespiau055e3932014-08-18 13:49:10 +010013504 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013505 int i;
13506
Chris Wilson63b66e52013-08-08 15:12:06 +020013507 if (!error)
13508 return;
13509
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013510 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013511 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013512 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013513 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013514 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013515 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013516 err_printf(m, " Power: %s\n",
13517 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013518 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030013519 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013520
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013521 err_printf(m, "Plane [%d]:\n", i);
13522 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13523 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013524 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013525 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13526 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013527 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013528 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013529 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013530 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013531 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13532 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013533 }
13534
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013535 err_printf(m, "Cursor [%d]:\n", i);
13536 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13537 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13538 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013539 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013540
13541 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013542 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013543 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013544 err_printf(m, " Power: %s\n",
13545 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013546 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13547 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13548 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13549 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13550 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13551 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13552 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13553 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013554}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013555
13556void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13557{
13558 struct intel_crtc *crtc;
13559
13560 for_each_intel_crtc(dev, crtc) {
13561 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013562
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013563 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013564
13565 work = crtc->unpin_work;
13566
13567 if (work && work->event &&
13568 work->event->base.file_priv == file) {
13569 kfree(work->event);
13570 work->event = NULL;
13571 }
13572
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013573 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013574 }
13575}