blob: 82128b95785cb63c4c5c443102d01ce7dee2f5b4 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001138 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
Keith Packard1519b992011-08-06 10:35:34 -07001497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001500 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001505 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001509 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
Jesse Barnes291906f2011-02-02 12:28:03 -08001547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001548 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001553 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001566 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001831 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001956 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001959 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001962 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001963 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
Daniel Vetter23670b322012-11-01 09:15:30 +01001969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001976 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001977
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001979 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001980 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001987 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001988 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001997 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 else
2003 val |= TRANS_PROGRESSIVE;
2004
Jesse Barnes040484a2011-01-03 12:14:26 -08002005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002008}
2009
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002011 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002012{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002013 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014
2015 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002022 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002027 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002032 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033 else
2034 val |= TRANS_PROGRESSIVE;
2035
Daniel Vetterab9412b2013-05-03 11:49:46 +02002036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039}
2040
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002043{
Daniel Vetter23670b322012-11-01 09:15:30 +01002044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
Jesse Barnes291906f2011-02-02 12:28:03 -08002051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002061
2062 if (!HAS_PCH_IBX(dev)) {
2063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002069}
2070
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002072{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002073 u32 val;
2074
Daniel Vetterab9412b2013-05-03 11:49:46 +02002075 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002076 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002080 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002081
2082 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002086}
2087
2088/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002089 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002090 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002095static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096{
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002100 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2101 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002102 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103 int reg;
2104 u32 val;
2105
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002106 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2107
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002108 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002109 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002110 assert_sprites_disabled(dev_priv, pipe);
2111
Paulo Zanoni681e5812012-12-06 11:12:38 -02002112 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002113 pch_transcoder = TRANSCODER_A;
2114 else
2115 pch_transcoder = pipe;
2116
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 /*
2118 * A pipe without a PLL won't actually be able to drive bits from
2119 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2120 * need the check.
2121 */
Imre Deak50360402015-01-16 00:55:16 -08002122 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002123 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002124 assert_dsi_pll_enabled(dev_priv);
2125 else
2126 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002127 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002128 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002129 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002130 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002131 assert_fdi_tx_pll_enabled(dev_priv,
2132 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002133 }
2134 /* FIXME: assert CPU port conditions for SNB+ */
2135 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002137 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002139 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002140 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2141 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002142 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002143 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002144
2145 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002146 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147}
2148
2149/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002150 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002151 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002153 * Disable the pipe of @crtc, making sure that various hardware
2154 * specific requirements are met, if applicable, e.g. plane
2155 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156 *
2157 * Will wait until the pipe has shut down before returning.
2158 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002159static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002161 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002162 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 int reg;
2165 u32 val;
2166
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002167 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2168
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169 /*
2170 * Make sure planes won't keep trying to pump pixels to us,
2171 * or we might hang the display.
2172 */
2173 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002174 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002175 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002177 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002179 if ((val & PIPECONF_ENABLE) == 0)
2180 return;
2181
Ville Syrjälä67adc642014-08-15 01:21:57 +03002182 /*
2183 * Double wide has implications for planes
2184 * so best keep it disabled when not needed.
2185 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002186 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002187 val &= ~PIPECONF_DOUBLE_WIDE;
2188
2189 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002190 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2191 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002192 val &= ~PIPECONF_ENABLE;
2193
2194 I915_WRITE(reg, val);
2195 if ((val & PIPECONF_ENABLE) == 0)
2196 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002197}
2198
Chris Wilson693db182013-03-05 14:52:39 +00002199static bool need_vtd_wa(struct drm_device *dev)
2200{
2201#ifdef CONFIG_INTEL_IOMMU
2202 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2203 return true;
2204#endif
2205 return false;
2206}
2207
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002208unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002209intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002210 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002211{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002212 unsigned int tile_height;
2213 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002214
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002215 switch (fb_format_modifier) {
2216 case DRM_FORMAT_MOD_NONE:
2217 tile_height = 1;
2218 break;
2219 case I915_FORMAT_MOD_X_TILED:
2220 tile_height = IS_GEN2(dev) ? 16 : 8;
2221 break;
2222 case I915_FORMAT_MOD_Y_TILED:
2223 tile_height = 32;
2224 break;
2225 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002226 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002227 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002228 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002229 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002230 tile_height = 64;
2231 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002232 case 2:
2233 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002234 tile_height = 32;
2235 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002236 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002237 tile_height = 16;
2238 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 WARN_ONCE(1,
2241 "128-bit pixels are not supported for display!");
2242 tile_height = 16;
2243 break;
2244 }
2245 break;
2246 default:
2247 MISSING_CASE(fb_format_modifier);
2248 tile_height = 1;
2249 break;
2250 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002251
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002252 return tile_height;
2253}
2254
2255unsigned int
2256intel_fb_align_height(struct drm_device *dev, unsigned int height,
2257 uint32_t pixel_format, uint64_t fb_format_modifier)
2258{
2259 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002260 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002261}
2262
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002263static int
2264intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2265 const struct drm_plane_state *plane_state)
2266{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002267 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002268 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002269
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002270 *view = i915_ggtt_view_normal;
2271
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002272 if (!plane_state)
2273 return 0;
2274
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002275 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002276 return 0;
2277
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002278 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002279
2280 info->height = fb->height;
2281 info->pixel_format = fb->pixel_format;
2282 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002283 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284 info->fb_modifier = fb->modifier[0];
2285
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002286 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002287 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002288 tile_pitch = PAGE_SIZE / tile_height;
2289 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2290 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2291 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2292
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002293 if (info->pixel_format == DRM_FORMAT_NV12) {
2294 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2295 fb->modifier[0], 1);
2296 tile_pitch = PAGE_SIZE / tile_height;
2297 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2298 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2299 tile_height);
2300 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2301 PAGE_SIZE;
2302 }
2303
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002304 return 0;
2305}
2306
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002307static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2308{
2309 if (INTEL_INFO(dev_priv)->gen >= 9)
2310 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002311 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2312 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002313 return 128 * 1024;
2314 else if (INTEL_INFO(dev_priv)->gen >= 4)
2315 return 4 * 1024;
2316 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002317 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002318}
2319
Chris Wilson127bd2a2010-07-23 23:32:05 +01002320int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002321intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2322 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002323 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002324 struct intel_engine_cs *pipelined,
2325 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002326{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002327 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002328 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002330 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002331 u32 alignment;
2332 int ret;
2333
Matt Roperebcdd392014-07-09 16:22:11 -07002334 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2335
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002336 switch (fb->modifier[0]) {
2337 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002338 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002340 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002341 if (INTEL_INFO(dev)->gen >= 9)
2342 alignment = 256 * 1024;
2343 else {
2344 /* pin() will align the object as required by fence */
2345 alignment = 0;
2346 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002349 case I915_FORMAT_MOD_Yf_TILED:
2350 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2351 "Y tiling bo slipped through, driver bug!\n"))
2352 return -EINVAL;
2353 alignment = 1 * 1024 * 1024;
2354 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002356 MISSING_CASE(fb->modifier[0]);
2357 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 }
2359
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002360 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2361 if (ret)
2362 return ret;
2363
Chris Wilson693db182013-03-05 14:52:39 +00002364 /* Note that the w/a also requires 64 PTE of padding following the
2365 * bo. We currently fill all unused PTE with the shadow page and so
2366 * we should always have valid PTE following the scanout preventing
2367 * the VT-d warning.
2368 */
2369 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2370 alignment = 256 * 1024;
2371
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002372 /*
2373 * Global gtt pte registers are special registers which actually forward
2374 * writes to a chunk of system memory. Which means that there is no risk
2375 * that the register values disappear as soon as we call
2376 * intel_runtime_pm_put(), so it is correct to wrap only the
2377 * pin/unpin/fence and not more.
2378 */
2379 intel_runtime_pm_get(dev_priv);
2380
Chris Wilsonce453d82011-02-21 14:43:56 +00002381 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002382 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002383 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002384 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002385 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002386
2387 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2388 * fence, whereas 965+ only requires a fence if using
2389 * framebuffer compression. For simplicity, we always install
2390 * a fence as the cost is not that onerous.
2391 */
Chris Wilson06d98132012-04-17 15:31:24 +01002392 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002393 if (ret == -EDEADLK) {
2394 /*
2395 * -EDEADLK means there are no free fences
2396 * no pending flips.
2397 *
2398 * This is propagated to atomic, but it uses
2399 * -EDEADLK to force a locking recovery, so
2400 * change the returned error to -EBUSY.
2401 */
2402 ret = -EBUSY;
2403 goto err_unpin;
2404 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002405 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002406
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002407 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002408
Chris Wilsonce453d82011-02-21 14:43:56 +00002409 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002410 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002411 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002412
2413err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002414 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002415err_interruptible:
2416 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002417 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002418 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002419}
2420
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002421static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2422 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002423{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002425 struct i915_ggtt_view view;
2426 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002427
Matt Roperebcdd392014-07-09 16:22:11 -07002428 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2429
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2431 WARN_ONCE(ret, "Couldn't get view from plane state!");
2432
Chris Wilson1690e1e2011-12-14 13:57:08 +01002433 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002434 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435}
2436
Daniel Vetterc2c75132012-07-05 12:17:30 +02002437/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2438 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002439unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2440 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002441 unsigned int tiling_mode,
2442 unsigned int cpp,
2443 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444{
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 if (tiling_mode != I915_TILING_NONE) {
2446 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 tile_rows = *y / 8;
2449 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002450
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 tiles = *x / (512/cpp);
2452 *x %= 512/cpp;
2453
2454 return tile_rows * pitch * 8 + tiles * 4096;
2455 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002456 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002457 unsigned int offset;
2458
2459 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002460 *y = (offset & alignment) / pitch;
2461 *x = ((offset & alignment) - *y * pitch) / cpp;
2462 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002463 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002464}
2465
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002466static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002467{
2468 switch (format) {
2469 case DISPPLANE_8BPP:
2470 return DRM_FORMAT_C8;
2471 case DISPPLANE_BGRX555:
2472 return DRM_FORMAT_XRGB1555;
2473 case DISPPLANE_BGRX565:
2474 return DRM_FORMAT_RGB565;
2475 default:
2476 case DISPPLANE_BGRX888:
2477 return DRM_FORMAT_XRGB8888;
2478 case DISPPLANE_RGBX888:
2479 return DRM_FORMAT_XBGR8888;
2480 case DISPPLANE_BGRX101010:
2481 return DRM_FORMAT_XRGB2101010;
2482 case DISPPLANE_RGBX101010:
2483 return DRM_FORMAT_XBGR2101010;
2484 }
2485}
2486
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002487static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2488{
2489 switch (format) {
2490 case PLANE_CTL_FORMAT_RGB_565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case PLANE_CTL_FORMAT_XRGB_8888:
2494 if (rgb_order) {
2495 if (alpha)
2496 return DRM_FORMAT_ABGR8888;
2497 else
2498 return DRM_FORMAT_XBGR8888;
2499 } else {
2500 if (alpha)
2501 return DRM_FORMAT_ARGB8888;
2502 else
2503 return DRM_FORMAT_XRGB8888;
2504 }
2505 case PLANE_CTL_FORMAT_XRGB_2101010:
2506 if (rgb_order)
2507 return DRM_FORMAT_XBGR2101010;
2508 else
2509 return DRM_FORMAT_XRGB2101010;
2510 }
2511}
2512
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002513static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002514intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2515 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002516{
2517 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002518 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002519 struct drm_i915_gem_object *obj = NULL;
2520 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002521 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002522 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2523 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2524 PAGE_SIZE);
2525
2526 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002527
Chris Wilsonff2652e2014-03-10 08:07:02 +00002528 if (plane_config->size == 0)
2529 return false;
2530
Paulo Zanoni3badb492015-09-23 12:52:23 -03002531 /* If the FB is too big, just don't use it since fbdev is not very
2532 * important and we should probably use that space with FBC or other
2533 * features. */
2534 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2535 return false;
2536
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002537 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2538 base_aligned,
2539 base_aligned,
2540 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002542 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002543
Damien Lespiau49af4492015-01-20 12:51:44 +00002544 obj->tiling_mode = plane_config->tiling;
2545 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002546 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002548 mode_cmd.pixel_format = fb->pixel_format;
2549 mode_cmd.width = fb->width;
2550 mode_cmd.height = fb->height;
2551 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002552 mode_cmd.modifier[0] = fb->modifier[0];
2553 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554
2555 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002556 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002557 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558 DRM_DEBUG_KMS("intel fb init failed\n");
2559 goto out_unref_obj;
2560 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002561 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562
Daniel Vetterf6936e22015-03-26 12:17:05 +01002563 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002564 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002565
2566out_unref_obj:
2567 drm_gem_object_unreference(&obj->base);
2568 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 return false;
2570}
2571
Matt Roperafd65eb2015-02-03 13:10:04 -08002572/* Update plane->state->fb to match plane->fb after driver-internal updates */
2573static void
2574update_state_fb(struct drm_plane *plane)
2575{
2576 if (plane->fb == plane->state->fb)
2577 return;
2578
2579 if (plane->state->fb)
2580 drm_framebuffer_unreference(plane->state->fb);
2581 plane->state->fb = plane->fb;
2582 if (plane->state->fb)
2583 drm_framebuffer_reference(plane->state->fb);
2584}
2585
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002586static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002587intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2588 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002589{
2590 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002591 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592 struct drm_crtc *c;
2593 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002594 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002595 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002596 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002597 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002598
Damien Lespiau2d140302015-02-05 17:22:18 +00002599 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600 return;
2601
Daniel Vetterf6936e22015-03-26 12:17:05 +01002602 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002603 fb = &plane_config->fb->base;
2604 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002605 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606
Damien Lespiau2d140302015-02-05 17:22:18 +00002607 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608
2609 /*
2610 * Failed to alloc the obj, check to see if we should share
2611 * an fb with another CRTC instead
2612 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002613 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002614 i = to_intel_crtc(c);
2615
2616 if (c == &intel_crtc->base)
2617 continue;
2618
Matt Roper2ff8fde2014-07-08 07:50:07 -07002619 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002620 continue;
2621
Daniel Vetter88595ac2015-03-26 12:42:24 +01002622 fb = c->primary->fb;
2623 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 continue;
2625
Daniel Vetter88595ac2015-03-26 12:42:24 +01002626 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002627 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002628 drm_framebuffer_reference(fb);
2629 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002630 }
2631 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002632
2633 return;
2634
2635valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002636 plane_state->src_x = plane_state->src_y = 0;
2637 plane_state->src_w = fb->width << 16;
2638 plane_state->src_h = fb->height << 16;
2639
2640 plane_state->crtc_x = plane_state->src_y = 0;
2641 plane_state->crtc_w = fb->width;
2642 plane_state->crtc_h = fb->height;
2643
Daniel Vetter88595ac2015-03-26 12:42:24 +01002644 obj = intel_fb_obj(fb);
2645 if (obj->tiling_mode != I915_TILING_NONE)
2646 dev_priv->preserve_bios_swizzle = true;
2647
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002648 drm_framebuffer_reference(fb);
2649 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002650 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002651 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002652 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002653}
2654
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002655static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2656 struct drm_framebuffer *fb,
2657 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002658{
2659 struct drm_device *dev = crtc->dev;
2660 struct drm_i915_private *dev_priv = dev->dev_private;
2661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002662 struct drm_plane *primary = crtc->primary;
2663 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002664 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002665 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002666 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002667 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002668 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302669 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002670
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002671 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002672 I915_WRITE(reg, 0);
2673 if (INTEL_INFO(dev)->gen >= 4)
2674 I915_WRITE(DSPSURF(plane), 0);
2675 else
2676 I915_WRITE(DSPADDR(plane), 0);
2677 POSTING_READ(reg);
2678 return;
2679 }
2680
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002681 obj = intel_fb_obj(fb);
2682 if (WARN_ON(obj == NULL))
2683 return;
2684
2685 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2686
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002687 dspcntr = DISPPLANE_GAMMA_ENABLE;
2688
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002689 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002690
2691 if (INTEL_INFO(dev)->gen < 4) {
2692 if (intel_crtc->pipe == PIPE_B)
2693 dspcntr |= DISPPLANE_SEL_PIPE_B;
2694
2695 /* pipesrc and dspsize control the size that is scaled from,
2696 * which should always be the user's requested size.
2697 */
2698 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002699 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2700 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002701 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002702 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2703 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002704 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2705 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002706 I915_WRITE(PRIMPOS(plane), 0);
2707 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002708 }
2709
Ville Syrjälä57779d02012-10-31 17:50:14 +02002710 switch (fb->pixel_format) {
2711 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002712 dspcntr |= DISPPLANE_8BPP;
2713 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002714 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002716 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002717 case DRM_FORMAT_RGB565:
2718 dspcntr |= DISPPLANE_BGRX565;
2719 break;
2720 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_BGRX888;
2722 break;
2723 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_RGBX888;
2725 break;
2726 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002727 dspcntr |= DISPPLANE_BGRX101010;
2728 break;
2729 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002730 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002731 break;
2732 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002733 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002734 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002735
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002736 if (INTEL_INFO(dev)->gen >= 4 &&
2737 obj->tiling_mode != I915_TILING_NONE)
2738 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002739
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002740 if (IS_G4X(dev))
2741 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2742
Ville Syrjäläb98971272014-08-27 16:51:22 +03002743 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002744
Daniel Vetterc2c75132012-07-05 12:17:30 +02002745 if (INTEL_INFO(dev)->gen >= 4) {
2746 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002747 intel_gen4_compute_page_offset(dev_priv,
2748 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002749 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002750 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002751 linear_offset -= intel_crtc->dspaddr_offset;
2752 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002753 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002754 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002755
Matt Roper8e7d6882015-01-21 16:35:41 -08002756 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302757 dspcntr |= DISPPLANE_ROTATE_180;
2758
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002759 x += (intel_crtc->config->pipe_src_w - 1);
2760 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302761
2762 /* Finding the last pixel of the last line of the display
2763 data and adding to linear_offset*/
2764 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002765 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2766 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302767 }
2768
Paulo Zanoni2db33662015-09-14 15:20:03 -03002769 intel_crtc->adjusted_x = x;
2770 intel_crtc->adjusted_y = y;
2771
Sonika Jindal48404c12014-08-22 14:06:04 +05302772 I915_WRITE(reg, dspcntr);
2773
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002774 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002775 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002776 I915_WRITE(DSPSURF(plane),
2777 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002778 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002779 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002780 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002781 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002782 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002783}
2784
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002785static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2786 struct drm_framebuffer *fb,
2787 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002788{
2789 struct drm_device *dev = crtc->dev;
2790 struct drm_i915_private *dev_priv = dev->dev_private;
2791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002792 struct drm_plane *primary = crtc->primary;
2793 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002794 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002795 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002796 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002798 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302799 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002800
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002801 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002802 I915_WRITE(reg, 0);
2803 I915_WRITE(DSPSURF(plane), 0);
2804 POSTING_READ(reg);
2805 return;
2806 }
2807
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002808 obj = intel_fb_obj(fb);
2809 if (WARN_ON(obj == NULL))
2810 return;
2811
2812 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2813
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002814 dspcntr = DISPPLANE_GAMMA_ENABLE;
2815
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002816 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002817
2818 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2819 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2820
Ville Syrjälä57779d02012-10-31 17:50:14 +02002821 switch (fb->pixel_format) {
2822 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002823 dspcntr |= DISPPLANE_8BPP;
2824 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 case DRM_FORMAT_RGB565:
2826 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002827 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_BGRX888;
2830 break;
2831 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 dspcntr |= DISPPLANE_RGBX888;
2833 break;
2834 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002835 dspcntr |= DISPPLANE_BGRX101010;
2836 break;
2837 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002838 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839 break;
2840 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002841 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002842 }
2843
2844 if (obj->tiling_mode != I915_TILING_NONE)
2845 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002847 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002848 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002849
Ville Syrjäläb98971272014-08-27 16:51:22 +03002850 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002851 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002852 intel_gen4_compute_page_offset(dev_priv,
2853 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002854 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002855 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002856 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002857 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302858 dspcntr |= DISPPLANE_ROTATE_180;
2859
2860 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002861 x += (intel_crtc->config->pipe_src_w - 1);
2862 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302863
2864 /* Finding the last pixel of the last line of the display
2865 data and adding to linear_offset*/
2866 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002867 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2868 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302869 }
2870 }
2871
Paulo Zanoni2db33662015-09-14 15:20:03 -03002872 intel_crtc->adjusted_x = x;
2873 intel_crtc->adjusted_y = y;
2874
Sonika Jindal48404c12014-08-22 14:06:04 +05302875 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002876
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002877 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002878 I915_WRITE(DSPSURF(plane),
2879 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002880 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002881 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2882 } else {
2883 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2884 I915_WRITE(DSPLINOFF(plane), linear_offset);
2885 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002886 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002887}
2888
Damien Lespiaub3218032015-02-27 11:15:18 +00002889u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2890 uint32_t pixel_format)
2891{
2892 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2893
2894 /*
2895 * The stride is either expressed as a multiple of 64 bytes
2896 * chunks for linear buffers or in number of tiles for tiled
2897 * buffers.
2898 */
2899 switch (fb_modifier) {
2900 case DRM_FORMAT_MOD_NONE:
2901 return 64;
2902 case I915_FORMAT_MOD_X_TILED:
2903 if (INTEL_INFO(dev)->gen == 2)
2904 return 128;
2905 return 512;
2906 case I915_FORMAT_MOD_Y_TILED:
2907 /* No need to check for old gens and Y tiling since this is
2908 * about the display engine and those will be blocked before
2909 * we get here.
2910 */
2911 return 128;
2912 case I915_FORMAT_MOD_Yf_TILED:
2913 if (bits_per_pixel == 8)
2914 return 64;
2915 else
2916 return 128;
2917 default:
2918 MISSING_CASE(fb_modifier);
2919 return 64;
2920 }
2921}
2922
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002923unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002924 struct drm_i915_gem_object *obj,
2925 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002926{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002927 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002928 struct i915_vma *vma;
2929 unsigned char *offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002930
2931 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002932 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002933
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002934 vma = i915_gem_obj_to_ggtt_view(obj, view);
2935 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2936 view->type))
2937 return -1;
2938
2939 offset = (unsigned char *)vma->node.start;
2940
2941 if (plane == 1) {
2942 offset += vma->ggtt_view.rotation_info.uv_start_page *
2943 PAGE_SIZE;
2944 }
2945
2946 return (unsigned long)offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002947}
2948
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002949static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2950{
2951 struct drm_device *dev = intel_crtc->base.dev;
2952 struct drm_i915_private *dev_priv = dev->dev_private;
2953
2954 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2955 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2956 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002957}
2958
Chandra Kondurua1b22782015-04-07 15:28:45 -07002959/*
2960 * This function detaches (aka. unbinds) unused scalers in hardware
2961 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002962static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002963{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002964 struct intel_crtc_scaler_state *scaler_state;
2965 int i;
2966
Chandra Kondurua1b22782015-04-07 15:28:45 -07002967 scaler_state = &intel_crtc->config->scaler_state;
2968
2969 /* loop through and disable scalers that aren't in use */
2970 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002971 if (!scaler_state->scalers[i].in_use)
2972 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002973 }
2974}
2975
Chandra Konduru6156a452015-04-27 13:48:39 -07002976u32 skl_plane_ctl_format(uint32_t pixel_format)
2977{
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002979 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002984 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002986 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 /*
2988 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2989 * to be already pre-multiplied. We need to add a knob (or a different
2990 * DRM_FORMAT) for user-space to configure that.
2991 */
2992 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002999 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003000 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003007 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003009 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003011 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003013
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003014 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015}
3016
3017u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3018{
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 switch (fb_modifier) {
3020 case DRM_FORMAT_MOD_NONE:
3021 break;
3022 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003025 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003026 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003027 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003028 default:
3029 MISSING_CASE(fb_modifier);
3030 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003031
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003032 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003033}
3034
3035u32 skl_plane_ctl_rotation(unsigned int rotation)
3036{
Chandra Konduru6156a452015-04-27 13:48:39 -07003037 switch (rotation) {
3038 case BIT(DRM_ROTATE_0):
3039 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303040 /*
3041 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3042 * while i915 HW rotation is clockwise, thats why this swapping.
3043 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003044 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303045 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003047 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003048 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303049 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003050 default:
3051 MISSING_CASE(rotation);
3052 }
3053
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003054 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003055}
3056
Damien Lespiau70d21f02013-07-03 21:06:04 +01003057static void skylake_update_primary_plane(struct drm_crtc *crtc,
3058 struct drm_framebuffer *fb,
3059 int x, int y)
3060{
3061 struct drm_device *dev = crtc->dev;
3062 struct drm_i915_private *dev_priv = dev->dev_private;
3063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003064 struct drm_plane *plane = crtc->primary;
3065 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003066 struct drm_i915_gem_object *obj;
3067 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303068 u32 plane_ctl, stride_div, stride;
3069 u32 tile_height, plane_offset, plane_size;
3070 unsigned int rotation;
3071 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003072 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003073 struct intel_crtc_state *crtc_state = intel_crtc->config;
3074 struct intel_plane_state *plane_state;
3075 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3076 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3077 int scaler_id = -1;
3078
Chandra Konduru6156a452015-04-27 13:48:39 -07003079 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003080
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003081 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003082 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3083 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3084 POSTING_READ(PLANE_CTL(pipe, 0));
3085 return;
3086 }
3087
3088 plane_ctl = PLANE_CTL_ENABLE |
3089 PLANE_CTL_PIPE_GAMMA_ENABLE |
3090 PLANE_CTL_PIPE_CSC_ENABLE;
3091
Chandra Konduru6156a452015-04-27 13:48:39 -07003092 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3093 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003094 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303095
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303096 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003097 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003098
Damien Lespiaub3218032015-02-27 11:15:18 +00003099 obj = intel_fb_obj(fb);
3100 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3101 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003102 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303103
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003104 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003105
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003106 scaler_id = plane_state->scaler_id;
3107 src_x = plane_state->src.x1 >> 16;
3108 src_y = plane_state->src.y1 >> 16;
3109 src_w = drm_rect_width(&plane_state->src) >> 16;
3110 src_h = drm_rect_height(&plane_state->src) >> 16;
3111 dst_x = plane_state->dst.x1;
3112 dst_y = plane_state->dst.y1;
3113 dst_w = drm_rect_width(&plane_state->dst);
3114 dst_h = drm_rect_height(&plane_state->dst);
3115
3116 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003117
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303118 if (intel_rotation_90_or_270(rotation)) {
3119 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003120 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003121 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303122 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003123 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303124 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003125 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303126 } else {
3127 stride = fb->pitches[0] / stride_div;
3128 x_offset = x;
3129 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003130 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303131 }
3132 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003133
Paulo Zanoni2db33662015-09-14 15:20:03 -03003134 intel_crtc->adjusted_x = x_offset;
3135 intel_crtc->adjusted_y = y_offset;
3136
Damien Lespiau70d21f02013-07-03 21:06:04 +01003137 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303138 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3139 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3140 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003141
3142 if (scaler_id >= 0) {
3143 uint32_t ps_ctrl = 0;
3144
3145 WARN_ON(!dst_w || !dst_h);
3146 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3147 crtc_state->scaler_state.scalers[scaler_id].mode;
3148 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3149 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3150 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3151 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3152 I915_WRITE(PLANE_POS(pipe, 0), 0);
3153 } else {
3154 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3155 }
3156
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003157 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003158
3159 POSTING_READ(PLANE_SURF(pipe, 0));
3160}
3161
Jesse Barnes17638cd2011-06-24 12:19:23 -07003162/* Assume fb object is pinned & idle & fenced and just update base pointers */
3163static int
3164intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3165 int x, int y, enum mode_set_atomic state)
3166{
3167 struct drm_device *dev = crtc->dev;
3168 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003169
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003170 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003171 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003172
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003173 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3174
3175 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003176}
3177
Ville Syrjälä75147472014-11-24 18:28:11 +02003178static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003179{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180 struct drm_crtc *crtc;
3181
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003182 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3184 enum plane plane = intel_crtc->plane;
3185
3186 intel_prepare_page_flip(dev, plane);
3187 intel_finish_page_flip_plane(dev, plane);
3188 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003189}
3190
3191static void intel_update_primary_planes(struct drm_device *dev)
3192{
Ville Syrjälä75147472014-11-24 18:28:11 +02003193 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003194
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003195 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003196 struct intel_plane *plane = to_intel_plane(crtc->primary);
3197 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003198
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003199 drm_modeset_lock_crtc(crtc, &plane->base);
3200
3201 plane_state = to_intel_plane_state(plane->base.state);
3202
3203 if (plane_state->base.fb)
3204 plane->commit_plane(&plane->base, plane_state);
3205
3206 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003207 }
3208}
3209
Ville Syrjälä75147472014-11-24 18:28:11 +02003210void intel_prepare_reset(struct drm_device *dev)
3211{
3212 /* no reset support for gen2 */
3213 if (IS_GEN2(dev))
3214 return;
3215
3216 /* reset doesn't touch the display */
3217 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3218 return;
3219
3220 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003221 /*
3222 * Disabling the crtcs gracefully seems nicer. Also the
3223 * g33 docs say we should at least disable all the planes.
3224 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003225 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003226}
3227
3228void intel_finish_reset(struct drm_device *dev)
3229{
3230 struct drm_i915_private *dev_priv = to_i915(dev);
3231
3232 /*
3233 * Flips in the rings will be nuked by the reset,
3234 * so complete all pending flips so that user space
3235 * will get its events and not get stuck.
3236 */
3237 intel_complete_page_flips(dev);
3238
3239 /* no reset support for gen2 */
3240 if (IS_GEN2(dev))
3241 return;
3242
3243 /* reset doesn't touch the display */
3244 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3245 /*
3246 * Flips in the rings have been nuked by the reset,
3247 * so update the base address of all primary
3248 * planes to the the last fb to make sure we're
3249 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003250 *
3251 * FIXME: Atomic will make this obsolete since we won't schedule
3252 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003253 */
3254 intel_update_primary_planes(dev);
3255 return;
3256 }
3257
3258 /*
3259 * The display has been reset as well,
3260 * so need a full re-initialization.
3261 */
3262 intel_runtime_pm_disable_interrupts(dev_priv);
3263 intel_runtime_pm_enable_interrupts(dev_priv);
3264
3265 intel_modeset_init_hw(dev);
3266
3267 spin_lock_irq(&dev_priv->irq_lock);
3268 if (dev_priv->display.hpd_irq_setup)
3269 dev_priv->display.hpd_irq_setup(dev);
3270 spin_unlock_irq(&dev_priv->irq_lock);
3271
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003272 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003273
3274 intel_hpd_init(dev_priv);
3275
3276 drm_modeset_unlock_all(dev);
3277}
3278
Chris Wilson2e2f3512015-04-27 13:41:14 +01003279static void
Chris Wilson14667a42012-04-03 17:58:35 +01003280intel_finish_fb(struct drm_framebuffer *old_fb)
3281{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003282 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003283 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003284 bool was_interruptible = dev_priv->mm.interruptible;
3285 int ret;
3286
Chris Wilson14667a42012-04-03 17:58:35 +01003287 /* Big Hammer, we also need to ensure that any pending
3288 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3289 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003290 * framebuffer. Note that we rely on userspace rendering
3291 * into the buffer attached to the pipe they are waiting
3292 * on. If not, userspace generates a GPU hang with IPEHR
3293 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003294 *
3295 * This should only fail upon a hung GPU, in which case we
3296 * can safely continue.
3297 */
3298 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003299 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003300 dev_priv->mm.interruptible = was_interruptible;
3301
Chris Wilson2e2f3512015-04-27 13:41:14 +01003302 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003303}
3304
Chris Wilson7d5e3792014-03-04 13:15:08 +00003305static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3306{
3307 struct drm_device *dev = crtc->dev;
3308 struct drm_i915_private *dev_priv = dev->dev_private;
3309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003310 bool pending;
3311
3312 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3313 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3314 return false;
3315
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003316 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003317 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003318 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003319
3320 return pending;
3321}
3322
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003323static void intel_update_pipe_config(struct intel_crtc *crtc,
3324 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003325{
3326 struct drm_device *dev = crtc->base.dev;
3327 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003328 struct intel_crtc_state *pipe_config =
3329 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003331 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3332 crtc->base.mode = crtc->base.state->mode;
3333
3334 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3335 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3336 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003337
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003338 if (HAS_DDI(dev))
3339 intel_set_pipe_csc(&crtc->base);
3340
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003341 /*
3342 * Update pipe size and adjust fitter if needed: the reason for this is
3343 * that in compute_mode_changes we check the native mode (not the pfit
3344 * mode) to see if we can flip rather than do a full mode set. In the
3345 * fastboot case, we'll flip, but if we don't update the pipesrc and
3346 * pfit state, we'll end up with a big fb scanned out into the wrong
3347 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003348 */
3349
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003350 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003351 ((pipe_config->pipe_src_w - 1) << 16) |
3352 (pipe_config->pipe_src_h - 1));
3353
3354 /* on skylake this is done by detaching scalers */
3355 if (INTEL_INFO(dev)->gen >= 9) {
3356 skl_detach_scalers(crtc);
3357
3358 if (pipe_config->pch_pfit.enabled)
3359 skylake_pfit_enable(crtc);
3360 } else if (HAS_PCH_SPLIT(dev)) {
3361 if (pipe_config->pch_pfit.enabled)
3362 ironlake_pfit_enable(crtc);
3363 else if (old_crtc_state->pch_pfit.enabled)
3364 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003365 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003366}
3367
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003368static void intel_fdi_normal_train(struct drm_crtc *crtc)
3369{
3370 struct drm_device *dev = crtc->dev;
3371 struct drm_i915_private *dev_priv = dev->dev_private;
3372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3373 int pipe = intel_crtc->pipe;
3374 u32 reg, temp;
3375
3376 /* enable normal train */
3377 reg = FDI_TX_CTL(pipe);
3378 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003379 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003380 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3381 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003382 } else {
3383 temp &= ~FDI_LINK_TRAIN_NONE;
3384 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003385 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003386 I915_WRITE(reg, temp);
3387
3388 reg = FDI_RX_CTL(pipe);
3389 temp = I915_READ(reg);
3390 if (HAS_PCH_CPT(dev)) {
3391 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3392 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3393 } else {
3394 temp &= ~FDI_LINK_TRAIN_NONE;
3395 temp |= FDI_LINK_TRAIN_NONE;
3396 }
3397 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3398
3399 /* wait one idle pattern time */
3400 POSTING_READ(reg);
3401 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003402
3403 /* IVB wants error correction enabled */
3404 if (IS_IVYBRIDGE(dev))
3405 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3406 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003407}
3408
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003409/* The FDI link training functions for ILK/Ibexpeak. */
3410static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3411{
3412 struct drm_device *dev = crtc->dev;
3413 struct drm_i915_private *dev_priv = dev->dev_private;
3414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3415 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003418 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003419 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003420
Adam Jacksone1a44742010-06-25 15:32:14 -04003421 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3422 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 reg = FDI_RX_IMR(pipe);
3424 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003425 temp &= ~FDI_RX_SYMBOL_LOCK;
3426 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003427 I915_WRITE(reg, temp);
3428 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003429 udelay(150);
3430
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003432 reg = FDI_TX_CTL(pipe);
3433 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003434 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003435 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436 temp &= ~FDI_LINK_TRAIN_NONE;
3437 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 reg = FDI_RX_CTL(pipe);
3441 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003442 temp &= ~FDI_LINK_TRAIN_NONE;
3443 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003444 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3445
3446 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003447 udelay(150);
3448
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003449 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003450 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3451 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3452 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003453
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003455 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003457 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3458
3459 if ((temp & FDI_RX_BIT_LOCK)) {
3460 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003461 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003462 break;
3463 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003465 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467
3468 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003469 reg = FDI_TX_CTL(pipe);
3470 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 temp &= ~FDI_LINK_TRAIN_NONE;
3472 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003473 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474
Chris Wilson5eddb702010-09-11 13:48:45 +01003475 reg = FDI_RX_CTL(pipe);
3476 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003477 temp &= ~FDI_LINK_TRAIN_NONE;
3478 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003479 I915_WRITE(reg, temp);
3480
3481 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003482 udelay(150);
3483
Chris Wilson5eddb702010-09-11 13:48:45 +01003484 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003485 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3488
3489 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491 DRM_DEBUG_KMS("FDI train 2 done.\n");
3492 break;
3493 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003494 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003495 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003496 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003497
3498 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003499
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003500}
3501
Akshay Joshi0206e352011-08-16 15:34:10 -04003502static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003503 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3504 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3505 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3506 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3507};
3508
3509/* The FDI link training functions for SNB/Cougarpoint. */
3510static void gen6_fdi_link_train(struct drm_crtc *crtc)
3511{
3512 struct drm_device *dev = crtc->dev;
3513 struct drm_i915_private *dev_priv = dev->dev_private;
3514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3515 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003516 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003517
Adam Jacksone1a44742010-06-25 15:32:14 -04003518 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3519 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 reg = FDI_RX_IMR(pipe);
3521 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003522 temp &= ~FDI_RX_SYMBOL_LOCK;
3523 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 I915_WRITE(reg, temp);
3525
3526 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003527 udelay(150);
3528
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003529 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003530 reg = FDI_TX_CTL(pipe);
3531 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003532 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003533 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003534 temp &= ~FDI_LINK_TRAIN_NONE;
3535 temp |= FDI_LINK_TRAIN_PATTERN_1;
3536 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3537 /* SNB-B */
3538 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003539 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540
Daniel Vetterd74cf322012-10-26 10:58:13 +02003541 I915_WRITE(FDI_RX_MISC(pipe),
3542 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3543
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 reg = FDI_RX_CTL(pipe);
3545 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003546 if (HAS_PCH_CPT(dev)) {
3547 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3548 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3549 } else {
3550 temp &= ~FDI_LINK_TRAIN_NONE;
3551 temp |= FDI_LINK_TRAIN_PATTERN_1;
3552 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003553 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3554
3555 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003556 udelay(150);
3557
Akshay Joshi0206e352011-08-16 15:34:10 -04003558 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 reg = FDI_TX_CTL(pipe);
3560 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003561 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3562 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003563 I915_WRITE(reg, temp);
3564
3565 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566 udelay(500);
3567
Sean Paulfa37d392012-03-02 12:53:39 -05003568 for (retry = 0; retry < 5; retry++) {
3569 reg = FDI_RX_IIR(pipe);
3570 temp = I915_READ(reg);
3571 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3572 if (temp & FDI_RX_BIT_LOCK) {
3573 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3574 DRM_DEBUG_KMS("FDI train 1 done.\n");
3575 break;
3576 }
3577 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 }
Sean Paulfa37d392012-03-02 12:53:39 -05003579 if (retry < 5)
3580 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581 }
3582 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003583 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584
3585 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003586 reg = FDI_TX_CTL(pipe);
3587 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003588 temp &= ~FDI_LINK_TRAIN_NONE;
3589 temp |= FDI_LINK_TRAIN_PATTERN_2;
3590 if (IS_GEN6(dev)) {
3591 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3592 /* SNB-B */
3593 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3594 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596
Chris Wilson5eddb702010-09-11 13:48:45 +01003597 reg = FDI_RX_CTL(pipe);
3598 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003599 if (HAS_PCH_CPT(dev)) {
3600 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3601 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3602 } else {
3603 temp &= ~FDI_LINK_TRAIN_NONE;
3604 temp |= FDI_LINK_TRAIN_PATTERN_2;
3605 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003606 I915_WRITE(reg, temp);
3607
3608 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003609 udelay(150);
3610
Akshay Joshi0206e352011-08-16 15:34:10 -04003611 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003612 reg = FDI_TX_CTL(pipe);
3613 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003614 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3615 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003616 I915_WRITE(reg, temp);
3617
3618 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003619 udelay(500);
3620
Sean Paulfa37d392012-03-02 12:53:39 -05003621 for (retry = 0; retry < 5; retry++) {
3622 reg = FDI_RX_IIR(pipe);
3623 temp = I915_READ(reg);
3624 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3625 if (temp & FDI_RX_SYMBOL_LOCK) {
3626 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3627 DRM_DEBUG_KMS("FDI train 2 done.\n");
3628 break;
3629 }
3630 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003631 }
Sean Paulfa37d392012-03-02 12:53:39 -05003632 if (retry < 5)
3633 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003634 }
3635 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003636 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003637
3638 DRM_DEBUG_KMS("FDI train done.\n");
3639}
3640
Jesse Barnes357555c2011-04-28 15:09:55 -07003641/* Manual link training for Ivy Bridge A0 parts */
3642static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3643{
3644 struct drm_device *dev = crtc->dev;
3645 struct drm_i915_private *dev_priv = dev->dev_private;
3646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3647 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003648 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003649
3650 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3651 for train result */
3652 reg = FDI_RX_IMR(pipe);
3653 temp = I915_READ(reg);
3654 temp &= ~FDI_RX_SYMBOL_LOCK;
3655 temp &= ~FDI_RX_BIT_LOCK;
3656 I915_WRITE(reg, temp);
3657
3658 POSTING_READ(reg);
3659 udelay(150);
3660
Daniel Vetter01a415f2012-10-27 15:58:40 +02003661 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3662 I915_READ(FDI_RX_IIR(pipe)));
3663
Jesse Barnes139ccd32013-08-19 11:04:55 -07003664 /* Try each vswing and preemphasis setting twice before moving on */
3665 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3666 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003667 reg = FDI_TX_CTL(pipe);
3668 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003669 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3670 temp &= ~FDI_TX_ENABLE;
3671 I915_WRITE(reg, temp);
3672
3673 reg = FDI_RX_CTL(pipe);
3674 temp = I915_READ(reg);
3675 temp &= ~FDI_LINK_TRAIN_AUTO;
3676 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3677 temp &= ~FDI_RX_ENABLE;
3678 I915_WRITE(reg, temp);
3679
3680 /* enable CPU FDI TX and PCH FDI RX */
3681 reg = FDI_TX_CTL(pipe);
3682 temp = I915_READ(reg);
3683 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003684 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003685 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003686 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003687 temp |= snb_b_fdi_train_param[j/2];
3688 temp |= FDI_COMPOSITE_SYNC;
3689 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3690
3691 I915_WRITE(FDI_RX_MISC(pipe),
3692 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3693
3694 reg = FDI_RX_CTL(pipe);
3695 temp = I915_READ(reg);
3696 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3697 temp |= FDI_COMPOSITE_SYNC;
3698 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3699
3700 POSTING_READ(reg);
3701 udelay(1); /* should be 0.5us */
3702
3703 for (i = 0; i < 4; i++) {
3704 reg = FDI_RX_IIR(pipe);
3705 temp = I915_READ(reg);
3706 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3707
3708 if (temp & FDI_RX_BIT_LOCK ||
3709 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3710 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3711 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3712 i);
3713 break;
3714 }
3715 udelay(1); /* should be 0.5us */
3716 }
3717 if (i == 4) {
3718 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3719 continue;
3720 }
3721
3722 /* Train 2 */
3723 reg = FDI_TX_CTL(pipe);
3724 temp = I915_READ(reg);
3725 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3726 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3727 I915_WRITE(reg, temp);
3728
3729 reg = FDI_RX_CTL(pipe);
3730 temp = I915_READ(reg);
3731 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3732 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003733 I915_WRITE(reg, temp);
3734
3735 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003736 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003737
Jesse Barnes139ccd32013-08-19 11:04:55 -07003738 for (i = 0; i < 4; i++) {
3739 reg = FDI_RX_IIR(pipe);
3740 temp = I915_READ(reg);
3741 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003742
Jesse Barnes139ccd32013-08-19 11:04:55 -07003743 if (temp & FDI_RX_SYMBOL_LOCK ||
3744 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3745 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3746 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3747 i);
3748 goto train_done;
3749 }
3750 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003751 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003752 if (i == 4)
3753 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003754 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003755
Jesse Barnes139ccd32013-08-19 11:04:55 -07003756train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003757 DRM_DEBUG_KMS("FDI train done.\n");
3758}
3759
Daniel Vetter88cefb62012-08-12 19:27:14 +02003760static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003761{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003762 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003763 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003764 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003765 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003766
Jesse Barnesc64e3112010-09-10 11:27:03 -07003767
Jesse Barnes0e23b992010-09-10 11:10:00 -07003768 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003769 reg = FDI_RX_CTL(pipe);
3770 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003771 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003772 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003773 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003774 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3775
3776 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003777 udelay(200);
3778
3779 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003780 temp = I915_READ(reg);
3781 I915_WRITE(reg, temp | FDI_PCDCLK);
3782
3783 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003784 udelay(200);
3785
Paulo Zanoni20749732012-11-23 15:30:38 -02003786 /* Enable CPU FDI TX PLL, always on for Ironlake */
3787 reg = FDI_TX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3790 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003791
Paulo Zanoni20749732012-11-23 15:30:38 -02003792 POSTING_READ(reg);
3793 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003794 }
3795}
3796
Daniel Vetter88cefb62012-08-12 19:27:14 +02003797static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3798{
3799 struct drm_device *dev = intel_crtc->base.dev;
3800 struct drm_i915_private *dev_priv = dev->dev_private;
3801 int pipe = intel_crtc->pipe;
3802 u32 reg, temp;
3803
3804 /* Switch from PCDclk to Rawclk */
3805 reg = FDI_RX_CTL(pipe);
3806 temp = I915_READ(reg);
3807 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3808
3809 /* Disable CPU FDI TX PLL */
3810 reg = FDI_TX_CTL(pipe);
3811 temp = I915_READ(reg);
3812 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3813
3814 POSTING_READ(reg);
3815 udelay(100);
3816
3817 reg = FDI_RX_CTL(pipe);
3818 temp = I915_READ(reg);
3819 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3820
3821 /* Wait for the clocks to turn off. */
3822 POSTING_READ(reg);
3823 udelay(100);
3824}
3825
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003826static void ironlake_fdi_disable(struct drm_crtc *crtc)
3827{
3828 struct drm_device *dev = crtc->dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3831 int pipe = intel_crtc->pipe;
3832 u32 reg, temp;
3833
3834 /* disable CPU FDI tx and PCH FDI rx */
3835 reg = FDI_TX_CTL(pipe);
3836 temp = I915_READ(reg);
3837 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3838 POSTING_READ(reg);
3839
3840 reg = FDI_RX_CTL(pipe);
3841 temp = I915_READ(reg);
3842 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003843 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003844 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3845
3846 POSTING_READ(reg);
3847 udelay(100);
3848
3849 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003850 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003851 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003852
3853 /* still set train pattern 1 */
3854 reg = FDI_TX_CTL(pipe);
3855 temp = I915_READ(reg);
3856 temp &= ~FDI_LINK_TRAIN_NONE;
3857 temp |= FDI_LINK_TRAIN_PATTERN_1;
3858 I915_WRITE(reg, temp);
3859
3860 reg = FDI_RX_CTL(pipe);
3861 temp = I915_READ(reg);
3862 if (HAS_PCH_CPT(dev)) {
3863 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3864 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3865 } else {
3866 temp &= ~FDI_LINK_TRAIN_NONE;
3867 temp |= FDI_LINK_TRAIN_PATTERN_1;
3868 }
3869 /* BPC in FDI rx is consistent with that in PIPECONF */
3870 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003871 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003872 I915_WRITE(reg, temp);
3873
3874 POSTING_READ(reg);
3875 udelay(100);
3876}
3877
Chris Wilson5dce5b932014-01-20 10:17:36 +00003878bool intel_has_pending_fb_unpin(struct drm_device *dev)
3879{
3880 struct intel_crtc *crtc;
3881
3882 /* Note that we don't need to be called with mode_config.lock here
3883 * as our list of CRTC objects is static for the lifetime of the
3884 * device and so cannot disappear as we iterate. Similarly, we can
3885 * happily treat the predicates as racy, atomic checks as userspace
3886 * cannot claim and pin a new fb without at least acquring the
3887 * struct_mutex and so serialising with us.
3888 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003889 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003890 if (atomic_read(&crtc->unpin_work_count) == 0)
3891 continue;
3892
3893 if (crtc->unpin_work)
3894 intel_wait_for_vblank(dev, crtc->pipe);
3895
3896 return true;
3897 }
3898
3899 return false;
3900}
3901
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003902static void page_flip_completed(struct intel_crtc *intel_crtc)
3903{
3904 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3905 struct intel_unpin_work *work = intel_crtc->unpin_work;
3906
3907 /* ensure that the unpin work is consistent wrt ->pending. */
3908 smp_rmb();
3909 intel_crtc->unpin_work = NULL;
3910
3911 if (work->event)
3912 drm_send_vblank_event(intel_crtc->base.dev,
3913 intel_crtc->pipe,
3914 work->event);
3915
3916 drm_crtc_vblank_put(&intel_crtc->base);
3917
3918 wake_up_all(&dev_priv->pending_flip_queue);
3919 queue_work(dev_priv->wq, &work->work);
3920
3921 trace_i915_flip_complete(intel_crtc->plane,
3922 work->pending_flip_obj);
3923}
3924
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003925void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003926{
Chris Wilson0f911282012-04-17 10:05:38 +01003927 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003928 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003929
Daniel Vetter2c10d572012-12-20 21:24:07 +01003930 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003931 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3932 !intel_crtc_has_pending_flip(crtc),
3933 60*HZ) == 0)) {
3934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003935
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003936 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003937 if (intel_crtc->unpin_work) {
3938 WARN_ONCE(1, "Removing stuck page flip\n");
3939 page_flip_completed(intel_crtc);
3940 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003941 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003942 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003943
Chris Wilson975d5682014-08-20 13:13:34 +01003944 if (crtc->primary->fb) {
3945 mutex_lock(&dev->struct_mutex);
3946 intel_finish_fb(crtc->primary->fb);
3947 mutex_unlock(&dev->struct_mutex);
3948 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003949}
3950
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003951/* Program iCLKIP clock to the desired frequency */
3952static void lpt_program_iclkip(struct drm_crtc *crtc)
3953{
3954 struct drm_device *dev = crtc->dev;
3955 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003956 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003957 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3958 u32 temp;
3959
Ville Syrjäläa5805162015-05-26 20:42:30 +03003960 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003961
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003962 /* It is necessary to ungate the pixclk gate prior to programming
3963 * the divisors, and gate it back when it is done.
3964 */
3965 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3966
3967 /* Disable SSCCTL */
3968 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003969 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3970 SBI_SSCCTL_DISABLE,
3971 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003972
3973 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003974 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003975 auxdiv = 1;
3976 divsel = 0x41;
3977 phaseinc = 0x20;
3978 } else {
3979 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003980 * but the adjusted_mode->crtc_clock in in KHz. To get the
3981 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003982 * convert the virtual clock precision to KHz here for higher
3983 * precision.
3984 */
3985 u32 iclk_virtual_root_freq = 172800 * 1000;
3986 u32 iclk_pi_range = 64;
3987 u32 desired_divisor, msb_divisor_value, pi_value;
3988
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003989 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003990 msb_divisor_value = desired_divisor / iclk_pi_range;
3991 pi_value = desired_divisor % iclk_pi_range;
3992
3993 auxdiv = 0;
3994 divsel = msb_divisor_value - 2;
3995 phaseinc = pi_value;
3996 }
3997
3998 /* This should not happen with any sane values */
3999 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4000 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4001 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4002 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4003
4004 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004005 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004006 auxdiv,
4007 divsel,
4008 phasedir,
4009 phaseinc);
4010
4011 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004012 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004013 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4014 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4015 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4016 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4017 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4018 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004019 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004020
4021 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004022 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004023 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4024 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004025 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004026
4027 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004028 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004029 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004030 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004031
4032 /* Wait for initialization time */
4033 udelay(24);
4034
4035 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004036
Ville Syrjäläa5805162015-05-26 20:42:30 +03004037 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004038}
4039
Daniel Vetter275f01b22013-05-03 11:49:47 +02004040static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4041 enum pipe pch_transcoder)
4042{
4043 struct drm_device *dev = crtc->base.dev;
4044 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004045 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004046
4047 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4048 I915_READ(HTOTAL(cpu_transcoder)));
4049 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4050 I915_READ(HBLANK(cpu_transcoder)));
4051 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4052 I915_READ(HSYNC(cpu_transcoder)));
4053
4054 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4055 I915_READ(VTOTAL(cpu_transcoder)));
4056 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4057 I915_READ(VBLANK(cpu_transcoder)));
4058 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4059 I915_READ(VSYNC(cpu_transcoder)));
4060 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4061 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4062}
4063
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004064static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004065{
4066 struct drm_i915_private *dev_priv = dev->dev_private;
4067 uint32_t temp;
4068
4069 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004070 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004071 return;
4072
4073 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4074 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4075
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004076 temp &= ~FDI_BC_BIFURCATION_SELECT;
4077 if (enable)
4078 temp |= FDI_BC_BIFURCATION_SELECT;
4079
4080 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004081 I915_WRITE(SOUTH_CHICKEN1, temp);
4082 POSTING_READ(SOUTH_CHICKEN1);
4083}
4084
4085static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4086{
4087 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004088
4089 switch (intel_crtc->pipe) {
4090 case PIPE_A:
4091 break;
4092 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004093 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004094 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004095 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004096 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004097
4098 break;
4099 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004100 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004101
4102 break;
4103 default:
4104 BUG();
4105 }
4106}
4107
Jesse Barnesf67a5592011-01-05 10:31:48 -08004108/*
4109 * Enable PCH resources required for PCH ports:
4110 * - PCH PLLs
4111 * - FDI training & RX/TX
4112 * - update transcoder timings
4113 * - DP transcoding bits
4114 * - transcoder
4115 */
4116static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004117{
4118 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004119 struct drm_i915_private *dev_priv = dev->dev_private;
4120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4121 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004122 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004123
Daniel Vetterab9412b2013-05-03 11:49:46 +02004124 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004125
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004126 if (IS_IVYBRIDGE(dev))
4127 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4128
Daniel Vettercd986ab2012-10-26 10:58:12 +02004129 /* Write the TU size bits before fdi link training, so that error
4130 * detection works. */
4131 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4132 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4133
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004134 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004135 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004136
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004137 /* We need to program the right clock selection before writing the pixel
4138 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004139 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004140 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004141
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004142 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004143 temp |= TRANS_DPLL_ENABLE(pipe);
4144 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004145 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004146 temp |= sel;
4147 else
4148 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004149 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004150 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004152 /* XXX: pch pll's can be enabled any time before we enable the PCH
4153 * transcoder, and we actually should do this to not upset any PCH
4154 * transcoder that already use the clock when we share it.
4155 *
4156 * Note that enable_shared_dpll tries to do the right thing, but
4157 * get_shared_dpll unconditionally resets the pll - we need that to have
4158 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004159 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004160
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004161 /* set transcoder timing, panel must allow it */
4162 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004163 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004165 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004166
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004167 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004168 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004169 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004170 reg = TRANS_DP_CTL(pipe);
4171 temp = I915_READ(reg);
4172 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004173 TRANS_DP_SYNC_MASK |
4174 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004175 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004176 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004177
4178 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004179 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004180 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004181 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004182
4183 switch (intel_trans_dp_port_sel(crtc)) {
4184 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004185 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186 break;
4187 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004189 break;
4190 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004191 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004192 break;
4193 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004194 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195 }
4196
Chris Wilson5eddb702010-09-11 13:48:45 +01004197 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004198 }
4199
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004200 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004201}
4202
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004203static void lpt_pch_enable(struct drm_crtc *crtc)
4204{
4205 struct drm_device *dev = crtc->dev;
4206 struct drm_i915_private *dev_priv = dev->dev_private;
4207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004208 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004209
Daniel Vetterab9412b2013-05-03 11:49:46 +02004210 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004211
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004212 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004213
Paulo Zanoni0540e482012-10-31 18:12:40 -02004214 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004215 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004216
Paulo Zanoni937bb612012-10-31 18:12:47 -02004217 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004218}
4219
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004220struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4221 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004222{
Daniel Vettere2b78262013-06-07 23:10:03 +02004223 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004224 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004225 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004226 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004227
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004228 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4229
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004230 if (HAS_PCH_IBX(dev_priv->dev)) {
4231 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004232 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004233 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004234
Daniel Vetter46edb022013-06-05 13:34:12 +02004235 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4236 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004237
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004238 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004239
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004240 goto found;
4241 }
4242
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304243 if (IS_BROXTON(dev_priv->dev)) {
4244 /* PLL is attached to port in bxt */
4245 struct intel_encoder *encoder;
4246 struct intel_digital_port *intel_dig_port;
4247
4248 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4249 if (WARN_ON(!encoder))
4250 return NULL;
4251
4252 intel_dig_port = enc_to_dig_port(&encoder->base);
4253 /* 1:1 mapping between ports and PLLs */
4254 i = (enum intel_dpll_id)intel_dig_port->port;
4255 pll = &dev_priv->shared_dplls[i];
4256 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4257 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004258 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304259
4260 goto found;
4261 }
4262
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004263 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4264 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004265
4266 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004267 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004268 continue;
4269
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004270 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004271 &shared_dpll[i].hw_state,
4272 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004273 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004274 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004275 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004276 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004277 goto found;
4278 }
4279 }
4280
4281 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004282 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4283 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004284 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004285 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4286 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004287 goto found;
4288 }
4289 }
4290
4291 return NULL;
4292
4293found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004294 if (shared_dpll[i].crtc_mask == 0)
4295 shared_dpll[i].hw_state =
4296 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004297
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004298 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004299 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4300 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004301
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004302 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004303
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004304 return pll;
4305}
4306
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004307static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004308{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004309 struct drm_i915_private *dev_priv = to_i915(state->dev);
4310 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004311 struct intel_shared_dpll *pll;
4312 enum intel_dpll_id i;
4313
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004314 if (!to_intel_atomic_state(state)->dpll_set)
4315 return;
4316
4317 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004318 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4319 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004320 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004321 }
4322}
4323
Daniel Vettera1520312013-05-03 11:49:50 +02004324static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004325{
4326 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004327 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004328 u32 temp;
4329
4330 temp = I915_READ(dslreg);
4331 udelay(500);
4332 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004333 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004334 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004335 }
4336}
4337
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004338static int
4339skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4340 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4341 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004342{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004343 struct intel_crtc_scaler_state *scaler_state =
4344 &crtc_state->scaler_state;
4345 struct intel_crtc *intel_crtc =
4346 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004347 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004348
4349 need_scaling = intel_rotation_90_or_270(rotation) ?
4350 (src_h != dst_w || src_w != dst_h):
4351 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004352
4353 /*
4354 * if plane is being disabled or scaler is no more required or force detach
4355 * - free scaler binded to this plane/crtc
4356 * - in order to do this, update crtc->scaler_usage
4357 *
4358 * Here scaler state in crtc_state is set free so that
4359 * scaler can be assigned to other user. Actual register
4360 * update to free the scaler is done in plane/panel-fit programming.
4361 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4362 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004363 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004364 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004365 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004366 scaler_state->scalers[*scaler_id].in_use = 0;
4367
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004368 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4369 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4370 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004371 scaler_state->scaler_users);
4372 *scaler_id = -1;
4373 }
4374 return 0;
4375 }
4376
4377 /* range checks */
4378 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4379 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4380
4381 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4382 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004383 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004384 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004385 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004386 return -EINVAL;
4387 }
4388
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004389 /* mark this plane as a scaler user in crtc_state */
4390 scaler_state->scaler_users |= (1 << scaler_user);
4391 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4392 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4393 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4394 scaler_state->scaler_users);
4395
4396 return 0;
4397}
4398
4399/**
4400 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4401 *
4402 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004403 *
4404 * Return
4405 * 0 - scaler_usage updated successfully
4406 * error - requested scaling cannot be supported or other error condition
4407 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004408int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004409{
4410 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004411 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004412
4413 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4414 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4415
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004416 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004417 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4418 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004419 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004420}
4421
4422/**
4423 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4424 *
4425 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004426 * @plane_state: atomic plane state to update
4427 *
4428 * Return
4429 * 0 - scaler_usage updated successfully
4430 * error - requested scaling cannot be supported or other error condition
4431 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004432static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4433 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004434{
4435
4436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004437 struct intel_plane *intel_plane =
4438 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004439 struct drm_framebuffer *fb = plane_state->base.fb;
4440 int ret;
4441
4442 bool force_detach = !fb || !plane_state->visible;
4443
4444 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4445 intel_plane->base.base.id, intel_crtc->pipe,
4446 drm_plane_index(&intel_plane->base));
4447
4448 ret = skl_update_scaler(crtc_state, force_detach,
4449 drm_plane_index(&intel_plane->base),
4450 &plane_state->scaler_id,
4451 plane_state->base.rotation,
4452 drm_rect_width(&plane_state->src) >> 16,
4453 drm_rect_height(&plane_state->src) >> 16,
4454 drm_rect_width(&plane_state->dst),
4455 drm_rect_height(&plane_state->dst));
4456
4457 if (ret || plane_state->scaler_id < 0)
4458 return ret;
4459
Chandra Kondurua1b22782015-04-07 15:28:45 -07004460 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004461 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004462 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004463 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004464 return -EINVAL;
4465 }
4466
4467 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004468 switch (fb->pixel_format) {
4469 case DRM_FORMAT_RGB565:
4470 case DRM_FORMAT_XBGR8888:
4471 case DRM_FORMAT_XRGB8888:
4472 case DRM_FORMAT_ABGR8888:
4473 case DRM_FORMAT_ARGB8888:
4474 case DRM_FORMAT_XRGB2101010:
4475 case DRM_FORMAT_XBGR2101010:
4476 case DRM_FORMAT_YUYV:
4477 case DRM_FORMAT_YVYU:
4478 case DRM_FORMAT_UYVY:
4479 case DRM_FORMAT_VYUY:
4480 break;
4481 default:
4482 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4483 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4484 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004485 }
4486
Chandra Kondurua1b22782015-04-07 15:28:45 -07004487 return 0;
4488}
4489
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004490static void skylake_scaler_disable(struct intel_crtc *crtc)
4491{
4492 int i;
4493
4494 for (i = 0; i < crtc->num_scalers; i++)
4495 skl_detach_scaler(crtc, i);
4496}
4497
4498static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004499{
4500 struct drm_device *dev = crtc->base.dev;
4501 struct drm_i915_private *dev_priv = dev->dev_private;
4502 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004503 struct intel_crtc_scaler_state *scaler_state =
4504 &crtc->config->scaler_state;
4505
4506 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4507
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004508 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004509 int id;
4510
4511 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4512 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4513 return;
4514 }
4515
4516 id = scaler_state->scaler_id;
4517 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4518 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4519 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4520 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4521
4522 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004523 }
4524}
4525
Jesse Barnesb074cec2013-04-25 12:55:02 -07004526static void ironlake_pfit_enable(struct intel_crtc *crtc)
4527{
4528 struct drm_device *dev = crtc->base.dev;
4529 struct drm_i915_private *dev_priv = dev->dev_private;
4530 int pipe = crtc->pipe;
4531
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004532 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004533 /* Force use of hard-coded filter coefficients
4534 * as some pre-programmed values are broken,
4535 * e.g. x201.
4536 */
4537 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4538 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4539 PF_PIPE_SEL_IVB(pipe));
4540 else
4541 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004542 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4543 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004544 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004545}
4546
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004547void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004548{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004549 struct drm_device *dev = crtc->base.dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004551
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004552 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004553 return;
4554
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004555 /* We can only enable IPS after we enable a plane and wait for a vblank */
4556 intel_wait_for_vblank(dev, crtc->pipe);
4557
Paulo Zanonid77e4532013-09-24 13:52:55 -03004558 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004559 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004560 mutex_lock(&dev_priv->rps.hw_lock);
4561 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4562 mutex_unlock(&dev_priv->rps.hw_lock);
4563 /* Quoting Art Runyan: "its not safe to expect any particular
4564 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004565 * mailbox." Moreover, the mailbox may return a bogus state,
4566 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004567 */
4568 } else {
4569 I915_WRITE(IPS_CTL, IPS_ENABLE);
4570 /* The bit only becomes 1 in the next vblank, so this wait here
4571 * is essentially intel_wait_for_vblank. If we don't have this
4572 * and don't wait for vblanks until the end of crtc_enable, then
4573 * the HW state readout code will complain that the expected
4574 * IPS_CTL value is not the one we read. */
4575 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4576 DRM_ERROR("Timed out waiting for IPS enable\n");
4577 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004578}
4579
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004580void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004581{
4582 struct drm_device *dev = crtc->base.dev;
4583 struct drm_i915_private *dev_priv = dev->dev_private;
4584
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004585 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004586 return;
4587
4588 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004589 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004590 mutex_lock(&dev_priv->rps.hw_lock);
4591 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4592 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004593 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4594 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4595 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004596 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004597 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004598 POSTING_READ(IPS_CTL);
4599 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004600
4601 /* We need to wait for a vblank before we can disable the plane. */
4602 intel_wait_for_vblank(dev, crtc->pipe);
4603}
4604
4605/** Loads the palette/gamma unit for the CRTC with the prepared values */
4606static void intel_crtc_load_lut(struct drm_crtc *crtc)
4607{
4608 struct drm_device *dev = crtc->dev;
4609 struct drm_i915_private *dev_priv = dev->dev_private;
4610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4611 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004612 int i;
4613 bool reenable_ips = false;
4614
4615 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004616 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004617 return;
4618
Imre Deak50360402015-01-16 00:55:16 -08004619 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004620 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004621 assert_dsi_pll_enabled(dev_priv);
4622 else
4623 assert_pll_enabled(dev_priv, pipe);
4624 }
4625
Paulo Zanonid77e4532013-09-24 13:52:55 -03004626 /* Workaround : Do not read or write the pipe palette/gamma data while
4627 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4628 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004629 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004630 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4631 GAMMA_MODE_MODE_SPLIT)) {
4632 hsw_disable_ips(intel_crtc);
4633 reenable_ips = true;
4634 }
4635
4636 for (i = 0; i < 256; i++) {
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004637 u32 palreg;
4638
4639 if (HAS_GMCH_DISPLAY(dev))
4640 palreg = PALETTE(pipe, i);
4641 else
4642 palreg = LGC_PALETTE(pipe, i);
4643
4644 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004645 (intel_crtc->lut_r[i] << 16) |
4646 (intel_crtc->lut_g[i] << 8) |
4647 intel_crtc->lut_b[i]);
4648 }
4649
4650 if (reenable_ips)
4651 hsw_enable_ips(intel_crtc);
4652}
4653
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004654static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004655{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004656 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004657 struct drm_device *dev = intel_crtc->base.dev;
4658 struct drm_i915_private *dev_priv = dev->dev_private;
4659
4660 mutex_lock(&dev->struct_mutex);
4661 dev_priv->mm.interruptible = false;
4662 (void) intel_overlay_switch_off(intel_crtc->overlay);
4663 dev_priv->mm.interruptible = true;
4664 mutex_unlock(&dev->struct_mutex);
4665 }
4666
4667 /* Let userspace switch the overlay on again. In most cases userspace
4668 * has to recompute where to put it anyway.
4669 */
4670}
4671
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004672/**
4673 * intel_post_enable_primary - Perform operations after enabling primary plane
4674 * @crtc: the CRTC whose primary plane was just enabled
4675 *
4676 * Performs potentially sleeping operations that must be done after the primary
4677 * plane is enabled, such as updating FBC and IPS. Note that this may be
4678 * called due to an explicit primary plane update, or due to an implicit
4679 * re-enable that is caused when a sprite plane is updated to no longer
4680 * completely hide the primary plane.
4681 */
4682static void
4683intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004684{
4685 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004686 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4688 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004689
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004690 /*
4691 * BDW signals flip done immediately if the plane
4692 * is disabled, even if the plane enable is already
4693 * armed to occur at the next vblank :(
4694 */
4695 if (IS_BROADWELL(dev))
4696 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004697
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004698 /*
4699 * FIXME IPS should be fine as long as one plane is
4700 * enabled, but in practice it seems to have problems
4701 * when going from primary only to sprite only and vice
4702 * versa.
4703 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004704 hsw_enable_ips(intel_crtc);
4705
Daniel Vetterf99d7062014-06-19 16:01:59 +02004706 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004707 * Gen2 reports pipe underruns whenever all planes are disabled.
4708 * So don't enable underrun reporting before at least some planes
4709 * are enabled.
4710 * FIXME: Need to fix the logic to work when we turn off all planes
4711 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004712 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004713 if (IS_GEN2(dev))
4714 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4715
4716 /* Underruns don't raise interrupts, so check manually. */
4717 if (HAS_GMCH_DISPLAY(dev))
4718 i9xx_check_fifo_underruns(dev_priv);
4719}
4720
4721/**
4722 * intel_pre_disable_primary - Perform operations before disabling primary plane
4723 * @crtc: the CRTC whose primary plane is to be disabled
4724 *
4725 * Performs potentially sleeping operations that must be done before the
4726 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4727 * be called due to an explicit primary plane update, or due to an implicit
4728 * disable that is caused when a sprite plane completely hides the primary
4729 * plane.
4730 */
4731static void
4732intel_pre_disable_primary(struct drm_crtc *crtc)
4733{
4734 struct drm_device *dev = crtc->dev;
4735 struct drm_i915_private *dev_priv = dev->dev_private;
4736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4737 int pipe = intel_crtc->pipe;
4738
4739 /*
4740 * Gen2 reports pipe underruns whenever all planes are disabled.
4741 * So diasble underrun reporting before all the planes get disabled.
4742 * FIXME: Need to fix the logic to work when we turn off all planes
4743 * but leave the pipe running.
4744 */
4745 if (IS_GEN2(dev))
4746 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4747
4748 /*
4749 * Vblank time updates from the shadow to live plane control register
4750 * are blocked if the memory self-refresh mode is active at that
4751 * moment. So to make sure the plane gets truly disabled, disable
4752 * first the self-refresh mode. The self-refresh enable bit in turn
4753 * will be checked/applied by the HW only at the next frame start
4754 * event which is after the vblank start event, so we need to have a
4755 * wait-for-vblank between disabling the plane and the pipe.
4756 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004757 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004758 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004759 dev_priv->wm.vlv.cxsr = false;
4760 intel_wait_for_vblank(dev, pipe);
4761 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004762
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004763 /*
4764 * FIXME IPS should be fine as long as one plane is
4765 * enabled, but in practice it seems to have problems
4766 * when going from primary only to sprite only and vice
4767 * versa.
4768 */
4769 hsw_disable_ips(intel_crtc);
4770}
4771
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004772static void intel_post_plane_update(struct intel_crtc *crtc)
4773{
4774 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4775 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004776 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2791a162015-10-09 18:22:43 -03004777 struct drm_plane *plane;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004778
4779 if (atomic->wait_vblank)
4780 intel_wait_for_vblank(dev, crtc->pipe);
4781
4782 intel_frontbuffer_flip(dev, atomic->fb_bits);
4783
Ville Syrjälä852eb002015-06-24 22:00:07 +03004784 if (atomic->disable_cxsr)
4785 crtc->wm.cxsr_allowed = true;
4786
Ville Syrjäläf015c552015-06-24 22:00:02 +03004787 if (crtc->atomic.update_wm_post)
4788 intel_update_watermarks(&crtc->base);
4789
Paulo Zanonic80ac852015-07-02 19:25:13 -03004790 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004791 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004792
4793 if (atomic->post_enable_primary)
4794 intel_post_enable_primary(&crtc->base);
4795
Paulo Zanoni2791a162015-10-09 18:22:43 -03004796 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4797 intel_update_sprite_watermarks(plane, &crtc->base,
4798 0, 0, 0, false, false);
4799
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004800 memset(atomic, 0, sizeof(*atomic));
4801}
4802
4803static void intel_pre_plane_update(struct intel_crtc *crtc)
4804{
4805 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004806 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004807 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4808 struct drm_plane *p;
4809
4810 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004811 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4812 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004813
4814 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004815 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4816 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004817 mutex_unlock(&dev->struct_mutex);
4818 }
4819
4820 if (atomic->wait_for_flips)
4821 intel_crtc_wait_for_pending_flips(&crtc->base);
4822
Paulo Zanonic80ac852015-07-02 19:25:13 -03004823 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004824 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004825
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004826 if (crtc->atomic.disable_ips)
4827 hsw_disable_ips(crtc);
4828
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004829 if (atomic->pre_disable_primary)
4830 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004831
4832 if (atomic->disable_cxsr) {
4833 crtc->wm.cxsr_allowed = false;
4834 intel_set_memory_cxsr(dev_priv, false);
4835 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004836}
4837
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004838static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004839{
4840 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004842 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004843 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004844
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004845 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004846
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004847 drm_for_each_plane_mask(p, dev, plane_mask)
4848 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004849
Daniel Vetterf99d7062014-06-19 16:01:59 +02004850 /*
4851 * FIXME: Once we grow proper nuclear flip support out of this we need
4852 * to compute the mask of flip planes precisely. For the time being
4853 * consider this a flip to a NULL plane.
4854 */
4855 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004856}
4857
Jesse Barnesf67a5592011-01-05 10:31:48 -08004858static void ironlake_crtc_enable(struct drm_crtc *crtc)
4859{
4860 struct drm_device *dev = crtc->dev;
4861 struct drm_i915_private *dev_priv = dev->dev_private;
4862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004863 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004864 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004866 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867 return;
4868
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004869 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004870 intel_prepare_shared_dpll(intel_crtc);
4871
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004872 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304873 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004874
4875 intel_set_pipe_timings(intel_crtc);
4876
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004877 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004878 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004879 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004880 }
4881
4882 ironlake_set_pipeconf(crtc);
4883
Jesse Barnesf67a5592011-01-05 10:31:48 -08004884 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004885
Daniel Vettera72e4c92014-09-30 10:56:47 +02004886 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4887 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004888
Daniel Vetterf6736a12013-06-05 13:34:30 +02004889 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004890 if (encoder->pre_enable)
4891 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004892
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004893 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004894 /* Note: FDI PLL enabling _must_ be done before we enable the
4895 * cpu pipes, hence this is separate from all the other fdi/pch
4896 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004897 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004898 } else {
4899 assert_fdi_tx_disabled(dev_priv, pipe);
4900 assert_fdi_rx_disabled(dev_priv, pipe);
4901 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004902
Jesse Barnesb074cec2013-04-25 12:55:02 -07004903 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004904
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004905 /*
4906 * On ILK+ LUT must be loaded before the pipe is running but with
4907 * clocks enabled
4908 */
4909 intel_crtc_load_lut(crtc);
4910
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004911 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004912 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004913
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004914 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004915 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004916
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004917 assert_vblank_disabled(crtc);
4918 drm_crtc_vblank_on(crtc);
4919
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004920 for_each_encoder_on_crtc(dev, crtc, encoder)
4921 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004922
4923 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004924 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004925}
4926
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004927/* IPS only exists on ULT machines and is tied to pipe A. */
4928static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4929{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004930 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004931}
4932
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004933static void haswell_crtc_enable(struct drm_crtc *crtc)
4934{
4935 struct drm_device *dev = crtc->dev;
4936 struct drm_i915_private *dev_priv = dev->dev_private;
4937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4938 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004939 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4940 struct intel_crtc_state *pipe_config =
4941 to_intel_crtc_state(crtc->state);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304942 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004943
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004944 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004945 return;
4946
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004947 if (intel_crtc_to_shared_dpll(intel_crtc))
4948 intel_enable_shared_dpll(intel_crtc);
4949
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004950 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304951 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004952
4953 intel_set_pipe_timings(intel_crtc);
4954
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004955 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4956 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4957 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004958 }
4959
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004960 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004961 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004962 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004963 }
4964
4965 haswell_set_pipeconf(crtc);
4966
4967 intel_set_pipe_csc(crtc);
4968
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004969 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004970
Daniel Vettera72e4c92014-09-30 10:56:47 +02004971 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304972 for_each_encoder_on_crtc(dev, crtc, encoder) {
4973 if (encoder->pre_pll_enable)
4974 encoder->pre_pll_enable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004975 if (encoder->pre_enable)
4976 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304977 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004978
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004979 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004980 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4981 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004982 dev_priv->display.fdi_link_train(crtc);
4983 }
4984
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304985 if (!is_dsi)
4986 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004987
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004988 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004989 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004990 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004991 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004992
4993 /*
4994 * On ILK+ LUT must be loaded before the pipe is running but with
4995 * clocks enabled
4996 */
4997 intel_crtc_load_lut(crtc);
4998
Paulo Zanoni1f544382012-10-24 11:32:00 -02004999 intel_ddi_set_pipe_settings(crtc);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305000 if (!is_dsi)
5001 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005002
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005003 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005004 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005005
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005006 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005007 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005008
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305009 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
Dave Airlie0e32b392014-05-02 14:02:48 +10005010 intel_ddi_set_vc_payload_alloc(crtc, true);
5011
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005012 assert_vblank_disabled(crtc);
5013 drm_crtc_vblank_on(crtc);
5014
Jani Nikula8807e552013-08-30 19:40:32 +03005015 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005016 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005017 intel_opregion_notify_encoder(encoder, true);
5018 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005019
Paulo Zanonie4916942013-09-20 16:21:19 -03005020 /* If we change the relative order between pipe/planes enabling, we need
5021 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005022 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5023 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5024 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5025 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5026 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005027}
5028
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005029static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005030{
5031 struct drm_device *dev = crtc->base.dev;
5032 struct drm_i915_private *dev_priv = dev->dev_private;
5033 int pipe = crtc->pipe;
5034
5035 /* To avoid upsetting the power well on haswell only disable the pfit if
5036 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005037 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005038 I915_WRITE(PF_CTL(pipe), 0);
5039 I915_WRITE(PF_WIN_POS(pipe), 0);
5040 I915_WRITE(PF_WIN_SZ(pipe), 0);
5041 }
5042}
5043
Jesse Barnes6be4a602010-09-10 10:26:01 -07005044static void ironlake_crtc_disable(struct drm_crtc *crtc)
5045{
5046 struct drm_device *dev = crtc->dev;
5047 struct drm_i915_private *dev_priv = dev->dev_private;
5048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005049 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005050 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005051 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005052
Daniel Vetterea9d7582012-07-10 10:42:52 +02005053 for_each_encoder_on_crtc(dev, crtc, encoder)
5054 encoder->disable(encoder);
5055
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005056 drm_crtc_vblank_off(crtc);
5057 assert_vblank_disabled(crtc);
5058
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005059 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005060 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005061
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005062 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005063
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005064 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005065
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005066 if (intel_crtc->config->has_pch_encoder)
5067 ironlake_fdi_disable(crtc);
5068
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005069 for_each_encoder_on_crtc(dev, crtc, encoder)
5070 if (encoder->post_disable)
5071 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005072
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005073 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005074 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005075
Daniel Vetterd925c592013-06-05 13:34:04 +02005076 if (HAS_PCH_CPT(dev)) {
5077 /* disable TRANS_DP_CTL */
5078 reg = TRANS_DP_CTL(pipe);
5079 temp = I915_READ(reg);
5080 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5081 TRANS_DP_PORT_SEL_MASK);
5082 temp |= TRANS_DP_PORT_SEL_NONE;
5083 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005084
Daniel Vetterd925c592013-06-05 13:34:04 +02005085 /* disable DPLL_SEL */
5086 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005087 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005088 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005089 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005090
Daniel Vetterd925c592013-06-05 13:34:04 +02005091 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005092 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005093}
5094
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005095static void haswell_crtc_disable(struct drm_crtc *crtc)
5096{
5097 struct drm_device *dev = crtc->dev;
5098 struct drm_i915_private *dev_priv = dev->dev_private;
5099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5100 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005101 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305102 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005103
Jani Nikula8807e552013-08-30 19:40:32 +03005104 for_each_encoder_on_crtc(dev, crtc, encoder) {
5105 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005106 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005107 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005108
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005109 drm_crtc_vblank_off(crtc);
5110 assert_vblank_disabled(crtc);
5111
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005112 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005113 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5114 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005115 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005116
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005117 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005118 intel_ddi_set_vc_payload_alloc(crtc, false);
5119
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305120 if (!is_dsi)
5121 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005122
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005123 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005124 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005125 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005126 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005127
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305128 if (!is_dsi)
5129 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005130
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005131 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005132 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005133 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005134 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005135
Imre Deak97b040a2014-06-25 22:01:50 +03005136 for_each_encoder_on_crtc(dev, crtc, encoder)
5137 if (encoder->post_disable)
5138 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005139}
5140
Jesse Barnes2dd24552013-04-25 12:55:01 -07005141static void i9xx_pfit_enable(struct intel_crtc *crtc)
5142{
5143 struct drm_device *dev = crtc->base.dev;
5144 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005145 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005146
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005147 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005148 return;
5149
Daniel Vetterc0b03412013-05-28 12:05:54 +02005150 /*
5151 * The panel fitter should only be adjusted whilst the pipe is disabled,
5152 * according to register description and PRM.
5153 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005154 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5155 assert_pipe_disabled(dev_priv, crtc->pipe);
5156
Jesse Barnesb074cec2013-04-25 12:55:02 -07005157 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5158 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005159
5160 /* Border color in case we don't scale up to the full screen. Black by
5161 * default, change to something else for debugging. */
5162 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005163}
5164
Dave Airlied05410f2014-06-05 13:22:59 +10005165static enum intel_display_power_domain port_to_power_domain(enum port port)
5166{
5167 switch (port) {
5168 case PORT_A:
5169 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5170 case PORT_B:
5171 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5172 case PORT_C:
5173 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5174 case PORT_D:
5175 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005176 case PORT_E:
5177 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005178 default:
5179 WARN_ON_ONCE(1);
5180 return POWER_DOMAIN_PORT_OTHER;
5181 }
5182}
5183
Imre Deak77d22dc2014-03-05 16:20:52 +02005184#define for_each_power_domain(domain, mask) \
5185 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5186 if ((1 << (domain)) & (mask))
5187
Imre Deak319be8a2014-03-04 19:22:57 +02005188enum intel_display_power_domain
5189intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005190{
Imre Deak319be8a2014-03-04 19:22:57 +02005191 struct drm_device *dev = intel_encoder->base.dev;
5192 struct intel_digital_port *intel_dig_port;
5193
5194 switch (intel_encoder->type) {
5195 case INTEL_OUTPUT_UNKNOWN:
5196 /* Only DDI platforms should ever use this output type */
5197 WARN_ON_ONCE(!HAS_DDI(dev));
5198 case INTEL_OUTPUT_DISPLAYPORT:
5199 case INTEL_OUTPUT_HDMI:
5200 case INTEL_OUTPUT_EDP:
5201 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005202 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005203 case INTEL_OUTPUT_DP_MST:
5204 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5205 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005206 case INTEL_OUTPUT_ANALOG:
5207 return POWER_DOMAIN_PORT_CRT;
5208 case INTEL_OUTPUT_DSI:
5209 return POWER_DOMAIN_PORT_DSI;
5210 default:
5211 return POWER_DOMAIN_PORT_OTHER;
5212 }
5213}
5214
5215static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5216{
5217 struct drm_device *dev = crtc->dev;
5218 struct intel_encoder *intel_encoder;
5219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5220 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005221 unsigned long mask;
5222 enum transcoder transcoder;
5223
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005224 if (!crtc->state->active)
5225 return 0;
5226
Imre Deak77d22dc2014-03-05 16:20:52 +02005227 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5228
5229 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5230 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005231 if (intel_crtc->config->pch_pfit.enabled ||
5232 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005233 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5234
Imre Deak319be8a2014-03-04 19:22:57 +02005235 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5236 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5237
Imre Deak77d22dc2014-03-05 16:20:52 +02005238 return mask;
5239}
5240
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005241static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5242{
5243 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5245 enum intel_display_power_domain domain;
5246 unsigned long domains, new_domains, old_domains;
5247
5248 old_domains = intel_crtc->enabled_power_domains;
5249 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5250
5251 domains = new_domains & ~old_domains;
5252
5253 for_each_power_domain(domain, domains)
5254 intel_display_power_get(dev_priv, domain);
5255
5256 return old_domains & ~new_domains;
5257}
5258
5259static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5260 unsigned long domains)
5261{
5262 enum intel_display_power_domain domain;
5263
5264 for_each_power_domain(domain, domains)
5265 intel_display_power_put(dev_priv, domain);
5266}
5267
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005268static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005269{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005270 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005271 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005272 unsigned long put_domains[I915_MAX_PIPES] = {};
5273 struct drm_crtc_state *crtc_state;
5274 struct drm_crtc *crtc;
5275 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005276
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005277 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5278 if (needs_modeset(crtc->state))
5279 put_domains[to_intel_crtc(crtc)->pipe] =
5280 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005281 }
5282
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005283 if (dev_priv->display.modeset_commit_cdclk) {
5284 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5285
5286 if (cdclk != dev_priv->cdclk_freq &&
5287 !WARN_ON(!state->allow_modeset))
5288 dev_priv->display.modeset_commit_cdclk(state);
5289 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005290
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005291 for (i = 0; i < I915_MAX_PIPES; i++)
5292 if (put_domains[i])
5293 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005294}
5295
Mika Kaholaadafdc62015-08-18 14:36:59 +03005296static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5297{
5298 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5299
5300 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5301 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5302 return max_cdclk_freq;
5303 else if (IS_CHERRYVIEW(dev_priv))
5304 return max_cdclk_freq*95/100;
5305 else if (INTEL_INFO(dev_priv)->gen < 4)
5306 return 2*max_cdclk_freq*90/100;
5307 else
5308 return max_cdclk_freq*90/100;
5309}
5310
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005311static void intel_update_max_cdclk(struct drm_device *dev)
5312{
5313 struct drm_i915_private *dev_priv = dev->dev_private;
5314
5315 if (IS_SKYLAKE(dev)) {
5316 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5317
5318 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5319 dev_priv->max_cdclk_freq = 675000;
5320 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5321 dev_priv->max_cdclk_freq = 540000;
5322 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5323 dev_priv->max_cdclk_freq = 450000;
5324 else
5325 dev_priv->max_cdclk_freq = 337500;
5326 } else if (IS_BROADWELL(dev)) {
5327 /*
5328 * FIXME with extra cooling we can allow
5329 * 540 MHz for ULX and 675 Mhz for ULT.
5330 * How can we know if extra cooling is
5331 * available? PCI ID, VTB, something else?
5332 */
5333 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5334 dev_priv->max_cdclk_freq = 450000;
5335 else if (IS_BDW_ULX(dev))
5336 dev_priv->max_cdclk_freq = 450000;
5337 else if (IS_BDW_ULT(dev))
5338 dev_priv->max_cdclk_freq = 540000;
5339 else
5340 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005341 } else if (IS_CHERRYVIEW(dev)) {
5342 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005343 } else if (IS_VALLEYVIEW(dev)) {
5344 dev_priv->max_cdclk_freq = 400000;
5345 } else {
5346 /* otherwise assume cdclk is fixed */
5347 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5348 }
5349
Mika Kaholaadafdc62015-08-18 14:36:59 +03005350 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5351
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005352 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5353 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005354
5355 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5356 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005357}
5358
5359static void intel_update_cdclk(struct drm_device *dev)
5360{
5361 struct drm_i915_private *dev_priv = dev->dev_private;
5362
5363 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5364 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5365 dev_priv->cdclk_freq);
5366
5367 /*
5368 * Program the gmbus_freq based on the cdclk frequency.
5369 * BSpec erroneously claims we should aim for 4MHz, but
5370 * in fact 1MHz is the correct frequency.
5371 */
5372 if (IS_VALLEYVIEW(dev)) {
5373 /*
5374 * Program the gmbus_freq based on the cdclk frequency.
5375 * BSpec erroneously claims we should aim for 4MHz, but
5376 * in fact 1MHz is the correct frequency.
5377 */
5378 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5379 }
5380
5381 if (dev_priv->max_cdclk_freq == 0)
5382 intel_update_max_cdclk(dev);
5383}
5384
Damien Lespiau70d0c572015-06-04 18:21:29 +01005385static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305386{
5387 struct drm_i915_private *dev_priv = dev->dev_private;
5388 uint32_t divider;
5389 uint32_t ratio;
5390 uint32_t current_freq;
5391 int ret;
5392
5393 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5394 switch (frequency) {
5395 case 144000:
5396 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5397 ratio = BXT_DE_PLL_RATIO(60);
5398 break;
5399 case 288000:
5400 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5401 ratio = BXT_DE_PLL_RATIO(60);
5402 break;
5403 case 384000:
5404 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5405 ratio = BXT_DE_PLL_RATIO(60);
5406 break;
5407 case 576000:
5408 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5409 ratio = BXT_DE_PLL_RATIO(60);
5410 break;
5411 case 624000:
5412 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5413 ratio = BXT_DE_PLL_RATIO(65);
5414 break;
5415 case 19200:
5416 /*
5417 * Bypass frequency with DE PLL disabled. Init ratio, divider
5418 * to suppress GCC warning.
5419 */
5420 ratio = 0;
5421 divider = 0;
5422 break;
5423 default:
5424 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5425
5426 return;
5427 }
5428
5429 mutex_lock(&dev_priv->rps.hw_lock);
5430 /* Inform power controller of upcoming frequency change */
5431 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5432 0x80000000);
5433 mutex_unlock(&dev_priv->rps.hw_lock);
5434
5435 if (ret) {
5436 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5437 ret, frequency);
5438 return;
5439 }
5440
5441 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5442 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5443 current_freq = current_freq * 500 + 1000;
5444
5445 /*
5446 * DE PLL has to be disabled when
5447 * - setting to 19.2MHz (bypass, PLL isn't used)
5448 * - before setting to 624MHz (PLL needs toggling)
5449 * - before setting to any frequency from 624MHz (PLL needs toggling)
5450 */
5451 if (frequency == 19200 || frequency == 624000 ||
5452 current_freq == 624000) {
5453 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5454 /* Timeout 200us */
5455 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5456 1))
5457 DRM_ERROR("timout waiting for DE PLL unlock\n");
5458 }
5459
5460 if (frequency != 19200) {
5461 uint32_t val;
5462
5463 val = I915_READ(BXT_DE_PLL_CTL);
5464 val &= ~BXT_DE_PLL_RATIO_MASK;
5465 val |= ratio;
5466 I915_WRITE(BXT_DE_PLL_CTL, val);
5467
5468 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5469 /* Timeout 200us */
5470 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5471 DRM_ERROR("timeout waiting for DE PLL lock\n");
5472
5473 val = I915_READ(CDCLK_CTL);
5474 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5475 val |= divider;
5476 /*
5477 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5478 * enable otherwise.
5479 */
5480 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5481 if (frequency >= 500000)
5482 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5483
5484 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5485 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5486 val |= (frequency - 1000) / 500;
5487 I915_WRITE(CDCLK_CTL, val);
5488 }
5489
5490 mutex_lock(&dev_priv->rps.hw_lock);
5491 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5492 DIV_ROUND_UP(frequency, 25000));
5493 mutex_unlock(&dev_priv->rps.hw_lock);
5494
5495 if (ret) {
5496 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5497 ret, frequency);
5498 return;
5499 }
5500
Damien Lespiaua47871b2015-06-04 18:21:34 +01005501 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305502}
5503
5504void broxton_init_cdclk(struct drm_device *dev)
5505{
5506 struct drm_i915_private *dev_priv = dev->dev_private;
5507 uint32_t val;
5508
5509 /*
5510 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5511 * or else the reset will hang because there is no PCH to respond.
5512 * Move the handshake programming to initialization sequence.
5513 * Previously was left up to BIOS.
5514 */
5515 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5516 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5517 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5518
5519 /* Enable PG1 for cdclk */
5520 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5521
5522 /* check if cd clock is enabled */
5523 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5524 DRM_DEBUG_KMS("Display already initialized\n");
5525 return;
5526 }
5527
5528 /*
5529 * FIXME:
5530 * - The initial CDCLK needs to be read from VBT.
5531 * Need to make this change after VBT has changes for BXT.
5532 * - check if setting the max (or any) cdclk freq is really necessary
5533 * here, it belongs to modeset time
5534 */
5535 broxton_set_cdclk(dev, 624000);
5536
5537 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005538 POSTING_READ(DBUF_CTL);
5539
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305540 udelay(10);
5541
5542 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5543 DRM_ERROR("DBuf power enable timeout!\n");
5544}
5545
5546void broxton_uninit_cdclk(struct drm_device *dev)
5547{
5548 struct drm_i915_private *dev_priv = dev->dev_private;
5549
5550 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005551 POSTING_READ(DBUF_CTL);
5552
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305553 udelay(10);
5554
5555 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5556 DRM_ERROR("DBuf power disable timeout!\n");
5557
5558 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5559 broxton_set_cdclk(dev, 19200);
5560
5561 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5562}
5563
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005564static const struct skl_cdclk_entry {
5565 unsigned int freq;
5566 unsigned int vco;
5567} skl_cdclk_frequencies[] = {
5568 { .freq = 308570, .vco = 8640 },
5569 { .freq = 337500, .vco = 8100 },
5570 { .freq = 432000, .vco = 8640 },
5571 { .freq = 450000, .vco = 8100 },
5572 { .freq = 540000, .vco = 8100 },
5573 { .freq = 617140, .vco = 8640 },
5574 { .freq = 675000, .vco = 8100 },
5575};
5576
5577static unsigned int skl_cdclk_decimal(unsigned int freq)
5578{
5579 return (freq - 1000) / 500;
5580}
5581
5582static unsigned int skl_cdclk_get_vco(unsigned int freq)
5583{
5584 unsigned int i;
5585
5586 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5587 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5588
5589 if (e->freq == freq)
5590 return e->vco;
5591 }
5592
5593 return 8100;
5594}
5595
5596static void
5597skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5598{
5599 unsigned int min_freq;
5600 u32 val;
5601
5602 /* select the minimum CDCLK before enabling DPLL 0 */
5603 val = I915_READ(CDCLK_CTL);
5604 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5605 val |= CDCLK_FREQ_337_308;
5606
5607 if (required_vco == 8640)
5608 min_freq = 308570;
5609 else
5610 min_freq = 337500;
5611
5612 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5613
5614 I915_WRITE(CDCLK_CTL, val);
5615 POSTING_READ(CDCLK_CTL);
5616
5617 /*
5618 * We always enable DPLL0 with the lowest link rate possible, but still
5619 * taking into account the VCO required to operate the eDP panel at the
5620 * desired frequency. The usual DP link rates operate with a VCO of
5621 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5622 * The modeset code is responsible for the selection of the exact link
5623 * rate later on, with the constraint of choosing a frequency that
5624 * works with required_vco.
5625 */
5626 val = I915_READ(DPLL_CTRL1);
5627
5628 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5629 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5630 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5631 if (required_vco == 8640)
5632 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5633 SKL_DPLL0);
5634 else
5635 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5636 SKL_DPLL0);
5637
5638 I915_WRITE(DPLL_CTRL1, val);
5639 POSTING_READ(DPLL_CTRL1);
5640
5641 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5642
5643 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5644 DRM_ERROR("DPLL0 not locked\n");
5645}
5646
5647static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5648{
5649 int ret;
5650 u32 val;
5651
5652 /* inform PCU we want to change CDCLK */
5653 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5654 mutex_lock(&dev_priv->rps.hw_lock);
5655 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5656 mutex_unlock(&dev_priv->rps.hw_lock);
5657
5658 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5659}
5660
5661static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5662{
5663 unsigned int i;
5664
5665 for (i = 0; i < 15; i++) {
5666 if (skl_cdclk_pcu_ready(dev_priv))
5667 return true;
5668 udelay(10);
5669 }
5670
5671 return false;
5672}
5673
5674static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5675{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005676 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005677 u32 freq_select, pcu_ack;
5678
5679 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5680
5681 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5682 DRM_ERROR("failed to inform PCU about cdclk change\n");
5683 return;
5684 }
5685
5686 /* set CDCLK_CTL */
5687 switch(freq) {
5688 case 450000:
5689 case 432000:
5690 freq_select = CDCLK_FREQ_450_432;
5691 pcu_ack = 1;
5692 break;
5693 case 540000:
5694 freq_select = CDCLK_FREQ_540;
5695 pcu_ack = 2;
5696 break;
5697 case 308570:
5698 case 337500:
5699 default:
5700 freq_select = CDCLK_FREQ_337_308;
5701 pcu_ack = 0;
5702 break;
5703 case 617140:
5704 case 675000:
5705 freq_select = CDCLK_FREQ_675_617;
5706 pcu_ack = 3;
5707 break;
5708 }
5709
5710 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5711 POSTING_READ(CDCLK_CTL);
5712
5713 /* inform PCU of the change */
5714 mutex_lock(&dev_priv->rps.hw_lock);
5715 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5716 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005717
5718 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005719}
5720
5721void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5722{
5723 /* disable DBUF power */
5724 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5725 POSTING_READ(DBUF_CTL);
5726
5727 udelay(10);
5728
5729 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5730 DRM_ERROR("DBuf power disable timeout\n");
5731
Animesh Manna4e961e42015-08-26 01:36:08 +05305732 /*
5733 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5734 */
5735 if (dev_priv->csr.dmc_payload) {
5736 /* disable DPLL0 */
5737 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5738 ~LCPLL_PLL_ENABLE);
5739 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5740 DRM_ERROR("Couldn't disable DPLL0\n");
5741 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005742
5743 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5744}
5745
5746void skl_init_cdclk(struct drm_i915_private *dev_priv)
5747{
5748 u32 val;
5749 unsigned int required_vco;
5750
5751 /* enable PCH reset handshake */
5752 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5753 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5754
5755 /* enable PG1 and Misc I/O */
5756 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5757
Gary Wang39d9b852015-08-28 16:40:34 +08005758 /* DPLL0 not enabled (happens on early BIOS versions) */
5759 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5760 /* enable DPLL0 */
5761 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5762 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005763 }
5764
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005765 /* set CDCLK to the frequency the BIOS chose */
5766 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5767
5768 /* enable DBUF power */
5769 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5770 POSTING_READ(DBUF_CTL);
5771
5772 udelay(10);
5773
5774 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5775 DRM_ERROR("DBuf power enable timeout\n");
5776}
5777
Jesse Barnes30a970c2013-11-04 13:48:12 -08005778/* Adjust CDclk dividers to allow high res or save power if possible */
5779static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5780{
5781 struct drm_i915_private *dev_priv = dev->dev_private;
5782 u32 val, cmd;
5783
Vandana Kannan164dfd22014-11-24 13:37:41 +05305784 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5785 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005786
Ville Syrjälädfcab172014-06-13 13:37:47 +03005787 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005788 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005789 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005790 cmd = 1;
5791 else
5792 cmd = 0;
5793
5794 mutex_lock(&dev_priv->rps.hw_lock);
5795 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5796 val &= ~DSPFREQGUAR_MASK;
5797 val |= (cmd << DSPFREQGUAR_SHIFT);
5798 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5799 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5800 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5801 50)) {
5802 DRM_ERROR("timed out waiting for CDclk change\n");
5803 }
5804 mutex_unlock(&dev_priv->rps.hw_lock);
5805
Ville Syrjälä54433e92015-05-26 20:42:31 +03005806 mutex_lock(&dev_priv->sb_lock);
5807
Ville Syrjälädfcab172014-06-13 13:37:47 +03005808 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005809 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005810
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005811 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005812
Jesse Barnes30a970c2013-11-04 13:48:12 -08005813 /* adjust cdclk divider */
5814 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005815 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005816 val |= divider;
5817 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005818
5819 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005820 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005821 50))
5822 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005823 }
5824
Jesse Barnes30a970c2013-11-04 13:48:12 -08005825 /* adjust self-refresh exit latency value */
5826 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5827 val &= ~0x7f;
5828
5829 /*
5830 * For high bandwidth configs, we set a higher latency in the bunit
5831 * so that the core display fetch happens in time to avoid underruns.
5832 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005833 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005834 val |= 4500 / 250; /* 4.5 usec */
5835 else
5836 val |= 3000 / 250; /* 3.0 usec */
5837 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005838
Ville Syrjäläa5805162015-05-26 20:42:30 +03005839 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005840
Ville Syrjäläb6283052015-06-03 15:45:07 +03005841 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005842}
5843
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005844static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5845{
5846 struct drm_i915_private *dev_priv = dev->dev_private;
5847 u32 val, cmd;
5848
Vandana Kannan164dfd22014-11-24 13:37:41 +05305849 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5850 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005851
5852 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005853 case 333333:
5854 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005855 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005856 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005857 break;
5858 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005859 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005860 return;
5861 }
5862
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005863 /*
5864 * Specs are full of misinformation, but testing on actual
5865 * hardware has shown that we just need to write the desired
5866 * CCK divider into the Punit register.
5867 */
5868 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5869
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005870 mutex_lock(&dev_priv->rps.hw_lock);
5871 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5872 val &= ~DSPFREQGUAR_MASK_CHV;
5873 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5874 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5875 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5876 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5877 50)) {
5878 DRM_ERROR("timed out waiting for CDclk change\n");
5879 }
5880 mutex_unlock(&dev_priv->rps.hw_lock);
5881
Ville Syrjäläb6283052015-06-03 15:45:07 +03005882 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005883}
5884
Jesse Barnes30a970c2013-11-04 13:48:12 -08005885static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5886 int max_pixclk)
5887{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005888 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005889 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005890
Jesse Barnes30a970c2013-11-04 13:48:12 -08005891 /*
5892 * Really only a few cases to deal with, as only 4 CDclks are supported:
5893 * 200MHz
5894 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005895 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005896 * 400MHz (VLV only)
5897 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5898 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005899 *
5900 * We seem to get an unstable or solid color picture at 200MHz.
5901 * Not sure what's wrong. For now use 200MHz only when all pipes
5902 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005903 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005904 if (!IS_CHERRYVIEW(dev_priv) &&
5905 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005906 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005907 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005908 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005909 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005910 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005911 else
5912 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005913}
5914
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305915static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5916 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005917{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305918 /*
5919 * FIXME:
5920 * - remove the guardband, it's not needed on BXT
5921 * - set 19.2MHz bypass frequency if there are no active pipes
5922 */
5923 if (max_pixclk > 576000*9/10)
5924 return 624000;
5925 else if (max_pixclk > 384000*9/10)
5926 return 576000;
5927 else if (max_pixclk > 288000*9/10)
5928 return 384000;
5929 else if (max_pixclk > 144000*9/10)
5930 return 288000;
5931 else
5932 return 144000;
5933}
5934
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005935/* Compute the max pixel clock for new configuration. Uses atomic state if
5936 * that's non-NULL, look at current state otherwise. */
5937static int intel_mode_max_pixclk(struct drm_device *dev,
5938 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005939{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005940 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005941 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005942 int max_pixclk = 0;
5943
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005944 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005945 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005946 if (IS_ERR(crtc_state))
5947 return PTR_ERR(crtc_state);
5948
5949 if (!crtc_state->base.enable)
5950 continue;
5951
5952 max_pixclk = max(max_pixclk,
5953 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005954 }
5955
5956 return max_pixclk;
5957}
5958
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005959static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005960{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005961 struct drm_device *dev = state->dev;
5962 struct drm_i915_private *dev_priv = dev->dev_private;
5963 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005964
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005965 if (max_pixclk < 0)
5966 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005967
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005968 to_intel_atomic_state(state)->cdclk =
5969 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305970
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005971 return 0;
5972}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005973
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005974static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5975{
5976 struct drm_device *dev = state->dev;
5977 struct drm_i915_private *dev_priv = dev->dev_private;
5978 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005979
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005980 if (max_pixclk < 0)
5981 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005982
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005983 to_intel_atomic_state(state)->cdclk =
5984 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005985
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005986 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005987}
5988
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005989static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5990{
5991 unsigned int credits, default_credits;
5992
5993 if (IS_CHERRYVIEW(dev_priv))
5994 default_credits = PFI_CREDIT(12);
5995 else
5996 default_credits = PFI_CREDIT(8);
5997
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005998 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005999 /* CHV suggested value is 31 or 63 */
6000 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006001 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006002 else
6003 credits = PFI_CREDIT(15);
6004 } else {
6005 credits = default_credits;
6006 }
6007
6008 /*
6009 * WA - write default credits before re-programming
6010 * FIXME: should we also set the resend bit here?
6011 */
6012 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6013 default_credits);
6014
6015 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6016 credits | PFI_CREDIT_RESEND);
6017
6018 /*
6019 * FIXME is this guaranteed to clear
6020 * immediately or should we poll for it?
6021 */
6022 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6023}
6024
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006025static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006026{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006027 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006028 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006029 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006030
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006031 /*
6032 * FIXME: We can end up here with all power domains off, yet
6033 * with a CDCLK frequency other than the minimum. To account
6034 * for this take the PIPE-A power domain, which covers the HW
6035 * blocks needed for the following programming. This can be
6036 * removed once it's guaranteed that we get here either with
6037 * the minimum CDCLK set, or the required power domains
6038 * enabled.
6039 */
6040 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006041
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006042 if (IS_CHERRYVIEW(dev))
6043 cherryview_set_cdclk(dev, req_cdclk);
6044 else
6045 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006046
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006047 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006048
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006049 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006050}
6051
Jesse Barnes89b667f2013-04-18 14:51:36 -07006052static void valleyview_crtc_enable(struct drm_crtc *crtc)
6053{
6054 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006055 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6057 struct intel_encoder *encoder;
6058 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006059 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006060
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006061 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006062 return;
6063
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006064 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306065
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006066 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306067 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006068
6069 intel_set_pipe_timings(intel_crtc);
6070
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006071 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6072 struct drm_i915_private *dev_priv = dev->dev_private;
6073
6074 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6075 I915_WRITE(CHV_CANVAS(pipe), 0);
6076 }
6077
Daniel Vetter5b18e572014-04-24 23:55:06 +02006078 i9xx_set_pipeconf(intel_crtc);
6079
Jesse Barnes89b667f2013-04-18 14:51:36 -07006080 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006081
Daniel Vettera72e4c92014-09-30 10:56:47 +02006082 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006083
Jesse Barnes89b667f2013-04-18 14:51:36 -07006084 for_each_encoder_on_crtc(dev, crtc, encoder)
6085 if (encoder->pre_pll_enable)
6086 encoder->pre_pll_enable(encoder);
6087
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006088 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006089 if (IS_CHERRYVIEW(dev)) {
6090 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006091 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006092 } else {
6093 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006094 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006095 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006096 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006097
6098 for_each_encoder_on_crtc(dev, crtc, encoder)
6099 if (encoder->pre_enable)
6100 encoder->pre_enable(encoder);
6101
Jesse Barnes2dd24552013-04-25 12:55:01 -07006102 i9xx_pfit_enable(intel_crtc);
6103
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006104 intel_crtc_load_lut(crtc);
6105
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006106 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006107
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006108 assert_vblank_disabled(crtc);
6109 drm_crtc_vblank_on(crtc);
6110
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006111 for_each_encoder_on_crtc(dev, crtc, encoder)
6112 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006113}
6114
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006115static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6116{
6117 struct drm_device *dev = crtc->base.dev;
6118 struct drm_i915_private *dev_priv = dev->dev_private;
6119
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006120 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6121 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006122}
6123
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006124static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006125{
6126 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006127 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006129 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006130 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006131
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006132 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006133 return;
6134
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006135 i9xx_set_pll_dividers(intel_crtc);
6136
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006137 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306138 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006139
6140 intel_set_pipe_timings(intel_crtc);
6141
Daniel Vetter5b18e572014-04-24 23:55:06 +02006142 i9xx_set_pipeconf(intel_crtc);
6143
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006144 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006145
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006146 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006147 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006148
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006149 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006150 if (encoder->pre_enable)
6151 encoder->pre_enable(encoder);
6152
Daniel Vetterf6736a12013-06-05 13:34:30 +02006153 i9xx_enable_pll(intel_crtc);
6154
Jesse Barnes2dd24552013-04-25 12:55:01 -07006155 i9xx_pfit_enable(intel_crtc);
6156
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006157 intel_crtc_load_lut(crtc);
6158
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006159 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006160 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006161
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006162 assert_vblank_disabled(crtc);
6163 drm_crtc_vblank_on(crtc);
6164
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006165 for_each_encoder_on_crtc(dev, crtc, encoder)
6166 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006167}
6168
Daniel Vetter87476d62013-04-11 16:29:06 +02006169static void i9xx_pfit_disable(struct intel_crtc *crtc)
6170{
6171 struct drm_device *dev = crtc->base.dev;
6172 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006173
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006174 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006175 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006176
6177 assert_pipe_disabled(dev_priv, crtc->pipe);
6178
Daniel Vetter328d8e82013-05-08 10:36:31 +02006179 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6180 I915_READ(PFIT_CONTROL));
6181 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006182}
6183
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006184static void i9xx_crtc_disable(struct drm_crtc *crtc)
6185{
6186 struct drm_device *dev = crtc->dev;
6187 struct drm_i915_private *dev_priv = dev->dev_private;
6188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006189 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006190 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006191
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006192 /*
6193 * On gen2 planes are double buffered but the pipe isn't, so we must
6194 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006195 * We also need to wait on all gmch platforms because of the
6196 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006197 */
Imre Deak564ed192014-06-13 14:54:21 +03006198 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006199
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006200 for_each_encoder_on_crtc(dev, crtc, encoder)
6201 encoder->disable(encoder);
6202
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006203 drm_crtc_vblank_off(crtc);
6204 assert_vblank_disabled(crtc);
6205
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006206 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006207
Daniel Vetter87476d62013-04-11 16:29:06 +02006208 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006209
Jesse Barnes89b667f2013-04-18 14:51:36 -07006210 for_each_encoder_on_crtc(dev, crtc, encoder)
6211 if (encoder->post_disable)
6212 encoder->post_disable(encoder);
6213
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006214 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006215 if (IS_CHERRYVIEW(dev))
6216 chv_disable_pll(dev_priv, pipe);
6217 else if (IS_VALLEYVIEW(dev))
6218 vlv_disable_pll(dev_priv, pipe);
6219 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006220 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006221 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006222
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006223 for_each_encoder_on_crtc(dev, crtc, encoder)
6224 if (encoder->post_pll_disable)
6225 encoder->post_pll_disable(encoder);
6226
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006227 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006228 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006229}
6230
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006231static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006232{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006234 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006235 enum intel_display_power_domain domain;
6236 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006237
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006238 if (!intel_crtc->active)
6239 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006240
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006241 if (to_intel_plane_state(crtc->primary->state)->visible) {
6242 intel_crtc_wait_for_pending_flips(crtc);
6243 intel_pre_disable_primary(crtc);
6244 }
6245
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006246 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006247 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006248 intel_crtc->active = false;
6249 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006250 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006251
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006252 domains = intel_crtc->enabled_power_domains;
6253 for_each_power_domain(domain, domains)
6254 intel_display_power_put(dev_priv, domain);
6255 intel_crtc->enabled_power_domains = 0;
6256}
6257
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006258/*
6259 * turn all crtc's off, but do not adjust state
6260 * This has to be paired with a call to intel_modeset_setup_hw_state.
6261 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006262int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006263{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006264 struct drm_mode_config *config = &dev->mode_config;
6265 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6266 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006267 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006268 unsigned crtc_mask = 0;
6269 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006270
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006271 if (WARN_ON(!ctx))
6272 return 0;
6273
6274 lockdep_assert_held(&ctx->ww_ctx);
6275 state = drm_atomic_state_alloc(dev);
6276 if (WARN_ON(!state))
6277 return -ENOMEM;
6278
6279 state->acquire_ctx = ctx;
6280 state->allow_modeset = true;
6281
6282 for_each_crtc(dev, crtc) {
6283 struct drm_crtc_state *crtc_state =
6284 drm_atomic_get_crtc_state(state, crtc);
6285
6286 ret = PTR_ERR_OR_ZERO(crtc_state);
6287 if (ret)
6288 goto free;
6289
6290 if (!crtc_state->active)
6291 continue;
6292
6293 crtc_state->active = false;
6294 crtc_mask |= 1 << drm_crtc_index(crtc);
6295 }
6296
6297 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006298 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006299
6300 if (!ret) {
6301 for_each_crtc(dev, crtc)
6302 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6303 crtc->state->active = true;
6304
6305 return ret;
6306 }
6307 }
6308
6309free:
6310 if (ret)
6311 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6312 drm_atomic_state_free(state);
6313 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006314}
6315
Chris Wilsonea5b2132010-08-04 13:50:23 +01006316void intel_encoder_destroy(struct drm_encoder *encoder)
6317{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006318 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006319
Chris Wilsonea5b2132010-08-04 13:50:23 +01006320 drm_encoder_cleanup(encoder);
6321 kfree(intel_encoder);
6322}
6323
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006324/* Cross check the actual hw state with our own modeset state tracking (and it's
6325 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006326static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006327{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006328 struct drm_crtc *crtc = connector->base.state->crtc;
6329
6330 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6331 connector->base.base.id,
6332 connector->base.name);
6333
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006334 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006335 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006336 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006337
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006338 I915_STATE_WARN(!crtc,
6339 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006340
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006341 if (!crtc)
6342 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006343
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006344 I915_STATE_WARN(!crtc->state->active,
6345 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006346
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006347 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006348 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006349
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006350 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006351 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006352
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006353 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006354 "attached encoder crtc differs from connector crtc\n");
6355 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006356 I915_STATE_WARN(crtc && crtc->state->active,
6357 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006358 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6359 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006360 }
6361}
6362
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006363int intel_connector_init(struct intel_connector *connector)
6364{
6365 struct drm_connector_state *connector_state;
6366
6367 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6368 if (!connector_state)
6369 return -ENOMEM;
6370
6371 connector->base.state = connector_state;
6372 return 0;
6373}
6374
6375struct intel_connector *intel_connector_alloc(void)
6376{
6377 struct intel_connector *connector;
6378
6379 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6380 if (!connector)
6381 return NULL;
6382
6383 if (intel_connector_init(connector) < 0) {
6384 kfree(connector);
6385 return NULL;
6386 }
6387
6388 return connector;
6389}
6390
Daniel Vetterf0947c32012-07-02 13:10:34 +02006391/* Simple connector->get_hw_state implementation for encoders that support only
6392 * one connector and no cloning and hence the encoder state determines the state
6393 * of the connector. */
6394bool intel_connector_get_hw_state(struct intel_connector *connector)
6395{
Daniel Vetter24929352012-07-02 20:28:59 +02006396 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006397 struct intel_encoder *encoder = connector->encoder;
6398
6399 return encoder->get_hw_state(encoder, &pipe);
6400}
6401
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006402static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006403{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006404 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6405 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006406
6407 return 0;
6408}
6409
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006410static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006411 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006412{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006413 struct drm_atomic_state *state = pipe_config->base.state;
6414 struct intel_crtc *other_crtc;
6415 struct intel_crtc_state *other_crtc_state;
6416
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006417 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6418 pipe_name(pipe), pipe_config->fdi_lanes);
6419 if (pipe_config->fdi_lanes > 4) {
6420 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6421 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006422 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006423 }
6424
Paulo Zanonibafb6552013-11-02 21:07:44 -07006425 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006426 if (pipe_config->fdi_lanes > 2) {
6427 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6428 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006429 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006430 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006431 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006432 }
6433 }
6434
6435 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006436 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006437
6438 /* Ivybridge 3 pipe is really complicated */
6439 switch (pipe) {
6440 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006441 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006442 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006443 if (pipe_config->fdi_lanes <= 2)
6444 return 0;
6445
6446 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6447 other_crtc_state =
6448 intel_atomic_get_crtc_state(state, other_crtc);
6449 if (IS_ERR(other_crtc_state))
6450 return PTR_ERR(other_crtc_state);
6451
6452 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006453 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6454 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006455 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006456 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006457 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006458 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006459 if (pipe_config->fdi_lanes > 2) {
6460 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6461 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006462 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006463 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006464
6465 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6466 other_crtc_state =
6467 intel_atomic_get_crtc_state(state, other_crtc);
6468 if (IS_ERR(other_crtc_state))
6469 return PTR_ERR(other_crtc_state);
6470
6471 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006472 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006473 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006474 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006475 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006476 default:
6477 BUG();
6478 }
6479}
6480
Daniel Vettere29c22c2013-02-21 00:00:16 +01006481#define RETRY 1
6482static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006483 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006484{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006485 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006486 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006487 int lane, link_bw, fdi_dotclock, ret;
6488 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006489
Daniel Vettere29c22c2013-02-21 00:00:16 +01006490retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006491 /* FDI is a binary signal running at ~2.7GHz, encoding
6492 * each output octet as 10 bits. The actual frequency
6493 * is stored as a divider into a 100MHz clock, and the
6494 * mode pixel clock is stored in units of 1KHz.
6495 * Hence the bw of each lane in terms of the mode signal
6496 * is:
6497 */
6498 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6499
Damien Lespiau241bfc32013-09-25 16:45:37 +01006500 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006501
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006502 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006503 pipe_config->pipe_bpp);
6504
6505 pipe_config->fdi_lanes = lane;
6506
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006507 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006508 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006509
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006510 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6511 intel_crtc->pipe, pipe_config);
6512 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006513 pipe_config->pipe_bpp -= 2*3;
6514 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6515 pipe_config->pipe_bpp);
6516 needs_recompute = true;
6517 pipe_config->bw_constrained = true;
6518
6519 goto retry;
6520 }
6521
6522 if (needs_recompute)
6523 return RETRY;
6524
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006525 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006526}
6527
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006528static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6529 struct intel_crtc_state *pipe_config)
6530{
6531 if (pipe_config->pipe_bpp > 24)
6532 return false;
6533
6534 /* HSW can handle pixel rate up to cdclk? */
6535 if (IS_HASWELL(dev_priv->dev))
6536 return true;
6537
6538 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006539 * We compare against max which means we must take
6540 * the increased cdclk requirement into account when
6541 * calculating the new cdclk.
6542 *
6543 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006544 */
6545 return ilk_pipe_pixel_rate(pipe_config) <=
6546 dev_priv->max_cdclk_freq * 95 / 100;
6547}
6548
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006549static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006550 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006551{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006552 struct drm_device *dev = crtc->base.dev;
6553 struct drm_i915_private *dev_priv = dev->dev_private;
6554
Jani Nikulad330a952014-01-21 11:24:25 +02006555 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006556 hsw_crtc_supports_ips(crtc) &&
6557 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006558}
6559
Daniel Vettera43f6e02013-06-07 23:10:32 +02006560static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006561 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006562{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006563 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006564 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006565 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006566
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006567 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006568 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006569 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006570
6571 /*
6572 * Enable pixel doubling when the dot clock
6573 * is > 90% of the (display) core speed.
6574 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006575 * GDG double wide on either pipe,
6576 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006577 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006578 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006579 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006580 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006581 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006582 }
6583
Damien Lespiau241bfc32013-09-25 16:45:37 +01006584 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006585 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006586 }
Chris Wilson89749352010-09-12 18:25:19 +01006587
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006588 /*
6589 * Pipe horizontal size must be even in:
6590 * - DVO ganged mode
6591 * - LVDS dual channel mode
6592 * - Double wide pipe
6593 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006594 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006595 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6596 pipe_config->pipe_src_w &= ~1;
6597
Damien Lespiau8693a822013-05-03 18:48:11 +01006598 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6599 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006600 */
6601 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006602 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006603 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006604
Damien Lespiauf5adf942013-06-24 18:29:34 +01006605 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006606 hsw_compute_ips_config(crtc, pipe_config);
6607
Daniel Vetter877d48d2013-04-19 11:24:43 +02006608 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006609 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006610
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006611 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006612}
6613
Ville Syrjälä1652d192015-03-31 14:12:01 +03006614static int skylake_get_display_clock_speed(struct drm_device *dev)
6615{
6616 struct drm_i915_private *dev_priv = to_i915(dev);
6617 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6618 uint32_t cdctl = I915_READ(CDCLK_CTL);
6619 uint32_t linkrate;
6620
Damien Lespiau414355a2015-06-04 18:21:31 +01006621 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006622 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006623
6624 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6625 return 540000;
6626
6627 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006628 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006629
Damien Lespiau71cd8422015-04-30 16:39:17 +01006630 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6631 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006632 /* vco 8640 */
6633 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6634 case CDCLK_FREQ_450_432:
6635 return 432000;
6636 case CDCLK_FREQ_337_308:
6637 return 308570;
6638 case CDCLK_FREQ_675_617:
6639 return 617140;
6640 default:
6641 WARN(1, "Unknown cd freq selection\n");
6642 }
6643 } else {
6644 /* vco 8100 */
6645 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6646 case CDCLK_FREQ_450_432:
6647 return 450000;
6648 case CDCLK_FREQ_337_308:
6649 return 337500;
6650 case CDCLK_FREQ_675_617:
6651 return 675000;
6652 default:
6653 WARN(1, "Unknown cd freq selection\n");
6654 }
6655 }
6656
6657 /* error case, do as if DPLL0 isn't enabled */
6658 return 24000;
6659}
6660
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006661static int broxton_get_display_clock_speed(struct drm_device *dev)
6662{
6663 struct drm_i915_private *dev_priv = to_i915(dev);
6664 uint32_t cdctl = I915_READ(CDCLK_CTL);
6665 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6666 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6667 int cdclk;
6668
6669 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6670 return 19200;
6671
6672 cdclk = 19200 * pll_ratio / 2;
6673
6674 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6675 case BXT_CDCLK_CD2X_DIV_SEL_1:
6676 return cdclk; /* 576MHz or 624MHz */
6677 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6678 return cdclk * 2 / 3; /* 384MHz */
6679 case BXT_CDCLK_CD2X_DIV_SEL_2:
6680 return cdclk / 2; /* 288MHz */
6681 case BXT_CDCLK_CD2X_DIV_SEL_4:
6682 return cdclk / 4; /* 144MHz */
6683 }
6684
6685 /* error case, do as if DE PLL isn't enabled */
6686 return 19200;
6687}
6688
Ville Syrjälä1652d192015-03-31 14:12:01 +03006689static int broadwell_get_display_clock_speed(struct drm_device *dev)
6690{
6691 struct drm_i915_private *dev_priv = dev->dev_private;
6692 uint32_t lcpll = I915_READ(LCPLL_CTL);
6693 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6694
6695 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6696 return 800000;
6697 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6698 return 450000;
6699 else if (freq == LCPLL_CLK_FREQ_450)
6700 return 450000;
6701 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6702 return 540000;
6703 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6704 return 337500;
6705 else
6706 return 675000;
6707}
6708
6709static int haswell_get_display_clock_speed(struct drm_device *dev)
6710{
6711 struct drm_i915_private *dev_priv = dev->dev_private;
6712 uint32_t lcpll = I915_READ(LCPLL_CTL);
6713 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6714
6715 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6716 return 800000;
6717 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6718 return 450000;
6719 else if (freq == LCPLL_CLK_FREQ_450)
6720 return 450000;
6721 else if (IS_HSW_ULT(dev))
6722 return 337500;
6723 else
6724 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006725}
6726
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006727static int valleyview_get_display_clock_speed(struct drm_device *dev)
6728{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006729 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6730 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006731}
6732
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006733static int ilk_get_display_clock_speed(struct drm_device *dev)
6734{
6735 return 450000;
6736}
6737
Jesse Barnese70236a2009-09-21 10:42:27 -07006738static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006739{
Jesse Barnese70236a2009-09-21 10:42:27 -07006740 return 400000;
6741}
Jesse Barnes79e53942008-11-07 14:24:08 -08006742
Jesse Barnese70236a2009-09-21 10:42:27 -07006743static int i915_get_display_clock_speed(struct drm_device *dev)
6744{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006745 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006746}
Jesse Barnes79e53942008-11-07 14:24:08 -08006747
Jesse Barnese70236a2009-09-21 10:42:27 -07006748static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6749{
6750 return 200000;
6751}
Jesse Barnes79e53942008-11-07 14:24:08 -08006752
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006753static int pnv_get_display_clock_speed(struct drm_device *dev)
6754{
6755 u16 gcfgc = 0;
6756
6757 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6758
6759 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6760 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006761 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006762 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006763 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006764 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006765 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006766 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6767 return 200000;
6768 default:
6769 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6770 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006771 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006772 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006773 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006774 }
6775}
6776
Jesse Barnese70236a2009-09-21 10:42:27 -07006777static int i915gm_get_display_clock_speed(struct drm_device *dev)
6778{
6779 u16 gcfgc = 0;
6780
6781 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6782
6783 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006784 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006785 else {
6786 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6787 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006788 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006789 default:
6790 case GC_DISPLAY_CLOCK_190_200_MHZ:
6791 return 190000;
6792 }
6793 }
6794}
Jesse Barnes79e53942008-11-07 14:24:08 -08006795
Jesse Barnese70236a2009-09-21 10:42:27 -07006796static int i865_get_display_clock_speed(struct drm_device *dev)
6797{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006798 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006799}
6800
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006801static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006802{
6803 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006804
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006805 /*
6806 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6807 * encoding is different :(
6808 * FIXME is this the right way to detect 852GM/852GMV?
6809 */
6810 if (dev->pdev->revision == 0x1)
6811 return 133333;
6812
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006813 pci_bus_read_config_word(dev->pdev->bus,
6814 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6815
Jesse Barnese70236a2009-09-21 10:42:27 -07006816 /* Assume that the hardware is in the high speed state. This
6817 * should be the default.
6818 */
6819 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6820 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006821 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006822 case GC_CLOCK_100_200:
6823 return 200000;
6824 case GC_CLOCK_166_250:
6825 return 250000;
6826 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006827 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006828 case GC_CLOCK_133_266:
6829 case GC_CLOCK_133_266_2:
6830 case GC_CLOCK_166_266:
6831 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006832 }
6833
6834 /* Shouldn't happen */
6835 return 0;
6836}
6837
6838static int i830_get_display_clock_speed(struct drm_device *dev)
6839{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006840 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006841}
6842
Ville Syrjälä34edce22015-05-22 11:22:33 +03006843static unsigned int intel_hpll_vco(struct drm_device *dev)
6844{
6845 struct drm_i915_private *dev_priv = dev->dev_private;
6846 static const unsigned int blb_vco[8] = {
6847 [0] = 3200000,
6848 [1] = 4000000,
6849 [2] = 5333333,
6850 [3] = 4800000,
6851 [4] = 6400000,
6852 };
6853 static const unsigned int pnv_vco[8] = {
6854 [0] = 3200000,
6855 [1] = 4000000,
6856 [2] = 5333333,
6857 [3] = 4800000,
6858 [4] = 2666667,
6859 };
6860 static const unsigned int cl_vco[8] = {
6861 [0] = 3200000,
6862 [1] = 4000000,
6863 [2] = 5333333,
6864 [3] = 6400000,
6865 [4] = 3333333,
6866 [5] = 3566667,
6867 [6] = 4266667,
6868 };
6869 static const unsigned int elk_vco[8] = {
6870 [0] = 3200000,
6871 [1] = 4000000,
6872 [2] = 5333333,
6873 [3] = 4800000,
6874 };
6875 static const unsigned int ctg_vco[8] = {
6876 [0] = 3200000,
6877 [1] = 4000000,
6878 [2] = 5333333,
6879 [3] = 6400000,
6880 [4] = 2666667,
6881 [5] = 4266667,
6882 };
6883 const unsigned int *vco_table;
6884 unsigned int vco;
6885 uint8_t tmp = 0;
6886
6887 /* FIXME other chipsets? */
6888 if (IS_GM45(dev))
6889 vco_table = ctg_vco;
6890 else if (IS_G4X(dev))
6891 vco_table = elk_vco;
6892 else if (IS_CRESTLINE(dev))
6893 vco_table = cl_vco;
6894 else if (IS_PINEVIEW(dev))
6895 vco_table = pnv_vco;
6896 else if (IS_G33(dev))
6897 vco_table = blb_vco;
6898 else
6899 return 0;
6900
6901 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6902
6903 vco = vco_table[tmp & 0x7];
6904 if (vco == 0)
6905 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6906 else
6907 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6908
6909 return vco;
6910}
6911
6912static int gm45_get_display_clock_speed(struct drm_device *dev)
6913{
6914 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6915 uint16_t tmp = 0;
6916
6917 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6918
6919 cdclk_sel = (tmp >> 12) & 0x1;
6920
6921 switch (vco) {
6922 case 2666667:
6923 case 4000000:
6924 case 5333333:
6925 return cdclk_sel ? 333333 : 222222;
6926 case 3200000:
6927 return cdclk_sel ? 320000 : 228571;
6928 default:
6929 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6930 return 222222;
6931 }
6932}
6933
6934static int i965gm_get_display_clock_speed(struct drm_device *dev)
6935{
6936 static const uint8_t div_3200[] = { 16, 10, 8 };
6937 static const uint8_t div_4000[] = { 20, 12, 10 };
6938 static const uint8_t div_5333[] = { 24, 16, 14 };
6939 const uint8_t *div_table;
6940 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6941 uint16_t tmp = 0;
6942
6943 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6944
6945 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6946
6947 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6948 goto fail;
6949
6950 switch (vco) {
6951 case 3200000:
6952 div_table = div_3200;
6953 break;
6954 case 4000000:
6955 div_table = div_4000;
6956 break;
6957 case 5333333:
6958 div_table = div_5333;
6959 break;
6960 default:
6961 goto fail;
6962 }
6963
6964 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6965
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006966fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006967 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6968 return 200000;
6969}
6970
6971static int g33_get_display_clock_speed(struct drm_device *dev)
6972{
6973 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6974 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6975 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6976 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6977 const uint8_t *div_table;
6978 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6979 uint16_t tmp = 0;
6980
6981 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6982
6983 cdclk_sel = (tmp >> 4) & 0x7;
6984
6985 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6986 goto fail;
6987
6988 switch (vco) {
6989 case 3200000:
6990 div_table = div_3200;
6991 break;
6992 case 4000000:
6993 div_table = div_4000;
6994 break;
6995 case 4800000:
6996 div_table = div_4800;
6997 break;
6998 case 5333333:
6999 div_table = div_5333;
7000 break;
7001 default:
7002 goto fail;
7003 }
7004
7005 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7006
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007007fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007008 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7009 return 190476;
7010}
7011
Zhenyu Wang2c072452009-06-05 15:38:42 +08007012static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007013intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007014{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007015 while (*num > DATA_LINK_M_N_MASK ||
7016 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007017 *num >>= 1;
7018 *den >>= 1;
7019 }
7020}
7021
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007022static void compute_m_n(unsigned int m, unsigned int n,
7023 uint32_t *ret_m, uint32_t *ret_n)
7024{
7025 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7026 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7027 intel_reduce_m_n_ratio(ret_m, ret_n);
7028}
7029
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007030void
7031intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7032 int pixel_clock, int link_clock,
7033 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007034{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007035 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007036
7037 compute_m_n(bits_per_pixel * pixel_clock,
7038 link_clock * nlanes * 8,
7039 &m_n->gmch_m, &m_n->gmch_n);
7040
7041 compute_m_n(pixel_clock, link_clock,
7042 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007043}
7044
Chris Wilsona7615032011-01-12 17:04:08 +00007045static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7046{
Jani Nikulad330a952014-01-21 11:24:25 +02007047 if (i915.panel_use_ssc >= 0)
7048 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007049 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007050 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007051}
7052
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007053static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7054 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007055{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007056 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007057 struct drm_i915_private *dev_priv = dev->dev_private;
7058 int refclk;
7059
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007060 WARN_ON(!crtc_state->base.state);
7061
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007062 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007063 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007064 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007065 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007066 refclk = dev_priv->vbt.lvds_ssc_freq;
7067 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007068 } else if (!IS_GEN2(dev)) {
7069 refclk = 96000;
7070 } else {
7071 refclk = 48000;
7072 }
7073
7074 return refclk;
7075}
7076
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007077static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007078{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007079 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007080}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007081
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007082static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7083{
7084 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007085}
7086
Daniel Vetterf47709a2013-03-28 10:42:02 +01007087static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007088 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007089 intel_clock_t *reduced_clock)
7090{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007091 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007092 u32 fp, fp2 = 0;
7093
7094 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007095 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007096 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007097 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007098 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007099 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007100 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007101 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007102 }
7103
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007104 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007105
Daniel Vetterf47709a2013-03-28 10:42:02 +01007106 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007107 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007108 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007109 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007110 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007111 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007112 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007113 }
7114}
7115
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007116static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7117 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007118{
7119 u32 reg_val;
7120
7121 /*
7122 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7123 * and set it to a reasonable value instead.
7124 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007125 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007126 reg_val &= 0xffffff00;
7127 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007128 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007129
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007130 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007131 reg_val &= 0x8cffffff;
7132 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007133 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007134
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007135 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007136 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007137 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007138
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007139 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007140 reg_val &= 0x00ffffff;
7141 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007142 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007143}
7144
Daniel Vetterb5518422013-05-03 11:49:48 +02007145static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7146 struct intel_link_m_n *m_n)
7147{
7148 struct drm_device *dev = crtc->base.dev;
7149 struct drm_i915_private *dev_priv = dev->dev_private;
7150 int pipe = crtc->pipe;
7151
Daniel Vettere3b95f12013-05-03 11:49:49 +02007152 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7153 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7154 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7155 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007156}
7157
7158static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007159 struct intel_link_m_n *m_n,
7160 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007161{
7162 struct drm_device *dev = crtc->base.dev;
7163 struct drm_i915_private *dev_priv = dev->dev_private;
7164 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007165 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007166
7167 if (INTEL_INFO(dev)->gen >= 5) {
7168 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7169 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7170 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7171 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007172 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7173 * for gen < 8) and if DRRS is supported (to make sure the
7174 * registers are not unnecessarily accessed).
7175 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307176 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007177 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007178 I915_WRITE(PIPE_DATA_M2(transcoder),
7179 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7180 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7181 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7182 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7183 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007184 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007185 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7186 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7187 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7188 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007189 }
7190}
7191
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307192void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007193{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307194 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7195
7196 if (m_n == M1_N1) {
7197 dp_m_n = &crtc->config->dp_m_n;
7198 dp_m2_n2 = &crtc->config->dp_m2_n2;
7199 } else if (m_n == M2_N2) {
7200
7201 /*
7202 * M2_N2 registers are not supported. Hence m2_n2 divider value
7203 * needs to be programmed into M1_N1.
7204 */
7205 dp_m_n = &crtc->config->dp_m2_n2;
7206 } else {
7207 DRM_ERROR("Unsupported divider value\n");
7208 return;
7209 }
7210
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007211 if (crtc->config->has_pch_encoder)
7212 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007213 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307214 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007215}
7216
Daniel Vetter251ac862015-06-18 10:30:24 +02007217static void vlv_compute_dpll(struct intel_crtc *crtc,
7218 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007219{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007220 u32 dpll, dpll_md;
7221
7222 /*
7223 * Enable DPIO clock input. We should never disable the reference
7224 * clock for pipe B, since VGA hotplug / manual detection depends
7225 * on it.
7226 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007227 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7228 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007229 /* We should never disable this, set it here for state tracking */
7230 if (crtc->pipe == PIPE_B)
7231 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7232 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007233 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007234
Ville Syrjäläd288f652014-10-28 13:20:22 +02007235 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007236 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007237 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007238}
7239
Ville Syrjäläd288f652014-10-28 13:20:22 +02007240static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007241 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007242{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007243 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007244 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007245 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007246 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007247 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007248 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007249
Ville Syrjäläa5805162015-05-26 20:42:30 +03007250 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007251
Ville Syrjäläd288f652014-10-28 13:20:22 +02007252 bestn = pipe_config->dpll.n;
7253 bestm1 = pipe_config->dpll.m1;
7254 bestm2 = pipe_config->dpll.m2;
7255 bestp1 = pipe_config->dpll.p1;
7256 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007257
Jesse Barnes89b667f2013-04-18 14:51:36 -07007258 /* See eDP HDMI DPIO driver vbios notes doc */
7259
7260 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007261 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007262 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007263
7264 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007265 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007266
7267 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007268 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007269 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007270 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007271
7272 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007273 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007274
7275 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007276 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7277 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7278 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007279 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007280
7281 /*
7282 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7283 * but we don't support that).
7284 * Note: don't use the DAC post divider as it seems unstable.
7285 */
7286 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007287 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007288
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007289 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007290 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007291
Jesse Barnes89b667f2013-04-18 14:51:36 -07007292 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007293 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007294 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7295 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007297 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007298 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007299 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007300 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007301
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007302 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007303 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007304 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007306 0x0df40000);
7307 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007309 0x0df70000);
7310 } else { /* HDMI or VGA */
7311 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007312 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007314 0x0df70000);
7315 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007316 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007317 0x0df40000);
7318 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007319
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007320 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007321 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007322 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7323 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007324 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007326
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007327 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007328 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007329}
7330
Daniel Vetter251ac862015-06-18 10:30:24 +02007331static void chv_compute_dpll(struct intel_crtc *crtc,
7332 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007333{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007334 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7335 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007336 DPLL_VCO_ENABLE;
7337 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007338 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007339
Ville Syrjäläd288f652014-10-28 13:20:22 +02007340 pipe_config->dpll_hw_state.dpll_md =
7341 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007342}
7343
Ville Syrjäläd288f652014-10-28 13:20:22 +02007344static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007345 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007346{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007347 struct drm_device *dev = crtc->base.dev;
7348 struct drm_i915_private *dev_priv = dev->dev_private;
7349 int pipe = crtc->pipe;
7350 int dpll_reg = DPLL(crtc->pipe);
7351 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307352 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007353 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307354 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307355 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007356
Ville Syrjäläd288f652014-10-28 13:20:22 +02007357 bestn = pipe_config->dpll.n;
7358 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7359 bestm1 = pipe_config->dpll.m1;
7360 bestm2 = pipe_config->dpll.m2 >> 22;
7361 bestp1 = pipe_config->dpll.p1;
7362 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307363 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307364 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307365 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007366
7367 /*
7368 * Enable Refclk and SSC
7369 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007370 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007371 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007372
Ville Syrjäläa5805162015-05-26 20:42:30 +03007373 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007374
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007375 /* p1 and p2 divider */
7376 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7377 5 << DPIO_CHV_S1_DIV_SHIFT |
7378 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7379 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7380 1 << DPIO_CHV_K_DIV_SHIFT);
7381
7382 /* Feedback post-divider - m2 */
7383 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7384
7385 /* Feedback refclk divider - n and m1 */
7386 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7387 DPIO_CHV_M1_DIV_BY_2 |
7388 1 << DPIO_CHV_N_DIV_SHIFT);
7389
7390 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007391 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007392
7393 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307394 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7395 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7396 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7397 if (bestm2_frac)
7398 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7399 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007400
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307401 /* Program digital lock detect threshold */
7402 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7403 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7404 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7405 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7406 if (!bestm2_frac)
7407 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7408 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7409
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007410 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307411 if (vco == 5400000) {
7412 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7413 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7414 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7415 tribuf_calcntr = 0x9;
7416 } else if (vco <= 6200000) {
7417 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7418 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7419 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7420 tribuf_calcntr = 0x9;
7421 } else if (vco <= 6480000) {
7422 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7423 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7424 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7425 tribuf_calcntr = 0x8;
7426 } else {
7427 /* Not supported. Apply the same limits as in the max case */
7428 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7429 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7430 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7431 tribuf_calcntr = 0;
7432 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007433 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7434
Ville Syrjälä968040b2015-03-11 22:52:08 +02007435 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307436 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7437 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7438 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7439
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007440 /* AFC Recal */
7441 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7442 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7443 DPIO_AFC_RECAL);
7444
Ville Syrjäläa5805162015-05-26 20:42:30 +03007445 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007446}
7447
Ville Syrjäläd288f652014-10-28 13:20:22 +02007448/**
7449 * vlv_force_pll_on - forcibly enable just the PLL
7450 * @dev_priv: i915 private structure
7451 * @pipe: pipe PLL to enable
7452 * @dpll: PLL configuration
7453 *
7454 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7455 * in cases where we need the PLL enabled even when @pipe is not going to
7456 * be enabled.
7457 */
7458void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7459 const struct dpll *dpll)
7460{
7461 struct intel_crtc *crtc =
7462 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007463 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007464 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007465 .pixel_multiplier = 1,
7466 .dpll = *dpll,
7467 };
7468
7469 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007470 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007471 chv_prepare_pll(crtc, &pipe_config);
7472 chv_enable_pll(crtc, &pipe_config);
7473 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007474 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007475 vlv_prepare_pll(crtc, &pipe_config);
7476 vlv_enable_pll(crtc, &pipe_config);
7477 }
7478}
7479
7480/**
7481 * vlv_force_pll_off - forcibly disable just the PLL
7482 * @dev_priv: i915 private structure
7483 * @pipe: pipe PLL to disable
7484 *
7485 * Disable the PLL for @pipe. To be used in cases where we need
7486 * the PLL enabled even when @pipe is not going to be enabled.
7487 */
7488void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7489{
7490 if (IS_CHERRYVIEW(dev))
7491 chv_disable_pll(to_i915(dev), pipe);
7492 else
7493 vlv_disable_pll(to_i915(dev), pipe);
7494}
7495
Daniel Vetter251ac862015-06-18 10:30:24 +02007496static void i9xx_compute_dpll(struct intel_crtc *crtc,
7497 struct intel_crtc_state *crtc_state,
7498 intel_clock_t *reduced_clock,
7499 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007500{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007501 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007502 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007503 u32 dpll;
7504 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007505 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007506
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007507 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307508
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007509 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7510 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007511
7512 dpll = DPLL_VGA_MODE_DIS;
7513
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007514 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007515 dpll |= DPLLB_MODE_LVDS;
7516 else
7517 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007518
Daniel Vetteref1b4602013-06-01 17:17:04 +02007519 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007520 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007521 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007522 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007523
7524 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007525 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007526
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007527 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007528 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007529
7530 /* compute bitmask from p1 value */
7531 if (IS_PINEVIEW(dev))
7532 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7533 else {
7534 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7535 if (IS_G4X(dev) && reduced_clock)
7536 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7537 }
7538 switch (clock->p2) {
7539 case 5:
7540 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7541 break;
7542 case 7:
7543 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7544 break;
7545 case 10:
7546 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7547 break;
7548 case 14:
7549 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7550 break;
7551 }
7552 if (INTEL_INFO(dev)->gen >= 4)
7553 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7554
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007555 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007556 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007557 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007558 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7559 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7560 else
7561 dpll |= PLL_REF_INPUT_DREFCLK;
7562
7563 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007564 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007565
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007566 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007567 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007568 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007569 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007570 }
7571}
7572
Daniel Vetter251ac862015-06-18 10:30:24 +02007573static void i8xx_compute_dpll(struct intel_crtc *crtc,
7574 struct intel_crtc_state *crtc_state,
7575 intel_clock_t *reduced_clock,
7576 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007577{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007578 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007579 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007580 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007581 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007582
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007583 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307584
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007585 dpll = DPLL_VGA_MODE_DIS;
7586
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007587 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007588 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7589 } else {
7590 if (clock->p1 == 2)
7591 dpll |= PLL_P1_DIVIDE_BY_TWO;
7592 else
7593 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7594 if (clock->p2 == 4)
7595 dpll |= PLL_P2_DIVIDE_BY_4;
7596 }
7597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007598 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007599 dpll |= DPLL_DVO_2X_MODE;
7600
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007601 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007602 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7603 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7604 else
7605 dpll |= PLL_REF_INPUT_DREFCLK;
7606
7607 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007608 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007609}
7610
Daniel Vetter8a654f32013-06-01 17:16:22 +02007611static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007612{
7613 struct drm_device *dev = intel_crtc->base.dev;
7614 struct drm_i915_private *dev_priv = dev->dev_private;
7615 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007616 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007617 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007618 uint32_t crtc_vtotal, crtc_vblank_end;
7619 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007620
7621 /* We need to be careful not to changed the adjusted mode, for otherwise
7622 * the hw state checker will get angry at the mismatch. */
7623 crtc_vtotal = adjusted_mode->crtc_vtotal;
7624 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007625
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007626 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007627 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007628 crtc_vtotal -= 1;
7629 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007630
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007631 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007632 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7633 else
7634 vsyncshift = adjusted_mode->crtc_hsync_start -
7635 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007636 if (vsyncshift < 0)
7637 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007638 }
7639
7640 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007641 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007642
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007643 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007644 (adjusted_mode->crtc_hdisplay - 1) |
7645 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007646 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007647 (adjusted_mode->crtc_hblank_start - 1) |
7648 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007649 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007650 (adjusted_mode->crtc_hsync_start - 1) |
7651 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7652
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007653 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007654 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007655 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007656 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007657 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007658 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007659 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007660 (adjusted_mode->crtc_vsync_start - 1) |
7661 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7662
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007663 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7664 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7665 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7666 * bits. */
7667 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7668 (pipe == PIPE_B || pipe == PIPE_C))
7669 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7670
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007671 /* pipesrc controls the size that is scaled from, which should
7672 * always be the user's requested size.
7673 */
7674 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007675 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7676 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007677}
7678
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007679static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007680 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007681{
7682 struct drm_device *dev = crtc->base.dev;
7683 struct drm_i915_private *dev_priv = dev->dev_private;
7684 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7685 uint32_t tmp;
7686
7687 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007688 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7689 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007690 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007691 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7692 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007693 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007694 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7695 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007696
7697 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007698 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7699 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007700 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007701 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7702 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007703 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007704 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7705 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007706
7707 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007708 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7709 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7710 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007711 }
7712
7713 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007714 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7715 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7716
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007717 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7718 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007719}
7720
Daniel Vetterf6a83282014-02-11 15:28:57 -08007721void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007722 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007723{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007724 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7725 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7726 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7727 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007728
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007729 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7730 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7731 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7732 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007733
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007734 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007735 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007736
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007737 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7738 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007739
7740 mode->hsync = drm_mode_hsync(mode);
7741 mode->vrefresh = drm_mode_vrefresh(mode);
7742 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007743}
7744
Daniel Vetter84b046f2013-02-19 18:48:54 +01007745static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7746{
7747 struct drm_device *dev = intel_crtc->base.dev;
7748 struct drm_i915_private *dev_priv = dev->dev_private;
7749 uint32_t pipeconf;
7750
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007751 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007752
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007753 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7754 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7755 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007756
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007757 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007758 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007759
Daniel Vetterff9ce462013-04-24 14:57:17 +02007760 /* only g4x and later have fancy bpc/dither controls */
7761 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007762 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007763 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007764 pipeconf |= PIPECONF_DITHER_EN |
7765 PIPECONF_DITHER_TYPE_SP;
7766
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007767 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007768 case 18:
7769 pipeconf |= PIPECONF_6BPC;
7770 break;
7771 case 24:
7772 pipeconf |= PIPECONF_8BPC;
7773 break;
7774 case 30:
7775 pipeconf |= PIPECONF_10BPC;
7776 break;
7777 default:
7778 /* Case prevented by intel_choose_pipe_bpp_dither. */
7779 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007780 }
7781 }
7782
7783 if (HAS_PIPE_CXSR(dev)) {
7784 if (intel_crtc->lowfreq_avail) {
7785 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7786 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7787 } else {
7788 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007789 }
7790 }
7791
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007792 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007793 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007794 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007795 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7796 else
7797 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7798 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007799 pipeconf |= PIPECONF_PROGRESSIVE;
7800
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007801 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007802 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007803
Daniel Vetter84b046f2013-02-19 18:48:54 +01007804 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7805 POSTING_READ(PIPECONF(intel_crtc->pipe));
7806}
7807
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007808static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7809 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007810{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007811 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007812 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007813 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007814 intel_clock_t clock;
7815 bool ok;
7816 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007817 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007818 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007819 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007820 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007821 struct drm_connector_state *connector_state;
7822 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007823
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007824 memset(&crtc_state->dpll_hw_state, 0,
7825 sizeof(crtc_state->dpll_hw_state));
7826
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007827 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007828 if (connector_state->crtc != &crtc->base)
7829 continue;
7830
7831 encoder = to_intel_encoder(connector_state->best_encoder);
7832
Chris Wilson5eddb702010-09-11 13:48:45 +01007833 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007834 case INTEL_OUTPUT_DSI:
7835 is_dsi = true;
7836 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007837 default:
7838 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007839 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007840
Eric Anholtc751ce42010-03-25 11:48:48 -07007841 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007842 }
7843
Jani Nikulaf2335332013-09-13 11:03:09 +03007844 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007845 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007846
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007847 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007848 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007849
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007850 /*
7851 * Returns a set of divisors for the desired target clock with
7852 * the given refclk, or FALSE. The returned values represent
7853 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7854 * 2) / p1 / p2.
7855 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007856 limit = intel_limit(crtc_state, refclk);
7857 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007858 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007859 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007860 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007861 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7862 return -EINVAL;
7863 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007864
Jani Nikulaf2335332013-09-13 11:03:09 +03007865 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007866 crtc_state->dpll.n = clock.n;
7867 crtc_state->dpll.m1 = clock.m1;
7868 crtc_state->dpll.m2 = clock.m2;
7869 crtc_state->dpll.p1 = clock.p1;
7870 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007871 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007872
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007873 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007874 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007875 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007876 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007877 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007878 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007879 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007880 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007881 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007882 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007883 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007884
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007885 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007886}
7887
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007888static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007889 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007890{
7891 struct drm_device *dev = crtc->base.dev;
7892 struct drm_i915_private *dev_priv = dev->dev_private;
7893 uint32_t tmp;
7894
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007895 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7896 return;
7897
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007898 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007899 if (!(tmp & PFIT_ENABLE))
7900 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007901
Daniel Vetter06922822013-07-11 13:35:40 +02007902 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007903 if (INTEL_INFO(dev)->gen < 4) {
7904 if (crtc->pipe != PIPE_B)
7905 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007906 } else {
7907 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7908 return;
7909 }
7910
Daniel Vetter06922822013-07-11 13:35:40 +02007911 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007912 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7913 if (INTEL_INFO(dev)->gen < 5)
7914 pipe_config->gmch_pfit.lvds_border_bits =
7915 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7916}
7917
Jesse Barnesacbec812013-09-20 11:29:32 -07007918static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007919 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007920{
7921 struct drm_device *dev = crtc->base.dev;
7922 struct drm_i915_private *dev_priv = dev->dev_private;
7923 int pipe = pipe_config->cpu_transcoder;
7924 intel_clock_t clock;
7925 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007926 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007927
Shobhit Kumarf573de52014-07-30 20:32:37 +05307928 /* In case of MIPI DPLL will not even be used */
7929 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7930 return;
7931
Ville Syrjäläa5805162015-05-26 20:42:30 +03007932 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007933 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007934 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007935
7936 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7937 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7938 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7939 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7940 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7941
Imre Deakdccbea32015-06-22 23:35:51 +03007942 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007943}
7944
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007945static void
7946i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7947 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007948{
7949 struct drm_device *dev = crtc->base.dev;
7950 struct drm_i915_private *dev_priv = dev->dev_private;
7951 u32 val, base, offset;
7952 int pipe = crtc->pipe, plane = crtc->plane;
7953 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007954 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007955 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007956 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007957
Damien Lespiau42a7b082015-02-05 19:35:13 +00007958 val = I915_READ(DSPCNTR(plane));
7959 if (!(val & DISPLAY_PLANE_ENABLE))
7960 return;
7961
Damien Lespiaud9806c92015-01-21 14:07:19 +00007962 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007963 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007964 DRM_DEBUG_KMS("failed to alloc fb\n");
7965 return;
7966 }
7967
Damien Lespiau1b842c82015-01-21 13:50:54 +00007968 fb = &intel_fb->base;
7969
Daniel Vetter18c52472015-02-10 17:16:09 +00007970 if (INTEL_INFO(dev)->gen >= 4) {
7971 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007972 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007973 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7974 }
7975 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007976
7977 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007978 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007979 fb->pixel_format = fourcc;
7980 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007981
7982 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007983 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007984 offset = I915_READ(DSPTILEOFF(plane));
7985 else
7986 offset = I915_READ(DSPLINOFF(plane));
7987 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7988 } else {
7989 base = I915_READ(DSPADDR(plane));
7990 }
7991 plane_config->base = base;
7992
7993 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007994 fb->width = ((val >> 16) & 0xfff) + 1;
7995 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007996
7997 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007998 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007999
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008000 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008001 fb->pixel_format,
8002 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008003
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008004 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008005
Damien Lespiau2844a922015-01-20 12:51:48 +00008006 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8007 pipe_name(pipe), plane, fb->width, fb->height,
8008 fb->bits_per_pixel, base, fb->pitches[0],
8009 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008010
Damien Lespiau2d140302015-02-05 17:22:18 +00008011 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008012}
8013
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008014static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008015 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008016{
8017 struct drm_device *dev = crtc->base.dev;
8018 struct drm_i915_private *dev_priv = dev->dev_private;
8019 int pipe = pipe_config->cpu_transcoder;
8020 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8021 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008022 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008023 int refclk = 100000;
8024
Ville Syrjäläa5805162015-05-26 20:42:30 +03008025 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008026 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8027 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8028 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8029 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008030 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008031 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008032
8033 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008034 clock.m2 = (pll_dw0 & 0xff) << 22;
8035 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8036 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008037 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8038 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8039 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8040
Imre Deakdccbea32015-06-22 23:35:51 +03008041 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008042}
8043
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008044static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008045 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008046{
8047 struct drm_device *dev = crtc->base.dev;
8048 struct drm_i915_private *dev_priv = dev->dev_private;
8049 uint32_t tmp;
8050
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008051 if (!intel_display_power_is_enabled(dev_priv,
8052 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008053 return false;
8054
Daniel Vettere143a212013-07-04 12:01:15 +02008055 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008056 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008057
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008058 tmp = I915_READ(PIPECONF(crtc->pipe));
8059 if (!(tmp & PIPECONF_ENABLE))
8060 return false;
8061
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008062 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8063 switch (tmp & PIPECONF_BPC_MASK) {
8064 case PIPECONF_6BPC:
8065 pipe_config->pipe_bpp = 18;
8066 break;
8067 case PIPECONF_8BPC:
8068 pipe_config->pipe_bpp = 24;
8069 break;
8070 case PIPECONF_10BPC:
8071 pipe_config->pipe_bpp = 30;
8072 break;
8073 default:
8074 break;
8075 }
8076 }
8077
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008078 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8079 pipe_config->limited_color_range = true;
8080
Ville Syrjälä282740f2013-09-04 18:30:03 +03008081 if (INTEL_INFO(dev)->gen < 4)
8082 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8083
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008084 intel_get_pipe_timings(crtc, pipe_config);
8085
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008086 i9xx_get_pfit_config(crtc, pipe_config);
8087
Daniel Vetter6c49f242013-06-06 12:45:25 +02008088 if (INTEL_INFO(dev)->gen >= 4) {
8089 tmp = I915_READ(DPLL_MD(crtc->pipe));
8090 pipe_config->pixel_multiplier =
8091 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8092 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008093 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008094 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8095 tmp = I915_READ(DPLL(crtc->pipe));
8096 pipe_config->pixel_multiplier =
8097 ((tmp & SDVO_MULTIPLIER_MASK)
8098 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8099 } else {
8100 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8101 * port and will be fixed up in the encoder->get_config
8102 * function. */
8103 pipe_config->pixel_multiplier = 1;
8104 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008105 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8106 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008107 /*
8108 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8109 * on 830. Filter it out here so that we don't
8110 * report errors due to that.
8111 */
8112 if (IS_I830(dev))
8113 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8114
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008115 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8116 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008117 } else {
8118 /* Mask out read-only status bits. */
8119 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8120 DPLL_PORTC_READY_MASK |
8121 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008122 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008123
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008124 if (IS_CHERRYVIEW(dev))
8125 chv_crtc_clock_get(crtc, pipe_config);
8126 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008127 vlv_crtc_clock_get(crtc, pipe_config);
8128 else
8129 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008130
Ville Syrjälä0f646142015-08-26 19:39:18 +03008131 /*
8132 * Normally the dotclock is filled in by the encoder .get_config()
8133 * but in case the pipe is enabled w/o any ports we need a sane
8134 * default.
8135 */
8136 pipe_config->base.adjusted_mode.crtc_clock =
8137 pipe_config->port_clock / pipe_config->pixel_multiplier;
8138
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008139 return true;
8140}
8141
Paulo Zanonidde86e22012-12-01 12:04:25 -02008142static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008143{
8144 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008145 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008146 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008147 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008148 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008149 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008150 bool has_ck505 = false;
8151 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008152
8153 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008154 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008155 switch (encoder->type) {
8156 case INTEL_OUTPUT_LVDS:
8157 has_panel = true;
8158 has_lvds = true;
8159 break;
8160 case INTEL_OUTPUT_EDP:
8161 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008162 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008163 has_cpu_edp = true;
8164 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008165 default:
8166 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008167 }
8168 }
8169
Keith Packard99eb6a02011-09-26 14:29:12 -07008170 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008171 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008172 can_ssc = has_ck505;
8173 } else {
8174 has_ck505 = false;
8175 can_ssc = true;
8176 }
8177
Imre Deak2de69052013-05-08 13:14:04 +03008178 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8179 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008180
8181 /* Ironlake: try to setup display ref clock before DPLL
8182 * enabling. This is only under driver's control after
8183 * PCH B stepping, previous chipset stepping should be
8184 * ignoring this setting.
8185 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008186 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008187
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008188 /* As we must carefully and slowly disable/enable each source in turn,
8189 * compute the final state we want first and check if we need to
8190 * make any changes at all.
8191 */
8192 final = val;
8193 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008194 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008195 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008196 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008197 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8198
8199 final &= ~DREF_SSC_SOURCE_MASK;
8200 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8201 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008202
Keith Packard199e5d72011-09-22 12:01:57 -07008203 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008204 final |= DREF_SSC_SOURCE_ENABLE;
8205
8206 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8207 final |= DREF_SSC1_ENABLE;
8208
8209 if (has_cpu_edp) {
8210 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8211 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8212 else
8213 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8214 } else
8215 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8216 } else {
8217 final |= DREF_SSC_SOURCE_DISABLE;
8218 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8219 }
8220
8221 if (final == val)
8222 return;
8223
8224 /* Always enable nonspread source */
8225 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8226
8227 if (has_ck505)
8228 val |= DREF_NONSPREAD_CK505_ENABLE;
8229 else
8230 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8231
8232 if (has_panel) {
8233 val &= ~DREF_SSC_SOURCE_MASK;
8234 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008235
Keith Packard199e5d72011-09-22 12:01:57 -07008236 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008237 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008238 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008239 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008240 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008241 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008242
8243 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008244 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008245 POSTING_READ(PCH_DREF_CONTROL);
8246 udelay(200);
8247
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008248 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008249
8250 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008251 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008252 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008253 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008254 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008255 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008256 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008257 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008258 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008259
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008260 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008261 POSTING_READ(PCH_DREF_CONTROL);
8262 udelay(200);
8263 } else {
8264 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8265
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008267
8268 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008269 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008270
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008271 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008272 POSTING_READ(PCH_DREF_CONTROL);
8273 udelay(200);
8274
8275 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008276 val &= ~DREF_SSC_SOURCE_MASK;
8277 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008278
8279 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008280 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008281
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008282 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008283 POSTING_READ(PCH_DREF_CONTROL);
8284 udelay(200);
8285 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008286
8287 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008288}
8289
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008290static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008291{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008292 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008293
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008294 tmp = I915_READ(SOUTH_CHICKEN2);
8295 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8296 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008297
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008298 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8299 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8300 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008301
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008302 tmp = I915_READ(SOUTH_CHICKEN2);
8303 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8304 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008305
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008306 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8307 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8308 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008309}
8310
8311/* WaMPhyProgramming:hsw */
8312static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8313{
8314 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008315
8316 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8317 tmp &= ~(0xFF << 24);
8318 tmp |= (0x12 << 24);
8319 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8320
Paulo Zanonidde86e22012-12-01 12:04:25 -02008321 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8322 tmp |= (1 << 11);
8323 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8324
8325 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8326 tmp |= (1 << 11);
8327 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8328
Paulo Zanonidde86e22012-12-01 12:04:25 -02008329 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8330 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8331 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8332
8333 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8334 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8335 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8336
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008337 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8338 tmp &= ~(7 << 13);
8339 tmp |= (5 << 13);
8340 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008341
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008342 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8343 tmp &= ~(7 << 13);
8344 tmp |= (5 << 13);
8345 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008346
8347 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8348 tmp &= ~0xFF;
8349 tmp |= 0x1C;
8350 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8351
8352 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8353 tmp &= ~0xFF;
8354 tmp |= 0x1C;
8355 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8356
8357 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8358 tmp &= ~(0xFF << 16);
8359 tmp |= (0x1C << 16);
8360 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8361
8362 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8363 tmp &= ~(0xFF << 16);
8364 tmp |= (0x1C << 16);
8365 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8366
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008367 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8368 tmp |= (1 << 27);
8369 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008370
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008371 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8372 tmp |= (1 << 27);
8373 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008374
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008375 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8376 tmp &= ~(0xF << 28);
8377 tmp |= (4 << 28);
8378 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008379
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008380 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8381 tmp &= ~(0xF << 28);
8382 tmp |= (4 << 28);
8383 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008384}
8385
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008386/* Implements 3 different sequences from BSpec chapter "Display iCLK
8387 * Programming" based on the parameters passed:
8388 * - Sequence to enable CLKOUT_DP
8389 * - Sequence to enable CLKOUT_DP without spread
8390 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8391 */
8392static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8393 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008394{
8395 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008396 uint32_t reg, tmp;
8397
8398 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8399 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008400 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008401 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008402
Ville Syrjäläa5805162015-05-26 20:42:30 +03008403 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008404
8405 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8406 tmp &= ~SBI_SSCCTL_DISABLE;
8407 tmp |= SBI_SSCCTL_PATHALT;
8408 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8409
8410 udelay(24);
8411
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008412 if (with_spread) {
8413 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8414 tmp &= ~SBI_SSCCTL_PATHALT;
8415 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008416
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008417 if (with_fdi) {
8418 lpt_reset_fdi_mphy(dev_priv);
8419 lpt_program_fdi_mphy(dev_priv);
8420 }
8421 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008422
Ville Syrjäläc2699522015-08-27 23:55:59 +03008423 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008424 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8425 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8426 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008427
Ville Syrjäläa5805162015-05-26 20:42:30 +03008428 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008429}
8430
Paulo Zanoni47701c32013-07-23 11:19:25 -03008431/* Sequence to disable CLKOUT_DP */
8432static void lpt_disable_clkout_dp(struct drm_device *dev)
8433{
8434 struct drm_i915_private *dev_priv = dev->dev_private;
8435 uint32_t reg, tmp;
8436
Ville Syrjäläa5805162015-05-26 20:42:30 +03008437 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008438
Ville Syrjäläc2699522015-08-27 23:55:59 +03008439 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008440 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8441 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8442 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8443
8444 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8445 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8446 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8447 tmp |= SBI_SSCCTL_PATHALT;
8448 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8449 udelay(32);
8450 }
8451 tmp |= SBI_SSCCTL_DISABLE;
8452 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8453 }
8454
Ville Syrjäläa5805162015-05-26 20:42:30 +03008455 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008456}
8457
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008458static void lpt_init_pch_refclk(struct drm_device *dev)
8459{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008460 struct intel_encoder *encoder;
8461 bool has_vga = false;
8462
Damien Lespiaub2784e12014-08-05 11:29:37 +01008463 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008464 switch (encoder->type) {
8465 case INTEL_OUTPUT_ANALOG:
8466 has_vga = true;
8467 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008468 default:
8469 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008470 }
8471 }
8472
Paulo Zanoni47701c32013-07-23 11:19:25 -03008473 if (has_vga)
8474 lpt_enable_clkout_dp(dev, true, true);
8475 else
8476 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008477}
8478
Paulo Zanonidde86e22012-12-01 12:04:25 -02008479/*
8480 * Initialize reference clocks when the driver loads
8481 */
8482void intel_init_pch_refclk(struct drm_device *dev)
8483{
8484 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8485 ironlake_init_pch_refclk(dev);
8486 else if (HAS_PCH_LPT(dev))
8487 lpt_init_pch_refclk(dev);
8488}
8489
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008490static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008491{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008492 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008493 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008494 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008495 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008496 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008497 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008498 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008499 bool is_lvds = false;
8500
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008501 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008502 if (connector_state->crtc != crtc_state->base.crtc)
8503 continue;
8504
8505 encoder = to_intel_encoder(connector_state->best_encoder);
8506
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008507 switch (encoder->type) {
8508 case INTEL_OUTPUT_LVDS:
8509 is_lvds = true;
8510 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008511 default:
8512 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008513 }
8514 num_connectors++;
8515 }
8516
8517 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008518 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008519 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008520 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008521 }
8522
8523 return 120000;
8524}
8525
Daniel Vetter6ff93602013-04-19 11:24:36 +02008526static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008527{
8528 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8530 int pipe = intel_crtc->pipe;
8531 uint32_t val;
8532
Daniel Vetter78114072013-06-13 00:54:57 +02008533 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008534
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008535 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008536 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008537 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008538 break;
8539 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008540 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008541 break;
8542 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008543 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008544 break;
8545 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008546 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008547 break;
8548 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008549 /* Case prevented by intel_choose_pipe_bpp_dither. */
8550 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008551 }
8552
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008553 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008554 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8555
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008556 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008557 val |= PIPECONF_INTERLACED_ILK;
8558 else
8559 val |= PIPECONF_PROGRESSIVE;
8560
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008561 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008562 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008563
Paulo Zanonic8203562012-09-12 10:06:29 -03008564 I915_WRITE(PIPECONF(pipe), val);
8565 POSTING_READ(PIPECONF(pipe));
8566}
8567
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008568/*
8569 * Set up the pipe CSC unit.
8570 *
8571 * Currently only full range RGB to limited range RGB conversion
8572 * is supported, but eventually this should handle various
8573 * RGB<->YCbCr scenarios as well.
8574 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008575static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008576{
8577 struct drm_device *dev = crtc->dev;
8578 struct drm_i915_private *dev_priv = dev->dev_private;
8579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8580 int pipe = intel_crtc->pipe;
8581 uint16_t coeff = 0x7800; /* 1.0 */
8582
8583 /*
8584 * TODO: Check what kind of values actually come out of the pipe
8585 * with these coeff/postoff values and adjust to get the best
8586 * accuracy. Perhaps we even need to take the bpc value into
8587 * consideration.
8588 */
8589
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008590 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008591 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8592
8593 /*
8594 * GY/GU and RY/RU should be the other way around according
8595 * to BSpec, but reality doesn't agree. Just set them up in
8596 * a way that results in the correct picture.
8597 */
8598 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8599 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8600
8601 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8602 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8603
8604 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8605 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8606
8607 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8608 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8609 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8610
8611 if (INTEL_INFO(dev)->gen > 6) {
8612 uint16_t postoff = 0;
8613
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008614 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008615 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008616
8617 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8618 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8619 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8620
8621 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8622 } else {
8623 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8624
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008625 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008626 mode |= CSC_BLACK_SCREEN_OFFSET;
8627
8628 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8629 }
8630}
8631
Daniel Vetter6ff93602013-04-19 11:24:36 +02008632static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008633{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008634 struct drm_device *dev = crtc->dev;
8635 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008637 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008638 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008639 uint32_t val;
8640
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008641 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008642
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008643 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008644 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8645
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008646 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008647 val |= PIPECONF_INTERLACED_ILK;
8648 else
8649 val |= PIPECONF_PROGRESSIVE;
8650
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008651 I915_WRITE(PIPECONF(cpu_transcoder), val);
8652 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008653
8654 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8655 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008656
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308657 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008658 val = 0;
8659
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008660 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008661 case 18:
8662 val |= PIPEMISC_DITHER_6_BPC;
8663 break;
8664 case 24:
8665 val |= PIPEMISC_DITHER_8_BPC;
8666 break;
8667 case 30:
8668 val |= PIPEMISC_DITHER_10_BPC;
8669 break;
8670 case 36:
8671 val |= PIPEMISC_DITHER_12_BPC;
8672 break;
8673 default:
8674 /* Case prevented by pipe_config_set_bpp. */
8675 BUG();
8676 }
8677
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008678 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008679 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8680
8681 I915_WRITE(PIPEMISC(pipe), val);
8682 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008683}
8684
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008685static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008686 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008687 intel_clock_t *clock,
8688 bool *has_reduced_clock,
8689 intel_clock_t *reduced_clock)
8690{
8691 struct drm_device *dev = crtc->dev;
8692 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008693 int refclk;
8694 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008695 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008696
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008697 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008698
8699 /*
8700 * Returns a set of divisors for the desired target clock with the given
8701 * refclk, or FALSE. The returned values represent the clock equation:
8702 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8703 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008704 limit = intel_limit(crtc_state, refclk);
8705 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008706 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008707 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008708 if (!ret)
8709 return false;
8710
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008711 return true;
8712}
8713
Paulo Zanonid4b19312012-11-29 11:29:32 -02008714int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8715{
8716 /*
8717 * Account for spread spectrum to avoid
8718 * oversubscribing the link. Max center spread
8719 * is 2.5%; use 5% for safety's sake.
8720 */
8721 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008722 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008723}
8724
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008725static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008726{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008727 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008728}
8729
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008730static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008731 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008732 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008733 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008734{
8735 struct drm_crtc *crtc = &intel_crtc->base;
8736 struct drm_device *dev = crtc->dev;
8737 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008738 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008739 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008740 struct drm_connector_state *connector_state;
8741 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008742 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008743 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008744 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008745
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008746 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008747 if (connector_state->crtc != crtc_state->base.crtc)
8748 continue;
8749
8750 encoder = to_intel_encoder(connector_state->best_encoder);
8751
8752 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008753 case INTEL_OUTPUT_LVDS:
8754 is_lvds = true;
8755 break;
8756 case INTEL_OUTPUT_SDVO:
8757 case INTEL_OUTPUT_HDMI:
8758 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008759 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008760 default:
8761 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008762 }
8763
8764 num_connectors++;
8765 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008766
Chris Wilsonc1858122010-12-03 21:35:48 +00008767 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008768 factor = 21;
8769 if (is_lvds) {
8770 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008771 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008772 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008773 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008774 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008775 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008776
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008777 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008778 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008779
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008780 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8781 *fp2 |= FP_CB_TUNE;
8782
Chris Wilson5eddb702010-09-11 13:48:45 +01008783 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008784
Eric Anholta07d6782011-03-30 13:01:08 -07008785 if (is_lvds)
8786 dpll |= DPLLB_MODE_LVDS;
8787 else
8788 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008789
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008790 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008791 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008792
8793 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008794 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008795 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008796 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008797
Eric Anholta07d6782011-03-30 13:01:08 -07008798 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008799 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008800 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008801 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008802
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008803 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008804 case 5:
8805 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8806 break;
8807 case 7:
8808 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8809 break;
8810 case 10:
8811 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8812 break;
8813 case 14:
8814 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8815 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008816 }
8817
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008818 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008819 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008820 else
8821 dpll |= PLL_REF_INPUT_DREFCLK;
8822
Daniel Vetter959e16d2013-06-05 13:34:21 +02008823 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008824}
8825
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008826static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8827 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008828{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008829 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008830 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008831 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008832 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008833 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008834 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008835
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008836 memset(&crtc_state->dpll_hw_state, 0,
8837 sizeof(crtc_state->dpll_hw_state));
8838
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008839 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008840
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008841 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8842 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8843
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008844 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008845 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008846 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008847 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8848 return -EINVAL;
8849 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008850 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008851 if (!crtc_state->clock_set) {
8852 crtc_state->dpll.n = clock.n;
8853 crtc_state->dpll.m1 = clock.m1;
8854 crtc_state->dpll.m2 = clock.m2;
8855 crtc_state->dpll.p1 = clock.p1;
8856 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008857 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008858
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008859 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008860 if (crtc_state->has_pch_encoder) {
8861 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008862 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008863 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008864
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008865 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008866 &fp, &reduced_clock,
8867 has_reduced_clock ? &fp2 : NULL);
8868
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008869 crtc_state->dpll_hw_state.dpll = dpll;
8870 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008871 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008872 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008873 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008874 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008875
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008876 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008877 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008878 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008879 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008880 return -EINVAL;
8881 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008882 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008883
Rodrigo Viviab585de2015-03-24 12:40:09 -07008884 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008885 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008886 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008887 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008888
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008889 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008890}
8891
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008892static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8893 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008894{
8895 struct drm_device *dev = crtc->base.dev;
8896 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008897 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008898
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008899 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8900 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8901 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8902 & ~TU_SIZE_MASK;
8903 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8904 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8905 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8906}
8907
8908static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8909 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008910 struct intel_link_m_n *m_n,
8911 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008912{
8913 struct drm_device *dev = crtc->base.dev;
8914 struct drm_i915_private *dev_priv = dev->dev_private;
8915 enum pipe pipe = crtc->pipe;
8916
8917 if (INTEL_INFO(dev)->gen >= 5) {
8918 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8919 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8920 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8921 & ~TU_SIZE_MASK;
8922 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8923 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8924 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008925 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8926 * gen < 8) and if DRRS is supported (to make sure the
8927 * registers are not unnecessarily read).
8928 */
8929 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008930 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008931 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8932 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8933 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8934 & ~TU_SIZE_MASK;
8935 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8936 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8937 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8938 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008939 } else {
8940 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8941 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8942 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8943 & ~TU_SIZE_MASK;
8944 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8945 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8946 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8947 }
8948}
8949
8950void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008951 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008952{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008953 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008954 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8955 else
8956 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008957 &pipe_config->dp_m_n,
8958 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008959}
8960
Daniel Vetter72419202013-04-04 13:28:53 +02008961static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008962 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008963{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008964 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008965 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008966}
8967
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008968static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008969 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008970{
8971 struct drm_device *dev = crtc->base.dev;
8972 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008973 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8974 uint32_t ps_ctrl = 0;
8975 int id = -1;
8976 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008977
Chandra Kondurua1b22782015-04-07 15:28:45 -07008978 /* find scaler attached to this pipe */
8979 for (i = 0; i < crtc->num_scalers; i++) {
8980 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8981 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8982 id = i;
8983 pipe_config->pch_pfit.enabled = true;
8984 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8985 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8986 break;
8987 }
8988 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008989
Chandra Kondurua1b22782015-04-07 15:28:45 -07008990 scaler_state->scaler_id = id;
8991 if (id >= 0) {
8992 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8993 } else {
8994 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008995 }
8996}
8997
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008998static void
8999skylake_get_initial_plane_config(struct intel_crtc *crtc,
9000 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009001{
9002 struct drm_device *dev = crtc->base.dev;
9003 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009004 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009005 int pipe = crtc->pipe;
9006 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009007 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009008 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009009 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009010
Damien Lespiaud9806c92015-01-21 14:07:19 +00009011 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009012 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009013 DRM_DEBUG_KMS("failed to alloc fb\n");
9014 return;
9015 }
9016
Damien Lespiau1b842c82015-01-21 13:50:54 +00009017 fb = &intel_fb->base;
9018
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009019 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009020 if (!(val & PLANE_CTL_ENABLE))
9021 goto error;
9022
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009023 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9024 fourcc = skl_format_to_fourcc(pixel_format,
9025 val & PLANE_CTL_ORDER_RGBX,
9026 val & PLANE_CTL_ALPHA_MASK);
9027 fb->pixel_format = fourcc;
9028 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9029
Damien Lespiau40f46282015-02-27 11:15:21 +00009030 tiling = val & PLANE_CTL_TILED_MASK;
9031 switch (tiling) {
9032 case PLANE_CTL_TILED_LINEAR:
9033 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9034 break;
9035 case PLANE_CTL_TILED_X:
9036 plane_config->tiling = I915_TILING_X;
9037 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9038 break;
9039 case PLANE_CTL_TILED_Y:
9040 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9041 break;
9042 case PLANE_CTL_TILED_YF:
9043 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9044 break;
9045 default:
9046 MISSING_CASE(tiling);
9047 goto error;
9048 }
9049
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009050 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9051 plane_config->base = base;
9052
9053 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9054
9055 val = I915_READ(PLANE_SIZE(pipe, 0));
9056 fb->height = ((val >> 16) & 0xfff) + 1;
9057 fb->width = ((val >> 0) & 0x1fff) + 1;
9058
9059 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009060 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9061 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009062 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9063
9064 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009065 fb->pixel_format,
9066 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009067
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009068 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009069
9070 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9071 pipe_name(pipe), fb->width, fb->height,
9072 fb->bits_per_pixel, base, fb->pitches[0],
9073 plane_config->size);
9074
Damien Lespiau2d140302015-02-05 17:22:18 +00009075 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009076 return;
9077
9078error:
9079 kfree(fb);
9080}
9081
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009082static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009083 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009084{
9085 struct drm_device *dev = crtc->base.dev;
9086 struct drm_i915_private *dev_priv = dev->dev_private;
9087 uint32_t tmp;
9088
9089 tmp = I915_READ(PF_CTL(crtc->pipe));
9090
9091 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009092 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009093 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9094 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009095
9096 /* We currently do not free assignements of panel fitters on
9097 * ivb/hsw (since we don't use the higher upscaling modes which
9098 * differentiates them) so just WARN about this case for now. */
9099 if (IS_GEN7(dev)) {
9100 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9101 PF_PIPE_SEL_IVB(crtc->pipe));
9102 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009103 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009104}
9105
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009106static void
9107ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9108 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009109{
9110 struct drm_device *dev = crtc->base.dev;
9111 struct drm_i915_private *dev_priv = dev->dev_private;
9112 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009113 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009114 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009115 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009116 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009117 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009118
Damien Lespiau42a7b082015-02-05 19:35:13 +00009119 val = I915_READ(DSPCNTR(pipe));
9120 if (!(val & DISPLAY_PLANE_ENABLE))
9121 return;
9122
Damien Lespiaud9806c92015-01-21 14:07:19 +00009123 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009124 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009125 DRM_DEBUG_KMS("failed to alloc fb\n");
9126 return;
9127 }
9128
Damien Lespiau1b842c82015-01-21 13:50:54 +00009129 fb = &intel_fb->base;
9130
Daniel Vetter18c52472015-02-10 17:16:09 +00009131 if (INTEL_INFO(dev)->gen >= 4) {
9132 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009133 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009134 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9135 }
9136 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009137
9138 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009139 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009140 fb->pixel_format = fourcc;
9141 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009142
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009143 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009144 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009145 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009146 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009147 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009148 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009149 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009150 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009151 }
9152 plane_config->base = base;
9153
9154 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009155 fb->width = ((val >> 16) & 0xfff) + 1;
9156 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009157
9158 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009159 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009160
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009161 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009162 fb->pixel_format,
9163 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009164
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009165 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009166
Damien Lespiau2844a922015-01-20 12:51:48 +00009167 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9168 pipe_name(pipe), fb->width, fb->height,
9169 fb->bits_per_pixel, base, fb->pitches[0],
9170 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009171
Damien Lespiau2d140302015-02-05 17:22:18 +00009172 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009173}
9174
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009175static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009176 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009177{
9178 struct drm_device *dev = crtc->base.dev;
9179 struct drm_i915_private *dev_priv = dev->dev_private;
9180 uint32_t tmp;
9181
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009182 if (!intel_display_power_is_enabled(dev_priv,
9183 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009184 return false;
9185
Daniel Vettere143a212013-07-04 12:01:15 +02009186 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009187 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009188
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009189 tmp = I915_READ(PIPECONF(crtc->pipe));
9190 if (!(tmp & PIPECONF_ENABLE))
9191 return false;
9192
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009193 switch (tmp & PIPECONF_BPC_MASK) {
9194 case PIPECONF_6BPC:
9195 pipe_config->pipe_bpp = 18;
9196 break;
9197 case PIPECONF_8BPC:
9198 pipe_config->pipe_bpp = 24;
9199 break;
9200 case PIPECONF_10BPC:
9201 pipe_config->pipe_bpp = 30;
9202 break;
9203 case PIPECONF_12BPC:
9204 pipe_config->pipe_bpp = 36;
9205 break;
9206 default:
9207 break;
9208 }
9209
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009210 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9211 pipe_config->limited_color_range = true;
9212
Daniel Vetterab9412b2013-05-03 11:49:46 +02009213 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009214 struct intel_shared_dpll *pll;
9215
Daniel Vetter88adfff2013-03-28 10:42:01 +01009216 pipe_config->has_pch_encoder = true;
9217
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009218 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9219 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9220 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009221
9222 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009223
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009224 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009225 pipe_config->shared_dpll =
9226 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009227 } else {
9228 tmp = I915_READ(PCH_DPLL_SEL);
9229 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9230 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9231 else
9232 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9233 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009234
9235 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9236
9237 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9238 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009239
9240 tmp = pipe_config->dpll_hw_state.dpll;
9241 pipe_config->pixel_multiplier =
9242 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9243 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009244
9245 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009246 } else {
9247 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009248 }
9249
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009250 intel_get_pipe_timings(crtc, pipe_config);
9251
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009252 ironlake_get_pfit_config(crtc, pipe_config);
9253
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009254 return true;
9255}
9256
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009257static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9258{
9259 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009260 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009261
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009262 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009263 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009264 pipe_name(crtc->pipe));
9265
Rob Clarke2c719b2014-12-15 13:56:32 -05009266 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9267 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9268 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9269 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9270 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9271 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009272 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009273 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009274 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009275 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009276 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009277 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009278 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009279 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009280 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009281
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009282 /*
9283 * In theory we can still leave IRQs enabled, as long as only the HPD
9284 * interrupts remain enabled. We used to check for that, but since it's
9285 * gen-specific and since we only disable LCPLL after we fully disable
9286 * the interrupts, the check below should be enough.
9287 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009288 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009289}
9290
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009291static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9292{
9293 struct drm_device *dev = dev_priv->dev;
9294
9295 if (IS_HASWELL(dev))
9296 return I915_READ(D_COMP_HSW);
9297 else
9298 return I915_READ(D_COMP_BDW);
9299}
9300
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009301static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9302{
9303 struct drm_device *dev = dev_priv->dev;
9304
9305 if (IS_HASWELL(dev)) {
9306 mutex_lock(&dev_priv->rps.hw_lock);
9307 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9308 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009309 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009310 mutex_unlock(&dev_priv->rps.hw_lock);
9311 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009312 I915_WRITE(D_COMP_BDW, val);
9313 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009314 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009315}
9316
9317/*
9318 * This function implements pieces of two sequences from BSpec:
9319 * - Sequence for display software to disable LCPLL
9320 * - Sequence for display software to allow package C8+
9321 * The steps implemented here are just the steps that actually touch the LCPLL
9322 * register. Callers should take care of disabling all the display engine
9323 * functions, doing the mode unset, fixing interrupts, etc.
9324 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009325static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9326 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009327{
9328 uint32_t val;
9329
9330 assert_can_disable_lcpll(dev_priv);
9331
9332 val = I915_READ(LCPLL_CTL);
9333
9334 if (switch_to_fclk) {
9335 val |= LCPLL_CD_SOURCE_FCLK;
9336 I915_WRITE(LCPLL_CTL, val);
9337
9338 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9339 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9340 DRM_ERROR("Switching to FCLK failed\n");
9341
9342 val = I915_READ(LCPLL_CTL);
9343 }
9344
9345 val |= LCPLL_PLL_DISABLE;
9346 I915_WRITE(LCPLL_CTL, val);
9347 POSTING_READ(LCPLL_CTL);
9348
9349 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9350 DRM_ERROR("LCPLL still locked\n");
9351
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009352 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009353 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009354 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009355 ndelay(100);
9356
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009357 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9358 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009359 DRM_ERROR("D_COMP RCOMP still in progress\n");
9360
9361 if (allow_power_down) {
9362 val = I915_READ(LCPLL_CTL);
9363 val |= LCPLL_POWER_DOWN_ALLOW;
9364 I915_WRITE(LCPLL_CTL, val);
9365 POSTING_READ(LCPLL_CTL);
9366 }
9367}
9368
9369/*
9370 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9371 * source.
9372 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009373static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009374{
9375 uint32_t val;
9376
9377 val = I915_READ(LCPLL_CTL);
9378
9379 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9380 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9381 return;
9382
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009383 /*
9384 * Make sure we're not on PC8 state before disabling PC8, otherwise
9385 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009386 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009387 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009388
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009389 if (val & LCPLL_POWER_DOWN_ALLOW) {
9390 val &= ~LCPLL_POWER_DOWN_ALLOW;
9391 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009392 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009393 }
9394
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009395 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009396 val |= D_COMP_COMP_FORCE;
9397 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009398 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009399
9400 val = I915_READ(LCPLL_CTL);
9401 val &= ~LCPLL_PLL_DISABLE;
9402 I915_WRITE(LCPLL_CTL, val);
9403
9404 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9405 DRM_ERROR("LCPLL not locked yet\n");
9406
9407 if (val & LCPLL_CD_SOURCE_FCLK) {
9408 val = I915_READ(LCPLL_CTL);
9409 val &= ~LCPLL_CD_SOURCE_FCLK;
9410 I915_WRITE(LCPLL_CTL, val);
9411
9412 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9413 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9414 DRM_ERROR("Switching back to LCPLL failed\n");
9415 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009416
Mika Kuoppala59bad942015-01-16 11:34:40 +02009417 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009418 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009419}
9420
Paulo Zanoni765dab672014-03-07 20:08:18 -03009421/*
9422 * Package states C8 and deeper are really deep PC states that can only be
9423 * reached when all the devices on the system allow it, so even if the graphics
9424 * device allows PC8+, it doesn't mean the system will actually get to these
9425 * states. Our driver only allows PC8+ when going into runtime PM.
9426 *
9427 * The requirements for PC8+ are that all the outputs are disabled, the power
9428 * well is disabled and most interrupts are disabled, and these are also
9429 * requirements for runtime PM. When these conditions are met, we manually do
9430 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9431 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9432 * hang the machine.
9433 *
9434 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9435 * the state of some registers, so when we come back from PC8+ we need to
9436 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9437 * need to take care of the registers kept by RC6. Notice that this happens even
9438 * if we don't put the device in PCI D3 state (which is what currently happens
9439 * because of the runtime PM support).
9440 *
9441 * For more, read "Display Sequences for Package C8" on the hardware
9442 * documentation.
9443 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009444void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009445{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009446 struct drm_device *dev = dev_priv->dev;
9447 uint32_t val;
9448
Paulo Zanonic67a4702013-08-19 13:18:09 -03009449 DRM_DEBUG_KMS("Enabling package C8+\n");
9450
Ville Syrjäläc2699522015-08-27 23:55:59 +03009451 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009452 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9453 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9454 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9455 }
9456
9457 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009458 hsw_disable_lcpll(dev_priv, true, true);
9459}
9460
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009461void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009462{
9463 struct drm_device *dev = dev_priv->dev;
9464 uint32_t val;
9465
Paulo Zanonic67a4702013-08-19 13:18:09 -03009466 DRM_DEBUG_KMS("Disabling package C8+\n");
9467
9468 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009469 lpt_init_pch_refclk(dev);
9470
Ville Syrjäläc2699522015-08-27 23:55:59 +03009471 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009472 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9473 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9474 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9475 }
9476
9477 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009478}
9479
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009480static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309481{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009482 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009483 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309484
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009485 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309486}
9487
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009488/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009489static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009490{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009491 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009492 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009493 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009494
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009495 for_each_intel_crtc(state->dev, intel_crtc) {
9496 int pixel_rate;
9497
9498 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9499 if (IS_ERR(crtc_state))
9500 return PTR_ERR(crtc_state);
9501
9502 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009503 continue;
9504
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009505 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009506
9507 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009508 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009509 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9510
9511 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9512 }
9513
9514 return max_pixel_rate;
9515}
9516
9517static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9518{
9519 struct drm_i915_private *dev_priv = dev->dev_private;
9520 uint32_t val, data;
9521 int ret;
9522
9523 if (WARN((I915_READ(LCPLL_CTL) &
9524 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9525 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9526 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9527 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9528 "trying to change cdclk frequency with cdclk not enabled\n"))
9529 return;
9530
9531 mutex_lock(&dev_priv->rps.hw_lock);
9532 ret = sandybridge_pcode_write(dev_priv,
9533 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9534 mutex_unlock(&dev_priv->rps.hw_lock);
9535 if (ret) {
9536 DRM_ERROR("failed to inform pcode about cdclk change\n");
9537 return;
9538 }
9539
9540 val = I915_READ(LCPLL_CTL);
9541 val |= LCPLL_CD_SOURCE_FCLK;
9542 I915_WRITE(LCPLL_CTL, val);
9543
9544 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9545 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9546 DRM_ERROR("Switching to FCLK failed\n");
9547
9548 val = I915_READ(LCPLL_CTL);
9549 val &= ~LCPLL_CLK_FREQ_MASK;
9550
9551 switch (cdclk) {
9552 case 450000:
9553 val |= LCPLL_CLK_FREQ_450;
9554 data = 0;
9555 break;
9556 case 540000:
9557 val |= LCPLL_CLK_FREQ_54O_BDW;
9558 data = 1;
9559 break;
9560 case 337500:
9561 val |= LCPLL_CLK_FREQ_337_5_BDW;
9562 data = 2;
9563 break;
9564 case 675000:
9565 val |= LCPLL_CLK_FREQ_675_BDW;
9566 data = 3;
9567 break;
9568 default:
9569 WARN(1, "invalid cdclk frequency\n");
9570 return;
9571 }
9572
9573 I915_WRITE(LCPLL_CTL, val);
9574
9575 val = I915_READ(LCPLL_CTL);
9576 val &= ~LCPLL_CD_SOURCE_FCLK;
9577 I915_WRITE(LCPLL_CTL, val);
9578
9579 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9580 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9581 DRM_ERROR("Switching back to LCPLL failed\n");
9582
9583 mutex_lock(&dev_priv->rps.hw_lock);
9584 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9585 mutex_unlock(&dev_priv->rps.hw_lock);
9586
9587 intel_update_cdclk(dev);
9588
9589 WARN(cdclk != dev_priv->cdclk_freq,
9590 "cdclk requested %d kHz but got %d kHz\n",
9591 cdclk, dev_priv->cdclk_freq);
9592}
9593
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009594static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009595{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009596 struct drm_i915_private *dev_priv = to_i915(state->dev);
9597 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009598 int cdclk;
9599
9600 /*
9601 * FIXME should also account for plane ratio
9602 * once 64bpp pixel formats are supported.
9603 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009604 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009605 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009606 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009607 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009608 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009609 cdclk = 450000;
9610 else
9611 cdclk = 337500;
9612
9613 /*
9614 * FIXME move the cdclk caclulation to
9615 * compute_config() so we can fail gracegully.
9616 */
9617 if (cdclk > dev_priv->max_cdclk_freq) {
9618 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9619 cdclk, dev_priv->max_cdclk_freq);
9620 cdclk = dev_priv->max_cdclk_freq;
9621 }
9622
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009623 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009624
9625 return 0;
9626}
9627
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009628static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009629{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009630 struct drm_device *dev = old_state->dev;
9631 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009632
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009633 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009634}
9635
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009636static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9637 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009638{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009639 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009640 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009641
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009642 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009643
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009644 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009645}
9646
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309647static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9648 enum port port,
9649 struct intel_crtc_state *pipe_config)
9650{
9651 switch (port) {
9652 case PORT_A:
9653 pipe_config->ddi_pll_sel = SKL_DPLL0;
9654 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9655 break;
9656 case PORT_B:
9657 pipe_config->ddi_pll_sel = SKL_DPLL1;
9658 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9659 break;
9660 case PORT_C:
9661 pipe_config->ddi_pll_sel = SKL_DPLL2;
9662 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9663 break;
9664 default:
9665 DRM_ERROR("Incorrect port type\n");
9666 }
9667}
9668
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009669static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9670 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009671 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009672{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009673 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009674
9675 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9676 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9677
9678 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009679 case SKL_DPLL0:
9680 /*
9681 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9682 * of the shared DPLL framework and thus needs to be read out
9683 * separately
9684 */
9685 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9686 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9687 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009688 case SKL_DPLL1:
9689 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9690 break;
9691 case SKL_DPLL2:
9692 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9693 break;
9694 case SKL_DPLL3:
9695 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9696 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009697 }
9698}
9699
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009700static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9701 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009702 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009703{
9704 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9705
9706 switch (pipe_config->ddi_pll_sel) {
9707 case PORT_CLK_SEL_WRPLL1:
9708 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9709 break;
9710 case PORT_CLK_SEL_WRPLL2:
9711 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9712 break;
9713 }
9714}
9715
Daniel Vetter26804af2014-06-25 22:01:55 +03009716static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009717 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009718{
9719 struct drm_device *dev = crtc->base.dev;
9720 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009721 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009722 enum port port;
9723 uint32_t tmp;
9724
9725 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9726
9727 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9728
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009729 if (IS_SKYLAKE(dev))
9730 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309731 else if (IS_BROXTON(dev))
9732 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009733 else
9734 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009735
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009736 if (pipe_config->shared_dpll >= 0) {
9737 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9738
9739 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9740 &pipe_config->dpll_hw_state));
9741 }
9742
Daniel Vetter26804af2014-06-25 22:01:55 +03009743 /*
9744 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9745 * DDI E. So just check whether this pipe is wired to DDI E and whether
9746 * the PCH transcoder is on.
9747 */
Damien Lespiauca370452013-12-03 13:56:24 +00009748 if (INTEL_INFO(dev)->gen < 9 &&
9749 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009750 pipe_config->has_pch_encoder = true;
9751
9752 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9753 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9754 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9755
9756 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9757 }
9758}
9759
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009760static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009761 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009762{
9763 struct drm_device *dev = crtc->base.dev;
9764 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009765 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009766 uint32_t tmp;
9767
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009768 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009769 POWER_DOMAIN_PIPE(crtc->pipe)))
9770 return false;
9771
Daniel Vettere143a212013-07-04 12:01:15 +02009772 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009773 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9774
Daniel Vettereccb1402013-05-22 00:50:22 +02009775 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9776 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9777 enum pipe trans_edp_pipe;
9778 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9779 default:
9780 WARN(1, "unknown pipe linked to edp transcoder\n");
9781 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9782 case TRANS_DDI_EDP_INPUT_A_ON:
9783 trans_edp_pipe = PIPE_A;
9784 break;
9785 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9786 trans_edp_pipe = PIPE_B;
9787 break;
9788 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9789 trans_edp_pipe = PIPE_C;
9790 break;
9791 }
9792
9793 if (trans_edp_pipe == crtc->pipe)
9794 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9795 }
9796
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009797 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009798 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009799 return false;
9800
Daniel Vettereccb1402013-05-22 00:50:22 +02009801 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009802 if (!(tmp & PIPECONF_ENABLE))
9803 return false;
9804
Daniel Vetter26804af2014-06-25 22:01:55 +03009805 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009806
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009807 intel_get_pipe_timings(crtc, pipe_config);
9808
Chandra Kondurua1b22782015-04-07 15:28:45 -07009809 if (INTEL_INFO(dev)->gen >= 9) {
9810 skl_init_scalers(dev, crtc, pipe_config);
9811 }
9812
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009813 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009814
9815 if (INTEL_INFO(dev)->gen >= 9) {
9816 pipe_config->scaler_state.scaler_id = -1;
9817 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9818 }
9819
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009820 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009821 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009822 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009823 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009824 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009825 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009826
Jesse Barnese59150d2014-01-07 13:30:45 -08009827 if (IS_HASWELL(dev))
9828 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9829 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009830
Clint Taylorebb69c92014-09-30 10:30:22 -07009831 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9832 pipe_config->pixel_multiplier =
9833 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9834 } else {
9835 pipe_config->pixel_multiplier = 1;
9836 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009837
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009838 return true;
9839}
9840
Chris Wilson560b85b2010-08-07 11:01:38 +01009841static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9842{
9843 struct drm_device *dev = crtc->dev;
9844 struct drm_i915_private *dev_priv = dev->dev_private;
9845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009846 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009847
Ville Syrjälädc41c152014-08-13 11:57:05 +03009848 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009849 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9850 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009851 unsigned int stride = roundup_pow_of_two(width) * 4;
9852
9853 switch (stride) {
9854 default:
9855 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9856 width, stride);
9857 stride = 256;
9858 /* fallthrough */
9859 case 256:
9860 case 512:
9861 case 1024:
9862 case 2048:
9863 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009864 }
9865
Ville Syrjälädc41c152014-08-13 11:57:05 +03009866 cntl |= CURSOR_ENABLE |
9867 CURSOR_GAMMA_ENABLE |
9868 CURSOR_FORMAT_ARGB |
9869 CURSOR_STRIDE(stride);
9870
9871 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009872 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009873
Ville Syrjälädc41c152014-08-13 11:57:05 +03009874 if (intel_crtc->cursor_cntl != 0 &&
9875 (intel_crtc->cursor_base != base ||
9876 intel_crtc->cursor_size != size ||
9877 intel_crtc->cursor_cntl != cntl)) {
9878 /* On these chipsets we can only modify the base/size/stride
9879 * whilst the cursor is disabled.
9880 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009881 I915_WRITE(CURCNTR(PIPE_A), 0);
9882 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009883 intel_crtc->cursor_cntl = 0;
9884 }
9885
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009886 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009887 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009888 intel_crtc->cursor_base = base;
9889 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009890
9891 if (intel_crtc->cursor_size != size) {
9892 I915_WRITE(CURSIZE, size);
9893 intel_crtc->cursor_size = size;
9894 }
9895
Chris Wilson4b0e3332014-05-30 16:35:26 +03009896 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009897 I915_WRITE(CURCNTR(PIPE_A), cntl);
9898 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009899 intel_crtc->cursor_cntl = cntl;
9900 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009901}
9902
9903static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9904{
9905 struct drm_device *dev = crtc->dev;
9906 struct drm_i915_private *dev_priv = dev->dev_private;
9907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9908 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009909 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009910
Chris Wilson4b0e3332014-05-30 16:35:26 +03009911 cntl = 0;
9912 if (base) {
9913 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009914 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309915 case 64:
9916 cntl |= CURSOR_MODE_64_ARGB_AX;
9917 break;
9918 case 128:
9919 cntl |= CURSOR_MODE_128_ARGB_AX;
9920 break;
9921 case 256:
9922 cntl |= CURSOR_MODE_256_ARGB_AX;
9923 break;
9924 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009925 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309926 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009927 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009928 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009929
Bob Paauwefc6f93b2015-08-31 14:03:30 -07009930 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009931 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009932 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009933
Matt Roper8e7d6882015-01-21 16:35:41 -08009934 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009935 cntl |= CURSOR_ROTATE_180;
9936
Chris Wilson4b0e3332014-05-30 16:35:26 +03009937 if (intel_crtc->cursor_cntl != cntl) {
9938 I915_WRITE(CURCNTR(pipe), cntl);
9939 POSTING_READ(CURCNTR(pipe));
9940 intel_crtc->cursor_cntl = cntl;
9941 }
9942
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009943 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009944 I915_WRITE(CURBASE(pipe), base);
9945 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009946
9947 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009948}
9949
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009950/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009951static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9952 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009953{
9954 struct drm_device *dev = crtc->dev;
9955 struct drm_i915_private *dev_priv = dev->dev_private;
9956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9957 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009958 struct drm_plane_state *cursor_state = crtc->cursor->state;
9959 int x = cursor_state->crtc_x;
9960 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009961 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009962
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009963 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009964 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009965
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009966 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009967 base = 0;
9968
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009969 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009970 base = 0;
9971
9972 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009973 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009974 base = 0;
9975
9976 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9977 x = -x;
9978 }
9979 pos |= x << CURSOR_X_SHIFT;
9980
9981 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009982 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009983 base = 0;
9984
9985 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9986 y = -y;
9987 }
9988 pos |= y << CURSOR_Y_SHIFT;
9989
Chris Wilson4b0e3332014-05-30 16:35:26 +03009990 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009991 return;
9992
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009993 I915_WRITE(CURPOS(pipe), pos);
9994
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009995 /* ILK+ do this automagically */
9996 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009997 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009998 base += (cursor_state->crtc_h *
9999 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010000 }
10001
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010002 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010003 i845_update_cursor(crtc, base);
10004 else
10005 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010006}
10007
Ville Syrjälädc41c152014-08-13 11:57:05 +030010008static bool cursor_size_ok(struct drm_device *dev,
10009 uint32_t width, uint32_t height)
10010{
10011 if (width == 0 || height == 0)
10012 return false;
10013
10014 /*
10015 * 845g/865g are special in that they are only limited by
10016 * the width of their cursors, the height is arbitrary up to
10017 * the precision of the register. Everything else requires
10018 * square cursors, limited to a few power-of-two sizes.
10019 */
10020 if (IS_845G(dev) || IS_I865G(dev)) {
10021 if ((width & 63) != 0)
10022 return false;
10023
10024 if (width > (IS_845G(dev) ? 64 : 512))
10025 return false;
10026
10027 if (height > 1023)
10028 return false;
10029 } else {
10030 switch (width | height) {
10031 case 256:
10032 case 128:
10033 if (IS_GEN2(dev))
10034 return false;
10035 case 64:
10036 break;
10037 default:
10038 return false;
10039 }
10040 }
10041
10042 return true;
10043}
10044
Jesse Barnes79e53942008-11-07 14:24:08 -080010045static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010046 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010047{
James Simmons72034252010-08-03 01:33:19 +010010048 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010050
James Simmons72034252010-08-03 01:33:19 +010010051 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010052 intel_crtc->lut_r[i] = red[i] >> 8;
10053 intel_crtc->lut_g[i] = green[i] >> 8;
10054 intel_crtc->lut_b[i] = blue[i] >> 8;
10055 }
10056
10057 intel_crtc_load_lut(crtc);
10058}
10059
Jesse Barnes79e53942008-11-07 14:24:08 -080010060/* VESA 640x480x72Hz mode to set on the pipe */
10061static struct drm_display_mode load_detect_mode = {
10062 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10063 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10064};
10065
Daniel Vettera8bb6812014-02-10 18:00:39 +010010066struct drm_framebuffer *
10067__intel_framebuffer_create(struct drm_device *dev,
10068 struct drm_mode_fb_cmd2 *mode_cmd,
10069 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010070{
10071 struct intel_framebuffer *intel_fb;
10072 int ret;
10073
10074 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10075 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010076 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010077 return ERR_PTR(-ENOMEM);
10078 }
10079
10080 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010081 if (ret)
10082 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010083
10084 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010085err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010086 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010087 kfree(intel_fb);
10088
10089 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010090}
10091
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010092static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010093intel_framebuffer_create(struct drm_device *dev,
10094 struct drm_mode_fb_cmd2 *mode_cmd,
10095 struct drm_i915_gem_object *obj)
10096{
10097 struct drm_framebuffer *fb;
10098 int ret;
10099
10100 ret = i915_mutex_lock_interruptible(dev);
10101 if (ret)
10102 return ERR_PTR(ret);
10103 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10104 mutex_unlock(&dev->struct_mutex);
10105
10106 return fb;
10107}
10108
Chris Wilsond2dff872011-04-19 08:36:26 +010010109static u32
10110intel_framebuffer_pitch_for_width(int width, int bpp)
10111{
10112 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10113 return ALIGN(pitch, 64);
10114}
10115
10116static u32
10117intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10118{
10119 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010120 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010121}
10122
10123static struct drm_framebuffer *
10124intel_framebuffer_create_for_mode(struct drm_device *dev,
10125 struct drm_display_mode *mode,
10126 int depth, int bpp)
10127{
10128 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010129 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010130
10131 obj = i915_gem_alloc_object(dev,
10132 intel_framebuffer_size_for_mode(mode, bpp));
10133 if (obj == NULL)
10134 return ERR_PTR(-ENOMEM);
10135
10136 mode_cmd.width = mode->hdisplay;
10137 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010138 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10139 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010140 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010141
10142 return intel_framebuffer_create(dev, &mode_cmd, obj);
10143}
10144
10145static struct drm_framebuffer *
10146mode_fits_in_fbdev(struct drm_device *dev,
10147 struct drm_display_mode *mode)
10148{
Daniel Vetter06957262015-08-10 13:34:08 +020010149#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010150 struct drm_i915_private *dev_priv = dev->dev_private;
10151 struct drm_i915_gem_object *obj;
10152 struct drm_framebuffer *fb;
10153
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010154 if (!dev_priv->fbdev)
10155 return NULL;
10156
10157 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010158 return NULL;
10159
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010160 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010161 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010162
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010163 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010164 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10165 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010166 return NULL;
10167
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010168 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010169 return NULL;
10170
10171 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010172#else
10173 return NULL;
10174#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010175}
10176
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010177static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10178 struct drm_crtc *crtc,
10179 struct drm_display_mode *mode,
10180 struct drm_framebuffer *fb,
10181 int x, int y)
10182{
10183 struct drm_plane_state *plane_state;
10184 int hdisplay, vdisplay;
10185 int ret;
10186
10187 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10188 if (IS_ERR(plane_state))
10189 return PTR_ERR(plane_state);
10190
10191 if (mode)
10192 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10193 else
10194 hdisplay = vdisplay = 0;
10195
10196 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10197 if (ret)
10198 return ret;
10199 drm_atomic_set_fb_for_plane(plane_state, fb);
10200 plane_state->crtc_x = 0;
10201 plane_state->crtc_y = 0;
10202 plane_state->crtc_w = hdisplay;
10203 plane_state->crtc_h = vdisplay;
10204 plane_state->src_x = x << 16;
10205 plane_state->src_y = y << 16;
10206 plane_state->src_w = hdisplay << 16;
10207 plane_state->src_h = vdisplay << 16;
10208
10209 return 0;
10210}
10211
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010212bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010213 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010214 struct intel_load_detect_pipe *old,
10215 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010216{
10217 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010218 struct intel_encoder *intel_encoder =
10219 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010220 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010221 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010222 struct drm_crtc *crtc = NULL;
10223 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010224 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010225 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010226 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010227 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010228 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010229 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010230
Chris Wilsond2dff872011-04-19 08:36:26 +010010231 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010232 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010233 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010234
Rob Clark51fd3712013-11-19 12:10:12 -050010235retry:
10236 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10237 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010238 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010239
Jesse Barnes79e53942008-11-07 14:24:08 -080010240 /*
10241 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010242 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010243 * - if the connector already has an assigned crtc, use it (but make
10244 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010245 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010246 * - try to find the first unused crtc that can drive this connector,
10247 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010248 */
10249
10250 /* See if we already have a CRTC for this connector */
10251 if (encoder->crtc) {
10252 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010253
Rob Clark51fd3712013-11-19 12:10:12 -050010254 ret = drm_modeset_lock(&crtc->mutex, ctx);
10255 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010256 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010257 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10258 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010259 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010260
Daniel Vetter24218aa2012-08-12 19:27:11 +020010261 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010262 old->load_detect_temp = false;
10263
10264 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010265 if (connector->dpms != DRM_MODE_DPMS_ON)
10266 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010267
Chris Wilson71731882011-04-19 23:10:58 +010010268 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010269 }
10270
10271 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010272 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010273 i++;
10274 if (!(encoder->possible_crtcs & (1 << i)))
10275 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010276 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010277 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010278
10279 crtc = possible_crtc;
10280 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010281 }
10282
10283 /*
10284 * If we didn't find an unused CRTC, don't use any.
10285 */
10286 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010287 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010288 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010289 }
10290
Rob Clark51fd3712013-11-19 12:10:12 -050010291 ret = drm_modeset_lock(&crtc->mutex, ctx);
10292 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010293 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010294 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10295 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010296 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010297
10298 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010299 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010300 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010301 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010302
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010303 state = drm_atomic_state_alloc(dev);
10304 if (!state)
10305 return false;
10306
10307 state->acquire_ctx = ctx;
10308
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010309 connector_state = drm_atomic_get_connector_state(state, connector);
10310 if (IS_ERR(connector_state)) {
10311 ret = PTR_ERR(connector_state);
10312 goto fail;
10313 }
10314
10315 connector_state->crtc = crtc;
10316 connector_state->best_encoder = &intel_encoder->base;
10317
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010318 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10319 if (IS_ERR(crtc_state)) {
10320 ret = PTR_ERR(crtc_state);
10321 goto fail;
10322 }
10323
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010324 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010325
Chris Wilson64927112011-04-20 07:25:26 +010010326 if (!mode)
10327 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010328
Chris Wilsond2dff872011-04-19 08:36:26 +010010329 /* We need a framebuffer large enough to accommodate all accesses
10330 * that the plane may generate whilst we perform load detection.
10331 * We can not rely on the fbcon either being present (we get called
10332 * during its initialisation to detect all boot displays, or it may
10333 * not even exist) or that it is large enough to satisfy the
10334 * requested mode.
10335 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010336 fb = mode_fits_in_fbdev(dev, mode);
10337 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010338 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010339 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10340 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010341 } else
10342 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010343 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010344 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010345 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010346 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010347
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010348 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10349 if (ret)
10350 goto fail;
10351
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010352 drm_mode_copy(&crtc_state->base.mode, mode);
10353
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010354 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010355 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010356 if (old->release_fb)
10357 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010358 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010359 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010360 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010361
Jesse Barnes79e53942008-11-07 14:24:08 -080010362 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010363 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010364 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010365
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010366fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010367 drm_atomic_state_free(state);
10368 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010369
Rob Clark51fd3712013-11-19 12:10:12 -050010370 if (ret == -EDEADLK) {
10371 drm_modeset_backoff(ctx);
10372 goto retry;
10373 }
10374
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010375 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010376}
10377
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010378void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010379 struct intel_load_detect_pipe *old,
10380 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010381{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010382 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010383 struct intel_encoder *intel_encoder =
10384 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010385 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010386 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010388 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010389 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010390 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010391 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010392
Chris Wilsond2dff872011-04-19 08:36:26 +010010393 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010394 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010395 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010396
Chris Wilson8261b192011-04-19 23:18:09 +010010397 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010398 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010399 if (!state)
10400 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010401
10402 state->acquire_ctx = ctx;
10403
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010404 connector_state = drm_atomic_get_connector_state(state, connector);
10405 if (IS_ERR(connector_state))
10406 goto fail;
10407
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010408 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10409 if (IS_ERR(crtc_state))
10410 goto fail;
10411
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010412 connector_state->best_encoder = NULL;
10413 connector_state->crtc = NULL;
10414
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010415 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010416
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010417 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10418 0, 0);
10419 if (ret)
10420 goto fail;
10421
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010422 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010423 if (ret)
10424 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010425
Daniel Vetter36206362012-12-10 20:42:17 +010010426 if (old->release_fb) {
10427 drm_framebuffer_unregister_private(old->release_fb);
10428 drm_framebuffer_unreference(old->release_fb);
10429 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010430
Chris Wilson0622a532011-04-21 09:32:11 +010010431 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010432 }
10433
Eric Anholtc751ce42010-03-25 11:48:48 -070010434 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010435 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10436 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010437
10438 return;
10439fail:
10440 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10441 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010442}
10443
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010444static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010445 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010446{
10447 struct drm_i915_private *dev_priv = dev->dev_private;
10448 u32 dpll = pipe_config->dpll_hw_state.dpll;
10449
10450 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010451 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010452 else if (HAS_PCH_SPLIT(dev))
10453 return 120000;
10454 else if (!IS_GEN2(dev))
10455 return 96000;
10456 else
10457 return 48000;
10458}
10459
Jesse Barnes79e53942008-11-07 14:24:08 -080010460/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010461static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010462 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010463{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010464 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010465 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010466 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010467 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010468 u32 fp;
10469 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010470 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010471 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010472
10473 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010474 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010475 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010476 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010477
10478 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010479 if (IS_PINEVIEW(dev)) {
10480 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10481 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010482 } else {
10483 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10484 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10485 }
10486
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010487 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010488 if (IS_PINEVIEW(dev))
10489 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10490 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010491 else
10492 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010493 DPLL_FPA01_P1_POST_DIV_SHIFT);
10494
10495 switch (dpll & DPLL_MODE_MASK) {
10496 case DPLLB_MODE_DAC_SERIAL:
10497 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10498 5 : 10;
10499 break;
10500 case DPLLB_MODE_LVDS:
10501 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10502 7 : 14;
10503 break;
10504 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010505 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010506 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010507 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010508 }
10509
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010510 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010511 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010512 else
Imre Deakdccbea32015-06-22 23:35:51 +030010513 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010514 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010515 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010516 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010517
10518 if (is_lvds) {
10519 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10520 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010521
10522 if (lvds & LVDS_CLKB_POWER_UP)
10523 clock.p2 = 7;
10524 else
10525 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010526 } else {
10527 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10528 clock.p1 = 2;
10529 else {
10530 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10531 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10532 }
10533 if (dpll & PLL_P2_DIVIDE_BY_4)
10534 clock.p2 = 4;
10535 else
10536 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010537 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010538
Imre Deakdccbea32015-06-22 23:35:51 +030010539 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010540 }
10541
Ville Syrjälä18442d02013-09-13 16:00:08 +030010542 /*
10543 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010544 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010545 * encoder's get_config() function.
10546 */
Imre Deakdccbea32015-06-22 23:35:51 +030010547 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010548}
10549
Ville Syrjälä6878da02013-09-13 15:59:11 +030010550int intel_dotclock_calculate(int link_freq,
10551 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010552{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010553 /*
10554 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010555 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010556 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010557 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010558 *
10559 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010560 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010561 */
10562
Ville Syrjälä6878da02013-09-13 15:59:11 +030010563 if (!m_n->link_n)
10564 return 0;
10565
10566 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10567}
10568
Ville Syrjälä18442d02013-09-13 16:00:08 +030010569static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010570 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010571{
10572 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010573
10574 /* read out port_clock from the DPLL */
10575 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010576
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010577 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010578 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010579 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010580 * agree once we know their relationship in the encoder's
10581 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010582 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010583 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010584 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10585 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010586}
10587
10588/** Returns the currently programmed mode of the given pipe. */
10589struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10590 struct drm_crtc *crtc)
10591{
Jesse Barnes548f2452011-02-17 10:40:53 -080010592 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010594 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010595 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010596 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010597 int htot = I915_READ(HTOTAL(cpu_transcoder));
10598 int hsync = I915_READ(HSYNC(cpu_transcoder));
10599 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10600 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010601 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010602
10603 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10604 if (!mode)
10605 return NULL;
10606
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010607 /*
10608 * Construct a pipe_config sufficient for getting the clock info
10609 * back out of crtc_clock_get.
10610 *
10611 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10612 * to use a real value here instead.
10613 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010614 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010615 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010616 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10617 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10618 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010619 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10620
Ville Syrjälä773ae032013-09-23 17:48:20 +030010621 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010622 mode->hdisplay = (htot & 0xffff) + 1;
10623 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10624 mode->hsync_start = (hsync & 0xffff) + 1;
10625 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10626 mode->vdisplay = (vtot & 0xffff) + 1;
10627 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10628 mode->vsync_start = (vsync & 0xffff) + 1;
10629 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10630
10631 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010632
10633 return mode;
10634}
10635
Chris Wilsonf047e392012-07-21 12:31:41 +010010636void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010637{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010638 struct drm_i915_private *dev_priv = dev->dev_private;
10639
Chris Wilsonf62a0072014-02-21 17:55:39 +000010640 if (dev_priv->mm.busy)
10641 return;
10642
Paulo Zanoni43694d62014-03-07 20:08:08 -030010643 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010644 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010645 if (INTEL_INFO(dev)->gen >= 6)
10646 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010647 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010648}
10649
10650void intel_mark_idle(struct drm_device *dev)
10651{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010652 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010653
Chris Wilsonf62a0072014-02-21 17:55:39 +000010654 if (!dev_priv->mm.busy)
10655 return;
10656
10657 dev_priv->mm.busy = false;
10658
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010659 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010660 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010661
Paulo Zanoni43694d62014-03-07 20:08:08 -030010662 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010663}
10664
Jesse Barnes79e53942008-11-07 14:24:08 -080010665static void intel_crtc_destroy(struct drm_crtc *crtc)
10666{
10667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010668 struct drm_device *dev = crtc->dev;
10669 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010670
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010671 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010672 work = intel_crtc->unpin_work;
10673 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010674 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010675
10676 if (work) {
10677 cancel_work_sync(&work->work);
10678 kfree(work);
10679 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010680
10681 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010682
Jesse Barnes79e53942008-11-07 14:24:08 -080010683 kfree(intel_crtc);
10684}
10685
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010686static void intel_unpin_work_fn(struct work_struct *__work)
10687{
10688 struct intel_unpin_work *work =
10689 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010690 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10691 struct drm_device *dev = crtc->base.dev;
10692 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010693
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010694 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010695 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010696 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010697
John Harrisonf06cc1b2014-11-24 18:49:37 +000010698 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010699 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010700 mutex_unlock(&dev->struct_mutex);
10701
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010702 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010703 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010704
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010705 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10706 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010707
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010708 kfree(work);
10709}
10710
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010711static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010712 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010713{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10715 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010716 unsigned long flags;
10717
10718 /* Ignore early vblank irqs */
10719 if (intel_crtc == NULL)
10720 return;
10721
Daniel Vetterf3260382014-09-15 14:55:23 +020010722 /*
10723 * This is called both by irq handlers and the reset code (to complete
10724 * lost pageflips) so needs the full irqsave spinlocks.
10725 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010726 spin_lock_irqsave(&dev->event_lock, flags);
10727 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010728
10729 /* Ensure we don't miss a work->pending update ... */
10730 smp_rmb();
10731
10732 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010733 spin_unlock_irqrestore(&dev->event_lock, flags);
10734 return;
10735 }
10736
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010737 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010738
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010739 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010740}
10741
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010742void intel_finish_page_flip(struct drm_device *dev, int pipe)
10743{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010744 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010745 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10746
Mario Kleiner49b14a52010-12-09 07:00:07 +010010747 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010748}
10749
10750void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10751{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010752 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010753 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10754
Mario Kleiner49b14a52010-12-09 07:00:07 +010010755 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010756}
10757
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010758/* Is 'a' after or equal to 'b'? */
10759static bool g4x_flip_count_after_eq(u32 a, u32 b)
10760{
10761 return !((a - b) & 0x80000000);
10762}
10763
10764static bool page_flip_finished(struct intel_crtc *crtc)
10765{
10766 struct drm_device *dev = crtc->base.dev;
10767 struct drm_i915_private *dev_priv = dev->dev_private;
10768
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010769 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10770 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10771 return true;
10772
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010773 /*
10774 * The relevant registers doen't exist on pre-ctg.
10775 * As the flip done interrupt doesn't trigger for mmio
10776 * flips on gmch platforms, a flip count check isn't
10777 * really needed there. But since ctg has the registers,
10778 * include it in the check anyway.
10779 */
10780 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10781 return true;
10782
10783 /*
10784 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10785 * used the same base address. In that case the mmio flip might
10786 * have completed, but the CS hasn't even executed the flip yet.
10787 *
10788 * A flip count check isn't enough as the CS might have updated
10789 * the base address just after start of vblank, but before we
10790 * managed to process the interrupt. This means we'd complete the
10791 * CS flip too soon.
10792 *
10793 * Combining both checks should get us a good enough result. It may
10794 * still happen that the CS flip has been executed, but has not
10795 * yet actually completed. But in case the base address is the same
10796 * anyway, we don't really care.
10797 */
10798 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10799 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030010800 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010801 crtc->unpin_work->flip_count);
10802}
10803
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010804void intel_prepare_page_flip(struct drm_device *dev, int plane)
10805{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010806 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010807 struct intel_crtc *intel_crtc =
10808 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10809 unsigned long flags;
10810
Daniel Vetterf3260382014-09-15 14:55:23 +020010811
10812 /*
10813 * This is called both by irq handlers and the reset code (to complete
10814 * lost pageflips) so needs the full irqsave spinlocks.
10815 *
10816 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010817 * generate a page-flip completion irq, i.e. every modeset
10818 * is also accompanied by a spurious intel_prepare_page_flip().
10819 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010820 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010821 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010822 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010823 spin_unlock_irqrestore(&dev->event_lock, flags);
10824}
10825
Chris Wilson60426392015-10-10 10:44:32 +010010826static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010827{
10828 /* Ensure that the work item is consistent when activating it ... */
10829 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010830 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010831 /* and that it is marked active as soon as the irq could fire. */
10832 smp_wmb();
10833}
10834
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010835static int intel_gen2_queue_flip(struct drm_device *dev,
10836 struct drm_crtc *crtc,
10837 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010838 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010839 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010840 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010841{
John Harrison6258fbe2015-05-29 17:43:48 +010010842 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010844 u32 flip_mask;
10845 int ret;
10846
John Harrison5fb9de12015-05-29 17:44:07 +010010847 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010848 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010849 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010850
10851 /* Can't queue multiple flips, so wait for the previous
10852 * one to finish before executing the next.
10853 */
10854 if (intel_crtc->plane)
10855 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10856 else
10857 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010858 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10859 intel_ring_emit(ring, MI_NOOP);
10860 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10861 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10862 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010863 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010864 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010865
Chris Wilson60426392015-10-10 10:44:32 +010010866 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010867 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010868}
10869
10870static int intel_gen3_queue_flip(struct drm_device *dev,
10871 struct drm_crtc *crtc,
10872 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010873 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010874 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010875 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010876{
John Harrison6258fbe2015-05-29 17:43:48 +010010877 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010879 u32 flip_mask;
10880 int ret;
10881
John Harrison5fb9de12015-05-29 17:44:07 +010010882 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010883 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010884 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010885
10886 if (intel_crtc->plane)
10887 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10888 else
10889 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010890 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10891 intel_ring_emit(ring, MI_NOOP);
10892 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10893 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10894 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010895 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010896 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010897
Chris Wilson60426392015-10-10 10:44:32 +010010898 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010899 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010900}
10901
10902static int intel_gen4_queue_flip(struct drm_device *dev,
10903 struct drm_crtc *crtc,
10904 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010905 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010906 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010907 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010908{
John Harrison6258fbe2015-05-29 17:43:48 +010010909 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010910 struct drm_i915_private *dev_priv = dev->dev_private;
10911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10912 uint32_t pf, pipesrc;
10913 int ret;
10914
John Harrison5fb9de12015-05-29 17:44:07 +010010915 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010916 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010917 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010918
10919 /* i965+ uses the linear or tiled offsets from the
10920 * Display Registers (which do not change across a page-flip)
10921 * so we need only reprogram the base address.
10922 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010923 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10924 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10925 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010926 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010927 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010928
10929 /* XXX Enabling the panel-fitter across page-flip is so far
10930 * untested on non-native modes, so ignore it for now.
10931 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10932 */
10933 pf = 0;
10934 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010935 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010936
Chris Wilson60426392015-10-10 10:44:32 +010010937 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010938 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010939}
10940
10941static int intel_gen6_queue_flip(struct drm_device *dev,
10942 struct drm_crtc *crtc,
10943 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010944 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010945 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010946 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010947{
John Harrison6258fbe2015-05-29 17:43:48 +010010948 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010949 struct drm_i915_private *dev_priv = dev->dev_private;
10950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10951 uint32_t pf, pipesrc;
10952 int ret;
10953
John Harrison5fb9de12015-05-29 17:44:07 +010010954 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010955 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010956 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010957
Daniel Vetter6d90c952012-04-26 23:28:05 +020010958 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10959 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10960 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010961 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010962
Chris Wilson99d9acd2012-04-17 20:37:00 +010010963 /* Contrary to the suggestions in the documentation,
10964 * "Enable Panel Fitter" does not seem to be required when page
10965 * flipping with a non-native mode, and worse causes a normal
10966 * modeset to fail.
10967 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10968 */
10969 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010970 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010971 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010972
Chris Wilson60426392015-10-10 10:44:32 +010010973 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010974 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010975}
10976
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010977static int intel_gen7_queue_flip(struct drm_device *dev,
10978 struct drm_crtc *crtc,
10979 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010980 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010981 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010982 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010983{
John Harrison6258fbe2015-05-29 17:43:48 +010010984 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010986 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010987 int len, ret;
10988
Robin Schroereba905b2014-05-18 02:24:50 +020010989 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010990 case PLANE_A:
10991 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10992 break;
10993 case PLANE_B:
10994 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10995 break;
10996 case PLANE_C:
10997 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10998 break;
10999 default:
11000 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011001 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011002 }
11003
Chris Wilsonffe74d72013-08-26 20:58:12 +010011004 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011005 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011006 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011007 /*
11008 * On Gen 8, SRM is now taking an extra dword to accommodate
11009 * 48bits addresses, and we need a NOOP for the batch size to
11010 * stay even.
11011 */
11012 if (IS_GEN8(dev))
11013 len += 2;
11014 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011015
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011016 /*
11017 * BSpec MI_DISPLAY_FLIP for IVB:
11018 * "The full packet must be contained within the same cache line."
11019 *
11020 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11021 * cacheline, if we ever start emitting more commands before
11022 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11023 * then do the cacheline alignment, and finally emit the
11024 * MI_DISPLAY_FLIP.
11025 */
John Harrisonbba09b12015-05-29 17:44:06 +010011026 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011027 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011028 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011029
John Harrison5fb9de12015-05-29 17:44:07 +010011030 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011031 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011032 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011033
Chris Wilsonffe74d72013-08-26 20:58:12 +010011034 /* Unmask the flip-done completion message. Note that the bspec says that
11035 * we should do this for both the BCS and RCS, and that we must not unmask
11036 * more than one flip event at any time (or ensure that one flip message
11037 * can be sent by waiting for flip-done prior to queueing new flips).
11038 * Experimentation says that BCS works despite DERRMR masking all
11039 * flip-done completion events and that unmasking all planes at once
11040 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11041 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11042 */
11043 if (ring->id == RCS) {
11044 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11045 intel_ring_emit(ring, DERRMR);
11046 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11047 DERRMR_PIPEB_PRI_FLIP_DONE |
11048 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011049 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011050 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011051 MI_SRM_LRM_GLOBAL_GTT);
11052 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011053 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011054 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011055 intel_ring_emit(ring, DERRMR);
11056 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011057 if (IS_GEN8(dev)) {
11058 intel_ring_emit(ring, 0);
11059 intel_ring_emit(ring, MI_NOOP);
11060 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011061 }
11062
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011063 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011064 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011065 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011066 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011067
Chris Wilson60426392015-10-10 10:44:32 +010011068 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011069 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011070}
11071
Sourab Gupta84c33a62014-06-02 16:47:17 +053011072static bool use_mmio_flip(struct intel_engine_cs *ring,
11073 struct drm_i915_gem_object *obj)
11074{
11075 /*
11076 * This is not being used for older platforms, because
11077 * non-availability of flip done interrupt forces us to use
11078 * CS flips. Older platforms derive flip done using some clever
11079 * tricks involving the flip_pending status bits and vblank irqs.
11080 * So using MMIO flips there would disrupt this mechanism.
11081 */
11082
Chris Wilson8e09bf82014-07-08 10:40:30 +010011083 if (ring == NULL)
11084 return true;
11085
Sourab Gupta84c33a62014-06-02 16:47:17 +053011086 if (INTEL_INFO(ring->dev)->gen < 5)
11087 return false;
11088
11089 if (i915.use_mmio_flip < 0)
11090 return false;
11091 else if (i915.use_mmio_flip > 0)
11092 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011093 else if (i915.enable_execlists)
11094 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011095 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011096 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011097}
11098
Chris Wilson60426392015-10-10 10:44:32 +010011099static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11100 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011101{
11102 struct drm_device *dev = intel_crtc->base.dev;
11103 struct drm_i915_private *dev_priv = dev->dev_private;
11104 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011105 const enum pipe pipe = intel_crtc->pipe;
11106 u32 ctl, stride;
11107
11108 ctl = I915_READ(PLANE_CTL(pipe, 0));
11109 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011110 switch (fb->modifier[0]) {
11111 case DRM_FORMAT_MOD_NONE:
11112 break;
11113 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011114 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011115 break;
11116 case I915_FORMAT_MOD_Y_TILED:
11117 ctl |= PLANE_CTL_TILED_Y;
11118 break;
11119 case I915_FORMAT_MOD_Yf_TILED:
11120 ctl |= PLANE_CTL_TILED_YF;
11121 break;
11122 default:
11123 MISSING_CASE(fb->modifier[0]);
11124 }
Damien Lespiauff944562014-11-20 14:58:16 +000011125
11126 /*
11127 * The stride is either expressed as a multiple of 64 bytes chunks for
11128 * linear buffers or in number of tiles for tiled buffers.
11129 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011130 stride = fb->pitches[0] /
11131 intel_fb_stride_alignment(dev, fb->modifier[0],
11132 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011133
11134 /*
11135 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11136 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11137 */
11138 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11139 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11140
Chris Wilson60426392015-10-10 10:44:32 +010011141 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011142 POSTING_READ(PLANE_SURF(pipe, 0));
11143}
11144
Chris Wilson60426392015-10-10 10:44:32 +010011145static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11146 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011147{
11148 struct drm_device *dev = intel_crtc->base.dev;
11149 struct drm_i915_private *dev_priv = dev->dev_private;
11150 struct intel_framebuffer *intel_fb =
11151 to_intel_framebuffer(intel_crtc->base.primary->fb);
11152 struct drm_i915_gem_object *obj = intel_fb->obj;
11153 u32 dspcntr;
11154 u32 reg;
11155
Sourab Gupta84c33a62014-06-02 16:47:17 +053011156 reg = DSPCNTR(intel_crtc->plane);
11157 dspcntr = I915_READ(reg);
11158
Damien Lespiauc5d97472014-10-25 00:11:11 +010011159 if (obj->tiling_mode != I915_TILING_NONE)
11160 dspcntr |= DISPPLANE_TILED;
11161 else
11162 dspcntr &= ~DISPPLANE_TILED;
11163
Sourab Gupta84c33a62014-06-02 16:47:17 +053011164 I915_WRITE(reg, dspcntr);
11165
Chris Wilson60426392015-10-10 10:44:32 +010011166 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011167 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011168}
11169
11170/*
11171 * XXX: This is the temporary way to update the plane registers until we get
11172 * around to using the usual plane update functions for MMIO flips
11173 */
Chris Wilson60426392015-10-10 10:44:32 +010011174static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011175{
Chris Wilson60426392015-10-10 10:44:32 +010011176 struct intel_crtc *crtc = mmio_flip->crtc;
11177 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011178
Chris Wilson60426392015-10-10 10:44:32 +010011179 spin_lock_irq(&crtc->base.dev->event_lock);
11180 work = crtc->unpin_work;
11181 spin_unlock_irq(&crtc->base.dev->event_lock);
11182 if (work == NULL)
11183 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011184
Chris Wilson60426392015-10-10 10:44:32 +010011185 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011186
Chris Wilson60426392015-10-10 10:44:32 +010011187 intel_pipe_update_start(crtc);
11188
11189 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
11190 skl_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011191 else
11192 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011193 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011194
Chris Wilson60426392015-10-10 10:44:32 +010011195 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011196}
11197
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011198static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011199{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011200 struct intel_mmio_flip *mmio_flip =
11201 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011202
Chris Wilson60426392015-10-10 10:44:32 +010011203 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011204 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011205 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011206 false, NULL,
11207 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011208 i915_gem_request_unreference__unlocked(mmio_flip->req);
11209 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011210
Chris Wilson60426392015-10-10 10:44:32 +010011211 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011212 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011213}
11214
11215static int intel_queue_mmio_flip(struct drm_device *dev,
11216 struct drm_crtc *crtc,
11217 struct drm_framebuffer *fb,
11218 struct drm_i915_gem_object *obj,
11219 struct intel_engine_cs *ring,
11220 uint32_t flags)
11221{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011222 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011223
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011224 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11225 if (mmio_flip == NULL)
11226 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011227
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011228 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011229 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011230 mmio_flip->crtc = to_intel_crtc(crtc);
11231
11232 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11233 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011234
Sourab Gupta84c33a62014-06-02 16:47:17 +053011235 return 0;
11236}
11237
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011238static int intel_default_queue_flip(struct drm_device *dev,
11239 struct drm_crtc *crtc,
11240 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011241 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011242 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011243 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011244{
11245 return -ENODEV;
11246}
11247
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011248static bool __intel_pageflip_stall_check(struct drm_device *dev,
11249 struct drm_crtc *crtc)
11250{
11251 struct drm_i915_private *dev_priv = dev->dev_private;
11252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11253 struct intel_unpin_work *work = intel_crtc->unpin_work;
11254 u32 addr;
11255
11256 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11257 return true;
11258
Chris Wilson908565c2015-08-12 13:08:22 +010011259 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11260 return false;
11261
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011262 if (!work->enable_stall_check)
11263 return false;
11264
11265 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011266 if (work->flip_queued_req &&
11267 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011268 return false;
11269
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011270 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011271 }
11272
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011273 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011274 return false;
11275
11276 /* Potential stall - if we see that the flip has happened,
11277 * assume a missed interrupt. */
11278 if (INTEL_INFO(dev)->gen >= 4)
11279 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11280 else
11281 addr = I915_READ(DSPADDR(intel_crtc->plane));
11282
11283 /* There is a potential issue here with a false positive after a flip
11284 * to the same address. We could address this by checking for a
11285 * non-incrementing frame counter.
11286 */
11287 return addr == work->gtt_offset;
11288}
11289
11290void intel_check_page_flip(struct drm_device *dev, int pipe)
11291{
11292 struct drm_i915_private *dev_priv = dev->dev_private;
11293 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011295 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011296
Dave Gordon6c51d462015-03-06 15:34:26 +000011297 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011298
11299 if (crtc == NULL)
11300 return;
11301
Daniel Vetterf3260382014-09-15 14:55:23 +020011302 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011303 work = intel_crtc->unpin_work;
11304 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011305 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011306 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011307 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011308 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011309 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011310 if (work != NULL &&
11311 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11312 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011313 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011314}
11315
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011316static int intel_crtc_page_flip(struct drm_crtc *crtc,
11317 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011318 struct drm_pending_vblank_event *event,
11319 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011320{
11321 struct drm_device *dev = crtc->dev;
11322 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011323 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011324 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011326 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011327 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011328 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011329 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011330 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011331 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011332 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011333
Matt Roper2ff8fde2014-07-08 07:50:07 -070011334 /*
11335 * drm_mode_page_flip_ioctl() should already catch this, but double
11336 * check to be safe. In the future we may enable pageflipping from
11337 * a disabled primary plane.
11338 */
11339 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11340 return -EBUSY;
11341
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011342 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011343 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011344 return -EINVAL;
11345
11346 /*
11347 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11348 * Note that pitch changes could also affect these register.
11349 */
11350 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011351 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11352 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011353 return -EINVAL;
11354
Chris Wilsonf900db42014-02-20 09:26:13 +000011355 if (i915_terminally_wedged(&dev_priv->gpu_error))
11356 goto out_hang;
11357
Daniel Vetterb14c5672013-09-19 12:18:32 +020011358 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011359 if (work == NULL)
11360 return -ENOMEM;
11361
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011362 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011363 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011364 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011365 INIT_WORK(&work->work, intel_unpin_work_fn);
11366
Daniel Vetter87b6b102014-05-15 15:33:46 +020011367 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011368 if (ret)
11369 goto free_work;
11370
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011371 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011372 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011373 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011374 /* Before declaring the flip queue wedged, check if
11375 * the hardware completed the operation behind our backs.
11376 */
11377 if (__intel_pageflip_stall_check(dev, crtc)) {
11378 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11379 page_flip_completed(intel_crtc);
11380 } else {
11381 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011382 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011383
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011384 drm_crtc_vblank_put(crtc);
11385 kfree(work);
11386 return -EBUSY;
11387 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011388 }
11389 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011390 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011391
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011392 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11393 flush_workqueue(dev_priv->wq);
11394
Jesse Barnes75dfca82010-02-10 15:09:44 -080011395 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011396 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011397 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011398
Matt Roperf4510a22014-04-01 15:22:40 -070011399 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011400 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011401
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011402 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011403
Chris Wilson89ed88b2015-02-16 14:31:49 +000011404 ret = i915_mutex_lock_interruptible(dev);
11405 if (ret)
11406 goto cleanup;
11407
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011408 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011409 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011410
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011411 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030011412 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011413
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011414 if (IS_VALLEYVIEW(dev)) {
11415 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011416 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011417 /* vlv: DISPLAY_FLIP fails to change tiling */
11418 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011419 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011420 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011421 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011422 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011423 if (ring == NULL || ring->id != RCS)
11424 ring = &dev_priv->ring[BCS];
11425 } else {
11426 ring = &dev_priv->ring[RCS];
11427 }
11428
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011429 mmio_flip = use_mmio_flip(ring, obj);
11430
11431 /* When using CS flips, we want to emit semaphores between rings.
11432 * However, when using mmio flips we will create a task to do the
11433 * synchronisation, so all we want here is to pin the framebuffer
11434 * into the display plane and skip any waits.
11435 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011436 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011437 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011438 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011439 if (ret)
11440 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011441
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011442 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11443 obj, 0);
11444 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011445
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011446 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011447 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11448 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011449 if (ret)
11450 goto cleanup_unpin;
11451
John Harrisonf06cc1b2014-11-24 18:49:37 +000011452 i915_gem_request_assign(&work->flip_queued_req,
11453 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011454 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011455 if (!request) {
11456 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11457 if (ret)
11458 goto cleanup_unpin;
11459 }
11460
11461 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011462 page_flip_flags);
11463 if (ret)
11464 goto cleanup_unpin;
11465
John Harrison6258fbe2015-05-29 17:43:48 +010011466 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011467 }
11468
John Harrison91af1272015-06-18 13:14:56 +010011469 if (request)
John Harrison75289872015-05-29 17:43:49 +010011470 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011471
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011472 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011473 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011474
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011475 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011476 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011477 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011478
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011479 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011480 intel_frontbuffer_flip_prepare(dev,
11481 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011482
Jesse Barnese5510fa2010-07-01 16:48:37 -070011483 trace_i915_flip_request(intel_crtc->plane, obj);
11484
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011485 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011486
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011487cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011488 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011489cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011490 if (request)
11491 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011492 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011493 mutex_unlock(&dev->struct_mutex);
11494cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011495 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011496 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011497
Chris Wilson89ed88b2015-02-16 14:31:49 +000011498 drm_gem_object_unreference_unlocked(&obj->base);
11499 drm_framebuffer_unreference(work->old_fb);
11500
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011501 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011502 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011503 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011504
Daniel Vetter87b6b102014-05-15 15:33:46 +020011505 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011506free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011507 kfree(work);
11508
Chris Wilsonf900db42014-02-20 09:26:13 +000011509 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011510 struct drm_atomic_state *state;
11511 struct drm_plane_state *plane_state;
11512
Chris Wilsonf900db42014-02-20 09:26:13 +000011513out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011514 state = drm_atomic_state_alloc(dev);
11515 if (!state)
11516 return -ENOMEM;
11517 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11518
11519retry:
11520 plane_state = drm_atomic_get_plane_state(state, primary);
11521 ret = PTR_ERR_OR_ZERO(plane_state);
11522 if (!ret) {
11523 drm_atomic_set_fb_for_plane(plane_state, fb);
11524
11525 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11526 if (!ret)
11527 ret = drm_atomic_commit(state);
11528 }
11529
11530 if (ret == -EDEADLK) {
11531 drm_modeset_backoff(state->acquire_ctx);
11532 drm_atomic_state_clear(state);
11533 goto retry;
11534 }
11535
11536 if (ret)
11537 drm_atomic_state_free(state);
11538
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011539 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011540 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011541 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011542 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011543 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011544 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011545 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011546}
11547
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011548
11549/**
11550 * intel_wm_need_update - Check whether watermarks need updating
11551 * @plane: drm plane
11552 * @state: new plane state
11553 *
11554 * Check current plane state versus the new one to determine whether
11555 * watermarks need to be recalculated.
11556 *
11557 * Returns true or false.
11558 */
11559static bool intel_wm_need_update(struct drm_plane *plane,
11560 struct drm_plane_state *state)
11561{
Paulo Zanoni2791a162015-10-09 18:22:43 -030011562 /* Update watermarks on tiling changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011563 if (!plane->state->fb || !state->fb ||
11564 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Paulo Zanoni2791a162015-10-09 18:22:43 -030011565 plane->state->rotation != state->rotation)
11566 return true;
11567
11568 if (plane->state->crtc_w != state->crtc_w)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011569 return true;
11570
11571 return false;
11572}
11573
11574int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11575 struct drm_plane_state *plane_state)
11576{
11577 struct drm_crtc *crtc = crtc_state->crtc;
11578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11579 struct drm_plane *plane = plane_state->plane;
11580 struct drm_device *dev = crtc->dev;
11581 struct drm_i915_private *dev_priv = dev->dev_private;
11582 struct intel_plane_state *old_plane_state =
11583 to_intel_plane_state(plane->state);
11584 int idx = intel_crtc->base.base.id, ret;
11585 int i = drm_plane_index(plane);
11586 bool mode_changed = needs_modeset(crtc_state);
11587 bool was_crtc_enabled = crtc->state->active;
11588 bool is_crtc_enabled = crtc_state->active;
Paulo Zanoni2791a162015-10-09 18:22:43 -030011589
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011590 bool turn_off, turn_on, visible, was_visible;
11591 struct drm_framebuffer *fb = plane_state->fb;
11592
11593 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11594 plane->type != DRM_PLANE_TYPE_CURSOR) {
11595 ret = skl_update_scaler_plane(
11596 to_intel_crtc_state(crtc_state),
11597 to_intel_plane_state(plane_state));
11598 if (ret)
11599 return ret;
11600 }
11601
11602 /*
11603 * Disabling a plane is always okay; we just need to update
11604 * fb tracking in a special way since cleanup_fb() won't
11605 * get called by the plane helpers.
11606 */
11607 if (old_plane_state->base.fb && !fb)
11608 intel_crtc->atomic.disabled_planes |= 1 << i;
11609
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011610 was_visible = old_plane_state->visible;
11611 visible = to_intel_plane_state(plane_state)->visible;
11612
11613 if (!was_crtc_enabled && WARN_ON(was_visible))
11614 was_visible = false;
11615
11616 if (!is_crtc_enabled && WARN_ON(visible))
11617 visible = false;
11618
11619 if (!was_visible && !visible)
11620 return 0;
11621
11622 turn_off = was_visible && (!visible || mode_changed);
11623 turn_on = visible && (!was_visible || mode_changed);
11624
11625 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11626 plane->base.id, fb ? fb->base.id : -1);
11627
11628 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11629 plane->base.id, was_visible, visible,
11630 turn_off, turn_on, mode_changed);
11631
Ville Syrjälä852eb002015-06-24 22:00:07 +030011632 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011633 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011634 /* must disable cxsr around plane enable/disable */
11635 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11636 intel_crtc->atomic.disable_cxsr = true;
11637 /* to potentially re-enable cxsr */
11638 intel_crtc->atomic.wait_vblank = true;
11639 intel_crtc->atomic.update_wm_post = true;
11640 }
11641 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011642 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011643 /* must disable cxsr around plane enable/disable */
11644 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11645 if (is_crtc_enabled)
11646 intel_crtc->atomic.wait_vblank = true;
11647 intel_crtc->atomic.disable_cxsr = true;
11648 }
11649 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011650 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011651 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011652
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011653 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011654 intel_crtc->atomic.fb_bits |=
11655 to_intel_plane(plane)->frontbuffer_bit;
11656
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011657 switch (plane->type) {
11658 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011659 intel_crtc->atomic.wait_for_flips = true;
11660 intel_crtc->atomic.pre_disable_primary = turn_off;
11661 intel_crtc->atomic.post_enable_primary = turn_on;
11662
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011663 if (turn_off) {
11664 /*
11665 * FIXME: Actually if we will still have any other
11666 * plane enabled on the pipe we could let IPS enabled
11667 * still, but for now lets consider that when we make
11668 * primary invisible by setting DSPCNTR to 0 on
11669 * update_primary_plane function IPS needs to be
11670 * disable.
11671 */
11672 intel_crtc->atomic.disable_ips = true;
11673
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011674 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011675 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011676
11677 /*
11678 * FBC does not work on some platforms for rotated
11679 * planes, so disable it when rotation is not 0 and
11680 * update it when rotation is set back to 0.
11681 *
11682 * FIXME: This is redundant with the fbc update done in
11683 * the primary plane enable function except that that
11684 * one is done too late. We eventually need to unify
11685 * this.
11686 */
11687
11688 if (visible &&
11689 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11690 dev_priv->fbc.crtc == intel_crtc &&
11691 plane_state->rotation != BIT(DRM_ROTATE_0))
11692 intel_crtc->atomic.disable_fbc = true;
11693
11694 /*
11695 * BDW signals flip done immediately if the plane
11696 * is disabled, even if the plane enable is already
11697 * armed to occur at the next vblank :(
11698 */
11699 if (turn_on && IS_BROADWELL(dev))
11700 intel_crtc->atomic.wait_vblank = true;
11701
11702 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11703 break;
11704 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011705 break;
11706 case DRM_PLANE_TYPE_OVERLAY:
Paulo Zanoni2791a162015-10-09 18:22:43 -030011707 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011708 intel_crtc->atomic.wait_vblank = true;
11709 intel_crtc->atomic.update_sprite_watermarks |=
11710 1 << i;
11711 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011712 }
11713 return 0;
11714}
11715
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011716static bool encoders_cloneable(const struct intel_encoder *a,
11717 const struct intel_encoder *b)
11718{
11719 /* masks could be asymmetric, so check both ways */
11720 return a == b || (a->cloneable & (1 << b->type) &&
11721 b->cloneable & (1 << a->type));
11722}
11723
11724static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11725 struct intel_crtc *crtc,
11726 struct intel_encoder *encoder)
11727{
11728 struct intel_encoder *source_encoder;
11729 struct drm_connector *connector;
11730 struct drm_connector_state *connector_state;
11731 int i;
11732
11733 for_each_connector_in_state(state, connector, connector_state, i) {
11734 if (connector_state->crtc != &crtc->base)
11735 continue;
11736
11737 source_encoder =
11738 to_intel_encoder(connector_state->best_encoder);
11739 if (!encoders_cloneable(encoder, source_encoder))
11740 return false;
11741 }
11742
11743 return true;
11744}
11745
11746static bool check_encoder_cloning(struct drm_atomic_state *state,
11747 struct intel_crtc *crtc)
11748{
11749 struct intel_encoder *encoder;
11750 struct drm_connector *connector;
11751 struct drm_connector_state *connector_state;
11752 int i;
11753
11754 for_each_connector_in_state(state, connector, connector_state, i) {
11755 if (connector_state->crtc != &crtc->base)
11756 continue;
11757
11758 encoder = to_intel_encoder(connector_state->best_encoder);
11759 if (!check_single_encoder_cloning(state, crtc, encoder))
11760 return false;
11761 }
11762
11763 return true;
11764}
11765
11766static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11767 struct drm_crtc_state *crtc_state)
11768{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011769 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011770 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011772 struct intel_crtc_state *pipe_config =
11773 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011774 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011775 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011776 bool mode_changed = needs_modeset(crtc_state);
11777
11778 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11779 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11780 return -EINVAL;
11781 }
11782
Ville Syrjälä852eb002015-06-24 22:00:07 +030011783 if (mode_changed && !crtc_state->active)
11784 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011785
Maarten Lankhorstad421372015-06-15 12:33:42 +020011786 if (mode_changed && crtc_state->enable &&
11787 dev_priv->display.crtc_compute_clock &&
11788 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11789 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11790 pipe_config);
11791 if (ret)
11792 return ret;
11793 }
11794
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011795 ret = 0;
11796 if (INTEL_INFO(dev)->gen >= 9) {
11797 if (mode_changed)
11798 ret = skl_update_scaler_crtc(pipe_config);
11799
11800 if (!ret)
11801 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11802 pipe_config);
11803 }
11804
11805 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011806}
11807
Jani Nikula65b38e02015-04-13 11:26:56 +030011808static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011809 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11810 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011811 .atomic_begin = intel_begin_crtc_commit,
11812 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011813 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011814};
11815
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011816static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11817{
11818 struct intel_connector *connector;
11819
11820 for_each_intel_connector(dev, connector) {
11821 if (connector->base.encoder) {
11822 connector->base.state->best_encoder =
11823 connector->base.encoder;
11824 connector->base.state->crtc =
11825 connector->base.encoder->crtc;
11826 } else {
11827 connector->base.state->best_encoder = NULL;
11828 connector->base.state->crtc = NULL;
11829 }
11830 }
11831}
11832
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011833static void
Robin Schroereba905b2014-05-18 02:24:50 +020011834connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011835 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011836{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011837 int bpp = pipe_config->pipe_bpp;
11838
11839 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11840 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011841 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011842
11843 /* Don't use an invalid EDID bpc value */
11844 if (connector->base.display_info.bpc &&
11845 connector->base.display_info.bpc * 3 < bpp) {
11846 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11847 bpp, connector->base.display_info.bpc*3);
11848 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11849 }
11850
11851 /* Clamp bpp to 8 on screens without EDID 1.4 */
11852 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11853 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11854 bpp);
11855 pipe_config->pipe_bpp = 24;
11856 }
11857}
11858
11859static int
11860compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011861 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011862{
11863 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011864 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011865 struct drm_connector *connector;
11866 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011867 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011868
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011869 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011870 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011871 else if (INTEL_INFO(dev)->gen >= 5)
11872 bpp = 12*3;
11873 else
11874 bpp = 8*3;
11875
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011876
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011877 pipe_config->pipe_bpp = bpp;
11878
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011879 state = pipe_config->base.state;
11880
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011881 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011882 for_each_connector_in_state(state, connector, connector_state, i) {
11883 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011884 continue;
11885
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011886 connected_sink_compute_bpp(to_intel_connector(connector),
11887 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011888 }
11889
11890 return bpp;
11891}
11892
Daniel Vetter644db712013-09-19 14:53:58 +020011893static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11894{
11895 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11896 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011897 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011898 mode->crtc_hdisplay, mode->crtc_hsync_start,
11899 mode->crtc_hsync_end, mode->crtc_htotal,
11900 mode->crtc_vdisplay, mode->crtc_vsync_start,
11901 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11902}
11903
Daniel Vetterc0b03412013-05-28 12:05:54 +020011904static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011905 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011906 const char *context)
11907{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011908 struct drm_device *dev = crtc->base.dev;
11909 struct drm_plane *plane;
11910 struct intel_plane *intel_plane;
11911 struct intel_plane_state *state;
11912 struct drm_framebuffer *fb;
11913
11914 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11915 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011916
11917 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11918 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11919 pipe_config->pipe_bpp, pipe_config->dither);
11920 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11921 pipe_config->has_pch_encoder,
11922 pipe_config->fdi_lanes,
11923 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11924 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11925 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011926 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011927 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011928 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011929 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11930 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11931 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011932
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011933 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011934 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011935 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011936 pipe_config->dp_m2_n2.gmch_m,
11937 pipe_config->dp_m2_n2.gmch_n,
11938 pipe_config->dp_m2_n2.link_m,
11939 pipe_config->dp_m2_n2.link_n,
11940 pipe_config->dp_m2_n2.tu);
11941
Daniel Vetter55072d12014-11-20 16:10:28 +010011942 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11943 pipe_config->has_audio,
11944 pipe_config->has_infoframe);
11945
Daniel Vetterc0b03412013-05-28 12:05:54 +020011946 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011947 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011948 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011949 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11950 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011951 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011952 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11953 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011954 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11955 crtc->num_scalers,
11956 pipe_config->scaler_state.scaler_users,
11957 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011958 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11959 pipe_config->gmch_pfit.control,
11960 pipe_config->gmch_pfit.pgm_ratios,
11961 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011962 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011963 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011964 pipe_config->pch_pfit.size,
11965 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011966 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011967 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011968
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011969 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011970 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011971 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011972 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011973 pipe_config->ddi_pll_sel,
11974 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011975 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011976 pipe_config->dpll_hw_state.pll0,
11977 pipe_config->dpll_hw_state.pll1,
11978 pipe_config->dpll_hw_state.pll2,
11979 pipe_config->dpll_hw_state.pll3,
11980 pipe_config->dpll_hw_state.pll6,
11981 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011982 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011983 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011984 pipe_config->dpll_hw_state.pcsdw12);
11985 } else if (IS_SKYLAKE(dev)) {
11986 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11987 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11988 pipe_config->ddi_pll_sel,
11989 pipe_config->dpll_hw_state.ctrl1,
11990 pipe_config->dpll_hw_state.cfgcr1,
11991 pipe_config->dpll_hw_state.cfgcr2);
11992 } else if (HAS_DDI(dev)) {
11993 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11994 pipe_config->ddi_pll_sel,
11995 pipe_config->dpll_hw_state.wrpll);
11996 } else {
11997 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11998 "fp0: 0x%x, fp1: 0x%x\n",
11999 pipe_config->dpll_hw_state.dpll,
12000 pipe_config->dpll_hw_state.dpll_md,
12001 pipe_config->dpll_hw_state.fp0,
12002 pipe_config->dpll_hw_state.fp1);
12003 }
12004
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012005 DRM_DEBUG_KMS("planes on this crtc\n");
12006 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12007 intel_plane = to_intel_plane(plane);
12008 if (intel_plane->pipe != crtc->pipe)
12009 continue;
12010
12011 state = to_intel_plane_state(plane->state);
12012 fb = state->base.fb;
12013 if (!fb) {
12014 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12015 "disabled, scaler_id = %d\n",
12016 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12017 plane->base.id, intel_plane->pipe,
12018 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12019 drm_plane_index(plane), state->scaler_id);
12020 continue;
12021 }
12022
12023 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12024 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12025 plane->base.id, intel_plane->pipe,
12026 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12027 drm_plane_index(plane));
12028 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12029 fb->base.id, fb->width, fb->height, fb->pixel_format);
12030 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12031 state->scaler_id,
12032 state->src.x1 >> 16, state->src.y1 >> 16,
12033 drm_rect_width(&state->src) >> 16,
12034 drm_rect_height(&state->src) >> 16,
12035 state->dst.x1, state->dst.y1,
12036 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12037 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012038}
12039
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012040static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012041{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012042 struct drm_device *dev = state->dev;
12043 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012044 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012045 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012046 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012047 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012048
12049 /*
12050 * Walk the connector list instead of the encoder
12051 * list to detect the problem on ddi platforms
12052 * where there's just one encoder per digital port.
12053 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012054 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012055 if (!connector_state->best_encoder)
12056 continue;
12057
12058 encoder = to_intel_encoder(connector_state->best_encoder);
12059
12060 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012061
12062 switch (encoder->type) {
12063 unsigned int port_mask;
12064 case INTEL_OUTPUT_UNKNOWN:
12065 if (WARN_ON(!HAS_DDI(dev)))
12066 break;
12067 case INTEL_OUTPUT_DISPLAYPORT:
12068 case INTEL_OUTPUT_HDMI:
12069 case INTEL_OUTPUT_EDP:
12070 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12071
12072 /* the same port mustn't appear more than once */
12073 if (used_ports & port_mask)
12074 return false;
12075
12076 used_ports |= port_mask;
12077 default:
12078 break;
12079 }
12080 }
12081
12082 return true;
12083}
12084
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012085static void
12086clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12087{
12088 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012089 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012090 struct intel_dpll_hw_state dpll_hw_state;
12091 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012092 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012093 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012094
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012095 /* FIXME: before the switch to atomic started, a new pipe_config was
12096 * kzalloc'd. Code that depends on any field being zero should be
12097 * fixed, so that the crtc_state can be safely duplicated. For now,
12098 * only fields that are know to not cause problems are preserved. */
12099
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012100 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012101 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012102 shared_dpll = crtc_state->shared_dpll;
12103 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012104 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012105 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012106
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012107 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012108
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012109 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012110 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012111 crtc_state->shared_dpll = shared_dpll;
12112 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012113 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012114 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012115}
12116
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012117static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012118intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012119 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012120{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012121 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012122 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012123 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012124 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012125 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012126 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012127 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012128
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012129 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012130
Daniel Vettere143a212013-07-04 12:01:15 +020012131 pipe_config->cpu_transcoder =
12132 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012133
Imre Deak2960bc92013-07-30 13:36:32 +030012134 /*
12135 * Sanitize sync polarity flags based on requested ones. If neither
12136 * positive or negative polarity is requested, treat this as meaning
12137 * negative polarity.
12138 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012139 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012140 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012141 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012142
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012143 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012144 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012145 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012146
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012147 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12148 pipe_config);
12149 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012150 goto fail;
12151
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012152 /*
12153 * Determine the real pipe dimensions. Note that stereo modes can
12154 * increase the actual pipe size due to the frame doubling and
12155 * insertion of additional space for blanks between the frame. This
12156 * is stored in the crtc timings. We use the requested mode to do this
12157 * computation to clearly distinguish it from the adjusted mode, which
12158 * can be changed by the connectors in the below retry loop.
12159 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012160 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012161 &pipe_config->pipe_src_w,
12162 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012163
Daniel Vettere29c22c2013-02-21 00:00:16 +010012164encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012165 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012166 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012167 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012168
Daniel Vetter135c81b2013-07-21 21:37:09 +020012169 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012170 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12171 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012172
Daniel Vetter7758a112012-07-08 19:40:39 +020012173 /* Pass our mode to the connectors and the CRTC to give them a chance to
12174 * adjust it according to limitations or connector properties, and also
12175 * a chance to reject the mode entirely.
12176 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012177 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012178 if (connector_state->crtc != crtc)
12179 continue;
12180
12181 encoder = to_intel_encoder(connector_state->best_encoder);
12182
Daniel Vetterefea6e82013-07-21 21:36:59 +020012183 if (!(encoder->compute_config(encoder, pipe_config))) {
12184 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012185 goto fail;
12186 }
12187 }
12188
Daniel Vetterff9a6752013-06-01 17:16:21 +020012189 /* Set default port clock if not overwritten by the encoder. Needs to be
12190 * done afterwards in case the encoder adjusts the mode. */
12191 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012192 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012193 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012194
Daniel Vettera43f6e02013-06-07 23:10:32 +020012195 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012196 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012197 DRM_DEBUG_KMS("CRTC fixup failed\n");
12198 goto fail;
12199 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012200
12201 if (ret == RETRY) {
12202 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12203 ret = -EINVAL;
12204 goto fail;
12205 }
12206
12207 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12208 retry = false;
12209 goto encoder_retry;
12210 }
12211
Daniel Vettere8fa4272015-08-12 11:43:34 +020012212 /* Dithering seems to not pass-through bits correctly when it should, so
12213 * only enable it on 6bpc panels. */
12214 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012215 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012216 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012217
Daniel Vetter7758a112012-07-08 19:40:39 +020012218fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012219 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012220}
12221
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012222static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012223intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012224{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012225 struct drm_crtc *crtc;
12226 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012227 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012228
Ville Syrjälä76688512014-01-10 11:28:06 +020012229 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012230 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012231 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012232
12233 /* Update hwmode for vblank functions */
12234 if (crtc->state->active)
12235 crtc->hwmode = crtc->state->adjusted_mode;
12236 else
12237 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012238 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012239}
12240
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012241static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012242{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012243 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012244
12245 if (clock1 == clock2)
12246 return true;
12247
12248 if (!clock1 || !clock2)
12249 return false;
12250
12251 diff = abs(clock1 - clock2);
12252
12253 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12254 return true;
12255
12256 return false;
12257}
12258
Daniel Vetter25c5b262012-07-08 22:08:04 +020012259#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12260 list_for_each_entry((intel_crtc), \
12261 &(dev)->mode_config.crtc_list, \
12262 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012263 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012264
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012265static bool
12266intel_compare_m_n(unsigned int m, unsigned int n,
12267 unsigned int m2, unsigned int n2,
12268 bool exact)
12269{
12270 if (m == m2 && n == n2)
12271 return true;
12272
12273 if (exact || !m || !n || !m2 || !n2)
12274 return false;
12275
12276 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12277
12278 if (m > m2) {
12279 while (m > m2) {
12280 m2 <<= 1;
12281 n2 <<= 1;
12282 }
12283 } else if (m < m2) {
12284 while (m < m2) {
12285 m <<= 1;
12286 n <<= 1;
12287 }
12288 }
12289
12290 return m == m2 && n == n2;
12291}
12292
12293static bool
12294intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12295 struct intel_link_m_n *m2_n2,
12296 bool adjust)
12297{
12298 if (m_n->tu == m2_n2->tu &&
12299 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12300 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12301 intel_compare_m_n(m_n->link_m, m_n->link_n,
12302 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12303 if (adjust)
12304 *m2_n2 = *m_n;
12305
12306 return true;
12307 }
12308
12309 return false;
12310}
12311
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012312static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012313intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012314 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012315 struct intel_crtc_state *pipe_config,
12316 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012317{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012318 bool ret = true;
12319
12320#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12321 do { \
12322 if (!adjust) \
12323 DRM_ERROR(fmt, ##__VA_ARGS__); \
12324 else \
12325 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12326 } while (0)
12327
Daniel Vetter66e985c2013-06-05 13:34:20 +020012328#define PIPE_CONF_CHECK_X(name) \
12329 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012330 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012331 "(expected 0x%08x, found 0x%08x)\n", \
12332 current_config->name, \
12333 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012334 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012335 }
12336
Daniel Vetter08a24032013-04-19 11:25:34 +020012337#define PIPE_CONF_CHECK_I(name) \
12338 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012339 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012340 "(expected %i, found %i)\n", \
12341 current_config->name, \
12342 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012343 ret = false; \
12344 }
12345
12346#define PIPE_CONF_CHECK_M_N(name) \
12347 if (!intel_compare_link_m_n(&current_config->name, \
12348 &pipe_config->name,\
12349 adjust)) { \
12350 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12351 "(expected tu %i gmch %i/%i link %i/%i, " \
12352 "found tu %i, gmch %i/%i link %i/%i)\n", \
12353 current_config->name.tu, \
12354 current_config->name.gmch_m, \
12355 current_config->name.gmch_n, \
12356 current_config->name.link_m, \
12357 current_config->name.link_n, \
12358 pipe_config->name.tu, \
12359 pipe_config->name.gmch_m, \
12360 pipe_config->name.gmch_n, \
12361 pipe_config->name.link_m, \
12362 pipe_config->name.link_n); \
12363 ret = false; \
12364 }
12365
12366#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12367 if (!intel_compare_link_m_n(&current_config->name, \
12368 &pipe_config->name, adjust) && \
12369 !intel_compare_link_m_n(&current_config->alt_name, \
12370 &pipe_config->name, adjust)) { \
12371 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12372 "(expected tu %i gmch %i/%i link %i/%i, " \
12373 "or tu %i gmch %i/%i link %i/%i, " \
12374 "found tu %i, gmch %i/%i link %i/%i)\n", \
12375 current_config->name.tu, \
12376 current_config->name.gmch_m, \
12377 current_config->name.gmch_n, \
12378 current_config->name.link_m, \
12379 current_config->name.link_n, \
12380 current_config->alt_name.tu, \
12381 current_config->alt_name.gmch_m, \
12382 current_config->alt_name.gmch_n, \
12383 current_config->alt_name.link_m, \
12384 current_config->alt_name.link_n, \
12385 pipe_config->name.tu, \
12386 pipe_config->name.gmch_m, \
12387 pipe_config->name.gmch_n, \
12388 pipe_config->name.link_m, \
12389 pipe_config->name.link_n); \
12390 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012391 }
12392
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012393/* This is required for BDW+ where there is only one set of registers for
12394 * switching between high and low RR.
12395 * This macro can be used whenever a comparison has to be made between one
12396 * hw state and multiple sw state variables.
12397 */
12398#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12399 if ((current_config->name != pipe_config->name) && \
12400 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012401 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012402 "(expected %i or %i, found %i)\n", \
12403 current_config->name, \
12404 current_config->alt_name, \
12405 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012406 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012407 }
12408
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012409#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12410 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012411 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012412 "(expected %i, found %i)\n", \
12413 current_config->name & (mask), \
12414 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012415 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012416 }
12417
Ville Syrjälä5e550652013-09-06 23:29:07 +030012418#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12419 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012420 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012421 "(expected %i, found %i)\n", \
12422 current_config->name, \
12423 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012424 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012425 }
12426
Daniel Vetterbb760062013-06-06 14:55:52 +020012427#define PIPE_CONF_QUIRK(quirk) \
12428 ((current_config->quirks | pipe_config->quirks) & (quirk))
12429
Daniel Vettereccb1402013-05-22 00:50:22 +020012430 PIPE_CONF_CHECK_I(cpu_transcoder);
12431
Daniel Vetter08a24032013-04-19 11:25:34 +020012432 PIPE_CONF_CHECK_I(has_pch_encoder);
12433 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012434 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012435
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012436 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012437 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012438
12439 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012440 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012441
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012442 PIPE_CONF_CHECK_I(has_drrs);
12443 if (current_config->has_drrs)
12444 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12445 } else
12446 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012447
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012448 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12449 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12450 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12451 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12452 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12453 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012454
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012455 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12456 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12457 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12458 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12459 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12460 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012461
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012462 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012463 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012464 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12465 IS_VALLEYVIEW(dev))
12466 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012467 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012468
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012469 PIPE_CONF_CHECK_I(has_audio);
12470
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012471 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012472 DRM_MODE_FLAG_INTERLACE);
12473
Daniel Vetterbb760062013-06-06 14:55:52 +020012474 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012475 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012476 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012477 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012478 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012479 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012480 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012481 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012482 DRM_MODE_FLAG_NVSYNC);
12483 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012484
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012485 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012486 /* pfit ratios are autocomputed by the hw on gen4+ */
12487 if (INTEL_INFO(dev)->gen < 4)
12488 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012489 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012490
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012491 if (!adjust) {
12492 PIPE_CONF_CHECK_I(pipe_src_w);
12493 PIPE_CONF_CHECK_I(pipe_src_h);
12494
12495 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12496 if (current_config->pch_pfit.enabled) {
12497 PIPE_CONF_CHECK_X(pch_pfit.pos);
12498 PIPE_CONF_CHECK_X(pch_pfit.size);
12499 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012500
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012501 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12502 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012503
Jesse Barnese59150d2014-01-07 13:30:45 -080012504 /* BDW+ don't expose a synchronous way to read the state */
12505 if (IS_HASWELL(dev))
12506 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012507
Ville Syrjälä282740f2013-09-04 18:30:03 +030012508 PIPE_CONF_CHECK_I(double_wide);
12509
Daniel Vetter26804af2014-06-25 22:01:55 +030012510 PIPE_CONF_CHECK_X(ddi_pll_sel);
12511
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012512 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012513 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012514 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012515 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12516 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012517 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012518 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12519 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12520 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012521
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012522 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12523 PIPE_CONF_CHECK_I(pipe_bpp);
12524
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012525 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012526 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012527
Daniel Vetter66e985c2013-06-05 13:34:20 +020012528#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012529#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012530#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012531#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012532#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012533#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012534#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012535
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012536 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012537}
12538
Damien Lespiau08db6652014-11-04 17:06:52 +000012539static void check_wm_state(struct drm_device *dev)
12540{
12541 struct drm_i915_private *dev_priv = dev->dev_private;
12542 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12543 struct intel_crtc *intel_crtc;
12544 int plane;
12545
12546 if (INTEL_INFO(dev)->gen < 9)
12547 return;
12548
12549 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12550 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12551
12552 for_each_intel_crtc(dev, intel_crtc) {
12553 struct skl_ddb_entry *hw_entry, *sw_entry;
12554 const enum pipe pipe = intel_crtc->pipe;
12555
12556 if (!intel_crtc->active)
12557 continue;
12558
12559 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012560 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012561 hw_entry = &hw_ddb.plane[pipe][plane];
12562 sw_entry = &sw_ddb->plane[pipe][plane];
12563
12564 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12565 continue;
12566
12567 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12568 "(expected (%u,%u), found (%u,%u))\n",
12569 pipe_name(pipe), plane + 1,
12570 sw_entry->start, sw_entry->end,
12571 hw_entry->start, hw_entry->end);
12572 }
12573
12574 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012575 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12576 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012577
12578 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12579 continue;
12580
12581 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12582 "(expected (%u,%u), found (%u,%u))\n",
12583 pipe_name(pipe),
12584 sw_entry->start, sw_entry->end,
12585 hw_entry->start, hw_entry->end);
12586 }
12587}
12588
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012589static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012590check_connector_state(struct drm_device *dev,
12591 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012592{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012593 struct drm_connector_state *old_conn_state;
12594 struct drm_connector *connector;
12595 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012596
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012597 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12598 struct drm_encoder *encoder = connector->encoder;
12599 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012600
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012601 /* This also checks the encoder/connector hw state with the
12602 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012603 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012604
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012605 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012606 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012607 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012608}
12609
12610static void
12611check_encoder_state(struct drm_device *dev)
12612{
12613 struct intel_encoder *encoder;
12614 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012615
Damien Lespiaub2784e12014-08-05 11:29:37 +010012616 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012617 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012618 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012619
12620 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12621 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012622 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012623
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012624 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012625 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012626 continue;
12627 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012628
12629 I915_STATE_WARN(connector->base.state->crtc !=
12630 encoder->base.crtc,
12631 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012632 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012633
Rob Clarke2c719b2014-12-15 13:56:32 -050012634 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012635 "encoder's enabled state mismatch "
12636 "(expected %i, found %i)\n",
12637 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012638
12639 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012640 bool active;
12641
12642 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012643 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012644 "encoder detached but still enabled on pipe %c.\n",
12645 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012646 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012647 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012648}
12649
12650static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012651check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012652{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012653 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012654 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012655 struct drm_crtc_state *old_crtc_state;
12656 struct drm_crtc *crtc;
12657 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012658
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012659 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12661 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012662 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012663
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012664 if (!needs_modeset(crtc->state) &&
12665 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012666 continue;
12667
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012668 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12669 pipe_config = to_intel_crtc_state(old_crtc_state);
12670 memset(pipe_config, 0, sizeof(*pipe_config));
12671 pipe_config->base.crtc = crtc;
12672 pipe_config->base.state = old_state;
12673
12674 DRM_DEBUG_KMS("[CRTC:%d]\n",
12675 crtc->base.id);
12676
12677 active = dev_priv->display.get_pipe_config(intel_crtc,
12678 pipe_config);
12679
12680 /* hw state is inconsistent with the pipe quirk */
12681 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12682 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12683 active = crtc->state->active;
12684
12685 I915_STATE_WARN(crtc->state->active != active,
12686 "crtc active state doesn't match with hw state "
12687 "(expected %i, found %i)\n", crtc->state->active, active);
12688
12689 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12690 "transitional active state does not match atomic hw state "
12691 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12692
12693 for_each_encoder_on_crtc(dev, crtc, encoder) {
12694 enum pipe pipe;
12695
12696 active = encoder->get_hw_state(encoder, &pipe);
12697 I915_STATE_WARN(active != crtc->state->active,
12698 "[ENCODER:%i] active %i with crtc active %i\n",
12699 encoder->base.base.id, active, crtc->state->active);
12700
12701 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12702 "Encoder connected to wrong pipe %c\n",
12703 pipe_name(pipe));
12704
12705 if (active)
12706 encoder->get_config(encoder, pipe_config);
12707 }
12708
12709 if (!crtc->state->active)
12710 continue;
12711
12712 sw_config = to_intel_crtc_state(crtc->state);
12713 if (!intel_pipe_config_compare(dev, sw_config,
12714 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012715 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012716 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012717 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012718 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012719 "[sw state]");
12720 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012721 }
12722}
12723
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012724static void
12725check_shared_dpll_state(struct drm_device *dev)
12726{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012727 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012728 struct intel_crtc *crtc;
12729 struct intel_dpll_hw_state dpll_hw_state;
12730 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012731
12732 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12733 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12734 int enabled_crtcs = 0, active_crtcs = 0;
12735 bool active;
12736
12737 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12738
12739 DRM_DEBUG_KMS("%s\n", pll->name);
12740
12741 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12742
Rob Clarke2c719b2014-12-15 13:56:32 -050012743 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012744 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012745 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012746 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012747 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012748 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012749 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012750 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012751 "pll on state mismatch (expected %i, found %i)\n",
12752 pll->on, active);
12753
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012754 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012755 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012756 enabled_crtcs++;
12757 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12758 active_crtcs++;
12759 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012760 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012761 "pll active crtcs mismatch (expected %i, found %i)\n",
12762 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012763 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012764 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012765 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012766
Rob Clarke2c719b2014-12-15 13:56:32 -050012767 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012768 sizeof(dpll_hw_state)),
12769 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012770 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012771}
12772
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012773static void
12774intel_modeset_check_state(struct drm_device *dev,
12775 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012776{
Damien Lespiau08db6652014-11-04 17:06:52 +000012777 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012778 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012779 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012780 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012781 check_shared_dpll_state(dev);
12782}
12783
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012784void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012785 int dotclock)
12786{
12787 /*
12788 * FDI already provided one idea for the dotclock.
12789 * Yell if the encoder disagrees.
12790 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012791 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012792 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012793 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012794}
12795
Ville Syrjälä80715b22014-05-15 20:23:23 +030012796static void update_scanline_offset(struct intel_crtc *crtc)
12797{
12798 struct drm_device *dev = crtc->base.dev;
12799
12800 /*
12801 * The scanline counter increments at the leading edge of hsync.
12802 *
12803 * On most platforms it starts counting from vtotal-1 on the
12804 * first active line. That means the scanline counter value is
12805 * always one less than what we would expect. Ie. just after
12806 * start of vblank, which also occurs at start of hsync (on the
12807 * last active line), the scanline counter will read vblank_start-1.
12808 *
12809 * On gen2 the scanline counter starts counting from 1 instead
12810 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12811 * to keep the value positive), instead of adding one.
12812 *
12813 * On HSW+ the behaviour of the scanline counter depends on the output
12814 * type. For DP ports it behaves like most other platforms, but on HDMI
12815 * there's an extra 1 line difference. So we need to add two instead of
12816 * one to the value.
12817 */
12818 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012819 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012820 int vtotal;
12821
Ville Syrjälä124abe02015-09-08 13:40:45 +030012822 vtotal = adjusted_mode->crtc_vtotal;
12823 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012824 vtotal /= 2;
12825
12826 crtc->scanline_offset = vtotal - 1;
12827 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012828 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012829 crtc->scanline_offset = 2;
12830 } else
12831 crtc->scanline_offset = 1;
12832}
12833
Maarten Lankhorstad421372015-06-15 12:33:42 +020012834static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012835{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012836 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012837 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012838 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012839 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012840 struct intel_crtc_state *intel_crtc_state;
12841 struct drm_crtc *crtc;
12842 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012843 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012844
12845 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012846 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012847
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012848 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012849 int dpll;
12850
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012851 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012852 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012853 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012854
Maarten Lankhorstad421372015-06-15 12:33:42 +020012855 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012856 continue;
12857
Maarten Lankhorstad421372015-06-15 12:33:42 +020012858 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012859
Maarten Lankhorstad421372015-06-15 12:33:42 +020012860 if (!shared_dpll)
12861 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12862
12863 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012864 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012865}
12866
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012867/*
12868 * This implements the workaround described in the "notes" section of the mode
12869 * set sequence documentation. When going from no pipes or single pipe to
12870 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12871 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12872 */
12873static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12874{
12875 struct drm_crtc_state *crtc_state;
12876 struct intel_crtc *intel_crtc;
12877 struct drm_crtc *crtc;
12878 struct intel_crtc_state *first_crtc_state = NULL;
12879 struct intel_crtc_state *other_crtc_state = NULL;
12880 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12881 int i;
12882
12883 /* look at all crtc's that are going to be enabled in during modeset */
12884 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12885 intel_crtc = to_intel_crtc(crtc);
12886
12887 if (!crtc_state->active || !needs_modeset(crtc_state))
12888 continue;
12889
12890 if (first_crtc_state) {
12891 other_crtc_state = to_intel_crtc_state(crtc_state);
12892 break;
12893 } else {
12894 first_crtc_state = to_intel_crtc_state(crtc_state);
12895 first_pipe = intel_crtc->pipe;
12896 }
12897 }
12898
12899 /* No workaround needed? */
12900 if (!first_crtc_state)
12901 return 0;
12902
12903 /* w/a possibly needed, check how many crtc's are already enabled. */
12904 for_each_intel_crtc(state->dev, intel_crtc) {
12905 struct intel_crtc_state *pipe_config;
12906
12907 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12908 if (IS_ERR(pipe_config))
12909 return PTR_ERR(pipe_config);
12910
12911 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12912
12913 if (!pipe_config->base.active ||
12914 needs_modeset(&pipe_config->base))
12915 continue;
12916
12917 /* 2 or more enabled crtcs means no need for w/a */
12918 if (enabled_pipe != INVALID_PIPE)
12919 return 0;
12920
12921 enabled_pipe = intel_crtc->pipe;
12922 }
12923
12924 if (enabled_pipe != INVALID_PIPE)
12925 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12926 else if (other_crtc_state)
12927 other_crtc_state->hsw_workaround_pipe = first_pipe;
12928
12929 return 0;
12930}
12931
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012932static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12933{
12934 struct drm_crtc *crtc;
12935 struct drm_crtc_state *crtc_state;
12936 int ret = 0;
12937
12938 /* add all active pipes to the state */
12939 for_each_crtc(state->dev, crtc) {
12940 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12941 if (IS_ERR(crtc_state))
12942 return PTR_ERR(crtc_state);
12943
12944 if (!crtc_state->active || needs_modeset(crtc_state))
12945 continue;
12946
12947 crtc_state->mode_changed = true;
12948
12949 ret = drm_atomic_add_affected_connectors(state, crtc);
12950 if (ret)
12951 break;
12952
12953 ret = drm_atomic_add_affected_planes(state, crtc);
12954 if (ret)
12955 break;
12956 }
12957
12958 return ret;
12959}
12960
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012961static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012962{
12963 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012964 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012965 int ret;
12966
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012967 if (!check_digital_port_conflicts(state)) {
12968 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12969 return -EINVAL;
12970 }
12971
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012972 /*
12973 * See if the config requires any additional preparation, e.g.
12974 * to adjust global state with pipes off. We need to do this
12975 * here so we can get the modeset_pipe updated config for the new
12976 * mode set on this crtc. For other crtcs we need to use the
12977 * adjusted_mode bits in the crtc directly.
12978 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012979 if (dev_priv->display.modeset_calc_cdclk) {
12980 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012981
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012982 ret = dev_priv->display.modeset_calc_cdclk(state);
12983
12984 cdclk = to_intel_atomic_state(state)->cdclk;
12985 if (!ret && cdclk != dev_priv->cdclk_freq)
12986 ret = intel_modeset_all_pipes(state);
12987
12988 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012989 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012990 } else
12991 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012992
Maarten Lankhorstad421372015-06-15 12:33:42 +020012993 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012994
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012995 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012996 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012997
Maarten Lankhorstad421372015-06-15 12:33:42 +020012998 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012999}
13000
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013001/**
13002 * intel_atomic_check - validate state object
13003 * @dev: drm device
13004 * @state: state to validate
13005 */
13006static int intel_atomic_check(struct drm_device *dev,
13007 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013008{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013009 struct drm_crtc *crtc;
13010 struct drm_crtc_state *crtc_state;
13011 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013012 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013013
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013014 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013015 if (ret)
13016 return ret;
13017
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013018 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013019 struct intel_crtc_state *pipe_config =
13020 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013021
13022 /* Catch I915_MODE_FLAG_INHERITED */
13023 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13024 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013025
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013026 if (!crtc_state->enable) {
13027 if (needs_modeset(crtc_state))
13028 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013029 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013030 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013031
Daniel Vetter26495482015-07-15 14:15:52 +020013032 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013033 continue;
13034
Daniel Vetter26495482015-07-15 14:15:52 +020013035 /* FIXME: For only active_changed we shouldn't need to do any
13036 * state recomputation at all. */
13037
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013038 ret = drm_atomic_add_affected_connectors(state, crtc);
13039 if (ret)
13040 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013041
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013042 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013043 if (ret)
13044 return ret;
13045
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013046 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013047 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013048 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013049 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013050 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013051 }
13052
13053 if (needs_modeset(crtc_state)) {
13054 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013055
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013056 ret = drm_atomic_add_affected_planes(state, crtc);
13057 if (ret)
13058 return ret;
13059 }
13060
Daniel Vetter26495482015-07-15 14:15:52 +020013061 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13062 needs_modeset(crtc_state) ?
13063 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013064 }
13065
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013066 if (any_ms) {
13067 ret = intel_modeset_checks(state);
13068
13069 if (ret)
13070 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013071 } else
Matt Roper261a27d2015-10-08 15:28:25 -070013072 to_intel_atomic_state(state)->cdclk =
13073 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013074
Matt Roper261a27d2015-10-08 15:28:25 -070013075 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013076}
13077
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013078/**
13079 * intel_atomic_commit - commit validated state object
13080 * @dev: DRM device
13081 * @state: the top-level driver state object
13082 * @async: asynchronous commit
13083 *
13084 * This function commits a top-level state object that has been validated
13085 * with drm_atomic_helper_check().
13086 *
13087 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13088 * we can only handle plane-related operations and do not yet support
13089 * asynchronous commit.
13090 *
13091 * RETURNS
13092 * Zero for success or -errno.
13093 */
13094static int intel_atomic_commit(struct drm_device *dev,
13095 struct drm_atomic_state *state,
13096 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013097{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013098 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013099 struct drm_crtc *crtc;
13100 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013101 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013102 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013103 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013104
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013105 if (async) {
13106 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13107 return -EINVAL;
13108 }
13109
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013110 ret = drm_atomic_helper_prepare_planes(dev, state);
13111 if (ret)
13112 return ret;
13113
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013114 drm_atomic_helper_swap_state(dev, state);
13115
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013116 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13118
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013119 if (!needs_modeset(crtc->state))
13120 continue;
13121
13122 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013123 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013124
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013125 if (crtc_state->active) {
13126 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13127 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013128 intel_crtc->active = false;
13129 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013130 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013131 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013132
Daniel Vetterea9d7582012-07-10 10:42:52 +020013133 /* Only after disabling all output pipelines that will be changed can we
13134 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013135 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013136
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013137 if (any_ms) {
13138 intel_shared_dpll_commit(state);
13139
13140 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013141 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013142 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013143
Daniel Vettera6778b32012-07-02 09:56:42 +020013144 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013145 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13147 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013148 bool update_pipe = !modeset &&
13149 to_intel_crtc_state(crtc->state)->update_pipe;
13150 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013151
13152 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013153 update_scanline_offset(to_intel_crtc(crtc));
13154 dev_priv->display.crtc_enable(crtc);
13155 }
13156
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013157 if (update_pipe) {
13158 put_domains = modeset_get_crtc_power_domains(crtc);
13159
13160 /* make sure intel_modeset_check_state runs */
13161 any_ms = true;
13162 }
13163
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013164 if (!modeset)
13165 intel_pre_plane_update(intel_crtc);
13166
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013167 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013168
13169 if (put_domains)
13170 modeset_put_power_domains(dev_priv, put_domains);
13171
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013172 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013173 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013174
Daniel Vettera6778b32012-07-02 09:56:42 +020013175 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013176
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013177 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013178 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013179
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013180 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013181 intel_modeset_check_state(dev, state);
13182
13183 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013184
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013185 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013186}
13187
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013188void intel_crtc_restore_mode(struct drm_crtc *crtc)
13189{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013190 struct drm_device *dev = crtc->dev;
13191 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013192 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013193 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013194
13195 state = drm_atomic_state_alloc(dev);
13196 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013197 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013198 crtc->base.id);
13199 return;
13200 }
13201
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013202 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013203
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013204retry:
13205 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13206 ret = PTR_ERR_OR_ZERO(crtc_state);
13207 if (!ret) {
13208 if (!crtc_state->active)
13209 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013210
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013211 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013212 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013213 }
13214
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013215 if (ret == -EDEADLK) {
13216 drm_atomic_state_clear(state);
13217 drm_modeset_backoff(state->acquire_ctx);
13218 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013219 }
13220
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013221 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013222out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013223 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013224}
13225
Daniel Vetter25c5b262012-07-08 22:08:04 +020013226#undef for_each_intel_crtc_masked
13227
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013228static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013229 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013230 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013231 .destroy = intel_crtc_destroy,
13232 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013233 .atomic_duplicate_state = intel_crtc_duplicate_state,
13234 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013235};
13236
Daniel Vetter53589012013-06-05 13:34:16 +020013237static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13238 struct intel_shared_dpll *pll,
13239 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013240{
Daniel Vetter53589012013-06-05 13:34:16 +020013241 uint32_t val;
13242
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013243 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013244 return false;
13245
Daniel Vetter53589012013-06-05 13:34:16 +020013246 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013247 hw_state->dpll = val;
13248 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13249 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013250
13251 return val & DPLL_VCO_ENABLE;
13252}
13253
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013254static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13255 struct intel_shared_dpll *pll)
13256{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013257 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13258 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013259}
13260
Daniel Vettere7b903d2013-06-05 13:34:14 +020013261static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13262 struct intel_shared_dpll *pll)
13263{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013264 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013265 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013266
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013267 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013268
13269 /* Wait for the clocks to stabilize. */
13270 POSTING_READ(PCH_DPLL(pll->id));
13271 udelay(150);
13272
13273 /* The pixel multiplier can only be updated once the
13274 * DPLL is enabled and the clocks are stable.
13275 *
13276 * So write it again.
13277 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013278 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013279 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013280 udelay(200);
13281}
13282
13283static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13284 struct intel_shared_dpll *pll)
13285{
13286 struct drm_device *dev = dev_priv->dev;
13287 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013288
13289 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013290 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013291 if (intel_crtc_to_shared_dpll(crtc) == pll)
13292 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13293 }
13294
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013295 I915_WRITE(PCH_DPLL(pll->id), 0);
13296 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013297 udelay(200);
13298}
13299
Daniel Vetter46edb022013-06-05 13:34:12 +020013300static char *ibx_pch_dpll_names[] = {
13301 "PCH DPLL A",
13302 "PCH DPLL B",
13303};
13304
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013305static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013306{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013307 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013308 int i;
13309
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013310 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013311
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013312 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013313 dev_priv->shared_dplls[i].id = i;
13314 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013315 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013316 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13317 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013318 dev_priv->shared_dplls[i].get_hw_state =
13319 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013320 }
13321}
13322
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013323static void intel_shared_dpll_init(struct drm_device *dev)
13324{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013325 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013326
Daniel Vetter9cd86932014-06-25 22:01:57 +030013327 if (HAS_DDI(dev))
13328 intel_ddi_pll_init(dev);
13329 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013330 ibx_pch_dpll_init(dev);
13331 else
13332 dev_priv->num_shared_dpll = 0;
13333
13334 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013335}
13336
Matt Roper6beb8c232014-12-01 15:40:14 -080013337/**
13338 * intel_prepare_plane_fb - Prepare fb for usage on plane
13339 * @plane: drm plane to prepare for
13340 * @fb: framebuffer to prepare for presentation
13341 *
13342 * Prepares a framebuffer for usage on a display plane. Generally this
13343 * involves pinning the underlying object and updating the frontbuffer tracking
13344 * bits. Some older platforms need special physical address handling for
13345 * cursor planes.
13346 *
13347 * Returns 0 on success, negative error code on failure.
13348 */
13349int
13350intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013351 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013352{
13353 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013354 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013355 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013356 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13357 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013358 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013359
Matt Roperea2c67b2014-12-23 10:41:52 -080013360 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013361 return 0;
13362
Matt Roper4c345742014-07-09 16:22:10 -070013363 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013364
Matt Roper6beb8c232014-12-01 15:40:14 -080013365 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13366 INTEL_INFO(dev)->cursor_needs_physical) {
13367 int align = IS_I830(dev) ? 16 * 1024 : 256;
13368 ret = i915_gem_object_attach_phys(obj, align);
13369 if (ret)
13370 DRM_DEBUG_KMS("failed to attach phys object\n");
13371 } else {
John Harrison91af1272015-06-18 13:14:56 +010013372 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013373 }
13374
13375 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013376 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013377
13378 mutex_unlock(&dev->struct_mutex);
13379
13380 return ret;
13381}
13382
Matt Roper38f3ce32014-12-02 07:45:25 -080013383/**
13384 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13385 * @plane: drm plane to clean up for
13386 * @fb: old framebuffer that was on plane
13387 *
13388 * Cleans up a framebuffer that has just been removed from a plane.
13389 */
13390void
13391intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013392 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013393{
13394 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013395 struct drm_i915_gem_object *obj = intel_fb_obj(old_state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013396
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013397 if (!obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013398 return;
13399
13400 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13401 !INTEL_INFO(dev)->cursor_needs_physical) {
13402 mutex_lock(&dev->struct_mutex);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013403 intel_unpin_fb_obj(old_state->fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013404 mutex_unlock(&dev->struct_mutex);
13405 }
Matt Roper465c1202014-05-29 08:06:54 -070013406}
13407
Chandra Konduru6156a452015-04-27 13:48:39 -070013408int
13409skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13410{
13411 int max_scale;
13412 struct drm_device *dev;
13413 struct drm_i915_private *dev_priv;
13414 int crtc_clock, cdclk;
13415
13416 if (!intel_crtc || !crtc_state)
13417 return DRM_PLANE_HELPER_NO_SCALING;
13418
13419 dev = intel_crtc->base.dev;
13420 dev_priv = dev->dev_private;
13421 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013422 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013423
13424 if (!crtc_clock || !cdclk)
13425 return DRM_PLANE_HELPER_NO_SCALING;
13426
13427 /*
13428 * skl max scale is lower of:
13429 * close to 3 but not 3, -1 is for that purpose
13430 * or
13431 * cdclk/crtc_clock
13432 */
13433 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13434
13435 return max_scale;
13436}
13437
Matt Roper465c1202014-05-29 08:06:54 -070013438static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013439intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013440 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013441 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013442{
Matt Roper2b875c22014-12-01 15:40:13 -080013443 struct drm_crtc *crtc = state->base.crtc;
13444 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013445 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013446 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13447 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013448
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013449 /* use scaler when colorkey is not required */
13450 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013451 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013452 min_scale = 1;
13453 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013454 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013455 }
Sonika Jindald8106362015-04-10 14:37:28 +053013456
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013457 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13458 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013459 min_scale, max_scale,
13460 can_position, true,
13461 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013462}
13463
Gustavo Padovan14af2932014-10-24 14:51:31 +010013464static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013465intel_commit_primary_plane(struct drm_plane *plane,
13466 struct intel_plane_state *state)
13467{
Matt Roper2b875c22014-12-01 15:40:13 -080013468 struct drm_crtc *crtc = state->base.crtc;
13469 struct drm_framebuffer *fb = state->base.fb;
13470 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013471 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013472 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013473 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013474
Matt Roperea2c67b2014-12-23 10:41:52 -080013475 crtc = crtc ? crtc : plane->crtc;
13476 intel_crtc = to_intel_crtc(crtc);
13477
Matt Ropercf4c7c12014-12-04 10:27:42 -080013478 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013479 crtc->x = src->x1 >> 16;
13480 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013481
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013482 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013483 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013484
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013485 dev_priv->display.update_primary_plane(crtc, fb,
13486 state->src.x1 >> 16,
13487 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013488}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013489
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013490static void
13491intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013492 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013493{
13494 struct drm_device *dev = plane->dev;
13495 struct drm_i915_private *dev_priv = dev->dev_private;
13496
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013497 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13498}
13499
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013500static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13501 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013502{
13503 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013505 struct intel_crtc_state *old_intel_state =
13506 to_intel_crtc_state(old_crtc_state);
13507 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013508
Ville Syrjäläf015c552015-06-24 22:00:02 +030013509 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013510 intel_update_watermarks(crtc);
13511
Matt Roperc34c9ee2014-12-23 10:41:50 -080013512 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013513 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013514 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013515
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013516 if (modeset)
13517 return;
13518
13519 if (to_intel_crtc_state(crtc->state)->update_pipe)
13520 intel_update_pipe_config(intel_crtc, old_intel_state);
13521 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013522 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013523}
13524
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013525static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13526 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013527{
Matt Roper32b7eee2014-12-24 07:59:06 -080013528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013529
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013530 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013531 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013532}
13533
Matt Ropercf4c7c12014-12-04 10:27:42 -080013534/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013535 * intel_plane_destroy - destroy a plane
13536 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013537 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013538 * Common destruction function for all types of planes (primary, cursor,
13539 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013540 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013541void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013542{
13543 struct intel_plane *intel_plane = to_intel_plane(plane);
13544 drm_plane_cleanup(plane);
13545 kfree(intel_plane);
13546}
13547
Matt Roper65a3fea2015-01-21 16:35:42 -080013548const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013549 .update_plane = drm_atomic_helper_update_plane,
13550 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013551 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013552 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013553 .atomic_get_property = intel_plane_atomic_get_property,
13554 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013555 .atomic_duplicate_state = intel_plane_duplicate_state,
13556 .atomic_destroy_state = intel_plane_destroy_state,
13557
Matt Roper465c1202014-05-29 08:06:54 -070013558};
13559
13560static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13561 int pipe)
13562{
13563 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013564 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013565 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013566 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013567
13568 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13569 if (primary == NULL)
13570 return NULL;
13571
Matt Roper8e7d6882015-01-21 16:35:41 -080013572 state = intel_create_plane_state(&primary->base);
13573 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013574 kfree(primary);
13575 return NULL;
13576 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013577 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013578
Matt Roper465c1202014-05-29 08:06:54 -070013579 primary->can_scale = false;
13580 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013581 if (INTEL_INFO(dev)->gen >= 9) {
13582 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013583 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013584 }
Matt Roper465c1202014-05-29 08:06:54 -070013585 primary->pipe = pipe;
13586 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013587 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013588 primary->check_plane = intel_check_primary_plane;
13589 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013590 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013591 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13592 primary->plane = !pipe;
13593
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013594 if (INTEL_INFO(dev)->gen >= 9) {
13595 intel_primary_formats = skl_primary_formats;
13596 num_formats = ARRAY_SIZE(skl_primary_formats);
13597 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013598 intel_primary_formats = i965_primary_formats;
13599 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013600 } else {
13601 intel_primary_formats = i8xx_primary_formats;
13602 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013603 }
13604
13605 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013606 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013607 intel_primary_formats, num_formats,
13608 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013609
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013610 if (INTEL_INFO(dev)->gen >= 4)
13611 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013612
Matt Roperea2c67b2014-12-23 10:41:52 -080013613 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13614
Matt Roper465c1202014-05-29 08:06:54 -070013615 return &primary->base;
13616}
13617
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013618void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13619{
13620 if (!dev->mode_config.rotation_property) {
13621 unsigned long flags = BIT(DRM_ROTATE_0) |
13622 BIT(DRM_ROTATE_180);
13623
13624 if (INTEL_INFO(dev)->gen >= 9)
13625 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13626
13627 dev->mode_config.rotation_property =
13628 drm_mode_create_rotation_property(dev, flags);
13629 }
13630 if (dev->mode_config.rotation_property)
13631 drm_object_attach_property(&plane->base.base,
13632 dev->mode_config.rotation_property,
13633 plane->base.state->rotation);
13634}
13635
Matt Roper3d7d6512014-06-10 08:28:13 -070013636static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013637intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013638 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013639 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013640{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013641 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013642 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013643 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013644 unsigned stride;
13645 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013646
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013647 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13648 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013649 DRM_PLANE_HELPER_NO_SCALING,
13650 DRM_PLANE_HELPER_NO_SCALING,
13651 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013652 if (ret)
13653 return ret;
13654
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013655 /* if we want to turn off the cursor ignore width and height */
13656 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013657 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013658
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013659 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013660 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013661 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13662 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013663 return -EINVAL;
13664 }
13665
Matt Roperea2c67b2014-12-23 10:41:52 -080013666 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13667 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013668 DRM_DEBUG_KMS("buffer is too small\n");
13669 return -ENOMEM;
13670 }
13671
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013672 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013673 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013674 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013675 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013676
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013677 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013678}
13679
Matt Roperf4a2cf22014-12-01 15:40:12 -080013680static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013681intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013682 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013683{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013684 intel_crtc_update_cursor(crtc, false);
13685}
13686
13687static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013688intel_commit_cursor_plane(struct drm_plane *plane,
13689 struct intel_plane_state *state)
13690{
Matt Roper2b875c22014-12-01 15:40:13 -080013691 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013692 struct drm_device *dev = plane->dev;
13693 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013694 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013695 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013696
Matt Roperea2c67b2014-12-23 10:41:52 -080013697 crtc = crtc ? crtc : plane->crtc;
13698 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013699
Gustavo Padovana912f122014-12-01 15:40:10 -080013700 if (intel_crtc->cursor_bo == obj)
13701 goto update;
13702
Matt Roperf4a2cf22014-12-01 15:40:12 -080013703 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013704 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013705 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013706 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013707 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013708 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013709
Gustavo Padovana912f122014-12-01 15:40:10 -080013710 intel_crtc->cursor_addr = addr;
13711 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013712
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013713update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013714 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013715 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013716}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013717
Matt Roper3d7d6512014-06-10 08:28:13 -070013718static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13719 int pipe)
13720{
13721 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013722 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013723
13724 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13725 if (cursor == NULL)
13726 return NULL;
13727
Matt Roper8e7d6882015-01-21 16:35:41 -080013728 state = intel_create_plane_state(&cursor->base);
13729 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013730 kfree(cursor);
13731 return NULL;
13732 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013733 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013734
Matt Roper3d7d6512014-06-10 08:28:13 -070013735 cursor->can_scale = false;
13736 cursor->max_downscale = 1;
13737 cursor->pipe = pipe;
13738 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013739 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013740 cursor->check_plane = intel_check_cursor_plane;
13741 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013742 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013743
13744 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013745 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013746 intel_cursor_formats,
13747 ARRAY_SIZE(intel_cursor_formats),
13748 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013749
13750 if (INTEL_INFO(dev)->gen >= 4) {
13751 if (!dev->mode_config.rotation_property)
13752 dev->mode_config.rotation_property =
13753 drm_mode_create_rotation_property(dev,
13754 BIT(DRM_ROTATE_0) |
13755 BIT(DRM_ROTATE_180));
13756 if (dev->mode_config.rotation_property)
13757 drm_object_attach_property(&cursor->base.base,
13758 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013759 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013760 }
13761
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013762 if (INTEL_INFO(dev)->gen >=9)
13763 state->scaler_id = -1;
13764
Matt Roperea2c67b2014-12-23 10:41:52 -080013765 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13766
Matt Roper3d7d6512014-06-10 08:28:13 -070013767 return &cursor->base;
13768}
13769
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013770static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13771 struct intel_crtc_state *crtc_state)
13772{
13773 int i;
13774 struct intel_scaler *intel_scaler;
13775 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13776
13777 for (i = 0; i < intel_crtc->num_scalers; i++) {
13778 intel_scaler = &scaler_state->scalers[i];
13779 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013780 intel_scaler->mode = PS_SCALER_MODE_DYN;
13781 }
13782
13783 scaler_state->scaler_id = -1;
13784}
13785
Hannes Ederb358d0a2008-12-18 21:18:47 +010013786static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013787{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013788 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013789 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013790 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013791 struct drm_plane *primary = NULL;
13792 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013793 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013794
Daniel Vetter955382f2013-09-19 14:05:45 +020013795 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013796 if (intel_crtc == NULL)
13797 return;
13798
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013799 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13800 if (!crtc_state)
13801 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013802 intel_crtc->config = crtc_state;
13803 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013804 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013805
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013806 /* initialize shared scalers */
13807 if (INTEL_INFO(dev)->gen >= 9) {
13808 if (pipe == PIPE_C)
13809 intel_crtc->num_scalers = 1;
13810 else
13811 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13812
13813 skl_init_scalers(dev, intel_crtc, crtc_state);
13814 }
13815
Matt Roper465c1202014-05-29 08:06:54 -070013816 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013817 if (!primary)
13818 goto fail;
13819
13820 cursor = intel_cursor_plane_create(dev, pipe);
13821 if (!cursor)
13822 goto fail;
13823
Matt Roper465c1202014-05-29 08:06:54 -070013824 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013825 cursor, &intel_crtc_funcs);
13826 if (ret)
13827 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013828
13829 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013830 for (i = 0; i < 256; i++) {
13831 intel_crtc->lut_r[i] = i;
13832 intel_crtc->lut_g[i] = i;
13833 intel_crtc->lut_b[i] = i;
13834 }
13835
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013836 /*
13837 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013838 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013839 */
Jesse Barnes80824002009-09-10 15:28:06 -070013840 intel_crtc->pipe = pipe;
13841 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013842 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013843 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013844 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013845 }
13846
Chris Wilson4b0e3332014-05-30 16:35:26 +030013847 intel_crtc->cursor_base = ~0;
13848 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013849 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013850
Ville Syrjälä852eb002015-06-24 22:00:07 +030013851 intel_crtc->wm.cxsr_allowed = true;
13852
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013853 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13854 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13855 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13856 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13857
Jesse Barnes79e53942008-11-07 14:24:08 -080013858 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013859
13860 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013861 return;
13862
13863fail:
13864 if (primary)
13865 drm_plane_cleanup(primary);
13866 if (cursor)
13867 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013868 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013869 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013870}
13871
Jesse Barnes752aa882013-10-31 18:55:49 +020013872enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13873{
13874 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013875 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013876
Rob Clark51fd3712013-11-19 12:10:12 -050013877 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013878
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013879 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013880 return INVALID_PIPE;
13881
13882 return to_intel_crtc(encoder->crtc)->pipe;
13883}
13884
Carl Worth08d7b3d2009-04-29 14:43:54 -070013885int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013886 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013887{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013888 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013889 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013890 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013891
Rob Clark7707e652014-07-17 23:30:04 -040013892 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013893
Rob Clark7707e652014-07-17 23:30:04 -040013894 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013895 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013896 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013897 }
13898
Rob Clark7707e652014-07-17 23:30:04 -040013899 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013900 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013901
Daniel Vetterc05422d2009-08-11 16:05:30 +020013902 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013903}
13904
Daniel Vetter66a92782012-07-12 20:08:18 +020013905static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013906{
Daniel Vetter66a92782012-07-12 20:08:18 +020013907 struct drm_device *dev = encoder->base.dev;
13908 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013909 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013910 int entry = 0;
13911
Damien Lespiaub2784e12014-08-05 11:29:37 +010013912 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013913 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013914 index_mask |= (1 << entry);
13915
Jesse Barnes79e53942008-11-07 14:24:08 -080013916 entry++;
13917 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013918
Jesse Barnes79e53942008-11-07 14:24:08 -080013919 return index_mask;
13920}
13921
Chris Wilson4d302442010-12-14 19:21:29 +000013922static bool has_edp_a(struct drm_device *dev)
13923{
13924 struct drm_i915_private *dev_priv = dev->dev_private;
13925
13926 if (!IS_MOBILE(dev))
13927 return false;
13928
13929 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13930 return false;
13931
Damien Lespiaue3589902014-02-07 19:12:50 +000013932 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013933 return false;
13934
13935 return true;
13936}
13937
Jesse Barnes84b4e042014-06-25 08:24:29 -070013938static bool intel_crt_present(struct drm_device *dev)
13939{
13940 struct drm_i915_private *dev_priv = dev->dev_private;
13941
Damien Lespiau884497e2013-12-03 13:56:23 +000013942 if (INTEL_INFO(dev)->gen >= 9)
13943 return false;
13944
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013945 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013946 return false;
13947
13948 if (IS_CHERRYVIEW(dev))
13949 return false;
13950
13951 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13952 return false;
13953
13954 return true;
13955}
13956
Jesse Barnes79e53942008-11-07 14:24:08 -080013957static void intel_setup_outputs(struct drm_device *dev)
13958{
Eric Anholt725e30a2009-01-22 13:01:02 -080013959 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013960 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013961 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013962
Daniel Vetterc9093352013-06-06 22:22:47 +020013963 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013964
Jesse Barnes84b4e042014-06-25 08:24:29 -070013965 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013966 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013967
Vandana Kannanc776eb22014-08-19 12:05:01 +053013968 if (IS_BROXTON(dev)) {
13969 /*
13970 * FIXME: Broxton doesn't support port detection via the
13971 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13972 * detect the ports.
13973 */
13974 intel_ddi_init(dev, PORT_A);
13975 intel_ddi_init(dev, PORT_B);
13976 intel_ddi_init(dev, PORT_C);
13977 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013978 int found;
13979
Jesse Barnesde31fac2015-03-06 15:53:32 -080013980 /*
13981 * Haswell uses DDI functions to detect digital outputs.
13982 * On SKL pre-D0 the strap isn't connected, so we assume
13983 * it's there.
13984 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013985 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013986 /* WaIgnoreDDIAStrap: skl */
Jani Nikula5a2376d2015-08-14 10:53:17 +030013987 if (found || IS_SKYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013988 intel_ddi_init(dev, PORT_A);
13989
13990 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13991 * register */
13992 found = I915_READ(SFUSE_STRAP);
13993
13994 if (found & SFUSE_STRAP_DDIB_DETECTED)
13995 intel_ddi_init(dev, PORT_B);
13996 if (found & SFUSE_STRAP_DDIC_DETECTED)
13997 intel_ddi_init(dev, PORT_C);
13998 if (found & SFUSE_STRAP_DDID_DETECTED)
13999 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014000 /*
14001 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14002 */
14003 if (IS_SKYLAKE(dev) &&
14004 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14005 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14006 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14007 intel_ddi_init(dev, PORT_E);
14008
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014009 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014010 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014011 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014012
14013 if (has_edp_a(dev))
14014 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014015
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014016 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014017 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014018 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014019 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014020 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014021 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014022 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014023 }
14024
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014025 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014026 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014027
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014028 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014029 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014030
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014031 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014032 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014033
Daniel Vetter270b3042012-10-27 15:52:05 +020014034 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014035 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014036 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014037 /*
14038 * The DP_DETECTED bit is the latched state of the DDC
14039 * SDA pin at boot. However since eDP doesn't require DDC
14040 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14041 * eDP ports may have been muxed to an alternate function.
14042 * Thus we can't rely on the DP_DETECTED bit alone to detect
14043 * eDP ports. Consult the VBT as well as DP_DETECTED to
14044 * detect eDP ports.
14045 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014046 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014047 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014048 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14049 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014050 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014051 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014052
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014053 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014054 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014055 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14056 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014057 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014058 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014059
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014060 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014061 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014062 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14063 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14064 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14065 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014066 }
14067
Jani Nikula3cfca972013-08-27 15:12:26 +030014068 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014069 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014070 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014071
Paulo Zanonie2debe92013-02-18 19:00:27 -030014072 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014073 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014074 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014075 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014076 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014077 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014078 }
Ma Ling27185ae2009-08-24 13:50:23 +080014079
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014080 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014081 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014082 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014083
14084 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014085
Paulo Zanonie2debe92013-02-18 19:00:27 -030014086 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014087 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014088 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014089 }
Ma Ling27185ae2009-08-24 13:50:23 +080014090
Paulo Zanonie2debe92013-02-18 19:00:27 -030014091 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014092
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014093 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014094 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014095 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014096 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014097 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014098 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014099 }
Ma Ling27185ae2009-08-24 13:50:23 +080014100
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014101 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014102 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014103 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014104 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014105 intel_dvo_init(dev);
14106
Zhenyu Wang103a1962009-11-27 11:44:36 +080014107 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014108 intel_tv_init(dev);
14109
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014110 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014111
Damien Lespiaub2784e12014-08-05 11:29:37 +010014112 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014113 encoder->base.possible_crtcs = encoder->crtc_mask;
14114 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014115 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014116 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014117
Paulo Zanonidde86e22012-12-01 12:04:25 -020014118 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014119
14120 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014121}
14122
14123static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14124{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014125 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014126 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014127
Daniel Vetteref2d6332014-02-10 18:00:38 +010014128 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014129 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014130 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014131 drm_gem_object_unreference(&intel_fb->obj->base);
14132 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014133 kfree(intel_fb);
14134}
14135
14136static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014137 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014138 unsigned int *handle)
14139{
14140 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014141 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014142
Chris Wilson05394f32010-11-08 19:18:58 +000014143 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014144}
14145
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014146static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14147 struct drm_file *file,
14148 unsigned flags, unsigned color,
14149 struct drm_clip_rect *clips,
14150 unsigned num_clips)
14151{
14152 struct drm_device *dev = fb->dev;
14153 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14154 struct drm_i915_gem_object *obj = intel_fb->obj;
14155
14156 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014157 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014158 mutex_unlock(&dev->struct_mutex);
14159
14160 return 0;
14161}
14162
Jesse Barnes79e53942008-11-07 14:24:08 -080014163static const struct drm_framebuffer_funcs intel_fb_funcs = {
14164 .destroy = intel_user_framebuffer_destroy,
14165 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014166 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014167};
14168
Damien Lespiaub3218032015-02-27 11:15:18 +000014169static
14170u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14171 uint32_t pixel_format)
14172{
14173 u32 gen = INTEL_INFO(dev)->gen;
14174
14175 if (gen >= 9) {
14176 /* "The stride in bytes must not exceed the of the size of 8K
14177 * pixels and 32K bytes."
14178 */
14179 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14180 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14181 return 32*1024;
14182 } else if (gen >= 4) {
14183 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14184 return 16*1024;
14185 else
14186 return 32*1024;
14187 } else if (gen >= 3) {
14188 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14189 return 8*1024;
14190 else
14191 return 16*1024;
14192 } else {
14193 /* XXX DSPC is limited to 4k tiled */
14194 return 8*1024;
14195 }
14196}
14197
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014198static int intel_framebuffer_init(struct drm_device *dev,
14199 struct intel_framebuffer *intel_fb,
14200 struct drm_mode_fb_cmd2 *mode_cmd,
14201 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014202{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014203 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014204 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014205 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014206
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014207 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14208
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014209 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14210 /* Enforce that fb modifier and tiling mode match, but only for
14211 * X-tiled. This is needed for FBC. */
14212 if (!!(obj->tiling_mode == I915_TILING_X) !=
14213 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14214 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14215 return -EINVAL;
14216 }
14217 } else {
14218 if (obj->tiling_mode == I915_TILING_X)
14219 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14220 else if (obj->tiling_mode == I915_TILING_Y) {
14221 DRM_DEBUG("No Y tiling for legacy addfb\n");
14222 return -EINVAL;
14223 }
14224 }
14225
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014226 /* Passed in modifier sanity checking. */
14227 switch (mode_cmd->modifier[0]) {
14228 case I915_FORMAT_MOD_Y_TILED:
14229 case I915_FORMAT_MOD_Yf_TILED:
14230 if (INTEL_INFO(dev)->gen < 9) {
14231 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14232 mode_cmd->modifier[0]);
14233 return -EINVAL;
14234 }
14235 case DRM_FORMAT_MOD_NONE:
14236 case I915_FORMAT_MOD_X_TILED:
14237 break;
14238 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014239 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14240 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014241 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014242 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014243
Damien Lespiaub3218032015-02-27 11:15:18 +000014244 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14245 mode_cmd->pixel_format);
14246 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14247 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14248 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014249 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014250 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014251
Damien Lespiaub3218032015-02-27 11:15:18 +000014252 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14253 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014254 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014255 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14256 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014257 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014258 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014259 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014260 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014261
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014262 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014263 mode_cmd->pitches[0] != obj->stride) {
14264 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14265 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014266 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014267 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014268
Ville Syrjälä57779d02012-10-31 17:50:14 +020014269 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014270 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014271 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014272 case DRM_FORMAT_RGB565:
14273 case DRM_FORMAT_XRGB8888:
14274 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014275 break;
14276 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014277 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014278 DRM_DEBUG("unsupported pixel format: %s\n",
14279 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014280 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014281 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014282 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014283 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014284 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14285 DRM_DEBUG("unsupported pixel format: %s\n",
14286 drm_get_format_name(mode_cmd->pixel_format));
14287 return -EINVAL;
14288 }
14289 break;
14290 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014291 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014292 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014293 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014294 DRM_DEBUG("unsupported pixel format: %s\n",
14295 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014296 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014297 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014298 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014299 case DRM_FORMAT_ABGR2101010:
14300 if (!IS_VALLEYVIEW(dev)) {
14301 DRM_DEBUG("unsupported pixel format: %s\n",
14302 drm_get_format_name(mode_cmd->pixel_format));
14303 return -EINVAL;
14304 }
14305 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014306 case DRM_FORMAT_YUYV:
14307 case DRM_FORMAT_UYVY:
14308 case DRM_FORMAT_YVYU:
14309 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014310 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014311 DRM_DEBUG("unsupported pixel format: %s\n",
14312 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014313 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014314 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014315 break;
14316 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014317 DRM_DEBUG("unsupported pixel format: %s\n",
14318 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014319 return -EINVAL;
14320 }
14321
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014322 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14323 if (mode_cmd->offsets[0] != 0)
14324 return -EINVAL;
14325
Damien Lespiauec2c9812015-01-20 12:51:45 +000014326 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014327 mode_cmd->pixel_format,
14328 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014329 /* FIXME drm helper for size checks (especially planar formats)? */
14330 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14331 return -EINVAL;
14332
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014333 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14334 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014335 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014336
Jesse Barnes79e53942008-11-07 14:24:08 -080014337 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14338 if (ret) {
14339 DRM_ERROR("framebuffer init failed %d\n", ret);
14340 return ret;
14341 }
14342
Jesse Barnes79e53942008-11-07 14:24:08 -080014343 return 0;
14344}
14345
Jesse Barnes79e53942008-11-07 14:24:08 -080014346static struct drm_framebuffer *
14347intel_user_framebuffer_create(struct drm_device *dev,
14348 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014349 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014350{
Chris Wilson05394f32010-11-08 19:18:58 +000014351 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014352
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014353 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14354 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014355 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014356 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014357
Chris Wilsond2dff872011-04-19 08:36:26 +010014358 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014359}
14360
Daniel Vetter06957262015-08-10 13:34:08 +020014361#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014362static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014363{
14364}
14365#endif
14366
Jesse Barnes79e53942008-11-07 14:24:08 -080014367static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014368 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014369 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014370 .atomic_check = intel_atomic_check,
14371 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014372 .atomic_state_alloc = intel_atomic_state_alloc,
14373 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014374};
14375
Jesse Barnese70236a2009-09-21 10:42:27 -070014376/* Set up chip specific display functions */
14377static void intel_init_display(struct drm_device *dev)
14378{
14379 struct drm_i915_private *dev_priv = dev->dev_private;
14380
Daniel Vetteree9300b2013-06-03 22:40:22 +020014381 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14382 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014383 else if (IS_CHERRYVIEW(dev))
14384 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014385 else if (IS_VALLEYVIEW(dev))
14386 dev_priv->display.find_dpll = vlv_find_best_dpll;
14387 else if (IS_PINEVIEW(dev))
14388 dev_priv->display.find_dpll = pnv_find_best_dpll;
14389 else
14390 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14391
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014392 if (INTEL_INFO(dev)->gen >= 9) {
14393 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014394 dev_priv->display.get_initial_plane_config =
14395 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014396 dev_priv->display.crtc_compute_clock =
14397 haswell_crtc_compute_clock;
14398 dev_priv->display.crtc_enable = haswell_crtc_enable;
14399 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014400 dev_priv->display.update_primary_plane =
14401 skylake_update_primary_plane;
14402 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014403 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014404 dev_priv->display.get_initial_plane_config =
14405 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014406 dev_priv->display.crtc_compute_clock =
14407 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014408 dev_priv->display.crtc_enable = haswell_crtc_enable;
14409 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014410 dev_priv->display.update_primary_plane =
14411 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014412 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014413 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014414 dev_priv->display.get_initial_plane_config =
14415 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014416 dev_priv->display.crtc_compute_clock =
14417 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014418 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14419 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014420 dev_priv->display.update_primary_plane =
14421 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014422 } else if (IS_VALLEYVIEW(dev)) {
14423 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014424 dev_priv->display.get_initial_plane_config =
14425 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014426 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014427 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14428 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014429 dev_priv->display.update_primary_plane =
14430 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014431 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014432 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014433 dev_priv->display.get_initial_plane_config =
14434 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014435 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014436 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14437 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014438 dev_priv->display.update_primary_plane =
14439 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014440 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014441
Jesse Barnese70236a2009-09-21 10:42:27 -070014442 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014443 if (IS_SKYLAKE(dev))
14444 dev_priv->display.get_display_clock_speed =
14445 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014446 else if (IS_BROXTON(dev))
14447 dev_priv->display.get_display_clock_speed =
14448 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014449 else if (IS_BROADWELL(dev))
14450 dev_priv->display.get_display_clock_speed =
14451 broadwell_get_display_clock_speed;
14452 else if (IS_HASWELL(dev))
14453 dev_priv->display.get_display_clock_speed =
14454 haswell_get_display_clock_speed;
14455 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014456 dev_priv->display.get_display_clock_speed =
14457 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014458 else if (IS_GEN5(dev))
14459 dev_priv->display.get_display_clock_speed =
14460 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014461 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014462 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014463 dev_priv->display.get_display_clock_speed =
14464 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014465 else if (IS_GM45(dev))
14466 dev_priv->display.get_display_clock_speed =
14467 gm45_get_display_clock_speed;
14468 else if (IS_CRESTLINE(dev))
14469 dev_priv->display.get_display_clock_speed =
14470 i965gm_get_display_clock_speed;
14471 else if (IS_PINEVIEW(dev))
14472 dev_priv->display.get_display_clock_speed =
14473 pnv_get_display_clock_speed;
14474 else if (IS_G33(dev) || IS_G4X(dev))
14475 dev_priv->display.get_display_clock_speed =
14476 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014477 else if (IS_I915G(dev))
14478 dev_priv->display.get_display_clock_speed =
14479 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014480 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014481 dev_priv->display.get_display_clock_speed =
14482 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014483 else if (IS_PINEVIEW(dev))
14484 dev_priv->display.get_display_clock_speed =
14485 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014486 else if (IS_I915GM(dev))
14487 dev_priv->display.get_display_clock_speed =
14488 i915gm_get_display_clock_speed;
14489 else if (IS_I865G(dev))
14490 dev_priv->display.get_display_clock_speed =
14491 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014492 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014493 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014494 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014495 else { /* 830 */
14496 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014497 dev_priv->display.get_display_clock_speed =
14498 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014499 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014500
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014501 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014502 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014503 } else if (IS_GEN6(dev)) {
14504 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014505 } else if (IS_IVYBRIDGE(dev)) {
14506 /* FIXME: detect B0+ stepping and use auto training */
14507 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014508 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014509 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014510 if (IS_BROADWELL(dev)) {
14511 dev_priv->display.modeset_commit_cdclk =
14512 broadwell_modeset_commit_cdclk;
14513 dev_priv->display.modeset_calc_cdclk =
14514 broadwell_modeset_calc_cdclk;
14515 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014516 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014517 dev_priv->display.modeset_commit_cdclk =
14518 valleyview_modeset_commit_cdclk;
14519 dev_priv->display.modeset_calc_cdclk =
14520 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014521 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014522 dev_priv->display.modeset_commit_cdclk =
14523 broxton_modeset_commit_cdclk;
14524 dev_priv->display.modeset_calc_cdclk =
14525 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014526 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014527
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014528 switch (INTEL_INFO(dev)->gen) {
14529 case 2:
14530 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14531 break;
14532
14533 case 3:
14534 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14535 break;
14536
14537 case 4:
14538 case 5:
14539 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14540 break;
14541
14542 case 6:
14543 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14544 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014545 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014546 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014547 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14548 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014549 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014550 /* Drop through - unsupported since execlist only. */
14551 default:
14552 /* Default just returns -ENODEV to indicate unsupported */
14553 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014554 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014555
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014556 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014557}
14558
Jesse Barnesb690e962010-07-19 13:53:12 -070014559/*
14560 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14561 * resume, or other times. This quirk makes sure that's the case for
14562 * affected systems.
14563 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014564static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014565{
14566 struct drm_i915_private *dev_priv = dev->dev_private;
14567
14568 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014569 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014570}
14571
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014572static void quirk_pipeb_force(struct drm_device *dev)
14573{
14574 struct drm_i915_private *dev_priv = dev->dev_private;
14575
14576 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14577 DRM_INFO("applying pipe b force quirk\n");
14578}
14579
Keith Packard435793d2011-07-12 14:56:22 -070014580/*
14581 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14582 */
14583static void quirk_ssc_force_disable(struct drm_device *dev)
14584{
14585 struct drm_i915_private *dev_priv = dev->dev_private;
14586 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014587 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014588}
14589
Carsten Emde4dca20e2012-03-15 15:56:26 +010014590/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014591 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14592 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014593 */
14594static void quirk_invert_brightness(struct drm_device *dev)
14595{
14596 struct drm_i915_private *dev_priv = dev->dev_private;
14597 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014598 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014599}
14600
Scot Doyle9c72cc62014-07-03 23:27:50 +000014601/* Some VBT's incorrectly indicate no backlight is present */
14602static void quirk_backlight_present(struct drm_device *dev)
14603{
14604 struct drm_i915_private *dev_priv = dev->dev_private;
14605 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14606 DRM_INFO("applying backlight present quirk\n");
14607}
14608
Jesse Barnesb690e962010-07-19 13:53:12 -070014609struct intel_quirk {
14610 int device;
14611 int subsystem_vendor;
14612 int subsystem_device;
14613 void (*hook)(struct drm_device *dev);
14614};
14615
Egbert Eich5f85f172012-10-14 15:46:38 +020014616/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14617struct intel_dmi_quirk {
14618 void (*hook)(struct drm_device *dev);
14619 const struct dmi_system_id (*dmi_id_list)[];
14620};
14621
14622static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14623{
14624 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14625 return 1;
14626}
14627
14628static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14629 {
14630 .dmi_id_list = &(const struct dmi_system_id[]) {
14631 {
14632 .callback = intel_dmi_reverse_brightness,
14633 .ident = "NCR Corporation",
14634 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14635 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14636 },
14637 },
14638 { } /* terminating entry */
14639 },
14640 .hook = quirk_invert_brightness,
14641 },
14642};
14643
Ben Widawskyc43b5632012-04-16 14:07:40 -070014644static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014645 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14646 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14647
Jesse Barnesb690e962010-07-19 13:53:12 -070014648 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14649 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14650
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014651 /* 830 needs to leave pipe A & dpll A up */
14652 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14653
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014654 /* 830 needs to leave pipe B & dpll B up */
14655 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14656
Keith Packard435793d2011-07-12 14:56:22 -070014657 /* Lenovo U160 cannot use SSC on LVDS */
14658 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014659
14660 /* Sony Vaio Y cannot use SSC on LVDS */
14661 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014662
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014663 /* Acer Aspire 5734Z must invert backlight brightness */
14664 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14665
14666 /* Acer/eMachines G725 */
14667 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14668
14669 /* Acer/eMachines e725 */
14670 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14671
14672 /* Acer/Packard Bell NCL20 */
14673 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14674
14675 /* Acer Aspire 4736Z */
14676 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014677
14678 /* Acer Aspire 5336 */
14679 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014680
14681 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14682 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014683
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014684 /* Acer C720 Chromebook (Core i3 4005U) */
14685 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14686
jens steinb2a96012014-10-28 20:25:53 +010014687 /* Apple Macbook 2,1 (Core 2 T7400) */
14688 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14689
Scot Doyled4967d82014-07-03 23:27:52 +000014690 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14691 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014692
14693 /* HP Chromebook 14 (Celeron 2955U) */
14694 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014695
14696 /* Dell Chromebook 11 */
14697 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014698};
14699
14700static void intel_init_quirks(struct drm_device *dev)
14701{
14702 struct pci_dev *d = dev->pdev;
14703 int i;
14704
14705 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14706 struct intel_quirk *q = &intel_quirks[i];
14707
14708 if (d->device == q->device &&
14709 (d->subsystem_vendor == q->subsystem_vendor ||
14710 q->subsystem_vendor == PCI_ANY_ID) &&
14711 (d->subsystem_device == q->subsystem_device ||
14712 q->subsystem_device == PCI_ANY_ID))
14713 q->hook(dev);
14714 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014715 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14716 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14717 intel_dmi_quirks[i].hook(dev);
14718 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014719}
14720
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014721/* Disable the VGA plane that we never use */
14722static void i915_disable_vga(struct drm_device *dev)
14723{
14724 struct drm_i915_private *dev_priv = dev->dev_private;
14725 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014726 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014727
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014728 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014729 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014730 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014731 sr1 = inb(VGA_SR_DATA);
14732 outb(sr1 | 1<<5, VGA_SR_DATA);
14733 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14734 udelay(300);
14735
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014736 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014737 POSTING_READ(vga_reg);
14738}
14739
Daniel Vetterf8175862012-04-10 15:50:11 +020014740void intel_modeset_init_hw(struct drm_device *dev)
14741{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014742 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014743 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014744 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014745 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014746}
14747
Jesse Barnes79e53942008-11-07 14:24:08 -080014748void intel_modeset_init(struct drm_device *dev)
14749{
Jesse Barnes652c3932009-08-17 13:31:43 -070014750 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014751 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014752 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014753 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014754
14755 drm_mode_config_init(dev);
14756
14757 dev->mode_config.min_width = 0;
14758 dev->mode_config.min_height = 0;
14759
Dave Airlie019d96c2011-09-29 16:20:42 +010014760 dev->mode_config.preferred_depth = 24;
14761 dev->mode_config.prefer_shadow = 1;
14762
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014763 dev->mode_config.allow_fb_modifiers = true;
14764
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014765 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014766
Jesse Barnesb690e962010-07-19 13:53:12 -070014767 intel_init_quirks(dev);
14768
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014769 intel_init_pm(dev);
14770
Ben Widawskye3c74752013-04-05 13:12:39 -070014771 if (INTEL_INFO(dev)->num_pipes == 0)
14772 return;
14773
Lukas Wunner69f92f62015-07-15 13:57:35 +020014774 /*
14775 * There may be no VBT; and if the BIOS enabled SSC we can
14776 * just keep using it to avoid unnecessary flicker. Whereas if the
14777 * BIOS isn't using it, don't assume it will work even if the VBT
14778 * indicates as much.
14779 */
14780 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14781 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14782 DREF_SSC1_ENABLE);
14783
14784 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14785 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14786 bios_lvds_use_ssc ? "en" : "dis",
14787 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14788 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14789 }
14790 }
14791
Jesse Barnese70236a2009-09-21 10:42:27 -070014792 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014793 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014794
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014795 if (IS_GEN2(dev)) {
14796 dev->mode_config.max_width = 2048;
14797 dev->mode_config.max_height = 2048;
14798 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014799 dev->mode_config.max_width = 4096;
14800 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014801 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014802 dev->mode_config.max_width = 8192;
14803 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014804 }
Damien Lespiau068be562014-03-28 14:17:49 +000014805
Ville Syrjälädc41c152014-08-13 11:57:05 +030014806 if (IS_845G(dev) || IS_I865G(dev)) {
14807 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14808 dev->mode_config.cursor_height = 1023;
14809 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014810 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14811 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14812 } else {
14813 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14814 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14815 }
14816
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014817 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014818
Zhao Yakui28c97732009-10-09 11:39:41 +080014819 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014820 INTEL_INFO(dev)->num_pipes,
14821 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014822
Damien Lespiau055e3932014-08-18 13:49:10 +010014823 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014824 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014825 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014826 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014827 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014828 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014829 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014830 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014831 }
14832
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030014833 intel_update_czclk(dev_priv);
14834 intel_update_cdclk(dev);
14835
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014836 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014837
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014838 /* Just disable it once at startup */
14839 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014840 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014841
14842 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014843 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014844
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014845 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014846 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014847 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014848
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014849 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014850 struct intel_initial_plane_config plane_config = {};
14851
Jesse Barnes46f297f2014-03-07 08:57:48 -080014852 if (!crtc->active)
14853 continue;
14854
Jesse Barnes46f297f2014-03-07 08:57:48 -080014855 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014856 * Note that reserving the BIOS fb up front prevents us
14857 * from stuffing other stolen allocations like the ring
14858 * on top. This prevents some ugliness at boot time, and
14859 * can even allow for smooth boot transitions if the BIOS
14860 * fb is large enough for the active pipe configuration.
14861 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014862 dev_priv->display.get_initial_plane_config(crtc,
14863 &plane_config);
14864
14865 /*
14866 * If the fb is shared between multiple heads, we'll
14867 * just get the first one.
14868 */
14869 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014870 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014871}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014872
Daniel Vetter7fad7982012-07-04 17:51:47 +020014873static void intel_enable_pipe_a(struct drm_device *dev)
14874{
14875 struct intel_connector *connector;
14876 struct drm_connector *crt = NULL;
14877 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014878 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014879
14880 /* We can't just switch on the pipe A, we need to set things up with a
14881 * proper mode and output configuration. As a gross hack, enable pipe A
14882 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014883 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014884 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14885 crt = &connector->base;
14886 break;
14887 }
14888 }
14889
14890 if (!crt)
14891 return;
14892
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014893 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014894 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014895}
14896
Daniel Vetterfa555832012-10-10 23:14:00 +020014897static bool
14898intel_check_plane_mapping(struct intel_crtc *crtc)
14899{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014900 struct drm_device *dev = crtc->base.dev;
14901 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030014902 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020014903
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014904 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014905 return true;
14906
Ville Syrjälä649636e2015-09-22 19:50:01 +030014907 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014908
14909 if ((val & DISPLAY_PLANE_ENABLE) &&
14910 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14911 return false;
14912
14913 return true;
14914}
14915
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014916static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14917{
14918 struct drm_device *dev = crtc->base.dev;
14919 struct intel_encoder *encoder;
14920
14921 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14922 return true;
14923
14924 return false;
14925}
14926
Daniel Vetter24929352012-07-02 20:28:59 +020014927static void intel_sanitize_crtc(struct intel_crtc *crtc)
14928{
14929 struct drm_device *dev = crtc->base.dev;
14930 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014931 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014932
Daniel Vetter24929352012-07-02 20:28:59 +020014933 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014934 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014935 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14936
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014937 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014938 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014939 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014940 struct intel_plane *plane;
14941
Daniel Vetter96256042015-02-13 21:03:42 +010014942 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014943
14944 /* Disable everything but the primary plane */
14945 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14946 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14947 continue;
14948
14949 plane->disable_plane(&plane->base, &crtc->base);
14950 }
Daniel Vetter96256042015-02-13 21:03:42 +010014951 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014952
Daniel Vetter24929352012-07-02 20:28:59 +020014953 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014954 * disable the crtc (and hence change the state) if it is wrong. Note
14955 * that gen4+ has a fixed plane -> pipe mapping. */
14956 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014957 bool plane;
14958
Daniel Vetter24929352012-07-02 20:28:59 +020014959 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14960 crtc->base.base.id);
14961
14962 /* Pipe has the wrong plane attached and the plane is active.
14963 * Temporarily change the plane mapping and disable everything
14964 * ... */
14965 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014966 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014967 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014968 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014969 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014970 }
Daniel Vetter24929352012-07-02 20:28:59 +020014971
Daniel Vetter7fad7982012-07-04 17:51:47 +020014972 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14973 crtc->pipe == PIPE_A && !crtc->active) {
14974 /* BIOS forgot to enable pipe A, this mostly happens after
14975 * resume. Force-enable the pipe to fix this, the update_dpms
14976 * call below we restore the pipe to the right state, but leave
14977 * the required bits on. */
14978 intel_enable_pipe_a(dev);
14979 }
14980
Daniel Vetter24929352012-07-02 20:28:59 +020014981 /* Adjust the state of the output pipe according to whether we
14982 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014983 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014984 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014985
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020014986 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014987 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014988
14989 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014990 * functions or because of calls to intel_crtc_disable_noatomic,
14991 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020014992 * pipe A quirk. */
14993 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14994 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014995 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014996 crtc->active ? "enabled" : "disabled");
14997
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020014998 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014999 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015000 crtc->base.enabled = crtc->active;
15001
15002 /* Because we only establish the connector -> encoder ->
15003 * crtc links if something is active, this means the
15004 * crtc is now deactivated. Break the links. connector
15005 * -> encoder links are only establish when things are
15006 * actually up, hence no need to break them. */
15007 WARN_ON(crtc->active);
15008
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015009 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015010 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015011 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015012
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015013 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015014 /*
15015 * We start out with underrun reporting disabled to avoid races.
15016 * For correct bookkeeping mark this on active crtcs.
15017 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015018 * Also on gmch platforms we dont have any hardware bits to
15019 * disable the underrun reporting. Which means we need to start
15020 * out with underrun reporting disabled also on inactive pipes,
15021 * since otherwise we'll complain about the garbage we read when
15022 * e.g. coming up after runtime pm.
15023 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015024 * No protection against concurrent access is required - at
15025 * worst a fifo underrun happens which also sets this to false.
15026 */
15027 crtc->cpu_fifo_underrun_disabled = true;
15028 crtc->pch_fifo_underrun_disabled = true;
15029 }
Daniel Vetter24929352012-07-02 20:28:59 +020015030}
15031
15032static void intel_sanitize_encoder(struct intel_encoder *encoder)
15033{
15034 struct intel_connector *connector;
15035 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015036 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015037
15038 /* We need to check both for a crtc link (meaning that the
15039 * encoder is active and trying to read from a pipe) and the
15040 * pipe itself being active. */
15041 bool has_active_crtc = encoder->base.crtc &&
15042 to_intel_crtc(encoder->base.crtc)->active;
15043
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015044 for_each_intel_connector(dev, connector) {
15045 if (connector->base.encoder != &encoder->base)
15046 continue;
15047
15048 active = true;
15049 break;
15050 }
15051
15052 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015053 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15054 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015055 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015056
15057 /* Connector is active, but has no active pipe. This is
15058 * fallout from our resume register restoring. Disable
15059 * the encoder manually again. */
15060 if (encoder->base.crtc) {
15061 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15062 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015063 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015064 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015065 if (encoder->post_disable)
15066 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015067 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015068 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015069
15070 /* Inconsistent output/port/pipe state happens presumably due to
15071 * a bug in one of the get_hw_state functions. Or someplace else
15072 * in our code, like the register restore mess on resume. Clamp
15073 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015074 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015075 if (connector->encoder != encoder)
15076 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015077 connector->base.dpms = DRM_MODE_DPMS_OFF;
15078 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015079 }
15080 }
15081 /* Enabled encoders without active connectors will be fixed in
15082 * the crtc fixup. */
15083}
15084
Imre Deak04098752014-02-18 00:02:16 +020015085void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015086{
15087 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015088 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015089
Imre Deak04098752014-02-18 00:02:16 +020015090 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15091 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15092 i915_disable_vga(dev);
15093 }
15094}
15095
15096void i915_redisable_vga(struct drm_device *dev)
15097{
15098 struct drm_i915_private *dev_priv = dev->dev_private;
15099
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015100 /* This function can be called both from intel_modeset_setup_hw_state or
15101 * at a very early point in our resume sequence, where the power well
15102 * structures are not yet restored. Since this function is at a very
15103 * paranoid "someone might have enabled VGA while we were not looking"
15104 * level, just check if the power well is enabled instead of trying to
15105 * follow the "don't touch the power well if we don't need it" policy
15106 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015107 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015108 return;
15109
Imre Deak04098752014-02-18 00:02:16 +020015110 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015111}
15112
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015113static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015114{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015115 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015116
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015117 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015118}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015119
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015120/* FIXME read out full plane state for all planes */
15121static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015122{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015123 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015124 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015125 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015126
Matt Roper261a27d2015-10-08 15:28:25 -070015127 plane_state->visible =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015128 primary_get_hw_state(to_intel_plane(primary));
15129
15130 if (plane_state->visible)
15131 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015132}
15133
Daniel Vetter30e984d2013-06-05 13:34:17 +020015134static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015135{
15136 struct drm_i915_private *dev_priv = dev->dev_private;
15137 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015138 struct intel_crtc *crtc;
15139 struct intel_encoder *encoder;
15140 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015141 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015142
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015143 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015144 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015145 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015146 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015147
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015148 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015149 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015150
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015151 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015152 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015153
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015154 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015155
15156 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15157 crtc->base.base.id,
15158 crtc->active ? "enabled" : "disabled");
15159 }
15160
Daniel Vetter53589012013-06-05 13:34:16 +020015161 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15162 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15163
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015164 pll->on = pll->get_hw_state(dev_priv, pll,
15165 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015166 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015167 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015168 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015169 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015170 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015171 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015172 }
Daniel Vetter53589012013-06-05 13:34:16 +020015173 }
Daniel Vetter53589012013-06-05 13:34:16 +020015174
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015175 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015176 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015177
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015178 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015179 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015180 }
15181
Damien Lespiaub2784e12014-08-05 11:29:37 +010015182 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015183 pipe = 0;
15184
15185 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015186 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15187 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015188 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015189 } else {
15190 encoder->base.crtc = NULL;
15191 }
15192
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015193 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015194 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015195 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015196 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015197 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015198 }
15199
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015200 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015201 if (connector->get_hw_state(connector)) {
15202 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015203 connector->base.encoder = &connector->encoder->base;
15204 } else {
15205 connector->base.dpms = DRM_MODE_DPMS_OFF;
15206 connector->base.encoder = NULL;
15207 }
15208 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15209 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015210 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015211 connector->base.encoder ? "enabled" : "disabled");
15212 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015213
15214 for_each_intel_crtc(dev, crtc) {
15215 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15216
15217 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15218 if (crtc->base.state->active) {
15219 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15220 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15221 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15222
15223 /*
15224 * The initial mode needs to be set in order to keep
15225 * the atomic core happy. It wants a valid mode if the
15226 * crtc's enabled, so we do the above call.
15227 *
15228 * At this point some state updated by the connectors
15229 * in their ->detect() callback has not run yet, so
15230 * no recalculation can be done yet.
15231 *
15232 * Even if we could do a recalculation and modeset
15233 * right now it would cause a double modeset if
15234 * fbdev or userspace chooses a different initial mode.
15235 *
15236 * If that happens, someone indicated they wanted a
15237 * mode change, which means it's safe to do a full
15238 * recalculation.
15239 */
15240 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015241
15242 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15243 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015244 }
15245 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015246}
15247
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015248/* Scan out the current hw modeset state,
15249 * and sanitizes it to the current state
15250 */
15251static void
15252intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015253{
15254 struct drm_i915_private *dev_priv = dev->dev_private;
15255 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015256 struct intel_crtc *crtc;
15257 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015258 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015259
15260 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015261
15262 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015263 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015264 intel_sanitize_encoder(encoder);
15265 }
15266
Damien Lespiau055e3932014-08-18 13:49:10 +010015267 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015268 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15269 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015270 intel_dump_pipe_config(crtc, crtc->config,
15271 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015272 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015273
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015274 intel_modeset_update_connector_atomic_state(dev);
15275
Daniel Vetter35c95372013-07-17 06:55:04 +020015276 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15277 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15278
15279 if (!pll->on || pll->active)
15280 continue;
15281
15282 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15283
15284 pll->disable(dev_priv, pll);
15285 pll->on = false;
15286 }
15287
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015288 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015289 vlv_wm_get_hw_state(dev);
15290 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015291 skl_wm_get_hw_state(dev);
15292 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015293 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015294
15295 for_each_intel_crtc(dev, crtc) {
15296 unsigned long put_domains;
15297
15298 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15299 if (WARN_ON(put_domains))
15300 modeset_put_power_domains(dev_priv, put_domains);
15301 }
15302 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015303}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015304
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015305void intel_display_resume(struct drm_device *dev)
15306{
15307 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15308 struct intel_connector *conn;
15309 struct intel_plane *plane;
15310 struct drm_crtc *crtc;
15311 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015312
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015313 if (!state)
15314 return;
15315
15316 state->acquire_ctx = dev->mode_config.acquire_ctx;
15317
15318 /* preserve complete old state, including dpll */
15319 intel_atomic_get_shared_dpll_state(state);
15320
15321 for_each_crtc(dev, crtc) {
15322 struct drm_crtc_state *crtc_state =
15323 drm_atomic_get_crtc_state(state, crtc);
15324
15325 ret = PTR_ERR_OR_ZERO(crtc_state);
15326 if (ret)
15327 goto err;
15328
15329 /* force a restore */
15330 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015331 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015332
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015333 for_each_intel_plane(dev, plane) {
15334 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15335 if (ret)
15336 goto err;
15337 }
15338
15339 for_each_intel_connector(dev, conn) {
15340 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15341 if (ret)
15342 goto err;
15343 }
15344
15345 intel_modeset_setup_hw_state(dev);
15346
15347 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015348 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015349 if (!ret)
15350 return;
15351
15352err:
15353 DRM_ERROR("Restoring old state failed with %i\n", ret);
15354 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015355}
15356
15357void intel_modeset_gem_init(struct drm_device *dev)
15358{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015359 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015360 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015361 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015362
Imre Deakae484342014-03-31 15:10:44 +030015363 mutex_lock(&dev->struct_mutex);
15364 intel_init_gt_powersave(dev);
15365 mutex_unlock(&dev->struct_mutex);
15366
Chris Wilson1833b132012-05-09 11:56:28 +010015367 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015368
15369 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015370
15371 /*
15372 * Make sure any fbs we allocated at startup are properly
15373 * pinned & fenced. When we do the allocation it's too early
15374 * for this.
15375 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015376 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015377 obj = intel_fb_obj(c->primary->fb);
15378 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015379 continue;
15380
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015381 mutex_lock(&dev->struct_mutex);
15382 ret = intel_pin_and_fence_fb_obj(c->primary,
15383 c->primary->fb,
15384 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015385 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015386 mutex_unlock(&dev->struct_mutex);
15387 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015388 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15389 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015390 drm_framebuffer_unreference(c->primary->fb);
15391 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015392 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015393 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015394 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015395 }
15396 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015397
15398 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015399}
15400
Imre Deak4932e2c2014-02-11 17:12:48 +020015401void intel_connector_unregister(struct intel_connector *intel_connector)
15402{
15403 struct drm_connector *connector = &intel_connector->base;
15404
15405 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015406 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015407}
15408
Jesse Barnes79e53942008-11-07 14:24:08 -080015409void intel_modeset_cleanup(struct drm_device *dev)
15410{
Jesse Barnes652c3932009-08-17 13:31:43 -070015411 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015412 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015413
Imre Deak2eb52522014-11-19 15:30:05 +020015414 intel_disable_gt_powersave(dev);
15415
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015416 intel_backlight_unregister(dev);
15417
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015418 /*
15419 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015420 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015421 * experience fancy races otherwise.
15422 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015423 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015424
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015425 /*
15426 * Due to the hpd irq storm handling the hotplug work can re-arm the
15427 * poll handlers. Hence disable polling after hpd handling is shut down.
15428 */
Keith Packardf87ea762010-10-03 19:36:26 -070015429 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015430
Jesse Barnes723bfd72010-10-07 16:01:13 -070015431 intel_unregister_dsm_handler();
15432
Paulo Zanoni7733b492015-07-07 15:26:04 -030015433 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015434
Chris Wilson1630fe72011-07-08 12:22:42 +010015435 /* flush any delayed tasks or pending work */
15436 flush_scheduled_work();
15437
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015438 /* destroy the backlight and sysfs files before encoders/connectors */
15439 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015440 struct intel_connector *intel_connector;
15441
15442 intel_connector = to_intel_connector(connector);
15443 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015444 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015445
Jesse Barnes79e53942008-11-07 14:24:08 -080015446 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015447
15448 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015449
15450 mutex_lock(&dev->struct_mutex);
15451 intel_cleanup_gt_powersave(dev);
15452 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015453}
15454
Dave Airlie28d52042009-09-21 14:33:58 +100015455/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015456 * Return which encoder is currently attached for connector.
15457 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015458struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015459{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015460 return &intel_attached_encoder(connector)->base;
15461}
Jesse Barnes79e53942008-11-07 14:24:08 -080015462
Chris Wilsondf0e9242010-09-09 16:20:55 +010015463void intel_connector_attach_encoder(struct intel_connector *connector,
15464 struct intel_encoder *encoder)
15465{
15466 connector->encoder = encoder;
15467 drm_mode_connector_attach_encoder(&connector->base,
15468 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015469}
Dave Airlie28d52042009-09-21 14:33:58 +100015470
15471/*
15472 * set vga decode state - true == enable VGA decode
15473 */
15474int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15475{
15476 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015477 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015478 u16 gmch_ctrl;
15479
Chris Wilson75fa0412014-02-07 18:37:02 -020015480 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15481 DRM_ERROR("failed to read control word\n");
15482 return -EIO;
15483 }
15484
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015485 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15486 return 0;
15487
Dave Airlie28d52042009-09-21 14:33:58 +100015488 if (state)
15489 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15490 else
15491 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015492
15493 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15494 DRM_ERROR("failed to write control word\n");
15495 return -EIO;
15496 }
15497
Dave Airlie28d52042009-09-21 14:33:58 +100015498 return 0;
15499}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015500
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015501struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015502
15503 u32 power_well_driver;
15504
Chris Wilson63b66e52013-08-08 15:12:06 +020015505 int num_transcoders;
15506
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015507 struct intel_cursor_error_state {
15508 u32 control;
15509 u32 position;
15510 u32 base;
15511 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015512 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015513
15514 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015515 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015516 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015517 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015518 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015519
15520 struct intel_plane_error_state {
15521 u32 control;
15522 u32 stride;
15523 u32 size;
15524 u32 pos;
15525 u32 addr;
15526 u32 surface;
15527 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015528 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015529
15530 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015531 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015532 enum transcoder cpu_transcoder;
15533
15534 u32 conf;
15535
15536 u32 htotal;
15537 u32 hblank;
15538 u32 hsync;
15539 u32 vtotal;
15540 u32 vblank;
15541 u32 vsync;
15542 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015543};
15544
15545struct intel_display_error_state *
15546intel_display_capture_error_state(struct drm_device *dev)
15547{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015548 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015549 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015550 int transcoders[] = {
15551 TRANSCODER_A,
15552 TRANSCODER_B,
15553 TRANSCODER_C,
15554 TRANSCODER_EDP,
15555 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015556 int i;
15557
Chris Wilson63b66e52013-08-08 15:12:06 +020015558 if (INTEL_INFO(dev)->num_pipes == 0)
15559 return NULL;
15560
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015561 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015562 if (error == NULL)
15563 return NULL;
15564
Imre Deak190be112013-11-25 17:15:31 +020015565 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015566 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15567
Damien Lespiau055e3932014-08-18 13:49:10 +010015568 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015569 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015570 __intel_display_power_is_enabled(dev_priv,
15571 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015572 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015573 continue;
15574
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015575 error->cursor[i].control = I915_READ(CURCNTR(i));
15576 error->cursor[i].position = I915_READ(CURPOS(i));
15577 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015578
15579 error->plane[i].control = I915_READ(DSPCNTR(i));
15580 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015581 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015582 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015583 error->plane[i].pos = I915_READ(DSPPOS(i));
15584 }
Paulo Zanonica291362013-03-06 20:03:14 -030015585 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15586 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015587 if (INTEL_INFO(dev)->gen >= 4) {
15588 error->plane[i].surface = I915_READ(DSPSURF(i));
15589 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15590 }
15591
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015592 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015593
Sonika Jindal3abfce72014-07-21 15:23:43 +053015594 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015595 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015596 }
15597
15598 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15599 if (HAS_DDI(dev_priv->dev))
15600 error->num_transcoders++; /* Account for eDP. */
15601
15602 for (i = 0; i < error->num_transcoders; i++) {
15603 enum transcoder cpu_transcoder = transcoders[i];
15604
Imre Deakddf9c532013-11-27 22:02:02 +020015605 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015606 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015607 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015608 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015609 continue;
15610
Chris Wilson63b66e52013-08-08 15:12:06 +020015611 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15612
15613 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15614 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15615 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15616 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15617 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15618 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15619 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015620 }
15621
15622 return error;
15623}
15624
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015625#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15626
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015627void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015628intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015629 struct drm_device *dev,
15630 struct intel_display_error_state *error)
15631{
Damien Lespiau055e3932014-08-18 13:49:10 +010015632 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015633 int i;
15634
Chris Wilson63b66e52013-08-08 15:12:06 +020015635 if (!error)
15636 return;
15637
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015638 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015639 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015640 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015641 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015642 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015643 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015644 err_printf(m, " Power: %s\n",
15645 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015646 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015647 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015648
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015649 err_printf(m, "Plane [%d]:\n", i);
15650 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15651 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015652 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015653 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15654 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015655 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015656 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015657 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015658 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015659 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15660 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015661 }
15662
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015663 err_printf(m, "Cursor [%d]:\n", i);
15664 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15665 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15666 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015667 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015668
15669 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015670 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015671 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015672 err_printf(m, " Power: %s\n",
15673 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015674 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15675 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15676 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15677 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15678 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15679 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15680 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15681 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015682}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015683
15684void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15685{
15686 struct intel_crtc *crtc;
15687
15688 for_each_intel_crtc(dev, crtc) {
15689 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015690
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015691 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015692
15693 work = crtc->unpin_work;
15694
15695 if (work && work->event &&
15696 work->event->base.file_priv == file) {
15697 kfree(work->event);
15698 work->event = NULL;
15699 }
15700
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015701 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015702 }
15703}