blob: eb50f59d7840ac4de3eb4ea1059e2ba4b8fd8c0b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020089static int intel_set_mode(struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200104static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200105 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Dave Airlie0e32b392014-05-02 14:02:48 +1000113static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
114{
115 if (!connector->mst_port)
116 return connector->encoder;
117 else
118 return &connector->mst_port->mst_encoders[pipe]->base;
119}
120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Daniel Vetterd2acd212012-10-20 20:57:43 +0200136int
137intel_pch_rawclk(struct drm_device *dev)
138{
139 struct drm_i915_private *dev_priv = dev->dev_private;
140
141 WARN_ON(!HAS_PCH_SPLIT(dev));
142
143 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
144}
145
Chris Wilson021357a2010-09-07 20:54:59 +0100146static inline u32 /* units of 100MHz */
147intel_fdi_link_freq(struct drm_device *dev)
148{
Chris Wilson8b99e682010-10-13 09:59:17 +0100149 if (IS_GEN5(dev)) {
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
152 } else
153 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100154}
155
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400157 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200158 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200159 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 .m = { .min = 96, .max = 140 },
161 .m1 = { .min = 18, .max = 26 },
162 .m2 = { .min = 6, .max = 16 },
163 .p = { .min = 4, .max = 128 },
164 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700165 .p2 = { .dot_limit = 165000,
166 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700167};
168
Daniel Vetter5d536e22013-07-06 12:52:06 +0200169static const intel_limit_t intel_limits_i8xx_dvo = {
170 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200171 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200172 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200173 .m = { .min = 96, .max = 140 },
174 .m1 = { .min = 18, .max = 26 },
175 .m2 = { .min = 6, .max = 16 },
176 .p = { .min = 4, .max = 128 },
177 .p1 = { .min = 2, .max = 33 },
178 .p2 = { .dot_limit = 165000,
179 .p2_slow = 4, .p2_fast = 4 },
180};
181
Keith Packarde4b36692009-06-05 19:22:17 -0700182static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200184 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200185 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .m = { .min = 96, .max = 140 },
187 .m1 = { .min = 18, .max = 26 },
188 .m2 = { .min = 6, .max = 16 },
189 .p = { .min = 4, .max = 128 },
190 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 165000,
192 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
Eric Anholt273e27c2011-03-30 13:01:10 -0700194
Keith Packarde4b36692009-06-05 19:22:17 -0700195static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .dot = { .min = 20000, .max = 400000 },
197 .vco = { .min = 1400000, .max = 2800000 },
198 .n = { .min = 1, .max = 6 },
199 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100200 .m1 = { .min = 8, .max = 18 },
201 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .p = { .min = 5, .max = 80 },
203 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .p2 = { .dot_limit = 200000,
205 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
208static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400209 .dot = { .min = 20000, .max = 400000 },
210 .vco = { .min = 1400000, .max = 2800000 },
211 .n = { .min = 1, .max = 6 },
212 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100213 .m1 = { .min = 8, .max = 18 },
214 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .p = { .min = 7, .max = 98 },
216 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 .p2 = { .dot_limit = 112000,
218 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
Eric Anholt273e27c2011-03-30 13:01:10 -0700221
Keith Packarde4b36692009-06-05 19:22:17 -0700222static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700223 .dot = { .min = 25000, .max = 270000 },
224 .vco = { .min = 1750000, .max = 3500000},
225 .n = { .min = 1, .max = 4 },
226 .m = { .min = 104, .max = 138 },
227 .m1 = { .min = 17, .max = 23 },
228 .m2 = { .min = 5, .max = 11 },
229 .p = { .min = 10, .max = 30 },
230 .p1 = { .min = 1, .max = 3},
231 .p2 = { .dot_limit = 270000,
232 .p2_slow = 10,
233 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800234 },
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
237static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 22000, .max = 400000 },
239 .vco = { .min = 1750000, .max = 3500000},
240 .n = { .min = 1, .max = 4 },
241 .m = { .min = 104, .max = 138 },
242 .m1 = { .min = 16, .max = 23 },
243 .m2 = { .min = 5, .max = 11 },
244 .p = { .min = 5, .max = 80 },
245 .p1 = { .min = 1, .max = 8},
246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700248};
249
250static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .dot = { .min = 20000, .max = 115000 },
252 .vco = { .min = 1750000, .max = 3500000 },
253 .n = { .min = 1, .max = 3 },
254 .m = { .min = 104, .max = 138 },
255 .m1 = { .min = 17, .max = 23 },
256 .m2 = { .min = 5, .max = 11 },
257 .p = { .min = 28, .max = 112 },
258 .p1 = { .min = 2, .max = 8 },
259 .p2 = { .dot_limit = 0,
260 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800261 },
Keith Packarde4b36692009-06-05 19:22:17 -0700262};
263
264static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700265 .dot = { .min = 80000, .max = 224000 },
266 .vco = { .min = 1750000, .max = 3500000 },
267 .n = { .min = 1, .max = 3 },
268 .m = { .min = 104, .max = 138 },
269 .m1 = { .min = 17, .max = 23 },
270 .m2 = { .min = 5, .max = 11 },
271 .p = { .min = 14, .max = 42 },
272 .p1 = { .min = 2, .max = 6 },
273 .p2 = { .dot_limit = 0,
274 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800275 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500278static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000},
280 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .n = { .min = 3, .max = 6 },
283 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .m1 = { .min = 0, .max = 0 },
286 .m2 = { .min = 0, .max = 254 },
287 .p = { .min = 5, .max = 80 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 200000,
290 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500293static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .dot = { .min = 20000, .max = 400000 },
295 .vco = { .min = 1700000, .max = 3500000 },
296 .n = { .min = 3, .max = 6 },
297 .m = { .min = 2, .max = 256 },
298 .m1 = { .min = 0, .max = 0 },
299 .m2 = { .min = 0, .max = 254 },
300 .p = { .min = 7, .max = 112 },
301 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .p2 = { .dot_limit = 112000,
303 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Eric Anholt273e27c2011-03-30 13:01:10 -0700306/* Ironlake / Sandybridge
307 *
308 * We calculate clock using (register_value + 2) for N/M1/M2, so here
309 * the range value for them is (actual_value - 2).
310 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 25000, .max = 350000 },
313 .vco = { .min = 1760000, .max = 3510000 },
314 .n = { .min = 1, .max = 5 },
315 .m = { .min = 79, .max = 127 },
316 .m1 = { .min = 12, .max = 22 },
317 .m2 = { .min = 5, .max = 9 },
318 .p = { .min = 5, .max = 80 },
319 .p1 = { .min = 1, .max = 8 },
320 .p2 = { .dot_limit = 225000,
321 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700322};
323
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700325 .dot = { .min = 25000, .max = 350000 },
326 .vco = { .min = 1760000, .max = 3510000 },
327 .n = { .min = 1, .max = 3 },
328 .m = { .min = 79, .max = 118 },
329 .m1 = { .min = 12, .max = 22 },
330 .m2 = { .min = 5, .max = 9 },
331 .p = { .min = 28, .max = 112 },
332 .p1 = { .min = 2, .max = 8 },
333 .p2 = { .dot_limit = 225000,
334 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335};
336
337static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700338 .dot = { .min = 25000, .max = 350000 },
339 .vco = { .min = 1760000, .max = 3510000 },
340 .n = { .min = 1, .max = 3 },
341 .m = { .min = 79, .max = 127 },
342 .m1 = { .min = 12, .max = 22 },
343 .m2 = { .min = 5, .max = 9 },
344 .p = { .min = 14, .max = 56 },
345 .p1 = { .min = 2, .max = 8 },
346 .p2 = { .dot_limit = 225000,
347 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348};
349
Eric Anholt273e27c2011-03-30 13:01:10 -0700350/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .dot = { .min = 25000, .max = 350000 },
353 .vco = { .min = 1760000, .max = 3510000 },
354 .n = { .min = 1, .max = 2 },
355 .m = { .min = 79, .max = 126 },
356 .m1 = { .min = 12, .max = 22 },
357 .m2 = { .min = 5, .max = 9 },
358 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .p2 = { .dot_limit = 225000,
361 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362};
363
364static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .dot = { .min = 25000, .max = 350000 },
366 .vco = { .min = 1760000, .max = 3510000 },
367 .n = { .min = 1, .max = 3 },
368 .m = { .min = 79, .max = 126 },
369 .m1 = { .min = 12, .max = 22 },
370 .m2 = { .min = 5, .max = 9 },
371 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2 = { .dot_limit = 225000,
374 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800375};
376
Ville Syrjälädc730512013-09-24 21:26:30 +0300377static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300378 /*
379 * These are the data rate limits (measured in fast clocks)
380 * since those are the strictest limits we have. The fast
381 * clock and actual rate limits are more relaxed, so checking
382 * them would make no difference.
383 */
384 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200385 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700386 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700387 .m1 = { .min = 2, .max = 3 },
388 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300389 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300390 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700391};
392
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300393static const intel_limit_t intel_limits_chv = {
394 /*
395 * These are the data rate limits (measured in fast clocks)
396 * since those are the strictest limits we have. The fast
397 * clock and actual rate limits are more relaxed, so checking
398 * them would make no difference.
399 */
400 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200401 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300402 .n = { .min = 1, .max = 1 },
403 .m1 = { .min = 2, .max = 2 },
404 .m2 = { .min = 24 << 22, .max = 175 << 22 },
405 .p1 = { .min = 2, .max = 4 },
406 .p2 = { .p2_slow = 1, .p2_fast = 14 },
407};
408
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200409static const intel_limit_t intel_limits_bxt = {
410 /* FIXME: find real dot limits */
411 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530412 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200413 .n = { .min = 1, .max = 1 },
414 .m1 = { .min = 2, .max = 2 },
415 /* FIXME: find real m2 limits */
416 .m2 = { .min = 2 << 22, .max = 255 << 22 },
417 .p1 = { .min = 2, .max = 4 },
418 .p2 = { .p2_slow = 1, .p2_fast = 20 },
419};
420
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200421static bool
422needs_modeset(struct drm_crtc_state *state)
423{
424 return state->mode_changed || state->active_changed;
425}
426
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300427/**
428 * Returns whether any output on the specified pipe is of the specified type
429 */
Damien Lespiau40935612014-10-29 11:16:59 +0000430bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300431{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300432 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300433 struct intel_encoder *encoder;
434
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300435 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300436 if (encoder->type == type)
437 return true;
438
439 return false;
440}
441
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200442/**
443 * Returns whether any output on the specified pipe will have the specified
444 * type after a staged modeset is complete, i.e., the same as
445 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
446 * encoder->crtc.
447 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200448static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
449 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200451 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300452 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200453 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200454 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200455 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200456
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300457 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 if (connector_state->crtc != crtc_state->base.crtc)
459 continue;
460
461 num_connectors++;
462
463 encoder = to_intel_encoder(connector_state->best_encoder);
464 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200465 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200466 }
467
468 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200469
470 return false;
471}
472
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200473static const intel_limit_t *
474intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800475{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200476 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800477 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800478
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200479 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100480 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000481 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800482 limit = &intel_limits_ironlake_dual_lvds_100m;
483 else
484 limit = &intel_limits_ironlake_dual_lvds;
485 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000486 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800487 limit = &intel_limits_ironlake_single_lvds_100m;
488 else
489 limit = &intel_limits_ironlake_single_lvds;
490 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200491 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800492 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800493
494 return limit;
495}
496
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200497static const intel_limit_t *
498intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800499{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800501 const intel_limit_t *limit;
502
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100504 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700505 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800506 else
Keith Packarde4b36692009-06-05 19:22:17 -0700507 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200508 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
509 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700510 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800515
516 return limit;
517}
518
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200519static const intel_limit_t *
520intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800521{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 const intel_limit_t *limit;
524
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200525 if (IS_BROXTON(dev))
526 limit = &intel_limits_bxt;
527 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800529 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500533 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800534 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500535 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300536 } else if (IS_CHERRYVIEW(dev)) {
537 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700538 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300539 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100540 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200541 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100542 limit = &intel_limits_i9xx_lvds;
543 else
544 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700547 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700549 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200550 else
551 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 }
553 return limit;
554}
555
Imre Deakdccbea32015-06-22 23:35:51 +0300556/*
557 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
558 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
559 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
560 * The helpers' return value is the rate of the clock that is fed to the
561 * display engine's pipe which can be the above fast dot clock rate or a
562 * divided-down version of it.
563 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500564/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300565static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800566{
Shaohua Li21778322009-02-23 15:19:16 +0800567 clock->m = clock->m2 + 2;
568 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200569 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300570 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300571 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
572 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300573
574 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800575}
576
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200577static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
578{
579 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
580}
581
Imre Deakdccbea32015-06-22 23:35:51 +0300582static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800583{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200584 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200586 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300587 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300588 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
589 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300590
591 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592}
593
Imre Deakdccbea32015-06-22 23:35:51 +0300594static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300595{
596 clock->m = clock->m1 * clock->m2;
597 clock->p = clock->p1 * clock->p2;
598 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300599 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300600 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
601 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300602
603 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300604}
605
Imre Deakdccbea32015-06-22 23:35:51 +0300606int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300607{
608 clock->m = clock->m1 * clock->m2;
609 clock->p = clock->p1 * clock->p2;
610 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300611 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300612 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
613 clock->n << 22);
614 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300615
616 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300617}
618
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800619#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800620/**
621 * Returns whether the given set of divisors are valid for a given refclk with
622 * the given connectors.
623 */
624
Chris Wilson1b894b52010-12-14 20:04:54 +0000625static bool intel_PLL_is_valid(struct drm_device *dev,
626 const intel_limit_t *limit,
627 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->n < limit->n.min || limit->n.max < clock->n)
630 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400632 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400634 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300637
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200638 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300639 if (clock->m1 <= clock->m2)
640 INTELPllInvalid("m1 <= m2\n");
641
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200642 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300643 if (clock->p < limit->p.min || limit->p.max < clock->p)
644 INTELPllInvalid("p out of range\n");
645 if (clock->m < limit->m.min || limit->m.max < clock->m)
646 INTELPllInvalid("m out of range\n");
647 }
648
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
652 * connector, etc., rather than just a single range.
653 */
654 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400655 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800656
657 return true;
658}
659
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660static int
661i9xx_select_p2_div(const intel_limit_t *limit,
662 const struct intel_crtc_state *crtc_state,
663 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800664{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300665 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800666
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200667 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100669 * For LVDS just rely on its current settings for dual-channel.
670 * We haven't figured out how to reliably set up different
671 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100673 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300674 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300676 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800677 } else {
678 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800680 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683}
684
685static bool
686i9xx_find_best_dpll(const intel_limit_t *limit,
687 struct intel_crtc_state *crtc_state,
688 int target, int refclk, intel_clock_t *match_clock,
689 intel_clock_t *best_clock)
690{
691 struct drm_device *dev = crtc_state->base.crtc->dev;
692 intel_clock_t clock;
693 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800694
Akshay Joshi0206e352011-08-16 15:34:10 -0400695 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800696
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300697 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
698
Zhao Yakui42158662009-11-20 11:24:18 +0800699 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
700 clock.m1++) {
701 for (clock.m2 = limit->m2.min;
702 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200703 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800704 break;
705 for (clock.n = limit->n.min;
706 clock.n <= limit->n.max; clock.n++) {
707 for (clock.p1 = limit->p1.min;
708 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 int this_err;
710
Imre Deakdccbea32015-06-22 23:35:51 +0300711 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000712 if (!intel_PLL_is_valid(dev, limit,
713 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800715 if (match_clock &&
716 clock.p != match_clock->p)
717 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800718
719 this_err = abs(clock.dot - target);
720 if (this_err < err) {
721 *best_clock = clock;
722 err = this_err;
723 }
724 }
725 }
726 }
727 }
728
729 return (err != target);
730}
731
Ma Lingd4906092009-03-18 20:13:27 +0800732static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200733pnv_find_best_dpll(const intel_limit_t *limit,
734 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200735 int target, int refclk, intel_clock_t *match_clock,
736 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200737{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739 intel_clock_t clock;
740 int err = target;
741
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 memset(best_clock, 0, sizeof(*best_clock));
743
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200746 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
747 clock.m1++) {
748 for (clock.m2 = limit->m2.min;
749 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200750 for (clock.n = limit->n.min;
751 clock.n <= limit->n.max; clock.n++) {
752 for (clock.p1 = limit->p1.min;
753 clock.p1 <= limit->p1.max; clock.p1++) {
754 int this_err;
755
Imre Deakdccbea32015-06-22 23:35:51 +0300756 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
759 continue;
760 if (match_clock &&
761 clock.p != match_clock->p)
762 continue;
763
764 this_err = abs(clock.dot - target);
765 if (this_err < err) {
766 *best_clock = clock;
767 err = this_err;
768 }
769 }
770 }
771 }
772 }
773
774 return (err != target);
775}
776
Ma Lingd4906092009-03-18 20:13:27 +0800777static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200778g4x_find_best_dpll(const intel_limit_t *limit,
779 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800782{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800784 intel_clock_t clock;
785 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300786 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400787 /* approximately equals target * 0.00585 */
788 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800789
790 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300791
792 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
793
Ma Lingd4906092009-03-18 20:13:27 +0800794 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200795 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800796 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200797 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800798 for (clock.m1 = limit->m1.max;
799 clock.m1 >= limit->m1.min; clock.m1--) {
800 for (clock.m2 = limit->m2.max;
801 clock.m2 >= limit->m2.min; clock.m2--) {
802 for (clock.p1 = limit->p1.max;
803 clock.p1 >= limit->p1.min; clock.p1--) {
804 int this_err;
805
Imre Deakdccbea32015-06-22 23:35:51 +0300806 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000807 if (!intel_PLL_is_valid(dev, limit,
808 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800809 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000810
811 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800812 if (this_err < err_most) {
813 *best_clock = clock;
814 err_most = this_err;
815 max_n = clock.n;
816 found = true;
817 }
818 }
819 }
820 }
821 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800822 return found;
823}
Ma Lingd4906092009-03-18 20:13:27 +0800824
Imre Deakd5dd62b2015-03-17 11:40:03 +0200825/*
826 * Check if the calculated PLL configuration is more optimal compared to the
827 * best configuration and error found so far. Return the calculated error.
828 */
829static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
830 const intel_clock_t *calculated_clock,
831 const intel_clock_t *best_clock,
832 unsigned int best_error_ppm,
833 unsigned int *error_ppm)
834{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200835 /*
836 * For CHV ignore the error and consider only the P value.
837 * Prefer a bigger P value based on HW requirements.
838 */
839 if (IS_CHERRYVIEW(dev)) {
840 *error_ppm = 0;
841
842 return calculated_clock->p > best_clock->p;
843 }
844
Imre Deak24be4e42015-03-17 11:40:04 +0200845 if (WARN_ON_ONCE(!target_freq))
846 return false;
847
Imre Deakd5dd62b2015-03-17 11:40:03 +0200848 *error_ppm = div_u64(1000000ULL *
849 abs(target_freq - calculated_clock->dot),
850 target_freq);
851 /*
852 * Prefer a better P value over a better (smaller) error if the error
853 * is small. Ensure this preference for future configurations too by
854 * setting the error to 0.
855 */
856 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
857 *error_ppm = 0;
858
859 return true;
860 }
861
862 return *error_ppm + 10 < best_error_ppm;
863}
864
Zhenyu Wang2c072452009-06-05 15:38:42 +0800865static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200866vlv_find_best_dpll(const intel_limit_t *limit,
867 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200868 int target, int refclk, intel_clock_t *match_clock,
869 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200871 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300872 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300873 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300874 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300875 /* min update 19.2 MHz */
876 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300877 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700878
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300879 target *= 5; /* fast clock */
880
881 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700882
883 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300884 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300885 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300886 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300887 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300888 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700889 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300890 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200891 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300893 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
894 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300895
Imre Deakdccbea32015-06-22 23:35:51 +0300896 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300898 if (!intel_PLL_is_valid(dev, limit,
899 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300900 continue;
901
Imre Deakd5dd62b2015-03-17 11:40:03 +0200902 if (!vlv_PLL_is_optimal(dev, target,
903 &clock,
904 best_clock,
905 bestppm, &ppm))
906 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300907
Imre Deakd5dd62b2015-03-17 11:40:03 +0200908 *best_clock = clock;
909 bestppm = ppm;
910 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700911 }
912 }
913 }
914 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700915
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300916 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700917}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300919static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200920chv_find_best_dpll(const intel_limit_t *limit,
921 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300922 int target, int refclk, intel_clock_t *match_clock,
923 intel_clock_t *best_clock)
924{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200925 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300926 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200927 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300928 intel_clock_t clock;
929 uint64_t m2;
930 int found = false;
931
932 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200933 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300934
935 /*
936 * Based on hardware doc, the n always set to 1, and m1 always
937 * set to 2. If requires to support 200Mhz refclk, we need to
938 * revisit this because n may not 1 anymore.
939 */
940 clock.n = 1, clock.m1 = 2;
941 target *= 5; /* fast clock */
942
943 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
944 for (clock.p2 = limit->p2.p2_fast;
945 clock.p2 >= limit->p2.p2_slow;
946 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200947 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948
949 clock.p = clock.p1 * clock.p2;
950
951 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
952 clock.n) << 22, refclk * clock.m1);
953
954 if (m2 > INT_MAX/clock.m1)
955 continue;
956
957 clock.m2 = m2;
958
Imre Deakdccbea32015-06-22 23:35:51 +0300959 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300960
961 if (!intel_PLL_is_valid(dev, limit, &clock))
962 continue;
963
Imre Deak9ca3ba02015-03-17 11:40:05 +0200964 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
965 best_error_ppm, &error_ppm))
966 continue;
967
968 *best_clock = clock;
969 best_error_ppm = error_ppm;
970 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300971 }
972 }
973
974 return found;
975}
976
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200977bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
978 intel_clock_t *best_clock)
979{
980 int refclk = i9xx_get_refclk(crtc_state, 0);
981
982 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
983 target_clock, refclk, NULL, best_clock);
984}
985
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986bool intel_crtc_active(struct drm_crtc *crtc)
987{
988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
989
990 /* Be paranoid as we can arrive here with only partial
991 * state retrieved from the hardware during setup.
992 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100993 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300994 * as Haswell has gained clock readout/fastboot support.
995 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000996 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700998 *
999 * FIXME: The intel_crtc->active here should be switched to
1000 * crtc->state->active once we have proper CRTC states wired up
1001 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001002 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001003 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001004 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001005}
1006
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001007enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1008 enum pipe pipe)
1009{
1010 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001013 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001014}
1015
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001016static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1017{
1018 struct drm_i915_private *dev_priv = dev->dev_private;
1019 u32 reg = PIPEDSL(pipe);
1020 u32 line1, line2;
1021 u32 line_mask;
1022
1023 if (IS_GEN2(dev))
1024 line_mask = DSL_LINEMASK_GEN2;
1025 else
1026 line_mask = DSL_LINEMASK_GEN3;
1027
1028 line1 = I915_READ(reg) & line_mask;
1029 mdelay(5);
1030 line2 = I915_READ(reg) & line_mask;
1031
1032 return line1 == line2;
1033}
1034
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035/*
1036 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001037 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038 *
1039 * After disabling a pipe, we can't wait for vblank in the usual way,
1040 * spinning on the vblank interrupt status bit, since we won't actually
1041 * see an interrupt when the pipe is disabled.
1042 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001043 * On Gen4 and above:
1044 * wait for the pipe register state bit to turn off
1045 *
1046 * Otherwise:
1047 * wait for the display line value to settle (it usually
1048 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001049 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001050 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001051static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001053 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001054 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001055 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001056 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001057
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001059 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001060
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001062 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1063 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001064 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001066 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001067 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001068 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001069 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001070}
1071
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001072/*
1073 * ibx_digital_port_connected - is the specified port connected?
1074 * @dev_priv: i915 private structure
1075 * @port: the port to test
1076 *
1077 * Returns true if @port is connected, false otherwise.
1078 */
1079bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1080 struct intel_digital_port *port)
1081{
1082 u32 bit;
1083
Damien Lespiauc36346e2012-12-13 16:09:03 +00001084 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001085 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001086 case PORT_B:
1087 bit = SDE_PORTB_HOTPLUG;
1088 break;
1089 case PORT_C:
1090 bit = SDE_PORTC_HOTPLUG;
1091 break;
1092 case PORT_D:
1093 bit = SDE_PORTD_HOTPLUG;
1094 break;
1095 default:
1096 return true;
1097 }
1098 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001099 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001100 case PORT_B:
1101 bit = SDE_PORTB_HOTPLUG_CPT;
1102 break;
1103 case PORT_C:
1104 bit = SDE_PORTC_HOTPLUG_CPT;
1105 break;
1106 case PORT_D:
1107 bit = SDE_PORTD_HOTPLUG_CPT;
1108 break;
1109 default:
1110 return true;
1111 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001112 }
1113
1114 return I915_READ(SDEISR) & bit;
1115}
1116
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117static const char *state_string(bool enabled)
1118{
1119 return enabled ? "on" : "off";
1120}
1121
1122/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001123void assert_pll(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125{
1126 int reg;
1127 u32 val;
1128 bool cur_state;
1129
1130 reg = DPLL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001133 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134 "PLL state assertion failure (expected %s, current %s)\n",
1135 state_string(state), state_string(cur_state));
1136}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137
Jani Nikula23538ef2013-08-27 15:12:22 +03001138/* XXX: the dsi pll is shared between MIPI DSI ports */
1139static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1140{
1141 u32 val;
1142 bool cur_state;
1143
Ville Syrjäläa5805162015-05-26 20:42:30 +03001144 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001145 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001146 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001147
1148 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001149 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001150 "DSI PLL state assertion failure (expected %s, current %s)\n",
1151 state_string(state), state_string(cur_state));
1152}
1153#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1154#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1155
Daniel Vetter55607e82013-06-16 21:42:39 +02001156struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001157intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001158{
Daniel Vettere2b78262013-06-07 23:10:03 +02001159 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1160
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001161 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001162 return NULL;
1163
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001164 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001165}
1166
Jesse Barnesb24e7172011-01-04 15:09:30 -08001167/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001168void assert_shared_dpll(struct drm_i915_private *dev_priv,
1169 struct intel_shared_dpll *pll,
1170 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001171{
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001173 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001174
Chris Wilson92b27b02012-05-20 18:10:50 +01001175 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001176 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001177 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001178
Daniel Vetter53589012013-06-05 13:34:16 +02001179 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001181 "%s assertion failure (expected %s, current %s)\n",
1182 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001183}
Jesse Barnes040484a2011-01-03 12:14:26 -08001184
1185static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
1188 int reg;
1189 u32 val;
1190 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001193
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001194 if (HAS_DDI(dev_priv->dev)) {
1195 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001196 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001197 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001198 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001199 } else {
1200 reg = FDI_TX_CTL(pipe);
1201 val = I915_READ(reg);
1202 cur_state = !!(val & FDI_TX_ENABLE);
1203 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001204 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001205 "FDI TX state assertion failure (expected %s, current %s)\n",
1206 state_string(state), state_string(cur_state));
1207}
1208#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1209#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1210
1211static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1212 enum pipe pipe, bool state)
1213{
1214 int reg;
1215 u32 val;
1216 bool cur_state;
1217
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001218 reg = FDI_RX_CTL(pipe);
1219 val = I915_READ(reg);
1220 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001221 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 "FDI RX state assertion failure (expected %s, current %s)\n",
1223 state_string(state), state_string(cur_state));
1224}
1225#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1226#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1227
1228static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1229 enum pipe pipe)
1230{
1231 int reg;
1232 u32 val;
1233
1234 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001235 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001236 return;
1237
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001238 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001239 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001240 return;
1241
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 reg = FDI_TX_CTL(pipe);
1243 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001244 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001245}
1246
Daniel Vetter55607e82013-06-16 21:42:39 +02001247void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001249{
1250 int reg;
1251 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001252 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001253
1254 reg = FDI_RX_CTL(pipe);
1255 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001256 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001257 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001258 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1259 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001260}
1261
Daniel Vetterb680c372014-09-19 18:27:27 +02001262void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001264{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001265 struct drm_device *dev = dev_priv->dev;
1266 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001267 u32 val;
1268 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001269 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001270
Jani Nikulabedd4db2014-08-22 15:04:13 +03001271 if (WARN_ON(HAS_DDI(dev)))
1272 return;
1273
1274 if (HAS_PCH_SPLIT(dev)) {
1275 u32 port_sel;
1276
Jesse Barnesea0760c2011-01-04 15:09:32 -08001277 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001278 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1279
1280 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1281 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1282 panel_pipe = PIPE_B;
1283 /* XXX: else fix for eDP */
1284 } else if (IS_VALLEYVIEW(dev)) {
1285 /* presumably write lock depends on pipe, not port select */
1286 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1287 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288 } else {
1289 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001290 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1291 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 }
1293
1294 val = I915_READ(pp_reg);
1295 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001296 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001297 locked = false;
1298
Rob Clarke2c719b2014-12-15 13:56:32 -05001299 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001300 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001302}
1303
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001304static void assert_cursor(struct drm_i915_private *dev_priv,
1305 enum pipe pipe, bool state)
1306{
1307 struct drm_device *dev = dev_priv->dev;
1308 bool cur_state;
1309
Paulo Zanonid9d82082014-02-27 16:30:56 -03001310 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001311 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001312 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001313 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001314
Rob Clarke2c719b2014-12-15 13:56:32 -05001315 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001316 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1317 pipe_name(pipe), state_string(state), state_string(cur_state));
1318}
1319#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1320#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1321
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001322void assert_pipe(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324{
1325 int reg;
1326 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001327 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001328 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1329 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001330
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001331 /* if we need the pipe quirk it must be always on */
1332 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1333 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001334 state = true;
1335
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001336 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001337 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001338 cur_state = false;
1339 } else {
1340 reg = PIPECONF(cpu_transcoder);
1341 val = I915_READ(reg);
1342 cur_state = !!(val & PIPECONF_ENABLE);
1343 }
1344
Rob Clarke2c719b2014-12-15 13:56:32 -05001345 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001346 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001347 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348}
1349
Chris Wilson931872f2012-01-16 23:01:13 +00001350static void assert_plane(struct drm_i915_private *dev_priv,
1351 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352{
1353 int reg;
1354 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001355 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356
1357 reg = DSPCNTR(plane);
1358 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001359 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001361 "plane %c assertion failure (expected %s, current %s)\n",
1362 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363}
1364
Chris Wilson931872f2012-01-16 23:01:13 +00001365#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1366#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1367
Jesse Barnesb24e7172011-01-04 15:09:30 -08001368static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1369 enum pipe pipe)
1370{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001371 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 int reg, i;
1373 u32 val;
1374 int cur_pipe;
1375
Ville Syrjälä653e1022013-06-04 13:49:05 +03001376 /* Primary planes are fixed to pipes on gen4+ */
1377 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001378 reg = DSPCNTR(pipe);
1379 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001380 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001381 "plane %c assertion failure, should be disabled but not\n",
1382 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001383 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001384 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001385
Jesse Barnesb24e7172011-01-04 15:09:30 -08001386 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001387 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001388 reg = DSPCNTR(i);
1389 val = I915_READ(reg);
1390 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1391 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001393 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1394 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001395 }
1396}
1397
Jesse Barnes19332d72013-03-28 09:55:38 -07001398static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1399 enum pipe pipe)
1400{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001401 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001402 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001403 u32 val;
1404
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001405 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001406 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001407 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001408 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001409 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1410 sprite, pipe_name(pipe));
1411 }
1412 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001413 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001414 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001415 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001417 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001418 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001419 }
1420 } else if (INTEL_INFO(dev)->gen >= 7) {
1421 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001422 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001423 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001425 plane_name(pipe), pipe_name(pipe));
1426 } else if (INTEL_INFO(dev)->gen >= 5) {
1427 reg = DVSCNTR(pipe);
1428 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1431 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001432 }
1433}
1434
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001435static void assert_vblank_disabled(struct drm_crtc *crtc)
1436{
Rob Clarke2c719b2014-12-15 13:56:32 -05001437 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001438 drm_crtc_vblank_put(crtc);
1439}
1440
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001441static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001442{
1443 u32 val;
1444 bool enabled;
1445
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001447
Jesse Barnes92f25842011-01-04 15:09:34 -08001448 val = I915_READ(PCH_DREF_CONTROL);
1449 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1450 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001452}
1453
Daniel Vetterab9412b2013-05-03 11:49:46 +02001454static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1455 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001456{
1457 int reg;
1458 u32 val;
1459 bool enabled;
1460
Daniel Vetterab9412b2013-05-03 11:49:46 +02001461 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001462 val = I915_READ(reg);
1463 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001464 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001465 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1466 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001467}
1468
Keith Packard4e634382011-08-06 10:39:45 -07001469static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001471{
1472 if ((val & DP_PORT_EN) == 0)
1473 return false;
1474
1475 if (HAS_PCH_CPT(dev_priv->dev)) {
1476 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1477 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1478 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1479 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001480 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1481 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1482 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001483 } else {
1484 if ((val & DP_PIPE_MASK) != (pipe << 30))
1485 return false;
1486 }
1487 return true;
1488}
1489
Keith Packard1519b992011-08-06 10:35:34 -07001490static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1491 enum pipe pipe, u32 val)
1492{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001493 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001494 return false;
1495
1496 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001497 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001498 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001499 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1500 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1501 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001502 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001503 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001504 return false;
1505 }
1506 return true;
1507}
1508
1509static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1510 enum pipe pipe, u32 val)
1511{
1512 if ((val & LVDS_PORT_EN) == 0)
1513 return false;
1514
1515 if (HAS_PCH_CPT(dev_priv->dev)) {
1516 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1517 return false;
1518 } else {
1519 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1520 return false;
1521 }
1522 return true;
1523}
1524
1525static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1526 enum pipe pipe, u32 val)
1527{
1528 if ((val & ADPA_DAC_ENABLE) == 0)
1529 return false;
1530 if (HAS_PCH_CPT(dev_priv->dev)) {
1531 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1532 return false;
1533 } else {
1534 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1535 return false;
1536 }
1537 return true;
1538}
1539
Jesse Barnes291906f2011-02-02 12:28:03 -08001540static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001541 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001542{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001543 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001544 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001545 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001546 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001547
Rob Clarke2c719b2014-12-15 13:56:32 -05001548 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001549 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001550 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001551}
1552
1553static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1554 enum pipe pipe, int reg)
1555{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001556 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001558 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001559 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001560
Rob Clarke2c719b2014-12-15 13:56:32 -05001561 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001562 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001563 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001564}
1565
1566static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1567 enum pipe pipe)
1568{
1569 int reg;
1570 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001571
Keith Packardf0575e92011-07-25 22:12:43 -07001572 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1573 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001575
1576 reg = PCH_ADPA;
1577 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001578 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001579 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001580 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
1582 reg = PCH_LVDS;
1583 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001586 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001587
Paulo Zanonie2debe92013-02-18 19:00:27 -03001588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001591}
1592
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001593static void intel_init_dpio(struct drm_device *dev)
1594{
1595 struct drm_i915_private *dev_priv = dev->dev_private;
1596
1597 if (!IS_VALLEYVIEW(dev))
1598 return;
1599
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001600 /*
1601 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1602 * CHV x1 PHY (DP/HDMI D)
1603 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1604 */
1605 if (IS_CHERRYVIEW(dev)) {
1606 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1607 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1608 } else {
1609 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1610 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001611}
1612
Ville Syrjäläd288f652014-10-28 13:20:22 +02001613static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001614 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615{
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 struct drm_device *dev = crtc->base.dev;
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001619 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001620
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001622
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001623 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001624 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1625
1626 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001627 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
1631 POSTING_READ(reg);
1632 udelay(150);
1633
1634 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1635 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1636
Ville Syrjäläd288f652014-10-28 13:20:22 +02001637 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001638 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001639
1640 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001641 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001642 POSTING_READ(reg);
1643 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001644 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001645 POSTING_READ(reg);
1646 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001647 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001648 POSTING_READ(reg);
1649 udelay(150); /* wait for warmup */
1650}
1651
Ville Syrjäläd288f652014-10-28 13:20:22 +02001652static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001653 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001654{
1655 struct drm_device *dev = crtc->base.dev;
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657 int pipe = crtc->pipe;
1658 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659 u32 tmp;
1660
1661 assert_pipe_disabled(dev_priv, crtc->pipe);
1662
1663 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1664
Ville Syrjäläa5805162015-05-26 20:42:30 +03001665 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001666
1667 /* Enable back the 10bit clock to display controller */
1668 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1669 tmp |= DPIO_DCLKP_EN;
1670 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1671
Ville Syrjälä54433e92015-05-26 20:42:31 +03001672 mutex_unlock(&dev_priv->sb_lock);
1673
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001674 /*
1675 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1676 */
1677 udelay(1);
1678
1679 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001680 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001681
1682 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001683 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001684 DRM_ERROR("PLL %d failed to lock\n", pipe);
1685
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001686 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001687 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001688 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001689}
1690
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001691static int intel_num_dvo_pipes(struct drm_device *dev)
1692{
1693 struct intel_crtc *crtc;
1694 int count = 0;
1695
1696 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001697 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001698 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001699
1700 return count;
1701}
1702
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001703static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001704{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001705 struct drm_device *dev = crtc->base.dev;
1706 struct drm_i915_private *dev_priv = dev->dev_private;
1707 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001708 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001709
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001710 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001711
1712 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001713 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001714
1715 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 if (IS_MOBILE(dev) && !IS_I830(dev))
1717 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001718
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001719 /* Enable DVO 2x clock on both PLLs if necessary */
1720 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1721 /*
1722 * It appears to be important that we don't enable this
1723 * for the current pipe before otherwise configuring the
1724 * PLL. No idea how this should be handled if multiple
1725 * DVO outputs are enabled simultaneosly.
1726 */
1727 dpll |= DPLL_DVO_2X_MODE;
1728 I915_WRITE(DPLL(!crtc->pipe),
1729 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1730 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001731
1732 /* Wait for the clocks to stabilize. */
1733 POSTING_READ(reg);
1734 udelay(150);
1735
1736 if (INTEL_INFO(dev)->gen >= 4) {
1737 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001738 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 } else {
1740 /* The pixel multiplier can only be updated once the
1741 * DPLL is enabled and the clocks are stable.
1742 *
1743 * So write it again.
1744 */
1745 I915_WRITE(reg, dpll);
1746 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001747
1748 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001749 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001750 POSTING_READ(reg);
1751 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001752 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001753 POSTING_READ(reg);
1754 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001755 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001756 POSTING_READ(reg);
1757 udelay(150); /* wait for warmup */
1758}
1759
1760/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001761 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762 * @dev_priv: i915 private structure
1763 * @pipe: pipe PLL to disable
1764 *
1765 * Disable the PLL for @pipe, making sure the pipe is off first.
1766 *
1767 * Note! This is for pre-ILK only.
1768 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001769static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001770{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001771 struct drm_device *dev = crtc->base.dev;
1772 struct drm_i915_private *dev_priv = dev->dev_private;
1773 enum pipe pipe = crtc->pipe;
1774
1775 /* Disable DVO 2x clock on both PLLs if necessary */
1776 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001777 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001778 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001779 I915_WRITE(DPLL(PIPE_B),
1780 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1781 I915_WRITE(DPLL(PIPE_A),
1782 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1783 }
1784
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001785 /* Don't disable pipe or pipe PLLs if needed */
1786 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1787 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001788 return;
1789
1790 /* Make sure the pipe isn't still relying on us */
1791 assert_pipe_disabled(dev_priv, pipe);
1792
Daniel Vetter50b44a42013-06-05 13:34:33 +02001793 I915_WRITE(DPLL(pipe), 0);
1794 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001795}
1796
Jesse Barnesf6071162013-10-01 10:41:38 -07001797static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1798{
1799 u32 val = 0;
1800
1801 /* Make sure the pipe isn't still relying on us */
1802 assert_pipe_disabled(dev_priv, pipe);
1803
Imre Deake5cbfbf2014-01-09 17:08:16 +02001804 /*
1805 * Leave integrated clock source and reference clock enabled for pipe B.
1806 * The latter is needed for VGA hotplug / manual detection.
1807 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001808 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001809 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001810 I915_WRITE(DPLL(pipe), val);
1811 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001812
1813}
1814
1815static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1816{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001818 u32 val;
1819
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001820 /* Make sure the pipe isn't still relying on us */
1821 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001822
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001823 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001824 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001825 if (pipe != PIPE_A)
1826 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1827 I915_WRITE(DPLL(pipe), val);
1828 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001829
Ville Syrjäläa5805162015-05-26 20:42:30 +03001830 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001831
1832 /* Disable 10bit clock to display controller */
1833 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1834 val &= ~DPIO_DCLKP_EN;
1835 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1836
Ville Syrjälä61407f62014-05-27 16:32:55 +03001837 /* disable left/right clock distribution */
1838 if (pipe != PIPE_B) {
1839 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1840 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1841 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1842 } else {
1843 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1844 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1845 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1846 }
1847
Ville Syrjäläa5805162015-05-26 20:42:30 +03001848 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001849}
1850
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001851void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001852 struct intel_digital_port *dport,
1853 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854{
1855 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001856 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001857
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001858 switch (dport->port) {
1859 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001860 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001861 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001862 break;
1863 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001864 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001865 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001866 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001867 break;
1868 case PORT_D:
1869 port_mask = DPLL_PORTD_READY_MASK;
1870 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001871 break;
1872 default:
1873 BUG();
1874 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001875
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001876 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1877 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1878 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001879}
1880
Daniel Vetterb14b1052014-04-24 23:55:13 +02001881static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1882{
1883 struct drm_device *dev = crtc->base.dev;
1884 struct drm_i915_private *dev_priv = dev->dev_private;
1885 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1886
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001887 if (WARN_ON(pll == NULL))
1888 return;
1889
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001890 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001891 if (pll->active == 0) {
1892 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1893 WARN_ON(pll->on);
1894 assert_shared_dpll_disabled(dev_priv, pll);
1895
1896 pll->mode_set(dev_priv, pll);
1897 }
1898}
1899
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001900/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001901 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001902 * @dev_priv: i915 private structure
1903 * @pipe: pipe PLL to enable
1904 *
1905 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1906 * drives the transcoder clock.
1907 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001908static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001909{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001910 struct drm_device *dev = crtc->base.dev;
1911 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001912 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001913
Daniel Vetter87a875b2013-06-05 13:34:19 +02001914 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001915 return;
1916
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001917 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001918 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001919
Damien Lespiau74dd6922014-07-29 18:06:17 +01001920 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001921 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001922 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001923
Daniel Vettercdbd2312013-06-05 13:34:03 +02001924 if (pll->active++) {
1925 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001926 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001927 return;
1928 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001929 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001930
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001931 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1932
Daniel Vetter46edb022013-06-05 13:34:12 +02001933 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001934 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001935 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001936}
1937
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001938static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001939{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001940 struct drm_device *dev = crtc->base.dev;
1941 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001942 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001943
Jesse Barnes92f25842011-01-04 15:09:34 -08001944 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001945 BUG_ON(INTEL_INFO(dev)->gen < 5);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001946 if (pll == NULL)
1947 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001948
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001949 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001950 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951
Daniel Vetter46edb022013-06-05 13:34:12 +02001952 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1953 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001954 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001955
Chris Wilson48da64a2012-05-13 20:16:12 +01001956 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001957 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001958 return;
1959 }
1960
Daniel Vettere9d69442013-06-05 13:34:15 +02001961 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001962 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001963 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001964 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001965
Daniel Vetter46edb022013-06-05 13:34:12 +02001966 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001967 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001968 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001969
1970 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001971}
1972
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001973static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1974 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001975{
Daniel Vetter23670b322012-11-01 09:15:30 +01001976 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001977 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001979 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001980
1981 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001982 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001983
1984 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001985 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001986 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001987
1988 /* FDI must be feeding us bits for PCH ports */
1989 assert_fdi_tx_enabled(dev_priv, pipe);
1990 assert_fdi_rx_enabled(dev_priv, pipe);
1991
Daniel Vetter23670b322012-11-01 09:15:30 +01001992 if (HAS_PCH_CPT(dev)) {
1993 /* Workaround: Set the timing override bit before enabling the
1994 * pch transcoder. */
1995 reg = TRANS_CHICKEN2(pipe);
1996 val = I915_READ(reg);
1997 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1998 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001999 }
Daniel Vetter23670b322012-11-01 09:15:30 +01002000
Daniel Vetterab9412b2013-05-03 11:49:46 +02002001 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002002 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002003 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002004
2005 if (HAS_PCH_IBX(dev_priv->dev)) {
2006 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002007 * Make the BPC in transcoder be consistent with
2008 * that in pipeconf reg. For HDMI we must use 8bpc
2009 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002010 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002011 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002012 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2013 val |= PIPECONF_8BPC;
2014 else
2015 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002016 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002017
2018 val &= ~TRANS_INTERLACE_MASK;
2019 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002020 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002021 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002022 val |= TRANS_LEGACY_INTERLACED_ILK;
2023 else
2024 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002025 else
2026 val |= TRANS_PROGRESSIVE;
2027
Jesse Barnes040484a2011-01-03 12:14:26 -08002028 I915_WRITE(reg, val | TRANS_ENABLE);
2029 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002030 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002031}
2032
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002034 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002035{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037
2038 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002039 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002042 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002043 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002044
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002045 /* Workaround: set timing override bit. */
2046 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002047 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002048 I915_WRITE(_TRANSA_CHICKEN2, val);
2049
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002050 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002051 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002052
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002053 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2054 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002055 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002056 else
2057 val |= TRANS_PROGRESSIVE;
2058
Daniel Vetterab9412b2013-05-03 11:49:46 +02002059 I915_WRITE(LPT_TRANSCONF, val);
2060 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002061 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002062}
2063
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002064static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2065 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002066{
Daniel Vetter23670b322012-11-01 09:15:30 +01002067 struct drm_device *dev = dev_priv->dev;
2068 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002069
2070 /* FDI relies on the transcoder */
2071 assert_fdi_tx_disabled(dev_priv, pipe);
2072 assert_fdi_rx_disabled(dev_priv, pipe);
2073
Jesse Barnes291906f2011-02-02 12:28:03 -08002074 /* Ports must be off as well */
2075 assert_pch_ports_disabled(dev_priv, pipe);
2076
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002078 val = I915_READ(reg);
2079 val &= ~TRANS_ENABLE;
2080 I915_WRITE(reg, val);
2081 /* wait for PCH transcoder off, transcoder state */
2082 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002083 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084
2085 if (!HAS_PCH_IBX(dev)) {
2086 /* Workaround: Clear the timing override chicken bit again. */
2087 reg = TRANS_CHICKEN2(pipe);
2088 val = I915_READ(reg);
2089 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2090 I915_WRITE(reg, val);
2091 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002092}
2093
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002094static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002095{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002096 u32 val;
2097
Daniel Vetterab9412b2013-05-03 11:49:46 +02002098 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002099 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002100 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002101 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002102 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002103 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002104
2105 /* Workaround: clear timing override bit. */
2106 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002107 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002108 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002109}
2110
2111/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002112 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002113 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002115 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002118static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002119{
Paulo Zanoni03722642014-01-17 13:51:09 -02002120 struct drm_device *dev = crtc->base.dev;
2121 struct drm_i915_private *dev_priv = dev->dev_private;
2122 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002123 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2124 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002125 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 int reg;
2127 u32 val;
2128
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002129 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2130
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002131 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002132 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002133 assert_sprites_disabled(dev_priv, pipe);
2134
Paulo Zanoni681e5812012-12-06 11:12:38 -02002135 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002136 pch_transcoder = TRANSCODER_A;
2137 else
2138 pch_transcoder = pipe;
2139
Jesse Barnesb24e7172011-01-04 15:09:30 -08002140 /*
2141 * A pipe without a PLL won't actually be able to drive bits from
2142 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2143 * need the check.
2144 */
Imre Deak50360402015-01-16 00:55:16 -08002145 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002146 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002147 assert_dsi_pll_enabled(dev_priv);
2148 else
2149 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002150 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002151 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002152 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002153 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002154 assert_fdi_tx_pll_enabled(dev_priv,
2155 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002156 }
2157 /* FIXME: assert CPU port conditions for SNB+ */
2158 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002160 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002162 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002163 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2164 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002165 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002166 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002167
2168 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002169 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170}
2171
2172/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002173 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002174 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002176 * Disable the pipe of @crtc, making sure that various hardware
2177 * specific requirements are met, if applicable, e.g. plane
2178 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179 *
2180 * Will wait until the pipe has shut down before returning.
2181 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002182static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002184 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002185 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002186 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002187 int reg;
2188 u32 val;
2189
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002190 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2191
Jesse Barnesb24e7172011-01-04 15:09:30 -08002192 /*
2193 * Make sure planes won't keep trying to pump pixels to us,
2194 * or we might hang the display.
2195 */
2196 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002197 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002198 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002199
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002200 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002201 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002202 if ((val & PIPECONF_ENABLE) == 0)
2203 return;
2204
Ville Syrjälä67adc642014-08-15 01:21:57 +03002205 /*
2206 * Double wide has implications for planes
2207 * so best keep it disabled when not needed.
2208 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002209 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002210 val &= ~PIPECONF_DOUBLE_WIDE;
2211
2212 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002213 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2214 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002215 val &= ~PIPECONF_ENABLE;
2216
2217 I915_WRITE(reg, val);
2218 if ((val & PIPECONF_ENABLE) == 0)
2219 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002220}
2221
Chris Wilson693db182013-03-05 14:52:39 +00002222static bool need_vtd_wa(struct drm_device *dev)
2223{
2224#ifdef CONFIG_INTEL_IOMMU
2225 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2226 return true;
2227#endif
2228 return false;
2229}
2230
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002231unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002232intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2233 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002234{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002235 unsigned int tile_height;
2236 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002237
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002238 switch (fb_format_modifier) {
2239 case DRM_FORMAT_MOD_NONE:
2240 tile_height = 1;
2241 break;
2242 case I915_FORMAT_MOD_X_TILED:
2243 tile_height = IS_GEN2(dev) ? 16 : 8;
2244 break;
2245 case I915_FORMAT_MOD_Y_TILED:
2246 tile_height = 32;
2247 break;
2248 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002249 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2250 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002251 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002252 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002253 tile_height = 64;
2254 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002255 case 2:
2256 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002257 tile_height = 32;
2258 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002259 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002260 tile_height = 16;
2261 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002262 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002263 WARN_ONCE(1,
2264 "128-bit pixels are not supported for display!");
2265 tile_height = 16;
2266 break;
2267 }
2268 break;
2269 default:
2270 MISSING_CASE(fb_format_modifier);
2271 tile_height = 1;
2272 break;
2273 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002274
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002275 return tile_height;
2276}
2277
2278unsigned int
2279intel_fb_align_height(struct drm_device *dev, unsigned int height,
2280 uint32_t pixel_format, uint64_t fb_format_modifier)
2281{
2282 return ALIGN(height, intel_tile_height(dev, pixel_format,
2283 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002284}
2285
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002286static int
2287intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2288 const struct drm_plane_state *plane_state)
2289{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002290 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002291 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002293 *view = i915_ggtt_view_normal;
2294
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002295 if (!plane_state)
2296 return 0;
2297
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002298 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002299 return 0;
2300
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002301 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002302
2303 info->height = fb->height;
2304 info->pixel_format = fb->pixel_format;
2305 info->pitch = fb->pitches[0];
2306 info->fb_modifier = fb->modifier[0];
2307
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002308 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2309 fb->modifier[0]);
2310 tile_pitch = PAGE_SIZE / tile_height;
2311 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2312 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2313 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2314
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002315 return 0;
2316}
2317
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002318static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2319{
2320 if (INTEL_INFO(dev_priv)->gen >= 9)
2321 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002322 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2323 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002324 return 128 * 1024;
2325 else if (INTEL_INFO(dev_priv)->gen >= 4)
2326 return 4 * 1024;
2327 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002328 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002329}
2330
Chris Wilson127bd2a2010-07-23 23:32:05 +01002331int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002332intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2333 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002334 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002335 struct intel_engine_cs *pipelined,
2336 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002337{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002338 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002339 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002340 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002341 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002342 u32 alignment;
2343 int ret;
2344
Matt Roperebcdd392014-07-09 16:22:11 -07002345 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2346
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002347 switch (fb->modifier[0]) {
2348 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002349 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002350 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002351 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002352 if (INTEL_INFO(dev)->gen >= 9)
2353 alignment = 256 * 1024;
2354 else {
2355 /* pin() will align the object as required by fence */
2356 alignment = 0;
2357 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002359 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002360 case I915_FORMAT_MOD_Yf_TILED:
2361 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2362 "Y tiling bo slipped through, driver bug!\n"))
2363 return -EINVAL;
2364 alignment = 1 * 1024 * 1024;
2365 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002367 MISSING_CASE(fb->modifier[0]);
2368 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002369 }
2370
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002371 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2372 if (ret)
2373 return ret;
2374
Chris Wilson693db182013-03-05 14:52:39 +00002375 /* Note that the w/a also requires 64 PTE of padding following the
2376 * bo. We currently fill all unused PTE with the shadow page and so
2377 * we should always have valid PTE following the scanout preventing
2378 * the VT-d warning.
2379 */
2380 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2381 alignment = 256 * 1024;
2382
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002383 /*
2384 * Global gtt pte registers are special registers which actually forward
2385 * writes to a chunk of system memory. Which means that there is no risk
2386 * that the register values disappear as soon as we call
2387 * intel_runtime_pm_put(), so it is correct to wrap only the
2388 * pin/unpin/fence and not more.
2389 */
2390 intel_runtime_pm_get(dev_priv);
2391
Chris Wilsonce453d82011-02-21 14:43:56 +00002392 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002393 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002394 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002395 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002396 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002397
2398 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2399 * fence, whereas 965+ only requires a fence if using
2400 * framebuffer compression. For simplicity, we always install
2401 * a fence as the cost is not that onerous.
2402 */
Chris Wilson06d98132012-04-17 15:31:24 +01002403 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002404 if (ret)
2405 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002406
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002407 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002408
Chris Wilsonce453d82011-02-21 14:43:56 +00002409 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002410 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002411 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002412
2413err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002414 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002415err_interruptible:
2416 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002417 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002418 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002419}
2420
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002421static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2422 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002423{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002425 struct i915_ggtt_view view;
2426 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002427
Matt Roperebcdd392014-07-09 16:22:11 -07002428 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2429
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2431 WARN_ONCE(ret, "Couldn't get view from plane state!");
2432
Chris Wilson1690e1e2011-12-14 13:57:08 +01002433 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002434 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435}
2436
Daniel Vetterc2c75132012-07-05 12:17:30 +02002437/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2438 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002439unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2440 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002441 unsigned int tiling_mode,
2442 unsigned int cpp,
2443 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444{
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 if (tiling_mode != I915_TILING_NONE) {
2446 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 tile_rows = *y / 8;
2449 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002450
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 tiles = *x / (512/cpp);
2452 *x %= 512/cpp;
2453
2454 return tile_rows * pitch * 8 + tiles * 4096;
2455 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002456 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002457 unsigned int offset;
2458
2459 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002460 *y = (offset & alignment) / pitch;
2461 *x = ((offset & alignment) - *y * pitch) / cpp;
2462 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002463 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002464}
2465
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002466static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002467{
2468 switch (format) {
2469 case DISPPLANE_8BPP:
2470 return DRM_FORMAT_C8;
2471 case DISPPLANE_BGRX555:
2472 return DRM_FORMAT_XRGB1555;
2473 case DISPPLANE_BGRX565:
2474 return DRM_FORMAT_RGB565;
2475 default:
2476 case DISPPLANE_BGRX888:
2477 return DRM_FORMAT_XRGB8888;
2478 case DISPPLANE_RGBX888:
2479 return DRM_FORMAT_XBGR8888;
2480 case DISPPLANE_BGRX101010:
2481 return DRM_FORMAT_XRGB2101010;
2482 case DISPPLANE_RGBX101010:
2483 return DRM_FORMAT_XBGR2101010;
2484 }
2485}
2486
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002487static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2488{
2489 switch (format) {
2490 case PLANE_CTL_FORMAT_RGB_565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case PLANE_CTL_FORMAT_XRGB_8888:
2494 if (rgb_order) {
2495 if (alpha)
2496 return DRM_FORMAT_ABGR8888;
2497 else
2498 return DRM_FORMAT_XBGR8888;
2499 } else {
2500 if (alpha)
2501 return DRM_FORMAT_ARGB8888;
2502 else
2503 return DRM_FORMAT_XRGB8888;
2504 }
2505 case PLANE_CTL_FORMAT_XRGB_2101010:
2506 if (rgb_order)
2507 return DRM_FORMAT_XBGR2101010;
2508 else
2509 return DRM_FORMAT_XRGB2101010;
2510 }
2511}
2512
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002513static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002514intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2515 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002516{
2517 struct drm_device *dev = crtc->base.dev;
2518 struct drm_i915_gem_object *obj = NULL;
2519 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002520 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002521 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2522 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2523 PAGE_SIZE);
2524
2525 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002526
Chris Wilsonff2652e2014-03-10 08:07:02 +00002527 if (plane_config->size == 0)
2528 return false;
2529
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002530 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2531 base_aligned,
2532 base_aligned,
2533 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002534 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002535 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536
Damien Lespiau49af4492015-01-20 12:51:44 +00002537 obj->tiling_mode = plane_config->tiling;
2538 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002539 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002540
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002541 mode_cmd.pixel_format = fb->pixel_format;
2542 mode_cmd.width = fb->width;
2543 mode_cmd.height = fb->height;
2544 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002545 mode_cmd.modifier[0] = fb->modifier[0];
2546 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547
2548 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002549 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002550 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002551 DRM_DEBUG_KMS("intel fb init failed\n");
2552 goto out_unref_obj;
2553 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002555
Daniel Vetterf6936e22015-03-26 12:17:05 +01002556 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002557 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558
2559out_unref_obj:
2560 drm_gem_object_unreference(&obj->base);
2561 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562 return false;
2563}
2564
Matt Roperafd65eb2015-02-03 13:10:04 -08002565/* Update plane->state->fb to match plane->fb after driver-internal updates */
2566static void
2567update_state_fb(struct drm_plane *plane)
2568{
2569 if (plane->fb == plane->state->fb)
2570 return;
2571
2572 if (plane->state->fb)
2573 drm_framebuffer_unreference(plane->state->fb);
2574 plane->state->fb = plane->fb;
2575 if (plane->state->fb)
2576 drm_framebuffer_reference(plane->state->fb);
2577}
2578
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002579static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002580intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2581 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002582{
2583 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002584 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002585 struct drm_crtc *c;
2586 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002587 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002588 struct drm_plane *primary = intel_crtc->base.primary;
2589 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590
Damien Lespiau2d140302015-02-05 17:22:18 +00002591 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592 return;
2593
Daniel Vetterf6936e22015-03-26 12:17:05 +01002594 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002595 fb = &plane_config->fb->base;
2596 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002597 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002598
Damien Lespiau2d140302015-02-05 17:22:18 +00002599 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600
2601 /*
2602 * Failed to alloc the obj, check to see if we should share
2603 * an fb with another CRTC instead
2604 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002605 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606 i = to_intel_crtc(c);
2607
2608 if (c == &intel_crtc->base)
2609 continue;
2610
Matt Roper2ff8fde2014-07-08 07:50:07 -07002611 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612 continue;
2613
Daniel Vetter88595ac2015-03-26 12:42:24 +01002614 fb = c->primary->fb;
2615 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002616 continue;
2617
Daniel Vetter88595ac2015-03-26 12:42:24 +01002618 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002619 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620 drm_framebuffer_reference(fb);
2621 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002622 }
2623 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624
2625 return;
2626
2627valid_fb:
2628 obj = intel_fb_obj(fb);
2629 if (obj->tiling_mode != I915_TILING_NONE)
2630 dev_priv->preserve_bios_swizzle = true;
2631
2632 primary->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002633 primary->crtc = primary->state->crtc = &intel_crtc->base;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002634 update_state_fb(primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002635 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002636 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002637}
2638
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002639static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2640 struct drm_framebuffer *fb,
2641 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002642{
2643 struct drm_device *dev = crtc->dev;
2644 struct drm_i915_private *dev_priv = dev->dev_private;
2645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002646 struct drm_plane *primary = crtc->primary;
2647 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002648 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002649 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002650 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002651 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002652 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302653 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002654
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002655 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002656 I915_WRITE(reg, 0);
2657 if (INTEL_INFO(dev)->gen >= 4)
2658 I915_WRITE(DSPSURF(plane), 0);
2659 else
2660 I915_WRITE(DSPADDR(plane), 0);
2661 POSTING_READ(reg);
2662 return;
2663 }
2664
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002665 obj = intel_fb_obj(fb);
2666 if (WARN_ON(obj == NULL))
2667 return;
2668
2669 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2670
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002671 dspcntr = DISPPLANE_GAMMA_ENABLE;
2672
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002673 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002674
2675 if (INTEL_INFO(dev)->gen < 4) {
2676 if (intel_crtc->pipe == PIPE_B)
2677 dspcntr |= DISPPLANE_SEL_PIPE_B;
2678
2679 /* pipesrc and dspsize control the size that is scaled from,
2680 * which should always be the user's requested size.
2681 */
2682 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002683 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2684 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002685 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002686 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2687 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002688 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2689 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002690 I915_WRITE(PRIMPOS(plane), 0);
2691 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002692 }
2693
Ville Syrjälä57779d02012-10-31 17:50:14 +02002694 switch (fb->pixel_format) {
2695 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002696 dspcntr |= DISPPLANE_8BPP;
2697 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002698 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002700 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002701 case DRM_FORMAT_RGB565:
2702 dspcntr |= DISPPLANE_BGRX565;
2703 break;
2704 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002705 dspcntr |= DISPPLANE_BGRX888;
2706 break;
2707 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 dspcntr |= DISPPLANE_RGBX888;
2709 break;
2710 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 dspcntr |= DISPPLANE_BGRX101010;
2712 break;
2713 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002714 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002715 break;
2716 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002717 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002718 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002720 if (INTEL_INFO(dev)->gen >= 4 &&
2721 obj->tiling_mode != I915_TILING_NONE)
2722 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002723
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002724 if (IS_G4X(dev))
2725 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2726
Ville Syrjäläb98971272014-08-27 16:51:22 +03002727 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002728
Daniel Vetterc2c75132012-07-05 12:17:30 +02002729 if (INTEL_INFO(dev)->gen >= 4) {
2730 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002731 intel_gen4_compute_page_offset(dev_priv,
2732 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002733 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002734 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002735 linear_offset -= intel_crtc->dspaddr_offset;
2736 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002737 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002738 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002739
Matt Roper8e7d6882015-01-21 16:35:41 -08002740 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302741 dspcntr |= DISPPLANE_ROTATE_180;
2742
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002743 x += (intel_crtc->config->pipe_src_w - 1);
2744 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302745
2746 /* Finding the last pixel of the last line of the display
2747 data and adding to linear_offset*/
2748 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002749 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2750 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302751 }
2752
2753 I915_WRITE(reg, dspcntr);
2754
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002755 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002756 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002757 I915_WRITE(DSPSURF(plane),
2758 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002762 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002764}
2765
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002766static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2767 struct drm_framebuffer *fb,
2768 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002769{
2770 struct drm_device *dev = crtc->dev;
2771 struct drm_i915_private *dev_priv = dev->dev_private;
2772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002773 struct drm_plane *primary = crtc->primary;
2774 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002775 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002777 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002779 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302780 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002781
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002782 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002783 I915_WRITE(reg, 0);
2784 I915_WRITE(DSPSURF(plane), 0);
2785 POSTING_READ(reg);
2786 return;
2787 }
2788
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002789 obj = intel_fb_obj(fb);
2790 if (WARN_ON(obj == NULL))
2791 return;
2792
2793 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2794
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002795 dspcntr = DISPPLANE_GAMMA_ENABLE;
2796
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002797 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002798
2799 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2800 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2801
Ville Syrjälä57779d02012-10-31 17:50:14 +02002802 switch (fb->pixel_format) {
2803 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 dspcntr |= DISPPLANE_8BPP;
2805 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002806 case DRM_FORMAT_RGB565:
2807 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002808 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002809 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002810 dspcntr |= DISPPLANE_BGRX888;
2811 break;
2812 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002813 dspcntr |= DISPPLANE_RGBX888;
2814 break;
2815 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002816 dspcntr |= DISPPLANE_BGRX101010;
2817 break;
2818 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 break;
2821 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002822 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002823 }
2824
2825 if (obj->tiling_mode != I915_TILING_NONE)
2826 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002827
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002828 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002829 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830
Ville Syrjäläb98971272014-08-27 16:51:22 +03002831 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002832 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002833 intel_gen4_compute_page_offset(dev_priv,
2834 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002835 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002836 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002837 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002838 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302839 dspcntr |= DISPPLANE_ROTATE_180;
2840
2841 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002842 x += (intel_crtc->config->pipe_src_w - 1);
2843 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302844
2845 /* Finding the last pixel of the last line of the display
2846 data and adding to linear_offset*/
2847 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002848 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2849 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302850 }
2851 }
2852
2853 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002854
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002855 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002856 I915_WRITE(DSPSURF(plane),
2857 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002858 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002859 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2860 } else {
2861 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2862 I915_WRITE(DSPLINOFF(plane), linear_offset);
2863 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002864 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002865}
2866
Damien Lespiaub3218032015-02-27 11:15:18 +00002867u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2868 uint32_t pixel_format)
2869{
2870 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2871
2872 /*
2873 * The stride is either expressed as a multiple of 64 bytes
2874 * chunks for linear buffers or in number of tiles for tiled
2875 * buffers.
2876 */
2877 switch (fb_modifier) {
2878 case DRM_FORMAT_MOD_NONE:
2879 return 64;
2880 case I915_FORMAT_MOD_X_TILED:
2881 if (INTEL_INFO(dev)->gen == 2)
2882 return 128;
2883 return 512;
2884 case I915_FORMAT_MOD_Y_TILED:
2885 /* No need to check for old gens and Y tiling since this is
2886 * about the display engine and those will be blocked before
2887 * we get here.
2888 */
2889 return 128;
2890 case I915_FORMAT_MOD_Yf_TILED:
2891 if (bits_per_pixel == 8)
2892 return 64;
2893 else
2894 return 128;
2895 default:
2896 MISSING_CASE(fb_modifier);
2897 return 64;
2898 }
2899}
2900
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002901unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2902 struct drm_i915_gem_object *obj)
2903{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002904 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002905
2906 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002907 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002908
2909 return i915_gem_obj_ggtt_offset_view(obj, view);
2910}
2911
Chandra Kondurua1b22782015-04-07 15:28:45 -07002912/*
2913 * This function detaches (aka. unbinds) unused scalers in hardware
2914 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002915static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002916{
2917 struct drm_device *dev;
2918 struct drm_i915_private *dev_priv;
2919 struct intel_crtc_scaler_state *scaler_state;
2920 int i;
2921
Chandra Kondurua1b22782015-04-07 15:28:45 -07002922 dev = intel_crtc->base.dev;
2923 dev_priv = dev->dev_private;
2924 scaler_state = &intel_crtc->config->scaler_state;
2925
2926 /* loop through and disable scalers that aren't in use */
2927 for (i = 0; i < intel_crtc->num_scalers; i++) {
2928 if (!scaler_state->scalers[i].in_use) {
2929 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2930 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2931 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2932 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2933 intel_crtc->base.base.id, intel_crtc->pipe, i);
2934 }
2935 }
2936}
2937
Chandra Konduru6156a452015-04-27 13:48:39 -07002938u32 skl_plane_ctl_format(uint32_t pixel_format)
2939{
Chandra Konduru6156a452015-04-27 13:48:39 -07002940 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002941 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002942 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002943 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002944 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002945 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002946 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002948 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 /*
2950 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2951 * to be already pre-multiplied. We need to add a knob (or a different
2952 * DRM_FORMAT) for user-space to configure that.
2953 */
2954 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002960 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002961 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002962 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002963 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002967 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002973 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002975
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977}
2978
2979u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2980{
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 switch (fb_modifier) {
2982 case DRM_FORMAT_MOD_NONE:
2983 break;
2984 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002985 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002986 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 default:
2991 MISSING_CASE(fb_modifier);
2992 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002993
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995}
2996
2997u32 skl_plane_ctl_rotation(unsigned int rotation)
2998{
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 switch (rotation) {
3000 case BIT(DRM_ROTATE_0):
3001 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303002 /*
3003 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3004 * while i915 HW rotation is clockwise, thats why this swapping.
3005 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303007 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003009 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303011 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 default:
3013 MISSING_CASE(rotation);
3014 }
3015
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017}
3018
Damien Lespiau70d21f02013-07-03 21:06:04 +01003019static void skylake_update_primary_plane(struct drm_crtc *crtc,
3020 struct drm_framebuffer *fb,
3021 int x, int y)
3022{
3023 struct drm_device *dev = crtc->dev;
3024 struct drm_i915_private *dev_priv = dev->dev_private;
3025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003026 struct drm_plane *plane = crtc->primary;
3027 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003028 struct drm_i915_gem_object *obj;
3029 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303030 u32 plane_ctl, stride_div, stride;
3031 u32 tile_height, plane_offset, plane_size;
3032 unsigned int rotation;
3033 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003034 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 struct intel_crtc_state *crtc_state = intel_crtc->config;
3036 struct intel_plane_state *plane_state;
3037 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3038 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3039 int scaler_id = -1;
3040
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003042
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003043 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003044 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3045 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3046 POSTING_READ(PLANE_CTL(pipe, 0));
3047 return;
3048 }
3049
3050 plane_ctl = PLANE_CTL_ENABLE |
3051 PLANE_CTL_PIPE_GAMMA_ENABLE |
3052 PLANE_CTL_PIPE_CSC_ENABLE;
3053
Chandra Konduru6156a452015-04-27 13:48:39 -07003054 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3055 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003056 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303057
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303058 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003059 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003060
Damien Lespiaub3218032015-02-27 11:15:18 +00003061 obj = intel_fb_obj(fb);
3062 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3063 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303064 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3065
Chandra Konduru6156a452015-04-27 13:48:39 -07003066 /*
3067 * FIXME: intel_plane_state->src, dst aren't set when transitional
3068 * update_plane helpers are called from legacy paths.
3069 * Once full atomic crtc is available, below check can be avoided.
3070 */
3071 if (drm_rect_width(&plane_state->src)) {
3072 scaler_id = plane_state->scaler_id;
3073 src_x = plane_state->src.x1 >> 16;
3074 src_y = plane_state->src.y1 >> 16;
3075 src_w = drm_rect_width(&plane_state->src) >> 16;
3076 src_h = drm_rect_height(&plane_state->src) >> 16;
3077 dst_x = plane_state->dst.x1;
3078 dst_y = plane_state->dst.y1;
3079 dst_w = drm_rect_width(&plane_state->dst);
3080 dst_h = drm_rect_height(&plane_state->dst);
3081
3082 WARN_ON(x != src_x || y != src_y);
3083 } else {
3084 src_w = intel_crtc->config->pipe_src_w;
3085 src_h = intel_crtc->config->pipe_src_h;
3086 }
3087
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303088 if (intel_rotation_90_or_270(rotation)) {
3089 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003090 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303091 fb->modifier[0]);
3092 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003093 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303094 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003095 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303096 } else {
3097 stride = fb->pitches[0] / stride_div;
3098 x_offset = x;
3099 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003100 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303101 }
3102 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003103
Damien Lespiau70d21f02013-07-03 21:06:04 +01003104 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303105 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3106 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3107 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003108
3109 if (scaler_id >= 0) {
3110 uint32_t ps_ctrl = 0;
3111
3112 WARN_ON(!dst_w || !dst_h);
3113 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3114 crtc_state->scaler_state.scalers[scaler_id].mode;
3115 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3116 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3117 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3118 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3119 I915_WRITE(PLANE_POS(pipe, 0), 0);
3120 } else {
3121 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3122 }
3123
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003124 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003125
3126 POSTING_READ(PLANE_SURF(pipe, 0));
3127}
3128
Jesse Barnes17638cd2011-06-24 12:19:23 -07003129/* Assume fb object is pinned & idle & fenced and just update base pointers */
3130static int
3131intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3132 int x, int y, enum mode_set_atomic state)
3133{
3134 struct drm_device *dev = crtc->dev;
3135 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003136
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003137 if (dev_priv->display.disable_fbc)
3138 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003139
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003140 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3141
3142 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003143}
3144
Ville Syrjälä75147472014-11-24 18:28:11 +02003145static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003146{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003147 struct drm_crtc *crtc;
3148
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003149 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3151 enum plane plane = intel_crtc->plane;
3152
3153 intel_prepare_page_flip(dev, plane);
3154 intel_finish_page_flip_plane(dev, plane);
3155 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003156}
3157
3158static void intel_update_primary_planes(struct drm_device *dev)
3159{
3160 struct drm_i915_private *dev_priv = dev->dev_private;
3161 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003162
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003163 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3165
Rob Clark51fd3712013-11-19 12:10:12 -05003166 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003167 /*
3168 * FIXME: Once we have proper support for primary planes (and
3169 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003170 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003171 */
Matt Roperf4510a22014-04-01 15:22:40 -07003172 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003173 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003174 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003175 crtc->x,
3176 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003177 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003178 }
3179}
3180
Ville Syrjälä75147472014-11-24 18:28:11 +02003181void intel_prepare_reset(struct drm_device *dev)
3182{
3183 /* no reset support for gen2 */
3184 if (IS_GEN2(dev))
3185 return;
3186
3187 /* reset doesn't touch the display */
3188 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3189 return;
3190
3191 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003192 /*
3193 * Disabling the crtcs gracefully seems nicer. Also the
3194 * g33 docs say we should at least disable all the planes.
3195 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003196 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003197}
3198
3199void intel_finish_reset(struct drm_device *dev)
3200{
3201 struct drm_i915_private *dev_priv = to_i915(dev);
3202
3203 /*
3204 * Flips in the rings will be nuked by the reset,
3205 * so complete all pending flips so that user space
3206 * will get its events and not get stuck.
3207 */
3208 intel_complete_page_flips(dev);
3209
3210 /* no reset support for gen2 */
3211 if (IS_GEN2(dev))
3212 return;
3213
3214 /* reset doesn't touch the display */
3215 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3216 /*
3217 * Flips in the rings have been nuked by the reset,
3218 * so update the base address of all primary
3219 * planes to the the last fb to make sure we're
3220 * showing the correct fb after a reset.
3221 */
3222 intel_update_primary_planes(dev);
3223 return;
3224 }
3225
3226 /*
3227 * The display has been reset as well,
3228 * so need a full re-initialization.
3229 */
3230 intel_runtime_pm_disable_interrupts(dev_priv);
3231 intel_runtime_pm_enable_interrupts(dev_priv);
3232
3233 intel_modeset_init_hw(dev);
3234
3235 spin_lock_irq(&dev_priv->irq_lock);
3236 if (dev_priv->display.hpd_irq_setup)
3237 dev_priv->display.hpd_irq_setup(dev);
3238 spin_unlock_irq(&dev_priv->irq_lock);
3239
3240 intel_modeset_setup_hw_state(dev, true);
3241
3242 intel_hpd_init(dev_priv);
3243
3244 drm_modeset_unlock_all(dev);
3245}
3246
Chris Wilson2e2f3512015-04-27 13:41:14 +01003247static void
Chris Wilson14667a42012-04-03 17:58:35 +01003248intel_finish_fb(struct drm_framebuffer *old_fb)
3249{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003250 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003251 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003252 bool was_interruptible = dev_priv->mm.interruptible;
3253 int ret;
3254
Chris Wilson14667a42012-04-03 17:58:35 +01003255 /* Big Hammer, we also need to ensure that any pending
3256 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3257 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003258 * framebuffer. Note that we rely on userspace rendering
3259 * into the buffer attached to the pipe they are waiting
3260 * on. If not, userspace generates a GPU hang with IPEHR
3261 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003262 *
3263 * This should only fail upon a hung GPU, in which case we
3264 * can safely continue.
3265 */
3266 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003267 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003268 dev_priv->mm.interruptible = was_interruptible;
3269
Chris Wilson2e2f3512015-04-27 13:41:14 +01003270 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003271}
3272
Chris Wilson7d5e3792014-03-04 13:15:08 +00003273static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3274{
3275 struct drm_device *dev = crtc->dev;
3276 struct drm_i915_private *dev_priv = dev->dev_private;
3277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003278 bool pending;
3279
3280 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3281 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3282 return false;
3283
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003284 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003285 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003286 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003287
3288 return pending;
3289}
3290
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003291static void intel_update_pipe_size(struct intel_crtc *crtc)
3292{
3293 struct drm_device *dev = crtc->base.dev;
3294 struct drm_i915_private *dev_priv = dev->dev_private;
3295 const struct drm_display_mode *adjusted_mode;
3296
3297 if (!i915.fastboot)
3298 return;
3299
3300 /*
3301 * Update pipe size and adjust fitter if needed: the reason for this is
3302 * that in compute_mode_changes we check the native mode (not the pfit
3303 * mode) to see if we can flip rather than do a full mode set. In the
3304 * fastboot case, we'll flip, but if we don't update the pipesrc and
3305 * pfit state, we'll end up with a big fb scanned out into the wrong
3306 * sized surface.
3307 *
3308 * To fix this properly, we need to hoist the checks up into
3309 * compute_mode_changes (or above), check the actual pfit state and
3310 * whether the platform allows pfit disable with pipe active, and only
3311 * then update the pipesrc and pfit state, even on the flip path.
3312 */
3313
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003314 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003315
3316 I915_WRITE(PIPESRC(crtc->pipe),
3317 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3318 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003319 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003320 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3321 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003322 I915_WRITE(PF_CTL(crtc->pipe), 0);
3323 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3324 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3325 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003326 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3327 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003328}
3329
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003330static void intel_fdi_normal_train(struct drm_crtc *crtc)
3331{
3332 struct drm_device *dev = crtc->dev;
3333 struct drm_i915_private *dev_priv = dev->dev_private;
3334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3335 int pipe = intel_crtc->pipe;
3336 u32 reg, temp;
3337
3338 /* enable normal train */
3339 reg = FDI_TX_CTL(pipe);
3340 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003341 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003342 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3343 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003344 } else {
3345 temp &= ~FDI_LINK_TRAIN_NONE;
3346 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003347 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003348 I915_WRITE(reg, temp);
3349
3350 reg = FDI_RX_CTL(pipe);
3351 temp = I915_READ(reg);
3352 if (HAS_PCH_CPT(dev)) {
3353 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3354 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3355 } else {
3356 temp &= ~FDI_LINK_TRAIN_NONE;
3357 temp |= FDI_LINK_TRAIN_NONE;
3358 }
3359 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3360
3361 /* wait one idle pattern time */
3362 POSTING_READ(reg);
3363 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003364
3365 /* IVB wants error correction enabled */
3366 if (IS_IVYBRIDGE(dev))
3367 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3368 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003369}
3370
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003371/* The FDI link training functions for ILK/Ibexpeak. */
3372static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3373{
3374 struct drm_device *dev = crtc->dev;
3375 struct drm_i915_private *dev_priv = dev->dev_private;
3376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3377 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003378 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003379
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003380 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003381 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003382
Adam Jacksone1a44742010-06-25 15:32:14 -04003383 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3384 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003385 reg = FDI_RX_IMR(pipe);
3386 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003387 temp &= ~FDI_RX_SYMBOL_LOCK;
3388 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003389 I915_WRITE(reg, temp);
3390 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003391 udelay(150);
3392
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003393 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 reg = FDI_TX_CTL(pipe);
3395 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003396 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003397 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003398 temp &= ~FDI_LINK_TRAIN_NONE;
3399 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 reg = FDI_RX_CTL(pipe);
3403 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003404 temp &= ~FDI_LINK_TRAIN_NONE;
3405 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003406 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3407
3408 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003409 udelay(150);
3410
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003411 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003412 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3413 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3414 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003415
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003417 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3420
3421 if ((temp & FDI_RX_BIT_LOCK)) {
3422 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 break;
3425 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003427 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003429
3430 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 reg = FDI_TX_CTL(pipe);
3432 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433 temp &= ~FDI_LINK_TRAIN_NONE;
3434 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 reg = FDI_RX_CTL(pipe);
3438 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 temp &= ~FDI_LINK_TRAIN_NONE;
3440 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003441 I915_WRITE(reg, temp);
3442
3443 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444 udelay(150);
3445
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003447 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3450
3451 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 DRM_DEBUG_KMS("FDI train 2 done.\n");
3454 break;
3455 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003457 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459
3460 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003461
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003462}
3463
Akshay Joshi0206e352011-08-16 15:34:10 -04003464static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003465 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3466 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3467 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3468 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3469};
3470
3471/* The FDI link training functions for SNB/Cougarpoint. */
3472static void gen6_fdi_link_train(struct drm_crtc *crtc)
3473{
3474 struct drm_device *dev = crtc->dev;
3475 struct drm_i915_private *dev_priv = dev->dev_private;
3476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3477 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003478 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003479
Adam Jacksone1a44742010-06-25 15:32:14 -04003480 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3481 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003482 reg = FDI_RX_IMR(pipe);
3483 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003484 temp &= ~FDI_RX_SYMBOL_LOCK;
3485 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 I915_WRITE(reg, temp);
3487
3488 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003489 udelay(150);
3490
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 reg = FDI_TX_CTL(pipe);
3493 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003494 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003495 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003496 temp &= ~FDI_LINK_TRAIN_NONE;
3497 temp |= FDI_LINK_TRAIN_PATTERN_1;
3498 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3499 /* SNB-B */
3500 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003501 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502
Daniel Vetterd74cf322012-10-26 10:58:13 +02003503 I915_WRITE(FDI_RX_MISC(pipe),
3504 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3505
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 reg = FDI_RX_CTL(pipe);
3507 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003508 if (HAS_PCH_CPT(dev)) {
3509 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3510 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3511 } else {
3512 temp &= ~FDI_LINK_TRAIN_NONE;
3513 temp |= FDI_LINK_TRAIN_PATTERN_1;
3514 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003515 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3516
3517 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518 udelay(150);
3519
Akshay Joshi0206e352011-08-16 15:34:10 -04003520 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 reg = FDI_TX_CTL(pipe);
3522 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003523 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3524 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003525 I915_WRITE(reg, temp);
3526
3527 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003528 udelay(500);
3529
Sean Paulfa37d392012-03-02 12:53:39 -05003530 for (retry = 0; retry < 5; retry++) {
3531 reg = FDI_RX_IIR(pipe);
3532 temp = I915_READ(reg);
3533 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3534 if (temp & FDI_RX_BIT_LOCK) {
3535 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3536 DRM_DEBUG_KMS("FDI train 1 done.\n");
3537 break;
3538 }
3539 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 }
Sean Paulfa37d392012-03-02 12:53:39 -05003541 if (retry < 5)
3542 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 }
3544 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003545 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003546
3547 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003548 reg = FDI_TX_CTL(pipe);
3549 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003550 temp &= ~FDI_LINK_TRAIN_NONE;
3551 temp |= FDI_LINK_TRAIN_PATTERN_2;
3552 if (IS_GEN6(dev)) {
3553 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3554 /* SNB-B */
3555 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3556 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003557 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 reg = FDI_RX_CTL(pipe);
3560 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003561 if (HAS_PCH_CPT(dev)) {
3562 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3563 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3564 } else {
3565 temp &= ~FDI_LINK_TRAIN_NONE;
3566 temp |= FDI_LINK_TRAIN_PATTERN_2;
3567 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 I915_WRITE(reg, temp);
3569
3570 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571 udelay(150);
3572
Akshay Joshi0206e352011-08-16 15:34:10 -04003573 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003574 reg = FDI_TX_CTL(pipe);
3575 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3577 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003578 I915_WRITE(reg, temp);
3579
3580 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581 udelay(500);
3582
Sean Paulfa37d392012-03-02 12:53:39 -05003583 for (retry = 0; retry < 5; retry++) {
3584 reg = FDI_RX_IIR(pipe);
3585 temp = I915_READ(reg);
3586 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3587 if (temp & FDI_RX_SYMBOL_LOCK) {
3588 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3589 DRM_DEBUG_KMS("FDI train 2 done.\n");
3590 break;
3591 }
3592 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593 }
Sean Paulfa37d392012-03-02 12:53:39 -05003594 if (retry < 5)
3595 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596 }
3597 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003599
3600 DRM_DEBUG_KMS("FDI train done.\n");
3601}
3602
Jesse Barnes357555c2011-04-28 15:09:55 -07003603/* Manual link training for Ivy Bridge A0 parts */
3604static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3605{
3606 struct drm_device *dev = crtc->dev;
3607 struct drm_i915_private *dev_priv = dev->dev_private;
3608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3609 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003610 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003611
3612 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3613 for train result */
3614 reg = FDI_RX_IMR(pipe);
3615 temp = I915_READ(reg);
3616 temp &= ~FDI_RX_SYMBOL_LOCK;
3617 temp &= ~FDI_RX_BIT_LOCK;
3618 I915_WRITE(reg, temp);
3619
3620 POSTING_READ(reg);
3621 udelay(150);
3622
Daniel Vetter01a415f2012-10-27 15:58:40 +02003623 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3624 I915_READ(FDI_RX_IIR(pipe)));
3625
Jesse Barnes139ccd32013-08-19 11:04:55 -07003626 /* Try each vswing and preemphasis setting twice before moving on */
3627 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3628 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003629 reg = FDI_TX_CTL(pipe);
3630 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003631 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3632 temp &= ~FDI_TX_ENABLE;
3633 I915_WRITE(reg, temp);
3634
3635 reg = FDI_RX_CTL(pipe);
3636 temp = I915_READ(reg);
3637 temp &= ~FDI_LINK_TRAIN_AUTO;
3638 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3639 temp &= ~FDI_RX_ENABLE;
3640 I915_WRITE(reg, temp);
3641
3642 /* enable CPU FDI TX and PCH FDI RX */
3643 reg = FDI_TX_CTL(pipe);
3644 temp = I915_READ(reg);
3645 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003646 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003647 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003649 temp |= snb_b_fdi_train_param[j/2];
3650 temp |= FDI_COMPOSITE_SYNC;
3651 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3652
3653 I915_WRITE(FDI_RX_MISC(pipe),
3654 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3655
3656 reg = FDI_RX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3659 temp |= FDI_COMPOSITE_SYNC;
3660 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3661
3662 POSTING_READ(reg);
3663 udelay(1); /* should be 0.5us */
3664
3665 for (i = 0; i < 4; i++) {
3666 reg = FDI_RX_IIR(pipe);
3667 temp = I915_READ(reg);
3668 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3669
3670 if (temp & FDI_RX_BIT_LOCK ||
3671 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3672 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3673 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3674 i);
3675 break;
3676 }
3677 udelay(1); /* should be 0.5us */
3678 }
3679 if (i == 4) {
3680 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3681 continue;
3682 }
3683
3684 /* Train 2 */
3685 reg = FDI_TX_CTL(pipe);
3686 temp = I915_READ(reg);
3687 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3688 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3689 I915_WRITE(reg, temp);
3690
3691 reg = FDI_RX_CTL(pipe);
3692 temp = I915_READ(reg);
3693 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3694 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003695 I915_WRITE(reg, temp);
3696
3697 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003698 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003699
Jesse Barnes139ccd32013-08-19 11:04:55 -07003700 for (i = 0; i < 4; i++) {
3701 reg = FDI_RX_IIR(pipe);
3702 temp = I915_READ(reg);
3703 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003704
Jesse Barnes139ccd32013-08-19 11:04:55 -07003705 if (temp & FDI_RX_SYMBOL_LOCK ||
3706 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3707 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3708 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3709 i);
3710 goto train_done;
3711 }
3712 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003713 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003714 if (i == 4)
3715 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003716 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003717
Jesse Barnes139ccd32013-08-19 11:04:55 -07003718train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003719 DRM_DEBUG_KMS("FDI train done.\n");
3720}
3721
Daniel Vetter88cefb62012-08-12 19:27:14 +02003722static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003723{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003724 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003725 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003726 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003727 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003728
Jesse Barnesc64e3112010-09-10 11:27:03 -07003729
Jesse Barnes0e23b992010-09-10 11:10:00 -07003730 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003731 reg = FDI_RX_CTL(pipe);
3732 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003733 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003734 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003735 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003736 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3737
3738 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003739 udelay(200);
3740
3741 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003742 temp = I915_READ(reg);
3743 I915_WRITE(reg, temp | FDI_PCDCLK);
3744
3745 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003746 udelay(200);
3747
Paulo Zanoni20749732012-11-23 15:30:38 -02003748 /* Enable CPU FDI TX PLL, always on for Ironlake */
3749 reg = FDI_TX_CTL(pipe);
3750 temp = I915_READ(reg);
3751 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3752 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003753
Paulo Zanoni20749732012-11-23 15:30:38 -02003754 POSTING_READ(reg);
3755 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003756 }
3757}
3758
Daniel Vetter88cefb62012-08-12 19:27:14 +02003759static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3760{
3761 struct drm_device *dev = intel_crtc->base.dev;
3762 struct drm_i915_private *dev_priv = dev->dev_private;
3763 int pipe = intel_crtc->pipe;
3764 u32 reg, temp;
3765
3766 /* Switch from PCDclk to Rawclk */
3767 reg = FDI_RX_CTL(pipe);
3768 temp = I915_READ(reg);
3769 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3770
3771 /* Disable CPU FDI TX PLL */
3772 reg = FDI_TX_CTL(pipe);
3773 temp = I915_READ(reg);
3774 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3775
3776 POSTING_READ(reg);
3777 udelay(100);
3778
3779 reg = FDI_RX_CTL(pipe);
3780 temp = I915_READ(reg);
3781 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3782
3783 /* Wait for the clocks to turn off. */
3784 POSTING_READ(reg);
3785 udelay(100);
3786}
3787
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003788static void ironlake_fdi_disable(struct drm_crtc *crtc)
3789{
3790 struct drm_device *dev = crtc->dev;
3791 struct drm_i915_private *dev_priv = dev->dev_private;
3792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3793 int pipe = intel_crtc->pipe;
3794 u32 reg, temp;
3795
3796 /* disable CPU FDI tx and PCH FDI rx */
3797 reg = FDI_TX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3800 POSTING_READ(reg);
3801
3802 reg = FDI_RX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003805 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003806 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3807
3808 POSTING_READ(reg);
3809 udelay(100);
3810
3811 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003812 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003813 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003814
3815 /* still set train pattern 1 */
3816 reg = FDI_TX_CTL(pipe);
3817 temp = I915_READ(reg);
3818 temp &= ~FDI_LINK_TRAIN_NONE;
3819 temp |= FDI_LINK_TRAIN_PATTERN_1;
3820 I915_WRITE(reg, temp);
3821
3822 reg = FDI_RX_CTL(pipe);
3823 temp = I915_READ(reg);
3824 if (HAS_PCH_CPT(dev)) {
3825 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3826 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3827 } else {
3828 temp &= ~FDI_LINK_TRAIN_NONE;
3829 temp |= FDI_LINK_TRAIN_PATTERN_1;
3830 }
3831 /* BPC in FDI rx is consistent with that in PIPECONF */
3832 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003833 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003834 I915_WRITE(reg, temp);
3835
3836 POSTING_READ(reg);
3837 udelay(100);
3838}
3839
Chris Wilson5dce5b932014-01-20 10:17:36 +00003840bool intel_has_pending_fb_unpin(struct drm_device *dev)
3841{
3842 struct intel_crtc *crtc;
3843
3844 /* Note that we don't need to be called with mode_config.lock here
3845 * as our list of CRTC objects is static for the lifetime of the
3846 * device and so cannot disappear as we iterate. Similarly, we can
3847 * happily treat the predicates as racy, atomic checks as userspace
3848 * cannot claim and pin a new fb without at least acquring the
3849 * struct_mutex and so serialising with us.
3850 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003851 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003852 if (atomic_read(&crtc->unpin_work_count) == 0)
3853 continue;
3854
3855 if (crtc->unpin_work)
3856 intel_wait_for_vblank(dev, crtc->pipe);
3857
3858 return true;
3859 }
3860
3861 return false;
3862}
3863
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003864static void page_flip_completed(struct intel_crtc *intel_crtc)
3865{
3866 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3867 struct intel_unpin_work *work = intel_crtc->unpin_work;
3868
3869 /* ensure that the unpin work is consistent wrt ->pending. */
3870 smp_rmb();
3871 intel_crtc->unpin_work = NULL;
3872
3873 if (work->event)
3874 drm_send_vblank_event(intel_crtc->base.dev,
3875 intel_crtc->pipe,
3876 work->event);
3877
3878 drm_crtc_vblank_put(&intel_crtc->base);
3879
3880 wake_up_all(&dev_priv->pending_flip_queue);
3881 queue_work(dev_priv->wq, &work->work);
3882
3883 trace_i915_flip_complete(intel_crtc->plane,
3884 work->pending_flip_obj);
3885}
3886
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003887void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003888{
Chris Wilson0f911282012-04-17 10:05:38 +01003889 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003890 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003891
Daniel Vetter2c10d572012-12-20 21:24:07 +01003892 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003893 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3894 !intel_crtc_has_pending_flip(crtc),
3895 60*HZ) == 0)) {
3896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003897
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003898 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003899 if (intel_crtc->unpin_work) {
3900 WARN_ONCE(1, "Removing stuck page flip\n");
3901 page_flip_completed(intel_crtc);
3902 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003903 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003904 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003905
Chris Wilson975d5682014-08-20 13:13:34 +01003906 if (crtc->primary->fb) {
3907 mutex_lock(&dev->struct_mutex);
3908 intel_finish_fb(crtc->primary->fb);
3909 mutex_unlock(&dev->struct_mutex);
3910 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003911}
3912
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003913/* Program iCLKIP clock to the desired frequency */
3914static void lpt_program_iclkip(struct drm_crtc *crtc)
3915{
3916 struct drm_device *dev = crtc->dev;
3917 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003918 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003919 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3920 u32 temp;
3921
Ville Syrjäläa5805162015-05-26 20:42:30 +03003922 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003923
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003924 /* It is necessary to ungate the pixclk gate prior to programming
3925 * the divisors, and gate it back when it is done.
3926 */
3927 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3928
3929 /* Disable SSCCTL */
3930 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003931 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3932 SBI_SSCCTL_DISABLE,
3933 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003934
3935 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003936 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003937 auxdiv = 1;
3938 divsel = 0x41;
3939 phaseinc = 0x20;
3940 } else {
3941 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003942 * but the adjusted_mode->crtc_clock in in KHz. To get the
3943 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003944 * convert the virtual clock precision to KHz here for higher
3945 * precision.
3946 */
3947 u32 iclk_virtual_root_freq = 172800 * 1000;
3948 u32 iclk_pi_range = 64;
3949 u32 desired_divisor, msb_divisor_value, pi_value;
3950
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003951 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003952 msb_divisor_value = desired_divisor / iclk_pi_range;
3953 pi_value = desired_divisor % iclk_pi_range;
3954
3955 auxdiv = 0;
3956 divsel = msb_divisor_value - 2;
3957 phaseinc = pi_value;
3958 }
3959
3960 /* This should not happen with any sane values */
3961 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3962 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3963 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3964 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3965
3966 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003967 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 auxdiv,
3969 divsel,
3970 phasedir,
3971 phaseinc);
3972
3973 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003974 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003975 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3976 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3977 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3978 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3979 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3980 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003981 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003982
3983 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003984 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003985 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3986 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003987 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003988
3989 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003990 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003991 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003992 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003993
3994 /* Wait for initialization time */
3995 udelay(24);
3996
3997 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003998
Ville Syrjäläa5805162015-05-26 20:42:30 +03003999 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004000}
4001
Daniel Vetter275f01b22013-05-03 11:49:47 +02004002static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4003 enum pipe pch_transcoder)
4004{
4005 struct drm_device *dev = crtc->base.dev;
4006 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004007 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004008
4009 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4010 I915_READ(HTOTAL(cpu_transcoder)));
4011 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4012 I915_READ(HBLANK(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4014 I915_READ(HSYNC(cpu_transcoder)));
4015
4016 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4017 I915_READ(VTOTAL(cpu_transcoder)));
4018 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4019 I915_READ(VBLANK(cpu_transcoder)));
4020 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4021 I915_READ(VSYNC(cpu_transcoder)));
4022 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4023 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4024}
4025
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004026static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004027{
4028 struct drm_i915_private *dev_priv = dev->dev_private;
4029 uint32_t temp;
4030
4031 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004032 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004033 return;
4034
4035 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4036 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4037
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004038 temp &= ~FDI_BC_BIFURCATION_SELECT;
4039 if (enable)
4040 temp |= FDI_BC_BIFURCATION_SELECT;
4041
4042 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004043 I915_WRITE(SOUTH_CHICKEN1, temp);
4044 POSTING_READ(SOUTH_CHICKEN1);
4045}
4046
4047static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4048{
4049 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004050
4051 switch (intel_crtc->pipe) {
4052 case PIPE_A:
4053 break;
4054 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004055 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004056 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004057 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004058 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004059
4060 break;
4061 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004062 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063
4064 break;
4065 default:
4066 BUG();
4067 }
4068}
4069
Jesse Barnesf67a5592011-01-05 10:31:48 -08004070/*
4071 * Enable PCH resources required for PCH ports:
4072 * - PCH PLLs
4073 * - FDI training & RX/TX
4074 * - update transcoder timings
4075 * - DP transcoding bits
4076 * - transcoder
4077 */
4078static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004079{
4080 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004081 struct drm_i915_private *dev_priv = dev->dev_private;
4082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4083 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004084 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004085
Daniel Vetterab9412b2013-05-03 11:49:46 +02004086 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004087
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004088 if (IS_IVYBRIDGE(dev))
4089 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4090
Daniel Vettercd986ab2012-10-26 10:58:12 +02004091 /* Write the TU size bits before fdi link training, so that error
4092 * detection works. */
4093 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4094 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4095
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004096 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004097 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004098
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004099 /* We need to program the right clock selection before writing the pixel
4100 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004101 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004102 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004103
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004104 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004105 temp |= TRANS_DPLL_ENABLE(pipe);
4106 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004107 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004108 temp |= sel;
4109 else
4110 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004111 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004112 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004113
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004114 /* XXX: pch pll's can be enabled any time before we enable the PCH
4115 * transcoder, and we actually should do this to not upset any PCH
4116 * transcoder that already use the clock when we share it.
4117 *
4118 * Note that enable_shared_dpll tries to do the right thing, but
4119 * get_shared_dpll unconditionally resets the pll - we need that to have
4120 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004121 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004122
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004123 /* set transcoder timing, panel must allow it */
4124 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004125 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004126
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004127 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004128
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004129 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004130 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004131 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004132 reg = TRANS_DP_CTL(pipe);
4133 temp = I915_READ(reg);
4134 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004135 TRANS_DP_SYNC_MASK |
4136 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004137 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004138 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004139
4140 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004141 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004142 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004143 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004144
4145 switch (intel_trans_dp_port_sel(crtc)) {
4146 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004147 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148 break;
4149 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004150 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151 break;
4152 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004153 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154 break;
4155 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004156 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004157 }
4158
Chris Wilson5eddb702010-09-11 13:48:45 +01004159 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160 }
4161
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004162 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004163}
4164
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004165static void lpt_pch_enable(struct drm_crtc *crtc)
4166{
4167 struct drm_device *dev = crtc->dev;
4168 struct drm_i915_private *dev_priv = dev->dev_private;
4169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004170 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004171
Daniel Vetterab9412b2013-05-03 11:49:46 +02004172 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004173
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004174 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004175
Paulo Zanoni0540e482012-10-31 18:12:40 -02004176 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004177 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004178
Paulo Zanoni937bb612012-10-31 18:12:47 -02004179 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004180}
4181
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004182struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4183 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004184{
Daniel Vettere2b78262013-06-07 23:10:03 +02004185 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004186 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004187 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004188 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004189
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004190 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4191
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004192 if (HAS_PCH_IBX(dev_priv->dev)) {
4193 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004194 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004195 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004196
Daniel Vetter46edb022013-06-05 13:34:12 +02004197 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4198 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004199
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004200 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004201
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004202 goto found;
4203 }
4204
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304205 if (IS_BROXTON(dev_priv->dev)) {
4206 /* PLL is attached to port in bxt */
4207 struct intel_encoder *encoder;
4208 struct intel_digital_port *intel_dig_port;
4209
4210 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4211 if (WARN_ON(!encoder))
4212 return NULL;
4213
4214 intel_dig_port = enc_to_dig_port(&encoder->base);
4215 /* 1:1 mapping between ports and PLLs */
4216 i = (enum intel_dpll_id)intel_dig_port->port;
4217 pll = &dev_priv->shared_dplls[i];
4218 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4219 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004220 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304221
4222 goto found;
4223 }
4224
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004225 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4226 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004227
4228 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004229 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004230 continue;
4231
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004232 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004233 &shared_dpll[i].hw_state,
4234 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004235 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004236 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004237 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004238 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004239 goto found;
4240 }
4241 }
4242
4243 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004244 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4245 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004246 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004247 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4248 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249 goto found;
4250 }
4251 }
4252
4253 return NULL;
4254
4255found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004256 if (shared_dpll[i].crtc_mask == 0)
4257 shared_dpll[i].hw_state =
4258 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004259
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004260 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004261 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4262 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004263
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004264 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004265
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004266 return pll;
4267}
4268
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004269static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004270{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004271 struct drm_i915_private *dev_priv = to_i915(state->dev);
4272 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004273 struct intel_shared_dpll *pll;
4274 enum intel_dpll_id i;
4275
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004276 if (!to_intel_atomic_state(state)->dpll_set)
4277 return;
4278
4279 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004280 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4281 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004282 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004283 }
4284}
4285
Daniel Vettera1520312013-05-03 11:49:50 +02004286static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004287{
4288 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004289 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004290 u32 temp;
4291
4292 temp = I915_READ(dslreg);
4293 udelay(500);
4294 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004295 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004296 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004297 }
4298}
4299
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004300static int
4301skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4302 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4303 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004304{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004305 struct intel_crtc_scaler_state *scaler_state =
4306 &crtc_state->scaler_state;
4307 struct intel_crtc *intel_crtc =
4308 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004309 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004310
4311 need_scaling = intel_rotation_90_or_270(rotation) ?
4312 (src_h != dst_w || src_w != dst_h):
4313 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004314
4315 /*
4316 * if plane is being disabled or scaler is no more required or force detach
4317 * - free scaler binded to this plane/crtc
4318 * - in order to do this, update crtc->scaler_usage
4319 *
4320 * Here scaler state in crtc_state is set free so that
4321 * scaler can be assigned to other user. Actual register
4322 * update to free the scaler is done in plane/panel-fit programming.
4323 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4324 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004325 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004326 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004327 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004328 scaler_state->scalers[*scaler_id].in_use = 0;
4329
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004330 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4331 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4332 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004333 scaler_state->scaler_users);
4334 *scaler_id = -1;
4335 }
4336 return 0;
4337 }
4338
4339 /* range checks */
4340 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4341 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4342
4343 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4344 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004345 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004346 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004347 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348 return -EINVAL;
4349 }
4350
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004351 /* mark this plane as a scaler user in crtc_state */
4352 scaler_state->scaler_users |= (1 << scaler_user);
4353 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4354 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4355 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4356 scaler_state->scaler_users);
4357
4358 return 0;
4359}
4360
4361/**
4362 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4363 *
4364 * @state: crtc's scaler state
4365 * @force_detach: whether to forcibly disable scaler
4366 *
4367 * Return
4368 * 0 - scaler_usage updated successfully
4369 * error - requested scaling cannot be supported or other error condition
4370 */
4371int skl_update_scaler_crtc(struct intel_crtc_state *state, int force_detach)
4372{
4373 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4374 struct drm_display_mode *adjusted_mode =
4375 &state->base.adjusted_mode;
4376
4377 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4378 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4379
4380 return skl_update_scaler(state, force_detach, SKL_CRTC_INDEX,
4381 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4382 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004383 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384}
4385
4386/**
4387 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4388 *
4389 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004390 * @plane_state: atomic plane state to update
4391 *
4392 * Return
4393 * 0 - scaler_usage updated successfully
4394 * error - requested scaling cannot be supported or other error condition
4395 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004396static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4397 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004398{
4399
4400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004401 struct intel_plane *intel_plane =
4402 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004403 struct drm_framebuffer *fb = plane_state->base.fb;
4404 int ret;
4405
4406 bool force_detach = !fb || !plane_state->visible;
4407
4408 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4409 intel_plane->base.base.id, intel_crtc->pipe,
4410 drm_plane_index(&intel_plane->base));
4411
4412 ret = skl_update_scaler(crtc_state, force_detach,
4413 drm_plane_index(&intel_plane->base),
4414 &plane_state->scaler_id,
4415 plane_state->base.rotation,
4416 drm_rect_width(&plane_state->src) >> 16,
4417 drm_rect_height(&plane_state->src) >> 16,
4418 drm_rect_width(&plane_state->dst),
4419 drm_rect_height(&plane_state->dst));
4420
4421 if (ret || plane_state->scaler_id < 0)
4422 return ret;
4423
Chandra Kondurua1b22782015-04-07 15:28:45 -07004424 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004425 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004426 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004427 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004428 return -EINVAL;
4429 }
4430
4431 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004432 switch (fb->pixel_format) {
4433 case DRM_FORMAT_RGB565:
4434 case DRM_FORMAT_XBGR8888:
4435 case DRM_FORMAT_XRGB8888:
4436 case DRM_FORMAT_ABGR8888:
4437 case DRM_FORMAT_ARGB8888:
4438 case DRM_FORMAT_XRGB2101010:
4439 case DRM_FORMAT_XBGR2101010:
4440 case DRM_FORMAT_YUYV:
4441 case DRM_FORMAT_YVYU:
4442 case DRM_FORMAT_UYVY:
4443 case DRM_FORMAT_VYUY:
4444 break;
4445 default:
4446 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4447 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4448 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004449 }
4450
Chandra Kondurua1b22782015-04-07 15:28:45 -07004451 return 0;
4452}
4453
4454static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004455{
4456 struct drm_device *dev = crtc->base.dev;
4457 struct drm_i915_private *dev_priv = dev->dev_private;
4458 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004459 struct intel_crtc_scaler_state *scaler_state =
4460 &crtc->config->scaler_state;
4461
4462 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4463
4464 /* To update pfit, first update scaler state */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004465 skl_update_scaler_crtc(crtc->config, !enable);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004466 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4467 skl_detach_scalers(crtc);
4468 if (!enable)
4469 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004470
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004471 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004472 int id;
4473
4474 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4475 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4476 return;
4477 }
4478
4479 id = scaler_state->scaler_id;
4480 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4481 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4482 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4483 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4484
4485 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004486 }
4487}
4488
Jesse Barnesb074cec2013-04-25 12:55:02 -07004489static void ironlake_pfit_enable(struct intel_crtc *crtc)
4490{
4491 struct drm_device *dev = crtc->base.dev;
4492 struct drm_i915_private *dev_priv = dev->dev_private;
4493 int pipe = crtc->pipe;
4494
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004495 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004496 /* Force use of hard-coded filter coefficients
4497 * as some pre-programmed values are broken,
4498 * e.g. x201.
4499 */
4500 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4501 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4502 PF_PIPE_SEL_IVB(pipe));
4503 else
4504 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004505 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4506 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004507 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004508}
4509
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004510void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004511{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004512 struct drm_device *dev = crtc->base.dev;
4513 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004514
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004515 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004516 return;
4517
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004518 /* We can only enable IPS after we enable a plane and wait for a vblank */
4519 intel_wait_for_vblank(dev, crtc->pipe);
4520
Paulo Zanonid77e4532013-09-24 13:52:55 -03004521 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004522 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004523 mutex_lock(&dev_priv->rps.hw_lock);
4524 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4525 mutex_unlock(&dev_priv->rps.hw_lock);
4526 /* Quoting Art Runyan: "its not safe to expect any particular
4527 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004528 * mailbox." Moreover, the mailbox may return a bogus state,
4529 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004530 */
4531 } else {
4532 I915_WRITE(IPS_CTL, IPS_ENABLE);
4533 /* The bit only becomes 1 in the next vblank, so this wait here
4534 * is essentially intel_wait_for_vblank. If we don't have this
4535 * and don't wait for vblanks until the end of crtc_enable, then
4536 * the HW state readout code will complain that the expected
4537 * IPS_CTL value is not the one we read. */
4538 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4539 DRM_ERROR("Timed out waiting for IPS enable\n");
4540 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004541}
4542
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004543void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004544{
4545 struct drm_device *dev = crtc->base.dev;
4546 struct drm_i915_private *dev_priv = dev->dev_private;
4547
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004548 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004549 return;
4550
4551 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004552 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004553 mutex_lock(&dev_priv->rps.hw_lock);
4554 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4555 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004556 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4557 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4558 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004559 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004560 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004561 POSTING_READ(IPS_CTL);
4562 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004563
4564 /* We need to wait for a vblank before we can disable the plane. */
4565 intel_wait_for_vblank(dev, crtc->pipe);
4566}
4567
4568/** Loads the palette/gamma unit for the CRTC with the prepared values */
4569static void intel_crtc_load_lut(struct drm_crtc *crtc)
4570{
4571 struct drm_device *dev = crtc->dev;
4572 struct drm_i915_private *dev_priv = dev->dev_private;
4573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4574 enum pipe pipe = intel_crtc->pipe;
4575 int palreg = PALETTE(pipe);
4576 int i;
4577 bool reenable_ips = false;
4578
4579 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004580 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004581 return;
4582
Imre Deak50360402015-01-16 00:55:16 -08004583 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004584 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004585 assert_dsi_pll_enabled(dev_priv);
4586 else
4587 assert_pll_enabled(dev_priv, pipe);
4588 }
4589
4590 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304591 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004592 palreg = LGC_PALETTE(pipe);
4593
4594 /* Workaround : Do not read or write the pipe palette/gamma data while
4595 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4596 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004597 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004598 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4599 GAMMA_MODE_MODE_SPLIT)) {
4600 hsw_disable_ips(intel_crtc);
4601 reenable_ips = true;
4602 }
4603
4604 for (i = 0; i < 256; i++) {
4605 I915_WRITE(palreg + 4 * i,
4606 (intel_crtc->lut_r[i] << 16) |
4607 (intel_crtc->lut_g[i] << 8) |
4608 intel_crtc->lut_b[i]);
4609 }
4610
4611 if (reenable_ips)
4612 hsw_enable_ips(intel_crtc);
4613}
4614
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004615static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004616{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004617 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004618 struct drm_device *dev = intel_crtc->base.dev;
4619 struct drm_i915_private *dev_priv = dev->dev_private;
4620
4621 mutex_lock(&dev->struct_mutex);
4622 dev_priv->mm.interruptible = false;
4623 (void) intel_overlay_switch_off(intel_crtc->overlay);
4624 dev_priv->mm.interruptible = true;
4625 mutex_unlock(&dev->struct_mutex);
4626 }
4627
4628 /* Let userspace switch the overlay on again. In most cases userspace
4629 * has to recompute where to put it anyway.
4630 */
4631}
4632
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004633/**
4634 * intel_post_enable_primary - Perform operations after enabling primary plane
4635 * @crtc: the CRTC whose primary plane was just enabled
4636 *
4637 * Performs potentially sleeping operations that must be done after the primary
4638 * plane is enabled, such as updating FBC and IPS. Note that this may be
4639 * called due to an explicit primary plane update, or due to an implicit
4640 * re-enable that is caused when a sprite plane is updated to no longer
4641 * completely hide the primary plane.
4642 */
4643static void
4644intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004645{
4646 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004647 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4649 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004650
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004651 /*
4652 * BDW signals flip done immediately if the plane
4653 * is disabled, even if the plane enable is already
4654 * armed to occur at the next vblank :(
4655 */
4656 if (IS_BROADWELL(dev))
4657 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004658
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004659 /*
4660 * FIXME IPS should be fine as long as one plane is
4661 * enabled, but in practice it seems to have problems
4662 * when going from primary only to sprite only and vice
4663 * versa.
4664 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004665 hsw_enable_ips(intel_crtc);
4666
Daniel Vetterf99d7062014-06-19 16:01:59 +02004667 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004668 * Gen2 reports pipe underruns whenever all planes are disabled.
4669 * So don't enable underrun reporting before at least some planes
4670 * are enabled.
4671 * FIXME: Need to fix the logic to work when we turn off all planes
4672 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004673 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004674 if (IS_GEN2(dev))
4675 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4676
4677 /* Underruns don't raise interrupts, so check manually. */
4678 if (HAS_GMCH_DISPLAY(dev))
4679 i9xx_check_fifo_underruns(dev_priv);
4680}
4681
4682/**
4683 * intel_pre_disable_primary - Perform operations before disabling primary plane
4684 * @crtc: the CRTC whose primary plane is to be disabled
4685 *
4686 * Performs potentially sleeping operations that must be done before the
4687 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4688 * be called due to an explicit primary plane update, or due to an implicit
4689 * disable that is caused when a sprite plane completely hides the primary
4690 * plane.
4691 */
4692static void
4693intel_pre_disable_primary(struct drm_crtc *crtc)
4694{
4695 struct drm_device *dev = crtc->dev;
4696 struct drm_i915_private *dev_priv = dev->dev_private;
4697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4698 int pipe = intel_crtc->pipe;
4699
4700 /*
4701 * Gen2 reports pipe underruns whenever all planes are disabled.
4702 * So diasble underrun reporting before all the planes get disabled.
4703 * FIXME: Need to fix the logic to work when we turn off all planes
4704 * but leave the pipe running.
4705 */
4706 if (IS_GEN2(dev))
4707 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4708
4709 /*
4710 * Vblank time updates from the shadow to live plane control register
4711 * are blocked if the memory self-refresh mode is active at that
4712 * moment. So to make sure the plane gets truly disabled, disable
4713 * first the self-refresh mode. The self-refresh enable bit in turn
4714 * will be checked/applied by the HW only at the next frame start
4715 * event which is after the vblank start event, so we need to have a
4716 * wait-for-vblank between disabling the plane and the pipe.
4717 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004718 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004719 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004720 dev_priv->wm.vlv.cxsr = false;
4721 intel_wait_for_vblank(dev, pipe);
4722 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004723
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004724 /*
4725 * FIXME IPS should be fine as long as one plane is
4726 * enabled, but in practice it seems to have problems
4727 * when going from primary only to sprite only and vice
4728 * versa.
4729 */
4730 hsw_disable_ips(intel_crtc);
4731}
4732
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004733static void intel_post_plane_update(struct intel_crtc *crtc)
4734{
4735 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4736 struct drm_device *dev = crtc->base.dev;
4737 struct drm_plane *plane;
4738
4739 if (atomic->wait_vblank)
4740 intel_wait_for_vblank(dev, crtc->pipe);
4741
4742 intel_frontbuffer_flip(dev, atomic->fb_bits);
4743
Ville Syrjälä852eb002015-06-24 22:00:07 +03004744 if (atomic->disable_cxsr)
4745 crtc->wm.cxsr_allowed = true;
4746
Ville Syrjäläf015c552015-06-24 22:00:02 +03004747 if (crtc->atomic.update_wm_post)
4748 intel_update_watermarks(&crtc->base);
4749
Paulo Zanonic80ac852015-07-02 19:25:13 -03004750 if (atomic->update_fbc)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004751 intel_fbc_update(dev);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004752
4753 if (atomic->post_enable_primary)
4754 intel_post_enable_primary(&crtc->base);
4755
4756 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4757 intel_update_sprite_watermarks(plane, &crtc->base,
4758 0, 0, 0, false, false);
4759
4760 memset(atomic, 0, sizeof(*atomic));
4761}
4762
4763static void intel_pre_plane_update(struct intel_crtc *crtc)
4764{
4765 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004766 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004767 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4768 struct drm_plane *p;
4769
4770 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004771 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4772 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004773
4774 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004775 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4776 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004777 mutex_unlock(&dev->struct_mutex);
4778 }
4779
4780 if (atomic->wait_for_flips)
4781 intel_crtc_wait_for_pending_flips(&crtc->base);
4782
Paulo Zanonic80ac852015-07-02 19:25:13 -03004783 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004784 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004785
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004786 if (crtc->atomic.disable_ips)
4787 hsw_disable_ips(crtc);
4788
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004789 if (atomic->pre_disable_primary)
4790 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004791
4792 if (atomic->disable_cxsr) {
4793 crtc->wm.cxsr_allowed = false;
4794 intel_set_memory_cxsr(dev_priv, false);
4795 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004796}
4797
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004798static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004799{
4800 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004802 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004803 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004804
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004805 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004806
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004807 drm_for_each_plane_mask(p, dev, plane_mask)
4808 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004809
Daniel Vetterf99d7062014-06-19 16:01:59 +02004810 /*
4811 * FIXME: Once we grow proper nuclear flip support out of this we need
4812 * to compute the mask of flip planes precisely. For the time being
4813 * consider this a flip to a NULL plane.
4814 */
4815 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004816}
4817
Jesse Barnesf67a5592011-01-05 10:31:48 -08004818static void ironlake_crtc_enable(struct drm_crtc *crtc)
4819{
4820 struct drm_device *dev = crtc->dev;
4821 struct drm_i915_private *dev_priv = dev->dev_private;
4822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004823 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004824 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004825
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004826 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004827 return;
4828
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004829 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004830 intel_prepare_shared_dpll(intel_crtc);
4831
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004832 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304833 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004834
4835 intel_set_pipe_timings(intel_crtc);
4836
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004837 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004838 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004839 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004840 }
4841
4842 ironlake_set_pipeconf(crtc);
4843
Jesse Barnesf67a5592011-01-05 10:31:48 -08004844 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004845
Daniel Vettera72e4c92014-09-30 10:56:47 +02004846 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4847 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004848
Daniel Vetterf6736a12013-06-05 13:34:30 +02004849 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004850 if (encoder->pre_enable)
4851 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004852
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004853 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004854 /* Note: FDI PLL enabling _must_ be done before we enable the
4855 * cpu pipes, hence this is separate from all the other fdi/pch
4856 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004857 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004858 } else {
4859 assert_fdi_tx_disabled(dev_priv, pipe);
4860 assert_fdi_rx_disabled(dev_priv, pipe);
4861 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004862
Jesse Barnesb074cec2013-04-25 12:55:02 -07004863 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004864
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004865 /*
4866 * On ILK+ LUT must be loaded before the pipe is running but with
4867 * clocks enabled
4868 */
4869 intel_crtc_load_lut(crtc);
4870
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004871 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004872 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004874 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004875 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004876
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004877 assert_vblank_disabled(crtc);
4878 drm_crtc_vblank_on(crtc);
4879
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004880 for_each_encoder_on_crtc(dev, crtc, encoder)
4881 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004882
4883 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004884 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004885}
4886
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004887/* IPS only exists on ULT machines and is tied to pipe A. */
4888static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4889{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004890 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004891}
4892
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004893static void haswell_crtc_enable(struct drm_crtc *crtc)
4894{
4895 struct drm_device *dev = crtc->dev;
4896 struct drm_i915_private *dev_priv = dev->dev_private;
4897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4898 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004899 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4900 struct intel_crtc_state *pipe_config =
4901 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004902
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004903 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004904 return;
4905
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004906 if (intel_crtc_to_shared_dpll(intel_crtc))
4907 intel_enable_shared_dpll(intel_crtc);
4908
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004909 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304910 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004911
4912 intel_set_pipe_timings(intel_crtc);
4913
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004914 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4915 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4916 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004917 }
4918
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004919 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004920 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004921 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004922 }
4923
4924 haswell_set_pipeconf(crtc);
4925
4926 intel_set_pipe_csc(crtc);
4927
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004928 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004929
Daniel Vettera72e4c92014-09-30 10:56:47 +02004930 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004931 for_each_encoder_on_crtc(dev, crtc, encoder)
4932 if (encoder->pre_enable)
4933 encoder->pre_enable(encoder);
4934
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004935 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004936 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4937 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004938 dev_priv->display.fdi_link_train(crtc);
4939 }
4940
Paulo Zanoni1f544382012-10-24 11:32:00 -02004941 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004942
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004943 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004944 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004945 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004946 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004947 else
4948 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004949
4950 /*
4951 * On ILK+ LUT must be loaded before the pipe is running but with
4952 * clocks enabled
4953 */
4954 intel_crtc_load_lut(crtc);
4955
Paulo Zanoni1f544382012-10-24 11:32:00 -02004956 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004957 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004958
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004959 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004960 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004961
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004962 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004963 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004964
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004965 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004966 intel_ddi_set_vc_payload_alloc(crtc, true);
4967
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004968 assert_vblank_disabled(crtc);
4969 drm_crtc_vblank_on(crtc);
4970
Jani Nikula8807e552013-08-30 19:40:32 +03004971 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004972 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004973 intel_opregion_notify_encoder(encoder, true);
4974 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004975
Paulo Zanonie4916942013-09-20 16:21:19 -03004976 /* If we change the relative order between pipe/planes enabling, we need
4977 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004978 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4979 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4980 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4981 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4982 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004983}
4984
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004985static void ironlake_pfit_disable(struct intel_crtc *crtc)
4986{
4987 struct drm_device *dev = crtc->base.dev;
4988 struct drm_i915_private *dev_priv = dev->dev_private;
4989 int pipe = crtc->pipe;
4990
4991 /* To avoid upsetting the power well on haswell only disable the pfit if
4992 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004993 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004994 I915_WRITE(PF_CTL(pipe), 0);
4995 I915_WRITE(PF_WIN_POS(pipe), 0);
4996 I915_WRITE(PF_WIN_SZ(pipe), 0);
4997 }
4998}
4999
Jesse Barnes6be4a602010-09-10 10:26:01 -07005000static void ironlake_crtc_disable(struct drm_crtc *crtc)
5001{
5002 struct drm_device *dev = crtc->dev;
5003 struct drm_i915_private *dev_priv = dev->dev_private;
5004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005005 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005006 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005007 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005008
Daniel Vetterea9d7582012-07-10 10:42:52 +02005009 for_each_encoder_on_crtc(dev, crtc, encoder)
5010 encoder->disable(encoder);
5011
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005012 drm_crtc_vblank_off(crtc);
5013 assert_vblank_disabled(crtc);
5014
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005015 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005016 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005017
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005018 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005019
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005020 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005021
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005022 if (intel_crtc->config->has_pch_encoder)
5023 ironlake_fdi_disable(crtc);
5024
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005025 for_each_encoder_on_crtc(dev, crtc, encoder)
5026 if (encoder->post_disable)
5027 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005028
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005029 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005030 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005031
Daniel Vetterd925c592013-06-05 13:34:04 +02005032 if (HAS_PCH_CPT(dev)) {
5033 /* disable TRANS_DP_CTL */
5034 reg = TRANS_DP_CTL(pipe);
5035 temp = I915_READ(reg);
5036 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5037 TRANS_DP_PORT_SEL_MASK);
5038 temp |= TRANS_DP_PORT_SEL_NONE;
5039 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005040
Daniel Vetterd925c592013-06-05 13:34:04 +02005041 /* disable DPLL_SEL */
5042 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005043 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005044 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005045 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005046
Daniel Vetterd925c592013-06-05 13:34:04 +02005047 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005048 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005049}
5050
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005051static void haswell_crtc_disable(struct drm_crtc *crtc)
5052{
5053 struct drm_device *dev = crtc->dev;
5054 struct drm_i915_private *dev_priv = dev->dev_private;
5055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5056 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005057 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005058
Jani Nikula8807e552013-08-30 19:40:32 +03005059 for_each_encoder_on_crtc(dev, crtc, encoder) {
5060 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005061 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005062 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005063
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005064 drm_crtc_vblank_off(crtc);
5065 assert_vblank_disabled(crtc);
5066
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005067 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005068 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5069 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005070 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005071
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005072 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005073 intel_ddi_set_vc_payload_alloc(crtc, false);
5074
Paulo Zanoniad80a812012-10-24 16:06:19 -02005075 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005076
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005077 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005078 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005079 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005080 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005081 else
5082 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005083
Paulo Zanoni1f544382012-10-24 11:32:00 -02005084 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005085
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005086 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005087 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005088 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005089 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005090
Imre Deak97b040a2014-06-25 22:01:50 +03005091 for_each_encoder_on_crtc(dev, crtc, encoder)
5092 if (encoder->post_disable)
5093 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005094}
5095
Jesse Barnes2dd24552013-04-25 12:55:01 -07005096static void i9xx_pfit_enable(struct intel_crtc *crtc)
5097{
5098 struct drm_device *dev = crtc->base.dev;
5099 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005100 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005101
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005102 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005103 return;
5104
Daniel Vetterc0b03412013-05-28 12:05:54 +02005105 /*
5106 * The panel fitter should only be adjusted whilst the pipe is disabled,
5107 * according to register description and PRM.
5108 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005109 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5110 assert_pipe_disabled(dev_priv, crtc->pipe);
5111
Jesse Barnesb074cec2013-04-25 12:55:02 -07005112 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5113 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005114
5115 /* Border color in case we don't scale up to the full screen. Black by
5116 * default, change to something else for debugging. */
5117 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005118}
5119
Dave Airlied05410f2014-06-05 13:22:59 +10005120static enum intel_display_power_domain port_to_power_domain(enum port port)
5121{
5122 switch (port) {
5123 case PORT_A:
5124 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5125 case PORT_B:
5126 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5127 case PORT_C:
5128 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5129 case PORT_D:
5130 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5131 default:
5132 WARN_ON_ONCE(1);
5133 return POWER_DOMAIN_PORT_OTHER;
5134 }
5135}
5136
Imre Deak77d22dc2014-03-05 16:20:52 +02005137#define for_each_power_domain(domain, mask) \
5138 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5139 if ((1 << (domain)) & (mask))
5140
Imre Deak319be8a2014-03-04 19:22:57 +02005141enum intel_display_power_domain
5142intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005143{
Imre Deak319be8a2014-03-04 19:22:57 +02005144 struct drm_device *dev = intel_encoder->base.dev;
5145 struct intel_digital_port *intel_dig_port;
5146
5147 switch (intel_encoder->type) {
5148 case INTEL_OUTPUT_UNKNOWN:
5149 /* Only DDI platforms should ever use this output type */
5150 WARN_ON_ONCE(!HAS_DDI(dev));
5151 case INTEL_OUTPUT_DISPLAYPORT:
5152 case INTEL_OUTPUT_HDMI:
5153 case INTEL_OUTPUT_EDP:
5154 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005155 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005156 case INTEL_OUTPUT_DP_MST:
5157 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5158 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005159 case INTEL_OUTPUT_ANALOG:
5160 return POWER_DOMAIN_PORT_CRT;
5161 case INTEL_OUTPUT_DSI:
5162 return POWER_DOMAIN_PORT_DSI;
5163 default:
5164 return POWER_DOMAIN_PORT_OTHER;
5165 }
5166}
5167
5168static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5169{
5170 struct drm_device *dev = crtc->dev;
5171 struct intel_encoder *intel_encoder;
5172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5173 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005174 unsigned long mask;
5175 enum transcoder transcoder;
5176
5177 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5178
5179 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5180 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005181 if (intel_crtc->config->pch_pfit.enabled ||
5182 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005183 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5184
Imre Deak319be8a2014-03-04 19:22:57 +02005185 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5186 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5187
Imre Deak77d22dc2014-03-05 16:20:52 +02005188 return mask;
5189}
5190
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005191static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005192{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005193 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005194 struct drm_i915_private *dev_priv = dev->dev_private;
5195 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5196 struct intel_crtc *crtc;
5197
5198 /*
5199 * First get all needed power domains, then put all unneeded, to avoid
5200 * any unnecessary toggling of the power wells.
5201 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005202 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005203 enum intel_display_power_domain domain;
5204
Matt Roper83d65732015-02-25 13:12:16 -08005205 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005206 continue;
5207
Imre Deak319be8a2014-03-04 19:22:57 +02005208 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005209
5210 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5211 intel_display_power_get(dev_priv, domain);
5212 }
5213
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005214 if (dev_priv->display.modeset_commit_cdclk) {
5215 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5216
5217 if (cdclk != dev_priv->cdclk_freq &&
5218 !WARN_ON(!state->allow_modeset))
5219 dev_priv->display.modeset_commit_cdclk(state);
5220 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005221
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005222 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005223 enum intel_display_power_domain domain;
5224
5225 for_each_power_domain(domain, crtc->enabled_power_domains)
5226 intel_display_power_put(dev_priv, domain);
5227
5228 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5229 }
5230
5231 intel_display_set_init_power(dev_priv, false);
5232}
5233
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005234static void intel_update_max_cdclk(struct drm_device *dev)
5235{
5236 struct drm_i915_private *dev_priv = dev->dev_private;
5237
5238 if (IS_SKYLAKE(dev)) {
5239 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5240
5241 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5242 dev_priv->max_cdclk_freq = 675000;
5243 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5244 dev_priv->max_cdclk_freq = 540000;
5245 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5246 dev_priv->max_cdclk_freq = 450000;
5247 else
5248 dev_priv->max_cdclk_freq = 337500;
5249 } else if (IS_BROADWELL(dev)) {
5250 /*
5251 * FIXME with extra cooling we can allow
5252 * 540 MHz for ULX and 675 Mhz for ULT.
5253 * How can we know if extra cooling is
5254 * available? PCI ID, VTB, something else?
5255 */
5256 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5257 dev_priv->max_cdclk_freq = 450000;
5258 else if (IS_BDW_ULX(dev))
5259 dev_priv->max_cdclk_freq = 450000;
5260 else if (IS_BDW_ULT(dev))
5261 dev_priv->max_cdclk_freq = 540000;
5262 else
5263 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005264 } else if (IS_CHERRYVIEW(dev)) {
5265 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005266 } else if (IS_VALLEYVIEW(dev)) {
5267 dev_priv->max_cdclk_freq = 400000;
5268 } else {
5269 /* otherwise assume cdclk is fixed */
5270 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5271 }
5272
5273 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5274 dev_priv->max_cdclk_freq);
5275}
5276
5277static void intel_update_cdclk(struct drm_device *dev)
5278{
5279 struct drm_i915_private *dev_priv = dev->dev_private;
5280
5281 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5282 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5283 dev_priv->cdclk_freq);
5284
5285 /*
5286 * Program the gmbus_freq based on the cdclk frequency.
5287 * BSpec erroneously claims we should aim for 4MHz, but
5288 * in fact 1MHz is the correct frequency.
5289 */
5290 if (IS_VALLEYVIEW(dev)) {
5291 /*
5292 * Program the gmbus_freq based on the cdclk frequency.
5293 * BSpec erroneously claims we should aim for 4MHz, but
5294 * in fact 1MHz is the correct frequency.
5295 */
5296 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5297 }
5298
5299 if (dev_priv->max_cdclk_freq == 0)
5300 intel_update_max_cdclk(dev);
5301}
5302
Damien Lespiau70d0c572015-06-04 18:21:29 +01005303static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305304{
5305 struct drm_i915_private *dev_priv = dev->dev_private;
5306 uint32_t divider;
5307 uint32_t ratio;
5308 uint32_t current_freq;
5309 int ret;
5310
5311 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5312 switch (frequency) {
5313 case 144000:
5314 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5315 ratio = BXT_DE_PLL_RATIO(60);
5316 break;
5317 case 288000:
5318 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5319 ratio = BXT_DE_PLL_RATIO(60);
5320 break;
5321 case 384000:
5322 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5323 ratio = BXT_DE_PLL_RATIO(60);
5324 break;
5325 case 576000:
5326 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5327 ratio = BXT_DE_PLL_RATIO(60);
5328 break;
5329 case 624000:
5330 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5331 ratio = BXT_DE_PLL_RATIO(65);
5332 break;
5333 case 19200:
5334 /*
5335 * Bypass frequency with DE PLL disabled. Init ratio, divider
5336 * to suppress GCC warning.
5337 */
5338 ratio = 0;
5339 divider = 0;
5340 break;
5341 default:
5342 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5343
5344 return;
5345 }
5346
5347 mutex_lock(&dev_priv->rps.hw_lock);
5348 /* Inform power controller of upcoming frequency change */
5349 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5350 0x80000000);
5351 mutex_unlock(&dev_priv->rps.hw_lock);
5352
5353 if (ret) {
5354 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5355 ret, frequency);
5356 return;
5357 }
5358
5359 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5360 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5361 current_freq = current_freq * 500 + 1000;
5362
5363 /*
5364 * DE PLL has to be disabled when
5365 * - setting to 19.2MHz (bypass, PLL isn't used)
5366 * - before setting to 624MHz (PLL needs toggling)
5367 * - before setting to any frequency from 624MHz (PLL needs toggling)
5368 */
5369 if (frequency == 19200 || frequency == 624000 ||
5370 current_freq == 624000) {
5371 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5372 /* Timeout 200us */
5373 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5374 1))
5375 DRM_ERROR("timout waiting for DE PLL unlock\n");
5376 }
5377
5378 if (frequency != 19200) {
5379 uint32_t val;
5380
5381 val = I915_READ(BXT_DE_PLL_CTL);
5382 val &= ~BXT_DE_PLL_RATIO_MASK;
5383 val |= ratio;
5384 I915_WRITE(BXT_DE_PLL_CTL, val);
5385
5386 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5387 /* Timeout 200us */
5388 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5389 DRM_ERROR("timeout waiting for DE PLL lock\n");
5390
5391 val = I915_READ(CDCLK_CTL);
5392 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5393 val |= divider;
5394 /*
5395 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5396 * enable otherwise.
5397 */
5398 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5399 if (frequency >= 500000)
5400 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5401
5402 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5403 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5404 val |= (frequency - 1000) / 500;
5405 I915_WRITE(CDCLK_CTL, val);
5406 }
5407
5408 mutex_lock(&dev_priv->rps.hw_lock);
5409 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5410 DIV_ROUND_UP(frequency, 25000));
5411 mutex_unlock(&dev_priv->rps.hw_lock);
5412
5413 if (ret) {
5414 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5415 ret, frequency);
5416 return;
5417 }
5418
Damien Lespiaua47871b2015-06-04 18:21:34 +01005419 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305420}
5421
5422void broxton_init_cdclk(struct drm_device *dev)
5423{
5424 struct drm_i915_private *dev_priv = dev->dev_private;
5425 uint32_t val;
5426
5427 /*
5428 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5429 * or else the reset will hang because there is no PCH to respond.
5430 * Move the handshake programming to initialization sequence.
5431 * Previously was left up to BIOS.
5432 */
5433 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5434 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5435 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5436
5437 /* Enable PG1 for cdclk */
5438 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5439
5440 /* check if cd clock is enabled */
5441 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5442 DRM_DEBUG_KMS("Display already initialized\n");
5443 return;
5444 }
5445
5446 /*
5447 * FIXME:
5448 * - The initial CDCLK needs to be read from VBT.
5449 * Need to make this change after VBT has changes for BXT.
5450 * - check if setting the max (or any) cdclk freq is really necessary
5451 * here, it belongs to modeset time
5452 */
5453 broxton_set_cdclk(dev, 624000);
5454
5455 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005456 POSTING_READ(DBUF_CTL);
5457
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305458 udelay(10);
5459
5460 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5461 DRM_ERROR("DBuf power enable timeout!\n");
5462}
5463
5464void broxton_uninit_cdclk(struct drm_device *dev)
5465{
5466 struct drm_i915_private *dev_priv = dev->dev_private;
5467
5468 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005469 POSTING_READ(DBUF_CTL);
5470
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305471 udelay(10);
5472
5473 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5474 DRM_ERROR("DBuf power disable timeout!\n");
5475
5476 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5477 broxton_set_cdclk(dev, 19200);
5478
5479 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5480}
5481
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005482static const struct skl_cdclk_entry {
5483 unsigned int freq;
5484 unsigned int vco;
5485} skl_cdclk_frequencies[] = {
5486 { .freq = 308570, .vco = 8640 },
5487 { .freq = 337500, .vco = 8100 },
5488 { .freq = 432000, .vco = 8640 },
5489 { .freq = 450000, .vco = 8100 },
5490 { .freq = 540000, .vco = 8100 },
5491 { .freq = 617140, .vco = 8640 },
5492 { .freq = 675000, .vco = 8100 },
5493};
5494
5495static unsigned int skl_cdclk_decimal(unsigned int freq)
5496{
5497 return (freq - 1000) / 500;
5498}
5499
5500static unsigned int skl_cdclk_get_vco(unsigned int freq)
5501{
5502 unsigned int i;
5503
5504 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5505 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5506
5507 if (e->freq == freq)
5508 return e->vco;
5509 }
5510
5511 return 8100;
5512}
5513
5514static void
5515skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5516{
5517 unsigned int min_freq;
5518 u32 val;
5519
5520 /* select the minimum CDCLK before enabling DPLL 0 */
5521 val = I915_READ(CDCLK_CTL);
5522 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5523 val |= CDCLK_FREQ_337_308;
5524
5525 if (required_vco == 8640)
5526 min_freq = 308570;
5527 else
5528 min_freq = 337500;
5529
5530 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5531
5532 I915_WRITE(CDCLK_CTL, val);
5533 POSTING_READ(CDCLK_CTL);
5534
5535 /*
5536 * We always enable DPLL0 with the lowest link rate possible, but still
5537 * taking into account the VCO required to operate the eDP panel at the
5538 * desired frequency. The usual DP link rates operate with a VCO of
5539 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5540 * The modeset code is responsible for the selection of the exact link
5541 * rate later on, with the constraint of choosing a frequency that
5542 * works with required_vco.
5543 */
5544 val = I915_READ(DPLL_CTRL1);
5545
5546 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5547 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5548 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5549 if (required_vco == 8640)
5550 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5551 SKL_DPLL0);
5552 else
5553 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5554 SKL_DPLL0);
5555
5556 I915_WRITE(DPLL_CTRL1, val);
5557 POSTING_READ(DPLL_CTRL1);
5558
5559 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5560
5561 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5562 DRM_ERROR("DPLL0 not locked\n");
5563}
5564
5565static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5566{
5567 int ret;
5568 u32 val;
5569
5570 /* inform PCU we want to change CDCLK */
5571 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5572 mutex_lock(&dev_priv->rps.hw_lock);
5573 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5574 mutex_unlock(&dev_priv->rps.hw_lock);
5575
5576 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5577}
5578
5579static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5580{
5581 unsigned int i;
5582
5583 for (i = 0; i < 15; i++) {
5584 if (skl_cdclk_pcu_ready(dev_priv))
5585 return true;
5586 udelay(10);
5587 }
5588
5589 return false;
5590}
5591
5592static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5593{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005594 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005595 u32 freq_select, pcu_ack;
5596
5597 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5598
5599 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5600 DRM_ERROR("failed to inform PCU about cdclk change\n");
5601 return;
5602 }
5603
5604 /* set CDCLK_CTL */
5605 switch(freq) {
5606 case 450000:
5607 case 432000:
5608 freq_select = CDCLK_FREQ_450_432;
5609 pcu_ack = 1;
5610 break;
5611 case 540000:
5612 freq_select = CDCLK_FREQ_540;
5613 pcu_ack = 2;
5614 break;
5615 case 308570:
5616 case 337500:
5617 default:
5618 freq_select = CDCLK_FREQ_337_308;
5619 pcu_ack = 0;
5620 break;
5621 case 617140:
5622 case 675000:
5623 freq_select = CDCLK_FREQ_675_617;
5624 pcu_ack = 3;
5625 break;
5626 }
5627
5628 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5629 POSTING_READ(CDCLK_CTL);
5630
5631 /* inform PCU of the change */
5632 mutex_lock(&dev_priv->rps.hw_lock);
5633 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5634 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005635
5636 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005637}
5638
5639void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5640{
5641 /* disable DBUF power */
5642 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5643 POSTING_READ(DBUF_CTL);
5644
5645 udelay(10);
5646
5647 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5648 DRM_ERROR("DBuf power disable timeout\n");
5649
5650 /* disable DPLL0 */
5651 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5652 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5653 DRM_ERROR("Couldn't disable DPLL0\n");
5654
5655 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5656}
5657
5658void skl_init_cdclk(struct drm_i915_private *dev_priv)
5659{
5660 u32 val;
5661 unsigned int required_vco;
5662
5663 /* enable PCH reset handshake */
5664 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5665 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5666
5667 /* enable PG1 and Misc I/O */
5668 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5669
5670 /* DPLL0 already enabed !? */
5671 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5672 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5673 return;
5674 }
5675
5676 /* enable DPLL0 */
5677 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5678 skl_dpll0_enable(dev_priv, required_vco);
5679
5680 /* set CDCLK to the frequency the BIOS chose */
5681 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5682
5683 /* enable DBUF power */
5684 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5685 POSTING_READ(DBUF_CTL);
5686
5687 udelay(10);
5688
5689 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5690 DRM_ERROR("DBuf power enable timeout\n");
5691}
5692
Ville Syrjälädfcab172014-06-13 13:37:47 +03005693/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005694static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005695{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005696 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005697
Jesse Barnes586f49d2013-11-04 16:06:59 -08005698 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005699 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005700 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5701 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005702 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005703
Ville Syrjälädfcab172014-06-13 13:37:47 +03005704 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005705}
5706
5707/* Adjust CDclk dividers to allow high res or save power if possible */
5708static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5709{
5710 struct drm_i915_private *dev_priv = dev->dev_private;
5711 u32 val, cmd;
5712
Vandana Kannan164dfd22014-11-24 13:37:41 +05305713 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5714 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005715
Ville Syrjälädfcab172014-06-13 13:37:47 +03005716 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005717 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005718 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005719 cmd = 1;
5720 else
5721 cmd = 0;
5722
5723 mutex_lock(&dev_priv->rps.hw_lock);
5724 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5725 val &= ~DSPFREQGUAR_MASK;
5726 val |= (cmd << DSPFREQGUAR_SHIFT);
5727 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5728 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5729 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5730 50)) {
5731 DRM_ERROR("timed out waiting for CDclk change\n");
5732 }
5733 mutex_unlock(&dev_priv->rps.hw_lock);
5734
Ville Syrjälä54433e92015-05-26 20:42:31 +03005735 mutex_lock(&dev_priv->sb_lock);
5736
Ville Syrjälädfcab172014-06-13 13:37:47 +03005737 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005738 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005739
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005740 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005741
Jesse Barnes30a970c2013-11-04 13:48:12 -08005742 /* adjust cdclk divider */
5743 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005744 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005745 val |= divider;
5746 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005747
5748 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5749 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5750 50))
5751 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005752 }
5753
Jesse Barnes30a970c2013-11-04 13:48:12 -08005754 /* adjust self-refresh exit latency value */
5755 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5756 val &= ~0x7f;
5757
5758 /*
5759 * For high bandwidth configs, we set a higher latency in the bunit
5760 * so that the core display fetch happens in time to avoid underruns.
5761 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005762 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005763 val |= 4500 / 250; /* 4.5 usec */
5764 else
5765 val |= 3000 / 250; /* 3.0 usec */
5766 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005767
Ville Syrjäläa5805162015-05-26 20:42:30 +03005768 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005769
Ville Syrjäläb6283052015-06-03 15:45:07 +03005770 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005771}
5772
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005773static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5774{
5775 struct drm_i915_private *dev_priv = dev->dev_private;
5776 u32 val, cmd;
5777
Vandana Kannan164dfd22014-11-24 13:37:41 +05305778 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5779 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005780
5781 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005782 case 333333:
5783 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005784 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005785 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005786 break;
5787 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005788 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005789 return;
5790 }
5791
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005792 /*
5793 * Specs are full of misinformation, but testing on actual
5794 * hardware has shown that we just need to write the desired
5795 * CCK divider into the Punit register.
5796 */
5797 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5798
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005799 mutex_lock(&dev_priv->rps.hw_lock);
5800 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5801 val &= ~DSPFREQGUAR_MASK_CHV;
5802 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5803 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5804 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5805 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5806 50)) {
5807 DRM_ERROR("timed out waiting for CDclk change\n");
5808 }
5809 mutex_unlock(&dev_priv->rps.hw_lock);
5810
Ville Syrjäläb6283052015-06-03 15:45:07 +03005811 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005812}
5813
Jesse Barnes30a970c2013-11-04 13:48:12 -08005814static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5815 int max_pixclk)
5816{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005817 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005818 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005819
Jesse Barnes30a970c2013-11-04 13:48:12 -08005820 /*
5821 * Really only a few cases to deal with, as only 4 CDclks are supported:
5822 * 200MHz
5823 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005824 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005825 * 400MHz (VLV only)
5826 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5827 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005828 *
5829 * We seem to get an unstable or solid color picture at 200MHz.
5830 * Not sure what's wrong. For now use 200MHz only when all pipes
5831 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005832 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005833 if (!IS_CHERRYVIEW(dev_priv) &&
5834 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005835 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005836 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005837 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005838 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005839 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005840 else
5841 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005842}
5843
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305844static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5845 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005846{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305847 /*
5848 * FIXME:
5849 * - remove the guardband, it's not needed on BXT
5850 * - set 19.2MHz bypass frequency if there are no active pipes
5851 */
5852 if (max_pixclk > 576000*9/10)
5853 return 624000;
5854 else if (max_pixclk > 384000*9/10)
5855 return 576000;
5856 else if (max_pixclk > 288000*9/10)
5857 return 384000;
5858 else if (max_pixclk > 144000*9/10)
5859 return 288000;
5860 else
5861 return 144000;
5862}
5863
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005864/* Compute the max pixel clock for new configuration. Uses atomic state if
5865 * that's non-NULL, look at current state otherwise. */
5866static int intel_mode_max_pixclk(struct drm_device *dev,
5867 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005868{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005869 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005870 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005871 int max_pixclk = 0;
5872
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005873 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005874 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005875 if (IS_ERR(crtc_state))
5876 return PTR_ERR(crtc_state);
5877
5878 if (!crtc_state->base.enable)
5879 continue;
5880
5881 max_pixclk = max(max_pixclk,
5882 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005883 }
5884
5885 return max_pixclk;
5886}
5887
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005888static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005889{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005890 struct drm_device *dev = state->dev;
5891 struct drm_i915_private *dev_priv = dev->dev_private;
5892 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005893
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005894 if (max_pixclk < 0)
5895 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005896
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005897 to_intel_atomic_state(state)->cdclk =
5898 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305899
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005900 return 0;
5901}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005902
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005903static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5904{
5905 struct drm_device *dev = state->dev;
5906 struct drm_i915_private *dev_priv = dev->dev_private;
5907 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005908
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005909 if (max_pixclk < 0)
5910 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005911
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005912 to_intel_atomic_state(state)->cdclk =
5913 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005914
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005915 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005916}
5917
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005918static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5919{
5920 unsigned int credits, default_credits;
5921
5922 if (IS_CHERRYVIEW(dev_priv))
5923 default_credits = PFI_CREDIT(12);
5924 else
5925 default_credits = PFI_CREDIT(8);
5926
Vandana Kannan164dfd22014-11-24 13:37:41 +05305927 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005928 /* CHV suggested value is 31 or 63 */
5929 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005930 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005931 else
5932 credits = PFI_CREDIT(15);
5933 } else {
5934 credits = default_credits;
5935 }
5936
5937 /*
5938 * WA - write default credits before re-programming
5939 * FIXME: should we also set the resend bit here?
5940 */
5941 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5942 default_credits);
5943
5944 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5945 credits | PFI_CREDIT_RESEND);
5946
5947 /*
5948 * FIXME is this guaranteed to clear
5949 * immediately or should we poll for it?
5950 */
5951 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5952}
5953
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005954static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005955{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005956 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005957 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005958 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005959
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005960 /*
5961 * FIXME: We can end up here with all power domains off, yet
5962 * with a CDCLK frequency other than the minimum. To account
5963 * for this take the PIPE-A power domain, which covers the HW
5964 * blocks needed for the following programming. This can be
5965 * removed once it's guaranteed that we get here either with
5966 * the minimum CDCLK set, or the required power domains
5967 * enabled.
5968 */
5969 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005970
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005971 if (IS_CHERRYVIEW(dev))
5972 cherryview_set_cdclk(dev, req_cdclk);
5973 else
5974 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005975
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005976 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02005977
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005978 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005979}
5980
Jesse Barnes89b667f2013-04-18 14:51:36 -07005981static void valleyview_crtc_enable(struct drm_crtc *crtc)
5982{
5983 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005984 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5986 struct intel_encoder *encoder;
5987 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005988 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005989
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005990 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005991 return;
5992
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005993 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305994
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005995 if (!is_dsi) {
5996 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005997 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005998 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005999 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006000 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006001
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006002 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306003 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006004
6005 intel_set_pipe_timings(intel_crtc);
6006
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006007 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6008 struct drm_i915_private *dev_priv = dev->dev_private;
6009
6010 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6011 I915_WRITE(CHV_CANVAS(pipe), 0);
6012 }
6013
Daniel Vetter5b18e572014-04-24 23:55:06 +02006014 i9xx_set_pipeconf(intel_crtc);
6015
Jesse Barnes89b667f2013-04-18 14:51:36 -07006016 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006017
Daniel Vettera72e4c92014-09-30 10:56:47 +02006018 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006019
Jesse Barnes89b667f2013-04-18 14:51:36 -07006020 for_each_encoder_on_crtc(dev, crtc, encoder)
6021 if (encoder->pre_pll_enable)
6022 encoder->pre_pll_enable(encoder);
6023
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006024 if (!is_dsi) {
6025 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006026 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006027 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006028 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006029 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006030
6031 for_each_encoder_on_crtc(dev, crtc, encoder)
6032 if (encoder->pre_enable)
6033 encoder->pre_enable(encoder);
6034
Jesse Barnes2dd24552013-04-25 12:55:01 -07006035 i9xx_pfit_enable(intel_crtc);
6036
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006037 intel_crtc_load_lut(crtc);
6038
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006039 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006040
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006041 assert_vblank_disabled(crtc);
6042 drm_crtc_vblank_on(crtc);
6043
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006044 for_each_encoder_on_crtc(dev, crtc, encoder)
6045 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006046}
6047
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006048static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6049{
6050 struct drm_device *dev = crtc->base.dev;
6051 struct drm_i915_private *dev_priv = dev->dev_private;
6052
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006053 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6054 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006055}
6056
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006057static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006058{
6059 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006060 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006062 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006063 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006064
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006065 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006066 return;
6067
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006068 i9xx_set_pll_dividers(intel_crtc);
6069
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006070 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306071 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006072
6073 intel_set_pipe_timings(intel_crtc);
6074
Daniel Vetter5b18e572014-04-24 23:55:06 +02006075 i9xx_set_pipeconf(intel_crtc);
6076
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006077 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006078
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006079 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006080 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006081
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006082 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006083 if (encoder->pre_enable)
6084 encoder->pre_enable(encoder);
6085
Daniel Vetterf6736a12013-06-05 13:34:30 +02006086 i9xx_enable_pll(intel_crtc);
6087
Jesse Barnes2dd24552013-04-25 12:55:01 -07006088 i9xx_pfit_enable(intel_crtc);
6089
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006090 intel_crtc_load_lut(crtc);
6091
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006092 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006093 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006094
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006095 assert_vblank_disabled(crtc);
6096 drm_crtc_vblank_on(crtc);
6097
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006098 for_each_encoder_on_crtc(dev, crtc, encoder)
6099 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006100}
6101
Daniel Vetter87476d62013-04-11 16:29:06 +02006102static void i9xx_pfit_disable(struct intel_crtc *crtc)
6103{
6104 struct drm_device *dev = crtc->base.dev;
6105 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006106
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006107 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006108 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006109
6110 assert_pipe_disabled(dev_priv, crtc->pipe);
6111
Daniel Vetter328d8e82013-05-08 10:36:31 +02006112 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6113 I915_READ(PFIT_CONTROL));
6114 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006115}
6116
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006117static void i9xx_crtc_disable(struct drm_crtc *crtc)
6118{
6119 struct drm_device *dev = crtc->dev;
6120 struct drm_i915_private *dev_priv = dev->dev_private;
6121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006122 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006123 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006124
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006125 /*
6126 * On gen2 planes are double buffered but the pipe isn't, so we must
6127 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006128 * We also need to wait on all gmch platforms because of the
6129 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006130 */
Imre Deak564ed192014-06-13 14:54:21 +03006131 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006132
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006133 for_each_encoder_on_crtc(dev, crtc, encoder)
6134 encoder->disable(encoder);
6135
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006136 drm_crtc_vblank_off(crtc);
6137 assert_vblank_disabled(crtc);
6138
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006139 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006140
Daniel Vetter87476d62013-04-11 16:29:06 +02006141 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006142
Jesse Barnes89b667f2013-04-18 14:51:36 -07006143 for_each_encoder_on_crtc(dev, crtc, encoder)
6144 if (encoder->post_disable)
6145 encoder->post_disable(encoder);
6146
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006147 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006148 if (IS_CHERRYVIEW(dev))
6149 chv_disable_pll(dev_priv, pipe);
6150 else if (IS_VALLEYVIEW(dev))
6151 vlv_disable_pll(dev_priv, pipe);
6152 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006153 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006154 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006155
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006156 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006157 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006158}
6159
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006160static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006161{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006163 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006164 enum intel_display_power_domain domain;
6165 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006166
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006167 if (!intel_crtc->active)
6168 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006169
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006170 if (to_intel_plane_state(crtc->primary->state)->visible) {
6171 intel_crtc_wait_for_pending_flips(crtc);
6172 intel_pre_disable_primary(crtc);
6173 }
6174
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006175 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006176 dev_priv->display.crtc_disable(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006177
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006178 domains = intel_crtc->enabled_power_domains;
6179 for_each_power_domain(domain, domains)
6180 intel_display_power_put(dev_priv, domain);
6181 intel_crtc->enabled_power_domains = 0;
6182}
6183
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006184/*
6185 * turn all crtc's off, but do not adjust state
6186 * This has to be paired with a call to intel_modeset_setup_hw_state.
6187 */
Maarten Lankhorst9716c692015-06-10 10:24:19 +02006188void intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006189{
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006190 struct drm_crtc *crtc;
6191
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006192 for_each_crtc(dev, crtc)
6193 intel_crtc_disable_noatomic(crtc);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006194}
6195
Chris Wilsoncdd59982010-09-08 16:30:16 +01006196/* Master function to enable/disable CRTC and corresponding power wells */
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006197int intel_crtc_control(struct drm_crtc *crtc, bool enable)
Daniel Vetter976f8a22012-07-08 22:34:21 +02006198{
6199 struct drm_device *dev = crtc->dev;
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006200 struct drm_mode_config *config = &dev->mode_config;
6201 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006203 struct intel_crtc_state *pipe_config;
6204 struct drm_atomic_state *state;
6205 int ret;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006206
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006207 if (enable == intel_crtc->active)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006208 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006209
6210 if (enable && !crtc->state->enable)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006211 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006212
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006213 /* this function should be called with drm_modeset_lock_all for now */
6214 if (WARN_ON(!ctx))
6215 return -EIO;
6216 lockdep_assert_held(&ctx->ww_ctx);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006217
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006218 state = drm_atomic_state_alloc(dev);
6219 if (WARN_ON(!state))
6220 return -ENOMEM;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006221
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006222 state->acquire_ctx = ctx;
6223 state->allow_modeset = true;
6224
6225 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6226 if (IS_ERR(pipe_config)) {
6227 ret = PTR_ERR(pipe_config);
6228 goto err;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006229 }
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006230 pipe_config->base.active = enable;
6231
6232 ret = intel_set_mode(state);
6233 if (!ret)
6234 return ret;
6235
6236err:
6237 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6238 drm_atomic_state_free(state);
6239 return ret;
Borun Fub04c5bd2014-07-12 10:02:27 +05306240}
6241
6242/**
6243 * Sets the power management mode of the pipe and plane.
6244 */
6245void intel_crtc_update_dpms(struct drm_crtc *crtc)
6246{
6247 struct drm_device *dev = crtc->dev;
6248 struct intel_encoder *intel_encoder;
6249 bool enable = false;
6250
6251 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6252 enable |= intel_encoder->connectors_active;
6253
6254 intel_crtc_control(crtc, enable);
Chris Wilsoncdd59982010-09-08 16:30:16 +01006255}
6256
Chris Wilsonea5b2132010-08-04 13:50:23 +01006257void intel_encoder_destroy(struct drm_encoder *encoder)
6258{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006259 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006260
Chris Wilsonea5b2132010-08-04 13:50:23 +01006261 drm_encoder_cleanup(encoder);
6262 kfree(intel_encoder);
6263}
6264
Damien Lespiau92373292013-08-08 22:28:57 +01006265/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006266 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6267 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006268static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006269{
6270 if (mode == DRM_MODE_DPMS_ON) {
6271 encoder->connectors_active = true;
6272
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006273 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006274 } else {
6275 encoder->connectors_active = false;
6276
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006277 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006278 }
6279}
6280
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006281/* Cross check the actual hw state with our own modeset state tracking (and it's
6282 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006283static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006284{
6285 if (connector->get_hw_state(connector)) {
6286 struct intel_encoder *encoder = connector->encoder;
6287 struct drm_crtc *crtc;
6288 bool encoder_enabled;
6289 enum pipe pipe;
6290
6291 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6292 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006293 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006294
Dave Airlie0e32b392014-05-02 14:02:48 +10006295 /* there is no real hw state for MST connectors */
6296 if (connector->mst_port)
6297 return;
6298
Rob Clarke2c719b2014-12-15 13:56:32 -05006299 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006300 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006301 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006302 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006303
Dave Airlie36cd7442014-05-02 13:44:18 +10006304 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006305 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006306 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006307
Dave Airlie36cd7442014-05-02 13:44:18 +10006308 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006309 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6310 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006311 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006312
Dave Airlie36cd7442014-05-02 13:44:18 +10006313 crtc = encoder->base.crtc;
6314
Matt Roper83d65732015-02-25 13:12:16 -08006315 I915_STATE_WARN(!crtc->state->enable,
6316 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006317 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6318 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006319 "encoder active on the wrong pipe\n");
6320 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006321 }
6322}
6323
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006324int intel_connector_init(struct intel_connector *connector)
6325{
6326 struct drm_connector_state *connector_state;
6327
6328 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6329 if (!connector_state)
6330 return -ENOMEM;
6331
6332 connector->base.state = connector_state;
6333 return 0;
6334}
6335
6336struct intel_connector *intel_connector_alloc(void)
6337{
6338 struct intel_connector *connector;
6339
6340 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6341 if (!connector)
6342 return NULL;
6343
6344 if (intel_connector_init(connector) < 0) {
6345 kfree(connector);
6346 return NULL;
6347 }
6348
6349 return connector;
6350}
6351
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006352/* Even simpler default implementation, if there's really no special case to
6353 * consider. */
6354void intel_connector_dpms(struct drm_connector *connector, int mode)
6355{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006356 /* All the simple cases only support two dpms states. */
6357 if (mode != DRM_MODE_DPMS_ON)
6358 mode = DRM_MODE_DPMS_OFF;
6359
6360 if (mode == connector->dpms)
6361 return;
6362
6363 connector->dpms = mode;
6364
6365 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01006366 if (connector->encoder)
6367 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006368
Daniel Vetterb9805142012-08-31 17:37:33 +02006369 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006370}
6371
Daniel Vetterf0947c32012-07-02 13:10:34 +02006372/* Simple connector->get_hw_state implementation for encoders that support only
6373 * one connector and no cloning and hence the encoder state determines the state
6374 * of the connector. */
6375bool intel_connector_get_hw_state(struct intel_connector *connector)
6376{
Daniel Vetter24929352012-07-02 20:28:59 +02006377 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006378 struct intel_encoder *encoder = connector->encoder;
6379
6380 return encoder->get_hw_state(encoder, &pipe);
6381}
6382
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006383static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006384{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006385 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6386 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006387
6388 return 0;
6389}
6390
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006391static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006392 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006393{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006394 struct drm_atomic_state *state = pipe_config->base.state;
6395 struct intel_crtc *other_crtc;
6396 struct intel_crtc_state *other_crtc_state;
6397
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006398 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6399 pipe_name(pipe), pipe_config->fdi_lanes);
6400 if (pipe_config->fdi_lanes > 4) {
6401 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6402 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006403 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006404 }
6405
Paulo Zanonibafb6552013-11-02 21:07:44 -07006406 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006407 if (pipe_config->fdi_lanes > 2) {
6408 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6409 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006410 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006411 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006412 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006413 }
6414 }
6415
6416 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006417 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006418
6419 /* Ivybridge 3 pipe is really complicated */
6420 switch (pipe) {
6421 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006422 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006423 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006424 if (pipe_config->fdi_lanes <= 2)
6425 return 0;
6426
6427 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6428 other_crtc_state =
6429 intel_atomic_get_crtc_state(state, other_crtc);
6430 if (IS_ERR(other_crtc_state))
6431 return PTR_ERR(other_crtc_state);
6432
6433 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006434 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6435 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006436 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006437 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006438 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006439 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006440 if (pipe_config->fdi_lanes > 2) {
6441 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6442 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006443 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006444 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006445
6446 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6447 other_crtc_state =
6448 intel_atomic_get_crtc_state(state, other_crtc);
6449 if (IS_ERR(other_crtc_state))
6450 return PTR_ERR(other_crtc_state);
6451
6452 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006453 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006454 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006455 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006456 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006457 default:
6458 BUG();
6459 }
6460}
6461
Daniel Vettere29c22c2013-02-21 00:00:16 +01006462#define RETRY 1
6463static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006464 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006465{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006466 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006467 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006468 int lane, link_bw, fdi_dotclock, ret;
6469 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006470
Daniel Vettere29c22c2013-02-21 00:00:16 +01006471retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006472 /* FDI is a binary signal running at ~2.7GHz, encoding
6473 * each output octet as 10 bits. The actual frequency
6474 * is stored as a divider into a 100MHz clock, and the
6475 * mode pixel clock is stored in units of 1KHz.
6476 * Hence the bw of each lane in terms of the mode signal
6477 * is:
6478 */
6479 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6480
Damien Lespiau241bfc32013-09-25 16:45:37 +01006481 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006482
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006483 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006484 pipe_config->pipe_bpp);
6485
6486 pipe_config->fdi_lanes = lane;
6487
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006488 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006489 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006490
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006491 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6492 intel_crtc->pipe, pipe_config);
6493 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006494 pipe_config->pipe_bpp -= 2*3;
6495 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6496 pipe_config->pipe_bpp);
6497 needs_recompute = true;
6498 pipe_config->bw_constrained = true;
6499
6500 goto retry;
6501 }
6502
6503 if (needs_recompute)
6504 return RETRY;
6505
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006506 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006507}
6508
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006509static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6510 struct intel_crtc_state *pipe_config)
6511{
6512 if (pipe_config->pipe_bpp > 24)
6513 return false;
6514
6515 /* HSW can handle pixel rate up to cdclk? */
6516 if (IS_HASWELL(dev_priv->dev))
6517 return true;
6518
6519 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006520 * We compare against max which means we must take
6521 * the increased cdclk requirement into account when
6522 * calculating the new cdclk.
6523 *
6524 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006525 */
6526 return ilk_pipe_pixel_rate(pipe_config) <=
6527 dev_priv->max_cdclk_freq * 95 / 100;
6528}
6529
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006530static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006531 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006532{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006533 struct drm_device *dev = crtc->base.dev;
6534 struct drm_i915_private *dev_priv = dev->dev_private;
6535
Jani Nikulad330a952014-01-21 11:24:25 +02006536 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006537 hsw_crtc_supports_ips(crtc) &&
6538 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006539}
6540
Daniel Vettera43f6e02013-06-07 23:10:32 +02006541static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006542 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006543{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006544 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006545 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006546 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006547
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006548 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006549 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006550 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006551
6552 /*
6553 * Enable pixel doubling when the dot clock
6554 * is > 90% of the (display) core speed.
6555 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006556 * GDG double wide on either pipe,
6557 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006558 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006559 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006560 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006561 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006562 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006563 }
6564
Damien Lespiau241bfc32013-09-25 16:45:37 +01006565 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006566 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006567 }
Chris Wilson89749352010-09-12 18:25:19 +01006568
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006569 /*
6570 * Pipe horizontal size must be even in:
6571 * - DVO ganged mode
6572 * - LVDS dual channel mode
6573 * - Double wide pipe
6574 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006575 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006576 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6577 pipe_config->pipe_src_w &= ~1;
6578
Damien Lespiau8693a822013-05-03 18:48:11 +01006579 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6580 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006581 */
6582 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6583 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006584 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006585
Damien Lespiauf5adf942013-06-24 18:29:34 +01006586 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006587 hsw_compute_ips_config(crtc, pipe_config);
6588
Daniel Vetter877d48d2013-04-19 11:24:43 +02006589 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006590 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006591
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006592 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006593}
6594
Ville Syrjälä1652d192015-03-31 14:12:01 +03006595static int skylake_get_display_clock_speed(struct drm_device *dev)
6596{
6597 struct drm_i915_private *dev_priv = to_i915(dev);
6598 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6599 uint32_t cdctl = I915_READ(CDCLK_CTL);
6600 uint32_t linkrate;
6601
Damien Lespiau414355a2015-06-04 18:21:31 +01006602 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006603 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006604
6605 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6606 return 540000;
6607
6608 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006609 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006610
Damien Lespiau71cd8422015-04-30 16:39:17 +01006611 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6612 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006613 /* vco 8640 */
6614 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6615 case CDCLK_FREQ_450_432:
6616 return 432000;
6617 case CDCLK_FREQ_337_308:
6618 return 308570;
6619 case CDCLK_FREQ_675_617:
6620 return 617140;
6621 default:
6622 WARN(1, "Unknown cd freq selection\n");
6623 }
6624 } else {
6625 /* vco 8100 */
6626 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6627 case CDCLK_FREQ_450_432:
6628 return 450000;
6629 case CDCLK_FREQ_337_308:
6630 return 337500;
6631 case CDCLK_FREQ_675_617:
6632 return 675000;
6633 default:
6634 WARN(1, "Unknown cd freq selection\n");
6635 }
6636 }
6637
6638 /* error case, do as if DPLL0 isn't enabled */
6639 return 24000;
6640}
6641
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006642static int broxton_get_display_clock_speed(struct drm_device *dev)
6643{
6644 struct drm_i915_private *dev_priv = to_i915(dev);
6645 uint32_t cdctl = I915_READ(CDCLK_CTL);
6646 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6647 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6648 int cdclk;
6649
6650 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6651 return 19200;
6652
6653 cdclk = 19200 * pll_ratio / 2;
6654
6655 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6656 case BXT_CDCLK_CD2X_DIV_SEL_1:
6657 return cdclk; /* 576MHz or 624MHz */
6658 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6659 return cdclk * 2 / 3; /* 384MHz */
6660 case BXT_CDCLK_CD2X_DIV_SEL_2:
6661 return cdclk / 2; /* 288MHz */
6662 case BXT_CDCLK_CD2X_DIV_SEL_4:
6663 return cdclk / 4; /* 144MHz */
6664 }
6665
6666 /* error case, do as if DE PLL isn't enabled */
6667 return 19200;
6668}
6669
Ville Syrjälä1652d192015-03-31 14:12:01 +03006670static int broadwell_get_display_clock_speed(struct drm_device *dev)
6671{
6672 struct drm_i915_private *dev_priv = dev->dev_private;
6673 uint32_t lcpll = I915_READ(LCPLL_CTL);
6674 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6675
6676 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6677 return 800000;
6678 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6679 return 450000;
6680 else if (freq == LCPLL_CLK_FREQ_450)
6681 return 450000;
6682 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6683 return 540000;
6684 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6685 return 337500;
6686 else
6687 return 675000;
6688}
6689
6690static int haswell_get_display_clock_speed(struct drm_device *dev)
6691{
6692 struct drm_i915_private *dev_priv = dev->dev_private;
6693 uint32_t lcpll = I915_READ(LCPLL_CTL);
6694 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6695
6696 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6697 return 800000;
6698 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6699 return 450000;
6700 else if (freq == LCPLL_CLK_FREQ_450)
6701 return 450000;
6702 else if (IS_HSW_ULT(dev))
6703 return 337500;
6704 else
6705 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006706}
6707
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006708static int valleyview_get_display_clock_speed(struct drm_device *dev)
6709{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006710 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006711 u32 val;
6712 int divider;
6713
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006714 if (dev_priv->hpll_freq == 0)
6715 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6716
Ville Syrjäläa5805162015-05-26 20:42:30 +03006717 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006718 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006719 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006720
6721 divider = val & DISPLAY_FREQUENCY_VALUES;
6722
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006723 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6724 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6725 "cdclk change in progress\n");
6726
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006727 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006728}
6729
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006730static int ilk_get_display_clock_speed(struct drm_device *dev)
6731{
6732 return 450000;
6733}
6734
Jesse Barnese70236a2009-09-21 10:42:27 -07006735static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006736{
Jesse Barnese70236a2009-09-21 10:42:27 -07006737 return 400000;
6738}
Jesse Barnes79e53942008-11-07 14:24:08 -08006739
Jesse Barnese70236a2009-09-21 10:42:27 -07006740static int i915_get_display_clock_speed(struct drm_device *dev)
6741{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006742 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006743}
Jesse Barnes79e53942008-11-07 14:24:08 -08006744
Jesse Barnese70236a2009-09-21 10:42:27 -07006745static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6746{
6747 return 200000;
6748}
Jesse Barnes79e53942008-11-07 14:24:08 -08006749
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006750static int pnv_get_display_clock_speed(struct drm_device *dev)
6751{
6752 u16 gcfgc = 0;
6753
6754 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6755
6756 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6757 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006758 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006759 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006760 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006761 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006762 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006763 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6764 return 200000;
6765 default:
6766 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6767 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006768 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006769 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006770 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006771 }
6772}
6773
Jesse Barnese70236a2009-09-21 10:42:27 -07006774static int i915gm_get_display_clock_speed(struct drm_device *dev)
6775{
6776 u16 gcfgc = 0;
6777
6778 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6779
6780 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006781 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006782 else {
6783 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6784 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006785 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006786 default:
6787 case GC_DISPLAY_CLOCK_190_200_MHZ:
6788 return 190000;
6789 }
6790 }
6791}
Jesse Barnes79e53942008-11-07 14:24:08 -08006792
Jesse Barnese70236a2009-09-21 10:42:27 -07006793static int i865_get_display_clock_speed(struct drm_device *dev)
6794{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006795 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006796}
6797
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006798static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006799{
6800 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006801
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006802 /*
6803 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6804 * encoding is different :(
6805 * FIXME is this the right way to detect 852GM/852GMV?
6806 */
6807 if (dev->pdev->revision == 0x1)
6808 return 133333;
6809
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006810 pci_bus_read_config_word(dev->pdev->bus,
6811 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6812
Jesse Barnese70236a2009-09-21 10:42:27 -07006813 /* Assume that the hardware is in the high speed state. This
6814 * should be the default.
6815 */
6816 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6817 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006818 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006819 case GC_CLOCK_100_200:
6820 return 200000;
6821 case GC_CLOCK_166_250:
6822 return 250000;
6823 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006824 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006825 case GC_CLOCK_133_266:
6826 case GC_CLOCK_133_266_2:
6827 case GC_CLOCK_166_266:
6828 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006829 }
6830
6831 /* Shouldn't happen */
6832 return 0;
6833}
6834
6835static int i830_get_display_clock_speed(struct drm_device *dev)
6836{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006837 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006838}
6839
Ville Syrjälä34edce22015-05-22 11:22:33 +03006840static unsigned int intel_hpll_vco(struct drm_device *dev)
6841{
6842 struct drm_i915_private *dev_priv = dev->dev_private;
6843 static const unsigned int blb_vco[8] = {
6844 [0] = 3200000,
6845 [1] = 4000000,
6846 [2] = 5333333,
6847 [3] = 4800000,
6848 [4] = 6400000,
6849 };
6850 static const unsigned int pnv_vco[8] = {
6851 [0] = 3200000,
6852 [1] = 4000000,
6853 [2] = 5333333,
6854 [3] = 4800000,
6855 [4] = 2666667,
6856 };
6857 static const unsigned int cl_vco[8] = {
6858 [0] = 3200000,
6859 [1] = 4000000,
6860 [2] = 5333333,
6861 [3] = 6400000,
6862 [4] = 3333333,
6863 [5] = 3566667,
6864 [6] = 4266667,
6865 };
6866 static const unsigned int elk_vco[8] = {
6867 [0] = 3200000,
6868 [1] = 4000000,
6869 [2] = 5333333,
6870 [3] = 4800000,
6871 };
6872 static const unsigned int ctg_vco[8] = {
6873 [0] = 3200000,
6874 [1] = 4000000,
6875 [2] = 5333333,
6876 [3] = 6400000,
6877 [4] = 2666667,
6878 [5] = 4266667,
6879 };
6880 const unsigned int *vco_table;
6881 unsigned int vco;
6882 uint8_t tmp = 0;
6883
6884 /* FIXME other chipsets? */
6885 if (IS_GM45(dev))
6886 vco_table = ctg_vco;
6887 else if (IS_G4X(dev))
6888 vco_table = elk_vco;
6889 else if (IS_CRESTLINE(dev))
6890 vco_table = cl_vco;
6891 else if (IS_PINEVIEW(dev))
6892 vco_table = pnv_vco;
6893 else if (IS_G33(dev))
6894 vco_table = blb_vco;
6895 else
6896 return 0;
6897
6898 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6899
6900 vco = vco_table[tmp & 0x7];
6901 if (vco == 0)
6902 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6903 else
6904 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6905
6906 return vco;
6907}
6908
6909static int gm45_get_display_clock_speed(struct drm_device *dev)
6910{
6911 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6912 uint16_t tmp = 0;
6913
6914 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6915
6916 cdclk_sel = (tmp >> 12) & 0x1;
6917
6918 switch (vco) {
6919 case 2666667:
6920 case 4000000:
6921 case 5333333:
6922 return cdclk_sel ? 333333 : 222222;
6923 case 3200000:
6924 return cdclk_sel ? 320000 : 228571;
6925 default:
6926 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6927 return 222222;
6928 }
6929}
6930
6931static int i965gm_get_display_clock_speed(struct drm_device *dev)
6932{
6933 static const uint8_t div_3200[] = { 16, 10, 8 };
6934 static const uint8_t div_4000[] = { 20, 12, 10 };
6935 static const uint8_t div_5333[] = { 24, 16, 14 };
6936 const uint8_t *div_table;
6937 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6938 uint16_t tmp = 0;
6939
6940 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6941
6942 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6943
6944 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6945 goto fail;
6946
6947 switch (vco) {
6948 case 3200000:
6949 div_table = div_3200;
6950 break;
6951 case 4000000:
6952 div_table = div_4000;
6953 break;
6954 case 5333333:
6955 div_table = div_5333;
6956 break;
6957 default:
6958 goto fail;
6959 }
6960
6961 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6962
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006963fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006964 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6965 return 200000;
6966}
6967
6968static int g33_get_display_clock_speed(struct drm_device *dev)
6969{
6970 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6971 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6972 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6973 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6974 const uint8_t *div_table;
6975 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6976 uint16_t tmp = 0;
6977
6978 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6979
6980 cdclk_sel = (tmp >> 4) & 0x7;
6981
6982 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6983 goto fail;
6984
6985 switch (vco) {
6986 case 3200000:
6987 div_table = div_3200;
6988 break;
6989 case 4000000:
6990 div_table = div_4000;
6991 break;
6992 case 4800000:
6993 div_table = div_4800;
6994 break;
6995 case 5333333:
6996 div_table = div_5333;
6997 break;
6998 default:
6999 goto fail;
7000 }
7001
7002 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7003
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007004fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007005 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7006 return 190476;
7007}
7008
Zhenyu Wang2c072452009-06-05 15:38:42 +08007009static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007010intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007011{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007012 while (*num > DATA_LINK_M_N_MASK ||
7013 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007014 *num >>= 1;
7015 *den >>= 1;
7016 }
7017}
7018
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007019static void compute_m_n(unsigned int m, unsigned int n,
7020 uint32_t *ret_m, uint32_t *ret_n)
7021{
7022 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7023 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7024 intel_reduce_m_n_ratio(ret_m, ret_n);
7025}
7026
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007027void
7028intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7029 int pixel_clock, int link_clock,
7030 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007031{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007032 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007033
7034 compute_m_n(bits_per_pixel * pixel_clock,
7035 link_clock * nlanes * 8,
7036 &m_n->gmch_m, &m_n->gmch_n);
7037
7038 compute_m_n(pixel_clock, link_clock,
7039 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007040}
7041
Chris Wilsona7615032011-01-12 17:04:08 +00007042static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7043{
Jani Nikulad330a952014-01-21 11:24:25 +02007044 if (i915.panel_use_ssc >= 0)
7045 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007046 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007047 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007048}
7049
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007050static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7051 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007052{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007053 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007054 struct drm_i915_private *dev_priv = dev->dev_private;
7055 int refclk;
7056
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007057 WARN_ON(!crtc_state->base.state);
7058
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007059 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007060 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007061 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007062 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007063 refclk = dev_priv->vbt.lvds_ssc_freq;
7064 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007065 } else if (!IS_GEN2(dev)) {
7066 refclk = 96000;
7067 } else {
7068 refclk = 48000;
7069 }
7070
7071 return refclk;
7072}
7073
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007074static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007075{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007076 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007077}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007078
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007079static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7080{
7081 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007082}
7083
Daniel Vetterf47709a2013-03-28 10:42:02 +01007084static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007085 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007086 intel_clock_t *reduced_clock)
7087{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007088 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007089 u32 fp, fp2 = 0;
7090
7091 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007092 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007093 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007094 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007095 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007096 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007097 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007098 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007099 }
7100
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007101 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007102
Daniel Vetterf47709a2013-03-28 10:42:02 +01007103 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007104 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007105 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007106 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007107 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007108 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007109 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007110 }
7111}
7112
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007113static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7114 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007115{
7116 u32 reg_val;
7117
7118 /*
7119 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7120 * and set it to a reasonable value instead.
7121 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007122 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007123 reg_val &= 0xffffff00;
7124 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007125 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007126
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007127 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007128 reg_val &= 0x8cffffff;
7129 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007130 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007131
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007132 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007133 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007134 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007135
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007136 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007137 reg_val &= 0x00ffffff;
7138 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007139 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007140}
7141
Daniel Vetterb5518422013-05-03 11:49:48 +02007142static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7143 struct intel_link_m_n *m_n)
7144{
7145 struct drm_device *dev = crtc->base.dev;
7146 struct drm_i915_private *dev_priv = dev->dev_private;
7147 int pipe = crtc->pipe;
7148
Daniel Vettere3b95f12013-05-03 11:49:49 +02007149 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7150 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7151 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7152 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007153}
7154
7155static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007156 struct intel_link_m_n *m_n,
7157 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007158{
7159 struct drm_device *dev = crtc->base.dev;
7160 struct drm_i915_private *dev_priv = dev->dev_private;
7161 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007162 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007163
7164 if (INTEL_INFO(dev)->gen >= 5) {
7165 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7166 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7167 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7168 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007169 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7170 * for gen < 8) and if DRRS is supported (to make sure the
7171 * registers are not unnecessarily accessed).
7172 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307173 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007174 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007175 I915_WRITE(PIPE_DATA_M2(transcoder),
7176 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7177 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7178 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7179 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7180 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007181 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007182 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7183 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7184 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7185 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007186 }
7187}
7188
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307189void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007190{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307191 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7192
7193 if (m_n == M1_N1) {
7194 dp_m_n = &crtc->config->dp_m_n;
7195 dp_m2_n2 = &crtc->config->dp_m2_n2;
7196 } else if (m_n == M2_N2) {
7197
7198 /*
7199 * M2_N2 registers are not supported. Hence m2_n2 divider value
7200 * needs to be programmed into M1_N1.
7201 */
7202 dp_m_n = &crtc->config->dp_m2_n2;
7203 } else {
7204 DRM_ERROR("Unsupported divider value\n");
7205 return;
7206 }
7207
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007208 if (crtc->config->has_pch_encoder)
7209 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007210 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307211 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007212}
7213
Daniel Vetter251ac862015-06-18 10:30:24 +02007214static void vlv_compute_dpll(struct intel_crtc *crtc,
7215 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007216{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007217 u32 dpll, dpll_md;
7218
7219 /*
7220 * Enable DPIO clock input. We should never disable the reference
7221 * clock for pipe B, since VGA hotplug / manual detection depends
7222 * on it.
7223 */
7224 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7225 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7226 /* We should never disable this, set it here for state tracking */
7227 if (crtc->pipe == PIPE_B)
7228 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7229 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007230 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007231
Ville Syrjäläd288f652014-10-28 13:20:22 +02007232 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007233 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007234 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007235}
7236
Ville Syrjäläd288f652014-10-28 13:20:22 +02007237static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007238 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007239{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007240 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007241 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007242 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007243 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007244 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007245 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007246
Ville Syrjäläa5805162015-05-26 20:42:30 +03007247 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007248
Ville Syrjäläd288f652014-10-28 13:20:22 +02007249 bestn = pipe_config->dpll.n;
7250 bestm1 = pipe_config->dpll.m1;
7251 bestm2 = pipe_config->dpll.m2;
7252 bestp1 = pipe_config->dpll.p1;
7253 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007254
Jesse Barnes89b667f2013-04-18 14:51:36 -07007255 /* See eDP HDMI DPIO driver vbios notes doc */
7256
7257 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007258 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007259 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007260
7261 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007262 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007263
7264 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007265 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007266 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007267 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007268
7269 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007270 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007271
7272 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007273 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7274 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7275 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007276 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007277
7278 /*
7279 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7280 * but we don't support that).
7281 * Note: don't use the DAC post divider as it seems unstable.
7282 */
7283 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007284 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007285
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007286 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007287 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007288
Jesse Barnes89b667f2013-04-18 14:51:36 -07007289 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007290 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007291 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7292 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007293 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007294 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007295 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007297 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007298
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007299 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007300 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007301 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007302 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007303 0x0df40000);
7304 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007306 0x0df70000);
7307 } else { /* HDMI or VGA */
7308 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007309 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007310 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007311 0x0df70000);
7312 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007314 0x0df40000);
7315 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007316
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007317 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007318 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007319 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7320 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007321 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007322 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007323
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007324 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007325 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007326}
7327
Daniel Vetter251ac862015-06-18 10:30:24 +02007328static void chv_compute_dpll(struct intel_crtc *crtc,
7329 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007330{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007331 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007332 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7333 DPLL_VCO_ENABLE;
7334 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007335 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007336
Ville Syrjäläd288f652014-10-28 13:20:22 +02007337 pipe_config->dpll_hw_state.dpll_md =
7338 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007339}
7340
Ville Syrjäläd288f652014-10-28 13:20:22 +02007341static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007342 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007343{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007344 struct drm_device *dev = crtc->base.dev;
7345 struct drm_i915_private *dev_priv = dev->dev_private;
7346 int pipe = crtc->pipe;
7347 int dpll_reg = DPLL(crtc->pipe);
7348 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307349 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007350 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307351 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307352 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007353
Ville Syrjäläd288f652014-10-28 13:20:22 +02007354 bestn = pipe_config->dpll.n;
7355 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7356 bestm1 = pipe_config->dpll.m1;
7357 bestm2 = pipe_config->dpll.m2 >> 22;
7358 bestp1 = pipe_config->dpll.p1;
7359 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307360 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307361 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307362 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007363
7364 /*
7365 * Enable Refclk and SSC
7366 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007367 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007368 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007369
Ville Syrjäläa5805162015-05-26 20:42:30 +03007370 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007371
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007372 /* p1 and p2 divider */
7373 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7374 5 << DPIO_CHV_S1_DIV_SHIFT |
7375 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7376 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7377 1 << DPIO_CHV_K_DIV_SHIFT);
7378
7379 /* Feedback post-divider - m2 */
7380 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7381
7382 /* Feedback refclk divider - n and m1 */
7383 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7384 DPIO_CHV_M1_DIV_BY_2 |
7385 1 << DPIO_CHV_N_DIV_SHIFT);
7386
7387 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307388 if (bestm2_frac)
7389 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007390
7391 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307392 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7393 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7394 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7395 if (bestm2_frac)
7396 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7397 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007398
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307399 /* Program digital lock detect threshold */
7400 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7401 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7402 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7403 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7404 if (!bestm2_frac)
7405 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7406 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7407
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007408 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307409 if (vco == 5400000) {
7410 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7411 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7412 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7413 tribuf_calcntr = 0x9;
7414 } else if (vco <= 6200000) {
7415 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7416 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7417 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7418 tribuf_calcntr = 0x9;
7419 } else if (vco <= 6480000) {
7420 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7421 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7422 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7423 tribuf_calcntr = 0x8;
7424 } else {
7425 /* Not supported. Apply the same limits as in the max case */
7426 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7427 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7428 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7429 tribuf_calcntr = 0;
7430 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007431 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7432
Ville Syrjälä968040b2015-03-11 22:52:08 +02007433 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307434 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7435 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7436 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7437
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007438 /* AFC Recal */
7439 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7440 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7441 DPIO_AFC_RECAL);
7442
Ville Syrjäläa5805162015-05-26 20:42:30 +03007443 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007444}
7445
Ville Syrjäläd288f652014-10-28 13:20:22 +02007446/**
7447 * vlv_force_pll_on - forcibly enable just the PLL
7448 * @dev_priv: i915 private structure
7449 * @pipe: pipe PLL to enable
7450 * @dpll: PLL configuration
7451 *
7452 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7453 * in cases where we need the PLL enabled even when @pipe is not going to
7454 * be enabled.
7455 */
7456void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7457 const struct dpll *dpll)
7458{
7459 struct intel_crtc *crtc =
7460 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007461 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007462 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007463 .pixel_multiplier = 1,
7464 .dpll = *dpll,
7465 };
7466
7467 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007468 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007469 chv_prepare_pll(crtc, &pipe_config);
7470 chv_enable_pll(crtc, &pipe_config);
7471 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007472 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007473 vlv_prepare_pll(crtc, &pipe_config);
7474 vlv_enable_pll(crtc, &pipe_config);
7475 }
7476}
7477
7478/**
7479 * vlv_force_pll_off - forcibly disable just the PLL
7480 * @dev_priv: i915 private structure
7481 * @pipe: pipe PLL to disable
7482 *
7483 * Disable the PLL for @pipe. To be used in cases where we need
7484 * the PLL enabled even when @pipe is not going to be enabled.
7485 */
7486void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7487{
7488 if (IS_CHERRYVIEW(dev))
7489 chv_disable_pll(to_i915(dev), pipe);
7490 else
7491 vlv_disable_pll(to_i915(dev), pipe);
7492}
7493
Daniel Vetter251ac862015-06-18 10:30:24 +02007494static void i9xx_compute_dpll(struct intel_crtc *crtc,
7495 struct intel_crtc_state *crtc_state,
7496 intel_clock_t *reduced_clock,
7497 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007498{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007499 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007500 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007501 u32 dpll;
7502 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007503 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007504
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007505 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307506
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007507 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7508 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007509
7510 dpll = DPLL_VGA_MODE_DIS;
7511
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007512 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007513 dpll |= DPLLB_MODE_LVDS;
7514 else
7515 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007516
Daniel Vetteref1b4602013-06-01 17:17:04 +02007517 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007518 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007519 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007520 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007521
7522 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007523 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007524
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007525 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007526 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007527
7528 /* compute bitmask from p1 value */
7529 if (IS_PINEVIEW(dev))
7530 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7531 else {
7532 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7533 if (IS_G4X(dev) && reduced_clock)
7534 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7535 }
7536 switch (clock->p2) {
7537 case 5:
7538 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7539 break;
7540 case 7:
7541 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7542 break;
7543 case 10:
7544 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7545 break;
7546 case 14:
7547 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7548 break;
7549 }
7550 if (INTEL_INFO(dev)->gen >= 4)
7551 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7552
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007553 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007554 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007555 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007556 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7557 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7558 else
7559 dpll |= PLL_REF_INPUT_DREFCLK;
7560
7561 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007562 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007563
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007564 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007565 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007566 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007567 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007568 }
7569}
7570
Daniel Vetter251ac862015-06-18 10:30:24 +02007571static void i8xx_compute_dpll(struct intel_crtc *crtc,
7572 struct intel_crtc_state *crtc_state,
7573 intel_clock_t *reduced_clock,
7574 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007575{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007576 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007577 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007578 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007579 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007580
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007581 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307582
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007583 dpll = DPLL_VGA_MODE_DIS;
7584
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007585 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007586 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7587 } else {
7588 if (clock->p1 == 2)
7589 dpll |= PLL_P1_DIVIDE_BY_TWO;
7590 else
7591 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7592 if (clock->p2 == 4)
7593 dpll |= PLL_P2_DIVIDE_BY_4;
7594 }
7595
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007596 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007597 dpll |= DPLL_DVO_2X_MODE;
7598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007599 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007600 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7601 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7602 else
7603 dpll |= PLL_REF_INPUT_DREFCLK;
7604
7605 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007606 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007607}
7608
Daniel Vetter8a654f32013-06-01 17:16:22 +02007609static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007610{
7611 struct drm_device *dev = intel_crtc->base.dev;
7612 struct drm_i915_private *dev_priv = dev->dev_private;
7613 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007614 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007615 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007616 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007617 uint32_t crtc_vtotal, crtc_vblank_end;
7618 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007619
7620 /* We need to be careful not to changed the adjusted mode, for otherwise
7621 * the hw state checker will get angry at the mismatch. */
7622 crtc_vtotal = adjusted_mode->crtc_vtotal;
7623 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007624
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007625 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007626 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007627 crtc_vtotal -= 1;
7628 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007629
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007630 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007631 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7632 else
7633 vsyncshift = adjusted_mode->crtc_hsync_start -
7634 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007635 if (vsyncshift < 0)
7636 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007637 }
7638
7639 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007640 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007641
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007642 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007643 (adjusted_mode->crtc_hdisplay - 1) |
7644 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007645 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007646 (adjusted_mode->crtc_hblank_start - 1) |
7647 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007648 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007649 (adjusted_mode->crtc_hsync_start - 1) |
7650 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7651
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007652 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007653 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007654 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007655 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007656 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007657 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007658 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007659 (adjusted_mode->crtc_vsync_start - 1) |
7660 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7661
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007662 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7663 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7664 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7665 * bits. */
7666 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7667 (pipe == PIPE_B || pipe == PIPE_C))
7668 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7669
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007670 /* pipesrc controls the size that is scaled from, which should
7671 * always be the user's requested size.
7672 */
7673 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007674 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7675 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007676}
7677
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007678static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007679 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007680{
7681 struct drm_device *dev = crtc->base.dev;
7682 struct drm_i915_private *dev_priv = dev->dev_private;
7683 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7684 uint32_t tmp;
7685
7686 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007687 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7688 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007689 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007690 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7691 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007692 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007693 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7694 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007695
7696 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007697 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7698 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007699 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007700 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7701 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007702 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007703 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7704 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007705
7706 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007707 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7708 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7709 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007710 }
7711
7712 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007713 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7714 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7715
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007716 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7717 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007718}
7719
Daniel Vetterf6a83282014-02-11 15:28:57 -08007720void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007721 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007722{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007723 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7724 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7725 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7726 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007727
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007728 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7729 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7730 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7731 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007732
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007733 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007734
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007735 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7736 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007737}
7738
Daniel Vetter84b046f2013-02-19 18:48:54 +01007739static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7740{
7741 struct drm_device *dev = intel_crtc->base.dev;
7742 struct drm_i915_private *dev_priv = dev->dev_private;
7743 uint32_t pipeconf;
7744
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007745 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007746
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007747 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7748 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7749 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007750
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007751 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007752 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007753
Daniel Vetterff9ce462013-04-24 14:57:17 +02007754 /* only g4x and later have fancy bpc/dither controls */
7755 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007756 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007757 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007758 pipeconf |= PIPECONF_DITHER_EN |
7759 PIPECONF_DITHER_TYPE_SP;
7760
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007761 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007762 case 18:
7763 pipeconf |= PIPECONF_6BPC;
7764 break;
7765 case 24:
7766 pipeconf |= PIPECONF_8BPC;
7767 break;
7768 case 30:
7769 pipeconf |= PIPECONF_10BPC;
7770 break;
7771 default:
7772 /* Case prevented by intel_choose_pipe_bpp_dither. */
7773 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007774 }
7775 }
7776
7777 if (HAS_PIPE_CXSR(dev)) {
7778 if (intel_crtc->lowfreq_avail) {
7779 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7780 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7781 } else {
7782 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007783 }
7784 }
7785
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007786 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007787 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007788 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007789 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7790 else
7791 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7792 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007793 pipeconf |= PIPECONF_PROGRESSIVE;
7794
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007795 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007796 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007797
Daniel Vetter84b046f2013-02-19 18:48:54 +01007798 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7799 POSTING_READ(PIPECONF(intel_crtc->pipe));
7800}
7801
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007802static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7803 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007804{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007805 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007806 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007807 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007808 intel_clock_t clock;
7809 bool ok;
7810 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007811 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007812 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007813 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007814 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007815 struct drm_connector_state *connector_state;
7816 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007817
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007818 memset(&crtc_state->dpll_hw_state, 0,
7819 sizeof(crtc_state->dpll_hw_state));
7820
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007821 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007822 if (connector_state->crtc != &crtc->base)
7823 continue;
7824
7825 encoder = to_intel_encoder(connector_state->best_encoder);
7826
Chris Wilson5eddb702010-09-11 13:48:45 +01007827 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007828 case INTEL_OUTPUT_DSI:
7829 is_dsi = true;
7830 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007831 default:
7832 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007833 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007834
Eric Anholtc751ce42010-03-25 11:48:48 -07007835 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007836 }
7837
Jani Nikulaf2335332013-09-13 11:03:09 +03007838 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007839 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007840
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007841 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007842 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007843
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007844 /*
7845 * Returns a set of divisors for the desired target clock with
7846 * the given refclk, or FALSE. The returned values represent
7847 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7848 * 2) / p1 / p2.
7849 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007850 limit = intel_limit(crtc_state, refclk);
7851 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007852 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007853 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007854 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007855 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7856 return -EINVAL;
7857 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007858
Jani Nikulaf2335332013-09-13 11:03:09 +03007859 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007860 crtc_state->dpll.n = clock.n;
7861 crtc_state->dpll.m1 = clock.m1;
7862 crtc_state->dpll.m2 = clock.m2;
7863 crtc_state->dpll.p1 = clock.p1;
7864 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007865 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007866
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007867 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007868 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007869 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007870 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007871 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007872 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007873 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007874 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007875 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007876 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007877 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007878
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007879 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007880}
7881
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007882static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007883 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007884{
7885 struct drm_device *dev = crtc->base.dev;
7886 struct drm_i915_private *dev_priv = dev->dev_private;
7887 uint32_t tmp;
7888
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007889 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7890 return;
7891
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007892 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007893 if (!(tmp & PFIT_ENABLE))
7894 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007895
Daniel Vetter06922822013-07-11 13:35:40 +02007896 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007897 if (INTEL_INFO(dev)->gen < 4) {
7898 if (crtc->pipe != PIPE_B)
7899 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007900 } else {
7901 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7902 return;
7903 }
7904
Daniel Vetter06922822013-07-11 13:35:40 +02007905 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007906 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7907 if (INTEL_INFO(dev)->gen < 5)
7908 pipe_config->gmch_pfit.lvds_border_bits =
7909 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7910}
7911
Jesse Barnesacbec812013-09-20 11:29:32 -07007912static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007913 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007914{
7915 struct drm_device *dev = crtc->base.dev;
7916 struct drm_i915_private *dev_priv = dev->dev_private;
7917 int pipe = pipe_config->cpu_transcoder;
7918 intel_clock_t clock;
7919 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007920 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007921
Shobhit Kumarf573de52014-07-30 20:32:37 +05307922 /* In case of MIPI DPLL will not even be used */
7923 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7924 return;
7925
Ville Syrjäläa5805162015-05-26 20:42:30 +03007926 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007927 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007928 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007929
7930 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7931 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7932 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7933 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7934 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7935
Imre Deakdccbea32015-06-22 23:35:51 +03007936 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007937}
7938
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007939static void
7940i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7941 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007942{
7943 struct drm_device *dev = crtc->base.dev;
7944 struct drm_i915_private *dev_priv = dev->dev_private;
7945 u32 val, base, offset;
7946 int pipe = crtc->pipe, plane = crtc->plane;
7947 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007948 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007949 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007950 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007951
Damien Lespiau42a7b082015-02-05 19:35:13 +00007952 val = I915_READ(DSPCNTR(plane));
7953 if (!(val & DISPLAY_PLANE_ENABLE))
7954 return;
7955
Damien Lespiaud9806c92015-01-21 14:07:19 +00007956 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007957 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007958 DRM_DEBUG_KMS("failed to alloc fb\n");
7959 return;
7960 }
7961
Damien Lespiau1b842c82015-01-21 13:50:54 +00007962 fb = &intel_fb->base;
7963
Daniel Vetter18c52472015-02-10 17:16:09 +00007964 if (INTEL_INFO(dev)->gen >= 4) {
7965 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007966 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007967 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7968 }
7969 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007970
7971 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007972 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007973 fb->pixel_format = fourcc;
7974 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007975
7976 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007977 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007978 offset = I915_READ(DSPTILEOFF(plane));
7979 else
7980 offset = I915_READ(DSPLINOFF(plane));
7981 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7982 } else {
7983 base = I915_READ(DSPADDR(plane));
7984 }
7985 plane_config->base = base;
7986
7987 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007988 fb->width = ((val >> 16) & 0xfff) + 1;
7989 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007990
7991 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007992 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007993
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007994 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007995 fb->pixel_format,
7996 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007997
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007998 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007999
Damien Lespiau2844a922015-01-20 12:51:48 +00008000 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8001 pipe_name(pipe), plane, fb->width, fb->height,
8002 fb->bits_per_pixel, base, fb->pitches[0],
8003 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008004
Damien Lespiau2d140302015-02-05 17:22:18 +00008005 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008006}
8007
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008008static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008009 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008010{
8011 struct drm_device *dev = crtc->base.dev;
8012 struct drm_i915_private *dev_priv = dev->dev_private;
8013 int pipe = pipe_config->cpu_transcoder;
8014 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8015 intel_clock_t clock;
8016 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8017 int refclk = 100000;
8018
Ville Syrjäläa5805162015-05-26 20:42:30 +03008019 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008020 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8021 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8022 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8023 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008024 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008025
8026 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8027 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8028 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8029 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8030 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8031
Imre Deakdccbea32015-06-22 23:35:51 +03008032 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008033}
8034
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008035static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008036 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008037{
8038 struct drm_device *dev = crtc->base.dev;
8039 struct drm_i915_private *dev_priv = dev->dev_private;
8040 uint32_t tmp;
8041
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008042 if (!intel_display_power_is_enabled(dev_priv,
8043 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008044 return false;
8045
Daniel Vettere143a212013-07-04 12:01:15 +02008046 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008047 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008048
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008049 tmp = I915_READ(PIPECONF(crtc->pipe));
8050 if (!(tmp & PIPECONF_ENABLE))
8051 return false;
8052
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008053 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8054 switch (tmp & PIPECONF_BPC_MASK) {
8055 case PIPECONF_6BPC:
8056 pipe_config->pipe_bpp = 18;
8057 break;
8058 case PIPECONF_8BPC:
8059 pipe_config->pipe_bpp = 24;
8060 break;
8061 case PIPECONF_10BPC:
8062 pipe_config->pipe_bpp = 30;
8063 break;
8064 default:
8065 break;
8066 }
8067 }
8068
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008069 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8070 pipe_config->limited_color_range = true;
8071
Ville Syrjälä282740f2013-09-04 18:30:03 +03008072 if (INTEL_INFO(dev)->gen < 4)
8073 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8074
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008075 intel_get_pipe_timings(crtc, pipe_config);
8076
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008077 i9xx_get_pfit_config(crtc, pipe_config);
8078
Daniel Vetter6c49f242013-06-06 12:45:25 +02008079 if (INTEL_INFO(dev)->gen >= 4) {
8080 tmp = I915_READ(DPLL_MD(crtc->pipe));
8081 pipe_config->pixel_multiplier =
8082 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8083 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008084 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008085 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8086 tmp = I915_READ(DPLL(crtc->pipe));
8087 pipe_config->pixel_multiplier =
8088 ((tmp & SDVO_MULTIPLIER_MASK)
8089 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8090 } else {
8091 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8092 * port and will be fixed up in the encoder->get_config
8093 * function. */
8094 pipe_config->pixel_multiplier = 1;
8095 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008096 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8097 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008098 /*
8099 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8100 * on 830. Filter it out here so that we don't
8101 * report errors due to that.
8102 */
8103 if (IS_I830(dev))
8104 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8105
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008106 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8107 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008108 } else {
8109 /* Mask out read-only status bits. */
8110 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8111 DPLL_PORTC_READY_MASK |
8112 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008113 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008114
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008115 if (IS_CHERRYVIEW(dev))
8116 chv_crtc_clock_get(crtc, pipe_config);
8117 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008118 vlv_crtc_clock_get(crtc, pipe_config);
8119 else
8120 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008121
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008122 return true;
8123}
8124
Paulo Zanonidde86e22012-12-01 12:04:25 -02008125static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008126{
8127 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008128 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008129 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008130 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008131 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008132 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008133 bool has_ck505 = false;
8134 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008135
8136 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008137 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008138 switch (encoder->type) {
8139 case INTEL_OUTPUT_LVDS:
8140 has_panel = true;
8141 has_lvds = true;
8142 break;
8143 case INTEL_OUTPUT_EDP:
8144 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008145 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008146 has_cpu_edp = true;
8147 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008148 default:
8149 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008150 }
8151 }
8152
Keith Packard99eb6a02011-09-26 14:29:12 -07008153 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008154 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008155 can_ssc = has_ck505;
8156 } else {
8157 has_ck505 = false;
8158 can_ssc = true;
8159 }
8160
Imre Deak2de69052013-05-08 13:14:04 +03008161 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8162 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008163
8164 /* Ironlake: try to setup display ref clock before DPLL
8165 * enabling. This is only under driver's control after
8166 * PCH B stepping, previous chipset stepping should be
8167 * ignoring this setting.
8168 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008169 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008170
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008171 /* As we must carefully and slowly disable/enable each source in turn,
8172 * compute the final state we want first and check if we need to
8173 * make any changes at all.
8174 */
8175 final = val;
8176 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008177 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008178 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008179 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008180 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8181
8182 final &= ~DREF_SSC_SOURCE_MASK;
8183 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8184 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008185
Keith Packard199e5d72011-09-22 12:01:57 -07008186 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008187 final |= DREF_SSC_SOURCE_ENABLE;
8188
8189 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8190 final |= DREF_SSC1_ENABLE;
8191
8192 if (has_cpu_edp) {
8193 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8194 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8195 else
8196 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8197 } else
8198 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8199 } else {
8200 final |= DREF_SSC_SOURCE_DISABLE;
8201 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8202 }
8203
8204 if (final == val)
8205 return;
8206
8207 /* Always enable nonspread source */
8208 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8209
8210 if (has_ck505)
8211 val |= DREF_NONSPREAD_CK505_ENABLE;
8212 else
8213 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8214
8215 if (has_panel) {
8216 val &= ~DREF_SSC_SOURCE_MASK;
8217 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008218
Keith Packard199e5d72011-09-22 12:01:57 -07008219 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008220 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008221 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008222 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008223 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008224 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008225
8226 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008227 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008228 POSTING_READ(PCH_DREF_CONTROL);
8229 udelay(200);
8230
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008231 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008232
8233 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008234 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008235 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008236 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008237 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008238 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008239 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008240 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008241 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008242
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008243 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008244 POSTING_READ(PCH_DREF_CONTROL);
8245 udelay(200);
8246 } else {
8247 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8248
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008249 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008250
8251 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008253
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008254 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008255 POSTING_READ(PCH_DREF_CONTROL);
8256 udelay(200);
8257
8258 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008259 val &= ~DREF_SSC_SOURCE_MASK;
8260 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008261
8262 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008263 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008264
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008265 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008266 POSTING_READ(PCH_DREF_CONTROL);
8267 udelay(200);
8268 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008269
8270 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008271}
8272
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008273static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008274{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008275 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008276
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008277 tmp = I915_READ(SOUTH_CHICKEN2);
8278 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8279 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008280
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008281 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8282 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8283 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008284
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008285 tmp = I915_READ(SOUTH_CHICKEN2);
8286 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8287 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008288
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008289 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8290 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8291 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008292}
8293
8294/* WaMPhyProgramming:hsw */
8295static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8296{
8297 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008298
8299 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8300 tmp &= ~(0xFF << 24);
8301 tmp |= (0x12 << 24);
8302 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8303
Paulo Zanonidde86e22012-12-01 12:04:25 -02008304 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8305 tmp |= (1 << 11);
8306 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8307
8308 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8309 tmp |= (1 << 11);
8310 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8311
Paulo Zanonidde86e22012-12-01 12:04:25 -02008312 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8313 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8314 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8315
8316 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8317 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8318 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8319
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008320 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8321 tmp &= ~(7 << 13);
8322 tmp |= (5 << 13);
8323 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008324
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008325 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8326 tmp &= ~(7 << 13);
8327 tmp |= (5 << 13);
8328 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008329
8330 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8331 tmp &= ~0xFF;
8332 tmp |= 0x1C;
8333 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8334
8335 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8336 tmp &= ~0xFF;
8337 tmp |= 0x1C;
8338 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8339
8340 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8341 tmp &= ~(0xFF << 16);
8342 tmp |= (0x1C << 16);
8343 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8344
8345 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8346 tmp &= ~(0xFF << 16);
8347 tmp |= (0x1C << 16);
8348 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8349
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008350 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8351 tmp |= (1 << 27);
8352 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008353
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008354 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8355 tmp |= (1 << 27);
8356 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008357
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008358 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8359 tmp &= ~(0xF << 28);
8360 tmp |= (4 << 28);
8361 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008362
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008363 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8364 tmp &= ~(0xF << 28);
8365 tmp |= (4 << 28);
8366 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008367}
8368
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008369/* Implements 3 different sequences from BSpec chapter "Display iCLK
8370 * Programming" based on the parameters passed:
8371 * - Sequence to enable CLKOUT_DP
8372 * - Sequence to enable CLKOUT_DP without spread
8373 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8374 */
8375static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8376 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008377{
8378 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008379 uint32_t reg, tmp;
8380
8381 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8382 with_spread = true;
8383 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8384 with_fdi, "LP PCH doesn't have FDI\n"))
8385 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008386
Ville Syrjäläa5805162015-05-26 20:42:30 +03008387 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008388
8389 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8390 tmp &= ~SBI_SSCCTL_DISABLE;
8391 tmp |= SBI_SSCCTL_PATHALT;
8392 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8393
8394 udelay(24);
8395
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008396 if (with_spread) {
8397 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8398 tmp &= ~SBI_SSCCTL_PATHALT;
8399 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008400
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008401 if (with_fdi) {
8402 lpt_reset_fdi_mphy(dev_priv);
8403 lpt_program_fdi_mphy(dev_priv);
8404 }
8405 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008406
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008407 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8408 SBI_GEN0 : SBI_DBUFF0;
8409 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8410 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8411 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008412
Ville Syrjäläa5805162015-05-26 20:42:30 +03008413 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008414}
8415
Paulo Zanoni47701c32013-07-23 11:19:25 -03008416/* Sequence to disable CLKOUT_DP */
8417static void lpt_disable_clkout_dp(struct drm_device *dev)
8418{
8419 struct drm_i915_private *dev_priv = dev->dev_private;
8420 uint32_t reg, tmp;
8421
Ville Syrjäläa5805162015-05-26 20:42:30 +03008422 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008423
8424 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8425 SBI_GEN0 : SBI_DBUFF0;
8426 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8427 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8428 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8429
8430 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8431 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8432 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8433 tmp |= SBI_SSCCTL_PATHALT;
8434 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8435 udelay(32);
8436 }
8437 tmp |= SBI_SSCCTL_DISABLE;
8438 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8439 }
8440
Ville Syrjäläa5805162015-05-26 20:42:30 +03008441 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008442}
8443
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008444static void lpt_init_pch_refclk(struct drm_device *dev)
8445{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008446 struct intel_encoder *encoder;
8447 bool has_vga = false;
8448
Damien Lespiaub2784e12014-08-05 11:29:37 +01008449 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008450 switch (encoder->type) {
8451 case INTEL_OUTPUT_ANALOG:
8452 has_vga = true;
8453 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008454 default:
8455 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008456 }
8457 }
8458
Paulo Zanoni47701c32013-07-23 11:19:25 -03008459 if (has_vga)
8460 lpt_enable_clkout_dp(dev, true, true);
8461 else
8462 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008463}
8464
Paulo Zanonidde86e22012-12-01 12:04:25 -02008465/*
8466 * Initialize reference clocks when the driver loads
8467 */
8468void intel_init_pch_refclk(struct drm_device *dev)
8469{
8470 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8471 ironlake_init_pch_refclk(dev);
8472 else if (HAS_PCH_LPT(dev))
8473 lpt_init_pch_refclk(dev);
8474}
8475
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008476static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008477{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008478 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008479 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008480 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008481 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008482 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008483 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008484 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008485 bool is_lvds = false;
8486
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008487 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008488 if (connector_state->crtc != crtc_state->base.crtc)
8489 continue;
8490
8491 encoder = to_intel_encoder(connector_state->best_encoder);
8492
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008493 switch (encoder->type) {
8494 case INTEL_OUTPUT_LVDS:
8495 is_lvds = true;
8496 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008497 default:
8498 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008499 }
8500 num_connectors++;
8501 }
8502
8503 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008504 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008505 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008506 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008507 }
8508
8509 return 120000;
8510}
8511
Daniel Vetter6ff93602013-04-19 11:24:36 +02008512static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008513{
8514 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8516 int pipe = intel_crtc->pipe;
8517 uint32_t val;
8518
Daniel Vetter78114072013-06-13 00:54:57 +02008519 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008520
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008521 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008522 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008523 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008524 break;
8525 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008526 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008527 break;
8528 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008529 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008530 break;
8531 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008532 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008533 break;
8534 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008535 /* Case prevented by intel_choose_pipe_bpp_dither. */
8536 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008537 }
8538
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008539 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008540 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8541
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008542 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008543 val |= PIPECONF_INTERLACED_ILK;
8544 else
8545 val |= PIPECONF_PROGRESSIVE;
8546
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008547 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008548 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008549
Paulo Zanonic8203562012-09-12 10:06:29 -03008550 I915_WRITE(PIPECONF(pipe), val);
8551 POSTING_READ(PIPECONF(pipe));
8552}
8553
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008554/*
8555 * Set up the pipe CSC unit.
8556 *
8557 * Currently only full range RGB to limited range RGB conversion
8558 * is supported, but eventually this should handle various
8559 * RGB<->YCbCr scenarios as well.
8560 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008561static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008562{
8563 struct drm_device *dev = crtc->dev;
8564 struct drm_i915_private *dev_priv = dev->dev_private;
8565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8566 int pipe = intel_crtc->pipe;
8567 uint16_t coeff = 0x7800; /* 1.0 */
8568
8569 /*
8570 * TODO: Check what kind of values actually come out of the pipe
8571 * with these coeff/postoff values and adjust to get the best
8572 * accuracy. Perhaps we even need to take the bpc value into
8573 * consideration.
8574 */
8575
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008576 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008577 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8578
8579 /*
8580 * GY/GU and RY/RU should be the other way around according
8581 * to BSpec, but reality doesn't agree. Just set them up in
8582 * a way that results in the correct picture.
8583 */
8584 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8585 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8586
8587 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8588 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8589
8590 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8591 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8592
8593 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8594 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8595 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8596
8597 if (INTEL_INFO(dev)->gen > 6) {
8598 uint16_t postoff = 0;
8599
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008600 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008601 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008602
8603 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8604 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8605 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8606
8607 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8608 } else {
8609 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8610
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008611 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008612 mode |= CSC_BLACK_SCREEN_OFFSET;
8613
8614 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8615 }
8616}
8617
Daniel Vetter6ff93602013-04-19 11:24:36 +02008618static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008619{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008620 struct drm_device *dev = crtc->dev;
8621 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008623 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008624 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008625 uint32_t val;
8626
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008627 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008628
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008629 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008630 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8631
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008632 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008633 val |= PIPECONF_INTERLACED_ILK;
8634 else
8635 val |= PIPECONF_PROGRESSIVE;
8636
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008637 I915_WRITE(PIPECONF(cpu_transcoder), val);
8638 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008639
8640 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8641 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008642
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308643 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008644 val = 0;
8645
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008646 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008647 case 18:
8648 val |= PIPEMISC_DITHER_6_BPC;
8649 break;
8650 case 24:
8651 val |= PIPEMISC_DITHER_8_BPC;
8652 break;
8653 case 30:
8654 val |= PIPEMISC_DITHER_10_BPC;
8655 break;
8656 case 36:
8657 val |= PIPEMISC_DITHER_12_BPC;
8658 break;
8659 default:
8660 /* Case prevented by pipe_config_set_bpp. */
8661 BUG();
8662 }
8663
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008664 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008665 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8666
8667 I915_WRITE(PIPEMISC(pipe), val);
8668 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008669}
8670
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008671static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008672 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008673 intel_clock_t *clock,
8674 bool *has_reduced_clock,
8675 intel_clock_t *reduced_clock)
8676{
8677 struct drm_device *dev = crtc->dev;
8678 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008679 int refclk;
8680 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008681 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008682
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008683 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008684
8685 /*
8686 * Returns a set of divisors for the desired target clock with the given
8687 * refclk, or FALSE. The returned values represent the clock equation:
8688 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8689 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008690 limit = intel_limit(crtc_state, refclk);
8691 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008692 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008693 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008694 if (!ret)
8695 return false;
8696
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008697 return true;
8698}
8699
Paulo Zanonid4b19312012-11-29 11:29:32 -02008700int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8701{
8702 /*
8703 * Account for spread spectrum to avoid
8704 * oversubscribing the link. Max center spread
8705 * is 2.5%; use 5% for safety's sake.
8706 */
8707 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008708 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008709}
8710
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008711static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008712{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008713 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008714}
8715
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008716static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008717 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008718 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008719 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008720{
8721 struct drm_crtc *crtc = &intel_crtc->base;
8722 struct drm_device *dev = crtc->dev;
8723 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008724 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008725 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008726 struct drm_connector_state *connector_state;
8727 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008728 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008729 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008730 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008731
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008732 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008733 if (connector_state->crtc != crtc_state->base.crtc)
8734 continue;
8735
8736 encoder = to_intel_encoder(connector_state->best_encoder);
8737
8738 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008739 case INTEL_OUTPUT_LVDS:
8740 is_lvds = true;
8741 break;
8742 case INTEL_OUTPUT_SDVO:
8743 case INTEL_OUTPUT_HDMI:
8744 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008745 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008746 default:
8747 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008748 }
8749
8750 num_connectors++;
8751 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008752
Chris Wilsonc1858122010-12-03 21:35:48 +00008753 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008754 factor = 21;
8755 if (is_lvds) {
8756 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008757 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008758 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008759 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008760 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008761 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008762
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008763 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008764 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008765
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008766 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8767 *fp2 |= FP_CB_TUNE;
8768
Chris Wilson5eddb702010-09-11 13:48:45 +01008769 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008770
Eric Anholta07d6782011-03-30 13:01:08 -07008771 if (is_lvds)
8772 dpll |= DPLLB_MODE_LVDS;
8773 else
8774 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008775
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008776 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008777 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008778
8779 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008780 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008781 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008782 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008783
Eric Anholta07d6782011-03-30 13:01:08 -07008784 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008785 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008786 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008787 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008788
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008789 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008790 case 5:
8791 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8792 break;
8793 case 7:
8794 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8795 break;
8796 case 10:
8797 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8798 break;
8799 case 14:
8800 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8801 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008802 }
8803
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008804 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008805 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008806 else
8807 dpll |= PLL_REF_INPUT_DREFCLK;
8808
Daniel Vetter959e16d2013-06-05 13:34:21 +02008809 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008810}
8811
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008812static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8813 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008814{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008815 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008816 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008817 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008818 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008819 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008820 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008821
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008822 memset(&crtc_state->dpll_hw_state, 0,
8823 sizeof(crtc_state->dpll_hw_state));
8824
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008825 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008826
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008827 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8828 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8829
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008830 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008831 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008832 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008833 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8834 return -EINVAL;
8835 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008836 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008837 if (!crtc_state->clock_set) {
8838 crtc_state->dpll.n = clock.n;
8839 crtc_state->dpll.m1 = clock.m1;
8840 crtc_state->dpll.m2 = clock.m2;
8841 crtc_state->dpll.p1 = clock.p1;
8842 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008843 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008844
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008845 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008846 if (crtc_state->has_pch_encoder) {
8847 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008848 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008849 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008850
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008851 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008852 &fp, &reduced_clock,
8853 has_reduced_clock ? &fp2 : NULL);
8854
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008855 crtc_state->dpll_hw_state.dpll = dpll;
8856 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008857 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008858 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008859 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008860 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008861
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008862 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008863 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008864 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008865 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008866 return -EINVAL;
8867 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008868 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008869
Rodrigo Viviab585de2015-03-24 12:40:09 -07008870 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008871 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008872 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008873 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008874
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008875 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008876}
8877
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008878static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8879 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008880{
8881 struct drm_device *dev = crtc->base.dev;
8882 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008883 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008884
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008885 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8886 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8887 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8888 & ~TU_SIZE_MASK;
8889 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8890 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8891 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8892}
8893
8894static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8895 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008896 struct intel_link_m_n *m_n,
8897 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008898{
8899 struct drm_device *dev = crtc->base.dev;
8900 struct drm_i915_private *dev_priv = dev->dev_private;
8901 enum pipe pipe = crtc->pipe;
8902
8903 if (INTEL_INFO(dev)->gen >= 5) {
8904 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8905 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8906 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8907 & ~TU_SIZE_MASK;
8908 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8909 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8910 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008911 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8912 * gen < 8) and if DRRS is supported (to make sure the
8913 * registers are not unnecessarily read).
8914 */
8915 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008916 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008917 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8918 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8919 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8920 & ~TU_SIZE_MASK;
8921 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8922 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8923 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8924 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008925 } else {
8926 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8927 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8928 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8929 & ~TU_SIZE_MASK;
8930 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8931 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8932 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8933 }
8934}
8935
8936void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008937 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008938{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008939 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008940 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8941 else
8942 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008943 &pipe_config->dp_m_n,
8944 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008945}
8946
Daniel Vetter72419202013-04-04 13:28:53 +02008947static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008948 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008949{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008950 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008951 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008952}
8953
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008954static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008955 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008956{
8957 struct drm_device *dev = crtc->base.dev;
8958 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008959 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8960 uint32_t ps_ctrl = 0;
8961 int id = -1;
8962 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008963
Chandra Kondurua1b22782015-04-07 15:28:45 -07008964 /* find scaler attached to this pipe */
8965 for (i = 0; i < crtc->num_scalers; i++) {
8966 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8967 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8968 id = i;
8969 pipe_config->pch_pfit.enabled = true;
8970 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8971 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8972 break;
8973 }
8974 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008975
Chandra Kondurua1b22782015-04-07 15:28:45 -07008976 scaler_state->scaler_id = id;
8977 if (id >= 0) {
8978 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8979 } else {
8980 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008981 }
8982}
8983
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008984static void
8985skylake_get_initial_plane_config(struct intel_crtc *crtc,
8986 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008987{
8988 struct drm_device *dev = crtc->base.dev;
8989 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008990 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008991 int pipe = crtc->pipe;
8992 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008993 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008994 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008995 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008996
Damien Lespiaud9806c92015-01-21 14:07:19 +00008997 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008998 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008999 DRM_DEBUG_KMS("failed to alloc fb\n");
9000 return;
9001 }
9002
Damien Lespiau1b842c82015-01-21 13:50:54 +00009003 fb = &intel_fb->base;
9004
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009005 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009006 if (!(val & PLANE_CTL_ENABLE))
9007 goto error;
9008
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009009 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9010 fourcc = skl_format_to_fourcc(pixel_format,
9011 val & PLANE_CTL_ORDER_RGBX,
9012 val & PLANE_CTL_ALPHA_MASK);
9013 fb->pixel_format = fourcc;
9014 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9015
Damien Lespiau40f46282015-02-27 11:15:21 +00009016 tiling = val & PLANE_CTL_TILED_MASK;
9017 switch (tiling) {
9018 case PLANE_CTL_TILED_LINEAR:
9019 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9020 break;
9021 case PLANE_CTL_TILED_X:
9022 plane_config->tiling = I915_TILING_X;
9023 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9024 break;
9025 case PLANE_CTL_TILED_Y:
9026 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9027 break;
9028 case PLANE_CTL_TILED_YF:
9029 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9030 break;
9031 default:
9032 MISSING_CASE(tiling);
9033 goto error;
9034 }
9035
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009036 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9037 plane_config->base = base;
9038
9039 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9040
9041 val = I915_READ(PLANE_SIZE(pipe, 0));
9042 fb->height = ((val >> 16) & 0xfff) + 1;
9043 fb->width = ((val >> 0) & 0x1fff) + 1;
9044
9045 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009046 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9047 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009048 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9049
9050 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009051 fb->pixel_format,
9052 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009053
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009054 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009055
9056 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9057 pipe_name(pipe), fb->width, fb->height,
9058 fb->bits_per_pixel, base, fb->pitches[0],
9059 plane_config->size);
9060
Damien Lespiau2d140302015-02-05 17:22:18 +00009061 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009062 return;
9063
9064error:
9065 kfree(fb);
9066}
9067
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009068static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009069 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009070{
9071 struct drm_device *dev = crtc->base.dev;
9072 struct drm_i915_private *dev_priv = dev->dev_private;
9073 uint32_t tmp;
9074
9075 tmp = I915_READ(PF_CTL(crtc->pipe));
9076
9077 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009078 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009079 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9080 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009081
9082 /* We currently do not free assignements of panel fitters on
9083 * ivb/hsw (since we don't use the higher upscaling modes which
9084 * differentiates them) so just WARN about this case for now. */
9085 if (IS_GEN7(dev)) {
9086 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9087 PF_PIPE_SEL_IVB(crtc->pipe));
9088 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009089 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009090}
9091
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009092static void
9093ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9094 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009095{
9096 struct drm_device *dev = crtc->base.dev;
9097 struct drm_i915_private *dev_priv = dev->dev_private;
9098 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009099 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009100 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009101 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009102 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009103 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009104
Damien Lespiau42a7b082015-02-05 19:35:13 +00009105 val = I915_READ(DSPCNTR(pipe));
9106 if (!(val & DISPLAY_PLANE_ENABLE))
9107 return;
9108
Damien Lespiaud9806c92015-01-21 14:07:19 +00009109 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009110 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009111 DRM_DEBUG_KMS("failed to alloc fb\n");
9112 return;
9113 }
9114
Damien Lespiau1b842c82015-01-21 13:50:54 +00009115 fb = &intel_fb->base;
9116
Daniel Vetter18c52472015-02-10 17:16:09 +00009117 if (INTEL_INFO(dev)->gen >= 4) {
9118 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009119 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009120 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9121 }
9122 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009123
9124 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009125 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009126 fb->pixel_format = fourcc;
9127 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009128
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009129 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009130 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009131 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009132 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009133 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009134 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009135 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009136 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009137 }
9138 plane_config->base = base;
9139
9140 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009141 fb->width = ((val >> 16) & 0xfff) + 1;
9142 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009143
9144 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009145 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009146
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009147 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009148 fb->pixel_format,
9149 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009150
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009151 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009152
Damien Lespiau2844a922015-01-20 12:51:48 +00009153 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9154 pipe_name(pipe), fb->width, fb->height,
9155 fb->bits_per_pixel, base, fb->pitches[0],
9156 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009157
Damien Lespiau2d140302015-02-05 17:22:18 +00009158 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009159}
9160
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009161static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009162 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009163{
9164 struct drm_device *dev = crtc->base.dev;
9165 struct drm_i915_private *dev_priv = dev->dev_private;
9166 uint32_t tmp;
9167
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009168 if (!intel_display_power_is_enabled(dev_priv,
9169 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009170 return false;
9171
Daniel Vettere143a212013-07-04 12:01:15 +02009172 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009173 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009174
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009175 tmp = I915_READ(PIPECONF(crtc->pipe));
9176 if (!(tmp & PIPECONF_ENABLE))
9177 return false;
9178
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009179 switch (tmp & PIPECONF_BPC_MASK) {
9180 case PIPECONF_6BPC:
9181 pipe_config->pipe_bpp = 18;
9182 break;
9183 case PIPECONF_8BPC:
9184 pipe_config->pipe_bpp = 24;
9185 break;
9186 case PIPECONF_10BPC:
9187 pipe_config->pipe_bpp = 30;
9188 break;
9189 case PIPECONF_12BPC:
9190 pipe_config->pipe_bpp = 36;
9191 break;
9192 default:
9193 break;
9194 }
9195
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009196 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9197 pipe_config->limited_color_range = true;
9198
Daniel Vetterab9412b2013-05-03 11:49:46 +02009199 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009200 struct intel_shared_dpll *pll;
9201
Daniel Vetter88adfff2013-03-28 10:42:01 +01009202 pipe_config->has_pch_encoder = true;
9203
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009204 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9205 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9206 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009207
9208 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009209
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009210 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009211 pipe_config->shared_dpll =
9212 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009213 } else {
9214 tmp = I915_READ(PCH_DPLL_SEL);
9215 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9216 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9217 else
9218 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9219 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009220
9221 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9222
9223 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9224 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009225
9226 tmp = pipe_config->dpll_hw_state.dpll;
9227 pipe_config->pixel_multiplier =
9228 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9229 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009230
9231 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009232 } else {
9233 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009234 }
9235
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009236 intel_get_pipe_timings(crtc, pipe_config);
9237
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009238 ironlake_get_pfit_config(crtc, pipe_config);
9239
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009240 return true;
9241}
9242
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009243static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9244{
9245 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009246 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009247
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009248 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009249 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009250 pipe_name(crtc->pipe));
9251
Rob Clarke2c719b2014-12-15 13:56:32 -05009252 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9253 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9254 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9255 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9256 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9257 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009258 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009259 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009260 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009261 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009262 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009263 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009264 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009265 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009266 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009267
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009268 /*
9269 * In theory we can still leave IRQs enabled, as long as only the HPD
9270 * interrupts remain enabled. We used to check for that, but since it's
9271 * gen-specific and since we only disable LCPLL after we fully disable
9272 * the interrupts, the check below should be enough.
9273 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009274 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009275}
9276
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009277static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9278{
9279 struct drm_device *dev = dev_priv->dev;
9280
9281 if (IS_HASWELL(dev))
9282 return I915_READ(D_COMP_HSW);
9283 else
9284 return I915_READ(D_COMP_BDW);
9285}
9286
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009287static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9288{
9289 struct drm_device *dev = dev_priv->dev;
9290
9291 if (IS_HASWELL(dev)) {
9292 mutex_lock(&dev_priv->rps.hw_lock);
9293 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9294 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009295 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009296 mutex_unlock(&dev_priv->rps.hw_lock);
9297 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009298 I915_WRITE(D_COMP_BDW, val);
9299 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009300 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009301}
9302
9303/*
9304 * This function implements pieces of two sequences from BSpec:
9305 * - Sequence for display software to disable LCPLL
9306 * - Sequence for display software to allow package C8+
9307 * The steps implemented here are just the steps that actually touch the LCPLL
9308 * register. Callers should take care of disabling all the display engine
9309 * functions, doing the mode unset, fixing interrupts, etc.
9310 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009311static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9312 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009313{
9314 uint32_t val;
9315
9316 assert_can_disable_lcpll(dev_priv);
9317
9318 val = I915_READ(LCPLL_CTL);
9319
9320 if (switch_to_fclk) {
9321 val |= LCPLL_CD_SOURCE_FCLK;
9322 I915_WRITE(LCPLL_CTL, val);
9323
9324 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9325 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9326 DRM_ERROR("Switching to FCLK failed\n");
9327
9328 val = I915_READ(LCPLL_CTL);
9329 }
9330
9331 val |= LCPLL_PLL_DISABLE;
9332 I915_WRITE(LCPLL_CTL, val);
9333 POSTING_READ(LCPLL_CTL);
9334
9335 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9336 DRM_ERROR("LCPLL still locked\n");
9337
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009338 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009339 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009340 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009341 ndelay(100);
9342
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009343 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9344 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009345 DRM_ERROR("D_COMP RCOMP still in progress\n");
9346
9347 if (allow_power_down) {
9348 val = I915_READ(LCPLL_CTL);
9349 val |= LCPLL_POWER_DOWN_ALLOW;
9350 I915_WRITE(LCPLL_CTL, val);
9351 POSTING_READ(LCPLL_CTL);
9352 }
9353}
9354
9355/*
9356 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9357 * source.
9358 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009359static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009360{
9361 uint32_t val;
9362
9363 val = I915_READ(LCPLL_CTL);
9364
9365 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9366 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9367 return;
9368
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009369 /*
9370 * Make sure we're not on PC8 state before disabling PC8, otherwise
9371 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009372 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009373 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009374
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009375 if (val & LCPLL_POWER_DOWN_ALLOW) {
9376 val &= ~LCPLL_POWER_DOWN_ALLOW;
9377 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009378 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009379 }
9380
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009381 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009382 val |= D_COMP_COMP_FORCE;
9383 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009384 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009385
9386 val = I915_READ(LCPLL_CTL);
9387 val &= ~LCPLL_PLL_DISABLE;
9388 I915_WRITE(LCPLL_CTL, val);
9389
9390 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9391 DRM_ERROR("LCPLL not locked yet\n");
9392
9393 if (val & LCPLL_CD_SOURCE_FCLK) {
9394 val = I915_READ(LCPLL_CTL);
9395 val &= ~LCPLL_CD_SOURCE_FCLK;
9396 I915_WRITE(LCPLL_CTL, val);
9397
9398 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9399 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9400 DRM_ERROR("Switching back to LCPLL failed\n");
9401 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009402
Mika Kuoppala59bad942015-01-16 11:34:40 +02009403 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009404 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009405}
9406
Paulo Zanoni765dab672014-03-07 20:08:18 -03009407/*
9408 * Package states C8 and deeper are really deep PC states that can only be
9409 * reached when all the devices on the system allow it, so even if the graphics
9410 * device allows PC8+, it doesn't mean the system will actually get to these
9411 * states. Our driver only allows PC8+ when going into runtime PM.
9412 *
9413 * The requirements for PC8+ are that all the outputs are disabled, the power
9414 * well is disabled and most interrupts are disabled, and these are also
9415 * requirements for runtime PM. When these conditions are met, we manually do
9416 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9417 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9418 * hang the machine.
9419 *
9420 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9421 * the state of some registers, so when we come back from PC8+ we need to
9422 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9423 * need to take care of the registers kept by RC6. Notice that this happens even
9424 * if we don't put the device in PCI D3 state (which is what currently happens
9425 * because of the runtime PM support).
9426 *
9427 * For more, read "Display Sequences for Package C8" on the hardware
9428 * documentation.
9429 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009430void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009431{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009432 struct drm_device *dev = dev_priv->dev;
9433 uint32_t val;
9434
Paulo Zanonic67a4702013-08-19 13:18:09 -03009435 DRM_DEBUG_KMS("Enabling package C8+\n");
9436
Paulo Zanonic67a4702013-08-19 13:18:09 -03009437 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9438 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9439 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9440 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9441 }
9442
9443 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009444 hsw_disable_lcpll(dev_priv, true, true);
9445}
9446
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009447void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009448{
9449 struct drm_device *dev = dev_priv->dev;
9450 uint32_t val;
9451
Paulo Zanonic67a4702013-08-19 13:18:09 -03009452 DRM_DEBUG_KMS("Disabling package C8+\n");
9453
9454 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009455 lpt_init_pch_refclk(dev);
9456
9457 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9458 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9459 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9460 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9461 }
9462
9463 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009464}
9465
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009466static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309467{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009468 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009469 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309470
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009471 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309472}
9473
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009474/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009475static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009476{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009477 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009478 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009479 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009480
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009481 for_each_intel_crtc(state->dev, intel_crtc) {
9482 int pixel_rate;
9483
9484 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9485 if (IS_ERR(crtc_state))
9486 return PTR_ERR(crtc_state);
9487
9488 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009489 continue;
9490
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009491 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009492
9493 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009494 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009495 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9496
9497 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9498 }
9499
9500 return max_pixel_rate;
9501}
9502
9503static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9504{
9505 struct drm_i915_private *dev_priv = dev->dev_private;
9506 uint32_t val, data;
9507 int ret;
9508
9509 if (WARN((I915_READ(LCPLL_CTL) &
9510 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9511 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9512 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9513 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9514 "trying to change cdclk frequency with cdclk not enabled\n"))
9515 return;
9516
9517 mutex_lock(&dev_priv->rps.hw_lock);
9518 ret = sandybridge_pcode_write(dev_priv,
9519 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9520 mutex_unlock(&dev_priv->rps.hw_lock);
9521 if (ret) {
9522 DRM_ERROR("failed to inform pcode about cdclk change\n");
9523 return;
9524 }
9525
9526 val = I915_READ(LCPLL_CTL);
9527 val |= LCPLL_CD_SOURCE_FCLK;
9528 I915_WRITE(LCPLL_CTL, val);
9529
9530 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9531 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9532 DRM_ERROR("Switching to FCLK failed\n");
9533
9534 val = I915_READ(LCPLL_CTL);
9535 val &= ~LCPLL_CLK_FREQ_MASK;
9536
9537 switch (cdclk) {
9538 case 450000:
9539 val |= LCPLL_CLK_FREQ_450;
9540 data = 0;
9541 break;
9542 case 540000:
9543 val |= LCPLL_CLK_FREQ_54O_BDW;
9544 data = 1;
9545 break;
9546 case 337500:
9547 val |= LCPLL_CLK_FREQ_337_5_BDW;
9548 data = 2;
9549 break;
9550 case 675000:
9551 val |= LCPLL_CLK_FREQ_675_BDW;
9552 data = 3;
9553 break;
9554 default:
9555 WARN(1, "invalid cdclk frequency\n");
9556 return;
9557 }
9558
9559 I915_WRITE(LCPLL_CTL, val);
9560
9561 val = I915_READ(LCPLL_CTL);
9562 val &= ~LCPLL_CD_SOURCE_FCLK;
9563 I915_WRITE(LCPLL_CTL, val);
9564
9565 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9566 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9567 DRM_ERROR("Switching back to LCPLL failed\n");
9568
9569 mutex_lock(&dev_priv->rps.hw_lock);
9570 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9571 mutex_unlock(&dev_priv->rps.hw_lock);
9572
9573 intel_update_cdclk(dev);
9574
9575 WARN(cdclk != dev_priv->cdclk_freq,
9576 "cdclk requested %d kHz but got %d kHz\n",
9577 cdclk, dev_priv->cdclk_freq);
9578}
9579
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009580static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009581{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009582 struct drm_i915_private *dev_priv = to_i915(state->dev);
9583 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009584 int cdclk;
9585
9586 /*
9587 * FIXME should also account for plane ratio
9588 * once 64bpp pixel formats are supported.
9589 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009590 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009591 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009592 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009593 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009594 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009595 cdclk = 450000;
9596 else
9597 cdclk = 337500;
9598
9599 /*
9600 * FIXME move the cdclk caclulation to
9601 * compute_config() so we can fail gracegully.
9602 */
9603 if (cdclk > dev_priv->max_cdclk_freq) {
9604 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9605 cdclk, dev_priv->max_cdclk_freq);
9606 cdclk = dev_priv->max_cdclk_freq;
9607 }
9608
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009609 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009610
9611 return 0;
9612}
9613
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009614static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009615{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009616 struct drm_device *dev = old_state->dev;
9617 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009618
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009619 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009620}
9621
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009622static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9623 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009624{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009625 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009626 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009627
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009628 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009629
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009630 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009631}
9632
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309633static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9634 enum port port,
9635 struct intel_crtc_state *pipe_config)
9636{
9637 switch (port) {
9638 case PORT_A:
9639 pipe_config->ddi_pll_sel = SKL_DPLL0;
9640 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9641 break;
9642 case PORT_B:
9643 pipe_config->ddi_pll_sel = SKL_DPLL1;
9644 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9645 break;
9646 case PORT_C:
9647 pipe_config->ddi_pll_sel = SKL_DPLL2;
9648 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9649 break;
9650 default:
9651 DRM_ERROR("Incorrect port type\n");
9652 }
9653}
9654
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009655static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9656 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009657 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009658{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009659 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009660
9661 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9662 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9663
9664 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009665 case SKL_DPLL0:
9666 /*
9667 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9668 * of the shared DPLL framework and thus needs to be read out
9669 * separately
9670 */
9671 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9672 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9673 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009674 case SKL_DPLL1:
9675 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9676 break;
9677 case SKL_DPLL2:
9678 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9679 break;
9680 case SKL_DPLL3:
9681 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9682 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009683 }
9684}
9685
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009686static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9687 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009688 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009689{
9690 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9691
9692 switch (pipe_config->ddi_pll_sel) {
9693 case PORT_CLK_SEL_WRPLL1:
9694 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9695 break;
9696 case PORT_CLK_SEL_WRPLL2:
9697 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9698 break;
9699 }
9700}
9701
Daniel Vetter26804af2014-06-25 22:01:55 +03009702static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009703 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009704{
9705 struct drm_device *dev = crtc->base.dev;
9706 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009707 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009708 enum port port;
9709 uint32_t tmp;
9710
9711 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9712
9713 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9714
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009715 if (IS_SKYLAKE(dev))
9716 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309717 else if (IS_BROXTON(dev))
9718 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009719 else
9720 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009721
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009722 if (pipe_config->shared_dpll >= 0) {
9723 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9724
9725 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9726 &pipe_config->dpll_hw_state));
9727 }
9728
Daniel Vetter26804af2014-06-25 22:01:55 +03009729 /*
9730 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9731 * DDI E. So just check whether this pipe is wired to DDI E and whether
9732 * the PCH transcoder is on.
9733 */
Damien Lespiauca370452013-12-03 13:56:24 +00009734 if (INTEL_INFO(dev)->gen < 9 &&
9735 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009736 pipe_config->has_pch_encoder = true;
9737
9738 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9739 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9740 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9741
9742 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9743 }
9744}
9745
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009746static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009747 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009748{
9749 struct drm_device *dev = crtc->base.dev;
9750 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009751 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009752 uint32_t tmp;
9753
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009754 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009755 POWER_DOMAIN_PIPE(crtc->pipe)))
9756 return false;
9757
Daniel Vettere143a212013-07-04 12:01:15 +02009758 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009759 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9760
Daniel Vettereccb1402013-05-22 00:50:22 +02009761 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9762 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9763 enum pipe trans_edp_pipe;
9764 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9765 default:
9766 WARN(1, "unknown pipe linked to edp transcoder\n");
9767 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9768 case TRANS_DDI_EDP_INPUT_A_ON:
9769 trans_edp_pipe = PIPE_A;
9770 break;
9771 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9772 trans_edp_pipe = PIPE_B;
9773 break;
9774 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9775 trans_edp_pipe = PIPE_C;
9776 break;
9777 }
9778
9779 if (trans_edp_pipe == crtc->pipe)
9780 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9781 }
9782
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009783 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009784 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009785 return false;
9786
Daniel Vettereccb1402013-05-22 00:50:22 +02009787 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009788 if (!(tmp & PIPECONF_ENABLE))
9789 return false;
9790
Daniel Vetter26804af2014-06-25 22:01:55 +03009791 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009792
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009793 intel_get_pipe_timings(crtc, pipe_config);
9794
Chandra Kondurua1b22782015-04-07 15:28:45 -07009795 if (INTEL_INFO(dev)->gen >= 9) {
9796 skl_init_scalers(dev, crtc, pipe_config);
9797 }
9798
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009799 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009800
9801 if (INTEL_INFO(dev)->gen >= 9) {
9802 pipe_config->scaler_state.scaler_id = -1;
9803 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9804 }
9805
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009806 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009807 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009808 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009809 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009810 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009811 else
9812 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009813 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009814
Jesse Barnese59150d2014-01-07 13:30:45 -08009815 if (IS_HASWELL(dev))
9816 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9817 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009818
Clint Taylorebb69c92014-09-30 10:30:22 -07009819 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9820 pipe_config->pixel_multiplier =
9821 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9822 } else {
9823 pipe_config->pixel_multiplier = 1;
9824 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009825
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009826 return true;
9827}
9828
Chris Wilson560b85b2010-08-07 11:01:38 +01009829static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9830{
9831 struct drm_device *dev = crtc->dev;
9832 struct drm_i915_private *dev_priv = dev->dev_private;
9833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009834 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009835
Ville Syrjälädc41c152014-08-13 11:57:05 +03009836 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009837 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9838 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009839 unsigned int stride = roundup_pow_of_two(width) * 4;
9840
9841 switch (stride) {
9842 default:
9843 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9844 width, stride);
9845 stride = 256;
9846 /* fallthrough */
9847 case 256:
9848 case 512:
9849 case 1024:
9850 case 2048:
9851 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009852 }
9853
Ville Syrjälädc41c152014-08-13 11:57:05 +03009854 cntl |= CURSOR_ENABLE |
9855 CURSOR_GAMMA_ENABLE |
9856 CURSOR_FORMAT_ARGB |
9857 CURSOR_STRIDE(stride);
9858
9859 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009860 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009861
Ville Syrjälädc41c152014-08-13 11:57:05 +03009862 if (intel_crtc->cursor_cntl != 0 &&
9863 (intel_crtc->cursor_base != base ||
9864 intel_crtc->cursor_size != size ||
9865 intel_crtc->cursor_cntl != cntl)) {
9866 /* On these chipsets we can only modify the base/size/stride
9867 * whilst the cursor is disabled.
9868 */
9869 I915_WRITE(_CURACNTR, 0);
9870 POSTING_READ(_CURACNTR);
9871 intel_crtc->cursor_cntl = 0;
9872 }
9873
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009874 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009875 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009876 intel_crtc->cursor_base = base;
9877 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009878
9879 if (intel_crtc->cursor_size != size) {
9880 I915_WRITE(CURSIZE, size);
9881 intel_crtc->cursor_size = size;
9882 }
9883
Chris Wilson4b0e3332014-05-30 16:35:26 +03009884 if (intel_crtc->cursor_cntl != cntl) {
9885 I915_WRITE(_CURACNTR, cntl);
9886 POSTING_READ(_CURACNTR);
9887 intel_crtc->cursor_cntl = cntl;
9888 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009889}
9890
9891static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9892{
9893 struct drm_device *dev = crtc->dev;
9894 struct drm_i915_private *dev_priv = dev->dev_private;
9895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9896 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009897 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009898
Chris Wilson4b0e3332014-05-30 16:35:26 +03009899 cntl = 0;
9900 if (base) {
9901 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009902 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309903 case 64:
9904 cntl |= CURSOR_MODE_64_ARGB_AX;
9905 break;
9906 case 128:
9907 cntl |= CURSOR_MODE_128_ARGB_AX;
9908 break;
9909 case 256:
9910 cntl |= CURSOR_MODE_256_ARGB_AX;
9911 break;
9912 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009913 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309914 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009915 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009916 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009917
9918 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9919 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009920 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009921
Matt Roper8e7d6882015-01-21 16:35:41 -08009922 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009923 cntl |= CURSOR_ROTATE_180;
9924
Chris Wilson4b0e3332014-05-30 16:35:26 +03009925 if (intel_crtc->cursor_cntl != cntl) {
9926 I915_WRITE(CURCNTR(pipe), cntl);
9927 POSTING_READ(CURCNTR(pipe));
9928 intel_crtc->cursor_cntl = cntl;
9929 }
9930
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009931 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009932 I915_WRITE(CURBASE(pipe), base);
9933 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009934
9935 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009936}
9937
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009938/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009939static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9940 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009941{
9942 struct drm_device *dev = crtc->dev;
9943 struct drm_i915_private *dev_priv = dev->dev_private;
9944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9945 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009946 int x = crtc->cursor_x;
9947 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009948 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009949
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009950 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009951 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009952
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009953 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009954 base = 0;
9955
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009956 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009957 base = 0;
9958
9959 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009960 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009961 base = 0;
9962
9963 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9964 x = -x;
9965 }
9966 pos |= x << CURSOR_X_SHIFT;
9967
9968 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009969 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009970 base = 0;
9971
9972 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9973 y = -y;
9974 }
9975 pos |= y << CURSOR_Y_SHIFT;
9976
Chris Wilson4b0e3332014-05-30 16:35:26 +03009977 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009978 return;
9979
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009980 I915_WRITE(CURPOS(pipe), pos);
9981
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009982 /* ILK+ do this automagically */
9983 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009984 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009985 base += (intel_crtc->base.cursor->state->crtc_h *
9986 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009987 }
9988
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009989 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009990 i845_update_cursor(crtc, base);
9991 else
9992 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009993}
9994
Ville Syrjälädc41c152014-08-13 11:57:05 +03009995static bool cursor_size_ok(struct drm_device *dev,
9996 uint32_t width, uint32_t height)
9997{
9998 if (width == 0 || height == 0)
9999 return false;
10000
10001 /*
10002 * 845g/865g are special in that they are only limited by
10003 * the width of their cursors, the height is arbitrary up to
10004 * the precision of the register. Everything else requires
10005 * square cursors, limited to a few power-of-two sizes.
10006 */
10007 if (IS_845G(dev) || IS_I865G(dev)) {
10008 if ((width & 63) != 0)
10009 return false;
10010
10011 if (width > (IS_845G(dev) ? 64 : 512))
10012 return false;
10013
10014 if (height > 1023)
10015 return false;
10016 } else {
10017 switch (width | height) {
10018 case 256:
10019 case 128:
10020 if (IS_GEN2(dev))
10021 return false;
10022 case 64:
10023 break;
10024 default:
10025 return false;
10026 }
10027 }
10028
10029 return true;
10030}
10031
Jesse Barnes79e53942008-11-07 14:24:08 -080010032static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010033 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010034{
James Simmons72034252010-08-03 01:33:19 +010010035 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010037
James Simmons72034252010-08-03 01:33:19 +010010038 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010039 intel_crtc->lut_r[i] = red[i] >> 8;
10040 intel_crtc->lut_g[i] = green[i] >> 8;
10041 intel_crtc->lut_b[i] = blue[i] >> 8;
10042 }
10043
10044 intel_crtc_load_lut(crtc);
10045}
10046
Jesse Barnes79e53942008-11-07 14:24:08 -080010047/* VESA 640x480x72Hz mode to set on the pipe */
10048static struct drm_display_mode load_detect_mode = {
10049 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10050 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10051};
10052
Daniel Vettera8bb6812014-02-10 18:00:39 +010010053struct drm_framebuffer *
10054__intel_framebuffer_create(struct drm_device *dev,
10055 struct drm_mode_fb_cmd2 *mode_cmd,
10056 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010057{
10058 struct intel_framebuffer *intel_fb;
10059 int ret;
10060
10061 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10062 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010063 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010064 return ERR_PTR(-ENOMEM);
10065 }
10066
10067 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010068 if (ret)
10069 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010070
10071 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010072err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010073 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010074 kfree(intel_fb);
10075
10076 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010077}
10078
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010079static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010080intel_framebuffer_create(struct drm_device *dev,
10081 struct drm_mode_fb_cmd2 *mode_cmd,
10082 struct drm_i915_gem_object *obj)
10083{
10084 struct drm_framebuffer *fb;
10085 int ret;
10086
10087 ret = i915_mutex_lock_interruptible(dev);
10088 if (ret)
10089 return ERR_PTR(ret);
10090 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10091 mutex_unlock(&dev->struct_mutex);
10092
10093 return fb;
10094}
10095
Chris Wilsond2dff872011-04-19 08:36:26 +010010096static u32
10097intel_framebuffer_pitch_for_width(int width, int bpp)
10098{
10099 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10100 return ALIGN(pitch, 64);
10101}
10102
10103static u32
10104intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10105{
10106 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010107 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010108}
10109
10110static struct drm_framebuffer *
10111intel_framebuffer_create_for_mode(struct drm_device *dev,
10112 struct drm_display_mode *mode,
10113 int depth, int bpp)
10114{
10115 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010116 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010117
10118 obj = i915_gem_alloc_object(dev,
10119 intel_framebuffer_size_for_mode(mode, bpp));
10120 if (obj == NULL)
10121 return ERR_PTR(-ENOMEM);
10122
10123 mode_cmd.width = mode->hdisplay;
10124 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010125 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10126 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010127 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010128
10129 return intel_framebuffer_create(dev, &mode_cmd, obj);
10130}
10131
10132static struct drm_framebuffer *
10133mode_fits_in_fbdev(struct drm_device *dev,
10134 struct drm_display_mode *mode)
10135{
Daniel Vetter4520f532013-10-09 09:18:51 +020010136#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010137 struct drm_i915_private *dev_priv = dev->dev_private;
10138 struct drm_i915_gem_object *obj;
10139 struct drm_framebuffer *fb;
10140
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010141 if (!dev_priv->fbdev)
10142 return NULL;
10143
10144 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010145 return NULL;
10146
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010147 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010148 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010149
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010150 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010151 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10152 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010153 return NULL;
10154
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010155 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010156 return NULL;
10157
10158 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010159#else
10160 return NULL;
10161#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010162}
10163
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010164static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10165 struct drm_crtc *crtc,
10166 struct drm_display_mode *mode,
10167 struct drm_framebuffer *fb,
10168 int x, int y)
10169{
10170 struct drm_plane_state *plane_state;
10171 int hdisplay, vdisplay;
10172 int ret;
10173
10174 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10175 if (IS_ERR(plane_state))
10176 return PTR_ERR(plane_state);
10177
10178 if (mode)
10179 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10180 else
10181 hdisplay = vdisplay = 0;
10182
10183 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10184 if (ret)
10185 return ret;
10186 drm_atomic_set_fb_for_plane(plane_state, fb);
10187 plane_state->crtc_x = 0;
10188 plane_state->crtc_y = 0;
10189 plane_state->crtc_w = hdisplay;
10190 plane_state->crtc_h = vdisplay;
10191 plane_state->src_x = x << 16;
10192 plane_state->src_y = y << 16;
10193 plane_state->src_w = hdisplay << 16;
10194 plane_state->src_h = vdisplay << 16;
10195
10196 return 0;
10197}
10198
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010199bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010200 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010201 struct intel_load_detect_pipe *old,
10202 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010203{
10204 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010205 struct intel_encoder *intel_encoder =
10206 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010207 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010208 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010209 struct drm_crtc *crtc = NULL;
10210 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010211 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010212 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010213 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010214 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010215 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010216 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010217
Chris Wilsond2dff872011-04-19 08:36:26 +010010218 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010219 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010220 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010221
Rob Clark51fd3712013-11-19 12:10:12 -050010222retry:
10223 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10224 if (ret)
10225 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010226
Jesse Barnes79e53942008-11-07 14:24:08 -080010227 /*
10228 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010229 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010230 * - if the connector already has an assigned crtc, use it (but make
10231 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010232 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010233 * - try to find the first unused crtc that can drive this connector,
10234 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010235 */
10236
10237 /* See if we already have a CRTC for this connector */
10238 if (encoder->crtc) {
10239 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010240
Rob Clark51fd3712013-11-19 12:10:12 -050010241 ret = drm_modeset_lock(&crtc->mutex, ctx);
10242 if (ret)
10243 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010244 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10245 if (ret)
10246 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010247
Daniel Vetter24218aa2012-08-12 19:27:11 +020010248 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010249 old->load_detect_temp = false;
10250
10251 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010252 if (connector->dpms != DRM_MODE_DPMS_ON)
10253 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010254
Chris Wilson71731882011-04-19 23:10:58 +010010255 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010256 }
10257
10258 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010259 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010260 i++;
10261 if (!(encoder->possible_crtcs & (1 << i)))
10262 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010263 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010264 continue;
10265 /* This can occur when applying the pipe A quirk on resume. */
10266 if (to_intel_crtc(possible_crtc)->new_enabled)
10267 continue;
10268
10269 crtc = possible_crtc;
10270 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010271 }
10272
10273 /*
10274 * If we didn't find an unused CRTC, don't use any.
10275 */
10276 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010277 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010278 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010279 }
10280
Rob Clark51fd3712013-11-19 12:10:12 -050010281 ret = drm_modeset_lock(&crtc->mutex, ctx);
10282 if (ret)
10283 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010284 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10285 if (ret)
10286 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010287 intel_encoder->new_crtc = to_intel_crtc(crtc);
10288 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010289
10290 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010291 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010292 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010293 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010294 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010295
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010296 state = drm_atomic_state_alloc(dev);
10297 if (!state)
10298 return false;
10299
10300 state->acquire_ctx = ctx;
10301
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010302 connector_state = drm_atomic_get_connector_state(state, connector);
10303 if (IS_ERR(connector_state)) {
10304 ret = PTR_ERR(connector_state);
10305 goto fail;
10306 }
10307
10308 connector_state->crtc = crtc;
10309 connector_state->best_encoder = &intel_encoder->base;
10310
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010311 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10312 if (IS_ERR(crtc_state)) {
10313 ret = PTR_ERR(crtc_state);
10314 goto fail;
10315 }
10316
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010317 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010318
Chris Wilson64927112011-04-20 07:25:26 +010010319 if (!mode)
10320 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010321
Chris Wilsond2dff872011-04-19 08:36:26 +010010322 /* We need a framebuffer large enough to accommodate all accesses
10323 * that the plane may generate whilst we perform load detection.
10324 * We can not rely on the fbcon either being present (we get called
10325 * during its initialisation to detect all boot displays, or it may
10326 * not even exist) or that it is large enough to satisfy the
10327 * requested mode.
10328 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010329 fb = mode_fits_in_fbdev(dev, mode);
10330 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010331 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010332 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10333 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010334 } else
10335 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010336 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010337 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010338 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010339 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010340
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010341 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10342 if (ret)
10343 goto fail;
10344
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010345 drm_mode_copy(&crtc_state->base.mode, mode);
10346
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010347 if (intel_set_mode(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010348 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010349 if (old->release_fb)
10350 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010351 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010352 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010353 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010354
Jesse Barnes79e53942008-11-07 14:24:08 -080010355 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010356 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010357 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010358
10359 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010360 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010361fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010362 drm_atomic_state_free(state);
10363 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010364
Rob Clark51fd3712013-11-19 12:10:12 -050010365 if (ret == -EDEADLK) {
10366 drm_modeset_backoff(ctx);
10367 goto retry;
10368 }
10369
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010370 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010371}
10372
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010373void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010374 struct intel_load_detect_pipe *old,
10375 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010376{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010377 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010378 struct intel_encoder *intel_encoder =
10379 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010380 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010381 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010383 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010384 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010385 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010386 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010387
Chris Wilsond2dff872011-04-19 08:36:26 +010010388 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010389 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010390 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010391
Chris Wilson8261b192011-04-19 23:18:09 +010010392 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010393 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010394 if (!state)
10395 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010396
10397 state->acquire_ctx = ctx;
10398
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010399 connector_state = drm_atomic_get_connector_state(state, connector);
10400 if (IS_ERR(connector_state))
10401 goto fail;
10402
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010403 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10404 if (IS_ERR(crtc_state))
10405 goto fail;
10406
Daniel Vetterfc303102012-07-09 10:40:58 +020010407 to_intel_connector(connector)->new_encoder = NULL;
10408 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010409 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010410
10411 connector_state->best_encoder = NULL;
10412 connector_state->crtc = NULL;
10413
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010414 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010415
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010416 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10417 0, 0);
10418 if (ret)
10419 goto fail;
10420
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010421 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010422 if (ret)
10423 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010424
Daniel Vetter36206362012-12-10 20:42:17 +010010425 if (old->release_fb) {
10426 drm_framebuffer_unregister_private(old->release_fb);
10427 drm_framebuffer_unreference(old->release_fb);
10428 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010429
Chris Wilson0622a532011-04-21 09:32:11 +010010430 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010431 }
10432
Eric Anholtc751ce42010-03-25 11:48:48 -070010433 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010434 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10435 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010436
10437 return;
10438fail:
10439 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10440 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010441}
10442
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010443static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010444 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010445{
10446 struct drm_i915_private *dev_priv = dev->dev_private;
10447 u32 dpll = pipe_config->dpll_hw_state.dpll;
10448
10449 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010450 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010451 else if (HAS_PCH_SPLIT(dev))
10452 return 120000;
10453 else if (!IS_GEN2(dev))
10454 return 96000;
10455 else
10456 return 48000;
10457}
10458
Jesse Barnes79e53942008-11-07 14:24:08 -080010459/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010460static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010461 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010462{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010463 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010464 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010465 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010466 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010467 u32 fp;
10468 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010469 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010470 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010471
10472 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010473 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010474 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010475 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010476
10477 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010478 if (IS_PINEVIEW(dev)) {
10479 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10480 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010481 } else {
10482 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10483 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10484 }
10485
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010486 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010487 if (IS_PINEVIEW(dev))
10488 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10489 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010490 else
10491 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010492 DPLL_FPA01_P1_POST_DIV_SHIFT);
10493
10494 switch (dpll & DPLL_MODE_MASK) {
10495 case DPLLB_MODE_DAC_SERIAL:
10496 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10497 5 : 10;
10498 break;
10499 case DPLLB_MODE_LVDS:
10500 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10501 7 : 14;
10502 break;
10503 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010504 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010505 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010506 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010507 }
10508
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010509 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010510 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010511 else
Imre Deakdccbea32015-06-22 23:35:51 +030010512 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010513 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010514 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010515 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010516
10517 if (is_lvds) {
10518 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10519 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010520
10521 if (lvds & LVDS_CLKB_POWER_UP)
10522 clock.p2 = 7;
10523 else
10524 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010525 } else {
10526 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10527 clock.p1 = 2;
10528 else {
10529 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10530 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10531 }
10532 if (dpll & PLL_P2_DIVIDE_BY_4)
10533 clock.p2 = 4;
10534 else
10535 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010536 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010537
Imre Deakdccbea32015-06-22 23:35:51 +030010538 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010539 }
10540
Ville Syrjälä18442d02013-09-13 16:00:08 +030010541 /*
10542 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010543 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010544 * encoder's get_config() function.
10545 */
Imre Deakdccbea32015-06-22 23:35:51 +030010546 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010547}
10548
Ville Syrjälä6878da02013-09-13 15:59:11 +030010549int intel_dotclock_calculate(int link_freq,
10550 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010551{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010552 /*
10553 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010554 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010555 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010556 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010557 *
10558 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010559 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010560 */
10561
Ville Syrjälä6878da02013-09-13 15:59:11 +030010562 if (!m_n->link_n)
10563 return 0;
10564
10565 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10566}
10567
Ville Syrjälä18442d02013-09-13 16:00:08 +030010568static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010569 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010570{
10571 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010572
10573 /* read out port_clock from the DPLL */
10574 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010575
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010576 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010577 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010578 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010579 * agree once we know their relationship in the encoder's
10580 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010581 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010582 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010583 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10584 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010585}
10586
10587/** Returns the currently programmed mode of the given pipe. */
10588struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10589 struct drm_crtc *crtc)
10590{
Jesse Barnes548f2452011-02-17 10:40:53 -080010591 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010593 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010594 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010595 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010596 int htot = I915_READ(HTOTAL(cpu_transcoder));
10597 int hsync = I915_READ(HSYNC(cpu_transcoder));
10598 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10599 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010600 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010601
10602 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10603 if (!mode)
10604 return NULL;
10605
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010606 /*
10607 * Construct a pipe_config sufficient for getting the clock info
10608 * back out of crtc_clock_get.
10609 *
10610 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10611 * to use a real value here instead.
10612 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010613 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010614 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010615 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10616 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10617 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010618 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10619
Ville Syrjälä773ae032013-09-23 17:48:20 +030010620 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010621 mode->hdisplay = (htot & 0xffff) + 1;
10622 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10623 mode->hsync_start = (hsync & 0xffff) + 1;
10624 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10625 mode->vdisplay = (vtot & 0xffff) + 1;
10626 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10627 mode->vsync_start = (vsync & 0xffff) + 1;
10628 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10629
10630 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010631
10632 return mode;
10633}
10634
Chris Wilsonf047e392012-07-21 12:31:41 +010010635void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010636{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010637 struct drm_i915_private *dev_priv = dev->dev_private;
10638
Chris Wilsonf62a0072014-02-21 17:55:39 +000010639 if (dev_priv->mm.busy)
10640 return;
10641
Paulo Zanoni43694d62014-03-07 20:08:08 -030010642 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010643 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010644 if (INTEL_INFO(dev)->gen >= 6)
10645 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010646 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010647}
10648
10649void intel_mark_idle(struct drm_device *dev)
10650{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010651 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010652
Chris Wilsonf62a0072014-02-21 17:55:39 +000010653 if (!dev_priv->mm.busy)
10654 return;
10655
10656 dev_priv->mm.busy = false;
10657
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010658 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010659 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010660
Paulo Zanoni43694d62014-03-07 20:08:08 -030010661 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010662}
10663
Jesse Barnes79e53942008-11-07 14:24:08 -080010664static void intel_crtc_destroy(struct drm_crtc *crtc)
10665{
10666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010667 struct drm_device *dev = crtc->dev;
10668 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010669
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010670 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010671 work = intel_crtc->unpin_work;
10672 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010673 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010674
10675 if (work) {
10676 cancel_work_sync(&work->work);
10677 kfree(work);
10678 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010679
10680 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010681
Jesse Barnes79e53942008-11-07 14:24:08 -080010682 kfree(intel_crtc);
10683}
10684
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010685static void intel_unpin_work_fn(struct work_struct *__work)
10686{
10687 struct intel_unpin_work *work =
10688 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010689 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10690 struct drm_device *dev = crtc->base.dev;
10691 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010692
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010693 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010694 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010695 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010696
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010697 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010698
10699 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010700 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010701 mutex_unlock(&dev->struct_mutex);
10702
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010703 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010704 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010705
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010706 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10707 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010708
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010709 kfree(work);
10710}
10711
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010712static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010713 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010714{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010715 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10716 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010717 unsigned long flags;
10718
10719 /* Ignore early vblank irqs */
10720 if (intel_crtc == NULL)
10721 return;
10722
Daniel Vetterf3260382014-09-15 14:55:23 +020010723 /*
10724 * This is called both by irq handlers and the reset code (to complete
10725 * lost pageflips) so needs the full irqsave spinlocks.
10726 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010727 spin_lock_irqsave(&dev->event_lock, flags);
10728 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010729
10730 /* Ensure we don't miss a work->pending update ... */
10731 smp_rmb();
10732
10733 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010734 spin_unlock_irqrestore(&dev->event_lock, flags);
10735 return;
10736 }
10737
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010738 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010739
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010740 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010741}
10742
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010743void intel_finish_page_flip(struct drm_device *dev, int pipe)
10744{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010745 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010746 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10747
Mario Kleiner49b14a52010-12-09 07:00:07 +010010748 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010749}
10750
10751void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10752{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010753 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010754 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10755
Mario Kleiner49b14a52010-12-09 07:00:07 +010010756 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010757}
10758
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010759/* Is 'a' after or equal to 'b'? */
10760static bool g4x_flip_count_after_eq(u32 a, u32 b)
10761{
10762 return !((a - b) & 0x80000000);
10763}
10764
10765static bool page_flip_finished(struct intel_crtc *crtc)
10766{
10767 struct drm_device *dev = crtc->base.dev;
10768 struct drm_i915_private *dev_priv = dev->dev_private;
10769
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010770 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10771 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10772 return true;
10773
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010774 /*
10775 * The relevant registers doen't exist on pre-ctg.
10776 * As the flip done interrupt doesn't trigger for mmio
10777 * flips on gmch platforms, a flip count check isn't
10778 * really needed there. But since ctg has the registers,
10779 * include it in the check anyway.
10780 */
10781 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10782 return true;
10783
10784 /*
10785 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10786 * used the same base address. In that case the mmio flip might
10787 * have completed, but the CS hasn't even executed the flip yet.
10788 *
10789 * A flip count check isn't enough as the CS might have updated
10790 * the base address just after start of vblank, but before we
10791 * managed to process the interrupt. This means we'd complete the
10792 * CS flip too soon.
10793 *
10794 * Combining both checks should get us a good enough result. It may
10795 * still happen that the CS flip has been executed, but has not
10796 * yet actually completed. But in case the base address is the same
10797 * anyway, we don't really care.
10798 */
10799 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10800 crtc->unpin_work->gtt_offset &&
10801 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10802 crtc->unpin_work->flip_count);
10803}
10804
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010805void intel_prepare_page_flip(struct drm_device *dev, int plane)
10806{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010807 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010808 struct intel_crtc *intel_crtc =
10809 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10810 unsigned long flags;
10811
Daniel Vetterf3260382014-09-15 14:55:23 +020010812
10813 /*
10814 * This is called both by irq handlers and the reset code (to complete
10815 * lost pageflips) so needs the full irqsave spinlocks.
10816 *
10817 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010818 * generate a page-flip completion irq, i.e. every modeset
10819 * is also accompanied by a spurious intel_prepare_page_flip().
10820 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010821 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010822 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010823 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010824 spin_unlock_irqrestore(&dev->event_lock, flags);
10825}
10826
Robin Schroereba905b2014-05-18 02:24:50 +020010827static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010828{
10829 /* Ensure that the work item is consistent when activating it ... */
10830 smp_wmb();
10831 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10832 /* and that it is marked active as soon as the irq could fire. */
10833 smp_wmb();
10834}
10835
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010836static int intel_gen2_queue_flip(struct drm_device *dev,
10837 struct drm_crtc *crtc,
10838 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010839 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010840 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010841 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010842{
John Harrison6258fbe2015-05-29 17:43:48 +010010843 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010845 u32 flip_mask;
10846 int ret;
10847
John Harrison5fb9de12015-05-29 17:44:07 +010010848 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010849 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010850 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010851
10852 /* Can't queue multiple flips, so wait for the previous
10853 * one to finish before executing the next.
10854 */
10855 if (intel_crtc->plane)
10856 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10857 else
10858 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010859 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10860 intel_ring_emit(ring, MI_NOOP);
10861 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10862 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10863 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010864 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010865 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010866
10867 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010868 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010869}
10870
10871static int intel_gen3_queue_flip(struct drm_device *dev,
10872 struct drm_crtc *crtc,
10873 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010874 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010875 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010876 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010877{
John Harrison6258fbe2015-05-29 17:43:48 +010010878 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010880 u32 flip_mask;
10881 int ret;
10882
John Harrison5fb9de12015-05-29 17:44:07 +010010883 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010884 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010885 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010886
10887 if (intel_crtc->plane)
10888 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10889 else
10890 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010891 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10892 intel_ring_emit(ring, MI_NOOP);
10893 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10894 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10895 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010896 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010897 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010898
Chris Wilsone7d841c2012-12-03 11:36:30 +000010899 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010900 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010901}
10902
10903static int intel_gen4_queue_flip(struct drm_device *dev,
10904 struct drm_crtc *crtc,
10905 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010906 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010907 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010908 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010909{
John Harrison6258fbe2015-05-29 17:43:48 +010010910 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010911 struct drm_i915_private *dev_priv = dev->dev_private;
10912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10913 uint32_t pf, pipesrc;
10914 int ret;
10915
John Harrison5fb9de12015-05-29 17:44:07 +010010916 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010917 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010918 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010919
10920 /* i965+ uses the linear or tiled offsets from the
10921 * Display Registers (which do not change across a page-flip)
10922 * so we need only reprogram the base address.
10923 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010924 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10925 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10926 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010927 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010928 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010929
10930 /* XXX Enabling the panel-fitter across page-flip is so far
10931 * untested on non-native modes, so ignore it for now.
10932 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10933 */
10934 pf = 0;
10935 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010936 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010937
10938 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010939 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010940}
10941
10942static int intel_gen6_queue_flip(struct drm_device *dev,
10943 struct drm_crtc *crtc,
10944 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010945 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010946 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010947 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010948{
John Harrison6258fbe2015-05-29 17:43:48 +010010949 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010950 struct drm_i915_private *dev_priv = dev->dev_private;
10951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10952 uint32_t pf, pipesrc;
10953 int ret;
10954
John Harrison5fb9de12015-05-29 17:44:07 +010010955 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010956 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010957 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010958
Daniel Vetter6d90c952012-04-26 23:28:05 +020010959 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10960 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10961 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010962 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010963
Chris Wilson99d9acd2012-04-17 20:37:00 +010010964 /* Contrary to the suggestions in the documentation,
10965 * "Enable Panel Fitter" does not seem to be required when page
10966 * flipping with a non-native mode, and worse causes a normal
10967 * modeset to fail.
10968 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10969 */
10970 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010971 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010972 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010973
10974 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010975 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010976}
10977
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010978static int intel_gen7_queue_flip(struct drm_device *dev,
10979 struct drm_crtc *crtc,
10980 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010981 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010982 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010983 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010984{
John Harrison6258fbe2015-05-29 17:43:48 +010010985 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010987 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010988 int len, ret;
10989
Robin Schroereba905b2014-05-18 02:24:50 +020010990 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010991 case PLANE_A:
10992 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10993 break;
10994 case PLANE_B:
10995 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10996 break;
10997 case PLANE_C:
10998 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10999 break;
11000 default:
11001 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011002 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011003 }
11004
Chris Wilsonffe74d72013-08-26 20:58:12 +010011005 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011006 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011007 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011008 /*
11009 * On Gen 8, SRM is now taking an extra dword to accommodate
11010 * 48bits addresses, and we need a NOOP for the batch size to
11011 * stay even.
11012 */
11013 if (IS_GEN8(dev))
11014 len += 2;
11015 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011016
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011017 /*
11018 * BSpec MI_DISPLAY_FLIP for IVB:
11019 * "The full packet must be contained within the same cache line."
11020 *
11021 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11022 * cacheline, if we ever start emitting more commands before
11023 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11024 * then do the cacheline alignment, and finally emit the
11025 * MI_DISPLAY_FLIP.
11026 */
John Harrisonbba09b12015-05-29 17:44:06 +010011027 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011028 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011029 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011030
John Harrison5fb9de12015-05-29 17:44:07 +010011031 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011032 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011033 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011034
Chris Wilsonffe74d72013-08-26 20:58:12 +010011035 /* Unmask the flip-done completion message. Note that the bspec says that
11036 * we should do this for both the BCS and RCS, and that we must not unmask
11037 * more than one flip event at any time (or ensure that one flip message
11038 * can be sent by waiting for flip-done prior to queueing new flips).
11039 * Experimentation says that BCS works despite DERRMR masking all
11040 * flip-done completion events and that unmasking all planes at once
11041 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11042 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11043 */
11044 if (ring->id == RCS) {
11045 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11046 intel_ring_emit(ring, DERRMR);
11047 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11048 DERRMR_PIPEB_PRI_FLIP_DONE |
11049 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011050 if (IS_GEN8(dev))
11051 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11052 MI_SRM_LRM_GLOBAL_GTT);
11053 else
11054 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11055 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011056 intel_ring_emit(ring, DERRMR);
11057 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011058 if (IS_GEN8(dev)) {
11059 intel_ring_emit(ring, 0);
11060 intel_ring_emit(ring, MI_NOOP);
11061 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011062 }
11063
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011064 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011065 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011066 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011067 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011068
11069 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011070 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011071}
11072
Sourab Gupta84c33a62014-06-02 16:47:17 +053011073static bool use_mmio_flip(struct intel_engine_cs *ring,
11074 struct drm_i915_gem_object *obj)
11075{
11076 /*
11077 * This is not being used for older platforms, because
11078 * non-availability of flip done interrupt forces us to use
11079 * CS flips. Older platforms derive flip done using some clever
11080 * tricks involving the flip_pending status bits and vblank irqs.
11081 * So using MMIO flips there would disrupt this mechanism.
11082 */
11083
Chris Wilson8e09bf82014-07-08 10:40:30 +010011084 if (ring == NULL)
11085 return true;
11086
Sourab Gupta84c33a62014-06-02 16:47:17 +053011087 if (INTEL_INFO(ring->dev)->gen < 5)
11088 return false;
11089
11090 if (i915.use_mmio_flip < 0)
11091 return false;
11092 else if (i915.use_mmio_flip > 0)
11093 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011094 else if (i915.enable_execlists)
11095 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011096 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011097 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011098}
11099
Damien Lespiauff944562014-11-20 14:58:16 +000011100static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11101{
11102 struct drm_device *dev = intel_crtc->base.dev;
11103 struct drm_i915_private *dev_priv = dev->dev_private;
11104 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011105 const enum pipe pipe = intel_crtc->pipe;
11106 u32 ctl, stride;
11107
11108 ctl = I915_READ(PLANE_CTL(pipe, 0));
11109 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011110 switch (fb->modifier[0]) {
11111 case DRM_FORMAT_MOD_NONE:
11112 break;
11113 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011114 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011115 break;
11116 case I915_FORMAT_MOD_Y_TILED:
11117 ctl |= PLANE_CTL_TILED_Y;
11118 break;
11119 case I915_FORMAT_MOD_Yf_TILED:
11120 ctl |= PLANE_CTL_TILED_YF;
11121 break;
11122 default:
11123 MISSING_CASE(fb->modifier[0]);
11124 }
Damien Lespiauff944562014-11-20 14:58:16 +000011125
11126 /*
11127 * The stride is either expressed as a multiple of 64 bytes chunks for
11128 * linear buffers or in number of tiles for tiled buffers.
11129 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011130 stride = fb->pitches[0] /
11131 intel_fb_stride_alignment(dev, fb->modifier[0],
11132 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011133
11134 /*
11135 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11136 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11137 */
11138 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11139 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11140
11141 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11142 POSTING_READ(PLANE_SURF(pipe, 0));
11143}
11144
11145static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011146{
11147 struct drm_device *dev = intel_crtc->base.dev;
11148 struct drm_i915_private *dev_priv = dev->dev_private;
11149 struct intel_framebuffer *intel_fb =
11150 to_intel_framebuffer(intel_crtc->base.primary->fb);
11151 struct drm_i915_gem_object *obj = intel_fb->obj;
11152 u32 dspcntr;
11153 u32 reg;
11154
Sourab Gupta84c33a62014-06-02 16:47:17 +053011155 reg = DSPCNTR(intel_crtc->plane);
11156 dspcntr = I915_READ(reg);
11157
Damien Lespiauc5d97472014-10-25 00:11:11 +010011158 if (obj->tiling_mode != I915_TILING_NONE)
11159 dspcntr |= DISPPLANE_TILED;
11160 else
11161 dspcntr &= ~DISPPLANE_TILED;
11162
Sourab Gupta84c33a62014-06-02 16:47:17 +053011163 I915_WRITE(reg, dspcntr);
11164
11165 I915_WRITE(DSPSURF(intel_crtc->plane),
11166 intel_crtc->unpin_work->gtt_offset);
11167 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011168
Damien Lespiauff944562014-11-20 14:58:16 +000011169}
11170
11171/*
11172 * XXX: This is the temporary way to update the plane registers until we get
11173 * around to using the usual plane update functions for MMIO flips
11174 */
11175static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11176{
11177 struct drm_device *dev = intel_crtc->base.dev;
11178 bool atomic_update;
11179 u32 start_vbl_count;
11180
11181 intel_mark_page_flip_active(intel_crtc);
11182
11183 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11184
11185 if (INTEL_INFO(dev)->gen >= 9)
11186 skl_do_mmio_flip(intel_crtc);
11187 else
11188 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11189 ilk_do_mmio_flip(intel_crtc);
11190
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011191 if (atomic_update)
11192 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011193}
11194
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011195static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011196{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011197 struct intel_mmio_flip *mmio_flip =
11198 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011199
Daniel Vettereed29a52015-05-21 14:21:25 +020011200 if (mmio_flip->req)
11201 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011202 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011203 false, NULL,
11204 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011205
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011206 intel_do_mmio_flip(mmio_flip->crtc);
11207
Daniel Vettereed29a52015-05-21 14:21:25 +020011208 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011209 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011210}
11211
11212static int intel_queue_mmio_flip(struct drm_device *dev,
11213 struct drm_crtc *crtc,
11214 struct drm_framebuffer *fb,
11215 struct drm_i915_gem_object *obj,
11216 struct intel_engine_cs *ring,
11217 uint32_t flags)
11218{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011219 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011220
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011221 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11222 if (mmio_flip == NULL)
11223 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011224
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011225 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011226 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011227 mmio_flip->crtc = to_intel_crtc(crtc);
11228
11229 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11230 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011231
Sourab Gupta84c33a62014-06-02 16:47:17 +053011232 return 0;
11233}
11234
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011235static int intel_default_queue_flip(struct drm_device *dev,
11236 struct drm_crtc *crtc,
11237 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011238 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011239 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011240 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011241{
11242 return -ENODEV;
11243}
11244
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011245static bool __intel_pageflip_stall_check(struct drm_device *dev,
11246 struct drm_crtc *crtc)
11247{
11248 struct drm_i915_private *dev_priv = dev->dev_private;
11249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11250 struct intel_unpin_work *work = intel_crtc->unpin_work;
11251 u32 addr;
11252
11253 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11254 return true;
11255
11256 if (!work->enable_stall_check)
11257 return false;
11258
11259 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011260 if (work->flip_queued_req &&
11261 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011262 return false;
11263
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011264 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011265 }
11266
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011267 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011268 return false;
11269
11270 /* Potential stall - if we see that the flip has happened,
11271 * assume a missed interrupt. */
11272 if (INTEL_INFO(dev)->gen >= 4)
11273 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11274 else
11275 addr = I915_READ(DSPADDR(intel_crtc->plane));
11276
11277 /* There is a potential issue here with a false positive after a flip
11278 * to the same address. We could address this by checking for a
11279 * non-incrementing frame counter.
11280 */
11281 return addr == work->gtt_offset;
11282}
11283
11284void intel_check_page_flip(struct drm_device *dev, int pipe)
11285{
11286 struct drm_i915_private *dev_priv = dev->dev_private;
11287 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011289 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011290
Dave Gordon6c51d462015-03-06 15:34:26 +000011291 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011292
11293 if (crtc == NULL)
11294 return;
11295
Daniel Vetterf3260382014-09-15 14:55:23 +020011296 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011297 work = intel_crtc->unpin_work;
11298 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011299 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011300 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011301 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011302 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011303 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011304 if (work != NULL &&
11305 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11306 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011307 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011308}
11309
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011310static int intel_crtc_page_flip(struct drm_crtc *crtc,
11311 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011312 struct drm_pending_vblank_event *event,
11313 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011314{
11315 struct drm_device *dev = crtc->dev;
11316 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011317 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011318 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011320 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011321 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011322 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011323 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011324 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011325 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011326 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011327
Matt Roper2ff8fde2014-07-08 07:50:07 -070011328 /*
11329 * drm_mode_page_flip_ioctl() should already catch this, but double
11330 * check to be safe. In the future we may enable pageflipping from
11331 * a disabled primary plane.
11332 */
11333 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11334 return -EBUSY;
11335
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011336 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011337 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011338 return -EINVAL;
11339
11340 /*
11341 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11342 * Note that pitch changes could also affect these register.
11343 */
11344 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011345 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11346 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011347 return -EINVAL;
11348
Chris Wilsonf900db42014-02-20 09:26:13 +000011349 if (i915_terminally_wedged(&dev_priv->gpu_error))
11350 goto out_hang;
11351
Daniel Vetterb14c5672013-09-19 12:18:32 +020011352 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011353 if (work == NULL)
11354 return -ENOMEM;
11355
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011356 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011357 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011358 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011359 INIT_WORK(&work->work, intel_unpin_work_fn);
11360
Daniel Vetter87b6b102014-05-15 15:33:46 +020011361 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011362 if (ret)
11363 goto free_work;
11364
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011365 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011366 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011367 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011368 /* Before declaring the flip queue wedged, check if
11369 * the hardware completed the operation behind our backs.
11370 */
11371 if (__intel_pageflip_stall_check(dev, crtc)) {
11372 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11373 page_flip_completed(intel_crtc);
11374 } else {
11375 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011376 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011377
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011378 drm_crtc_vblank_put(crtc);
11379 kfree(work);
11380 return -EBUSY;
11381 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011382 }
11383 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011384 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011385
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011386 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11387 flush_workqueue(dev_priv->wq);
11388
Jesse Barnes75dfca82010-02-10 15:09:44 -080011389 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011390 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011391 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011392
Matt Roperf4510a22014-04-01 15:22:40 -070011393 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011394 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011395
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011396 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011397
Chris Wilson89ed88b2015-02-16 14:31:49 +000011398 ret = i915_mutex_lock_interruptible(dev);
11399 if (ret)
11400 goto cleanup;
11401
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011402 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011403 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011404
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011405 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011406 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011407
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011408 if (IS_VALLEYVIEW(dev)) {
11409 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011410 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011411 /* vlv: DISPLAY_FLIP fails to change tiling */
11412 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011413 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011414 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011415 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011416 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011417 if (ring == NULL || ring->id != RCS)
11418 ring = &dev_priv->ring[BCS];
11419 } else {
11420 ring = &dev_priv->ring[RCS];
11421 }
11422
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011423 mmio_flip = use_mmio_flip(ring, obj);
11424
11425 /* When using CS flips, we want to emit semaphores between rings.
11426 * However, when using mmio flips we will create a task to do the
11427 * synchronisation, so all we want here is to pin the framebuffer
11428 * into the display plane and skip any waits.
11429 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011430 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011431 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011432 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011433 if (ret)
11434 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011435
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011436 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11437 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011438
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011439 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011440 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11441 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011442 if (ret)
11443 goto cleanup_unpin;
11444
John Harrisonf06cc1b2014-11-24 18:49:37 +000011445 i915_gem_request_assign(&work->flip_queued_req,
11446 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011447 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011448 if (!request) {
11449 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11450 if (ret)
11451 goto cleanup_unpin;
11452 }
11453
11454 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011455 page_flip_flags);
11456 if (ret)
11457 goto cleanup_unpin;
11458
John Harrison6258fbe2015-05-29 17:43:48 +010011459 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011460 }
11461
John Harrison91af1272015-06-18 13:14:56 +010011462 if (request)
John Harrison75289872015-05-29 17:43:49 +010011463 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011464
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011465 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011466 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011467
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011468 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011469 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011470 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011471
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011472 intel_fbc_disable(dev);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011473 intel_frontbuffer_flip_prepare(dev,
11474 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011475
Jesse Barnese5510fa2010-07-01 16:48:37 -070011476 trace_i915_flip_request(intel_crtc->plane, obj);
11477
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011478 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011479
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011480cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011481 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011482cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011483 if (request)
11484 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011485 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011486 mutex_unlock(&dev->struct_mutex);
11487cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011488 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011489 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011490
Chris Wilson89ed88b2015-02-16 14:31:49 +000011491 drm_gem_object_unreference_unlocked(&obj->base);
11492 drm_framebuffer_unreference(work->old_fb);
11493
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011494 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011495 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011496 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011497
Daniel Vetter87b6b102014-05-15 15:33:46 +020011498 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011499free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011500 kfree(work);
11501
Chris Wilsonf900db42014-02-20 09:26:13 +000011502 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011503 struct drm_atomic_state *state;
11504 struct drm_plane_state *plane_state;
11505
Chris Wilsonf900db42014-02-20 09:26:13 +000011506out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011507 state = drm_atomic_state_alloc(dev);
11508 if (!state)
11509 return -ENOMEM;
11510 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11511
11512retry:
11513 plane_state = drm_atomic_get_plane_state(state, primary);
11514 ret = PTR_ERR_OR_ZERO(plane_state);
11515 if (!ret) {
11516 drm_atomic_set_fb_for_plane(plane_state, fb);
11517
11518 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11519 if (!ret)
11520 ret = drm_atomic_commit(state);
11521 }
11522
11523 if (ret == -EDEADLK) {
11524 drm_modeset_backoff(state->acquire_ctx);
11525 drm_atomic_state_clear(state);
11526 goto retry;
11527 }
11528
11529 if (ret)
11530 drm_atomic_state_free(state);
11531
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011532 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011533 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011534 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011535 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011536 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011537 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011538 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011539}
11540
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011541
11542/**
11543 * intel_wm_need_update - Check whether watermarks need updating
11544 * @plane: drm plane
11545 * @state: new plane state
11546 *
11547 * Check current plane state versus the new one to determine whether
11548 * watermarks need to be recalculated.
11549 *
11550 * Returns true or false.
11551 */
11552static bool intel_wm_need_update(struct drm_plane *plane,
11553 struct drm_plane_state *state)
11554{
11555 /* Update watermarks on tiling changes. */
11556 if (!plane->state->fb || !state->fb ||
11557 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11558 plane->state->rotation != state->rotation)
11559 return true;
11560
11561 if (plane->state->crtc_w != state->crtc_w)
11562 return true;
11563
11564 return false;
11565}
11566
11567int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11568 struct drm_plane_state *plane_state)
11569{
11570 struct drm_crtc *crtc = crtc_state->crtc;
11571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11572 struct drm_plane *plane = plane_state->plane;
11573 struct drm_device *dev = crtc->dev;
11574 struct drm_i915_private *dev_priv = dev->dev_private;
11575 struct intel_plane_state *old_plane_state =
11576 to_intel_plane_state(plane->state);
11577 int idx = intel_crtc->base.base.id, ret;
11578 int i = drm_plane_index(plane);
11579 bool mode_changed = needs_modeset(crtc_state);
11580 bool was_crtc_enabled = crtc->state->active;
11581 bool is_crtc_enabled = crtc_state->active;
11582
11583 bool turn_off, turn_on, visible, was_visible;
11584 struct drm_framebuffer *fb = plane_state->fb;
11585
11586 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11587 plane->type != DRM_PLANE_TYPE_CURSOR) {
11588 ret = skl_update_scaler_plane(
11589 to_intel_crtc_state(crtc_state),
11590 to_intel_plane_state(plane_state));
11591 if (ret)
11592 return ret;
11593 }
11594
11595 /*
11596 * Disabling a plane is always okay; we just need to update
11597 * fb tracking in a special way since cleanup_fb() won't
11598 * get called by the plane helpers.
11599 */
11600 if (old_plane_state->base.fb && !fb)
11601 intel_crtc->atomic.disabled_planes |= 1 << i;
11602
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011603 was_visible = old_plane_state->visible;
11604 visible = to_intel_plane_state(plane_state)->visible;
11605
11606 if (!was_crtc_enabled && WARN_ON(was_visible))
11607 was_visible = false;
11608
11609 if (!is_crtc_enabled && WARN_ON(visible))
11610 visible = false;
11611
11612 if (!was_visible && !visible)
11613 return 0;
11614
11615 turn_off = was_visible && (!visible || mode_changed);
11616 turn_on = visible && (!was_visible || mode_changed);
11617
11618 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11619 plane->base.id, fb ? fb->base.id : -1);
11620
11621 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11622 plane->base.id, was_visible, visible,
11623 turn_off, turn_on, mode_changed);
11624
Ville Syrjälä852eb002015-06-24 22:00:07 +030011625 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011626 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011627 /* must disable cxsr around plane enable/disable */
11628 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11629 intel_crtc->atomic.disable_cxsr = true;
11630 /* to potentially re-enable cxsr */
11631 intel_crtc->atomic.wait_vblank = true;
11632 intel_crtc->atomic.update_wm_post = true;
11633 }
11634 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011635 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011636 /* must disable cxsr around plane enable/disable */
11637 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11638 if (is_crtc_enabled)
11639 intel_crtc->atomic.wait_vblank = true;
11640 intel_crtc->atomic.disable_cxsr = true;
11641 }
11642 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011643 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011644 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011645
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011646 if (visible)
11647 intel_crtc->atomic.fb_bits |=
11648 to_intel_plane(plane)->frontbuffer_bit;
11649
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011650 switch (plane->type) {
11651 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011652 intel_crtc->atomic.wait_for_flips = true;
11653 intel_crtc->atomic.pre_disable_primary = turn_off;
11654 intel_crtc->atomic.post_enable_primary = turn_on;
11655
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011656 if (turn_off) {
11657 /*
11658 * FIXME: Actually if we will still have any other
11659 * plane enabled on the pipe we could let IPS enabled
11660 * still, but for now lets consider that when we make
11661 * primary invisible by setting DSPCNTR to 0 on
11662 * update_primary_plane function IPS needs to be
11663 * disable.
11664 */
11665 intel_crtc->atomic.disable_ips = true;
11666
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011667 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011668 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011669
11670 /*
11671 * FBC does not work on some platforms for rotated
11672 * planes, so disable it when rotation is not 0 and
11673 * update it when rotation is set back to 0.
11674 *
11675 * FIXME: This is redundant with the fbc update done in
11676 * the primary plane enable function except that that
11677 * one is done too late. We eventually need to unify
11678 * this.
11679 */
11680
11681 if (visible &&
11682 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11683 dev_priv->fbc.crtc == intel_crtc &&
11684 plane_state->rotation != BIT(DRM_ROTATE_0))
11685 intel_crtc->atomic.disable_fbc = true;
11686
11687 /*
11688 * BDW signals flip done immediately if the plane
11689 * is disabled, even if the plane enable is already
11690 * armed to occur at the next vblank :(
11691 */
11692 if (turn_on && IS_BROADWELL(dev))
11693 intel_crtc->atomic.wait_vblank = true;
11694
11695 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11696 break;
11697 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011698 break;
11699 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011700 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011701 intel_crtc->atomic.wait_vblank = true;
11702 intel_crtc->atomic.update_sprite_watermarks |=
11703 1 << i;
11704 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011705 }
11706 return 0;
11707}
11708
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011709static bool encoders_cloneable(const struct intel_encoder *a,
11710 const struct intel_encoder *b)
11711{
11712 /* masks could be asymmetric, so check both ways */
11713 return a == b || (a->cloneable & (1 << b->type) &&
11714 b->cloneable & (1 << a->type));
11715}
11716
11717static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11718 struct intel_crtc *crtc,
11719 struct intel_encoder *encoder)
11720{
11721 struct intel_encoder *source_encoder;
11722 struct drm_connector *connector;
11723 struct drm_connector_state *connector_state;
11724 int i;
11725
11726 for_each_connector_in_state(state, connector, connector_state, i) {
11727 if (connector_state->crtc != &crtc->base)
11728 continue;
11729
11730 source_encoder =
11731 to_intel_encoder(connector_state->best_encoder);
11732 if (!encoders_cloneable(encoder, source_encoder))
11733 return false;
11734 }
11735
11736 return true;
11737}
11738
11739static bool check_encoder_cloning(struct drm_atomic_state *state,
11740 struct intel_crtc *crtc)
11741{
11742 struct intel_encoder *encoder;
11743 struct drm_connector *connector;
11744 struct drm_connector_state *connector_state;
11745 int i;
11746
11747 for_each_connector_in_state(state, connector, connector_state, i) {
11748 if (connector_state->crtc != &crtc->base)
11749 continue;
11750
11751 encoder = to_intel_encoder(connector_state->best_encoder);
11752 if (!check_single_encoder_cloning(state, crtc, encoder))
11753 return false;
11754 }
11755
11756 return true;
11757}
11758
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011759static void intel_crtc_check_initial_planes(struct drm_crtc *crtc,
11760 struct drm_crtc_state *crtc_state)
11761{
11762 struct intel_crtc_state *pipe_config =
11763 to_intel_crtc_state(crtc_state);
11764 struct drm_plane *p;
11765 unsigned visible_mask = 0;
11766
11767 drm_for_each_plane_mask(p, crtc->dev, crtc_state->plane_mask) {
11768 struct drm_plane_state *plane_state =
11769 drm_atomic_get_existing_plane_state(crtc_state->state, p);
11770
11771 if (WARN_ON(!plane_state))
11772 continue;
11773
11774 if (!plane_state->fb)
11775 crtc_state->plane_mask &=
11776 ~(1 << drm_plane_index(p));
11777 else if (to_intel_plane_state(plane_state)->visible)
11778 visible_mask |= 1 << drm_plane_index(p);
11779 }
11780
11781 if (!visible_mask)
11782 return;
11783
11784 pipe_config->quirks &= ~PIPE_CONFIG_QUIRK_INITIAL_PLANES;
11785}
11786
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011787static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11788 struct drm_crtc_state *crtc_state)
11789{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011790 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011791 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011793 struct intel_crtc_state *pipe_config =
11794 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011795 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011796 int ret, idx = crtc->base.id;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011797 bool mode_changed = needs_modeset(crtc_state);
11798
11799 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11800 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11801 return -EINVAL;
11802 }
11803
11804 I915_STATE_WARN(crtc->state->active != intel_crtc->active,
11805 "[CRTC:%i] mismatch between state->active(%i) and crtc->active(%i)\n",
11806 idx, crtc->state->active, intel_crtc->active);
11807
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011808 /* plane mask is fixed up after all initial planes are calculated */
11809 if (pipe_config->quirks & PIPE_CONFIG_QUIRK_INITIAL_PLANES)
11810 intel_crtc_check_initial_planes(crtc, crtc_state);
11811
Ville Syrjälä852eb002015-06-24 22:00:07 +030011812 if (mode_changed && !crtc_state->active)
11813 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011814
Maarten Lankhorstad421372015-06-15 12:33:42 +020011815 if (mode_changed && crtc_state->enable &&
11816 dev_priv->display.crtc_compute_clock &&
11817 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11818 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11819 pipe_config);
11820 if (ret)
11821 return ret;
11822 }
11823
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011824 return intel_atomic_setup_scalers(dev, intel_crtc, pipe_config);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011825}
11826
Jani Nikula65b38e02015-04-13 11:26:56 +030011827static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011828 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11829 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011830 .atomic_begin = intel_begin_crtc_commit,
11831 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011832 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011833};
11834
Daniel Vetter9a935852012-07-05 22:34:27 +020011835/**
11836 * intel_modeset_update_staged_output_state
11837 *
11838 * Updates the staged output configuration state, e.g. after we've read out the
11839 * current hw state.
11840 */
11841static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11842{
Ville Syrjälä76688512014-01-10 11:28:06 +020011843 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011844 struct intel_encoder *encoder;
11845 struct intel_connector *connector;
11846
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011847 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011848 connector->new_encoder =
11849 to_intel_encoder(connector->base.encoder);
11850 }
11851
Damien Lespiaub2784e12014-08-05 11:29:37 +010011852 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011853 encoder->new_crtc =
11854 to_intel_crtc(encoder->base.crtc);
11855 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011856
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011857 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011858 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011859 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011860}
11861
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011862/* Transitional helper to copy current connector/encoder state to
11863 * connector->state. This is needed so that code that is partially
11864 * converted to atomic does the right thing.
11865 */
11866static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11867{
11868 struct intel_connector *connector;
11869
11870 for_each_intel_connector(dev, connector) {
11871 if (connector->base.encoder) {
11872 connector->base.state->best_encoder =
11873 connector->base.encoder;
11874 connector->base.state->crtc =
11875 connector->base.encoder->crtc;
11876 } else {
11877 connector->base.state->best_encoder = NULL;
11878 connector->base.state->crtc = NULL;
11879 }
11880 }
11881}
11882
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011883static void
Robin Schroereba905b2014-05-18 02:24:50 +020011884connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011885 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011886{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011887 int bpp = pipe_config->pipe_bpp;
11888
11889 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11890 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011891 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011892
11893 /* Don't use an invalid EDID bpc value */
11894 if (connector->base.display_info.bpc &&
11895 connector->base.display_info.bpc * 3 < bpp) {
11896 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11897 bpp, connector->base.display_info.bpc*3);
11898 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11899 }
11900
11901 /* Clamp bpp to 8 on screens without EDID 1.4 */
11902 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11903 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11904 bpp);
11905 pipe_config->pipe_bpp = 24;
11906 }
11907}
11908
11909static int
11910compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011911 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011912{
11913 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011914 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011915 struct drm_connector *connector;
11916 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011917 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011918
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011919 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011920 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011921 else if (INTEL_INFO(dev)->gen >= 5)
11922 bpp = 12*3;
11923 else
11924 bpp = 8*3;
11925
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011926
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011927 pipe_config->pipe_bpp = bpp;
11928
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011929 state = pipe_config->base.state;
11930
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011931 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011932 for_each_connector_in_state(state, connector, connector_state, i) {
11933 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011934 continue;
11935
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011936 connected_sink_compute_bpp(to_intel_connector(connector),
11937 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011938 }
11939
11940 return bpp;
11941}
11942
Daniel Vetter644db712013-09-19 14:53:58 +020011943static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11944{
11945 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11946 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011947 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011948 mode->crtc_hdisplay, mode->crtc_hsync_start,
11949 mode->crtc_hsync_end, mode->crtc_htotal,
11950 mode->crtc_vdisplay, mode->crtc_vsync_start,
11951 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11952}
11953
Daniel Vetterc0b03412013-05-28 12:05:54 +020011954static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011955 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011956 const char *context)
11957{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011958 struct drm_device *dev = crtc->base.dev;
11959 struct drm_plane *plane;
11960 struct intel_plane *intel_plane;
11961 struct intel_plane_state *state;
11962 struct drm_framebuffer *fb;
11963
11964 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11965 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011966
11967 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11968 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11969 pipe_config->pipe_bpp, pipe_config->dither);
11970 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11971 pipe_config->has_pch_encoder,
11972 pipe_config->fdi_lanes,
11973 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11974 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11975 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011976 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11977 pipe_config->has_dp_encoder,
11978 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11979 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11980 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011981
11982 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11983 pipe_config->has_dp_encoder,
11984 pipe_config->dp_m2_n2.gmch_m,
11985 pipe_config->dp_m2_n2.gmch_n,
11986 pipe_config->dp_m2_n2.link_m,
11987 pipe_config->dp_m2_n2.link_n,
11988 pipe_config->dp_m2_n2.tu);
11989
Daniel Vetter55072d12014-11-20 16:10:28 +010011990 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11991 pipe_config->has_audio,
11992 pipe_config->has_infoframe);
11993
Daniel Vetterc0b03412013-05-28 12:05:54 +020011994 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011995 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011996 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011997 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11998 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011999 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012000 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12001 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012002 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12003 crtc->num_scalers,
12004 pipe_config->scaler_state.scaler_users,
12005 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012006 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12007 pipe_config->gmch_pfit.control,
12008 pipe_config->gmch_pfit.pgm_ratios,
12009 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012010 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012011 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012012 pipe_config->pch_pfit.size,
12013 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012014 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012015 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012016
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012017 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012018 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012019 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012020 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012021 pipe_config->ddi_pll_sel,
12022 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012023 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012024 pipe_config->dpll_hw_state.pll0,
12025 pipe_config->dpll_hw_state.pll1,
12026 pipe_config->dpll_hw_state.pll2,
12027 pipe_config->dpll_hw_state.pll3,
12028 pipe_config->dpll_hw_state.pll6,
12029 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012030 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012031 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012032 pipe_config->dpll_hw_state.pcsdw12);
12033 } else if (IS_SKYLAKE(dev)) {
12034 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12035 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12036 pipe_config->ddi_pll_sel,
12037 pipe_config->dpll_hw_state.ctrl1,
12038 pipe_config->dpll_hw_state.cfgcr1,
12039 pipe_config->dpll_hw_state.cfgcr2);
12040 } else if (HAS_DDI(dev)) {
12041 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12042 pipe_config->ddi_pll_sel,
12043 pipe_config->dpll_hw_state.wrpll);
12044 } else {
12045 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12046 "fp0: 0x%x, fp1: 0x%x\n",
12047 pipe_config->dpll_hw_state.dpll,
12048 pipe_config->dpll_hw_state.dpll_md,
12049 pipe_config->dpll_hw_state.fp0,
12050 pipe_config->dpll_hw_state.fp1);
12051 }
12052
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012053 DRM_DEBUG_KMS("planes on this crtc\n");
12054 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12055 intel_plane = to_intel_plane(plane);
12056 if (intel_plane->pipe != crtc->pipe)
12057 continue;
12058
12059 state = to_intel_plane_state(plane->state);
12060 fb = state->base.fb;
12061 if (!fb) {
12062 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12063 "disabled, scaler_id = %d\n",
12064 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12065 plane->base.id, intel_plane->pipe,
12066 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12067 drm_plane_index(plane), state->scaler_id);
12068 continue;
12069 }
12070
12071 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12072 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12073 plane->base.id, intel_plane->pipe,
12074 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12075 drm_plane_index(plane));
12076 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12077 fb->base.id, fb->width, fb->height, fb->pixel_format);
12078 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12079 state->scaler_id,
12080 state->src.x1 >> 16, state->src.y1 >> 16,
12081 drm_rect_width(&state->src) >> 16,
12082 drm_rect_height(&state->src) >> 16,
12083 state->dst.x1, state->dst.y1,
12084 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12085 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012086}
12087
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012088static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012089{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012090 struct drm_device *dev = state->dev;
12091 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012092 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012093 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012094 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012095 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012096
12097 /*
12098 * Walk the connector list instead of the encoder
12099 * list to detect the problem on ddi platforms
12100 * where there's just one encoder per digital port.
12101 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012102 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012103 if (!connector_state->best_encoder)
12104 continue;
12105
12106 encoder = to_intel_encoder(connector_state->best_encoder);
12107
12108 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012109
12110 switch (encoder->type) {
12111 unsigned int port_mask;
12112 case INTEL_OUTPUT_UNKNOWN:
12113 if (WARN_ON(!HAS_DDI(dev)))
12114 break;
12115 case INTEL_OUTPUT_DISPLAYPORT:
12116 case INTEL_OUTPUT_HDMI:
12117 case INTEL_OUTPUT_EDP:
12118 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12119
12120 /* the same port mustn't appear more than once */
12121 if (used_ports & port_mask)
12122 return false;
12123
12124 used_ports |= port_mask;
12125 default:
12126 break;
12127 }
12128 }
12129
12130 return true;
12131}
12132
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012133static void
12134clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12135{
12136 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012137 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012138 struct intel_dpll_hw_state dpll_hw_state;
12139 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012140 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012141
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012142 /* FIXME: before the switch to atomic started, a new pipe_config was
12143 * kzalloc'd. Code that depends on any field being zero should be
12144 * fixed, so that the crtc_state can be safely duplicated. For now,
12145 * only fields that are know to not cause problems are preserved. */
12146
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012147 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012148 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012149 shared_dpll = crtc_state->shared_dpll;
12150 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012151 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012152
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012153 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012154
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012155 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012156 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012157 crtc_state->shared_dpll = shared_dpll;
12158 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012159 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012160}
12161
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012162static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012163intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012164 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012165{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012166 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012167 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012168 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012169 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012170 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012171 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012172 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012173
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012174 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012175
Daniel Vettere143a212013-07-04 12:01:15 +020012176 pipe_config->cpu_transcoder =
12177 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012178
Imre Deak2960bc92013-07-30 13:36:32 +030012179 /*
12180 * Sanitize sync polarity flags based on requested ones. If neither
12181 * positive or negative polarity is requested, treat this as meaning
12182 * negative polarity.
12183 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012184 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012185 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012186 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012187
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012188 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012189 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012190 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012191
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012192 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12193 * plane pixel format and any sink constraints into account. Returns the
12194 * source plane bpp so that dithering can be selected on mismatches
12195 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012196 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12197 pipe_config);
12198 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012199 goto fail;
12200
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012201 /*
12202 * Determine the real pipe dimensions. Note that stereo modes can
12203 * increase the actual pipe size due to the frame doubling and
12204 * insertion of additional space for blanks between the frame. This
12205 * is stored in the crtc timings. We use the requested mode to do this
12206 * computation to clearly distinguish it from the adjusted mode, which
12207 * can be changed by the connectors in the below retry loop.
12208 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012209 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012210 &pipe_config->pipe_src_w,
12211 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012212
Daniel Vettere29c22c2013-02-21 00:00:16 +010012213encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012214 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012215 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012216 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012217
Daniel Vetter135c81b2013-07-21 21:37:09 +020012218 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012219 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12220 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012221
Daniel Vetter7758a112012-07-08 19:40:39 +020012222 /* Pass our mode to the connectors and the CRTC to give them a chance to
12223 * adjust it according to limitations or connector properties, and also
12224 * a chance to reject the mode entirely.
12225 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012226 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012227 if (connector_state->crtc != crtc)
12228 continue;
12229
12230 encoder = to_intel_encoder(connector_state->best_encoder);
12231
Daniel Vetterefea6e82013-07-21 21:36:59 +020012232 if (!(encoder->compute_config(encoder, pipe_config))) {
12233 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012234 goto fail;
12235 }
12236 }
12237
Daniel Vetterff9a6752013-06-01 17:16:21 +020012238 /* Set default port clock if not overwritten by the encoder. Needs to be
12239 * done afterwards in case the encoder adjusts the mode. */
12240 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012241 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012242 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012243
Daniel Vettera43f6e02013-06-07 23:10:32 +020012244 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012245 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012246 DRM_DEBUG_KMS("CRTC fixup failed\n");
12247 goto fail;
12248 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012249
12250 if (ret == RETRY) {
12251 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12252 ret = -EINVAL;
12253 goto fail;
12254 }
12255
12256 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12257 retry = false;
12258 goto encoder_retry;
12259 }
12260
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012261 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012262 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012263 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012264
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012265 /* Check if we need to force a modeset */
12266 if (pipe_config->has_audio !=
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012267 to_intel_crtc_state(crtc->state)->has_audio) {
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012268 pipe_config->base.mode_changed = true;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012269 ret = drm_atomic_add_affected_planes(state, crtc);
12270 }
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012271
12272 /*
12273 * Note we have an issue here with infoframes: current code
12274 * only updates them on the full mode set path per hw
12275 * requirements. So here we should be checking for any
12276 * required changes and forcing a mode set.
12277 */
Daniel Vetter7758a112012-07-08 19:40:39 +020012278fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012279 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012280}
12281
Daniel Vetterea9d7582012-07-10 10:42:52 +020012282static bool intel_crtc_in_use(struct drm_crtc *crtc)
12283{
12284 struct drm_encoder *encoder;
12285 struct drm_device *dev = crtc->dev;
12286
12287 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12288 if (encoder->crtc == crtc)
12289 return true;
12290
12291 return false;
12292}
12293
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012294static void
12295intel_modeset_update_state(struct drm_atomic_state *state)
12296{
12297 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012298 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012299 struct drm_crtc *crtc;
12300 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012301 struct drm_connector *connector;
12302
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012303 intel_shared_dpll_commit(state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012304
Damien Lespiaub2784e12014-08-05 11:29:37 +010012305 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012306 if (!intel_encoder->base.crtc)
12307 continue;
12308
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012309 crtc = intel_encoder->base.crtc;
12310 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12311 if (!crtc_state || !needs_modeset(crtc->state))
12312 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012313
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012314 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012315 }
12316
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012317 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorstf7217902015-06-10 10:24:20 +020012318 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012319
Ville Syrjälä76688512014-01-10 11:28:06 +020012320 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012321 for_each_crtc(dev, crtc) {
12322 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012323
12324 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012325
12326 /* Update hwmode for vblank functions */
12327 if (crtc->state->active)
12328 crtc->hwmode = crtc->state->adjusted_mode;
12329 else
12330 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012331 }
12332
12333 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12334 if (!connector->encoder || !connector->encoder->crtc)
12335 continue;
12336
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012337 crtc = connector->encoder->crtc;
12338 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12339 if (!crtc_state || !needs_modeset(crtc->state))
12340 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012341
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012342 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012343 struct drm_property *dpms_property =
12344 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012345
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012346 connector->dpms = DRM_MODE_DPMS_ON;
12347 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012348
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012349 intel_encoder = to_intel_encoder(connector->encoder);
12350 intel_encoder->connectors_active = true;
12351 } else
12352 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012353 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012354}
12355
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012356static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012357{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012358 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012359
12360 if (clock1 == clock2)
12361 return true;
12362
12363 if (!clock1 || !clock2)
12364 return false;
12365
12366 diff = abs(clock1 - clock2);
12367
12368 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12369 return true;
12370
12371 return false;
12372}
12373
Daniel Vetter25c5b262012-07-08 22:08:04 +020012374#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12375 list_for_each_entry((intel_crtc), \
12376 &(dev)->mode_config.crtc_list, \
12377 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012378 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012379
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012380static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012381intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012382 struct intel_crtc_state *current_config,
12383 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012384{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012385#define PIPE_CONF_CHECK_X(name) \
12386 if (current_config->name != pipe_config->name) { \
12387 DRM_ERROR("mismatch in " #name " " \
12388 "(expected 0x%08x, found 0x%08x)\n", \
12389 current_config->name, \
12390 pipe_config->name); \
12391 return false; \
12392 }
12393
Daniel Vetter08a24032013-04-19 11:25:34 +020012394#define PIPE_CONF_CHECK_I(name) \
12395 if (current_config->name != pipe_config->name) { \
12396 DRM_ERROR("mismatch in " #name " " \
12397 "(expected %i, found %i)\n", \
12398 current_config->name, \
12399 pipe_config->name); \
12400 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012401 }
12402
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012403/* This is required for BDW+ where there is only one set of registers for
12404 * switching between high and low RR.
12405 * This macro can be used whenever a comparison has to be made between one
12406 * hw state and multiple sw state variables.
12407 */
12408#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12409 if ((current_config->name != pipe_config->name) && \
12410 (current_config->alt_name != pipe_config->name)) { \
12411 DRM_ERROR("mismatch in " #name " " \
12412 "(expected %i or %i, found %i)\n", \
12413 current_config->name, \
12414 current_config->alt_name, \
12415 pipe_config->name); \
12416 return false; \
12417 }
12418
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012419#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12420 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012421 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012422 "(expected %i, found %i)\n", \
12423 current_config->name & (mask), \
12424 pipe_config->name & (mask)); \
12425 return false; \
12426 }
12427
Ville Syrjälä5e550652013-09-06 23:29:07 +030012428#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12429 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12430 DRM_ERROR("mismatch in " #name " " \
12431 "(expected %i, found %i)\n", \
12432 current_config->name, \
12433 pipe_config->name); \
12434 return false; \
12435 }
12436
Daniel Vetterbb760062013-06-06 14:55:52 +020012437#define PIPE_CONF_QUIRK(quirk) \
12438 ((current_config->quirks | pipe_config->quirks) & (quirk))
12439
Daniel Vettereccb1402013-05-22 00:50:22 +020012440 PIPE_CONF_CHECK_I(cpu_transcoder);
12441
Daniel Vetter08a24032013-04-19 11:25:34 +020012442 PIPE_CONF_CHECK_I(has_pch_encoder);
12443 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012444 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12445 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12446 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12447 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12448 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012449
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012450 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012451
12452 if (INTEL_INFO(dev)->gen < 8) {
12453 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12454 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12455 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12456 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12457 PIPE_CONF_CHECK_I(dp_m_n.tu);
12458
12459 if (current_config->has_drrs) {
12460 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12461 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12462 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12463 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12464 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12465 }
12466 } else {
12467 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12468 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12469 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12470 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12471 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12472 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012473
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012474 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12475 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12476 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12477 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12478 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12479 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012480
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012481 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12482 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12483 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12484 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12485 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12486 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012487
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012488 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012489 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012490 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12491 IS_VALLEYVIEW(dev))
12492 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012493 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012494
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012495 PIPE_CONF_CHECK_I(has_audio);
12496
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012497 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012498 DRM_MODE_FLAG_INTERLACE);
12499
Daniel Vetterbb760062013-06-06 14:55:52 +020012500 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012501 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012502 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012503 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012504 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012505 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012506 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012507 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012508 DRM_MODE_FLAG_NVSYNC);
12509 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012510
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012511 PIPE_CONF_CHECK_I(pipe_src_w);
12512 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012513
Daniel Vetter99535992014-04-13 12:00:33 +020012514 /*
12515 * FIXME: BIOS likes to set up a cloned config with lvds+external
12516 * screen. Since we don't yet re-compute the pipe config when moving
12517 * just the lvds port away to another pipe the sw tracking won't match.
12518 *
12519 * Proper atomic modesets with recomputed global state will fix this.
12520 * Until then just don't check gmch state for inherited modes.
12521 */
12522 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12523 PIPE_CONF_CHECK_I(gmch_pfit.control);
12524 /* pfit ratios are autocomputed by the hw on gen4+ */
12525 if (INTEL_INFO(dev)->gen < 4)
12526 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12527 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12528 }
12529
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012530 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12531 if (current_config->pch_pfit.enabled) {
12532 PIPE_CONF_CHECK_I(pch_pfit.pos);
12533 PIPE_CONF_CHECK_I(pch_pfit.size);
12534 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012535
Chandra Kondurua1b22782015-04-07 15:28:45 -070012536 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12537
Jesse Barnese59150d2014-01-07 13:30:45 -080012538 /* BDW+ don't expose a synchronous way to read the state */
12539 if (IS_HASWELL(dev))
12540 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012541
Ville Syrjälä282740f2013-09-04 18:30:03 +030012542 PIPE_CONF_CHECK_I(double_wide);
12543
Daniel Vetter26804af2014-06-25 22:01:55 +030012544 PIPE_CONF_CHECK_X(ddi_pll_sel);
12545
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012546 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012547 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012548 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012549 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12550 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012551 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012552 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12553 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12554 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012555
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012556 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12557 PIPE_CONF_CHECK_I(pipe_bpp);
12558
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012559 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012560 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012561
Daniel Vetter66e985c2013-06-05 13:34:20 +020012562#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012563#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012564#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012565#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012566#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012567#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012568
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012569 return true;
12570}
12571
Damien Lespiau08db6652014-11-04 17:06:52 +000012572static void check_wm_state(struct drm_device *dev)
12573{
12574 struct drm_i915_private *dev_priv = dev->dev_private;
12575 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12576 struct intel_crtc *intel_crtc;
12577 int plane;
12578
12579 if (INTEL_INFO(dev)->gen < 9)
12580 return;
12581
12582 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12583 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12584
12585 for_each_intel_crtc(dev, intel_crtc) {
12586 struct skl_ddb_entry *hw_entry, *sw_entry;
12587 const enum pipe pipe = intel_crtc->pipe;
12588
12589 if (!intel_crtc->active)
12590 continue;
12591
12592 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012593 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012594 hw_entry = &hw_ddb.plane[pipe][plane];
12595 sw_entry = &sw_ddb->plane[pipe][plane];
12596
12597 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12598 continue;
12599
12600 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12601 "(expected (%u,%u), found (%u,%u))\n",
12602 pipe_name(pipe), plane + 1,
12603 sw_entry->start, sw_entry->end,
12604 hw_entry->start, hw_entry->end);
12605 }
12606
12607 /* cursor */
12608 hw_entry = &hw_ddb.cursor[pipe];
12609 sw_entry = &sw_ddb->cursor[pipe];
12610
12611 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12612 continue;
12613
12614 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12615 "(expected (%u,%u), found (%u,%u))\n",
12616 pipe_name(pipe),
12617 sw_entry->start, sw_entry->end,
12618 hw_entry->start, hw_entry->end);
12619 }
12620}
12621
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012622static void
12623check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012624{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012625 struct intel_connector *connector;
12626
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012627 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012628 /* This also checks the encoder/connector hw state with the
12629 * ->get_hw_state callbacks. */
12630 intel_connector_check_state(connector);
12631
Rob Clarke2c719b2014-12-15 13:56:32 -050012632 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012633 "connector's staged encoder doesn't match current encoder\n");
12634 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012635}
12636
12637static void
12638check_encoder_state(struct drm_device *dev)
12639{
12640 struct intel_encoder *encoder;
12641 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012642
Damien Lespiaub2784e12014-08-05 11:29:37 +010012643 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012644 bool enabled = false;
12645 bool active = false;
12646 enum pipe pipe, tracked_pipe;
12647
12648 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12649 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012650 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012651
Rob Clarke2c719b2014-12-15 13:56:32 -050012652 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012653 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012654 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012655 "encoder's active_connectors set, but no crtc\n");
12656
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012657 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012658 if (connector->base.encoder != &encoder->base)
12659 continue;
12660 enabled = true;
12661 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12662 active = true;
12663 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012664 /*
12665 * for MST connectors if we unplug the connector is gone
12666 * away but the encoder is still connected to a crtc
12667 * until a modeset happens in response to the hotplug.
12668 */
12669 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12670 continue;
12671
Rob Clarke2c719b2014-12-15 13:56:32 -050012672 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012673 "encoder's enabled state mismatch "
12674 "(expected %i, found %i)\n",
12675 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012676 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012677 "active encoder with no crtc\n");
12678
Rob Clarke2c719b2014-12-15 13:56:32 -050012679 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012680 "encoder's computed active state doesn't match tracked active state "
12681 "(expected %i, found %i)\n", active, encoder->connectors_active);
12682
12683 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012684 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012685 "encoder's hw state doesn't match sw tracking "
12686 "(expected %i, found %i)\n",
12687 encoder->connectors_active, active);
12688
12689 if (!encoder->base.crtc)
12690 continue;
12691
12692 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012693 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012694 "active encoder's pipe doesn't match"
12695 "(expected %i, found %i)\n",
12696 tracked_pipe, pipe);
12697
12698 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012699}
12700
12701static void
12702check_crtc_state(struct drm_device *dev)
12703{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012704 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012705 struct intel_crtc *crtc;
12706 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012707 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012708
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012709 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012710 bool enabled = false;
12711 bool active = false;
12712
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012713 memset(&pipe_config, 0, sizeof(pipe_config));
12714
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012715 DRM_DEBUG_KMS("[CRTC:%d]\n",
12716 crtc->base.base.id);
12717
Matt Roper83d65732015-02-25 13:12:16 -080012718 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012719 "active crtc, but not enabled in sw tracking\n");
12720
Damien Lespiaub2784e12014-08-05 11:29:37 +010012721 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012722 if (encoder->base.crtc != &crtc->base)
12723 continue;
12724 enabled = true;
12725 if (encoder->connectors_active)
12726 active = true;
12727 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012728
Rob Clarke2c719b2014-12-15 13:56:32 -050012729 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012730 "crtc's computed active state doesn't match tracked active state "
12731 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012732 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012733 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012734 "(expected %i, found %i)\n", enabled,
12735 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012736
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012737 active = dev_priv->display.get_pipe_config(crtc,
12738 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012739
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012740 /* hw state is inconsistent with the pipe quirk */
12741 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12742 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012743 active = crtc->active;
12744
Damien Lespiaub2784e12014-08-05 11:29:37 +010012745 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012746 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012747 if (encoder->base.crtc != &crtc->base)
12748 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012749 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012750 encoder->get_config(encoder, &pipe_config);
12751 }
12752
Rob Clarke2c719b2014-12-15 13:56:32 -050012753 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012754 "crtc active state doesn't match with hw state "
12755 "(expected %i, found %i)\n", crtc->active, active);
12756
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012757 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12758 "transitional active state does not match atomic hw state "
12759 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12760
Daniel Vetterc0b03412013-05-28 12:05:54 +020012761 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012762 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012763 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012764 intel_dump_pipe_config(crtc, &pipe_config,
12765 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012766 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012767 "[sw state]");
12768 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012769 }
12770}
12771
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012772static void
12773check_shared_dpll_state(struct drm_device *dev)
12774{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012775 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012776 struct intel_crtc *crtc;
12777 struct intel_dpll_hw_state dpll_hw_state;
12778 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012779
12780 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12781 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12782 int enabled_crtcs = 0, active_crtcs = 0;
12783 bool active;
12784
12785 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12786
12787 DRM_DEBUG_KMS("%s\n", pll->name);
12788
12789 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12790
Rob Clarke2c719b2014-12-15 13:56:32 -050012791 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012792 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012793 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012794 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012795 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012796 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012797 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012798 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012799 "pll on state mismatch (expected %i, found %i)\n",
12800 pll->on, active);
12801
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012802 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012803 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012804 enabled_crtcs++;
12805 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12806 active_crtcs++;
12807 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012808 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012809 "pll active crtcs mismatch (expected %i, found %i)\n",
12810 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012811 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012812 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012813 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012814
Rob Clarke2c719b2014-12-15 13:56:32 -050012815 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012816 sizeof(dpll_hw_state)),
12817 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012818 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012819}
12820
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012821void
12822intel_modeset_check_state(struct drm_device *dev)
12823{
Damien Lespiau08db6652014-11-04 17:06:52 +000012824 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012825 check_connector_state(dev);
12826 check_encoder_state(dev);
12827 check_crtc_state(dev);
12828 check_shared_dpll_state(dev);
12829}
12830
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012831void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012832 int dotclock)
12833{
12834 /*
12835 * FDI already provided one idea for the dotclock.
12836 * Yell if the encoder disagrees.
12837 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012838 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012839 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012840 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012841}
12842
Ville Syrjälä80715b22014-05-15 20:23:23 +030012843static void update_scanline_offset(struct intel_crtc *crtc)
12844{
12845 struct drm_device *dev = crtc->base.dev;
12846
12847 /*
12848 * The scanline counter increments at the leading edge of hsync.
12849 *
12850 * On most platforms it starts counting from vtotal-1 on the
12851 * first active line. That means the scanline counter value is
12852 * always one less than what we would expect. Ie. just after
12853 * start of vblank, which also occurs at start of hsync (on the
12854 * last active line), the scanline counter will read vblank_start-1.
12855 *
12856 * On gen2 the scanline counter starts counting from 1 instead
12857 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12858 * to keep the value positive), instead of adding one.
12859 *
12860 * On HSW+ the behaviour of the scanline counter depends on the output
12861 * type. For DP ports it behaves like most other platforms, but on HDMI
12862 * there's an extra 1 line difference. So we need to add two instead of
12863 * one to the value.
12864 */
12865 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012866 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012867 int vtotal;
12868
12869 vtotal = mode->crtc_vtotal;
12870 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12871 vtotal /= 2;
12872
12873 crtc->scanline_offset = vtotal - 1;
12874 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012875 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012876 crtc->scanline_offset = 2;
12877 } else
12878 crtc->scanline_offset = 1;
12879}
12880
Maarten Lankhorstad421372015-06-15 12:33:42 +020012881static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012882{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012883 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012884 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012885 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012886 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012887 struct intel_crtc_state *intel_crtc_state;
12888 struct drm_crtc *crtc;
12889 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012890 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012891
12892 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012893 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012894
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012895 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012896 int dpll;
12897
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012898 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012899 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012900 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012901
Maarten Lankhorstad421372015-06-15 12:33:42 +020012902 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012903 continue;
12904
Maarten Lankhorstad421372015-06-15 12:33:42 +020012905 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012906
Maarten Lankhorstad421372015-06-15 12:33:42 +020012907 if (!shared_dpll)
12908 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12909
12910 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012911 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012912}
12913
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012914/*
12915 * This implements the workaround described in the "notes" section of the mode
12916 * set sequence documentation. When going from no pipes or single pipe to
12917 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12918 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12919 */
12920static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12921{
12922 struct drm_crtc_state *crtc_state;
12923 struct intel_crtc *intel_crtc;
12924 struct drm_crtc *crtc;
12925 struct intel_crtc_state *first_crtc_state = NULL;
12926 struct intel_crtc_state *other_crtc_state = NULL;
12927 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12928 int i;
12929
12930 /* look at all crtc's that are going to be enabled in during modeset */
12931 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12932 intel_crtc = to_intel_crtc(crtc);
12933
12934 if (!crtc_state->active || !needs_modeset(crtc_state))
12935 continue;
12936
12937 if (first_crtc_state) {
12938 other_crtc_state = to_intel_crtc_state(crtc_state);
12939 break;
12940 } else {
12941 first_crtc_state = to_intel_crtc_state(crtc_state);
12942 first_pipe = intel_crtc->pipe;
12943 }
12944 }
12945
12946 /* No workaround needed? */
12947 if (!first_crtc_state)
12948 return 0;
12949
12950 /* w/a possibly needed, check how many crtc's are already enabled. */
12951 for_each_intel_crtc(state->dev, intel_crtc) {
12952 struct intel_crtc_state *pipe_config;
12953
12954 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12955 if (IS_ERR(pipe_config))
12956 return PTR_ERR(pipe_config);
12957
12958 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12959
12960 if (!pipe_config->base.active ||
12961 needs_modeset(&pipe_config->base))
12962 continue;
12963
12964 /* 2 or more enabled crtcs means no need for w/a */
12965 if (enabled_pipe != INVALID_PIPE)
12966 return 0;
12967
12968 enabled_pipe = intel_crtc->pipe;
12969 }
12970
12971 if (enabled_pipe != INVALID_PIPE)
12972 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12973 else if (other_crtc_state)
12974 other_crtc_state->hsw_workaround_pipe = first_pipe;
12975
12976 return 0;
12977}
12978
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012979static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12980{
12981 struct drm_crtc *crtc;
12982 struct drm_crtc_state *crtc_state;
12983 int ret = 0;
12984
12985 /* add all active pipes to the state */
12986 for_each_crtc(state->dev, crtc) {
12987 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12988 if (IS_ERR(crtc_state))
12989 return PTR_ERR(crtc_state);
12990
12991 if (!crtc_state->active || needs_modeset(crtc_state))
12992 continue;
12993
12994 crtc_state->mode_changed = true;
12995
12996 ret = drm_atomic_add_affected_connectors(state, crtc);
12997 if (ret)
12998 break;
12999
13000 ret = drm_atomic_add_affected_planes(state, crtc);
13001 if (ret)
13002 break;
13003 }
13004
13005 return ret;
13006}
13007
13008
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013009/* Code that should eventually be part of atomic_check() */
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013010static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013011{
13012 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013013 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013014 int ret;
13015
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013016 if (!check_digital_port_conflicts(state)) {
13017 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13018 return -EINVAL;
13019 }
13020
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013021 /*
13022 * See if the config requires any additional preparation, e.g.
13023 * to adjust global state with pipes off. We need to do this
13024 * here so we can get the modeset_pipe updated config for the new
13025 * mode set on this crtc. For other crtcs we need to use the
13026 * adjusted_mode bits in the crtc directly.
13027 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013028 if (dev_priv->display.modeset_calc_cdclk) {
13029 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013030
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013031 ret = dev_priv->display.modeset_calc_cdclk(state);
13032
13033 cdclk = to_intel_atomic_state(state)->cdclk;
13034 if (!ret && cdclk != dev_priv->cdclk_freq)
13035 ret = intel_modeset_all_pipes(state);
13036
13037 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013038 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013039 } else
13040 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013041
Maarten Lankhorstad421372015-06-15 12:33:42 +020013042 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013043
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013044 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013045 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013046
Maarten Lankhorstad421372015-06-15 12:33:42 +020013047 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013048}
13049
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013050static int
13051intel_modeset_compute_config(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013052{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013053 struct drm_crtc *crtc;
13054 struct drm_crtc_state *crtc_state;
13055 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013056 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013057
13058 ret = drm_atomic_helper_check_modeset(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013059 if (ret)
13060 return ret;
13061
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013062 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013063 if (!crtc_state->enable) {
13064 if (needs_modeset(crtc_state))
13065 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013066 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013067 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013068
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020013069 if (to_intel_crtc_state(crtc_state)->quirks &
13070 PIPE_CONFIG_QUIRK_INITIAL_PLANES) {
13071 ret = drm_atomic_add_affected_planes(state, crtc);
13072 if (ret)
13073 return ret;
13074
13075 /*
13076 * We ought to handle i915.fastboot here.
13077 * If no modeset is required and the primary plane has
13078 * a fb, update the members of crtc_state as needed,
13079 * and run the necessary updates during vblank evasion.
13080 */
13081 }
13082
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013083 if (!needs_modeset(crtc_state)) {
13084 ret = drm_atomic_add_affected_connectors(state, crtc);
13085 if (ret)
13086 return ret;
13087 }
13088
13089 ret = intel_modeset_pipe_config(crtc,
13090 to_intel_crtc_state(crtc_state));
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013091 if (ret)
13092 return ret;
13093
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013094 if (needs_modeset(crtc_state))
13095 any_ms = true;
13096
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013097 intel_dump_pipe_config(to_intel_crtc(crtc),
13098 to_intel_crtc_state(crtc_state),
13099 "[modeset]");
13100 }
13101
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013102 if (any_ms) {
13103 ret = intel_modeset_checks(state);
13104
13105 if (ret)
13106 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013107 } else
13108 to_intel_atomic_state(state)->cdclk =
13109 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013110
13111 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013112}
13113
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013114static int __intel_set_mode(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013115{
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013116 struct drm_device *dev = state->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013117 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013118 struct drm_crtc *crtc;
13119 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013120 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013121 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013122 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013123
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013124 ret = drm_atomic_helper_prepare_planes(dev, state);
13125 if (ret)
13126 return ret;
13127
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013128 drm_atomic_helper_swap_state(dev, state);
13129
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013130 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13132
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013133 if (!needs_modeset(crtc->state))
13134 continue;
13135
13136 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013137 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013138
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013139 if (crtc_state->active) {
13140 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13141 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013142 intel_crtc->active = false;
13143 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013144 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013145 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013146
Daniel Vetterea9d7582012-07-10 10:42:52 +020013147 /* Only after disabling all output pipelines that will be changed can we
13148 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013149 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013150
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013151 /* The state has been swaped above, so state actually contains the
13152 * old state now. */
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013153 if (any_ms)
13154 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013155
Daniel Vettera6778b32012-07-02 09:56:42 +020013156 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013157 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013158 if (needs_modeset(crtc->state) && crtc->state->active) {
13159 update_scanline_offset(to_intel_crtc(crtc));
13160 dev_priv->display.crtc_enable(crtc);
13161 }
13162
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013163 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013164 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013165
Daniel Vettera6778b32012-07-02 09:56:42 +020013166 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013167
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013168 drm_atomic_helper_cleanup_planes(dev, state);
13169
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013170 drm_atomic_state_free(state);
13171
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030013172 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013173}
13174
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013175static int intel_set_mode_checked(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013176{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013177 struct drm_device *dev = state->dev;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013178 int ret;
13179
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013180 ret = __intel_set_mode(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013181 if (ret == 0)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013182 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013183
13184 return ret;
13185}
13186
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013187static int intel_set_mode(struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020013188{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013189 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020013190
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013191 ret = intel_modeset_compute_config(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013192 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013193 return ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013194
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013195 return intel_set_mode_checked(state);
Daniel Vetterf30da182013-04-11 20:22:50 +020013196}
13197
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013198void intel_crtc_restore_mode(struct drm_crtc *crtc)
13199{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013200 struct drm_device *dev = crtc->dev;
13201 struct drm_atomic_state *state;
13202 struct intel_encoder *encoder;
13203 struct intel_connector *connector;
13204 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013205 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013206 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013207
13208 state = drm_atomic_state_alloc(dev);
13209 if (!state) {
13210 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13211 crtc->base.id);
13212 return;
13213 }
13214
13215 state->acquire_ctx = dev->mode_config.acquire_ctx;
13216
13217 /* The force restore path in the HW readout code relies on the staged
13218 * config still keeping the user requested config while the actual
13219 * state has been overwritten by the configuration read from HW. We
13220 * need to copy the staged config to the atomic state, otherwise the
13221 * mode set will just reapply the state the HW is already in. */
13222 for_each_intel_encoder(dev, encoder) {
13223 if (&encoder->new_crtc->base != crtc)
13224 continue;
13225
13226 for_each_intel_connector(dev, connector) {
13227 if (connector->new_encoder != encoder)
13228 continue;
13229
13230 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13231 if (IS_ERR(connector_state)) {
13232 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13233 connector->base.base.id,
13234 connector->base.name,
13235 PTR_ERR(connector_state));
13236 continue;
13237 }
13238
13239 connector_state->crtc = crtc;
13240 connector_state->best_encoder = &encoder->base;
13241 }
13242 }
13243
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013244 crtc_state = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
13245 if (IS_ERR(crtc_state)) {
13246 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13247 crtc->base.id, PTR_ERR(crtc_state));
13248 drm_atomic_state_free(state);
13249 return;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013250 }
13251
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013252 crtc_state->base.active = crtc_state->base.enable =
13253 to_intel_crtc(crtc)->new_enabled;
13254
13255 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
13256
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013257 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13258 crtc->primary->fb, crtc->x, crtc->y);
13259
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013260 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013261 if (ret)
13262 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013263}
13264
Daniel Vetter25c5b262012-07-08 22:08:04 +020013265#undef for_each_intel_crtc_masked
13266
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013267static bool intel_connector_in_mode_set(struct intel_connector *connector,
13268 struct drm_mode_set *set)
13269{
13270 int ro;
13271
13272 for (ro = 0; ro < set->num_connectors; ro++)
13273 if (set->connectors[ro] == &connector->base)
13274 return true;
13275
13276 return false;
13277}
13278
Daniel Vetter2e431052012-07-04 22:42:15 +020013279static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013280intel_modeset_stage_output_state(struct drm_device *dev,
13281 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013282 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013283{
Daniel Vetter9a935852012-07-05 22:34:27 +020013284 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013285 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013286 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013287 struct drm_crtc *crtc;
13288 struct drm_crtc_state *crtc_state;
13289 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013290
Damien Lespiau9abdda72013-02-13 13:29:23 +000013291 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013292 * of connectors. For paranoia, double-check this. */
13293 WARN_ON(!set->fb && (set->num_connectors != 0));
13294 WARN_ON(set->fb && (set->num_connectors == 0));
13295
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013296 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013297 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13298
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013299 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13300 continue;
13301
13302 connector_state =
13303 drm_atomic_get_connector_state(state, &connector->base);
13304 if (IS_ERR(connector_state))
13305 return PTR_ERR(connector_state);
13306
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013307 if (in_mode_set) {
13308 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013309 connector_state->best_encoder =
13310 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013311 }
13312
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013313 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013314 continue;
13315
Daniel Vetter9a935852012-07-05 22:34:27 +020013316 /* If we disable the crtc, disable all its connectors. Also, if
13317 * the connector is on the changing crtc but not on the new
13318 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013319 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013320 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013321
13322 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13323 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013324 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013325 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013326 }
13327 /* connector->new_encoder is now updated for all connectors. */
13328
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013329 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13330 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013331
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013332 if (!connector_state->best_encoder) {
13333 ret = drm_atomic_set_crtc_for_connector(connector_state,
13334 NULL);
13335 if (ret)
13336 return ret;
13337
Daniel Vetter50f56112012-07-02 09:35:43 +020013338 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013339 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013340
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013341 if (intel_connector_in_mode_set(connector, set)) {
13342 struct drm_crtc *crtc = connector->base.state->crtc;
13343
13344 /* If this connector was in a previous crtc, add it
13345 * to the state. We might need to disable it. */
13346 if (crtc) {
13347 crtc_state =
13348 drm_atomic_get_crtc_state(state, crtc);
13349 if (IS_ERR(crtc_state))
13350 return PTR_ERR(crtc_state);
13351 }
13352
13353 ret = drm_atomic_set_crtc_for_connector(connector_state,
13354 set->crtc);
13355 if (ret)
13356 return ret;
13357 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013358
13359 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013360 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13361 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013362 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013363 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013364
Daniel Vetter9a935852012-07-05 22:34:27 +020013365 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13366 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013367 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013368 connector_state->crtc->base.id);
13369
13370 if (connector_state->best_encoder != &connector->encoder->base)
13371 connector->encoder =
13372 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013373 }
13374
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013375 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013376 bool has_connectors;
13377
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013378 ret = drm_atomic_add_affected_connectors(state, crtc);
13379 if (ret)
13380 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013381
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013382 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13383 if (has_connectors != crtc_state->enable)
13384 crtc_state->enable =
13385 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013386 }
13387
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013388 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13389 set->fb, set->x, set->y);
13390 if (ret)
13391 return ret;
13392
13393 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13394 if (IS_ERR(crtc_state))
13395 return PTR_ERR(crtc_state);
13396
Matt Roperce522992015-06-05 15:08:24 -070013397 ret = drm_atomic_set_mode_for_crtc(crtc_state, set->mode);
13398 if (ret)
13399 return ret;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013400
13401 if (set->num_connectors)
13402 crtc_state->active = true;
13403
Daniel Vetter2e431052012-07-04 22:42:15 +020013404 return 0;
13405}
13406
13407static int intel_crtc_set_config(struct drm_mode_set *set)
13408{
13409 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013410 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020013411 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013412
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013413 BUG_ON(!set);
13414 BUG_ON(!set->crtc);
13415 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013416
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013417 /* Enforce sane interface api - has been abused by the fb helper. */
13418 BUG_ON(!set->mode && set->fb);
13419 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013420
Daniel Vetter2e431052012-07-04 22:42:15 +020013421 if (set->fb) {
13422 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13423 set->crtc->base.id, set->fb->base.id,
13424 (int)set->num_connectors, set->x, set->y);
13425 } else {
13426 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013427 }
13428
13429 dev = set->crtc->dev;
13430
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013431 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013432 if (!state)
13433 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013434
13435 state->acquire_ctx = dev->mode_config.acquire_ctx;
13436
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013437 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013438 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013439 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013440
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013441 ret = intel_modeset_compute_config(state);
13442 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013443 goto out;
Jesse Barnes50f52752014-11-07 13:11:00 -080013444
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013445 intel_update_pipe_size(to_intel_crtc(set->crtc));
13446
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013447 ret = intel_set_mode_checked(state);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013448 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013449 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13450 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013451 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013452
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013453out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013454 if (ret)
13455 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013456 return ret;
13457}
13458
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013459static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013460 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013461 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013462 .destroy = intel_crtc_destroy,
13463 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013464 .atomic_duplicate_state = intel_crtc_duplicate_state,
13465 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013466};
13467
Daniel Vetter53589012013-06-05 13:34:16 +020013468static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13469 struct intel_shared_dpll *pll,
13470 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013471{
Daniel Vetter53589012013-06-05 13:34:16 +020013472 uint32_t val;
13473
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013474 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013475 return false;
13476
Daniel Vetter53589012013-06-05 13:34:16 +020013477 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013478 hw_state->dpll = val;
13479 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13480 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013481
13482 return val & DPLL_VCO_ENABLE;
13483}
13484
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013485static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13486 struct intel_shared_dpll *pll)
13487{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013488 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13489 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013490}
13491
Daniel Vettere7b903d2013-06-05 13:34:14 +020013492static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13493 struct intel_shared_dpll *pll)
13494{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013495 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013496 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013497
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013498 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013499
13500 /* Wait for the clocks to stabilize. */
13501 POSTING_READ(PCH_DPLL(pll->id));
13502 udelay(150);
13503
13504 /* The pixel multiplier can only be updated once the
13505 * DPLL is enabled and the clocks are stable.
13506 *
13507 * So write it again.
13508 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013509 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013510 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013511 udelay(200);
13512}
13513
13514static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13515 struct intel_shared_dpll *pll)
13516{
13517 struct drm_device *dev = dev_priv->dev;
13518 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013519
13520 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013521 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013522 if (intel_crtc_to_shared_dpll(crtc) == pll)
13523 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13524 }
13525
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013526 I915_WRITE(PCH_DPLL(pll->id), 0);
13527 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013528 udelay(200);
13529}
13530
Daniel Vetter46edb022013-06-05 13:34:12 +020013531static char *ibx_pch_dpll_names[] = {
13532 "PCH DPLL A",
13533 "PCH DPLL B",
13534};
13535
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013536static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013537{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013538 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013539 int i;
13540
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013541 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013542
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013543 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013544 dev_priv->shared_dplls[i].id = i;
13545 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013546 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013547 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13548 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013549 dev_priv->shared_dplls[i].get_hw_state =
13550 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013551 }
13552}
13553
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013554static void intel_shared_dpll_init(struct drm_device *dev)
13555{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013557
Ville Syrjäläb6283052015-06-03 15:45:07 +030013558 intel_update_cdclk(dev);
13559
Daniel Vetter9cd86932014-06-25 22:01:57 +030013560 if (HAS_DDI(dev))
13561 intel_ddi_pll_init(dev);
13562 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013563 ibx_pch_dpll_init(dev);
13564 else
13565 dev_priv->num_shared_dpll = 0;
13566
13567 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013568}
13569
Matt Roper6beb8c232014-12-01 15:40:14 -080013570/**
13571 * intel_prepare_plane_fb - Prepare fb for usage on plane
13572 * @plane: drm plane to prepare for
13573 * @fb: framebuffer to prepare for presentation
13574 *
13575 * Prepares a framebuffer for usage on a display plane. Generally this
13576 * involves pinning the underlying object and updating the frontbuffer tracking
13577 * bits. Some older platforms need special physical address handling for
13578 * cursor planes.
13579 *
13580 * Returns 0 on success, negative error code on failure.
13581 */
13582int
13583intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013584 struct drm_framebuffer *fb,
13585 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013586{
13587 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013588 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013589 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13590 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013591 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013592
Matt Roperea2c67b2014-12-23 10:41:52 -080013593 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013594 return 0;
13595
Matt Roper4c345742014-07-09 16:22:10 -070013596 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013597
Matt Roper6beb8c232014-12-01 15:40:14 -080013598 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13599 INTEL_INFO(dev)->cursor_needs_physical) {
13600 int align = IS_I830(dev) ? 16 * 1024 : 256;
13601 ret = i915_gem_object_attach_phys(obj, align);
13602 if (ret)
13603 DRM_DEBUG_KMS("failed to attach phys object\n");
13604 } else {
John Harrison91af1272015-06-18 13:14:56 +010013605 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013606 }
13607
13608 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013609 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013610
13611 mutex_unlock(&dev->struct_mutex);
13612
13613 return ret;
13614}
13615
Matt Roper38f3ce32014-12-02 07:45:25 -080013616/**
13617 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13618 * @plane: drm plane to clean up for
13619 * @fb: old framebuffer that was on plane
13620 *
13621 * Cleans up a framebuffer that has just been removed from a plane.
13622 */
13623void
13624intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013625 struct drm_framebuffer *fb,
13626 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013627{
13628 struct drm_device *dev = plane->dev;
13629 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13630
13631 if (WARN_ON(!obj))
13632 return;
13633
13634 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13635 !INTEL_INFO(dev)->cursor_needs_physical) {
13636 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013637 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013638 mutex_unlock(&dev->struct_mutex);
13639 }
Matt Roper465c1202014-05-29 08:06:54 -070013640}
13641
Chandra Konduru6156a452015-04-27 13:48:39 -070013642int
13643skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13644{
13645 int max_scale;
13646 struct drm_device *dev;
13647 struct drm_i915_private *dev_priv;
13648 int crtc_clock, cdclk;
13649
13650 if (!intel_crtc || !crtc_state)
13651 return DRM_PLANE_HELPER_NO_SCALING;
13652
13653 dev = intel_crtc->base.dev;
13654 dev_priv = dev->dev_private;
13655 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013656 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013657
13658 if (!crtc_clock || !cdclk)
13659 return DRM_PLANE_HELPER_NO_SCALING;
13660
13661 /*
13662 * skl max scale is lower of:
13663 * close to 3 but not 3, -1 is for that purpose
13664 * or
13665 * cdclk/crtc_clock
13666 */
13667 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13668
13669 return max_scale;
13670}
13671
Matt Roper465c1202014-05-29 08:06:54 -070013672static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013673intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013674 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013675 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013676{
Matt Roper2b875c22014-12-01 15:40:13 -080013677 struct drm_crtc *crtc = state->base.crtc;
13678 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013679 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013680 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13681 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013682
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013683 /* use scaler when colorkey is not required */
13684 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013685 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013686 min_scale = 1;
13687 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013688 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013689 }
Sonika Jindald8106362015-04-10 14:37:28 +053013690
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013691 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13692 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013693 min_scale, max_scale,
13694 can_position, true,
13695 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013696}
13697
Gustavo Padovan14af2932014-10-24 14:51:31 +010013698static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013699intel_commit_primary_plane(struct drm_plane *plane,
13700 struct intel_plane_state *state)
13701{
Matt Roper2b875c22014-12-01 15:40:13 -080013702 struct drm_crtc *crtc = state->base.crtc;
13703 struct drm_framebuffer *fb = state->base.fb;
13704 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013705 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013706 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013707 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013708
Matt Roperea2c67b2014-12-23 10:41:52 -080013709 crtc = crtc ? crtc : plane->crtc;
13710 intel_crtc = to_intel_crtc(crtc);
13711
Matt Ropercf4c7c12014-12-04 10:27:42 -080013712 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013713 crtc->x = src->x1 >> 16;
13714 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013715
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013716 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013717 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013718
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013719 if (state->visible)
13720 /* FIXME: kill this fastboot hack */
13721 intel_update_pipe_size(intel_crtc);
13722
13723 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013724}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013725
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013726static void
13727intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013728 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013729{
13730 struct drm_device *dev = plane->dev;
13731 struct drm_i915_private *dev_priv = dev->dev_private;
13732
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013733 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13734}
13735
Matt Roper32b7eee2014-12-24 07:59:06 -080013736static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13737{
13738 struct drm_device *dev = crtc->dev;
13739 struct drm_i915_private *dev_priv = dev->dev_private;
13740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013741
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013742 if (!needs_modeset(crtc->state))
13743 intel_pre_plane_update(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013744
Ville Syrjäläf015c552015-06-24 22:00:02 +030013745 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013746 intel_update_watermarks(crtc);
13747
13748 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013749
13750 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013751 if (crtc->state->active)
Matt Roperc34c9ee2014-12-23 10:41:50 -080013752 intel_crtc->atomic.evade =
13753 intel_pipe_update_start(intel_crtc,
13754 &intel_crtc->atomic.start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013755
13756 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13757 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013758}
13759
13760static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13761{
13762 struct drm_device *dev = crtc->dev;
13763 struct drm_i915_private *dev_priv = dev->dev_private;
13764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013765
Matt Roperc34c9ee2014-12-23 10:41:50 -080013766 if (intel_crtc->atomic.evade)
13767 intel_pipe_update_end(intel_crtc,
13768 intel_crtc->atomic.start_vbl_count);
13769
Matt Roper32b7eee2014-12-24 07:59:06 -080013770 intel_runtime_pm_put(dev_priv);
13771
Maarten Lankhorstac21b222015-06-15 12:33:49 +020013772 intel_post_plane_update(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013773}
13774
Matt Ropercf4c7c12014-12-04 10:27:42 -080013775/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013776 * intel_plane_destroy - destroy a plane
13777 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013778 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013779 * Common destruction function for all types of planes (primary, cursor,
13780 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013781 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013782void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013783{
13784 struct intel_plane *intel_plane = to_intel_plane(plane);
13785 drm_plane_cleanup(plane);
13786 kfree(intel_plane);
13787}
13788
Matt Roper65a3fea2015-01-21 16:35:42 -080013789const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013790 .update_plane = drm_atomic_helper_update_plane,
13791 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013792 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013793 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013794 .atomic_get_property = intel_plane_atomic_get_property,
13795 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013796 .atomic_duplicate_state = intel_plane_duplicate_state,
13797 .atomic_destroy_state = intel_plane_destroy_state,
13798
Matt Roper465c1202014-05-29 08:06:54 -070013799};
13800
13801static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13802 int pipe)
13803{
13804 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013805 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013806 const uint32_t *intel_primary_formats;
13807 int num_formats;
13808
13809 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13810 if (primary == NULL)
13811 return NULL;
13812
Matt Roper8e7d6882015-01-21 16:35:41 -080013813 state = intel_create_plane_state(&primary->base);
13814 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013815 kfree(primary);
13816 return NULL;
13817 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013818 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013819
Matt Roper465c1202014-05-29 08:06:54 -070013820 primary->can_scale = false;
13821 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013822 if (INTEL_INFO(dev)->gen >= 9) {
13823 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013824 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013825 }
Matt Roper465c1202014-05-29 08:06:54 -070013826 primary->pipe = pipe;
13827 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013828 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013829 primary->check_plane = intel_check_primary_plane;
13830 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013831 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013832 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13833 primary->plane = !pipe;
13834
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013835 if (INTEL_INFO(dev)->gen >= 9) {
13836 intel_primary_formats = skl_primary_formats;
13837 num_formats = ARRAY_SIZE(skl_primary_formats);
13838 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013839 intel_primary_formats = i965_primary_formats;
13840 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013841 } else {
13842 intel_primary_formats = i8xx_primary_formats;
13843 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013844 }
13845
13846 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013847 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013848 intel_primary_formats, num_formats,
13849 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013850
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013851 if (INTEL_INFO(dev)->gen >= 4)
13852 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013853
Matt Roperea2c67b2014-12-23 10:41:52 -080013854 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13855
Matt Roper465c1202014-05-29 08:06:54 -070013856 return &primary->base;
13857}
13858
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013859void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13860{
13861 if (!dev->mode_config.rotation_property) {
13862 unsigned long flags = BIT(DRM_ROTATE_0) |
13863 BIT(DRM_ROTATE_180);
13864
13865 if (INTEL_INFO(dev)->gen >= 9)
13866 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13867
13868 dev->mode_config.rotation_property =
13869 drm_mode_create_rotation_property(dev, flags);
13870 }
13871 if (dev->mode_config.rotation_property)
13872 drm_object_attach_property(&plane->base.base,
13873 dev->mode_config.rotation_property,
13874 plane->base.state->rotation);
13875}
13876
Matt Roper3d7d6512014-06-10 08:28:13 -070013877static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013878intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013879 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013880 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013881{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013882 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013883 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013884 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013885 unsigned stride;
13886 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013887
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013888 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13889 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013890 DRM_PLANE_HELPER_NO_SCALING,
13891 DRM_PLANE_HELPER_NO_SCALING,
13892 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013893 if (ret)
13894 return ret;
13895
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013896 /* if we want to turn off the cursor ignore width and height */
13897 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013898 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013899
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013900 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013901 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013902 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13903 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013904 return -EINVAL;
13905 }
13906
Matt Roperea2c67b2014-12-23 10:41:52 -080013907 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13908 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013909 DRM_DEBUG_KMS("buffer is too small\n");
13910 return -ENOMEM;
13911 }
13912
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013913 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013914 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013915 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013916 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013917
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013918 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013919}
13920
Matt Roperf4a2cf22014-12-01 15:40:12 -080013921static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013922intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013923 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013924{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013925 intel_crtc_update_cursor(crtc, false);
13926}
13927
13928static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013929intel_commit_cursor_plane(struct drm_plane *plane,
13930 struct intel_plane_state *state)
13931{
Matt Roper2b875c22014-12-01 15:40:13 -080013932 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013933 struct drm_device *dev = plane->dev;
13934 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013935 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013936 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013937
Matt Roperea2c67b2014-12-23 10:41:52 -080013938 crtc = crtc ? crtc : plane->crtc;
13939 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013940
Matt Roperea2c67b2014-12-23 10:41:52 -080013941 plane->fb = state->base.fb;
13942 crtc->cursor_x = state->base.crtc_x;
13943 crtc->cursor_y = state->base.crtc_y;
13944
Gustavo Padovana912f122014-12-01 15:40:10 -080013945 if (intel_crtc->cursor_bo == obj)
13946 goto update;
13947
Matt Roperf4a2cf22014-12-01 15:40:12 -080013948 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013949 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013950 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013951 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013952 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013953 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013954
Gustavo Padovana912f122014-12-01 15:40:10 -080013955 intel_crtc->cursor_addr = addr;
13956 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013957
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013958update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013959 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013960 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013961}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013962
Matt Roper3d7d6512014-06-10 08:28:13 -070013963static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13964 int pipe)
13965{
13966 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013967 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013968
13969 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13970 if (cursor == NULL)
13971 return NULL;
13972
Matt Roper8e7d6882015-01-21 16:35:41 -080013973 state = intel_create_plane_state(&cursor->base);
13974 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013975 kfree(cursor);
13976 return NULL;
13977 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013978 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013979
Matt Roper3d7d6512014-06-10 08:28:13 -070013980 cursor->can_scale = false;
13981 cursor->max_downscale = 1;
13982 cursor->pipe = pipe;
13983 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013984 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013985 cursor->check_plane = intel_check_cursor_plane;
13986 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013987 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013988
13989 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013990 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013991 intel_cursor_formats,
13992 ARRAY_SIZE(intel_cursor_formats),
13993 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013994
13995 if (INTEL_INFO(dev)->gen >= 4) {
13996 if (!dev->mode_config.rotation_property)
13997 dev->mode_config.rotation_property =
13998 drm_mode_create_rotation_property(dev,
13999 BIT(DRM_ROTATE_0) |
14000 BIT(DRM_ROTATE_180));
14001 if (dev->mode_config.rotation_property)
14002 drm_object_attach_property(&cursor->base.base,
14003 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014004 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014005 }
14006
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014007 if (INTEL_INFO(dev)->gen >=9)
14008 state->scaler_id = -1;
14009
Matt Roperea2c67b2014-12-23 10:41:52 -080014010 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14011
Matt Roper3d7d6512014-06-10 08:28:13 -070014012 return &cursor->base;
14013}
14014
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014015static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14016 struct intel_crtc_state *crtc_state)
14017{
14018 int i;
14019 struct intel_scaler *intel_scaler;
14020 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14021
14022 for (i = 0; i < intel_crtc->num_scalers; i++) {
14023 intel_scaler = &scaler_state->scalers[i];
14024 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014025 intel_scaler->mode = PS_SCALER_MODE_DYN;
14026 }
14027
14028 scaler_state->scaler_id = -1;
14029}
14030
Hannes Ederb358d0a2008-12-18 21:18:47 +010014031static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014032{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014033 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014034 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014035 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014036 struct drm_plane *primary = NULL;
14037 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014038 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014039
Daniel Vetter955382f2013-09-19 14:05:45 +020014040 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014041 if (intel_crtc == NULL)
14042 return;
14043
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014044 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14045 if (!crtc_state)
14046 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014047 intel_crtc->config = crtc_state;
14048 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014049 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014050
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014051 /* initialize shared scalers */
14052 if (INTEL_INFO(dev)->gen >= 9) {
14053 if (pipe == PIPE_C)
14054 intel_crtc->num_scalers = 1;
14055 else
14056 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14057
14058 skl_init_scalers(dev, intel_crtc, crtc_state);
14059 }
14060
Matt Roper465c1202014-05-29 08:06:54 -070014061 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014062 if (!primary)
14063 goto fail;
14064
14065 cursor = intel_cursor_plane_create(dev, pipe);
14066 if (!cursor)
14067 goto fail;
14068
Matt Roper465c1202014-05-29 08:06:54 -070014069 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014070 cursor, &intel_crtc_funcs);
14071 if (ret)
14072 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014073
14074 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014075 for (i = 0; i < 256; i++) {
14076 intel_crtc->lut_r[i] = i;
14077 intel_crtc->lut_g[i] = i;
14078 intel_crtc->lut_b[i] = i;
14079 }
14080
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014081 /*
14082 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014083 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014084 */
Jesse Barnes80824002009-09-10 15:28:06 -070014085 intel_crtc->pipe = pipe;
14086 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014087 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014088 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014089 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014090 }
14091
Chris Wilson4b0e3332014-05-30 16:35:26 +030014092 intel_crtc->cursor_base = ~0;
14093 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014094 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014095
Ville Syrjälä852eb002015-06-24 22:00:07 +030014096 intel_crtc->wm.cxsr_allowed = true;
14097
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014098 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14099 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14100 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14101 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14102
Jesse Barnes79e53942008-11-07 14:24:08 -080014103 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014104
14105 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014106 return;
14107
14108fail:
14109 if (primary)
14110 drm_plane_cleanup(primary);
14111 if (cursor)
14112 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014113 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014114 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014115}
14116
Jesse Barnes752aa882013-10-31 18:55:49 +020014117enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14118{
14119 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014120 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014121
Rob Clark51fd3712013-11-19 12:10:12 -050014122 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014123
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014124 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014125 return INVALID_PIPE;
14126
14127 return to_intel_crtc(encoder->crtc)->pipe;
14128}
14129
Carl Worth08d7b3d2009-04-29 14:43:54 -070014130int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014131 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014132{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014133 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014134 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014135 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014136
Rob Clark7707e652014-07-17 23:30:04 -040014137 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014138
Rob Clark7707e652014-07-17 23:30:04 -040014139 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014140 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014141 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014142 }
14143
Rob Clark7707e652014-07-17 23:30:04 -040014144 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014145 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014146
Daniel Vetterc05422d2009-08-11 16:05:30 +020014147 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014148}
14149
Daniel Vetter66a92782012-07-12 20:08:18 +020014150static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014151{
Daniel Vetter66a92782012-07-12 20:08:18 +020014152 struct drm_device *dev = encoder->base.dev;
14153 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014154 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014155 int entry = 0;
14156
Damien Lespiaub2784e12014-08-05 11:29:37 +010014157 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014158 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014159 index_mask |= (1 << entry);
14160
Jesse Barnes79e53942008-11-07 14:24:08 -080014161 entry++;
14162 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014163
Jesse Barnes79e53942008-11-07 14:24:08 -080014164 return index_mask;
14165}
14166
Chris Wilson4d302442010-12-14 19:21:29 +000014167static bool has_edp_a(struct drm_device *dev)
14168{
14169 struct drm_i915_private *dev_priv = dev->dev_private;
14170
14171 if (!IS_MOBILE(dev))
14172 return false;
14173
14174 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14175 return false;
14176
Damien Lespiaue3589902014-02-07 19:12:50 +000014177 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014178 return false;
14179
14180 return true;
14181}
14182
Jesse Barnes84b4e042014-06-25 08:24:29 -070014183static bool intel_crt_present(struct drm_device *dev)
14184{
14185 struct drm_i915_private *dev_priv = dev->dev_private;
14186
Damien Lespiau884497e2013-12-03 13:56:23 +000014187 if (INTEL_INFO(dev)->gen >= 9)
14188 return false;
14189
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014190 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014191 return false;
14192
14193 if (IS_CHERRYVIEW(dev))
14194 return false;
14195
14196 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14197 return false;
14198
14199 return true;
14200}
14201
Jesse Barnes79e53942008-11-07 14:24:08 -080014202static void intel_setup_outputs(struct drm_device *dev)
14203{
Eric Anholt725e30a2009-01-22 13:01:02 -080014204 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014205 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014206 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014207
Daniel Vetterc9093352013-06-06 22:22:47 +020014208 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014209
Jesse Barnes84b4e042014-06-25 08:24:29 -070014210 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014211 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014212
Vandana Kannanc776eb22014-08-19 12:05:01 +053014213 if (IS_BROXTON(dev)) {
14214 /*
14215 * FIXME: Broxton doesn't support port detection via the
14216 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14217 * detect the ports.
14218 */
14219 intel_ddi_init(dev, PORT_A);
14220 intel_ddi_init(dev, PORT_B);
14221 intel_ddi_init(dev, PORT_C);
14222 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014223 int found;
14224
Jesse Barnesde31fac2015-03-06 15:53:32 -080014225 /*
14226 * Haswell uses DDI functions to detect digital outputs.
14227 * On SKL pre-D0 the strap isn't connected, so we assume
14228 * it's there.
14229 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014230 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014231 /* WaIgnoreDDIAStrap: skl */
14232 if (found ||
14233 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014234 intel_ddi_init(dev, PORT_A);
14235
14236 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14237 * register */
14238 found = I915_READ(SFUSE_STRAP);
14239
14240 if (found & SFUSE_STRAP_DDIB_DETECTED)
14241 intel_ddi_init(dev, PORT_B);
14242 if (found & SFUSE_STRAP_DDIC_DETECTED)
14243 intel_ddi_init(dev, PORT_C);
14244 if (found & SFUSE_STRAP_DDID_DETECTED)
14245 intel_ddi_init(dev, PORT_D);
14246 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014247 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014248 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014249
14250 if (has_edp_a(dev))
14251 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014252
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014253 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014254 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014255 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014256 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014257 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014258 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014259 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014260 }
14261
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014262 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014263 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014264
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014265 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014266 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014267
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014268 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014269 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014270
Daniel Vetter270b3042012-10-27 15:52:05 +020014271 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014272 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014273 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014274 /*
14275 * The DP_DETECTED bit is the latched state of the DDC
14276 * SDA pin at boot. However since eDP doesn't require DDC
14277 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14278 * eDP ports may have been muxed to an alternate function.
14279 * Thus we can't rely on the DP_DETECTED bit alone to detect
14280 * eDP ports. Consult the VBT as well as DP_DETECTED to
14281 * detect eDP ports.
14282 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014283 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14284 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014285 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14286 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014287 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14288 intel_dp_is_edp(dev, PORT_B))
14289 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014290
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014291 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14292 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014293 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14294 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014295 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14296 intel_dp_is_edp(dev, PORT_C))
14297 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014298
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014299 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014300 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014301 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14302 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014303 /* eDP not supported on port D, so don't check VBT */
14304 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14305 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014306 }
14307
Jani Nikula3cfca972013-08-27 15:12:26 +030014308 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080014309 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014310 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014311
Paulo Zanonie2debe92013-02-18 19:00:27 -030014312 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014313 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014314 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014315 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14316 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014317 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014318 }
Ma Ling27185ae2009-08-24 13:50:23 +080014319
Imre Deake7281ea2013-05-08 13:14:08 +030014320 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014321 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014322 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014323
14324 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014325
Paulo Zanonie2debe92013-02-18 19:00:27 -030014326 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014327 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014328 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014329 }
Ma Ling27185ae2009-08-24 13:50:23 +080014330
Paulo Zanonie2debe92013-02-18 19:00:27 -030014331 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014332
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014333 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14334 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014335 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014336 }
Imre Deake7281ea2013-05-08 13:14:08 +030014337 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014338 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014339 }
Ma Ling27185ae2009-08-24 13:50:23 +080014340
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014341 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014342 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014343 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014344 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014345 intel_dvo_init(dev);
14346
Zhenyu Wang103a1962009-11-27 11:44:36 +080014347 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014348 intel_tv_init(dev);
14349
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014350 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014351
Damien Lespiaub2784e12014-08-05 11:29:37 +010014352 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014353 encoder->base.possible_crtcs = encoder->crtc_mask;
14354 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014355 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014356 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014357
Paulo Zanonidde86e22012-12-01 12:04:25 -020014358 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014359
14360 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014361}
14362
14363static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14364{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014365 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014366 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014367
Daniel Vetteref2d6332014-02-10 18:00:38 +010014368 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014369 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014370 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014371 drm_gem_object_unreference(&intel_fb->obj->base);
14372 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014373 kfree(intel_fb);
14374}
14375
14376static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014377 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014378 unsigned int *handle)
14379{
14380 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014381 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014382
Chris Wilson05394f32010-11-08 19:18:58 +000014383 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014384}
14385
14386static const struct drm_framebuffer_funcs intel_fb_funcs = {
14387 .destroy = intel_user_framebuffer_destroy,
14388 .create_handle = intel_user_framebuffer_create_handle,
14389};
14390
Damien Lespiaub3218032015-02-27 11:15:18 +000014391static
14392u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14393 uint32_t pixel_format)
14394{
14395 u32 gen = INTEL_INFO(dev)->gen;
14396
14397 if (gen >= 9) {
14398 /* "The stride in bytes must not exceed the of the size of 8K
14399 * pixels and 32K bytes."
14400 */
14401 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14402 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14403 return 32*1024;
14404 } else if (gen >= 4) {
14405 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14406 return 16*1024;
14407 else
14408 return 32*1024;
14409 } else if (gen >= 3) {
14410 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14411 return 8*1024;
14412 else
14413 return 16*1024;
14414 } else {
14415 /* XXX DSPC is limited to 4k tiled */
14416 return 8*1024;
14417 }
14418}
14419
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014420static int intel_framebuffer_init(struct drm_device *dev,
14421 struct intel_framebuffer *intel_fb,
14422 struct drm_mode_fb_cmd2 *mode_cmd,
14423 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014424{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014425 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014426 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014427 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014428
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014429 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14430
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014431 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14432 /* Enforce that fb modifier and tiling mode match, but only for
14433 * X-tiled. This is needed for FBC. */
14434 if (!!(obj->tiling_mode == I915_TILING_X) !=
14435 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14436 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14437 return -EINVAL;
14438 }
14439 } else {
14440 if (obj->tiling_mode == I915_TILING_X)
14441 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14442 else if (obj->tiling_mode == I915_TILING_Y) {
14443 DRM_DEBUG("No Y tiling for legacy addfb\n");
14444 return -EINVAL;
14445 }
14446 }
14447
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014448 /* Passed in modifier sanity checking. */
14449 switch (mode_cmd->modifier[0]) {
14450 case I915_FORMAT_MOD_Y_TILED:
14451 case I915_FORMAT_MOD_Yf_TILED:
14452 if (INTEL_INFO(dev)->gen < 9) {
14453 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14454 mode_cmd->modifier[0]);
14455 return -EINVAL;
14456 }
14457 case DRM_FORMAT_MOD_NONE:
14458 case I915_FORMAT_MOD_X_TILED:
14459 break;
14460 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014461 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14462 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014463 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014464 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014465
Damien Lespiaub3218032015-02-27 11:15:18 +000014466 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14467 mode_cmd->pixel_format);
14468 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14469 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14470 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014471 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014472 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014473
Damien Lespiaub3218032015-02-27 11:15:18 +000014474 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14475 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014476 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014477 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14478 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014479 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014480 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014481 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014482 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014483
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014484 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014485 mode_cmd->pitches[0] != obj->stride) {
14486 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14487 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014488 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014489 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014490
Ville Syrjälä57779d02012-10-31 17:50:14 +020014491 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014492 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014493 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014494 case DRM_FORMAT_RGB565:
14495 case DRM_FORMAT_XRGB8888:
14496 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014497 break;
14498 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014499 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014500 DRM_DEBUG("unsupported pixel format: %s\n",
14501 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014502 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014503 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014504 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014505 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014506 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14507 DRM_DEBUG("unsupported pixel format: %s\n",
14508 drm_get_format_name(mode_cmd->pixel_format));
14509 return -EINVAL;
14510 }
14511 break;
14512 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014513 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014514 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014515 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014516 DRM_DEBUG("unsupported pixel format: %s\n",
14517 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014518 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014519 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014520 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014521 case DRM_FORMAT_ABGR2101010:
14522 if (!IS_VALLEYVIEW(dev)) {
14523 DRM_DEBUG("unsupported pixel format: %s\n",
14524 drm_get_format_name(mode_cmd->pixel_format));
14525 return -EINVAL;
14526 }
14527 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014528 case DRM_FORMAT_YUYV:
14529 case DRM_FORMAT_UYVY:
14530 case DRM_FORMAT_YVYU:
14531 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014532 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014533 DRM_DEBUG("unsupported pixel format: %s\n",
14534 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014535 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014536 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014537 break;
14538 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014539 DRM_DEBUG("unsupported pixel format: %s\n",
14540 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014541 return -EINVAL;
14542 }
14543
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014544 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14545 if (mode_cmd->offsets[0] != 0)
14546 return -EINVAL;
14547
Damien Lespiauec2c9812015-01-20 12:51:45 +000014548 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014549 mode_cmd->pixel_format,
14550 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014551 /* FIXME drm helper for size checks (especially planar formats)? */
14552 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14553 return -EINVAL;
14554
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014555 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14556 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014557 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014558
Jesse Barnes79e53942008-11-07 14:24:08 -080014559 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14560 if (ret) {
14561 DRM_ERROR("framebuffer init failed %d\n", ret);
14562 return ret;
14563 }
14564
Jesse Barnes79e53942008-11-07 14:24:08 -080014565 return 0;
14566}
14567
Jesse Barnes79e53942008-11-07 14:24:08 -080014568static struct drm_framebuffer *
14569intel_user_framebuffer_create(struct drm_device *dev,
14570 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014571 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014572{
Chris Wilson05394f32010-11-08 19:18:58 +000014573 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014574
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014575 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14576 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014577 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014578 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014579
Chris Wilsond2dff872011-04-19 08:36:26 +010014580 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014581}
14582
Daniel Vetter4520f532013-10-09 09:18:51 +020014583#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014584static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014585{
14586}
14587#endif
14588
Jesse Barnes79e53942008-11-07 14:24:08 -080014589static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014590 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014591 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014592 .atomic_check = intel_atomic_check,
14593 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014594 .atomic_state_alloc = intel_atomic_state_alloc,
14595 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014596};
14597
Jesse Barnese70236a2009-09-21 10:42:27 -070014598/* Set up chip specific display functions */
14599static void intel_init_display(struct drm_device *dev)
14600{
14601 struct drm_i915_private *dev_priv = dev->dev_private;
14602
Daniel Vetteree9300b2013-06-03 22:40:22 +020014603 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14604 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014605 else if (IS_CHERRYVIEW(dev))
14606 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014607 else if (IS_VALLEYVIEW(dev))
14608 dev_priv->display.find_dpll = vlv_find_best_dpll;
14609 else if (IS_PINEVIEW(dev))
14610 dev_priv->display.find_dpll = pnv_find_best_dpll;
14611 else
14612 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14613
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014614 if (INTEL_INFO(dev)->gen >= 9) {
14615 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014616 dev_priv->display.get_initial_plane_config =
14617 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014618 dev_priv->display.crtc_compute_clock =
14619 haswell_crtc_compute_clock;
14620 dev_priv->display.crtc_enable = haswell_crtc_enable;
14621 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014622 dev_priv->display.update_primary_plane =
14623 skylake_update_primary_plane;
14624 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014625 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014626 dev_priv->display.get_initial_plane_config =
14627 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014628 dev_priv->display.crtc_compute_clock =
14629 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014630 dev_priv->display.crtc_enable = haswell_crtc_enable;
14631 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014632 dev_priv->display.update_primary_plane =
14633 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014634 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014635 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014636 dev_priv->display.get_initial_plane_config =
14637 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014638 dev_priv->display.crtc_compute_clock =
14639 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014640 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14641 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014642 dev_priv->display.update_primary_plane =
14643 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014644 } else if (IS_VALLEYVIEW(dev)) {
14645 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014646 dev_priv->display.get_initial_plane_config =
14647 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014648 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014649 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14650 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014651 dev_priv->display.update_primary_plane =
14652 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014653 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014654 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014655 dev_priv->display.get_initial_plane_config =
14656 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014657 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014658 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14659 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014660 dev_priv->display.update_primary_plane =
14661 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014662 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014663
Jesse Barnese70236a2009-09-21 10:42:27 -070014664 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014665 if (IS_SKYLAKE(dev))
14666 dev_priv->display.get_display_clock_speed =
14667 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014668 else if (IS_BROXTON(dev))
14669 dev_priv->display.get_display_clock_speed =
14670 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014671 else if (IS_BROADWELL(dev))
14672 dev_priv->display.get_display_clock_speed =
14673 broadwell_get_display_clock_speed;
14674 else if (IS_HASWELL(dev))
14675 dev_priv->display.get_display_clock_speed =
14676 haswell_get_display_clock_speed;
14677 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014678 dev_priv->display.get_display_clock_speed =
14679 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014680 else if (IS_GEN5(dev))
14681 dev_priv->display.get_display_clock_speed =
14682 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014683 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014684 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014685 dev_priv->display.get_display_clock_speed =
14686 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014687 else if (IS_GM45(dev))
14688 dev_priv->display.get_display_clock_speed =
14689 gm45_get_display_clock_speed;
14690 else if (IS_CRESTLINE(dev))
14691 dev_priv->display.get_display_clock_speed =
14692 i965gm_get_display_clock_speed;
14693 else if (IS_PINEVIEW(dev))
14694 dev_priv->display.get_display_clock_speed =
14695 pnv_get_display_clock_speed;
14696 else if (IS_G33(dev) || IS_G4X(dev))
14697 dev_priv->display.get_display_clock_speed =
14698 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014699 else if (IS_I915G(dev))
14700 dev_priv->display.get_display_clock_speed =
14701 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014702 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014703 dev_priv->display.get_display_clock_speed =
14704 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014705 else if (IS_PINEVIEW(dev))
14706 dev_priv->display.get_display_clock_speed =
14707 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014708 else if (IS_I915GM(dev))
14709 dev_priv->display.get_display_clock_speed =
14710 i915gm_get_display_clock_speed;
14711 else if (IS_I865G(dev))
14712 dev_priv->display.get_display_clock_speed =
14713 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014714 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014715 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014716 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014717 else { /* 830 */
14718 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014719 dev_priv->display.get_display_clock_speed =
14720 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014721 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014722
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014723 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014724 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014725 } else if (IS_GEN6(dev)) {
14726 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014727 } else if (IS_IVYBRIDGE(dev)) {
14728 /* FIXME: detect B0+ stepping and use auto training */
14729 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014730 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014731 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014732 if (IS_BROADWELL(dev)) {
14733 dev_priv->display.modeset_commit_cdclk =
14734 broadwell_modeset_commit_cdclk;
14735 dev_priv->display.modeset_calc_cdclk =
14736 broadwell_modeset_calc_cdclk;
14737 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014738 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014739 dev_priv->display.modeset_commit_cdclk =
14740 valleyview_modeset_commit_cdclk;
14741 dev_priv->display.modeset_calc_cdclk =
14742 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014743 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014744 dev_priv->display.modeset_commit_cdclk =
14745 broxton_modeset_commit_cdclk;
14746 dev_priv->display.modeset_calc_cdclk =
14747 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014748 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014749
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014750 switch (INTEL_INFO(dev)->gen) {
14751 case 2:
14752 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14753 break;
14754
14755 case 3:
14756 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14757 break;
14758
14759 case 4:
14760 case 5:
14761 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14762 break;
14763
14764 case 6:
14765 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14766 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014767 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014768 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014769 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14770 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014771 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014772 /* Drop through - unsupported since execlist only. */
14773 default:
14774 /* Default just returns -ENODEV to indicate unsupported */
14775 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014776 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014777
14778 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014779
14780 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014781}
14782
Jesse Barnesb690e962010-07-19 13:53:12 -070014783/*
14784 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14785 * resume, or other times. This quirk makes sure that's the case for
14786 * affected systems.
14787 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014788static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014789{
14790 struct drm_i915_private *dev_priv = dev->dev_private;
14791
14792 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014793 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014794}
14795
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014796static void quirk_pipeb_force(struct drm_device *dev)
14797{
14798 struct drm_i915_private *dev_priv = dev->dev_private;
14799
14800 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14801 DRM_INFO("applying pipe b force quirk\n");
14802}
14803
Keith Packard435793d2011-07-12 14:56:22 -070014804/*
14805 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14806 */
14807static void quirk_ssc_force_disable(struct drm_device *dev)
14808{
14809 struct drm_i915_private *dev_priv = dev->dev_private;
14810 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014811 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014812}
14813
Carsten Emde4dca20e2012-03-15 15:56:26 +010014814/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014815 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14816 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014817 */
14818static void quirk_invert_brightness(struct drm_device *dev)
14819{
14820 struct drm_i915_private *dev_priv = dev->dev_private;
14821 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014822 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014823}
14824
Scot Doyle9c72cc62014-07-03 23:27:50 +000014825/* Some VBT's incorrectly indicate no backlight is present */
14826static void quirk_backlight_present(struct drm_device *dev)
14827{
14828 struct drm_i915_private *dev_priv = dev->dev_private;
14829 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14830 DRM_INFO("applying backlight present quirk\n");
14831}
14832
Jesse Barnesb690e962010-07-19 13:53:12 -070014833struct intel_quirk {
14834 int device;
14835 int subsystem_vendor;
14836 int subsystem_device;
14837 void (*hook)(struct drm_device *dev);
14838};
14839
Egbert Eich5f85f172012-10-14 15:46:38 +020014840/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14841struct intel_dmi_quirk {
14842 void (*hook)(struct drm_device *dev);
14843 const struct dmi_system_id (*dmi_id_list)[];
14844};
14845
14846static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14847{
14848 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14849 return 1;
14850}
14851
14852static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14853 {
14854 .dmi_id_list = &(const struct dmi_system_id[]) {
14855 {
14856 .callback = intel_dmi_reverse_brightness,
14857 .ident = "NCR Corporation",
14858 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14859 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14860 },
14861 },
14862 { } /* terminating entry */
14863 },
14864 .hook = quirk_invert_brightness,
14865 },
14866};
14867
Ben Widawskyc43b5632012-04-16 14:07:40 -070014868static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014869 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14870 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14871
Jesse Barnesb690e962010-07-19 13:53:12 -070014872 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14873 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14874
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014875 /* 830 needs to leave pipe A & dpll A up */
14876 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14877
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014878 /* 830 needs to leave pipe B & dpll B up */
14879 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14880
Keith Packard435793d2011-07-12 14:56:22 -070014881 /* Lenovo U160 cannot use SSC on LVDS */
14882 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014883
14884 /* Sony Vaio Y cannot use SSC on LVDS */
14885 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014886
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014887 /* Acer Aspire 5734Z must invert backlight brightness */
14888 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14889
14890 /* Acer/eMachines G725 */
14891 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14892
14893 /* Acer/eMachines e725 */
14894 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14895
14896 /* Acer/Packard Bell NCL20 */
14897 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14898
14899 /* Acer Aspire 4736Z */
14900 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014901
14902 /* Acer Aspire 5336 */
14903 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014904
14905 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14906 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014907
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014908 /* Acer C720 Chromebook (Core i3 4005U) */
14909 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14910
jens steinb2a96012014-10-28 20:25:53 +010014911 /* Apple Macbook 2,1 (Core 2 T7400) */
14912 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14913
Scot Doyled4967d82014-07-03 23:27:52 +000014914 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14915 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014916
14917 /* HP Chromebook 14 (Celeron 2955U) */
14918 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014919
14920 /* Dell Chromebook 11 */
14921 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014922};
14923
14924static void intel_init_quirks(struct drm_device *dev)
14925{
14926 struct pci_dev *d = dev->pdev;
14927 int i;
14928
14929 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14930 struct intel_quirk *q = &intel_quirks[i];
14931
14932 if (d->device == q->device &&
14933 (d->subsystem_vendor == q->subsystem_vendor ||
14934 q->subsystem_vendor == PCI_ANY_ID) &&
14935 (d->subsystem_device == q->subsystem_device ||
14936 q->subsystem_device == PCI_ANY_ID))
14937 q->hook(dev);
14938 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014939 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14940 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14941 intel_dmi_quirks[i].hook(dev);
14942 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014943}
14944
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014945/* Disable the VGA plane that we never use */
14946static void i915_disable_vga(struct drm_device *dev)
14947{
14948 struct drm_i915_private *dev_priv = dev->dev_private;
14949 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014950 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014951
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014952 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014953 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014954 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014955 sr1 = inb(VGA_SR_DATA);
14956 outb(sr1 | 1<<5, VGA_SR_DATA);
14957 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14958 udelay(300);
14959
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014960 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014961 POSTING_READ(vga_reg);
14962}
14963
Daniel Vetterf8175862012-04-10 15:50:11 +020014964void intel_modeset_init_hw(struct drm_device *dev)
14965{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014966 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014967 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014968 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014969 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014970}
14971
Jesse Barnes79e53942008-11-07 14:24:08 -080014972void intel_modeset_init(struct drm_device *dev)
14973{
Jesse Barnes652c3932009-08-17 13:31:43 -070014974 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014975 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014976 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014977 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014978
14979 drm_mode_config_init(dev);
14980
14981 dev->mode_config.min_width = 0;
14982 dev->mode_config.min_height = 0;
14983
Dave Airlie019d96c2011-09-29 16:20:42 +010014984 dev->mode_config.preferred_depth = 24;
14985 dev->mode_config.prefer_shadow = 1;
14986
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014987 dev->mode_config.allow_fb_modifiers = true;
14988
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014989 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014990
Jesse Barnesb690e962010-07-19 13:53:12 -070014991 intel_init_quirks(dev);
14992
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014993 intel_init_pm(dev);
14994
Ben Widawskye3c74752013-04-05 13:12:39 -070014995 if (INTEL_INFO(dev)->num_pipes == 0)
14996 return;
14997
Jesse Barnese70236a2009-09-21 10:42:27 -070014998 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014999 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015000
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015001 if (IS_GEN2(dev)) {
15002 dev->mode_config.max_width = 2048;
15003 dev->mode_config.max_height = 2048;
15004 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015005 dev->mode_config.max_width = 4096;
15006 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015007 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015008 dev->mode_config.max_width = 8192;
15009 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015010 }
Damien Lespiau068be562014-03-28 14:17:49 +000015011
Ville Syrjälädc41c152014-08-13 11:57:05 +030015012 if (IS_845G(dev) || IS_I865G(dev)) {
15013 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15014 dev->mode_config.cursor_height = 1023;
15015 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015016 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15017 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15018 } else {
15019 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15020 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15021 }
15022
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015023 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015024
Zhao Yakui28c97732009-10-09 11:39:41 +080015025 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015026 INTEL_INFO(dev)->num_pipes,
15027 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015028
Damien Lespiau055e3932014-08-18 13:49:10 +010015029 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015030 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015031 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015032 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015033 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015034 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015035 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015036 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015037 }
15038
Jesse Barnesf42bb702013-12-16 16:34:23 -080015039 intel_init_dpio(dev);
15040
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015041 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015042
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015043 /* Just disable it once at startup */
15044 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015045 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015046
15047 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015048 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015049
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015050 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015051 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015052 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015053
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015054 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080015055 if (!crtc->active)
15056 continue;
15057
Jesse Barnes46f297f2014-03-07 08:57:48 -080015058 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015059 * Note that reserving the BIOS fb up front prevents us
15060 * from stuffing other stolen allocations like the ring
15061 * on top. This prevents some ugliness at boot time, and
15062 * can even allow for smooth boot transitions if the BIOS
15063 * fb is large enough for the active pipe configuration.
15064 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015065 if (dev_priv->display.get_initial_plane_config) {
15066 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015067 &crtc->plane_config);
15068 /*
15069 * If the fb is shared between multiple heads, we'll
15070 * just get the first one.
15071 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015072 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015073 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015074 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015075}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015076
Daniel Vetter7fad7982012-07-04 17:51:47 +020015077static void intel_enable_pipe_a(struct drm_device *dev)
15078{
15079 struct intel_connector *connector;
15080 struct drm_connector *crt = NULL;
15081 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015082 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015083
15084 /* We can't just switch on the pipe A, we need to set things up with a
15085 * proper mode and output configuration. As a gross hack, enable pipe A
15086 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015087 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015088 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15089 crt = &connector->base;
15090 break;
15091 }
15092 }
15093
15094 if (!crt)
15095 return;
15096
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015097 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015098 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015099}
15100
Daniel Vetterfa555832012-10-10 23:14:00 +020015101static bool
15102intel_check_plane_mapping(struct intel_crtc *crtc)
15103{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015104 struct drm_device *dev = crtc->base.dev;
15105 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015106 u32 reg, val;
15107
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015108 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015109 return true;
15110
15111 reg = DSPCNTR(!crtc->plane);
15112 val = I915_READ(reg);
15113
15114 if ((val & DISPLAY_PLANE_ENABLE) &&
15115 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15116 return false;
15117
15118 return true;
15119}
15120
Daniel Vetter24929352012-07-02 20:28:59 +020015121static void intel_sanitize_crtc(struct intel_crtc *crtc)
15122{
15123 struct drm_device *dev = crtc->base.dev;
15124 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015125 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020015126 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015127 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020015128
Daniel Vetter24929352012-07-02 20:28:59 +020015129 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015130 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015131 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15132
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015133 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015134 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015135 if (crtc->active) {
15136 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015137 drm_crtc_vblank_on(&crtc->base);
15138 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015139
Daniel Vetter24929352012-07-02 20:28:59 +020015140 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015141 * disable the crtc (and hence change the state) if it is wrong. Note
15142 * that gen4+ has a fixed plane -> pipe mapping. */
15143 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015144 bool plane;
15145
Daniel Vetter24929352012-07-02 20:28:59 +020015146 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15147 crtc->base.base.id);
15148
15149 /* Pipe has the wrong plane attached and the plane is active.
15150 * Temporarily change the plane mapping and disable everything
15151 * ... */
15152 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015153 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015154 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015155 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015156 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015157 }
Daniel Vetter24929352012-07-02 20:28:59 +020015158
Daniel Vetter7fad7982012-07-04 17:51:47 +020015159 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15160 crtc->pipe == PIPE_A && !crtc->active) {
15161 /* BIOS forgot to enable pipe A, this mostly happens after
15162 * resume. Force-enable the pipe to fix this, the update_dpms
15163 * call below we restore the pipe to the right state, but leave
15164 * the required bits on. */
15165 intel_enable_pipe_a(dev);
15166 }
15167
Daniel Vetter24929352012-07-02 20:28:59 +020015168 /* Adjust the state of the output pipe according to whether we
15169 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015170 enable = false;
15171 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15172 enable |= encoder->connectors_active;
Daniel Vetter24929352012-07-02 20:28:59 +020015173
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015174 if (!enable)
15175 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015176
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015177 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015178
15179 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015180 * functions or because of calls to intel_crtc_disable_noatomic,
15181 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015182 * pipe A quirk. */
15183 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15184 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015185 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015186 crtc->active ? "enabled" : "disabled");
15187
Matt Roper83d65732015-02-25 13:12:16 -080015188 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015189 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015190 crtc->base.enabled = crtc->active;
15191
15192 /* Because we only establish the connector -> encoder ->
15193 * crtc links if something is active, this means the
15194 * crtc is now deactivated. Break the links. connector
15195 * -> encoder links are only establish when things are
15196 * actually up, hence no need to break them. */
15197 WARN_ON(crtc->active);
15198
15199 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15200 WARN_ON(encoder->connectors_active);
15201 encoder->base.crtc = NULL;
15202 }
15203 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015204
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015205 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015206 /*
15207 * We start out with underrun reporting disabled to avoid races.
15208 * For correct bookkeeping mark this on active crtcs.
15209 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015210 * Also on gmch platforms we dont have any hardware bits to
15211 * disable the underrun reporting. Which means we need to start
15212 * out with underrun reporting disabled also on inactive pipes,
15213 * since otherwise we'll complain about the garbage we read when
15214 * e.g. coming up after runtime pm.
15215 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015216 * No protection against concurrent access is required - at
15217 * worst a fifo underrun happens which also sets this to false.
15218 */
15219 crtc->cpu_fifo_underrun_disabled = true;
15220 crtc->pch_fifo_underrun_disabled = true;
15221 }
Daniel Vetter24929352012-07-02 20:28:59 +020015222}
15223
15224static void intel_sanitize_encoder(struct intel_encoder *encoder)
15225{
15226 struct intel_connector *connector;
15227 struct drm_device *dev = encoder->base.dev;
15228
15229 /* We need to check both for a crtc link (meaning that the
15230 * encoder is active and trying to read from a pipe) and the
15231 * pipe itself being active. */
15232 bool has_active_crtc = encoder->base.crtc &&
15233 to_intel_crtc(encoder->base.crtc)->active;
15234
15235 if (encoder->connectors_active && !has_active_crtc) {
15236 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15237 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015238 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015239
15240 /* Connector is active, but has no active pipe. This is
15241 * fallout from our resume register restoring. Disable
15242 * the encoder manually again. */
15243 if (encoder->base.crtc) {
15244 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15245 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015246 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015247 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015248 if (encoder->post_disable)
15249 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015250 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015251 encoder->base.crtc = NULL;
15252 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015253
15254 /* Inconsistent output/port/pipe state happens presumably due to
15255 * a bug in one of the get_hw_state functions. Or someplace else
15256 * in our code, like the register restore mess on resume. Clamp
15257 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015258 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015259 if (connector->encoder != encoder)
15260 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015261 connector->base.dpms = DRM_MODE_DPMS_OFF;
15262 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015263 }
15264 }
15265 /* Enabled encoders without active connectors will be fixed in
15266 * the crtc fixup. */
15267}
15268
Imre Deak04098752014-02-18 00:02:16 +020015269void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015270{
15271 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015272 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015273
Imre Deak04098752014-02-18 00:02:16 +020015274 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15275 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15276 i915_disable_vga(dev);
15277 }
15278}
15279
15280void i915_redisable_vga(struct drm_device *dev)
15281{
15282 struct drm_i915_private *dev_priv = dev->dev_private;
15283
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015284 /* This function can be called both from intel_modeset_setup_hw_state or
15285 * at a very early point in our resume sequence, where the power well
15286 * structures are not yet restored. Since this function is at a very
15287 * paranoid "someone might have enabled VGA while we were not looking"
15288 * level, just check if the power well is enabled instead of trying to
15289 * follow the "don't touch the power well if we don't need it" policy
15290 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015291 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015292 return;
15293
Imre Deak04098752014-02-18 00:02:16 +020015294 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015295}
15296
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015297static bool primary_get_hw_state(struct intel_crtc *crtc)
15298{
15299 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15300
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015301 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15302}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015303
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015304static void readout_plane_state(struct intel_crtc *crtc,
15305 struct intel_crtc_state *crtc_state)
15306{
15307 struct intel_plane *p;
15308 struct drm_plane_state *drm_plane_state;
15309 bool active = crtc_state->base.active;
15310
15311 if (active) {
15312 crtc_state->quirks |= PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15313
15314 /* apply to previous sw state too */
15315 to_intel_crtc_state(crtc->base.state)->quirks |=
15316 PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15317 }
15318
15319 for_each_intel_plane(crtc->base.dev, p) {
15320 bool visible = active;
15321
15322 if (crtc->pipe != p->pipe)
15323 continue;
15324
15325 drm_plane_state = p->base.state;
15326 if (active && p->base.type == DRM_PLANE_TYPE_PRIMARY) {
15327 visible = primary_get_hw_state(crtc);
15328 to_intel_plane_state(drm_plane_state)->visible = visible;
15329 } else {
15330 /*
15331 * unknown state, assume it's off to force a transition
15332 * to on when calculating state changes.
15333 */
15334 to_intel_plane_state(drm_plane_state)->visible = false;
15335 }
15336
15337 if (visible) {
15338 crtc_state->base.plane_mask |=
15339 1 << drm_plane_index(&p->base);
15340 } else if (crtc_state->base.state) {
15341 /* Make this unconditional for atomic hw readout. */
15342 crtc_state->base.plane_mask &=
15343 ~(1 << drm_plane_index(&p->base));
15344 }
15345 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015346}
15347
Daniel Vetter30e984d2013-06-05 13:34:17 +020015348static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015349{
15350 struct drm_i915_private *dev_priv = dev->dev_private;
15351 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015352 struct intel_crtc *crtc;
15353 struct intel_encoder *encoder;
15354 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015355 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015356
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015357 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015358 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015359 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015360
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015361 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015362
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015363 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015364 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015365
Matt Roper83d65732015-02-25 13:12:16 -080015366 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015367 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015368 crtc->base.enabled = crtc->active;
Maarten Lankhorstb8b7fad2015-06-12 11:15:41 +020015369 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015370
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015371 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015372
15373 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15374 crtc->base.base.id,
15375 crtc->active ? "enabled" : "disabled");
15376 }
15377
Daniel Vetter53589012013-06-05 13:34:16 +020015378 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15379 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15380
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015381 pll->on = pll->get_hw_state(dev_priv, pll,
15382 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015383 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015384 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015385 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015386 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015387 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015388 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015389 }
Daniel Vetter53589012013-06-05 13:34:16 +020015390 }
Daniel Vetter53589012013-06-05 13:34:16 +020015391
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015392 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015393 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015394
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015395 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015396 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015397 }
15398
Damien Lespiaub2784e12014-08-05 11:29:37 +010015399 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015400 pipe = 0;
15401
15402 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015403 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15404 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015405 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015406 } else {
15407 encoder->base.crtc = NULL;
15408 }
15409
15410 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015411 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015412 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015413 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015414 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015415 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015416 }
15417
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015418 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015419 if (connector->get_hw_state(connector)) {
15420 connector->base.dpms = DRM_MODE_DPMS_ON;
15421 connector->encoder->connectors_active = true;
15422 connector->base.encoder = &connector->encoder->base;
15423 } else {
15424 connector->base.dpms = DRM_MODE_DPMS_OFF;
15425 connector->base.encoder = NULL;
15426 }
15427 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15428 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015429 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015430 connector->base.encoder ? "enabled" : "disabled");
15431 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015432}
15433
15434/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15435 * and i915 state tracking structures. */
15436void intel_modeset_setup_hw_state(struct drm_device *dev,
15437 bool force_restore)
15438{
15439 struct drm_i915_private *dev_priv = dev->dev_private;
15440 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015441 struct intel_crtc *crtc;
15442 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015443 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015444
15445 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015446
Jesse Barnesbabea612013-06-26 18:57:38 +030015447 /*
15448 * Now that we have the config, copy it to each CRTC struct
15449 * Note that this could go away if we move to using crtc_config
15450 * checking everywhere.
15451 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015452 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015453 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015454 intel_mode_from_pipe_config(&crtc->base.mode,
15455 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015456 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15457 crtc->base.base.id);
15458 drm_mode_debug_printmodeline(&crtc->base.mode);
15459 }
15460 }
15461
Daniel Vetter24929352012-07-02 20:28:59 +020015462 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015463 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015464 intel_sanitize_encoder(encoder);
15465 }
15466
Damien Lespiau055e3932014-08-18 13:49:10 +010015467 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015468 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15469 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015470 intel_dump_pipe_config(crtc, crtc->config,
15471 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015472 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015473
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015474 intel_modeset_update_connector_atomic_state(dev);
15475
Daniel Vetter35c95372013-07-17 06:55:04 +020015476 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15477 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15478
15479 if (!pll->on || pll->active)
15480 continue;
15481
15482 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15483
15484 pll->disable(dev_priv, pll);
15485 pll->on = false;
15486 }
15487
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015488 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015489 vlv_wm_get_hw_state(dev);
15490 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015491 skl_wm_get_hw_state(dev);
15492 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015493 ilk_wm_get_hw_state(dev);
15494
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015495 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015496 i915_redisable_vga(dev);
15497
Daniel Vetterf30da182013-04-11 20:22:50 +020015498 /*
15499 * We need to use raw interfaces for restoring state to avoid
15500 * checking (bogus) intermediate states.
15501 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015502 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015503 struct drm_crtc *crtc =
15504 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015505
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015506 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015507 }
15508 } else {
15509 intel_modeset_update_staged_output_state(dev);
15510 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015511
15512 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015513}
15514
15515void intel_modeset_gem_init(struct drm_device *dev)
15516{
Jesse Barnes92122782014-10-09 12:57:42 -070015517 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015518 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015519 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015520 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015521
Imre Deakae484342014-03-31 15:10:44 +030015522 mutex_lock(&dev->struct_mutex);
15523 intel_init_gt_powersave(dev);
15524 mutex_unlock(&dev->struct_mutex);
15525
Jesse Barnes92122782014-10-09 12:57:42 -070015526 /*
15527 * There may be no VBT; and if the BIOS enabled SSC we can
15528 * just keep using it to avoid unnecessary flicker. Whereas if the
15529 * BIOS isn't using it, don't assume it will work even if the VBT
15530 * indicates as much.
15531 */
15532 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15533 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15534 DREF_SSC1_ENABLE);
15535
Chris Wilson1833b132012-05-09 11:56:28 +010015536 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015537
15538 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015539
15540 /*
15541 * Make sure any fbs we allocated at startup are properly
15542 * pinned & fenced. When we do the allocation it's too early
15543 * for this.
15544 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015545 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015546 obj = intel_fb_obj(c->primary->fb);
15547 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015548 continue;
15549
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015550 mutex_lock(&dev->struct_mutex);
15551 ret = intel_pin_and_fence_fb_obj(c->primary,
15552 c->primary->fb,
15553 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015554 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015555 mutex_unlock(&dev->struct_mutex);
15556 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015557 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15558 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015559 drm_framebuffer_unreference(c->primary->fb);
15560 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015561 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015562 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015563 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015564 }
15565 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015566
15567 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015568}
15569
Imre Deak4932e2c2014-02-11 17:12:48 +020015570void intel_connector_unregister(struct intel_connector *intel_connector)
15571{
15572 struct drm_connector *connector = &intel_connector->base;
15573
15574 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015575 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015576}
15577
Jesse Barnes79e53942008-11-07 14:24:08 -080015578void intel_modeset_cleanup(struct drm_device *dev)
15579{
Jesse Barnes652c3932009-08-17 13:31:43 -070015580 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015581 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015582
Imre Deak2eb52522014-11-19 15:30:05 +020015583 intel_disable_gt_powersave(dev);
15584
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015585 intel_backlight_unregister(dev);
15586
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015587 /*
15588 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015589 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015590 * experience fancy races otherwise.
15591 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015592 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015593
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015594 /*
15595 * Due to the hpd irq storm handling the hotplug work can re-arm the
15596 * poll handlers. Hence disable polling after hpd handling is shut down.
15597 */
Keith Packardf87ea762010-10-03 19:36:26 -070015598 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015599
Jesse Barnes723bfd72010-10-07 16:01:13 -070015600 intel_unregister_dsm_handler();
15601
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015602 intel_fbc_disable(dev);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015603
Chris Wilson1630fe72011-07-08 12:22:42 +010015604 /* flush any delayed tasks or pending work */
15605 flush_scheduled_work();
15606
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015607 /* destroy the backlight and sysfs files before encoders/connectors */
15608 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015609 struct intel_connector *intel_connector;
15610
15611 intel_connector = to_intel_connector(connector);
15612 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015613 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015614
Jesse Barnes79e53942008-11-07 14:24:08 -080015615 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015616
15617 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015618
15619 mutex_lock(&dev->struct_mutex);
15620 intel_cleanup_gt_powersave(dev);
15621 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015622}
15623
Dave Airlie28d52042009-09-21 14:33:58 +100015624/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015625 * Return which encoder is currently attached for connector.
15626 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015627struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015628{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015629 return &intel_attached_encoder(connector)->base;
15630}
Jesse Barnes79e53942008-11-07 14:24:08 -080015631
Chris Wilsondf0e9242010-09-09 16:20:55 +010015632void intel_connector_attach_encoder(struct intel_connector *connector,
15633 struct intel_encoder *encoder)
15634{
15635 connector->encoder = encoder;
15636 drm_mode_connector_attach_encoder(&connector->base,
15637 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015638}
Dave Airlie28d52042009-09-21 14:33:58 +100015639
15640/*
15641 * set vga decode state - true == enable VGA decode
15642 */
15643int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15644{
15645 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015646 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015647 u16 gmch_ctrl;
15648
Chris Wilson75fa0412014-02-07 18:37:02 -020015649 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15650 DRM_ERROR("failed to read control word\n");
15651 return -EIO;
15652 }
15653
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015654 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15655 return 0;
15656
Dave Airlie28d52042009-09-21 14:33:58 +100015657 if (state)
15658 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15659 else
15660 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015661
15662 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15663 DRM_ERROR("failed to write control word\n");
15664 return -EIO;
15665 }
15666
Dave Airlie28d52042009-09-21 14:33:58 +100015667 return 0;
15668}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015669
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015670struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015671
15672 u32 power_well_driver;
15673
Chris Wilson63b66e52013-08-08 15:12:06 +020015674 int num_transcoders;
15675
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015676 struct intel_cursor_error_state {
15677 u32 control;
15678 u32 position;
15679 u32 base;
15680 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015681 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015682
15683 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015684 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015685 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015686 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015687 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015688
15689 struct intel_plane_error_state {
15690 u32 control;
15691 u32 stride;
15692 u32 size;
15693 u32 pos;
15694 u32 addr;
15695 u32 surface;
15696 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015697 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015698
15699 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015700 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015701 enum transcoder cpu_transcoder;
15702
15703 u32 conf;
15704
15705 u32 htotal;
15706 u32 hblank;
15707 u32 hsync;
15708 u32 vtotal;
15709 u32 vblank;
15710 u32 vsync;
15711 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015712};
15713
15714struct intel_display_error_state *
15715intel_display_capture_error_state(struct drm_device *dev)
15716{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015717 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015718 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015719 int transcoders[] = {
15720 TRANSCODER_A,
15721 TRANSCODER_B,
15722 TRANSCODER_C,
15723 TRANSCODER_EDP,
15724 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015725 int i;
15726
Chris Wilson63b66e52013-08-08 15:12:06 +020015727 if (INTEL_INFO(dev)->num_pipes == 0)
15728 return NULL;
15729
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015730 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015731 if (error == NULL)
15732 return NULL;
15733
Imre Deak190be112013-11-25 17:15:31 +020015734 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015735 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15736
Damien Lespiau055e3932014-08-18 13:49:10 +010015737 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015738 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015739 __intel_display_power_is_enabled(dev_priv,
15740 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015741 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015742 continue;
15743
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015744 error->cursor[i].control = I915_READ(CURCNTR(i));
15745 error->cursor[i].position = I915_READ(CURPOS(i));
15746 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015747
15748 error->plane[i].control = I915_READ(DSPCNTR(i));
15749 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015750 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015751 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015752 error->plane[i].pos = I915_READ(DSPPOS(i));
15753 }
Paulo Zanonica291362013-03-06 20:03:14 -030015754 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15755 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015756 if (INTEL_INFO(dev)->gen >= 4) {
15757 error->plane[i].surface = I915_READ(DSPSURF(i));
15758 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15759 }
15760
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015761 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015762
Sonika Jindal3abfce72014-07-21 15:23:43 +053015763 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015764 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015765 }
15766
15767 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15768 if (HAS_DDI(dev_priv->dev))
15769 error->num_transcoders++; /* Account for eDP. */
15770
15771 for (i = 0; i < error->num_transcoders; i++) {
15772 enum transcoder cpu_transcoder = transcoders[i];
15773
Imre Deakddf9c532013-11-27 22:02:02 +020015774 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015775 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015776 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015777 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015778 continue;
15779
Chris Wilson63b66e52013-08-08 15:12:06 +020015780 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15781
15782 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15783 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15784 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15785 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15786 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15787 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15788 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015789 }
15790
15791 return error;
15792}
15793
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015794#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15795
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015796void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015797intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015798 struct drm_device *dev,
15799 struct intel_display_error_state *error)
15800{
Damien Lespiau055e3932014-08-18 13:49:10 +010015801 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015802 int i;
15803
Chris Wilson63b66e52013-08-08 15:12:06 +020015804 if (!error)
15805 return;
15806
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015807 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015808 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015809 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015810 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015811 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015812 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015813 err_printf(m, " Power: %s\n",
15814 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015815 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015816 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015817
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015818 err_printf(m, "Plane [%d]:\n", i);
15819 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15820 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015821 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015822 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15823 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015824 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015825 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015826 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015827 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015828 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15829 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015830 }
15831
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015832 err_printf(m, "Cursor [%d]:\n", i);
15833 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15834 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15835 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015836 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015837
15838 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015839 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015840 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015841 err_printf(m, " Power: %s\n",
15842 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015843 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15844 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15845 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15846 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15847 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15848 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15849 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15850 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015851}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015852
15853void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15854{
15855 struct intel_crtc *crtc;
15856
15857 for_each_intel_crtc(dev, crtc) {
15858 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015859
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015860 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015861
15862 work = crtc->unpin_work;
15863
15864 if (work && work->event &&
15865 work->event->base.file_priv == file) {
15866 kfree(work->event);
15867 work->event = NULL;
15868 }
15869
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015870 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015871 }
15872}