blob: d5d00e929da25f74f0904e6cd3c9f72b2454f13f [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001138 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
Keith Packard1519b992011-08-06 10:35:34 -07001497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001500 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001505 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001509 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
Jesse Barnes291906f2011-02-02 12:28:03 -08001547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001548 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001553 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001566 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001831 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001956 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001959 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001962 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001963 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
Daniel Vetter23670b322012-11-01 09:15:30 +01001969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001976 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001977
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001979 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001980 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001987 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001988 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001997 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 else
2003 val |= TRANS_PROGRESSIVE;
2004
Jesse Barnes040484a2011-01-03 12:14:26 -08002005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002008}
2009
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002011 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002012{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002013 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014
2015 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002022 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002027 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002032 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033 else
2034 val |= TRANS_PROGRESSIVE;
2035
Daniel Vetterab9412b2013-05-03 11:49:46 +02002036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039}
2040
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002043{
Daniel Vetter23670b322012-11-01 09:15:30 +01002044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
Jesse Barnes291906f2011-02-02 12:28:03 -08002051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002061
2062 if (!HAS_PCH_IBX(dev)) {
2063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002069}
2070
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002072{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002073 u32 val;
2074
Daniel Vetterab9412b2013-05-03 11:49:46 +02002075 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002076 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002080 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002081
2082 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002086}
2087
2088/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002089 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002090 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002095static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096{
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002100 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2101 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002102 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103 int reg;
2104 u32 val;
2105
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002106 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2107
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002108 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002109 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002110 assert_sprites_disabled(dev_priv, pipe);
2111
Paulo Zanoni681e5812012-12-06 11:12:38 -02002112 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002113 pch_transcoder = TRANSCODER_A;
2114 else
2115 pch_transcoder = pipe;
2116
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 /*
2118 * A pipe without a PLL won't actually be able to drive bits from
2119 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2120 * need the check.
2121 */
Imre Deak50360402015-01-16 00:55:16 -08002122 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002123 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002124 assert_dsi_pll_enabled(dev_priv);
2125 else
2126 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002127 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002128 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002129 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002130 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002131 assert_fdi_tx_pll_enabled(dev_priv,
2132 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002133 }
2134 /* FIXME: assert CPU port conditions for SNB+ */
2135 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002137 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002139 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002140 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2141 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002142 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002143 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002144
2145 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002146 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147}
2148
2149/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002150 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002151 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002153 * Disable the pipe of @crtc, making sure that various hardware
2154 * specific requirements are met, if applicable, e.g. plane
2155 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156 *
2157 * Will wait until the pipe has shut down before returning.
2158 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002159static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002161 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002162 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 int reg;
2165 u32 val;
2166
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002167 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2168
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169 /*
2170 * Make sure planes won't keep trying to pump pixels to us,
2171 * or we might hang the display.
2172 */
2173 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002174 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002175 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002177 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002179 if ((val & PIPECONF_ENABLE) == 0)
2180 return;
2181
Ville Syrjälä67adc642014-08-15 01:21:57 +03002182 /*
2183 * Double wide has implications for planes
2184 * so best keep it disabled when not needed.
2185 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002186 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002187 val &= ~PIPECONF_DOUBLE_WIDE;
2188
2189 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002190 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2191 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002192 val &= ~PIPECONF_ENABLE;
2193
2194 I915_WRITE(reg, val);
2195 if ((val & PIPECONF_ENABLE) == 0)
2196 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002197}
2198
Chris Wilson693db182013-03-05 14:52:39 +00002199static bool need_vtd_wa(struct drm_device *dev)
2200{
2201#ifdef CONFIG_INTEL_IOMMU
2202 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2203 return true;
2204#endif
2205 return false;
2206}
2207
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002208unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002209intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002210 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002211{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002212 unsigned int tile_height;
2213 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002214
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002215 switch (fb_format_modifier) {
2216 case DRM_FORMAT_MOD_NONE:
2217 tile_height = 1;
2218 break;
2219 case I915_FORMAT_MOD_X_TILED:
2220 tile_height = IS_GEN2(dev) ? 16 : 8;
2221 break;
2222 case I915_FORMAT_MOD_Y_TILED:
2223 tile_height = 32;
2224 break;
2225 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002226 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002227 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002228 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002229 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002230 tile_height = 64;
2231 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002232 case 2:
2233 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002234 tile_height = 32;
2235 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002236 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002237 tile_height = 16;
2238 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 WARN_ONCE(1,
2241 "128-bit pixels are not supported for display!");
2242 tile_height = 16;
2243 break;
2244 }
2245 break;
2246 default:
2247 MISSING_CASE(fb_format_modifier);
2248 tile_height = 1;
2249 break;
2250 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002251
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002252 return tile_height;
2253}
2254
2255unsigned int
2256intel_fb_align_height(struct drm_device *dev, unsigned int height,
2257 uint32_t pixel_format, uint64_t fb_format_modifier)
2258{
2259 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002260 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002261}
2262
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002263static int
2264intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2265 const struct drm_plane_state *plane_state)
2266{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002267 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002268 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002269
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002270 *view = i915_ggtt_view_normal;
2271
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002272 if (!plane_state)
2273 return 0;
2274
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002275 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002276 return 0;
2277
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002278 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002279
2280 info->height = fb->height;
2281 info->pixel_format = fb->pixel_format;
2282 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002283 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284 info->fb_modifier = fb->modifier[0];
2285
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002286 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002287 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002288 tile_pitch = PAGE_SIZE / tile_height;
2289 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2290 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2291 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2292
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002293 if (info->pixel_format == DRM_FORMAT_NV12) {
2294 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2295 fb->modifier[0], 1);
2296 tile_pitch = PAGE_SIZE / tile_height;
2297 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2298 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2299 tile_height);
2300 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2301 PAGE_SIZE;
2302 }
2303
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002304 return 0;
2305}
2306
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002307static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2308{
2309 if (INTEL_INFO(dev_priv)->gen >= 9)
2310 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002311 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2312 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002313 return 128 * 1024;
2314 else if (INTEL_INFO(dev_priv)->gen >= 4)
2315 return 4 * 1024;
2316 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002317 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002318}
2319
Chris Wilson127bd2a2010-07-23 23:32:05 +01002320int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002321intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2322 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002323 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002324 struct intel_engine_cs *pipelined,
2325 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002326{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002327 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002328 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002330 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002331 u32 alignment;
2332 int ret;
2333
Matt Roperebcdd392014-07-09 16:22:11 -07002334 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2335
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002336 switch (fb->modifier[0]) {
2337 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002338 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002340 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002341 if (INTEL_INFO(dev)->gen >= 9)
2342 alignment = 256 * 1024;
2343 else {
2344 /* pin() will align the object as required by fence */
2345 alignment = 0;
2346 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002349 case I915_FORMAT_MOD_Yf_TILED:
2350 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2351 "Y tiling bo slipped through, driver bug!\n"))
2352 return -EINVAL;
2353 alignment = 1 * 1024 * 1024;
2354 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002356 MISSING_CASE(fb->modifier[0]);
2357 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 }
2359
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002360 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2361 if (ret)
2362 return ret;
2363
Chris Wilson693db182013-03-05 14:52:39 +00002364 /* Note that the w/a also requires 64 PTE of padding following the
2365 * bo. We currently fill all unused PTE with the shadow page and so
2366 * we should always have valid PTE following the scanout preventing
2367 * the VT-d warning.
2368 */
2369 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2370 alignment = 256 * 1024;
2371
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002372 /*
2373 * Global gtt pte registers are special registers which actually forward
2374 * writes to a chunk of system memory. Which means that there is no risk
2375 * that the register values disappear as soon as we call
2376 * intel_runtime_pm_put(), so it is correct to wrap only the
2377 * pin/unpin/fence and not more.
2378 */
2379 intel_runtime_pm_get(dev_priv);
2380
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002381 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002382 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002383 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002384 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002385
2386 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2387 * fence, whereas 965+ only requires a fence if using
2388 * framebuffer compression. For simplicity, we always install
2389 * a fence as the cost is not that onerous.
2390 */
Chris Wilson06d98132012-04-17 15:31:24 +01002391 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002392 if (ret == -EDEADLK) {
2393 /*
2394 * -EDEADLK means there are no free fences
2395 * no pending flips.
2396 *
2397 * This is propagated to atomic, but it uses
2398 * -EDEADLK to force a locking recovery, so
2399 * change the returned error to -EBUSY.
2400 */
2401 ret = -EBUSY;
2402 goto err_unpin;
2403 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002404 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002405
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002406 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002407
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002408 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002409 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002410
2411err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002412 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002413err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002414 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002415 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002416}
2417
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002418static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2419 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002420{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002421 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002422 struct i915_ggtt_view view;
2423 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424
Matt Roperebcdd392014-07-09 16:22:11 -07002425 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2426
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002427 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2428 WARN_ONCE(ret, "Couldn't get view from plane state!");
2429
Chris Wilson1690e1e2011-12-14 13:57:08 +01002430 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002431 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002432}
2433
Daniel Vetterc2c75132012-07-05 12:17:30 +02002434/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2435 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002436unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2437 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002438 unsigned int tiling_mode,
2439 unsigned int cpp,
2440 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002441{
Chris Wilsonbc752862013-02-21 20:04:31 +00002442 if (tiling_mode != I915_TILING_NONE) {
2443 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 tile_rows = *y / 8;
2446 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 tiles = *x / (512/cpp);
2449 *x %= 512/cpp;
2450
2451 return tile_rows * pitch * 8 + tiles * 4096;
2452 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002453 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002454 unsigned int offset;
2455
2456 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002457 *y = (offset & alignment) / pitch;
2458 *x = ((offset & alignment) - *y * pitch) / cpp;
2459 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002460 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002461}
2462
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002463static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002464{
2465 switch (format) {
2466 case DISPPLANE_8BPP:
2467 return DRM_FORMAT_C8;
2468 case DISPPLANE_BGRX555:
2469 return DRM_FORMAT_XRGB1555;
2470 case DISPPLANE_BGRX565:
2471 return DRM_FORMAT_RGB565;
2472 default:
2473 case DISPPLANE_BGRX888:
2474 return DRM_FORMAT_XRGB8888;
2475 case DISPPLANE_RGBX888:
2476 return DRM_FORMAT_XBGR8888;
2477 case DISPPLANE_BGRX101010:
2478 return DRM_FORMAT_XRGB2101010;
2479 case DISPPLANE_RGBX101010:
2480 return DRM_FORMAT_XBGR2101010;
2481 }
2482}
2483
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002484static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2485{
2486 switch (format) {
2487 case PLANE_CTL_FORMAT_RGB_565:
2488 return DRM_FORMAT_RGB565;
2489 default:
2490 case PLANE_CTL_FORMAT_XRGB_8888:
2491 if (rgb_order) {
2492 if (alpha)
2493 return DRM_FORMAT_ABGR8888;
2494 else
2495 return DRM_FORMAT_XBGR8888;
2496 } else {
2497 if (alpha)
2498 return DRM_FORMAT_ARGB8888;
2499 else
2500 return DRM_FORMAT_XRGB8888;
2501 }
2502 case PLANE_CTL_FORMAT_XRGB_2101010:
2503 if (rgb_order)
2504 return DRM_FORMAT_XBGR2101010;
2505 else
2506 return DRM_FORMAT_XRGB2101010;
2507 }
2508}
2509
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002510static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002511intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2512 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513{
2514 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002515 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002516 struct drm_i915_gem_object *obj = NULL;
2517 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002518 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002519 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2520 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2521 PAGE_SIZE);
2522
2523 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002524
Chris Wilsonff2652e2014-03-10 08:07:02 +00002525 if (plane_config->size == 0)
2526 return false;
2527
Paulo Zanoni3badb492015-09-23 12:52:23 -03002528 /* If the FB is too big, just don't use it since fbdev is not very
2529 * important and we should probably use that space with FBC or other
2530 * features. */
2531 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2532 return false;
2533
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002534 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2535 base_aligned,
2536 base_aligned,
2537 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002538 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002539 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002540
Damien Lespiau49af4492015-01-20 12:51:44 +00002541 obj->tiling_mode = plane_config->tiling;
2542 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002543 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002545 mode_cmd.pixel_format = fb->pixel_format;
2546 mode_cmd.width = fb->width;
2547 mode_cmd.height = fb->height;
2548 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002549 mode_cmd.modifier[0] = fb->modifier[0];
2550 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002551
2552 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002553 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002554 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002555 DRM_DEBUG_KMS("intel fb init failed\n");
2556 goto out_unref_obj;
2557 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002559
Daniel Vetterf6936e22015-03-26 12:17:05 +01002560 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002561 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002562
2563out_unref_obj:
2564 drm_gem_object_unreference(&obj->base);
2565 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002566 return false;
2567}
2568
Matt Roperafd65eb2015-02-03 13:10:04 -08002569/* Update plane->state->fb to match plane->fb after driver-internal updates */
2570static void
2571update_state_fb(struct drm_plane *plane)
2572{
2573 if (plane->fb == plane->state->fb)
2574 return;
2575
2576 if (plane->state->fb)
2577 drm_framebuffer_unreference(plane->state->fb);
2578 plane->state->fb = plane->fb;
2579 if (plane->state->fb)
2580 drm_framebuffer_reference(plane->state->fb);
2581}
2582
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002583static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002584intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2585 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586{
2587 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002588 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002589 struct drm_crtc *c;
2590 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002591 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002592 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002593 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002594 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595
Damien Lespiau2d140302015-02-05 17:22:18 +00002596 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002597 return;
2598
Daniel Vetterf6936e22015-03-26 12:17:05 +01002599 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 fb = &plane_config->fb->base;
2601 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002602 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603
Damien Lespiau2d140302015-02-05 17:22:18 +00002604 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002605
2606 /*
2607 * Failed to alloc the obj, check to see if we should share
2608 * an fb with another CRTC instead
2609 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002610 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611 i = to_intel_crtc(c);
2612
2613 if (c == &intel_crtc->base)
2614 continue;
2615
Matt Roper2ff8fde2014-07-08 07:50:07 -07002616 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002617 continue;
2618
Daniel Vetter88595ac2015-03-26 12:42:24 +01002619 fb = c->primary->fb;
2620 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002621 continue;
2622
Daniel Vetter88595ac2015-03-26 12:42:24 +01002623 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 drm_framebuffer_reference(fb);
2626 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002627 }
2628 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002629
2630 return;
2631
2632valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002633 plane_state->src_x = plane_state->src_y = 0;
2634 plane_state->src_w = fb->width << 16;
2635 plane_state->src_h = fb->height << 16;
2636
2637 plane_state->crtc_x = plane_state->src_y = 0;
2638 plane_state->crtc_w = fb->width;
2639 plane_state->crtc_h = fb->height;
2640
Daniel Vetter88595ac2015-03-26 12:42:24 +01002641 obj = intel_fb_obj(fb);
2642 if (obj->tiling_mode != I915_TILING_NONE)
2643 dev_priv->preserve_bios_swizzle = true;
2644
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002645 drm_framebuffer_reference(fb);
2646 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002647 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002648 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002649 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002650}
2651
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002652static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2653 struct drm_framebuffer *fb,
2654 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002655{
2656 struct drm_device *dev = crtc->dev;
2657 struct drm_i915_private *dev_priv = dev->dev_private;
2658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002659 struct drm_plane *primary = crtc->primary;
2660 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002661 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002662 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002663 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002664 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002665 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302666 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002667
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002668 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002669 I915_WRITE(reg, 0);
2670 if (INTEL_INFO(dev)->gen >= 4)
2671 I915_WRITE(DSPSURF(plane), 0);
2672 else
2673 I915_WRITE(DSPADDR(plane), 0);
2674 POSTING_READ(reg);
2675 return;
2676 }
2677
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002678 obj = intel_fb_obj(fb);
2679 if (WARN_ON(obj == NULL))
2680 return;
2681
2682 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2683
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002684 dspcntr = DISPPLANE_GAMMA_ENABLE;
2685
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002686 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002687
2688 if (INTEL_INFO(dev)->gen < 4) {
2689 if (intel_crtc->pipe == PIPE_B)
2690 dspcntr |= DISPPLANE_SEL_PIPE_B;
2691
2692 /* pipesrc and dspsize control the size that is scaled from,
2693 * which should always be the user's requested size.
2694 */
2695 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002696 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2697 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002698 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002699 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2700 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002701 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2702 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002703 I915_WRITE(PRIMPOS(plane), 0);
2704 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002705 }
2706
Ville Syrjälä57779d02012-10-31 17:50:14 +02002707 switch (fb->pixel_format) {
2708 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002709 dspcntr |= DISPPLANE_8BPP;
2710 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002712 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002713 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002714 case DRM_FORMAT_RGB565:
2715 dspcntr |= DISPPLANE_BGRX565;
2716 break;
2717 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_BGRX888;
2719 break;
2720 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_RGBX888;
2722 break;
2723 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_BGRX101010;
2725 break;
2726 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002727 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002728 break;
2729 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002730 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002731 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002732
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002733 if (INTEL_INFO(dev)->gen >= 4 &&
2734 obj->tiling_mode != I915_TILING_NONE)
2735 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002736
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002737 if (IS_G4X(dev))
2738 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2739
Ville Syrjäläb98971272014-08-27 16:51:22 +03002740 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002741
Daniel Vetterc2c75132012-07-05 12:17:30 +02002742 if (INTEL_INFO(dev)->gen >= 4) {
2743 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002744 intel_gen4_compute_page_offset(dev_priv,
2745 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002746 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002747 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002748 linear_offset -= intel_crtc->dspaddr_offset;
2749 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002750 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002751 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002752
Matt Roper8e7d6882015-01-21 16:35:41 -08002753 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302754 dspcntr |= DISPPLANE_ROTATE_180;
2755
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002756 x += (intel_crtc->config->pipe_src_w - 1);
2757 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302758
2759 /* Finding the last pixel of the last line of the display
2760 data and adding to linear_offset*/
2761 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002762 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2763 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302764 }
2765
Paulo Zanoni2db33662015-09-14 15:20:03 -03002766 intel_crtc->adjusted_x = x;
2767 intel_crtc->adjusted_y = y;
2768
Sonika Jindal48404c12014-08-22 14:06:04 +05302769 I915_WRITE(reg, dspcntr);
2770
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002771 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002772 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002773 I915_WRITE(DSPSURF(plane),
2774 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002775 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002776 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002777 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002778 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002779 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002780}
2781
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002782static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2783 struct drm_framebuffer *fb,
2784 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002789 struct drm_plane *primary = crtc->primary;
2790 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002791 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002792 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002793 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002795 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302796 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002798 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002799 I915_WRITE(reg, 0);
2800 I915_WRITE(DSPSURF(plane), 0);
2801 POSTING_READ(reg);
2802 return;
2803 }
2804
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002805 obj = intel_fb_obj(fb);
2806 if (WARN_ON(obj == NULL))
2807 return;
2808
2809 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2810
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002811 dspcntr = DISPPLANE_GAMMA_ENABLE;
2812
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002813 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002814
2815 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2816 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2817
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 switch (fb->pixel_format) {
2819 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 dspcntr |= DISPPLANE_8BPP;
2821 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 case DRM_FORMAT_RGB565:
2823 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002824 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 dspcntr |= DISPPLANE_BGRX888;
2827 break;
2828 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_RGBX888;
2830 break;
2831 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 dspcntr |= DISPPLANE_BGRX101010;
2833 break;
2834 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002835 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002836 break;
2837 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002838 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839 }
2840
2841 if (obj->tiling_mode != I915_TILING_NONE)
2842 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002843
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002844 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002845 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846
Ville Syrjäläb98971272014-08-27 16:51:22 +03002847 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002848 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002849 intel_gen4_compute_page_offset(dev_priv,
2850 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002851 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002852 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002853 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002854 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302855 dspcntr |= DISPPLANE_ROTATE_180;
2856
2857 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002858 x += (intel_crtc->config->pipe_src_w - 1);
2859 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302860
2861 /* Finding the last pixel of the last line of the display
2862 data and adding to linear_offset*/
2863 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002864 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2865 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302866 }
2867 }
2868
Paulo Zanoni2db33662015-09-14 15:20:03 -03002869 intel_crtc->adjusted_x = x;
2870 intel_crtc->adjusted_y = y;
2871
Sonika Jindal48404c12014-08-22 14:06:04 +05302872 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002873
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002874 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002875 I915_WRITE(DSPSURF(plane),
2876 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002877 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002878 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2879 } else {
2880 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2881 I915_WRITE(DSPLINOFF(plane), linear_offset);
2882 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002883 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002884}
2885
Damien Lespiaub3218032015-02-27 11:15:18 +00002886u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2887 uint32_t pixel_format)
2888{
2889 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2890
2891 /*
2892 * The stride is either expressed as a multiple of 64 bytes
2893 * chunks for linear buffers or in number of tiles for tiled
2894 * buffers.
2895 */
2896 switch (fb_modifier) {
2897 case DRM_FORMAT_MOD_NONE:
2898 return 64;
2899 case I915_FORMAT_MOD_X_TILED:
2900 if (INTEL_INFO(dev)->gen == 2)
2901 return 128;
2902 return 512;
2903 case I915_FORMAT_MOD_Y_TILED:
2904 /* No need to check for old gens and Y tiling since this is
2905 * about the display engine and those will be blocked before
2906 * we get here.
2907 */
2908 return 128;
2909 case I915_FORMAT_MOD_Yf_TILED:
2910 if (bits_per_pixel == 8)
2911 return 64;
2912 else
2913 return 128;
2914 default:
2915 MISSING_CASE(fb_modifier);
2916 return 64;
2917 }
2918}
2919
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002920unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002921 struct drm_i915_gem_object *obj,
2922 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002923{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002924 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002925 struct i915_vma *vma;
2926 unsigned char *offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002927
2928 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002929 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002930
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002931 vma = i915_gem_obj_to_ggtt_view(obj, view);
2932 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2933 view->type))
2934 return -1;
2935
2936 offset = (unsigned char *)vma->node.start;
2937
2938 if (plane == 1) {
2939 offset += vma->ggtt_view.rotation_info.uv_start_page *
2940 PAGE_SIZE;
2941 }
2942
2943 return (unsigned long)offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002944}
2945
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002946static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2947{
2948 struct drm_device *dev = intel_crtc->base.dev;
2949 struct drm_i915_private *dev_priv = dev->dev_private;
2950
2951 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2952 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2953 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002954}
2955
Chandra Kondurua1b22782015-04-07 15:28:45 -07002956/*
2957 * This function detaches (aka. unbinds) unused scalers in hardware
2958 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002959static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002960{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002961 struct intel_crtc_scaler_state *scaler_state;
2962 int i;
2963
Chandra Kondurua1b22782015-04-07 15:28:45 -07002964 scaler_state = &intel_crtc->config->scaler_state;
2965
2966 /* loop through and disable scalers that aren't in use */
2967 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002968 if (!scaler_state->scalers[i].in_use)
2969 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002970 }
2971}
2972
Chandra Konduru6156a452015-04-27 13:48:39 -07002973u32 skl_plane_ctl_format(uint32_t pixel_format)
2974{
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002976 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002981 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002983 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984 /*
2985 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2986 * to be already pre-multiplied. We need to add a knob (or a different
2987 * DRM_FORMAT) for user-space to configure that.
2988 */
2989 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002990 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003004 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003008 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003010
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012}
3013
3014u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3015{
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 switch (fb_modifier) {
3017 case DRM_FORMAT_MOD_NONE:
3018 break;
3019 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003020 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003022 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 default:
3026 MISSING_CASE(fb_modifier);
3027 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003028
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003029 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003030}
3031
3032u32 skl_plane_ctl_rotation(unsigned int rotation)
3033{
Chandra Konduru6156a452015-04-27 13:48:39 -07003034 switch (rotation) {
3035 case BIT(DRM_ROTATE_0):
3036 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303037 /*
3038 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3039 * while i915 HW rotation is clockwise, thats why this swapping.
3040 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303042 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003044 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003045 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303046 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003047 default:
3048 MISSING_CASE(rotation);
3049 }
3050
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003051 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003052}
3053
Damien Lespiau70d21f02013-07-03 21:06:04 +01003054static void skylake_update_primary_plane(struct drm_crtc *crtc,
3055 struct drm_framebuffer *fb,
3056 int x, int y)
3057{
3058 struct drm_device *dev = crtc->dev;
3059 struct drm_i915_private *dev_priv = dev->dev_private;
3060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003061 struct drm_plane *plane = crtc->primary;
3062 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003063 struct drm_i915_gem_object *obj;
3064 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303065 u32 plane_ctl, stride_div, stride;
3066 u32 tile_height, plane_offset, plane_size;
3067 unsigned int rotation;
3068 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003069 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003070 struct intel_crtc_state *crtc_state = intel_crtc->config;
3071 struct intel_plane_state *plane_state;
3072 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3073 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3074 int scaler_id = -1;
3075
Chandra Konduru6156a452015-04-27 13:48:39 -07003076 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003077
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003078 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003079 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3080 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3081 POSTING_READ(PLANE_CTL(pipe, 0));
3082 return;
3083 }
3084
3085 plane_ctl = PLANE_CTL_ENABLE |
3086 PLANE_CTL_PIPE_GAMMA_ENABLE |
3087 PLANE_CTL_PIPE_CSC_ENABLE;
3088
Chandra Konduru6156a452015-04-27 13:48:39 -07003089 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3090 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003091 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303092
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303093 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003094 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003095
Damien Lespiaub3218032015-02-27 11:15:18 +00003096 obj = intel_fb_obj(fb);
3097 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3098 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003099 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303100
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003101 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003102
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003103 scaler_id = plane_state->scaler_id;
3104 src_x = plane_state->src.x1 >> 16;
3105 src_y = plane_state->src.y1 >> 16;
3106 src_w = drm_rect_width(&plane_state->src) >> 16;
3107 src_h = drm_rect_height(&plane_state->src) >> 16;
3108 dst_x = plane_state->dst.x1;
3109 dst_y = plane_state->dst.y1;
3110 dst_w = drm_rect_width(&plane_state->dst);
3111 dst_h = drm_rect_height(&plane_state->dst);
3112
3113 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003114
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303115 if (intel_rotation_90_or_270(rotation)) {
3116 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003117 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003118 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303119 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003120 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303121 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003122 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303123 } else {
3124 stride = fb->pitches[0] / stride_div;
3125 x_offset = x;
3126 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003127 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303128 }
3129 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003130
Paulo Zanoni2db33662015-09-14 15:20:03 -03003131 intel_crtc->adjusted_x = x_offset;
3132 intel_crtc->adjusted_y = y_offset;
3133
Damien Lespiau70d21f02013-07-03 21:06:04 +01003134 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303135 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3136 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3137 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003138
3139 if (scaler_id >= 0) {
3140 uint32_t ps_ctrl = 0;
3141
3142 WARN_ON(!dst_w || !dst_h);
3143 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3144 crtc_state->scaler_state.scalers[scaler_id].mode;
3145 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3146 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3147 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3148 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3149 I915_WRITE(PLANE_POS(pipe, 0), 0);
3150 } else {
3151 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3152 }
3153
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003154 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003155
3156 POSTING_READ(PLANE_SURF(pipe, 0));
3157}
3158
Jesse Barnes17638cd2011-06-24 12:19:23 -07003159/* Assume fb object is pinned & idle & fenced and just update base pointers */
3160static int
3161intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3162 int x, int y, enum mode_set_atomic state)
3163{
3164 struct drm_device *dev = crtc->dev;
3165 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003166
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003167 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003168 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003169
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003170 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3171
3172 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003173}
3174
Ville Syrjälä75147472014-11-24 18:28:11 +02003175static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003176{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003177 struct drm_crtc *crtc;
3178
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003179 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3181 enum plane plane = intel_crtc->plane;
3182
3183 intel_prepare_page_flip(dev, plane);
3184 intel_finish_page_flip_plane(dev, plane);
3185 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003186}
3187
3188static void intel_update_primary_planes(struct drm_device *dev)
3189{
Ville Syrjälä75147472014-11-24 18:28:11 +02003190 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003191
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003192 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003193 struct intel_plane *plane = to_intel_plane(crtc->primary);
3194 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003195
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003196 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003197 plane_state = to_intel_plane_state(plane->base.state);
3198
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003199 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003200 plane->commit_plane(&plane->base, plane_state);
3201
3202 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003203 }
3204}
3205
Ville Syrjälä75147472014-11-24 18:28:11 +02003206void intel_prepare_reset(struct drm_device *dev)
3207{
3208 /* no reset support for gen2 */
3209 if (IS_GEN2(dev))
3210 return;
3211
3212 /* reset doesn't touch the display */
3213 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3214 return;
3215
3216 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003217 /*
3218 * Disabling the crtcs gracefully seems nicer. Also the
3219 * g33 docs say we should at least disable all the planes.
3220 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003221 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003222}
3223
3224void intel_finish_reset(struct drm_device *dev)
3225{
3226 struct drm_i915_private *dev_priv = to_i915(dev);
3227
3228 /*
3229 * Flips in the rings will be nuked by the reset,
3230 * so complete all pending flips so that user space
3231 * will get its events and not get stuck.
3232 */
3233 intel_complete_page_flips(dev);
3234
3235 /* no reset support for gen2 */
3236 if (IS_GEN2(dev))
3237 return;
3238
3239 /* reset doesn't touch the display */
3240 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3241 /*
3242 * Flips in the rings have been nuked by the reset,
3243 * so update the base address of all primary
3244 * planes to the the last fb to make sure we're
3245 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003246 *
3247 * FIXME: Atomic will make this obsolete since we won't schedule
3248 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003249 */
3250 intel_update_primary_planes(dev);
3251 return;
3252 }
3253
3254 /*
3255 * The display has been reset as well,
3256 * so need a full re-initialization.
3257 */
3258 intel_runtime_pm_disable_interrupts(dev_priv);
3259 intel_runtime_pm_enable_interrupts(dev_priv);
3260
3261 intel_modeset_init_hw(dev);
3262
3263 spin_lock_irq(&dev_priv->irq_lock);
3264 if (dev_priv->display.hpd_irq_setup)
3265 dev_priv->display.hpd_irq_setup(dev);
3266 spin_unlock_irq(&dev_priv->irq_lock);
3267
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003268 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003269
3270 intel_hpd_init(dev_priv);
3271
3272 drm_modeset_unlock_all(dev);
3273}
3274
Chris Wilson2e2f3512015-04-27 13:41:14 +01003275static void
Chris Wilson14667a42012-04-03 17:58:35 +01003276intel_finish_fb(struct drm_framebuffer *old_fb)
3277{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003278 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003279 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003280 bool was_interruptible = dev_priv->mm.interruptible;
3281 int ret;
3282
Chris Wilson14667a42012-04-03 17:58:35 +01003283 /* Big Hammer, we also need to ensure that any pending
3284 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3285 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003286 * framebuffer. Note that we rely on userspace rendering
3287 * into the buffer attached to the pipe they are waiting
3288 * on. If not, userspace generates a GPU hang with IPEHR
3289 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003290 *
3291 * This should only fail upon a hung GPU, in which case we
3292 * can safely continue.
3293 */
3294 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003295 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003296 dev_priv->mm.interruptible = was_interruptible;
3297
Chris Wilson2e2f3512015-04-27 13:41:14 +01003298 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003299}
3300
Chris Wilson7d5e3792014-03-04 13:15:08 +00003301static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3302{
3303 struct drm_device *dev = crtc->dev;
3304 struct drm_i915_private *dev_priv = dev->dev_private;
3305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003306 bool pending;
3307
3308 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3309 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3310 return false;
3311
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003312 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003313 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003314 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003315
3316 return pending;
3317}
3318
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003319static void intel_update_pipe_config(struct intel_crtc *crtc,
3320 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003321{
3322 struct drm_device *dev = crtc->base.dev;
3323 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003324 struct intel_crtc_state *pipe_config =
3325 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003326
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003327 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3328 crtc->base.mode = crtc->base.state->mode;
3329
3330 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3331 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3332 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003333
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003334 if (HAS_DDI(dev))
3335 intel_set_pipe_csc(&crtc->base);
3336
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003337 /*
3338 * Update pipe size and adjust fitter if needed: the reason for this is
3339 * that in compute_mode_changes we check the native mode (not the pfit
3340 * mode) to see if we can flip rather than do a full mode set. In the
3341 * fastboot case, we'll flip, but if we don't update the pipesrc and
3342 * pfit state, we'll end up with a big fb scanned out into the wrong
3343 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003344 */
3345
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003346 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003347 ((pipe_config->pipe_src_w - 1) << 16) |
3348 (pipe_config->pipe_src_h - 1));
3349
3350 /* on skylake this is done by detaching scalers */
3351 if (INTEL_INFO(dev)->gen >= 9) {
3352 skl_detach_scalers(crtc);
3353
3354 if (pipe_config->pch_pfit.enabled)
3355 skylake_pfit_enable(crtc);
3356 } else if (HAS_PCH_SPLIT(dev)) {
3357 if (pipe_config->pch_pfit.enabled)
3358 ironlake_pfit_enable(crtc);
3359 else if (old_crtc_state->pch_pfit.enabled)
3360 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003361 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003362}
3363
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003364static void intel_fdi_normal_train(struct drm_crtc *crtc)
3365{
3366 struct drm_device *dev = crtc->dev;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3369 int pipe = intel_crtc->pipe;
3370 u32 reg, temp;
3371
3372 /* enable normal train */
3373 reg = FDI_TX_CTL(pipe);
3374 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003375 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003376 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3377 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003378 } else {
3379 temp &= ~FDI_LINK_TRAIN_NONE;
3380 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003381 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003382 I915_WRITE(reg, temp);
3383
3384 reg = FDI_RX_CTL(pipe);
3385 temp = I915_READ(reg);
3386 if (HAS_PCH_CPT(dev)) {
3387 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3388 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3389 } else {
3390 temp &= ~FDI_LINK_TRAIN_NONE;
3391 temp |= FDI_LINK_TRAIN_NONE;
3392 }
3393 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3394
3395 /* wait one idle pattern time */
3396 POSTING_READ(reg);
3397 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003398
3399 /* IVB wants error correction enabled */
3400 if (IS_IVYBRIDGE(dev))
3401 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3402 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003403}
3404
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405/* The FDI link training functions for ILK/Ibexpeak. */
3406static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3407{
3408 struct drm_device *dev = crtc->dev;
3409 struct drm_i915_private *dev_priv = dev->dev_private;
3410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3411 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003414 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003415 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003416
Adam Jacksone1a44742010-06-25 15:32:14 -04003417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3418 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 reg = FDI_RX_IMR(pipe);
3420 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003421 temp &= ~FDI_RX_SYMBOL_LOCK;
3422 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 I915_WRITE(reg, temp);
3424 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003425 udelay(150);
3426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003427 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 reg = FDI_TX_CTL(pipe);
3429 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003432 temp &= ~FDI_LINK_TRAIN_NONE;
3433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 reg = FDI_RX_CTL(pipe);
3437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 temp &= ~FDI_LINK_TRAIN_NONE;
3439 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3441
3442 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443 udelay(150);
3444
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003445 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3448 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003449
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3454
3455 if ((temp & FDI_RX_BIT_LOCK)) {
3456 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 break;
3459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003462 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463
3464 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_TX_CTL(pipe);
3466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467 temp &= ~FDI_LINK_TRAIN_NONE;
3468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003469 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003470
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 reg = FDI_RX_CTL(pipe);
3472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 temp &= ~FDI_LINK_TRAIN_NONE;
3474 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003475 I915_WRITE(reg, temp);
3476
3477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 udelay(150);
3479
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003481 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3484
3485 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 DRM_DEBUG_KMS("FDI train 2 done.\n");
3488 break;
3489 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003491 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493
3494 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003495
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003496}
3497
Akshay Joshi0206e352011-08-16 15:34:10 -04003498static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3503};
3504
3505/* The FDI link training functions for SNB/Cougarpoint. */
3506static void gen6_fdi_link_train(struct drm_crtc *crtc)
3507{
3508 struct drm_device *dev = crtc->dev;
3509 struct drm_i915_private *dev_priv = dev->dev_private;
3510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3511 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003512 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003513
Adam Jacksone1a44742010-06-25 15:32:14 -04003514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3515 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003516 reg = FDI_RX_IMR(pipe);
3517 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003518 temp &= ~FDI_RX_SYMBOL_LOCK;
3519 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 I915_WRITE(reg, temp);
3521
3522 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003523 udelay(150);
3524
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 reg = FDI_TX_CTL(pipe);
3527 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 temp &= ~FDI_LINK_TRAIN_NONE;
3531 temp |= FDI_LINK_TRAIN_PATTERN_1;
3532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3533 /* SNB-B */
3534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003536
Daniel Vetterd74cf322012-10-26 10:58:13 +02003537 I915_WRITE(FDI_RX_MISC(pipe),
3538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3539
Chris Wilson5eddb702010-09-11 13:48:45 +01003540 reg = FDI_RX_CTL(pipe);
3541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542 if (HAS_PCH_CPT(dev)) {
3543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3545 } else {
3546 temp &= ~FDI_LINK_TRAIN_NONE;
3547 temp |= FDI_LINK_TRAIN_PATTERN_1;
3548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3550
3551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552 udelay(150);
3553
Akshay Joshi0206e352011-08-16 15:34:10 -04003554 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003555 reg = FDI_TX_CTL(pipe);
3556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 I915_WRITE(reg, temp);
3560
3561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562 udelay(500);
3563
Sean Paulfa37d392012-03-02 12:53:39 -05003564 for (retry = 0; retry < 5; retry++) {
3565 reg = FDI_RX_IIR(pipe);
3566 temp = I915_READ(reg);
3567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3568 if (temp & FDI_RX_BIT_LOCK) {
3569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3570 DRM_DEBUG_KMS("FDI train 1 done.\n");
3571 break;
3572 }
3573 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003574 }
Sean Paulfa37d392012-03-02 12:53:39 -05003575 if (retry < 5)
3576 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003577 }
3578 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003580
3581 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 temp &= ~FDI_LINK_TRAIN_NONE;
3585 temp |= FDI_LINK_TRAIN_PATTERN_2;
3586 if (IS_GEN6(dev)) {
3587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3588 /* SNB-B */
3589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003592
Chris Wilson5eddb702010-09-11 13:48:45 +01003593 reg = FDI_RX_CTL(pipe);
3594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003595 if (HAS_PCH_CPT(dev)) {
3596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3598 } else {
3599 temp &= ~FDI_LINK_TRAIN_NONE;
3600 temp |= FDI_LINK_TRAIN_PATTERN_2;
3601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003602 I915_WRITE(reg, temp);
3603
3604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003605 udelay(150);
3606
Akshay Joshi0206e352011-08-16 15:34:10 -04003607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003608 reg = FDI_TX_CTL(pipe);
3609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003612 I915_WRITE(reg, temp);
3613
3614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003615 udelay(500);
3616
Sean Paulfa37d392012-03-02 12:53:39 -05003617 for (retry = 0; retry < 5; retry++) {
3618 reg = FDI_RX_IIR(pipe);
3619 temp = I915_READ(reg);
3620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3621 if (temp & FDI_RX_SYMBOL_LOCK) {
3622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3623 DRM_DEBUG_KMS("FDI train 2 done.\n");
3624 break;
3625 }
3626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003627 }
Sean Paulfa37d392012-03-02 12:53:39 -05003628 if (retry < 5)
3629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003630 }
3631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003632 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003633
3634 DRM_DEBUG_KMS("FDI train done.\n");
3635}
3636
Jesse Barnes357555c2011-04-28 15:09:55 -07003637/* Manual link training for Ivy Bridge A0 parts */
3638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3639{
3640 struct drm_device *dev = crtc->dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
3642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3643 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003644 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003645
3646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3647 for train result */
3648 reg = FDI_RX_IMR(pipe);
3649 temp = I915_READ(reg);
3650 temp &= ~FDI_RX_SYMBOL_LOCK;
3651 temp &= ~FDI_RX_BIT_LOCK;
3652 I915_WRITE(reg, temp);
3653
3654 POSTING_READ(reg);
3655 udelay(150);
3656
Daniel Vetter01a415f2012-10-27 15:58:40 +02003657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3658 I915_READ(FDI_RX_IIR(pipe)));
3659
Jesse Barnes139ccd32013-08-19 11:04:55 -07003660 /* Try each vswing and preemphasis setting twice before moving on */
3661 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3662 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003663 reg = FDI_TX_CTL(pipe);
3664 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3666 temp &= ~FDI_TX_ENABLE;
3667 I915_WRITE(reg, temp);
3668
3669 reg = FDI_RX_CTL(pipe);
3670 temp = I915_READ(reg);
3671 temp &= ~FDI_LINK_TRAIN_AUTO;
3672 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3673 temp &= ~FDI_RX_ENABLE;
3674 I915_WRITE(reg, temp);
3675
3676 /* enable CPU FDI TX and PCH FDI RX */
3677 reg = FDI_TX_CTL(pipe);
3678 temp = I915_READ(reg);
3679 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003680 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003681 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003682 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003683 temp |= snb_b_fdi_train_param[j/2];
3684 temp |= FDI_COMPOSITE_SYNC;
3685 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3686
3687 I915_WRITE(FDI_RX_MISC(pipe),
3688 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3689
3690 reg = FDI_RX_CTL(pipe);
3691 temp = I915_READ(reg);
3692 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3693 temp |= FDI_COMPOSITE_SYNC;
3694 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3695
3696 POSTING_READ(reg);
3697 udelay(1); /* should be 0.5us */
3698
3699 for (i = 0; i < 4; i++) {
3700 reg = FDI_RX_IIR(pipe);
3701 temp = I915_READ(reg);
3702 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3703
3704 if (temp & FDI_RX_BIT_LOCK ||
3705 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3706 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3707 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3708 i);
3709 break;
3710 }
3711 udelay(1); /* should be 0.5us */
3712 }
3713 if (i == 4) {
3714 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3715 continue;
3716 }
3717
3718 /* Train 2 */
3719 reg = FDI_TX_CTL(pipe);
3720 temp = I915_READ(reg);
3721 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3722 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3723 I915_WRITE(reg, temp);
3724
3725 reg = FDI_RX_CTL(pipe);
3726 temp = I915_READ(reg);
3727 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3728 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003729 I915_WRITE(reg, temp);
3730
3731 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003732 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003733
Jesse Barnes139ccd32013-08-19 11:04:55 -07003734 for (i = 0; i < 4; i++) {
3735 reg = FDI_RX_IIR(pipe);
3736 temp = I915_READ(reg);
3737 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003738
Jesse Barnes139ccd32013-08-19 11:04:55 -07003739 if (temp & FDI_RX_SYMBOL_LOCK ||
3740 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3741 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3742 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3743 i);
3744 goto train_done;
3745 }
3746 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003747 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003748 if (i == 4)
3749 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003750 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003751
Jesse Barnes139ccd32013-08-19 11:04:55 -07003752train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003753 DRM_DEBUG_KMS("FDI train done.\n");
3754}
3755
Daniel Vetter88cefb62012-08-12 19:27:14 +02003756static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003757{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003758 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003759 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003761 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003762
Jesse Barnesc64e3112010-09-10 11:27:03 -07003763
Jesse Barnes0e23b992010-09-10 11:10:00 -07003764 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003765 reg = FDI_RX_CTL(pipe);
3766 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003767 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003768 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003769 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003770 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3771
3772 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003773 udelay(200);
3774
3775 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003776 temp = I915_READ(reg);
3777 I915_WRITE(reg, temp | FDI_PCDCLK);
3778
3779 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003780 udelay(200);
3781
Paulo Zanoni20749732012-11-23 15:30:38 -02003782 /* Enable CPU FDI TX PLL, always on for Ironlake */
3783 reg = FDI_TX_CTL(pipe);
3784 temp = I915_READ(reg);
3785 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3786 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003787
Paulo Zanoni20749732012-11-23 15:30:38 -02003788 POSTING_READ(reg);
3789 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003790 }
3791}
3792
Daniel Vetter88cefb62012-08-12 19:27:14 +02003793static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3794{
3795 struct drm_device *dev = intel_crtc->base.dev;
3796 struct drm_i915_private *dev_priv = dev->dev_private;
3797 int pipe = intel_crtc->pipe;
3798 u32 reg, temp;
3799
3800 /* Switch from PCDclk to Rawclk */
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3804
3805 /* Disable CPU FDI TX PLL */
3806 reg = FDI_TX_CTL(pipe);
3807 temp = I915_READ(reg);
3808 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3809
3810 POSTING_READ(reg);
3811 udelay(100);
3812
3813 reg = FDI_RX_CTL(pipe);
3814 temp = I915_READ(reg);
3815 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3816
3817 /* Wait for the clocks to turn off. */
3818 POSTING_READ(reg);
3819 udelay(100);
3820}
3821
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003822static void ironlake_fdi_disable(struct drm_crtc *crtc)
3823{
3824 struct drm_device *dev = crtc->dev;
3825 struct drm_i915_private *dev_priv = dev->dev_private;
3826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3827 int pipe = intel_crtc->pipe;
3828 u32 reg, temp;
3829
3830 /* disable CPU FDI tx and PCH FDI rx */
3831 reg = FDI_TX_CTL(pipe);
3832 temp = I915_READ(reg);
3833 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3834 POSTING_READ(reg);
3835
3836 reg = FDI_RX_CTL(pipe);
3837 temp = I915_READ(reg);
3838 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003839 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003840 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3841
3842 POSTING_READ(reg);
3843 udelay(100);
3844
3845 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003846 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003847 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003848
3849 /* still set train pattern 1 */
3850 reg = FDI_TX_CTL(pipe);
3851 temp = I915_READ(reg);
3852 temp &= ~FDI_LINK_TRAIN_NONE;
3853 temp |= FDI_LINK_TRAIN_PATTERN_1;
3854 I915_WRITE(reg, temp);
3855
3856 reg = FDI_RX_CTL(pipe);
3857 temp = I915_READ(reg);
3858 if (HAS_PCH_CPT(dev)) {
3859 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3860 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3861 } else {
3862 temp &= ~FDI_LINK_TRAIN_NONE;
3863 temp |= FDI_LINK_TRAIN_PATTERN_1;
3864 }
3865 /* BPC in FDI rx is consistent with that in PIPECONF */
3866 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003867 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003868 I915_WRITE(reg, temp);
3869
3870 POSTING_READ(reg);
3871 udelay(100);
3872}
3873
Chris Wilson5dce5b932014-01-20 10:17:36 +00003874bool intel_has_pending_fb_unpin(struct drm_device *dev)
3875{
3876 struct intel_crtc *crtc;
3877
3878 /* Note that we don't need to be called with mode_config.lock here
3879 * as our list of CRTC objects is static for the lifetime of the
3880 * device and so cannot disappear as we iterate. Similarly, we can
3881 * happily treat the predicates as racy, atomic checks as userspace
3882 * cannot claim and pin a new fb without at least acquring the
3883 * struct_mutex and so serialising with us.
3884 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003885 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003886 if (atomic_read(&crtc->unpin_work_count) == 0)
3887 continue;
3888
3889 if (crtc->unpin_work)
3890 intel_wait_for_vblank(dev, crtc->pipe);
3891
3892 return true;
3893 }
3894
3895 return false;
3896}
3897
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003898static void page_flip_completed(struct intel_crtc *intel_crtc)
3899{
3900 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3901 struct intel_unpin_work *work = intel_crtc->unpin_work;
3902
3903 /* ensure that the unpin work is consistent wrt ->pending. */
3904 smp_rmb();
3905 intel_crtc->unpin_work = NULL;
3906
3907 if (work->event)
3908 drm_send_vblank_event(intel_crtc->base.dev,
3909 intel_crtc->pipe,
3910 work->event);
3911
3912 drm_crtc_vblank_put(&intel_crtc->base);
3913
3914 wake_up_all(&dev_priv->pending_flip_queue);
3915 queue_work(dev_priv->wq, &work->work);
3916
3917 trace_i915_flip_complete(intel_crtc->plane,
3918 work->pending_flip_obj);
3919}
3920
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003921void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003922{
Chris Wilson0f911282012-04-17 10:05:38 +01003923 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003924 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003925
Daniel Vetter2c10d572012-12-20 21:24:07 +01003926 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003927 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3928 !intel_crtc_has_pending_flip(crtc),
3929 60*HZ) == 0)) {
3930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003931
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003932 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003937 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003938 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003939
Chris Wilson975d5682014-08-20 13:13:34 +01003940 if (crtc->primary->fb) {
3941 mutex_lock(&dev->struct_mutex);
3942 intel_finish_fb(crtc->primary->fb);
3943 mutex_unlock(&dev->struct_mutex);
3944 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003945}
3946
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003947/* Program iCLKIP clock to the desired frequency */
3948static void lpt_program_iclkip(struct drm_crtc *crtc)
3949{
3950 struct drm_device *dev = crtc->dev;
3951 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003952 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003953 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3954 u32 temp;
3955
Ville Syrjäläa5805162015-05-26 20:42:30 +03003956 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003957
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958 /* It is necessary to ungate the pixclk gate prior to programming
3959 * the divisors, and gate it back when it is done.
3960 */
3961 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3962
3963 /* Disable SSCCTL */
3964 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003965 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3966 SBI_SSCCTL_DISABLE,
3967 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968
3969 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003970 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971 auxdiv = 1;
3972 divsel = 0x41;
3973 phaseinc = 0x20;
3974 } else {
3975 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003976 * but the adjusted_mode->crtc_clock in in KHz. To get the
3977 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003978 * convert the virtual clock precision to KHz here for higher
3979 * precision.
3980 */
3981 u32 iclk_virtual_root_freq = 172800 * 1000;
3982 u32 iclk_pi_range = 64;
3983 u32 desired_divisor, msb_divisor_value, pi_value;
3984
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003985 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003986 msb_divisor_value = desired_divisor / iclk_pi_range;
3987 pi_value = desired_divisor % iclk_pi_range;
3988
3989 auxdiv = 0;
3990 divsel = msb_divisor_value - 2;
3991 phaseinc = pi_value;
3992 }
3993
3994 /* This should not happen with any sane values */
3995 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3996 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3997 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3998 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3999
4000 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004001 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002 auxdiv,
4003 divsel,
4004 phasedir,
4005 phaseinc);
4006
4007 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004008 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004009 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4010 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4011 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4012 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4013 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4014 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004015 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004016
4017 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004018 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4020 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004021 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004022
4023 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004024 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004025 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004026 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004027
4028 /* Wait for initialization time */
4029 udelay(24);
4030
4031 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004032
Ville Syrjäläa5805162015-05-26 20:42:30 +03004033 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004034}
4035
Daniel Vetter275f01b22013-05-03 11:49:47 +02004036static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4037 enum pipe pch_transcoder)
4038{
4039 struct drm_device *dev = crtc->base.dev;
4040 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004041 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004042
4043 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4044 I915_READ(HTOTAL(cpu_transcoder)));
4045 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4046 I915_READ(HBLANK(cpu_transcoder)));
4047 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4048 I915_READ(HSYNC(cpu_transcoder)));
4049
4050 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4051 I915_READ(VTOTAL(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4053 I915_READ(VBLANK(cpu_transcoder)));
4054 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4055 I915_READ(VSYNC(cpu_transcoder)));
4056 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4057 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4058}
4059
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061{
4062 struct drm_i915_private *dev_priv = dev->dev_private;
4063 uint32_t temp;
4064
4065 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004066 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004067 return;
4068
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4070 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4071
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004072 temp &= ~FDI_BC_BIFURCATION_SELECT;
4073 if (enable)
4074 temp |= FDI_BC_BIFURCATION_SELECT;
4075
4076 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004077 I915_WRITE(SOUTH_CHICKEN1, temp);
4078 POSTING_READ(SOUTH_CHICKEN1);
4079}
4080
4081static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4082{
4083 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004084
4085 switch (intel_crtc->pipe) {
4086 case PIPE_A:
4087 break;
4088 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004089 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004090 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004091 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004092 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004093
4094 break;
4095 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004096 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004097
4098 break;
4099 default:
4100 BUG();
4101 }
4102}
4103
Jesse Barnesf67a5592011-01-05 10:31:48 -08004104/*
4105 * Enable PCH resources required for PCH ports:
4106 * - PCH PLLs
4107 * - FDI training & RX/TX
4108 * - update transcoder timings
4109 * - DP transcoding bits
4110 * - transcoder
4111 */
4112static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004113{
4114 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004115 struct drm_i915_private *dev_priv = dev->dev_private;
4116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4117 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004118 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004119
Daniel Vetterab9412b2013-05-03 11:49:46 +02004120 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004121
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004122 if (IS_IVYBRIDGE(dev))
4123 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4124
Daniel Vettercd986ab2012-10-26 10:58:12 +02004125 /* Write the TU size bits before fdi link training, so that error
4126 * detection works. */
4127 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4128 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4129
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004130 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004131 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004132
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004133 /* We need to program the right clock selection before writing the pixel
4134 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004135 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004136 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004137
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004139 temp |= TRANS_DPLL_ENABLE(pipe);
4140 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004141 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004142 temp |= sel;
4143 else
4144 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004145 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004147
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004148 /* XXX: pch pll's can be enabled any time before we enable the PCH
4149 * transcoder, and we actually should do this to not upset any PCH
4150 * transcoder that already use the clock when we share it.
4151 *
4152 * Note that enable_shared_dpll tries to do the right thing, but
4153 * get_shared_dpll unconditionally resets the pll - we need that to have
4154 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004155 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004156
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004157 /* set transcoder timing, panel must allow it */
4158 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004159 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004161 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004162
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004164 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004165 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004166 reg = TRANS_DP_CTL(pipe);
4167 temp = I915_READ(reg);
4168 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004169 TRANS_DP_SYNC_MASK |
4170 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004171 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004172 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173
4174 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004175 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004176 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004177 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004178
4179 switch (intel_trans_dp_port_sel(crtc)) {
4180 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004181 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004182 break;
4183 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004184 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004185 break;
4186 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004187 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004188 break;
4189 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004190 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004191 }
4192
Chris Wilson5eddb702010-09-11 13:48:45 +01004193 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004194 }
4195
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004196 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004197}
4198
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004199static void lpt_pch_enable(struct drm_crtc *crtc)
4200{
4201 struct drm_device *dev = crtc->dev;
4202 struct drm_i915_private *dev_priv = dev->dev_private;
4203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004204 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004205
Daniel Vetterab9412b2013-05-03 11:49:46 +02004206 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004207
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004208 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004209
Paulo Zanoni0540e482012-10-31 18:12:40 -02004210 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004211 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004212
Paulo Zanoni937bb612012-10-31 18:12:47 -02004213 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004214}
4215
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004216struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4217 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004218{
Daniel Vettere2b78262013-06-07 23:10:03 +02004219 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004220 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004221 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004222 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004223
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004224 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4225
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004226 if (HAS_PCH_IBX(dev_priv->dev)) {
4227 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004228 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004229 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004230
Daniel Vetter46edb022013-06-05 13:34:12 +02004231 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4232 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004233
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004234 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004235
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004236 goto found;
4237 }
4238
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304239 if (IS_BROXTON(dev_priv->dev)) {
4240 /* PLL is attached to port in bxt */
4241 struct intel_encoder *encoder;
4242 struct intel_digital_port *intel_dig_port;
4243
4244 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4245 if (WARN_ON(!encoder))
4246 return NULL;
4247
4248 intel_dig_port = enc_to_dig_port(&encoder->base);
4249 /* 1:1 mapping between ports and PLLs */
4250 i = (enum intel_dpll_id)intel_dig_port->port;
4251 pll = &dev_priv->shared_dplls[i];
4252 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4253 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004254 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304255
4256 goto found;
4257 }
4258
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004259 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4260 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004261
4262 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004263 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004264 continue;
4265
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004266 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004267 &shared_dpll[i].hw_state,
4268 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004269 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004270 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004271 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004272 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004273 goto found;
4274 }
4275 }
4276
4277 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004278 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4279 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004280 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004281 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4282 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004283 goto found;
4284 }
4285 }
4286
4287 return NULL;
4288
4289found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004290 if (shared_dpll[i].crtc_mask == 0)
4291 shared_dpll[i].hw_state =
4292 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004293
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004294 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004295 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4296 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004297
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004298 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004299
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004300 return pll;
4301}
4302
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004303static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004304{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004305 struct drm_i915_private *dev_priv = to_i915(state->dev);
4306 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004307 struct intel_shared_dpll *pll;
4308 enum intel_dpll_id i;
4309
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004310 if (!to_intel_atomic_state(state)->dpll_set)
4311 return;
4312
4313 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004314 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4315 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004316 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004317 }
4318}
4319
Daniel Vettera1520312013-05-03 11:49:50 +02004320static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004321{
4322 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004323 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004324 u32 temp;
4325
4326 temp = I915_READ(dslreg);
4327 udelay(500);
4328 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004329 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004330 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004331 }
4332}
4333
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004334static int
4335skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4336 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4337 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004338{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004339 struct intel_crtc_scaler_state *scaler_state =
4340 &crtc_state->scaler_state;
4341 struct intel_crtc *intel_crtc =
4342 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004343 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004344
4345 need_scaling = intel_rotation_90_or_270(rotation) ?
4346 (src_h != dst_w || src_w != dst_h):
4347 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348
4349 /*
4350 * if plane is being disabled or scaler is no more required or force detach
4351 * - free scaler binded to this plane/crtc
4352 * - in order to do this, update crtc->scaler_usage
4353 *
4354 * Here scaler state in crtc_state is set free so that
4355 * scaler can be assigned to other user. Actual register
4356 * update to free the scaler is done in plane/panel-fit programming.
4357 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4358 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004359 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004360 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004361 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004362 scaler_state->scalers[*scaler_id].in_use = 0;
4363
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004364 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4365 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4366 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004367 scaler_state->scaler_users);
4368 *scaler_id = -1;
4369 }
4370 return 0;
4371 }
4372
4373 /* range checks */
4374 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4375 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4376
4377 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4378 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004379 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004380 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004381 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004382 return -EINVAL;
4383 }
4384
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004385 /* mark this plane as a scaler user in crtc_state */
4386 scaler_state->scaler_users |= (1 << scaler_user);
4387 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4388 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4389 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4390 scaler_state->scaler_users);
4391
4392 return 0;
4393}
4394
4395/**
4396 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4397 *
4398 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004399 *
4400 * Return
4401 * 0 - scaler_usage updated successfully
4402 * error - requested scaling cannot be supported or other error condition
4403 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004404int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004405{
4406 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004407 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004408
4409 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4410 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4411
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004412 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004413 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4414 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004415 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004416}
4417
4418/**
4419 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4420 *
4421 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004422 * @plane_state: atomic plane state to update
4423 *
4424 * Return
4425 * 0 - scaler_usage updated successfully
4426 * error - requested scaling cannot be supported or other error condition
4427 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004428static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4429 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004430{
4431
4432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004433 struct intel_plane *intel_plane =
4434 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004435 struct drm_framebuffer *fb = plane_state->base.fb;
4436 int ret;
4437
4438 bool force_detach = !fb || !plane_state->visible;
4439
4440 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4441 intel_plane->base.base.id, intel_crtc->pipe,
4442 drm_plane_index(&intel_plane->base));
4443
4444 ret = skl_update_scaler(crtc_state, force_detach,
4445 drm_plane_index(&intel_plane->base),
4446 &plane_state->scaler_id,
4447 plane_state->base.rotation,
4448 drm_rect_width(&plane_state->src) >> 16,
4449 drm_rect_height(&plane_state->src) >> 16,
4450 drm_rect_width(&plane_state->dst),
4451 drm_rect_height(&plane_state->dst));
4452
4453 if (ret || plane_state->scaler_id < 0)
4454 return ret;
4455
Chandra Kondurua1b22782015-04-07 15:28:45 -07004456 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004457 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004458 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004459 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004460 return -EINVAL;
4461 }
4462
4463 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004464 switch (fb->pixel_format) {
4465 case DRM_FORMAT_RGB565:
4466 case DRM_FORMAT_XBGR8888:
4467 case DRM_FORMAT_XRGB8888:
4468 case DRM_FORMAT_ABGR8888:
4469 case DRM_FORMAT_ARGB8888:
4470 case DRM_FORMAT_XRGB2101010:
4471 case DRM_FORMAT_XBGR2101010:
4472 case DRM_FORMAT_YUYV:
4473 case DRM_FORMAT_YVYU:
4474 case DRM_FORMAT_UYVY:
4475 case DRM_FORMAT_VYUY:
4476 break;
4477 default:
4478 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4479 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4480 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004481 }
4482
Chandra Kondurua1b22782015-04-07 15:28:45 -07004483 return 0;
4484}
4485
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004486static void skylake_scaler_disable(struct intel_crtc *crtc)
4487{
4488 int i;
4489
4490 for (i = 0; i < crtc->num_scalers; i++)
4491 skl_detach_scaler(crtc, i);
4492}
4493
4494static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004495{
4496 struct drm_device *dev = crtc->base.dev;
4497 struct drm_i915_private *dev_priv = dev->dev_private;
4498 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004499 struct intel_crtc_scaler_state *scaler_state =
4500 &crtc->config->scaler_state;
4501
4502 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4503
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004504 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004505 int id;
4506
4507 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4508 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4509 return;
4510 }
4511
4512 id = scaler_state->scaler_id;
4513 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4514 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4515 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4516 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4517
4518 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004519 }
4520}
4521
Jesse Barnesb074cec2013-04-25 12:55:02 -07004522static void ironlake_pfit_enable(struct intel_crtc *crtc)
4523{
4524 struct drm_device *dev = crtc->base.dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 int pipe = crtc->pipe;
4527
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004528 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004529 /* Force use of hard-coded filter coefficients
4530 * as some pre-programmed values are broken,
4531 * e.g. x201.
4532 */
4533 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4534 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4535 PF_PIPE_SEL_IVB(pipe));
4536 else
4537 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004538 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4539 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004540 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004541}
4542
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004543void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004544{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004545 struct drm_device *dev = crtc->base.dev;
4546 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004547
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004548 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004549 return;
4550
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004551 /* We can only enable IPS after we enable a plane and wait for a vblank */
4552 intel_wait_for_vblank(dev, crtc->pipe);
4553
Paulo Zanonid77e4532013-09-24 13:52:55 -03004554 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004555 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004556 mutex_lock(&dev_priv->rps.hw_lock);
4557 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4558 mutex_unlock(&dev_priv->rps.hw_lock);
4559 /* Quoting Art Runyan: "its not safe to expect any particular
4560 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004561 * mailbox." Moreover, the mailbox may return a bogus state,
4562 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004563 */
4564 } else {
4565 I915_WRITE(IPS_CTL, IPS_ENABLE);
4566 /* The bit only becomes 1 in the next vblank, so this wait here
4567 * is essentially intel_wait_for_vblank. If we don't have this
4568 * and don't wait for vblanks until the end of crtc_enable, then
4569 * the HW state readout code will complain that the expected
4570 * IPS_CTL value is not the one we read. */
4571 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4572 DRM_ERROR("Timed out waiting for IPS enable\n");
4573 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004574}
4575
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004576void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004577{
4578 struct drm_device *dev = crtc->base.dev;
4579 struct drm_i915_private *dev_priv = dev->dev_private;
4580
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004581 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004582 return;
4583
4584 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004585 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004586 mutex_lock(&dev_priv->rps.hw_lock);
4587 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4588 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004589 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4590 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4591 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004592 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004593 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004594 POSTING_READ(IPS_CTL);
4595 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004596
4597 /* We need to wait for a vblank before we can disable the plane. */
4598 intel_wait_for_vblank(dev, crtc->pipe);
4599}
4600
4601/** Loads the palette/gamma unit for the CRTC with the prepared values */
4602static void intel_crtc_load_lut(struct drm_crtc *crtc)
4603{
4604 struct drm_device *dev = crtc->dev;
4605 struct drm_i915_private *dev_priv = dev->dev_private;
4606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4607 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004608 int i;
4609 bool reenable_ips = false;
4610
4611 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004612 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004613 return;
4614
Imre Deak50360402015-01-16 00:55:16 -08004615 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004616 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004617 assert_dsi_pll_enabled(dev_priv);
4618 else
4619 assert_pll_enabled(dev_priv, pipe);
4620 }
4621
Paulo Zanonid77e4532013-09-24 13:52:55 -03004622 /* Workaround : Do not read or write the pipe palette/gamma data while
4623 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4624 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004625 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004626 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4627 GAMMA_MODE_MODE_SPLIT)) {
4628 hsw_disable_ips(intel_crtc);
4629 reenable_ips = true;
4630 }
4631
4632 for (i = 0; i < 256; i++) {
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004633 u32 palreg;
4634
4635 if (HAS_GMCH_DISPLAY(dev))
4636 palreg = PALETTE(pipe, i);
4637 else
4638 palreg = LGC_PALETTE(pipe, i);
4639
4640 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004641 (intel_crtc->lut_r[i] << 16) |
4642 (intel_crtc->lut_g[i] << 8) |
4643 intel_crtc->lut_b[i]);
4644 }
4645
4646 if (reenable_ips)
4647 hsw_enable_ips(intel_crtc);
4648}
4649
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004650static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004651{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004652 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004653 struct drm_device *dev = intel_crtc->base.dev;
4654 struct drm_i915_private *dev_priv = dev->dev_private;
4655
4656 mutex_lock(&dev->struct_mutex);
4657 dev_priv->mm.interruptible = false;
4658 (void) intel_overlay_switch_off(intel_crtc->overlay);
4659 dev_priv->mm.interruptible = true;
4660 mutex_unlock(&dev->struct_mutex);
4661 }
4662
4663 /* Let userspace switch the overlay on again. In most cases userspace
4664 * has to recompute where to put it anyway.
4665 */
4666}
4667
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004668/**
4669 * intel_post_enable_primary - Perform operations after enabling primary plane
4670 * @crtc: the CRTC whose primary plane was just enabled
4671 *
4672 * Performs potentially sleeping operations that must be done after the primary
4673 * plane is enabled, such as updating FBC and IPS. Note that this may be
4674 * called due to an explicit primary plane update, or due to an implicit
4675 * re-enable that is caused when a sprite plane is updated to no longer
4676 * completely hide the primary plane.
4677 */
4678static void
4679intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004680{
4681 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004682 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4684 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004685
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004686 /*
4687 * BDW signals flip done immediately if the plane
4688 * is disabled, even if the plane enable is already
4689 * armed to occur at the next vblank :(
4690 */
4691 if (IS_BROADWELL(dev))
4692 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004693
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004694 /*
4695 * FIXME IPS should be fine as long as one plane is
4696 * enabled, but in practice it seems to have problems
4697 * when going from primary only to sprite only and vice
4698 * versa.
4699 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004700 hsw_enable_ips(intel_crtc);
4701
Daniel Vetterf99d7062014-06-19 16:01:59 +02004702 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004703 * Gen2 reports pipe underruns whenever all planes are disabled.
4704 * So don't enable underrun reporting before at least some planes
4705 * are enabled.
4706 * FIXME: Need to fix the logic to work when we turn off all planes
4707 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004708 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004709 if (IS_GEN2(dev))
4710 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4711
4712 /* Underruns don't raise interrupts, so check manually. */
4713 if (HAS_GMCH_DISPLAY(dev))
4714 i9xx_check_fifo_underruns(dev_priv);
4715}
4716
4717/**
4718 * intel_pre_disable_primary - Perform operations before disabling primary plane
4719 * @crtc: the CRTC whose primary plane is to be disabled
4720 *
4721 * Performs potentially sleeping operations that must be done before the
4722 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4723 * be called due to an explicit primary plane update, or due to an implicit
4724 * disable that is caused when a sprite plane completely hides the primary
4725 * plane.
4726 */
4727static void
4728intel_pre_disable_primary(struct drm_crtc *crtc)
4729{
4730 struct drm_device *dev = crtc->dev;
4731 struct drm_i915_private *dev_priv = dev->dev_private;
4732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4733 int pipe = intel_crtc->pipe;
4734
4735 /*
4736 * Gen2 reports pipe underruns whenever all planes are disabled.
4737 * So diasble underrun reporting before all the planes get disabled.
4738 * FIXME: Need to fix the logic to work when we turn off all planes
4739 * but leave the pipe running.
4740 */
4741 if (IS_GEN2(dev))
4742 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4743
4744 /*
4745 * Vblank time updates from the shadow to live plane control register
4746 * are blocked if the memory self-refresh mode is active at that
4747 * moment. So to make sure the plane gets truly disabled, disable
4748 * first the self-refresh mode. The self-refresh enable bit in turn
4749 * will be checked/applied by the HW only at the next frame start
4750 * event which is after the vblank start event, so we need to have a
4751 * wait-for-vblank between disabling the plane and the pipe.
4752 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004753 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004754 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004755 dev_priv->wm.vlv.cxsr = false;
4756 intel_wait_for_vblank(dev, pipe);
4757 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004758
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004759 /*
4760 * FIXME IPS should be fine as long as one plane is
4761 * enabled, but in practice it seems to have problems
4762 * when going from primary only to sprite only and vice
4763 * versa.
4764 */
4765 hsw_disable_ips(intel_crtc);
4766}
4767
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004768static void intel_post_plane_update(struct intel_crtc *crtc)
4769{
4770 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4771 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004772 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2791a162015-10-09 18:22:43 -03004773 struct drm_plane *plane;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004774
4775 if (atomic->wait_vblank)
4776 intel_wait_for_vblank(dev, crtc->pipe);
4777
4778 intel_frontbuffer_flip(dev, atomic->fb_bits);
4779
Ville Syrjälä852eb002015-06-24 22:00:07 +03004780 if (atomic->disable_cxsr)
4781 crtc->wm.cxsr_allowed = true;
4782
Ville Syrjäläf015c552015-06-24 22:00:02 +03004783 if (crtc->atomic.update_wm_post)
4784 intel_update_watermarks(&crtc->base);
4785
Paulo Zanonic80ac852015-07-02 19:25:13 -03004786 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004787 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004788
4789 if (atomic->post_enable_primary)
4790 intel_post_enable_primary(&crtc->base);
4791
Paulo Zanoni2791a162015-10-09 18:22:43 -03004792 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4793 intel_update_sprite_watermarks(plane, &crtc->base,
4794 0, 0, 0, false, false);
4795
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004796 memset(atomic, 0, sizeof(*atomic));
4797}
4798
4799static void intel_pre_plane_update(struct intel_crtc *crtc)
4800{
4801 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004802 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004803 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004804
4805 if (atomic->wait_for_flips)
4806 intel_crtc_wait_for_pending_flips(&crtc->base);
4807
Paulo Zanonic80ac852015-07-02 19:25:13 -03004808 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004809 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004810
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004811 if (crtc->atomic.disable_ips)
4812 hsw_disable_ips(crtc);
4813
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004814 if (atomic->pre_disable_primary)
4815 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004816
4817 if (atomic->disable_cxsr) {
4818 crtc->wm.cxsr_allowed = false;
4819 intel_set_memory_cxsr(dev_priv, false);
4820 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004821}
4822
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004823static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004824{
4825 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004827 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004828 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004829
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004830 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004831
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004832 drm_for_each_plane_mask(p, dev, plane_mask)
4833 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004834
Daniel Vetterf99d7062014-06-19 16:01:59 +02004835 /*
4836 * FIXME: Once we grow proper nuclear flip support out of this we need
4837 * to compute the mask of flip planes precisely. For the time being
4838 * consider this a flip to a NULL plane.
4839 */
4840 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004841}
4842
Jesse Barnesf67a5592011-01-05 10:31:48 -08004843static void ironlake_crtc_enable(struct drm_crtc *crtc)
4844{
4845 struct drm_device *dev = crtc->dev;
4846 struct drm_i915_private *dev_priv = dev->dev_private;
4847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004848 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004849 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004850
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004851 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004852 return;
4853
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004854 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004855 intel_prepare_shared_dpll(intel_crtc);
4856
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004857 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304858 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004859
4860 intel_set_pipe_timings(intel_crtc);
4861
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004863 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004864 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004865 }
4866
4867 ironlake_set_pipeconf(crtc);
4868
Jesse Barnesf67a5592011-01-05 10:31:48 -08004869 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004870
Daniel Vettera72e4c92014-09-30 10:56:47 +02004871 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4872 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004873
Daniel Vetterf6736a12013-06-05 13:34:30 +02004874 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004875 if (encoder->pre_enable)
4876 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004877
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004878 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004879 /* Note: FDI PLL enabling _must_ be done before we enable the
4880 * cpu pipes, hence this is separate from all the other fdi/pch
4881 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004882 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004883 } else {
4884 assert_fdi_tx_disabled(dev_priv, pipe);
4885 assert_fdi_rx_disabled(dev_priv, pipe);
4886 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004887
Jesse Barnesb074cec2013-04-25 12:55:02 -07004888 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004889
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004890 /*
4891 * On ILK+ LUT must be loaded before the pipe is running but with
4892 * clocks enabled
4893 */
4894 intel_crtc_load_lut(crtc);
4895
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004896 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004897 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004898
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004899 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004900 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004901
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004902 assert_vblank_disabled(crtc);
4903 drm_crtc_vblank_on(crtc);
4904
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004905 for_each_encoder_on_crtc(dev, crtc, encoder)
4906 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004907
4908 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004909 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004910}
4911
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004912/* IPS only exists on ULT machines and is tied to pipe A. */
4913static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4914{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004915 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004916}
4917
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004918static void haswell_crtc_enable(struct drm_crtc *crtc)
4919{
4920 struct drm_device *dev = crtc->dev;
4921 struct drm_i915_private *dev_priv = dev->dev_private;
4922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4923 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004924 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4925 struct intel_crtc_state *pipe_config =
4926 to_intel_crtc_state(crtc->state);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304927 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004928
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004929 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004930 return;
4931
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004932 if (intel_crtc_to_shared_dpll(intel_crtc))
4933 intel_enable_shared_dpll(intel_crtc);
4934
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004935 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304936 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004937
4938 intel_set_pipe_timings(intel_crtc);
4939
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004940 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4941 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4942 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004943 }
4944
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004945 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004946 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004947 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004948 }
4949
4950 haswell_set_pipeconf(crtc);
4951
4952 intel_set_pipe_csc(crtc);
4953
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004954 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004955
Daniel Vettera72e4c92014-09-30 10:56:47 +02004956 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304957 for_each_encoder_on_crtc(dev, crtc, encoder) {
4958 if (encoder->pre_pll_enable)
4959 encoder->pre_pll_enable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004960 if (encoder->pre_enable)
4961 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304962 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004963
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004964 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004965 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4966 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004967 dev_priv->display.fdi_link_train(crtc);
4968 }
4969
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304970 if (!is_dsi)
4971 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004972
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004973 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004974 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004975 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004976 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004977
4978 /*
4979 * On ILK+ LUT must be loaded before the pipe is running but with
4980 * clocks enabled
4981 */
4982 intel_crtc_load_lut(crtc);
4983
Paulo Zanoni1f544382012-10-24 11:32:00 -02004984 intel_ddi_set_pipe_settings(crtc);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304985 if (!is_dsi)
4986 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004987
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004988 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004989 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004990
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004991 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004992 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004993
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304994 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
Dave Airlie0e32b392014-05-02 14:02:48 +10004995 intel_ddi_set_vc_payload_alloc(crtc, true);
4996
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004997 assert_vblank_disabled(crtc);
4998 drm_crtc_vblank_on(crtc);
4999
Jani Nikula8807e552013-08-30 19:40:32 +03005000 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005001 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005002 intel_opregion_notify_encoder(encoder, true);
5003 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005004
Paulo Zanonie4916942013-09-20 16:21:19 -03005005 /* If we change the relative order between pipe/planes enabling, we need
5006 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005007 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5008 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5009 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5010 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5011 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005012}
5013
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005014static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005015{
5016 struct drm_device *dev = crtc->base.dev;
5017 struct drm_i915_private *dev_priv = dev->dev_private;
5018 int pipe = crtc->pipe;
5019
5020 /* To avoid upsetting the power well on haswell only disable the pfit if
5021 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005022 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005023 I915_WRITE(PF_CTL(pipe), 0);
5024 I915_WRITE(PF_WIN_POS(pipe), 0);
5025 I915_WRITE(PF_WIN_SZ(pipe), 0);
5026 }
5027}
5028
Jesse Barnes6be4a602010-09-10 10:26:01 -07005029static void ironlake_crtc_disable(struct drm_crtc *crtc)
5030{
5031 struct drm_device *dev = crtc->dev;
5032 struct drm_i915_private *dev_priv = dev->dev_private;
5033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005034 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005035 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005036 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005037
Daniel Vetterea9d7582012-07-10 10:42:52 +02005038 for_each_encoder_on_crtc(dev, crtc, encoder)
5039 encoder->disable(encoder);
5040
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005041 drm_crtc_vblank_off(crtc);
5042 assert_vblank_disabled(crtc);
5043
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005044 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005045 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005046
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005047 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005048
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005049 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005050
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005051 if (intel_crtc->config->has_pch_encoder)
5052 ironlake_fdi_disable(crtc);
5053
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005054 for_each_encoder_on_crtc(dev, crtc, encoder)
5055 if (encoder->post_disable)
5056 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005057
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005058 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005059 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005060
Daniel Vetterd925c592013-06-05 13:34:04 +02005061 if (HAS_PCH_CPT(dev)) {
5062 /* disable TRANS_DP_CTL */
5063 reg = TRANS_DP_CTL(pipe);
5064 temp = I915_READ(reg);
5065 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5066 TRANS_DP_PORT_SEL_MASK);
5067 temp |= TRANS_DP_PORT_SEL_NONE;
5068 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005069
Daniel Vetterd925c592013-06-05 13:34:04 +02005070 /* disable DPLL_SEL */
5071 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005072 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005073 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005074 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005075
Daniel Vetterd925c592013-06-05 13:34:04 +02005076 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005077 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005078}
5079
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005080static void haswell_crtc_disable(struct drm_crtc *crtc)
5081{
5082 struct drm_device *dev = crtc->dev;
5083 struct drm_i915_private *dev_priv = dev->dev_private;
5084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5085 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005086 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305087 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005088
Jani Nikula8807e552013-08-30 19:40:32 +03005089 for_each_encoder_on_crtc(dev, crtc, encoder) {
5090 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005091 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005092 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005093
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005094 drm_crtc_vblank_off(crtc);
5095 assert_vblank_disabled(crtc);
5096
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005097 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005098 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5099 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005100 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005101
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005102 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005103 intel_ddi_set_vc_payload_alloc(crtc, false);
5104
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305105 if (!is_dsi)
5106 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005107
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005108 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005109 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005110 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005111 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005112
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305113 if (!is_dsi)
5114 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005115
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005116 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005117 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005118 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005119 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005120
Imre Deak97b040a2014-06-25 22:01:50 +03005121 for_each_encoder_on_crtc(dev, crtc, encoder)
5122 if (encoder->post_disable)
5123 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005124}
5125
Jesse Barnes2dd24552013-04-25 12:55:01 -07005126static void i9xx_pfit_enable(struct intel_crtc *crtc)
5127{
5128 struct drm_device *dev = crtc->base.dev;
5129 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005130 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005131
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005132 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005133 return;
5134
Daniel Vetterc0b03412013-05-28 12:05:54 +02005135 /*
5136 * The panel fitter should only be adjusted whilst the pipe is disabled,
5137 * according to register description and PRM.
5138 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005139 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5140 assert_pipe_disabled(dev_priv, crtc->pipe);
5141
Jesse Barnesb074cec2013-04-25 12:55:02 -07005142 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5143 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005144
5145 /* Border color in case we don't scale up to the full screen. Black by
5146 * default, change to something else for debugging. */
5147 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005148}
5149
Dave Airlied05410f2014-06-05 13:22:59 +10005150static enum intel_display_power_domain port_to_power_domain(enum port port)
5151{
5152 switch (port) {
5153 case PORT_A:
5154 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5155 case PORT_B:
5156 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5157 case PORT_C:
5158 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5159 case PORT_D:
5160 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005161 case PORT_E:
5162 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005163 default:
5164 WARN_ON_ONCE(1);
5165 return POWER_DOMAIN_PORT_OTHER;
5166 }
5167}
5168
Imre Deak77d22dc2014-03-05 16:20:52 +02005169#define for_each_power_domain(domain, mask) \
5170 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5171 if ((1 << (domain)) & (mask))
5172
Imre Deak319be8a2014-03-04 19:22:57 +02005173enum intel_display_power_domain
5174intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005175{
Imre Deak319be8a2014-03-04 19:22:57 +02005176 struct drm_device *dev = intel_encoder->base.dev;
5177 struct intel_digital_port *intel_dig_port;
5178
5179 switch (intel_encoder->type) {
5180 case INTEL_OUTPUT_UNKNOWN:
5181 /* Only DDI platforms should ever use this output type */
5182 WARN_ON_ONCE(!HAS_DDI(dev));
5183 case INTEL_OUTPUT_DISPLAYPORT:
5184 case INTEL_OUTPUT_HDMI:
5185 case INTEL_OUTPUT_EDP:
5186 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005187 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005188 case INTEL_OUTPUT_DP_MST:
5189 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5190 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005191 case INTEL_OUTPUT_ANALOG:
5192 return POWER_DOMAIN_PORT_CRT;
5193 case INTEL_OUTPUT_DSI:
5194 return POWER_DOMAIN_PORT_DSI;
5195 default:
5196 return POWER_DOMAIN_PORT_OTHER;
5197 }
5198}
5199
5200static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5201{
5202 struct drm_device *dev = crtc->dev;
5203 struct intel_encoder *intel_encoder;
5204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5205 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005206 unsigned long mask;
5207 enum transcoder transcoder;
5208
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005209 if (!crtc->state->active)
5210 return 0;
5211
Imre Deak77d22dc2014-03-05 16:20:52 +02005212 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5213
5214 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5215 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005216 if (intel_crtc->config->pch_pfit.enabled ||
5217 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005218 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5219
Imre Deak319be8a2014-03-04 19:22:57 +02005220 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5221 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5222
Imre Deak77d22dc2014-03-05 16:20:52 +02005223 return mask;
5224}
5225
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005226static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5227{
5228 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5230 enum intel_display_power_domain domain;
5231 unsigned long domains, new_domains, old_domains;
5232
5233 old_domains = intel_crtc->enabled_power_domains;
5234 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5235
5236 domains = new_domains & ~old_domains;
5237
5238 for_each_power_domain(domain, domains)
5239 intel_display_power_get(dev_priv, domain);
5240
5241 return old_domains & ~new_domains;
5242}
5243
5244static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5245 unsigned long domains)
5246{
5247 enum intel_display_power_domain domain;
5248
5249 for_each_power_domain(domain, domains)
5250 intel_display_power_put(dev_priv, domain);
5251}
5252
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005253static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005254{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005255 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005256 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005257 unsigned long put_domains[I915_MAX_PIPES] = {};
5258 struct drm_crtc_state *crtc_state;
5259 struct drm_crtc *crtc;
5260 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005261
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005262 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5263 if (needs_modeset(crtc->state))
5264 put_domains[to_intel_crtc(crtc)->pipe] =
5265 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005266 }
5267
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005268 if (dev_priv->display.modeset_commit_cdclk) {
5269 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5270
5271 if (cdclk != dev_priv->cdclk_freq &&
5272 !WARN_ON(!state->allow_modeset))
5273 dev_priv->display.modeset_commit_cdclk(state);
5274 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005275
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005276 for (i = 0; i < I915_MAX_PIPES; i++)
5277 if (put_domains[i])
5278 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005279}
5280
Mika Kaholaadafdc62015-08-18 14:36:59 +03005281static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5282{
5283 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5284
5285 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5286 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5287 return max_cdclk_freq;
5288 else if (IS_CHERRYVIEW(dev_priv))
5289 return max_cdclk_freq*95/100;
5290 else if (INTEL_INFO(dev_priv)->gen < 4)
5291 return 2*max_cdclk_freq*90/100;
5292 else
5293 return max_cdclk_freq*90/100;
5294}
5295
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005296static void intel_update_max_cdclk(struct drm_device *dev)
5297{
5298 struct drm_i915_private *dev_priv = dev->dev_private;
5299
5300 if (IS_SKYLAKE(dev)) {
5301 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5302
5303 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5304 dev_priv->max_cdclk_freq = 675000;
5305 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5306 dev_priv->max_cdclk_freq = 540000;
5307 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5308 dev_priv->max_cdclk_freq = 450000;
5309 else
5310 dev_priv->max_cdclk_freq = 337500;
5311 } else if (IS_BROADWELL(dev)) {
5312 /*
5313 * FIXME with extra cooling we can allow
5314 * 540 MHz for ULX and 675 Mhz for ULT.
5315 * How can we know if extra cooling is
5316 * available? PCI ID, VTB, something else?
5317 */
5318 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5319 dev_priv->max_cdclk_freq = 450000;
5320 else if (IS_BDW_ULX(dev))
5321 dev_priv->max_cdclk_freq = 450000;
5322 else if (IS_BDW_ULT(dev))
5323 dev_priv->max_cdclk_freq = 540000;
5324 else
5325 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005326 } else if (IS_CHERRYVIEW(dev)) {
5327 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005328 } else if (IS_VALLEYVIEW(dev)) {
5329 dev_priv->max_cdclk_freq = 400000;
5330 } else {
5331 /* otherwise assume cdclk is fixed */
5332 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5333 }
5334
Mika Kaholaadafdc62015-08-18 14:36:59 +03005335 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5336
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005337 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5338 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005339
5340 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5341 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005342}
5343
5344static void intel_update_cdclk(struct drm_device *dev)
5345{
5346 struct drm_i915_private *dev_priv = dev->dev_private;
5347
5348 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5349 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5350 dev_priv->cdclk_freq);
5351
5352 /*
5353 * Program the gmbus_freq based on the cdclk frequency.
5354 * BSpec erroneously claims we should aim for 4MHz, but
5355 * in fact 1MHz is the correct frequency.
5356 */
5357 if (IS_VALLEYVIEW(dev)) {
5358 /*
5359 * Program the gmbus_freq based on the cdclk frequency.
5360 * BSpec erroneously claims we should aim for 4MHz, but
5361 * in fact 1MHz is the correct frequency.
5362 */
5363 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5364 }
5365
5366 if (dev_priv->max_cdclk_freq == 0)
5367 intel_update_max_cdclk(dev);
5368}
5369
Damien Lespiau70d0c572015-06-04 18:21:29 +01005370static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305371{
5372 struct drm_i915_private *dev_priv = dev->dev_private;
5373 uint32_t divider;
5374 uint32_t ratio;
5375 uint32_t current_freq;
5376 int ret;
5377
5378 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5379 switch (frequency) {
5380 case 144000:
5381 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5382 ratio = BXT_DE_PLL_RATIO(60);
5383 break;
5384 case 288000:
5385 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5386 ratio = BXT_DE_PLL_RATIO(60);
5387 break;
5388 case 384000:
5389 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5390 ratio = BXT_DE_PLL_RATIO(60);
5391 break;
5392 case 576000:
5393 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5394 ratio = BXT_DE_PLL_RATIO(60);
5395 break;
5396 case 624000:
5397 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5398 ratio = BXT_DE_PLL_RATIO(65);
5399 break;
5400 case 19200:
5401 /*
5402 * Bypass frequency with DE PLL disabled. Init ratio, divider
5403 * to suppress GCC warning.
5404 */
5405 ratio = 0;
5406 divider = 0;
5407 break;
5408 default:
5409 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5410
5411 return;
5412 }
5413
5414 mutex_lock(&dev_priv->rps.hw_lock);
5415 /* Inform power controller of upcoming frequency change */
5416 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5417 0x80000000);
5418 mutex_unlock(&dev_priv->rps.hw_lock);
5419
5420 if (ret) {
5421 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5422 ret, frequency);
5423 return;
5424 }
5425
5426 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5427 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5428 current_freq = current_freq * 500 + 1000;
5429
5430 /*
5431 * DE PLL has to be disabled when
5432 * - setting to 19.2MHz (bypass, PLL isn't used)
5433 * - before setting to 624MHz (PLL needs toggling)
5434 * - before setting to any frequency from 624MHz (PLL needs toggling)
5435 */
5436 if (frequency == 19200 || frequency == 624000 ||
5437 current_freq == 624000) {
5438 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5439 /* Timeout 200us */
5440 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5441 1))
5442 DRM_ERROR("timout waiting for DE PLL unlock\n");
5443 }
5444
5445 if (frequency != 19200) {
5446 uint32_t val;
5447
5448 val = I915_READ(BXT_DE_PLL_CTL);
5449 val &= ~BXT_DE_PLL_RATIO_MASK;
5450 val |= ratio;
5451 I915_WRITE(BXT_DE_PLL_CTL, val);
5452
5453 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5454 /* Timeout 200us */
5455 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5456 DRM_ERROR("timeout waiting for DE PLL lock\n");
5457
5458 val = I915_READ(CDCLK_CTL);
5459 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5460 val |= divider;
5461 /*
5462 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5463 * enable otherwise.
5464 */
5465 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5466 if (frequency >= 500000)
5467 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5468
5469 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5470 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5471 val |= (frequency - 1000) / 500;
5472 I915_WRITE(CDCLK_CTL, val);
5473 }
5474
5475 mutex_lock(&dev_priv->rps.hw_lock);
5476 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5477 DIV_ROUND_UP(frequency, 25000));
5478 mutex_unlock(&dev_priv->rps.hw_lock);
5479
5480 if (ret) {
5481 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5482 ret, frequency);
5483 return;
5484 }
5485
Damien Lespiaua47871b2015-06-04 18:21:34 +01005486 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305487}
5488
5489void broxton_init_cdclk(struct drm_device *dev)
5490{
5491 struct drm_i915_private *dev_priv = dev->dev_private;
5492 uint32_t val;
5493
5494 /*
5495 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5496 * or else the reset will hang because there is no PCH to respond.
5497 * Move the handshake programming to initialization sequence.
5498 * Previously was left up to BIOS.
5499 */
5500 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5501 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5502 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5503
5504 /* Enable PG1 for cdclk */
5505 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5506
5507 /* check if cd clock is enabled */
5508 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5509 DRM_DEBUG_KMS("Display already initialized\n");
5510 return;
5511 }
5512
5513 /*
5514 * FIXME:
5515 * - The initial CDCLK needs to be read from VBT.
5516 * Need to make this change after VBT has changes for BXT.
5517 * - check if setting the max (or any) cdclk freq is really necessary
5518 * here, it belongs to modeset time
5519 */
5520 broxton_set_cdclk(dev, 624000);
5521
5522 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005523 POSTING_READ(DBUF_CTL);
5524
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305525 udelay(10);
5526
5527 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5528 DRM_ERROR("DBuf power enable timeout!\n");
5529}
5530
5531void broxton_uninit_cdclk(struct drm_device *dev)
5532{
5533 struct drm_i915_private *dev_priv = dev->dev_private;
5534
5535 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005536 POSTING_READ(DBUF_CTL);
5537
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305538 udelay(10);
5539
5540 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5541 DRM_ERROR("DBuf power disable timeout!\n");
5542
5543 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5544 broxton_set_cdclk(dev, 19200);
5545
5546 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5547}
5548
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005549static const struct skl_cdclk_entry {
5550 unsigned int freq;
5551 unsigned int vco;
5552} skl_cdclk_frequencies[] = {
5553 { .freq = 308570, .vco = 8640 },
5554 { .freq = 337500, .vco = 8100 },
5555 { .freq = 432000, .vco = 8640 },
5556 { .freq = 450000, .vco = 8100 },
5557 { .freq = 540000, .vco = 8100 },
5558 { .freq = 617140, .vco = 8640 },
5559 { .freq = 675000, .vco = 8100 },
5560};
5561
5562static unsigned int skl_cdclk_decimal(unsigned int freq)
5563{
5564 return (freq - 1000) / 500;
5565}
5566
5567static unsigned int skl_cdclk_get_vco(unsigned int freq)
5568{
5569 unsigned int i;
5570
5571 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5572 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5573
5574 if (e->freq == freq)
5575 return e->vco;
5576 }
5577
5578 return 8100;
5579}
5580
5581static void
5582skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5583{
5584 unsigned int min_freq;
5585 u32 val;
5586
5587 /* select the minimum CDCLK before enabling DPLL 0 */
5588 val = I915_READ(CDCLK_CTL);
5589 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5590 val |= CDCLK_FREQ_337_308;
5591
5592 if (required_vco == 8640)
5593 min_freq = 308570;
5594 else
5595 min_freq = 337500;
5596
5597 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5598
5599 I915_WRITE(CDCLK_CTL, val);
5600 POSTING_READ(CDCLK_CTL);
5601
5602 /*
5603 * We always enable DPLL0 with the lowest link rate possible, but still
5604 * taking into account the VCO required to operate the eDP panel at the
5605 * desired frequency. The usual DP link rates operate with a VCO of
5606 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5607 * The modeset code is responsible for the selection of the exact link
5608 * rate later on, with the constraint of choosing a frequency that
5609 * works with required_vco.
5610 */
5611 val = I915_READ(DPLL_CTRL1);
5612
5613 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5614 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5615 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5616 if (required_vco == 8640)
5617 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5618 SKL_DPLL0);
5619 else
5620 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5621 SKL_DPLL0);
5622
5623 I915_WRITE(DPLL_CTRL1, val);
5624 POSTING_READ(DPLL_CTRL1);
5625
5626 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5627
5628 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5629 DRM_ERROR("DPLL0 not locked\n");
5630}
5631
5632static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5633{
5634 int ret;
5635 u32 val;
5636
5637 /* inform PCU we want to change CDCLK */
5638 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5639 mutex_lock(&dev_priv->rps.hw_lock);
5640 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5641 mutex_unlock(&dev_priv->rps.hw_lock);
5642
5643 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5644}
5645
5646static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5647{
5648 unsigned int i;
5649
5650 for (i = 0; i < 15; i++) {
5651 if (skl_cdclk_pcu_ready(dev_priv))
5652 return true;
5653 udelay(10);
5654 }
5655
5656 return false;
5657}
5658
5659static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5660{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005661 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005662 u32 freq_select, pcu_ack;
5663
5664 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5665
5666 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5667 DRM_ERROR("failed to inform PCU about cdclk change\n");
5668 return;
5669 }
5670
5671 /* set CDCLK_CTL */
5672 switch(freq) {
5673 case 450000:
5674 case 432000:
5675 freq_select = CDCLK_FREQ_450_432;
5676 pcu_ack = 1;
5677 break;
5678 case 540000:
5679 freq_select = CDCLK_FREQ_540;
5680 pcu_ack = 2;
5681 break;
5682 case 308570:
5683 case 337500:
5684 default:
5685 freq_select = CDCLK_FREQ_337_308;
5686 pcu_ack = 0;
5687 break;
5688 case 617140:
5689 case 675000:
5690 freq_select = CDCLK_FREQ_675_617;
5691 pcu_ack = 3;
5692 break;
5693 }
5694
5695 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5696 POSTING_READ(CDCLK_CTL);
5697
5698 /* inform PCU of the change */
5699 mutex_lock(&dev_priv->rps.hw_lock);
5700 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5701 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005702
5703 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005704}
5705
5706void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5707{
5708 /* disable DBUF power */
5709 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5710 POSTING_READ(DBUF_CTL);
5711
5712 udelay(10);
5713
5714 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5715 DRM_ERROR("DBuf power disable timeout\n");
5716
Animesh Manna4e961e42015-08-26 01:36:08 +05305717 /*
5718 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5719 */
5720 if (dev_priv->csr.dmc_payload) {
5721 /* disable DPLL0 */
5722 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5723 ~LCPLL_PLL_ENABLE);
5724 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5725 DRM_ERROR("Couldn't disable DPLL0\n");
5726 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005727
5728 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5729}
5730
5731void skl_init_cdclk(struct drm_i915_private *dev_priv)
5732{
5733 u32 val;
5734 unsigned int required_vco;
5735
5736 /* enable PCH reset handshake */
5737 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5738 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5739
5740 /* enable PG1 and Misc I/O */
5741 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5742
Gary Wang39d9b852015-08-28 16:40:34 +08005743 /* DPLL0 not enabled (happens on early BIOS versions) */
5744 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5745 /* enable DPLL0 */
5746 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5747 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005748 }
5749
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005750 /* set CDCLK to the frequency the BIOS chose */
5751 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5752
5753 /* enable DBUF power */
5754 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5755 POSTING_READ(DBUF_CTL);
5756
5757 udelay(10);
5758
5759 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5760 DRM_ERROR("DBuf power enable timeout\n");
5761}
5762
Jesse Barnes30a970c2013-11-04 13:48:12 -08005763/* Adjust CDclk dividers to allow high res or save power if possible */
5764static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5765{
5766 struct drm_i915_private *dev_priv = dev->dev_private;
5767 u32 val, cmd;
5768
Vandana Kannan164dfd22014-11-24 13:37:41 +05305769 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5770 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005771
Ville Syrjälädfcab172014-06-13 13:37:47 +03005772 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005773 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005774 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005775 cmd = 1;
5776 else
5777 cmd = 0;
5778
5779 mutex_lock(&dev_priv->rps.hw_lock);
5780 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5781 val &= ~DSPFREQGUAR_MASK;
5782 val |= (cmd << DSPFREQGUAR_SHIFT);
5783 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5784 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5785 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5786 50)) {
5787 DRM_ERROR("timed out waiting for CDclk change\n");
5788 }
5789 mutex_unlock(&dev_priv->rps.hw_lock);
5790
Ville Syrjälä54433e92015-05-26 20:42:31 +03005791 mutex_lock(&dev_priv->sb_lock);
5792
Ville Syrjälädfcab172014-06-13 13:37:47 +03005793 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005794 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005795
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005796 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005797
Jesse Barnes30a970c2013-11-04 13:48:12 -08005798 /* adjust cdclk divider */
5799 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005800 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005801 val |= divider;
5802 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005803
5804 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005805 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005806 50))
5807 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005808 }
5809
Jesse Barnes30a970c2013-11-04 13:48:12 -08005810 /* adjust self-refresh exit latency value */
5811 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5812 val &= ~0x7f;
5813
5814 /*
5815 * For high bandwidth configs, we set a higher latency in the bunit
5816 * so that the core display fetch happens in time to avoid underruns.
5817 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005818 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005819 val |= 4500 / 250; /* 4.5 usec */
5820 else
5821 val |= 3000 / 250; /* 3.0 usec */
5822 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005823
Ville Syrjäläa5805162015-05-26 20:42:30 +03005824 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005825
Ville Syrjäläb6283052015-06-03 15:45:07 +03005826 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005827}
5828
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005829static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5830{
5831 struct drm_i915_private *dev_priv = dev->dev_private;
5832 u32 val, cmd;
5833
Vandana Kannan164dfd22014-11-24 13:37:41 +05305834 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5835 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005836
5837 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005838 case 333333:
5839 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005840 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005841 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005842 break;
5843 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005844 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005845 return;
5846 }
5847
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005848 /*
5849 * Specs are full of misinformation, but testing on actual
5850 * hardware has shown that we just need to write the desired
5851 * CCK divider into the Punit register.
5852 */
5853 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5854
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005855 mutex_lock(&dev_priv->rps.hw_lock);
5856 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5857 val &= ~DSPFREQGUAR_MASK_CHV;
5858 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5859 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5860 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5861 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5862 50)) {
5863 DRM_ERROR("timed out waiting for CDclk change\n");
5864 }
5865 mutex_unlock(&dev_priv->rps.hw_lock);
5866
Ville Syrjäläb6283052015-06-03 15:45:07 +03005867 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005868}
5869
Jesse Barnes30a970c2013-11-04 13:48:12 -08005870static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5871 int max_pixclk)
5872{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005873 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005874 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005875
Jesse Barnes30a970c2013-11-04 13:48:12 -08005876 /*
5877 * Really only a few cases to deal with, as only 4 CDclks are supported:
5878 * 200MHz
5879 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005880 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005881 * 400MHz (VLV only)
5882 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5883 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005884 *
5885 * We seem to get an unstable or solid color picture at 200MHz.
5886 * Not sure what's wrong. For now use 200MHz only when all pipes
5887 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005888 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005889 if (!IS_CHERRYVIEW(dev_priv) &&
5890 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005891 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005892 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005893 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005894 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005895 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005896 else
5897 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005898}
5899
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305900static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5901 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005902{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305903 /*
5904 * FIXME:
5905 * - remove the guardband, it's not needed on BXT
5906 * - set 19.2MHz bypass frequency if there are no active pipes
5907 */
5908 if (max_pixclk > 576000*9/10)
5909 return 624000;
5910 else if (max_pixclk > 384000*9/10)
5911 return 576000;
5912 else if (max_pixclk > 288000*9/10)
5913 return 384000;
5914 else if (max_pixclk > 144000*9/10)
5915 return 288000;
5916 else
5917 return 144000;
5918}
5919
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005920/* Compute the max pixel clock for new configuration. Uses atomic state if
5921 * that's non-NULL, look at current state otherwise. */
5922static int intel_mode_max_pixclk(struct drm_device *dev,
5923 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005924{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005925 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005926 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005927 int max_pixclk = 0;
5928
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005929 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005930 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005931 if (IS_ERR(crtc_state))
5932 return PTR_ERR(crtc_state);
5933
5934 if (!crtc_state->base.enable)
5935 continue;
5936
5937 max_pixclk = max(max_pixclk,
5938 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005939 }
5940
5941 return max_pixclk;
5942}
5943
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005944static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005945{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005946 struct drm_device *dev = state->dev;
5947 struct drm_i915_private *dev_priv = dev->dev_private;
5948 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005949
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005950 if (max_pixclk < 0)
5951 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005952
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005953 to_intel_atomic_state(state)->cdclk =
5954 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305955
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005956 return 0;
5957}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005958
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005959static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5960{
5961 struct drm_device *dev = state->dev;
5962 struct drm_i915_private *dev_priv = dev->dev_private;
5963 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005964
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005965 if (max_pixclk < 0)
5966 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005967
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005968 to_intel_atomic_state(state)->cdclk =
5969 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005970
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005971 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005972}
5973
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005974static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5975{
5976 unsigned int credits, default_credits;
5977
5978 if (IS_CHERRYVIEW(dev_priv))
5979 default_credits = PFI_CREDIT(12);
5980 else
5981 default_credits = PFI_CREDIT(8);
5982
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005983 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005984 /* CHV suggested value is 31 or 63 */
5985 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005986 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005987 else
5988 credits = PFI_CREDIT(15);
5989 } else {
5990 credits = default_credits;
5991 }
5992
5993 /*
5994 * WA - write default credits before re-programming
5995 * FIXME: should we also set the resend bit here?
5996 */
5997 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5998 default_credits);
5999
6000 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6001 credits | PFI_CREDIT_RESEND);
6002
6003 /*
6004 * FIXME is this guaranteed to clear
6005 * immediately or should we poll for it?
6006 */
6007 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6008}
6009
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006010static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006011{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006012 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006013 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006014 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006015
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006016 /*
6017 * FIXME: We can end up here with all power domains off, yet
6018 * with a CDCLK frequency other than the minimum. To account
6019 * for this take the PIPE-A power domain, which covers the HW
6020 * blocks needed for the following programming. This can be
6021 * removed once it's guaranteed that we get here either with
6022 * the minimum CDCLK set, or the required power domains
6023 * enabled.
6024 */
6025 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006026
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006027 if (IS_CHERRYVIEW(dev))
6028 cherryview_set_cdclk(dev, req_cdclk);
6029 else
6030 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006031
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006032 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006033
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006034 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006035}
6036
Jesse Barnes89b667f2013-04-18 14:51:36 -07006037static void valleyview_crtc_enable(struct drm_crtc *crtc)
6038{
6039 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006040 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6042 struct intel_encoder *encoder;
6043 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006044 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006045
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006046 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006047 return;
6048
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006049 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306050
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006051 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306052 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006053
6054 intel_set_pipe_timings(intel_crtc);
6055
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006056 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6057 struct drm_i915_private *dev_priv = dev->dev_private;
6058
6059 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6060 I915_WRITE(CHV_CANVAS(pipe), 0);
6061 }
6062
Daniel Vetter5b18e572014-04-24 23:55:06 +02006063 i9xx_set_pipeconf(intel_crtc);
6064
Jesse Barnes89b667f2013-04-18 14:51:36 -07006065 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006066
Daniel Vettera72e4c92014-09-30 10:56:47 +02006067 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006068
Jesse Barnes89b667f2013-04-18 14:51:36 -07006069 for_each_encoder_on_crtc(dev, crtc, encoder)
6070 if (encoder->pre_pll_enable)
6071 encoder->pre_pll_enable(encoder);
6072
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006073 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006074 if (IS_CHERRYVIEW(dev)) {
6075 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006076 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006077 } else {
6078 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006079 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006080 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006081 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006082
6083 for_each_encoder_on_crtc(dev, crtc, encoder)
6084 if (encoder->pre_enable)
6085 encoder->pre_enable(encoder);
6086
Jesse Barnes2dd24552013-04-25 12:55:01 -07006087 i9xx_pfit_enable(intel_crtc);
6088
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006089 intel_crtc_load_lut(crtc);
6090
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006091 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006092
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006093 assert_vblank_disabled(crtc);
6094 drm_crtc_vblank_on(crtc);
6095
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006096 for_each_encoder_on_crtc(dev, crtc, encoder)
6097 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006098}
6099
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006100static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6101{
6102 struct drm_device *dev = crtc->base.dev;
6103 struct drm_i915_private *dev_priv = dev->dev_private;
6104
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006105 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6106 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006107}
6108
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006109static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006110{
6111 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006112 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006114 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006115 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006116
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006117 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006118 return;
6119
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006120 i9xx_set_pll_dividers(intel_crtc);
6121
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006122 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306123 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006124
6125 intel_set_pipe_timings(intel_crtc);
6126
Daniel Vetter5b18e572014-04-24 23:55:06 +02006127 i9xx_set_pipeconf(intel_crtc);
6128
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006129 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006130
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006131 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006132 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006133
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006134 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006135 if (encoder->pre_enable)
6136 encoder->pre_enable(encoder);
6137
Daniel Vetterf6736a12013-06-05 13:34:30 +02006138 i9xx_enable_pll(intel_crtc);
6139
Jesse Barnes2dd24552013-04-25 12:55:01 -07006140 i9xx_pfit_enable(intel_crtc);
6141
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006142 intel_crtc_load_lut(crtc);
6143
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006144 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006145 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006146
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006147 assert_vblank_disabled(crtc);
6148 drm_crtc_vblank_on(crtc);
6149
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006150 for_each_encoder_on_crtc(dev, crtc, encoder)
6151 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006152}
6153
Daniel Vetter87476d62013-04-11 16:29:06 +02006154static void i9xx_pfit_disable(struct intel_crtc *crtc)
6155{
6156 struct drm_device *dev = crtc->base.dev;
6157 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006158
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006159 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006160 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006161
6162 assert_pipe_disabled(dev_priv, crtc->pipe);
6163
Daniel Vetter328d8e82013-05-08 10:36:31 +02006164 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6165 I915_READ(PFIT_CONTROL));
6166 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006167}
6168
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006169static void i9xx_crtc_disable(struct drm_crtc *crtc)
6170{
6171 struct drm_device *dev = crtc->dev;
6172 struct drm_i915_private *dev_priv = dev->dev_private;
6173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006174 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006175 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006176
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006177 /*
6178 * On gen2 planes are double buffered but the pipe isn't, so we must
6179 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006180 * We also need to wait on all gmch platforms because of the
6181 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006182 */
Imre Deak564ed192014-06-13 14:54:21 +03006183 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006184
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006185 for_each_encoder_on_crtc(dev, crtc, encoder)
6186 encoder->disable(encoder);
6187
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006188 drm_crtc_vblank_off(crtc);
6189 assert_vblank_disabled(crtc);
6190
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006191 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006192
Daniel Vetter87476d62013-04-11 16:29:06 +02006193 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006194
Jesse Barnes89b667f2013-04-18 14:51:36 -07006195 for_each_encoder_on_crtc(dev, crtc, encoder)
6196 if (encoder->post_disable)
6197 encoder->post_disable(encoder);
6198
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006199 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006200 if (IS_CHERRYVIEW(dev))
6201 chv_disable_pll(dev_priv, pipe);
6202 else if (IS_VALLEYVIEW(dev))
6203 vlv_disable_pll(dev_priv, pipe);
6204 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006205 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006206 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006207
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006208 for_each_encoder_on_crtc(dev, crtc, encoder)
6209 if (encoder->post_pll_disable)
6210 encoder->post_pll_disable(encoder);
6211
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006212 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006213 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006214}
6215
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006216static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006217{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006219 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006220 enum intel_display_power_domain domain;
6221 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006222
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006223 if (!intel_crtc->active)
6224 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006225
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006226 if (to_intel_plane_state(crtc->primary->state)->visible) {
6227 intel_crtc_wait_for_pending_flips(crtc);
6228 intel_pre_disable_primary(crtc);
6229 }
6230
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006231 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006232 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006233 intel_crtc->active = false;
6234 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006235 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006236
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006237 domains = intel_crtc->enabled_power_domains;
6238 for_each_power_domain(domain, domains)
6239 intel_display_power_put(dev_priv, domain);
6240 intel_crtc->enabled_power_domains = 0;
6241}
6242
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006243/*
6244 * turn all crtc's off, but do not adjust state
6245 * This has to be paired with a call to intel_modeset_setup_hw_state.
6246 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006247int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006248{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006249 struct drm_mode_config *config = &dev->mode_config;
6250 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6251 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006252 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006253 unsigned crtc_mask = 0;
6254 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006255
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006256 if (WARN_ON(!ctx))
6257 return 0;
6258
6259 lockdep_assert_held(&ctx->ww_ctx);
6260 state = drm_atomic_state_alloc(dev);
6261 if (WARN_ON(!state))
6262 return -ENOMEM;
6263
6264 state->acquire_ctx = ctx;
6265 state->allow_modeset = true;
6266
6267 for_each_crtc(dev, crtc) {
6268 struct drm_crtc_state *crtc_state =
6269 drm_atomic_get_crtc_state(state, crtc);
6270
6271 ret = PTR_ERR_OR_ZERO(crtc_state);
6272 if (ret)
6273 goto free;
6274
6275 if (!crtc_state->active)
6276 continue;
6277
6278 crtc_state->active = false;
6279 crtc_mask |= 1 << drm_crtc_index(crtc);
6280 }
6281
6282 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006283 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006284
6285 if (!ret) {
6286 for_each_crtc(dev, crtc)
6287 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6288 crtc->state->active = true;
6289
6290 return ret;
6291 }
6292 }
6293
6294free:
6295 if (ret)
6296 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6297 drm_atomic_state_free(state);
6298 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006299}
6300
Chris Wilsonea5b2132010-08-04 13:50:23 +01006301void intel_encoder_destroy(struct drm_encoder *encoder)
6302{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006303 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006304
Chris Wilsonea5b2132010-08-04 13:50:23 +01006305 drm_encoder_cleanup(encoder);
6306 kfree(intel_encoder);
6307}
6308
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006309/* Cross check the actual hw state with our own modeset state tracking (and it's
6310 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006311static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006312{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006313 struct drm_crtc *crtc = connector->base.state->crtc;
6314
6315 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6316 connector->base.base.id,
6317 connector->base.name);
6318
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006319 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006320 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006321 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006322
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006323 I915_STATE_WARN(!crtc,
6324 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006325
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006326 if (!crtc)
6327 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006328
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006329 I915_STATE_WARN(!crtc->state->active,
6330 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006331
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006332 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006333 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006334
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006335 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006336 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006337
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006338 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006339 "attached encoder crtc differs from connector crtc\n");
6340 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006341 I915_STATE_WARN(crtc && crtc->state->active,
6342 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006343 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6344 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006345 }
6346}
6347
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006348int intel_connector_init(struct intel_connector *connector)
6349{
6350 struct drm_connector_state *connector_state;
6351
6352 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6353 if (!connector_state)
6354 return -ENOMEM;
6355
6356 connector->base.state = connector_state;
6357 return 0;
6358}
6359
6360struct intel_connector *intel_connector_alloc(void)
6361{
6362 struct intel_connector *connector;
6363
6364 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6365 if (!connector)
6366 return NULL;
6367
6368 if (intel_connector_init(connector) < 0) {
6369 kfree(connector);
6370 return NULL;
6371 }
6372
6373 return connector;
6374}
6375
Daniel Vetterf0947c32012-07-02 13:10:34 +02006376/* Simple connector->get_hw_state implementation for encoders that support only
6377 * one connector and no cloning and hence the encoder state determines the state
6378 * of the connector. */
6379bool intel_connector_get_hw_state(struct intel_connector *connector)
6380{
Daniel Vetter24929352012-07-02 20:28:59 +02006381 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006382 struct intel_encoder *encoder = connector->encoder;
6383
6384 return encoder->get_hw_state(encoder, &pipe);
6385}
6386
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006387static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006388{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006389 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6390 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006391
6392 return 0;
6393}
6394
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006395static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006396 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006397{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006398 struct drm_atomic_state *state = pipe_config->base.state;
6399 struct intel_crtc *other_crtc;
6400 struct intel_crtc_state *other_crtc_state;
6401
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006402 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6403 pipe_name(pipe), pipe_config->fdi_lanes);
6404 if (pipe_config->fdi_lanes > 4) {
6405 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6406 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006407 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006408 }
6409
Paulo Zanonibafb6552013-11-02 21:07:44 -07006410 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006411 if (pipe_config->fdi_lanes > 2) {
6412 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6413 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006414 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006415 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006416 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006417 }
6418 }
6419
6420 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006421 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006422
6423 /* Ivybridge 3 pipe is really complicated */
6424 switch (pipe) {
6425 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006426 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006427 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006428 if (pipe_config->fdi_lanes <= 2)
6429 return 0;
6430
6431 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6432 other_crtc_state =
6433 intel_atomic_get_crtc_state(state, other_crtc);
6434 if (IS_ERR(other_crtc_state))
6435 return PTR_ERR(other_crtc_state);
6436
6437 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006438 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6439 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006440 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006441 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006442 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006443 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006444 if (pipe_config->fdi_lanes > 2) {
6445 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6446 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006447 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006448 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006449
6450 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6451 other_crtc_state =
6452 intel_atomic_get_crtc_state(state, other_crtc);
6453 if (IS_ERR(other_crtc_state))
6454 return PTR_ERR(other_crtc_state);
6455
6456 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006457 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006458 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006459 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006460 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006461 default:
6462 BUG();
6463 }
6464}
6465
Daniel Vettere29c22c2013-02-21 00:00:16 +01006466#define RETRY 1
6467static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006468 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006469{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006470 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006471 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006472 int lane, link_bw, fdi_dotclock, ret;
6473 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006474
Daniel Vettere29c22c2013-02-21 00:00:16 +01006475retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006476 /* FDI is a binary signal running at ~2.7GHz, encoding
6477 * each output octet as 10 bits. The actual frequency
6478 * is stored as a divider into a 100MHz clock, and the
6479 * mode pixel clock is stored in units of 1KHz.
6480 * Hence the bw of each lane in terms of the mode signal
6481 * is:
6482 */
6483 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6484
Damien Lespiau241bfc32013-09-25 16:45:37 +01006485 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006486
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006487 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006488 pipe_config->pipe_bpp);
6489
6490 pipe_config->fdi_lanes = lane;
6491
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006492 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006493 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006494
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006495 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6496 intel_crtc->pipe, pipe_config);
6497 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006498 pipe_config->pipe_bpp -= 2*3;
6499 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6500 pipe_config->pipe_bpp);
6501 needs_recompute = true;
6502 pipe_config->bw_constrained = true;
6503
6504 goto retry;
6505 }
6506
6507 if (needs_recompute)
6508 return RETRY;
6509
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006510 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006511}
6512
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006513static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6514 struct intel_crtc_state *pipe_config)
6515{
6516 if (pipe_config->pipe_bpp > 24)
6517 return false;
6518
6519 /* HSW can handle pixel rate up to cdclk? */
6520 if (IS_HASWELL(dev_priv->dev))
6521 return true;
6522
6523 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006524 * We compare against max which means we must take
6525 * the increased cdclk requirement into account when
6526 * calculating the new cdclk.
6527 *
6528 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006529 */
6530 return ilk_pipe_pixel_rate(pipe_config) <=
6531 dev_priv->max_cdclk_freq * 95 / 100;
6532}
6533
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006534static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006535 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006536{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006537 struct drm_device *dev = crtc->base.dev;
6538 struct drm_i915_private *dev_priv = dev->dev_private;
6539
Jani Nikulad330a952014-01-21 11:24:25 +02006540 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006541 hsw_crtc_supports_ips(crtc) &&
6542 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006543}
6544
Daniel Vettera43f6e02013-06-07 23:10:32 +02006545static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006546 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006547{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006548 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006549 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006550 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006551
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006552 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006553 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006554 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006555
6556 /*
6557 * Enable pixel doubling when the dot clock
6558 * is > 90% of the (display) core speed.
6559 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006560 * GDG double wide on either pipe,
6561 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006562 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006563 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006564 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006565 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006566 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006567 }
6568
Damien Lespiau241bfc32013-09-25 16:45:37 +01006569 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006570 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006571 }
Chris Wilson89749352010-09-12 18:25:19 +01006572
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006573 /*
6574 * Pipe horizontal size must be even in:
6575 * - DVO ganged mode
6576 * - LVDS dual channel mode
6577 * - Double wide pipe
6578 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006579 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006580 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6581 pipe_config->pipe_src_w &= ~1;
6582
Damien Lespiau8693a822013-05-03 18:48:11 +01006583 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6584 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006585 */
6586 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006587 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006588 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006589
Damien Lespiauf5adf942013-06-24 18:29:34 +01006590 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006591 hsw_compute_ips_config(crtc, pipe_config);
6592
Daniel Vetter877d48d2013-04-19 11:24:43 +02006593 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006594 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006595
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006596 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006597}
6598
Ville Syrjälä1652d192015-03-31 14:12:01 +03006599static int skylake_get_display_clock_speed(struct drm_device *dev)
6600{
6601 struct drm_i915_private *dev_priv = to_i915(dev);
6602 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6603 uint32_t cdctl = I915_READ(CDCLK_CTL);
6604 uint32_t linkrate;
6605
Damien Lespiau414355a2015-06-04 18:21:31 +01006606 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006607 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006608
6609 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6610 return 540000;
6611
6612 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006613 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006614
Damien Lespiau71cd8422015-04-30 16:39:17 +01006615 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6616 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006617 /* vco 8640 */
6618 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6619 case CDCLK_FREQ_450_432:
6620 return 432000;
6621 case CDCLK_FREQ_337_308:
6622 return 308570;
6623 case CDCLK_FREQ_675_617:
6624 return 617140;
6625 default:
6626 WARN(1, "Unknown cd freq selection\n");
6627 }
6628 } else {
6629 /* vco 8100 */
6630 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6631 case CDCLK_FREQ_450_432:
6632 return 450000;
6633 case CDCLK_FREQ_337_308:
6634 return 337500;
6635 case CDCLK_FREQ_675_617:
6636 return 675000;
6637 default:
6638 WARN(1, "Unknown cd freq selection\n");
6639 }
6640 }
6641
6642 /* error case, do as if DPLL0 isn't enabled */
6643 return 24000;
6644}
6645
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006646static int broxton_get_display_clock_speed(struct drm_device *dev)
6647{
6648 struct drm_i915_private *dev_priv = to_i915(dev);
6649 uint32_t cdctl = I915_READ(CDCLK_CTL);
6650 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6651 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6652 int cdclk;
6653
6654 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6655 return 19200;
6656
6657 cdclk = 19200 * pll_ratio / 2;
6658
6659 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6660 case BXT_CDCLK_CD2X_DIV_SEL_1:
6661 return cdclk; /* 576MHz or 624MHz */
6662 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6663 return cdclk * 2 / 3; /* 384MHz */
6664 case BXT_CDCLK_CD2X_DIV_SEL_2:
6665 return cdclk / 2; /* 288MHz */
6666 case BXT_CDCLK_CD2X_DIV_SEL_4:
6667 return cdclk / 4; /* 144MHz */
6668 }
6669
6670 /* error case, do as if DE PLL isn't enabled */
6671 return 19200;
6672}
6673
Ville Syrjälä1652d192015-03-31 14:12:01 +03006674static int broadwell_get_display_clock_speed(struct drm_device *dev)
6675{
6676 struct drm_i915_private *dev_priv = dev->dev_private;
6677 uint32_t lcpll = I915_READ(LCPLL_CTL);
6678 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6679
6680 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6681 return 800000;
6682 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6683 return 450000;
6684 else if (freq == LCPLL_CLK_FREQ_450)
6685 return 450000;
6686 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6687 return 540000;
6688 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6689 return 337500;
6690 else
6691 return 675000;
6692}
6693
6694static int haswell_get_display_clock_speed(struct drm_device *dev)
6695{
6696 struct drm_i915_private *dev_priv = dev->dev_private;
6697 uint32_t lcpll = I915_READ(LCPLL_CTL);
6698 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6699
6700 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6701 return 800000;
6702 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6703 return 450000;
6704 else if (freq == LCPLL_CLK_FREQ_450)
6705 return 450000;
6706 else if (IS_HSW_ULT(dev))
6707 return 337500;
6708 else
6709 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006710}
6711
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006712static int valleyview_get_display_clock_speed(struct drm_device *dev)
6713{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006714 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6715 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006716}
6717
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006718static int ilk_get_display_clock_speed(struct drm_device *dev)
6719{
6720 return 450000;
6721}
6722
Jesse Barnese70236a2009-09-21 10:42:27 -07006723static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006724{
Jesse Barnese70236a2009-09-21 10:42:27 -07006725 return 400000;
6726}
Jesse Barnes79e53942008-11-07 14:24:08 -08006727
Jesse Barnese70236a2009-09-21 10:42:27 -07006728static int i915_get_display_clock_speed(struct drm_device *dev)
6729{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006730 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006731}
Jesse Barnes79e53942008-11-07 14:24:08 -08006732
Jesse Barnese70236a2009-09-21 10:42:27 -07006733static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6734{
6735 return 200000;
6736}
Jesse Barnes79e53942008-11-07 14:24:08 -08006737
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006738static int pnv_get_display_clock_speed(struct drm_device *dev)
6739{
6740 u16 gcfgc = 0;
6741
6742 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6743
6744 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6745 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006746 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006747 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006748 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006749 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006750 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006751 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6752 return 200000;
6753 default:
6754 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6755 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006756 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006757 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006758 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006759 }
6760}
6761
Jesse Barnese70236a2009-09-21 10:42:27 -07006762static int i915gm_get_display_clock_speed(struct drm_device *dev)
6763{
6764 u16 gcfgc = 0;
6765
6766 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6767
6768 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006769 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006770 else {
6771 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6772 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006773 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006774 default:
6775 case GC_DISPLAY_CLOCK_190_200_MHZ:
6776 return 190000;
6777 }
6778 }
6779}
Jesse Barnes79e53942008-11-07 14:24:08 -08006780
Jesse Barnese70236a2009-09-21 10:42:27 -07006781static int i865_get_display_clock_speed(struct drm_device *dev)
6782{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006783 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006784}
6785
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006786static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006787{
6788 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006789
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006790 /*
6791 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6792 * encoding is different :(
6793 * FIXME is this the right way to detect 852GM/852GMV?
6794 */
6795 if (dev->pdev->revision == 0x1)
6796 return 133333;
6797
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006798 pci_bus_read_config_word(dev->pdev->bus,
6799 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6800
Jesse Barnese70236a2009-09-21 10:42:27 -07006801 /* Assume that the hardware is in the high speed state. This
6802 * should be the default.
6803 */
6804 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6805 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006806 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006807 case GC_CLOCK_100_200:
6808 return 200000;
6809 case GC_CLOCK_166_250:
6810 return 250000;
6811 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006812 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006813 case GC_CLOCK_133_266:
6814 case GC_CLOCK_133_266_2:
6815 case GC_CLOCK_166_266:
6816 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006817 }
6818
6819 /* Shouldn't happen */
6820 return 0;
6821}
6822
6823static int i830_get_display_clock_speed(struct drm_device *dev)
6824{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006825 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006826}
6827
Ville Syrjälä34edce22015-05-22 11:22:33 +03006828static unsigned int intel_hpll_vco(struct drm_device *dev)
6829{
6830 struct drm_i915_private *dev_priv = dev->dev_private;
6831 static const unsigned int blb_vco[8] = {
6832 [0] = 3200000,
6833 [1] = 4000000,
6834 [2] = 5333333,
6835 [3] = 4800000,
6836 [4] = 6400000,
6837 };
6838 static const unsigned int pnv_vco[8] = {
6839 [0] = 3200000,
6840 [1] = 4000000,
6841 [2] = 5333333,
6842 [3] = 4800000,
6843 [4] = 2666667,
6844 };
6845 static const unsigned int cl_vco[8] = {
6846 [0] = 3200000,
6847 [1] = 4000000,
6848 [2] = 5333333,
6849 [3] = 6400000,
6850 [4] = 3333333,
6851 [5] = 3566667,
6852 [6] = 4266667,
6853 };
6854 static const unsigned int elk_vco[8] = {
6855 [0] = 3200000,
6856 [1] = 4000000,
6857 [2] = 5333333,
6858 [3] = 4800000,
6859 };
6860 static const unsigned int ctg_vco[8] = {
6861 [0] = 3200000,
6862 [1] = 4000000,
6863 [2] = 5333333,
6864 [3] = 6400000,
6865 [4] = 2666667,
6866 [5] = 4266667,
6867 };
6868 const unsigned int *vco_table;
6869 unsigned int vco;
6870 uint8_t tmp = 0;
6871
6872 /* FIXME other chipsets? */
6873 if (IS_GM45(dev))
6874 vco_table = ctg_vco;
6875 else if (IS_G4X(dev))
6876 vco_table = elk_vco;
6877 else if (IS_CRESTLINE(dev))
6878 vco_table = cl_vco;
6879 else if (IS_PINEVIEW(dev))
6880 vco_table = pnv_vco;
6881 else if (IS_G33(dev))
6882 vco_table = blb_vco;
6883 else
6884 return 0;
6885
6886 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6887
6888 vco = vco_table[tmp & 0x7];
6889 if (vco == 0)
6890 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6891 else
6892 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6893
6894 return vco;
6895}
6896
6897static int gm45_get_display_clock_speed(struct drm_device *dev)
6898{
6899 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6900 uint16_t tmp = 0;
6901
6902 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6903
6904 cdclk_sel = (tmp >> 12) & 0x1;
6905
6906 switch (vco) {
6907 case 2666667:
6908 case 4000000:
6909 case 5333333:
6910 return cdclk_sel ? 333333 : 222222;
6911 case 3200000:
6912 return cdclk_sel ? 320000 : 228571;
6913 default:
6914 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6915 return 222222;
6916 }
6917}
6918
6919static int i965gm_get_display_clock_speed(struct drm_device *dev)
6920{
6921 static const uint8_t div_3200[] = { 16, 10, 8 };
6922 static const uint8_t div_4000[] = { 20, 12, 10 };
6923 static const uint8_t div_5333[] = { 24, 16, 14 };
6924 const uint8_t *div_table;
6925 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6926 uint16_t tmp = 0;
6927
6928 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6929
6930 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6931
6932 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6933 goto fail;
6934
6935 switch (vco) {
6936 case 3200000:
6937 div_table = div_3200;
6938 break;
6939 case 4000000:
6940 div_table = div_4000;
6941 break;
6942 case 5333333:
6943 div_table = div_5333;
6944 break;
6945 default:
6946 goto fail;
6947 }
6948
6949 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6950
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006951fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006952 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6953 return 200000;
6954}
6955
6956static int g33_get_display_clock_speed(struct drm_device *dev)
6957{
6958 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6959 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6960 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6961 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6962 const uint8_t *div_table;
6963 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6964 uint16_t tmp = 0;
6965
6966 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6967
6968 cdclk_sel = (tmp >> 4) & 0x7;
6969
6970 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6971 goto fail;
6972
6973 switch (vco) {
6974 case 3200000:
6975 div_table = div_3200;
6976 break;
6977 case 4000000:
6978 div_table = div_4000;
6979 break;
6980 case 4800000:
6981 div_table = div_4800;
6982 break;
6983 case 5333333:
6984 div_table = div_5333;
6985 break;
6986 default:
6987 goto fail;
6988 }
6989
6990 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6991
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006992fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006993 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6994 return 190476;
6995}
6996
Zhenyu Wang2c072452009-06-05 15:38:42 +08006997static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006998intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006999{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007000 while (*num > DATA_LINK_M_N_MASK ||
7001 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007002 *num >>= 1;
7003 *den >>= 1;
7004 }
7005}
7006
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007007static void compute_m_n(unsigned int m, unsigned int n,
7008 uint32_t *ret_m, uint32_t *ret_n)
7009{
7010 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7011 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7012 intel_reduce_m_n_ratio(ret_m, ret_n);
7013}
7014
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007015void
7016intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7017 int pixel_clock, int link_clock,
7018 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007019{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007020 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007021
7022 compute_m_n(bits_per_pixel * pixel_clock,
7023 link_clock * nlanes * 8,
7024 &m_n->gmch_m, &m_n->gmch_n);
7025
7026 compute_m_n(pixel_clock, link_clock,
7027 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007028}
7029
Chris Wilsona7615032011-01-12 17:04:08 +00007030static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7031{
Jani Nikulad330a952014-01-21 11:24:25 +02007032 if (i915.panel_use_ssc >= 0)
7033 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007034 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007035 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007036}
7037
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007038static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7039 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007040{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007041 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007042 struct drm_i915_private *dev_priv = dev->dev_private;
7043 int refclk;
7044
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007045 WARN_ON(!crtc_state->base.state);
7046
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007047 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007048 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007049 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007050 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007051 refclk = dev_priv->vbt.lvds_ssc_freq;
7052 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007053 } else if (!IS_GEN2(dev)) {
7054 refclk = 96000;
7055 } else {
7056 refclk = 48000;
7057 }
7058
7059 return refclk;
7060}
7061
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007062static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007063{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007064 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007065}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007066
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007067static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7068{
7069 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007070}
7071
Daniel Vetterf47709a2013-03-28 10:42:02 +01007072static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007073 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007074 intel_clock_t *reduced_clock)
7075{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007076 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007077 u32 fp, fp2 = 0;
7078
7079 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007080 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007081 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007082 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007083 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007084 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007085 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007086 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007087 }
7088
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007089 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007090
Daniel Vetterf47709a2013-03-28 10:42:02 +01007091 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007092 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007093 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007094 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007095 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007096 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007097 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007098 }
7099}
7100
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007101static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7102 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007103{
7104 u32 reg_val;
7105
7106 /*
7107 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7108 * and set it to a reasonable value instead.
7109 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007110 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007111 reg_val &= 0xffffff00;
7112 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007113 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007114
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007115 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007116 reg_val &= 0x8cffffff;
7117 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007118 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007119
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007120 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007121 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007122 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007123
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007124 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007125 reg_val &= 0x00ffffff;
7126 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007127 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007128}
7129
Daniel Vetterb5518422013-05-03 11:49:48 +02007130static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7131 struct intel_link_m_n *m_n)
7132{
7133 struct drm_device *dev = crtc->base.dev;
7134 struct drm_i915_private *dev_priv = dev->dev_private;
7135 int pipe = crtc->pipe;
7136
Daniel Vettere3b95f12013-05-03 11:49:49 +02007137 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7138 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7139 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7140 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007141}
7142
7143static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007144 struct intel_link_m_n *m_n,
7145 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007146{
7147 struct drm_device *dev = crtc->base.dev;
7148 struct drm_i915_private *dev_priv = dev->dev_private;
7149 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007150 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007151
7152 if (INTEL_INFO(dev)->gen >= 5) {
7153 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7154 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7155 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7156 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007157 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7158 * for gen < 8) and if DRRS is supported (to make sure the
7159 * registers are not unnecessarily accessed).
7160 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307161 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007162 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007163 I915_WRITE(PIPE_DATA_M2(transcoder),
7164 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7165 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7166 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7167 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7168 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007169 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007170 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7171 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7172 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7173 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007174 }
7175}
7176
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307177void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007178{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307179 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7180
7181 if (m_n == M1_N1) {
7182 dp_m_n = &crtc->config->dp_m_n;
7183 dp_m2_n2 = &crtc->config->dp_m2_n2;
7184 } else if (m_n == M2_N2) {
7185
7186 /*
7187 * M2_N2 registers are not supported. Hence m2_n2 divider value
7188 * needs to be programmed into M1_N1.
7189 */
7190 dp_m_n = &crtc->config->dp_m2_n2;
7191 } else {
7192 DRM_ERROR("Unsupported divider value\n");
7193 return;
7194 }
7195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007196 if (crtc->config->has_pch_encoder)
7197 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007198 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307199 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007200}
7201
Daniel Vetter251ac862015-06-18 10:30:24 +02007202static void vlv_compute_dpll(struct intel_crtc *crtc,
7203 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007204{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007205 u32 dpll, dpll_md;
7206
7207 /*
7208 * Enable DPIO clock input. We should never disable the reference
7209 * clock for pipe B, since VGA hotplug / manual detection depends
7210 * on it.
7211 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007212 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7213 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007214 /* We should never disable this, set it here for state tracking */
7215 if (crtc->pipe == PIPE_B)
7216 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7217 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007218 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007219
Ville Syrjäläd288f652014-10-28 13:20:22 +02007220 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007221 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007222 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007223}
7224
Ville Syrjäläd288f652014-10-28 13:20:22 +02007225static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007226 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007227{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007228 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007229 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007230 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007231 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007232 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007233 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007234
Ville Syrjäläa5805162015-05-26 20:42:30 +03007235 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007236
Ville Syrjäläd288f652014-10-28 13:20:22 +02007237 bestn = pipe_config->dpll.n;
7238 bestm1 = pipe_config->dpll.m1;
7239 bestm2 = pipe_config->dpll.m2;
7240 bestp1 = pipe_config->dpll.p1;
7241 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007242
Jesse Barnes89b667f2013-04-18 14:51:36 -07007243 /* See eDP HDMI DPIO driver vbios notes doc */
7244
7245 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007246 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007247 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007248
7249 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007250 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007251
7252 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007253 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007254 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007255 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007256
7257 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007258 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007259
7260 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007261 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7262 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7263 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007264 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007265
7266 /*
7267 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7268 * but we don't support that).
7269 * Note: don't use the DAC post divider as it seems unstable.
7270 */
7271 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007272 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007273
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007274 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007275 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007276
Jesse Barnes89b667f2013-04-18 14:51:36 -07007277 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007278 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007279 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7280 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007281 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007282 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007283 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007284 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007285 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007286
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007287 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007288 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007289 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007290 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007291 0x0df40000);
7292 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007293 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007294 0x0df70000);
7295 } else { /* HDMI or VGA */
7296 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007297 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007298 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007299 0x0df70000);
7300 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007301 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007302 0x0df40000);
7303 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007304
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007305 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007306 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007307 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7308 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007309 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007310 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007311
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007312 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007313 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007314}
7315
Daniel Vetter251ac862015-06-18 10:30:24 +02007316static void chv_compute_dpll(struct intel_crtc *crtc,
7317 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007318{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007319 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7320 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007321 DPLL_VCO_ENABLE;
7322 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007323 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007324
Ville Syrjäläd288f652014-10-28 13:20:22 +02007325 pipe_config->dpll_hw_state.dpll_md =
7326 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007327}
7328
Ville Syrjäläd288f652014-10-28 13:20:22 +02007329static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007330 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007331{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007332 struct drm_device *dev = crtc->base.dev;
7333 struct drm_i915_private *dev_priv = dev->dev_private;
7334 int pipe = crtc->pipe;
7335 int dpll_reg = DPLL(crtc->pipe);
7336 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307337 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007338 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307339 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307340 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007341
Ville Syrjäläd288f652014-10-28 13:20:22 +02007342 bestn = pipe_config->dpll.n;
7343 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7344 bestm1 = pipe_config->dpll.m1;
7345 bestm2 = pipe_config->dpll.m2 >> 22;
7346 bestp1 = pipe_config->dpll.p1;
7347 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307348 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307349 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307350 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007351
7352 /*
7353 * Enable Refclk and SSC
7354 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007355 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007356 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007357
Ville Syrjäläa5805162015-05-26 20:42:30 +03007358 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007359
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007360 /* p1 and p2 divider */
7361 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7362 5 << DPIO_CHV_S1_DIV_SHIFT |
7363 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7364 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7365 1 << DPIO_CHV_K_DIV_SHIFT);
7366
7367 /* Feedback post-divider - m2 */
7368 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7369
7370 /* Feedback refclk divider - n and m1 */
7371 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7372 DPIO_CHV_M1_DIV_BY_2 |
7373 1 << DPIO_CHV_N_DIV_SHIFT);
7374
7375 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007376 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007377
7378 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307379 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7380 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7381 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7382 if (bestm2_frac)
7383 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7384 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007385
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307386 /* Program digital lock detect threshold */
7387 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7388 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7389 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7390 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7391 if (!bestm2_frac)
7392 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7393 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7394
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007395 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307396 if (vco == 5400000) {
7397 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7398 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7399 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7400 tribuf_calcntr = 0x9;
7401 } else if (vco <= 6200000) {
7402 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7403 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7404 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7405 tribuf_calcntr = 0x9;
7406 } else if (vco <= 6480000) {
7407 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7408 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7409 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7410 tribuf_calcntr = 0x8;
7411 } else {
7412 /* Not supported. Apply the same limits as in the max case */
7413 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7414 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7415 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7416 tribuf_calcntr = 0;
7417 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007418 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7419
Ville Syrjälä968040b2015-03-11 22:52:08 +02007420 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307421 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7422 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7423 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7424
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007425 /* AFC Recal */
7426 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7427 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7428 DPIO_AFC_RECAL);
7429
Ville Syrjäläa5805162015-05-26 20:42:30 +03007430 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007431}
7432
Ville Syrjäläd288f652014-10-28 13:20:22 +02007433/**
7434 * vlv_force_pll_on - forcibly enable just the PLL
7435 * @dev_priv: i915 private structure
7436 * @pipe: pipe PLL to enable
7437 * @dpll: PLL configuration
7438 *
7439 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7440 * in cases where we need the PLL enabled even when @pipe is not going to
7441 * be enabled.
7442 */
7443void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7444 const struct dpll *dpll)
7445{
7446 struct intel_crtc *crtc =
7447 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007448 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007449 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007450 .pixel_multiplier = 1,
7451 .dpll = *dpll,
7452 };
7453
7454 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007455 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007456 chv_prepare_pll(crtc, &pipe_config);
7457 chv_enable_pll(crtc, &pipe_config);
7458 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007459 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007460 vlv_prepare_pll(crtc, &pipe_config);
7461 vlv_enable_pll(crtc, &pipe_config);
7462 }
7463}
7464
7465/**
7466 * vlv_force_pll_off - forcibly disable just the PLL
7467 * @dev_priv: i915 private structure
7468 * @pipe: pipe PLL to disable
7469 *
7470 * Disable the PLL for @pipe. To be used in cases where we need
7471 * the PLL enabled even when @pipe is not going to be enabled.
7472 */
7473void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7474{
7475 if (IS_CHERRYVIEW(dev))
7476 chv_disable_pll(to_i915(dev), pipe);
7477 else
7478 vlv_disable_pll(to_i915(dev), pipe);
7479}
7480
Daniel Vetter251ac862015-06-18 10:30:24 +02007481static void i9xx_compute_dpll(struct intel_crtc *crtc,
7482 struct intel_crtc_state *crtc_state,
7483 intel_clock_t *reduced_clock,
7484 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007485{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007486 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007487 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007488 u32 dpll;
7489 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007490 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007491
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007492 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307493
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007494 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7495 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007496
7497 dpll = DPLL_VGA_MODE_DIS;
7498
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007499 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007500 dpll |= DPLLB_MODE_LVDS;
7501 else
7502 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007503
Daniel Vetteref1b4602013-06-01 17:17:04 +02007504 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007505 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007506 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007507 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007508
7509 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007510 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007511
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007512 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007513 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007514
7515 /* compute bitmask from p1 value */
7516 if (IS_PINEVIEW(dev))
7517 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7518 else {
7519 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7520 if (IS_G4X(dev) && reduced_clock)
7521 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7522 }
7523 switch (clock->p2) {
7524 case 5:
7525 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7526 break;
7527 case 7:
7528 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7529 break;
7530 case 10:
7531 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7532 break;
7533 case 14:
7534 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7535 break;
7536 }
7537 if (INTEL_INFO(dev)->gen >= 4)
7538 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7539
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007540 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007541 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007542 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007543 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7544 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7545 else
7546 dpll |= PLL_REF_INPUT_DREFCLK;
7547
7548 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007549 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007550
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007551 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007552 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007553 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007554 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007555 }
7556}
7557
Daniel Vetter251ac862015-06-18 10:30:24 +02007558static void i8xx_compute_dpll(struct intel_crtc *crtc,
7559 struct intel_crtc_state *crtc_state,
7560 intel_clock_t *reduced_clock,
7561 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007562{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007563 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007564 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007565 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007566 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007567
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007568 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307569
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007570 dpll = DPLL_VGA_MODE_DIS;
7571
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007572 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007573 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7574 } else {
7575 if (clock->p1 == 2)
7576 dpll |= PLL_P1_DIVIDE_BY_TWO;
7577 else
7578 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7579 if (clock->p2 == 4)
7580 dpll |= PLL_P2_DIVIDE_BY_4;
7581 }
7582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007583 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007584 dpll |= DPLL_DVO_2X_MODE;
7585
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007586 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7588 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7589 else
7590 dpll |= PLL_REF_INPUT_DREFCLK;
7591
7592 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007593 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007594}
7595
Daniel Vetter8a654f32013-06-01 17:16:22 +02007596static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007597{
7598 struct drm_device *dev = intel_crtc->base.dev;
7599 struct drm_i915_private *dev_priv = dev->dev_private;
7600 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007601 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007602 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007603 uint32_t crtc_vtotal, crtc_vblank_end;
7604 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007605
7606 /* We need to be careful not to changed the adjusted mode, for otherwise
7607 * the hw state checker will get angry at the mismatch. */
7608 crtc_vtotal = adjusted_mode->crtc_vtotal;
7609 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007610
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007611 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007612 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007613 crtc_vtotal -= 1;
7614 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007615
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007616 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007617 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7618 else
7619 vsyncshift = adjusted_mode->crtc_hsync_start -
7620 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007621 if (vsyncshift < 0)
7622 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007623 }
7624
7625 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007626 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007627
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007628 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007629 (adjusted_mode->crtc_hdisplay - 1) |
7630 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007631 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007632 (adjusted_mode->crtc_hblank_start - 1) |
7633 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007634 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007635 (adjusted_mode->crtc_hsync_start - 1) |
7636 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7637
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007638 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007639 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007640 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007641 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007642 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007643 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007644 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007645 (adjusted_mode->crtc_vsync_start - 1) |
7646 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7647
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007648 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7649 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7650 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7651 * bits. */
7652 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7653 (pipe == PIPE_B || pipe == PIPE_C))
7654 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7655
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007656 /* pipesrc controls the size that is scaled from, which should
7657 * always be the user's requested size.
7658 */
7659 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007660 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7661 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007662}
7663
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007664static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007665 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007666{
7667 struct drm_device *dev = crtc->base.dev;
7668 struct drm_i915_private *dev_priv = dev->dev_private;
7669 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7670 uint32_t tmp;
7671
7672 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007673 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7674 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007675 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007676 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7677 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007678 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007679 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7680 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007681
7682 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007683 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7684 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007685 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007686 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7687 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007688 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007689 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7690 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007691
7692 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007693 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7694 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7695 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007696 }
7697
7698 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007699 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7700 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7701
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007702 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7703 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007704}
7705
Daniel Vetterf6a83282014-02-11 15:28:57 -08007706void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007707 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007708{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007709 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7710 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7711 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7712 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007713
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007714 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7715 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7716 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7717 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007718
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007719 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007720 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007721
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007722 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7723 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007724
7725 mode->hsync = drm_mode_hsync(mode);
7726 mode->vrefresh = drm_mode_vrefresh(mode);
7727 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007728}
7729
Daniel Vetter84b046f2013-02-19 18:48:54 +01007730static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7731{
7732 struct drm_device *dev = intel_crtc->base.dev;
7733 struct drm_i915_private *dev_priv = dev->dev_private;
7734 uint32_t pipeconf;
7735
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007736 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007737
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007738 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7739 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7740 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007741
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007742 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007743 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007744
Daniel Vetterff9ce462013-04-24 14:57:17 +02007745 /* only g4x and later have fancy bpc/dither controls */
7746 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007747 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007748 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007749 pipeconf |= PIPECONF_DITHER_EN |
7750 PIPECONF_DITHER_TYPE_SP;
7751
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007752 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007753 case 18:
7754 pipeconf |= PIPECONF_6BPC;
7755 break;
7756 case 24:
7757 pipeconf |= PIPECONF_8BPC;
7758 break;
7759 case 30:
7760 pipeconf |= PIPECONF_10BPC;
7761 break;
7762 default:
7763 /* Case prevented by intel_choose_pipe_bpp_dither. */
7764 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007765 }
7766 }
7767
7768 if (HAS_PIPE_CXSR(dev)) {
7769 if (intel_crtc->lowfreq_avail) {
7770 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7771 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7772 } else {
7773 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007774 }
7775 }
7776
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007777 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007778 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007779 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007780 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7781 else
7782 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7783 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007784 pipeconf |= PIPECONF_PROGRESSIVE;
7785
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007786 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007787 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007788
Daniel Vetter84b046f2013-02-19 18:48:54 +01007789 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7790 POSTING_READ(PIPECONF(intel_crtc->pipe));
7791}
7792
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007793static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7794 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007795{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007796 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007797 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007798 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007799 intel_clock_t clock;
7800 bool ok;
7801 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007802 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007803 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007804 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007805 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007806 struct drm_connector_state *connector_state;
7807 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007808
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007809 memset(&crtc_state->dpll_hw_state, 0,
7810 sizeof(crtc_state->dpll_hw_state));
7811
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007812 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007813 if (connector_state->crtc != &crtc->base)
7814 continue;
7815
7816 encoder = to_intel_encoder(connector_state->best_encoder);
7817
Chris Wilson5eddb702010-09-11 13:48:45 +01007818 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007819 case INTEL_OUTPUT_DSI:
7820 is_dsi = true;
7821 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007822 default:
7823 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007824 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007825
Eric Anholtc751ce42010-03-25 11:48:48 -07007826 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007827 }
7828
Jani Nikulaf2335332013-09-13 11:03:09 +03007829 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007830 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007831
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007832 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007833 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007834
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007835 /*
7836 * Returns a set of divisors for the desired target clock with
7837 * the given refclk, or FALSE. The returned values represent
7838 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7839 * 2) / p1 / p2.
7840 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007841 limit = intel_limit(crtc_state, refclk);
7842 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007843 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007844 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007845 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007846 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7847 return -EINVAL;
7848 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007849
Jani Nikulaf2335332013-09-13 11:03:09 +03007850 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007851 crtc_state->dpll.n = clock.n;
7852 crtc_state->dpll.m1 = clock.m1;
7853 crtc_state->dpll.m2 = clock.m2;
7854 crtc_state->dpll.p1 = clock.p1;
7855 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007856 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007857
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007858 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007859 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007860 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007861 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007862 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007863 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007864 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007865 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007866 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007867 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007868 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007869
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007870 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007871}
7872
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007873static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007874 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007875{
7876 struct drm_device *dev = crtc->base.dev;
7877 struct drm_i915_private *dev_priv = dev->dev_private;
7878 uint32_t tmp;
7879
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007880 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7881 return;
7882
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007883 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007884 if (!(tmp & PFIT_ENABLE))
7885 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007886
Daniel Vetter06922822013-07-11 13:35:40 +02007887 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007888 if (INTEL_INFO(dev)->gen < 4) {
7889 if (crtc->pipe != PIPE_B)
7890 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007891 } else {
7892 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7893 return;
7894 }
7895
Daniel Vetter06922822013-07-11 13:35:40 +02007896 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007897 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7898 if (INTEL_INFO(dev)->gen < 5)
7899 pipe_config->gmch_pfit.lvds_border_bits =
7900 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7901}
7902
Jesse Barnesacbec812013-09-20 11:29:32 -07007903static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007904 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007905{
7906 struct drm_device *dev = crtc->base.dev;
7907 struct drm_i915_private *dev_priv = dev->dev_private;
7908 int pipe = pipe_config->cpu_transcoder;
7909 intel_clock_t clock;
7910 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007911 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007912
Shobhit Kumarf573de52014-07-30 20:32:37 +05307913 /* In case of MIPI DPLL will not even be used */
7914 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7915 return;
7916
Ville Syrjäläa5805162015-05-26 20:42:30 +03007917 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007918 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007919 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007920
7921 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7922 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7923 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7924 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7925 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7926
Imre Deakdccbea32015-06-22 23:35:51 +03007927 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007928}
7929
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007930static void
7931i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7932 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007933{
7934 struct drm_device *dev = crtc->base.dev;
7935 struct drm_i915_private *dev_priv = dev->dev_private;
7936 u32 val, base, offset;
7937 int pipe = crtc->pipe, plane = crtc->plane;
7938 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007939 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007940 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007941 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007942
Damien Lespiau42a7b082015-02-05 19:35:13 +00007943 val = I915_READ(DSPCNTR(plane));
7944 if (!(val & DISPLAY_PLANE_ENABLE))
7945 return;
7946
Damien Lespiaud9806c92015-01-21 14:07:19 +00007947 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007948 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007949 DRM_DEBUG_KMS("failed to alloc fb\n");
7950 return;
7951 }
7952
Damien Lespiau1b842c82015-01-21 13:50:54 +00007953 fb = &intel_fb->base;
7954
Daniel Vetter18c52472015-02-10 17:16:09 +00007955 if (INTEL_INFO(dev)->gen >= 4) {
7956 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007957 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007958 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7959 }
7960 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007961
7962 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007963 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007964 fb->pixel_format = fourcc;
7965 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007966
7967 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007968 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007969 offset = I915_READ(DSPTILEOFF(plane));
7970 else
7971 offset = I915_READ(DSPLINOFF(plane));
7972 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7973 } else {
7974 base = I915_READ(DSPADDR(plane));
7975 }
7976 plane_config->base = base;
7977
7978 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007979 fb->width = ((val >> 16) & 0xfff) + 1;
7980 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007981
7982 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007983 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007984
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007985 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007986 fb->pixel_format,
7987 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007988
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007989 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007990
Damien Lespiau2844a922015-01-20 12:51:48 +00007991 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7992 pipe_name(pipe), plane, fb->width, fb->height,
7993 fb->bits_per_pixel, base, fb->pitches[0],
7994 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007995
Damien Lespiau2d140302015-02-05 17:22:18 +00007996 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007997}
7998
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007999static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008000 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008001{
8002 struct drm_device *dev = crtc->base.dev;
8003 struct drm_i915_private *dev_priv = dev->dev_private;
8004 int pipe = pipe_config->cpu_transcoder;
8005 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8006 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008007 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008008 int refclk = 100000;
8009
Ville Syrjäläa5805162015-05-26 20:42:30 +03008010 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008011 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8012 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8013 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8014 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008015 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008016 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008017
8018 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008019 clock.m2 = (pll_dw0 & 0xff) << 22;
8020 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8021 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008022 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8023 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8024 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8025
Imre Deakdccbea32015-06-22 23:35:51 +03008026 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008027}
8028
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008029static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008030 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008031{
8032 struct drm_device *dev = crtc->base.dev;
8033 struct drm_i915_private *dev_priv = dev->dev_private;
8034 uint32_t tmp;
8035
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008036 if (!intel_display_power_is_enabled(dev_priv,
8037 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008038 return false;
8039
Daniel Vettere143a212013-07-04 12:01:15 +02008040 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008041 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008042
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008043 tmp = I915_READ(PIPECONF(crtc->pipe));
8044 if (!(tmp & PIPECONF_ENABLE))
8045 return false;
8046
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008047 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8048 switch (tmp & PIPECONF_BPC_MASK) {
8049 case PIPECONF_6BPC:
8050 pipe_config->pipe_bpp = 18;
8051 break;
8052 case PIPECONF_8BPC:
8053 pipe_config->pipe_bpp = 24;
8054 break;
8055 case PIPECONF_10BPC:
8056 pipe_config->pipe_bpp = 30;
8057 break;
8058 default:
8059 break;
8060 }
8061 }
8062
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008063 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8064 pipe_config->limited_color_range = true;
8065
Ville Syrjälä282740f2013-09-04 18:30:03 +03008066 if (INTEL_INFO(dev)->gen < 4)
8067 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8068
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008069 intel_get_pipe_timings(crtc, pipe_config);
8070
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008071 i9xx_get_pfit_config(crtc, pipe_config);
8072
Daniel Vetter6c49f242013-06-06 12:45:25 +02008073 if (INTEL_INFO(dev)->gen >= 4) {
8074 tmp = I915_READ(DPLL_MD(crtc->pipe));
8075 pipe_config->pixel_multiplier =
8076 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8077 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008078 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008079 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8080 tmp = I915_READ(DPLL(crtc->pipe));
8081 pipe_config->pixel_multiplier =
8082 ((tmp & SDVO_MULTIPLIER_MASK)
8083 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8084 } else {
8085 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8086 * port and will be fixed up in the encoder->get_config
8087 * function. */
8088 pipe_config->pixel_multiplier = 1;
8089 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008090 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8091 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008092 /*
8093 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8094 * on 830. Filter it out here so that we don't
8095 * report errors due to that.
8096 */
8097 if (IS_I830(dev))
8098 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8099
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008100 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8101 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008102 } else {
8103 /* Mask out read-only status bits. */
8104 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8105 DPLL_PORTC_READY_MASK |
8106 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008107 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008108
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008109 if (IS_CHERRYVIEW(dev))
8110 chv_crtc_clock_get(crtc, pipe_config);
8111 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008112 vlv_crtc_clock_get(crtc, pipe_config);
8113 else
8114 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008115
Ville Syrjälä0f646142015-08-26 19:39:18 +03008116 /*
8117 * Normally the dotclock is filled in by the encoder .get_config()
8118 * but in case the pipe is enabled w/o any ports we need a sane
8119 * default.
8120 */
8121 pipe_config->base.adjusted_mode.crtc_clock =
8122 pipe_config->port_clock / pipe_config->pixel_multiplier;
8123
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008124 return true;
8125}
8126
Paulo Zanonidde86e22012-12-01 12:04:25 -02008127static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008128{
8129 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008130 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008131 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008132 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008133 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008134 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008135 bool has_ck505 = false;
8136 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008137
8138 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008139 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008140 switch (encoder->type) {
8141 case INTEL_OUTPUT_LVDS:
8142 has_panel = true;
8143 has_lvds = true;
8144 break;
8145 case INTEL_OUTPUT_EDP:
8146 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008147 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008148 has_cpu_edp = true;
8149 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008150 default:
8151 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008152 }
8153 }
8154
Keith Packard99eb6a02011-09-26 14:29:12 -07008155 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008156 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008157 can_ssc = has_ck505;
8158 } else {
8159 has_ck505 = false;
8160 can_ssc = true;
8161 }
8162
Imre Deak2de69052013-05-08 13:14:04 +03008163 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8164 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008165
8166 /* Ironlake: try to setup display ref clock before DPLL
8167 * enabling. This is only under driver's control after
8168 * PCH B stepping, previous chipset stepping should be
8169 * ignoring this setting.
8170 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008171 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008172
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008173 /* As we must carefully and slowly disable/enable each source in turn,
8174 * compute the final state we want first and check if we need to
8175 * make any changes at all.
8176 */
8177 final = val;
8178 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008179 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008180 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008181 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008182 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8183
8184 final &= ~DREF_SSC_SOURCE_MASK;
8185 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8186 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008187
Keith Packard199e5d72011-09-22 12:01:57 -07008188 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008189 final |= DREF_SSC_SOURCE_ENABLE;
8190
8191 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8192 final |= DREF_SSC1_ENABLE;
8193
8194 if (has_cpu_edp) {
8195 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8196 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8197 else
8198 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8199 } else
8200 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8201 } else {
8202 final |= DREF_SSC_SOURCE_DISABLE;
8203 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8204 }
8205
8206 if (final == val)
8207 return;
8208
8209 /* Always enable nonspread source */
8210 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8211
8212 if (has_ck505)
8213 val |= DREF_NONSPREAD_CK505_ENABLE;
8214 else
8215 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8216
8217 if (has_panel) {
8218 val &= ~DREF_SSC_SOURCE_MASK;
8219 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008220
Keith Packard199e5d72011-09-22 12:01:57 -07008221 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008222 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008223 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008224 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008225 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008226 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008227
8228 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008229 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008230 POSTING_READ(PCH_DREF_CONTROL);
8231 udelay(200);
8232
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008233 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008234
8235 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008236 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008237 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008238 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008239 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008240 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008241 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008242 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008243 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008244
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008245 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008246 POSTING_READ(PCH_DREF_CONTROL);
8247 udelay(200);
8248 } else {
8249 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8250
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008251 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008252
8253 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008254 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008255
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008256 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008257 POSTING_READ(PCH_DREF_CONTROL);
8258 udelay(200);
8259
8260 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008261 val &= ~DREF_SSC_SOURCE_MASK;
8262 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008263
8264 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008265 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008266
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008267 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008268 POSTING_READ(PCH_DREF_CONTROL);
8269 udelay(200);
8270 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008271
8272 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008273}
8274
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008275static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008276{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008277 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008278
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008279 tmp = I915_READ(SOUTH_CHICKEN2);
8280 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8281 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008282
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008283 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8284 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8285 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008286
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008287 tmp = I915_READ(SOUTH_CHICKEN2);
8288 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8289 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008290
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008291 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8292 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8293 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008294}
8295
8296/* WaMPhyProgramming:hsw */
8297static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8298{
8299 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008300
8301 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8302 tmp &= ~(0xFF << 24);
8303 tmp |= (0x12 << 24);
8304 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8305
Paulo Zanonidde86e22012-12-01 12:04:25 -02008306 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8307 tmp |= (1 << 11);
8308 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8309
8310 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8311 tmp |= (1 << 11);
8312 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8313
Paulo Zanonidde86e22012-12-01 12:04:25 -02008314 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8315 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8316 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8317
8318 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8319 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8320 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8321
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008322 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8323 tmp &= ~(7 << 13);
8324 tmp |= (5 << 13);
8325 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008326
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008327 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8328 tmp &= ~(7 << 13);
8329 tmp |= (5 << 13);
8330 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008331
8332 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8333 tmp &= ~0xFF;
8334 tmp |= 0x1C;
8335 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8336
8337 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8338 tmp &= ~0xFF;
8339 tmp |= 0x1C;
8340 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8341
8342 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8343 tmp &= ~(0xFF << 16);
8344 tmp |= (0x1C << 16);
8345 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8346
8347 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8348 tmp &= ~(0xFF << 16);
8349 tmp |= (0x1C << 16);
8350 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8351
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008352 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8353 tmp |= (1 << 27);
8354 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008355
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008356 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8357 tmp |= (1 << 27);
8358 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008359
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008360 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8361 tmp &= ~(0xF << 28);
8362 tmp |= (4 << 28);
8363 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008364
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008365 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8366 tmp &= ~(0xF << 28);
8367 tmp |= (4 << 28);
8368 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008369}
8370
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008371/* Implements 3 different sequences from BSpec chapter "Display iCLK
8372 * Programming" based on the parameters passed:
8373 * - Sequence to enable CLKOUT_DP
8374 * - Sequence to enable CLKOUT_DP without spread
8375 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8376 */
8377static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8378 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008379{
8380 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008381 uint32_t reg, tmp;
8382
8383 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8384 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008385 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008386 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008387
Ville Syrjäläa5805162015-05-26 20:42:30 +03008388 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008389
8390 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8391 tmp &= ~SBI_SSCCTL_DISABLE;
8392 tmp |= SBI_SSCCTL_PATHALT;
8393 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8394
8395 udelay(24);
8396
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008397 if (with_spread) {
8398 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8399 tmp &= ~SBI_SSCCTL_PATHALT;
8400 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008401
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008402 if (with_fdi) {
8403 lpt_reset_fdi_mphy(dev_priv);
8404 lpt_program_fdi_mphy(dev_priv);
8405 }
8406 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008407
Ville Syrjäläc2699522015-08-27 23:55:59 +03008408 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008409 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8410 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8411 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008412
Ville Syrjäläa5805162015-05-26 20:42:30 +03008413 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008414}
8415
Paulo Zanoni47701c32013-07-23 11:19:25 -03008416/* Sequence to disable CLKOUT_DP */
8417static void lpt_disable_clkout_dp(struct drm_device *dev)
8418{
8419 struct drm_i915_private *dev_priv = dev->dev_private;
8420 uint32_t reg, tmp;
8421
Ville Syrjäläa5805162015-05-26 20:42:30 +03008422 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008423
Ville Syrjäläc2699522015-08-27 23:55:59 +03008424 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008425 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8426 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8427 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8428
8429 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8430 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8431 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8432 tmp |= SBI_SSCCTL_PATHALT;
8433 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8434 udelay(32);
8435 }
8436 tmp |= SBI_SSCCTL_DISABLE;
8437 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8438 }
8439
Ville Syrjäläa5805162015-05-26 20:42:30 +03008440 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008441}
8442
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008443static void lpt_init_pch_refclk(struct drm_device *dev)
8444{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008445 struct intel_encoder *encoder;
8446 bool has_vga = false;
8447
Damien Lespiaub2784e12014-08-05 11:29:37 +01008448 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008449 switch (encoder->type) {
8450 case INTEL_OUTPUT_ANALOG:
8451 has_vga = true;
8452 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008453 default:
8454 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008455 }
8456 }
8457
Paulo Zanoni47701c32013-07-23 11:19:25 -03008458 if (has_vga)
8459 lpt_enable_clkout_dp(dev, true, true);
8460 else
8461 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008462}
8463
Paulo Zanonidde86e22012-12-01 12:04:25 -02008464/*
8465 * Initialize reference clocks when the driver loads
8466 */
8467void intel_init_pch_refclk(struct drm_device *dev)
8468{
8469 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8470 ironlake_init_pch_refclk(dev);
8471 else if (HAS_PCH_LPT(dev))
8472 lpt_init_pch_refclk(dev);
8473}
8474
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008475static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008476{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008477 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008478 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008479 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008480 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008481 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008482 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008483 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008484 bool is_lvds = false;
8485
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008486 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008487 if (connector_state->crtc != crtc_state->base.crtc)
8488 continue;
8489
8490 encoder = to_intel_encoder(connector_state->best_encoder);
8491
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008492 switch (encoder->type) {
8493 case INTEL_OUTPUT_LVDS:
8494 is_lvds = true;
8495 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008496 default:
8497 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008498 }
8499 num_connectors++;
8500 }
8501
8502 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008503 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008504 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008505 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008506 }
8507
8508 return 120000;
8509}
8510
Daniel Vetter6ff93602013-04-19 11:24:36 +02008511static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008512{
8513 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8515 int pipe = intel_crtc->pipe;
8516 uint32_t val;
8517
Daniel Vetter78114072013-06-13 00:54:57 +02008518 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008519
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008520 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008521 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008522 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008523 break;
8524 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008525 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008526 break;
8527 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008528 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008529 break;
8530 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008531 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008532 break;
8533 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008534 /* Case prevented by intel_choose_pipe_bpp_dither. */
8535 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008536 }
8537
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008538 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008539 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8540
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008541 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008542 val |= PIPECONF_INTERLACED_ILK;
8543 else
8544 val |= PIPECONF_PROGRESSIVE;
8545
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008546 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008547 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008548
Paulo Zanonic8203562012-09-12 10:06:29 -03008549 I915_WRITE(PIPECONF(pipe), val);
8550 POSTING_READ(PIPECONF(pipe));
8551}
8552
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008553/*
8554 * Set up the pipe CSC unit.
8555 *
8556 * Currently only full range RGB to limited range RGB conversion
8557 * is supported, but eventually this should handle various
8558 * RGB<->YCbCr scenarios as well.
8559 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008560static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008561{
8562 struct drm_device *dev = crtc->dev;
8563 struct drm_i915_private *dev_priv = dev->dev_private;
8564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8565 int pipe = intel_crtc->pipe;
8566 uint16_t coeff = 0x7800; /* 1.0 */
8567
8568 /*
8569 * TODO: Check what kind of values actually come out of the pipe
8570 * with these coeff/postoff values and adjust to get the best
8571 * accuracy. Perhaps we even need to take the bpc value into
8572 * consideration.
8573 */
8574
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008575 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008576 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8577
8578 /*
8579 * GY/GU and RY/RU should be the other way around according
8580 * to BSpec, but reality doesn't agree. Just set them up in
8581 * a way that results in the correct picture.
8582 */
8583 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8584 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8585
8586 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8587 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8588
8589 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8590 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8591
8592 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8593 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8594 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8595
8596 if (INTEL_INFO(dev)->gen > 6) {
8597 uint16_t postoff = 0;
8598
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008599 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008600 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008601
8602 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8603 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8604 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8605
8606 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8607 } else {
8608 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8609
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008610 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008611 mode |= CSC_BLACK_SCREEN_OFFSET;
8612
8613 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8614 }
8615}
8616
Daniel Vetter6ff93602013-04-19 11:24:36 +02008617static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008618{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008619 struct drm_device *dev = crtc->dev;
8620 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008622 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008623 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008624 uint32_t val;
8625
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008626 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008627
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008628 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008629 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8630
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008631 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008632 val |= PIPECONF_INTERLACED_ILK;
8633 else
8634 val |= PIPECONF_PROGRESSIVE;
8635
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008636 I915_WRITE(PIPECONF(cpu_transcoder), val);
8637 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008638
8639 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8640 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008641
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308642 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008643 val = 0;
8644
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008645 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008646 case 18:
8647 val |= PIPEMISC_DITHER_6_BPC;
8648 break;
8649 case 24:
8650 val |= PIPEMISC_DITHER_8_BPC;
8651 break;
8652 case 30:
8653 val |= PIPEMISC_DITHER_10_BPC;
8654 break;
8655 case 36:
8656 val |= PIPEMISC_DITHER_12_BPC;
8657 break;
8658 default:
8659 /* Case prevented by pipe_config_set_bpp. */
8660 BUG();
8661 }
8662
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008663 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008664 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8665
8666 I915_WRITE(PIPEMISC(pipe), val);
8667 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008668}
8669
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008670static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008671 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008672 intel_clock_t *clock,
8673 bool *has_reduced_clock,
8674 intel_clock_t *reduced_clock)
8675{
8676 struct drm_device *dev = crtc->dev;
8677 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008678 int refclk;
8679 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008680 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008681
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008682 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008683
8684 /*
8685 * Returns a set of divisors for the desired target clock with the given
8686 * refclk, or FALSE. The returned values represent the clock equation:
8687 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8688 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008689 limit = intel_limit(crtc_state, refclk);
8690 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008691 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008692 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008693 if (!ret)
8694 return false;
8695
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008696 return true;
8697}
8698
Paulo Zanonid4b19312012-11-29 11:29:32 -02008699int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8700{
8701 /*
8702 * Account for spread spectrum to avoid
8703 * oversubscribing the link. Max center spread
8704 * is 2.5%; use 5% for safety's sake.
8705 */
8706 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008707 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008708}
8709
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008710static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008711{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008712 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008713}
8714
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008715static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008716 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008717 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008718 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008719{
8720 struct drm_crtc *crtc = &intel_crtc->base;
8721 struct drm_device *dev = crtc->dev;
8722 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008723 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008724 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008725 struct drm_connector_state *connector_state;
8726 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008727 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008728 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008729 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008730
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008731 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008732 if (connector_state->crtc != crtc_state->base.crtc)
8733 continue;
8734
8735 encoder = to_intel_encoder(connector_state->best_encoder);
8736
8737 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008738 case INTEL_OUTPUT_LVDS:
8739 is_lvds = true;
8740 break;
8741 case INTEL_OUTPUT_SDVO:
8742 case INTEL_OUTPUT_HDMI:
8743 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008744 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008745 default:
8746 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008747 }
8748
8749 num_connectors++;
8750 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008751
Chris Wilsonc1858122010-12-03 21:35:48 +00008752 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008753 factor = 21;
8754 if (is_lvds) {
8755 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008756 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008757 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008758 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008759 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008760 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008761
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008762 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008763 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008764
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008765 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8766 *fp2 |= FP_CB_TUNE;
8767
Chris Wilson5eddb702010-09-11 13:48:45 +01008768 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008769
Eric Anholta07d6782011-03-30 13:01:08 -07008770 if (is_lvds)
8771 dpll |= DPLLB_MODE_LVDS;
8772 else
8773 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008774
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008775 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008776 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008777
8778 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008779 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008780 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008781 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008782
Eric Anholta07d6782011-03-30 13:01:08 -07008783 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008784 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008785 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008786 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008787
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008788 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008789 case 5:
8790 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8791 break;
8792 case 7:
8793 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8794 break;
8795 case 10:
8796 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8797 break;
8798 case 14:
8799 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8800 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008801 }
8802
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008803 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008804 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008805 else
8806 dpll |= PLL_REF_INPUT_DREFCLK;
8807
Daniel Vetter959e16d2013-06-05 13:34:21 +02008808 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008809}
8810
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008811static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8812 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008813{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008814 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008815 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008816 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008817 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008818 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008819 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008820
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008821 memset(&crtc_state->dpll_hw_state, 0,
8822 sizeof(crtc_state->dpll_hw_state));
8823
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008824 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008825
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008826 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8827 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8828
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008829 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008830 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008831 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008832 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8833 return -EINVAL;
8834 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008835 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008836 if (!crtc_state->clock_set) {
8837 crtc_state->dpll.n = clock.n;
8838 crtc_state->dpll.m1 = clock.m1;
8839 crtc_state->dpll.m2 = clock.m2;
8840 crtc_state->dpll.p1 = clock.p1;
8841 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008842 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008843
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008844 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008845 if (crtc_state->has_pch_encoder) {
8846 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008847 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008848 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008849
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008850 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008851 &fp, &reduced_clock,
8852 has_reduced_clock ? &fp2 : NULL);
8853
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008854 crtc_state->dpll_hw_state.dpll = dpll;
8855 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008856 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008857 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008858 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008859 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008860
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008861 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008862 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008863 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008864 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008865 return -EINVAL;
8866 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008867 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008868
Rodrigo Viviab585de2015-03-24 12:40:09 -07008869 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008870 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008871 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008872 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008873
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008874 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008875}
8876
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008877static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8878 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008879{
8880 struct drm_device *dev = crtc->base.dev;
8881 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008882 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008883
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008884 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8885 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8886 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8887 & ~TU_SIZE_MASK;
8888 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8889 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8890 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8891}
8892
8893static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8894 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008895 struct intel_link_m_n *m_n,
8896 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008897{
8898 struct drm_device *dev = crtc->base.dev;
8899 struct drm_i915_private *dev_priv = dev->dev_private;
8900 enum pipe pipe = crtc->pipe;
8901
8902 if (INTEL_INFO(dev)->gen >= 5) {
8903 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8904 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8905 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8906 & ~TU_SIZE_MASK;
8907 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8908 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8909 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008910 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8911 * gen < 8) and if DRRS is supported (to make sure the
8912 * registers are not unnecessarily read).
8913 */
8914 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008915 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008916 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8917 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8918 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8919 & ~TU_SIZE_MASK;
8920 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8921 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8922 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8923 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008924 } else {
8925 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8926 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8927 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8928 & ~TU_SIZE_MASK;
8929 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8930 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8931 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8932 }
8933}
8934
8935void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008936 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008937{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008938 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008939 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8940 else
8941 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008942 &pipe_config->dp_m_n,
8943 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008944}
8945
Daniel Vetter72419202013-04-04 13:28:53 +02008946static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008947 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008948{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008949 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008950 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008951}
8952
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008953static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008954 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008955{
8956 struct drm_device *dev = crtc->base.dev;
8957 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008958 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8959 uint32_t ps_ctrl = 0;
8960 int id = -1;
8961 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008962
Chandra Kondurua1b22782015-04-07 15:28:45 -07008963 /* find scaler attached to this pipe */
8964 for (i = 0; i < crtc->num_scalers; i++) {
8965 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8966 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8967 id = i;
8968 pipe_config->pch_pfit.enabled = true;
8969 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8970 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8971 break;
8972 }
8973 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008974
Chandra Kondurua1b22782015-04-07 15:28:45 -07008975 scaler_state->scaler_id = id;
8976 if (id >= 0) {
8977 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8978 } else {
8979 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008980 }
8981}
8982
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008983static void
8984skylake_get_initial_plane_config(struct intel_crtc *crtc,
8985 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008986{
8987 struct drm_device *dev = crtc->base.dev;
8988 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008989 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008990 int pipe = crtc->pipe;
8991 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008992 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008993 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008994 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008995
Damien Lespiaud9806c92015-01-21 14:07:19 +00008996 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008997 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008998 DRM_DEBUG_KMS("failed to alloc fb\n");
8999 return;
9000 }
9001
Damien Lespiau1b842c82015-01-21 13:50:54 +00009002 fb = &intel_fb->base;
9003
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009004 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009005 if (!(val & PLANE_CTL_ENABLE))
9006 goto error;
9007
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009008 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9009 fourcc = skl_format_to_fourcc(pixel_format,
9010 val & PLANE_CTL_ORDER_RGBX,
9011 val & PLANE_CTL_ALPHA_MASK);
9012 fb->pixel_format = fourcc;
9013 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9014
Damien Lespiau40f46282015-02-27 11:15:21 +00009015 tiling = val & PLANE_CTL_TILED_MASK;
9016 switch (tiling) {
9017 case PLANE_CTL_TILED_LINEAR:
9018 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9019 break;
9020 case PLANE_CTL_TILED_X:
9021 plane_config->tiling = I915_TILING_X;
9022 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9023 break;
9024 case PLANE_CTL_TILED_Y:
9025 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9026 break;
9027 case PLANE_CTL_TILED_YF:
9028 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9029 break;
9030 default:
9031 MISSING_CASE(tiling);
9032 goto error;
9033 }
9034
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009035 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9036 plane_config->base = base;
9037
9038 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9039
9040 val = I915_READ(PLANE_SIZE(pipe, 0));
9041 fb->height = ((val >> 16) & 0xfff) + 1;
9042 fb->width = ((val >> 0) & 0x1fff) + 1;
9043
9044 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009045 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9046 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009047 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9048
9049 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009050 fb->pixel_format,
9051 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009052
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009053 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009054
9055 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9056 pipe_name(pipe), fb->width, fb->height,
9057 fb->bits_per_pixel, base, fb->pitches[0],
9058 plane_config->size);
9059
Damien Lespiau2d140302015-02-05 17:22:18 +00009060 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009061 return;
9062
9063error:
9064 kfree(fb);
9065}
9066
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009067static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009068 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009069{
9070 struct drm_device *dev = crtc->base.dev;
9071 struct drm_i915_private *dev_priv = dev->dev_private;
9072 uint32_t tmp;
9073
9074 tmp = I915_READ(PF_CTL(crtc->pipe));
9075
9076 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009077 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009078 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9079 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009080
9081 /* We currently do not free assignements of panel fitters on
9082 * ivb/hsw (since we don't use the higher upscaling modes which
9083 * differentiates them) so just WARN about this case for now. */
9084 if (IS_GEN7(dev)) {
9085 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9086 PF_PIPE_SEL_IVB(crtc->pipe));
9087 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009088 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009089}
9090
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009091static void
9092ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9093 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009094{
9095 struct drm_device *dev = crtc->base.dev;
9096 struct drm_i915_private *dev_priv = dev->dev_private;
9097 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009098 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009099 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009100 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009101 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009102 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009103
Damien Lespiau42a7b082015-02-05 19:35:13 +00009104 val = I915_READ(DSPCNTR(pipe));
9105 if (!(val & DISPLAY_PLANE_ENABLE))
9106 return;
9107
Damien Lespiaud9806c92015-01-21 14:07:19 +00009108 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009109 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009110 DRM_DEBUG_KMS("failed to alloc fb\n");
9111 return;
9112 }
9113
Damien Lespiau1b842c82015-01-21 13:50:54 +00009114 fb = &intel_fb->base;
9115
Daniel Vetter18c52472015-02-10 17:16:09 +00009116 if (INTEL_INFO(dev)->gen >= 4) {
9117 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009118 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009119 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9120 }
9121 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009122
9123 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009124 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009125 fb->pixel_format = fourcc;
9126 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009127
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009128 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009129 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009130 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009131 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009132 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009133 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009134 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009135 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009136 }
9137 plane_config->base = base;
9138
9139 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009140 fb->width = ((val >> 16) & 0xfff) + 1;
9141 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009142
9143 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009144 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009145
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009146 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009147 fb->pixel_format,
9148 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009149
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009150 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009151
Damien Lespiau2844a922015-01-20 12:51:48 +00009152 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9153 pipe_name(pipe), fb->width, fb->height,
9154 fb->bits_per_pixel, base, fb->pitches[0],
9155 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009156
Damien Lespiau2d140302015-02-05 17:22:18 +00009157 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009158}
9159
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009160static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009161 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009162{
9163 struct drm_device *dev = crtc->base.dev;
9164 struct drm_i915_private *dev_priv = dev->dev_private;
9165 uint32_t tmp;
9166
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009167 if (!intel_display_power_is_enabled(dev_priv,
9168 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009169 return false;
9170
Daniel Vettere143a212013-07-04 12:01:15 +02009171 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009172 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009173
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009174 tmp = I915_READ(PIPECONF(crtc->pipe));
9175 if (!(tmp & PIPECONF_ENABLE))
9176 return false;
9177
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009178 switch (tmp & PIPECONF_BPC_MASK) {
9179 case PIPECONF_6BPC:
9180 pipe_config->pipe_bpp = 18;
9181 break;
9182 case PIPECONF_8BPC:
9183 pipe_config->pipe_bpp = 24;
9184 break;
9185 case PIPECONF_10BPC:
9186 pipe_config->pipe_bpp = 30;
9187 break;
9188 case PIPECONF_12BPC:
9189 pipe_config->pipe_bpp = 36;
9190 break;
9191 default:
9192 break;
9193 }
9194
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009195 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9196 pipe_config->limited_color_range = true;
9197
Daniel Vetterab9412b2013-05-03 11:49:46 +02009198 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009199 struct intel_shared_dpll *pll;
9200
Daniel Vetter88adfff2013-03-28 10:42:01 +01009201 pipe_config->has_pch_encoder = true;
9202
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009203 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9204 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9205 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009206
9207 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009208
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009209 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009210 pipe_config->shared_dpll =
9211 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009212 } else {
9213 tmp = I915_READ(PCH_DPLL_SEL);
9214 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9215 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9216 else
9217 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9218 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009219
9220 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9221
9222 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9223 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009224
9225 tmp = pipe_config->dpll_hw_state.dpll;
9226 pipe_config->pixel_multiplier =
9227 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9228 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009229
9230 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009231 } else {
9232 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009233 }
9234
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009235 intel_get_pipe_timings(crtc, pipe_config);
9236
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009237 ironlake_get_pfit_config(crtc, pipe_config);
9238
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009239 return true;
9240}
9241
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009242static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9243{
9244 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009245 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009246
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009247 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009248 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009249 pipe_name(crtc->pipe));
9250
Rob Clarke2c719b2014-12-15 13:56:32 -05009251 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9252 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9253 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9254 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9255 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9256 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009257 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009258 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009259 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009260 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009261 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009262 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009263 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009264 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009265 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009266
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009267 /*
9268 * In theory we can still leave IRQs enabled, as long as only the HPD
9269 * interrupts remain enabled. We used to check for that, but since it's
9270 * gen-specific and since we only disable LCPLL after we fully disable
9271 * the interrupts, the check below should be enough.
9272 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009273 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009274}
9275
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009276static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9277{
9278 struct drm_device *dev = dev_priv->dev;
9279
9280 if (IS_HASWELL(dev))
9281 return I915_READ(D_COMP_HSW);
9282 else
9283 return I915_READ(D_COMP_BDW);
9284}
9285
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009286static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9287{
9288 struct drm_device *dev = dev_priv->dev;
9289
9290 if (IS_HASWELL(dev)) {
9291 mutex_lock(&dev_priv->rps.hw_lock);
9292 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9293 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009294 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009295 mutex_unlock(&dev_priv->rps.hw_lock);
9296 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009297 I915_WRITE(D_COMP_BDW, val);
9298 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009299 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009300}
9301
9302/*
9303 * This function implements pieces of two sequences from BSpec:
9304 * - Sequence for display software to disable LCPLL
9305 * - Sequence for display software to allow package C8+
9306 * The steps implemented here are just the steps that actually touch the LCPLL
9307 * register. Callers should take care of disabling all the display engine
9308 * functions, doing the mode unset, fixing interrupts, etc.
9309 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009310static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9311 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009312{
9313 uint32_t val;
9314
9315 assert_can_disable_lcpll(dev_priv);
9316
9317 val = I915_READ(LCPLL_CTL);
9318
9319 if (switch_to_fclk) {
9320 val |= LCPLL_CD_SOURCE_FCLK;
9321 I915_WRITE(LCPLL_CTL, val);
9322
9323 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9324 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9325 DRM_ERROR("Switching to FCLK failed\n");
9326
9327 val = I915_READ(LCPLL_CTL);
9328 }
9329
9330 val |= LCPLL_PLL_DISABLE;
9331 I915_WRITE(LCPLL_CTL, val);
9332 POSTING_READ(LCPLL_CTL);
9333
9334 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9335 DRM_ERROR("LCPLL still locked\n");
9336
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009337 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009338 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009339 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009340 ndelay(100);
9341
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009342 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9343 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009344 DRM_ERROR("D_COMP RCOMP still in progress\n");
9345
9346 if (allow_power_down) {
9347 val = I915_READ(LCPLL_CTL);
9348 val |= LCPLL_POWER_DOWN_ALLOW;
9349 I915_WRITE(LCPLL_CTL, val);
9350 POSTING_READ(LCPLL_CTL);
9351 }
9352}
9353
9354/*
9355 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9356 * source.
9357 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009358static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009359{
9360 uint32_t val;
9361
9362 val = I915_READ(LCPLL_CTL);
9363
9364 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9365 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9366 return;
9367
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009368 /*
9369 * Make sure we're not on PC8 state before disabling PC8, otherwise
9370 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009371 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009372 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009373
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009374 if (val & LCPLL_POWER_DOWN_ALLOW) {
9375 val &= ~LCPLL_POWER_DOWN_ALLOW;
9376 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009377 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009378 }
9379
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009380 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009381 val |= D_COMP_COMP_FORCE;
9382 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009383 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009384
9385 val = I915_READ(LCPLL_CTL);
9386 val &= ~LCPLL_PLL_DISABLE;
9387 I915_WRITE(LCPLL_CTL, val);
9388
9389 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9390 DRM_ERROR("LCPLL not locked yet\n");
9391
9392 if (val & LCPLL_CD_SOURCE_FCLK) {
9393 val = I915_READ(LCPLL_CTL);
9394 val &= ~LCPLL_CD_SOURCE_FCLK;
9395 I915_WRITE(LCPLL_CTL, val);
9396
9397 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9398 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9399 DRM_ERROR("Switching back to LCPLL failed\n");
9400 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009401
Mika Kuoppala59bad942015-01-16 11:34:40 +02009402 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009403 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009404}
9405
Paulo Zanoni765dab672014-03-07 20:08:18 -03009406/*
9407 * Package states C8 and deeper are really deep PC states that can only be
9408 * reached when all the devices on the system allow it, so even if the graphics
9409 * device allows PC8+, it doesn't mean the system will actually get to these
9410 * states. Our driver only allows PC8+ when going into runtime PM.
9411 *
9412 * The requirements for PC8+ are that all the outputs are disabled, the power
9413 * well is disabled and most interrupts are disabled, and these are also
9414 * requirements for runtime PM. When these conditions are met, we manually do
9415 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9416 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9417 * hang the machine.
9418 *
9419 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9420 * the state of some registers, so when we come back from PC8+ we need to
9421 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9422 * need to take care of the registers kept by RC6. Notice that this happens even
9423 * if we don't put the device in PCI D3 state (which is what currently happens
9424 * because of the runtime PM support).
9425 *
9426 * For more, read "Display Sequences for Package C8" on the hardware
9427 * documentation.
9428 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009429void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009430{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009431 struct drm_device *dev = dev_priv->dev;
9432 uint32_t val;
9433
Paulo Zanonic67a4702013-08-19 13:18:09 -03009434 DRM_DEBUG_KMS("Enabling package C8+\n");
9435
Ville Syrjäläc2699522015-08-27 23:55:59 +03009436 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009437 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9438 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9439 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9440 }
9441
9442 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009443 hsw_disable_lcpll(dev_priv, true, true);
9444}
9445
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009446void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009447{
9448 struct drm_device *dev = dev_priv->dev;
9449 uint32_t val;
9450
Paulo Zanonic67a4702013-08-19 13:18:09 -03009451 DRM_DEBUG_KMS("Disabling package C8+\n");
9452
9453 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009454 lpt_init_pch_refclk(dev);
9455
Ville Syrjäläc2699522015-08-27 23:55:59 +03009456 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009457 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9458 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9459 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9460 }
9461
9462 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009463}
9464
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009465static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309466{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009467 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009468 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309469
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009470 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309471}
9472
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009473/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009474static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009475{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009476 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009477 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009478 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009479
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009480 for_each_intel_crtc(state->dev, intel_crtc) {
9481 int pixel_rate;
9482
9483 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9484 if (IS_ERR(crtc_state))
9485 return PTR_ERR(crtc_state);
9486
9487 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009488 continue;
9489
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009490 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009491
9492 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009493 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009494 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9495
9496 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9497 }
9498
9499 return max_pixel_rate;
9500}
9501
9502static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9503{
9504 struct drm_i915_private *dev_priv = dev->dev_private;
9505 uint32_t val, data;
9506 int ret;
9507
9508 if (WARN((I915_READ(LCPLL_CTL) &
9509 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9510 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9511 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9512 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9513 "trying to change cdclk frequency with cdclk not enabled\n"))
9514 return;
9515
9516 mutex_lock(&dev_priv->rps.hw_lock);
9517 ret = sandybridge_pcode_write(dev_priv,
9518 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9519 mutex_unlock(&dev_priv->rps.hw_lock);
9520 if (ret) {
9521 DRM_ERROR("failed to inform pcode about cdclk change\n");
9522 return;
9523 }
9524
9525 val = I915_READ(LCPLL_CTL);
9526 val |= LCPLL_CD_SOURCE_FCLK;
9527 I915_WRITE(LCPLL_CTL, val);
9528
9529 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9530 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9531 DRM_ERROR("Switching to FCLK failed\n");
9532
9533 val = I915_READ(LCPLL_CTL);
9534 val &= ~LCPLL_CLK_FREQ_MASK;
9535
9536 switch (cdclk) {
9537 case 450000:
9538 val |= LCPLL_CLK_FREQ_450;
9539 data = 0;
9540 break;
9541 case 540000:
9542 val |= LCPLL_CLK_FREQ_54O_BDW;
9543 data = 1;
9544 break;
9545 case 337500:
9546 val |= LCPLL_CLK_FREQ_337_5_BDW;
9547 data = 2;
9548 break;
9549 case 675000:
9550 val |= LCPLL_CLK_FREQ_675_BDW;
9551 data = 3;
9552 break;
9553 default:
9554 WARN(1, "invalid cdclk frequency\n");
9555 return;
9556 }
9557
9558 I915_WRITE(LCPLL_CTL, val);
9559
9560 val = I915_READ(LCPLL_CTL);
9561 val &= ~LCPLL_CD_SOURCE_FCLK;
9562 I915_WRITE(LCPLL_CTL, val);
9563
9564 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9565 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9566 DRM_ERROR("Switching back to LCPLL failed\n");
9567
9568 mutex_lock(&dev_priv->rps.hw_lock);
9569 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9570 mutex_unlock(&dev_priv->rps.hw_lock);
9571
9572 intel_update_cdclk(dev);
9573
9574 WARN(cdclk != dev_priv->cdclk_freq,
9575 "cdclk requested %d kHz but got %d kHz\n",
9576 cdclk, dev_priv->cdclk_freq);
9577}
9578
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009579static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009580{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009581 struct drm_i915_private *dev_priv = to_i915(state->dev);
9582 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009583 int cdclk;
9584
9585 /*
9586 * FIXME should also account for plane ratio
9587 * once 64bpp pixel formats are supported.
9588 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009589 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009590 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009591 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009592 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009593 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009594 cdclk = 450000;
9595 else
9596 cdclk = 337500;
9597
9598 /*
9599 * FIXME move the cdclk caclulation to
9600 * compute_config() so we can fail gracegully.
9601 */
9602 if (cdclk > dev_priv->max_cdclk_freq) {
9603 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9604 cdclk, dev_priv->max_cdclk_freq);
9605 cdclk = dev_priv->max_cdclk_freq;
9606 }
9607
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009608 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009609
9610 return 0;
9611}
9612
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009613static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009614{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009615 struct drm_device *dev = old_state->dev;
9616 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009617
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009618 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009619}
9620
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009621static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9622 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009623{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009624 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009625 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009626
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009627 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009628
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009629 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009630}
9631
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309632static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9633 enum port port,
9634 struct intel_crtc_state *pipe_config)
9635{
9636 switch (port) {
9637 case PORT_A:
9638 pipe_config->ddi_pll_sel = SKL_DPLL0;
9639 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9640 break;
9641 case PORT_B:
9642 pipe_config->ddi_pll_sel = SKL_DPLL1;
9643 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9644 break;
9645 case PORT_C:
9646 pipe_config->ddi_pll_sel = SKL_DPLL2;
9647 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9648 break;
9649 default:
9650 DRM_ERROR("Incorrect port type\n");
9651 }
9652}
9653
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009654static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9655 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009656 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009657{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009658 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009659
9660 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9661 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9662
9663 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009664 case SKL_DPLL0:
9665 /*
9666 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9667 * of the shared DPLL framework and thus needs to be read out
9668 * separately
9669 */
9670 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9671 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9672 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009673 case SKL_DPLL1:
9674 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9675 break;
9676 case SKL_DPLL2:
9677 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9678 break;
9679 case SKL_DPLL3:
9680 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9681 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009682 }
9683}
9684
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009685static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9686 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009687 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009688{
9689 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9690
9691 switch (pipe_config->ddi_pll_sel) {
9692 case PORT_CLK_SEL_WRPLL1:
9693 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9694 break;
9695 case PORT_CLK_SEL_WRPLL2:
9696 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9697 break;
9698 }
9699}
9700
Daniel Vetter26804af2014-06-25 22:01:55 +03009701static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009702 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009703{
9704 struct drm_device *dev = crtc->base.dev;
9705 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009706 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009707 enum port port;
9708 uint32_t tmp;
9709
9710 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9711
9712 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9713
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009714 if (IS_SKYLAKE(dev))
9715 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309716 else if (IS_BROXTON(dev))
9717 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009718 else
9719 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009720
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009721 if (pipe_config->shared_dpll >= 0) {
9722 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9723
9724 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9725 &pipe_config->dpll_hw_state));
9726 }
9727
Daniel Vetter26804af2014-06-25 22:01:55 +03009728 /*
9729 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9730 * DDI E. So just check whether this pipe is wired to DDI E and whether
9731 * the PCH transcoder is on.
9732 */
Damien Lespiauca370452013-12-03 13:56:24 +00009733 if (INTEL_INFO(dev)->gen < 9 &&
9734 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009735 pipe_config->has_pch_encoder = true;
9736
9737 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9738 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9739 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9740
9741 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9742 }
9743}
9744
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009745static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009746 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009747{
9748 struct drm_device *dev = crtc->base.dev;
9749 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009750 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009751 uint32_t tmp;
9752
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009753 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009754 POWER_DOMAIN_PIPE(crtc->pipe)))
9755 return false;
9756
Daniel Vettere143a212013-07-04 12:01:15 +02009757 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009758 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9759
Daniel Vettereccb1402013-05-22 00:50:22 +02009760 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9761 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9762 enum pipe trans_edp_pipe;
9763 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9764 default:
9765 WARN(1, "unknown pipe linked to edp transcoder\n");
9766 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9767 case TRANS_DDI_EDP_INPUT_A_ON:
9768 trans_edp_pipe = PIPE_A;
9769 break;
9770 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9771 trans_edp_pipe = PIPE_B;
9772 break;
9773 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9774 trans_edp_pipe = PIPE_C;
9775 break;
9776 }
9777
9778 if (trans_edp_pipe == crtc->pipe)
9779 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9780 }
9781
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009782 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009783 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009784 return false;
9785
Daniel Vettereccb1402013-05-22 00:50:22 +02009786 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009787 if (!(tmp & PIPECONF_ENABLE))
9788 return false;
9789
Daniel Vetter26804af2014-06-25 22:01:55 +03009790 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009791
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009792 intel_get_pipe_timings(crtc, pipe_config);
9793
Chandra Kondurua1b22782015-04-07 15:28:45 -07009794 if (INTEL_INFO(dev)->gen >= 9) {
9795 skl_init_scalers(dev, crtc, pipe_config);
9796 }
9797
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009798 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009799
9800 if (INTEL_INFO(dev)->gen >= 9) {
9801 pipe_config->scaler_state.scaler_id = -1;
9802 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9803 }
9804
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009805 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009806 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009807 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009808 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009809 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009810 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009811
Jesse Barnese59150d2014-01-07 13:30:45 -08009812 if (IS_HASWELL(dev))
9813 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9814 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009815
Clint Taylorebb69c92014-09-30 10:30:22 -07009816 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9817 pipe_config->pixel_multiplier =
9818 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9819 } else {
9820 pipe_config->pixel_multiplier = 1;
9821 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009822
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009823 return true;
9824}
9825
Chris Wilson560b85b2010-08-07 11:01:38 +01009826static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9827{
9828 struct drm_device *dev = crtc->dev;
9829 struct drm_i915_private *dev_priv = dev->dev_private;
9830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009831 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009832
Ville Syrjälädc41c152014-08-13 11:57:05 +03009833 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009834 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9835 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009836 unsigned int stride = roundup_pow_of_two(width) * 4;
9837
9838 switch (stride) {
9839 default:
9840 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9841 width, stride);
9842 stride = 256;
9843 /* fallthrough */
9844 case 256:
9845 case 512:
9846 case 1024:
9847 case 2048:
9848 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009849 }
9850
Ville Syrjälädc41c152014-08-13 11:57:05 +03009851 cntl |= CURSOR_ENABLE |
9852 CURSOR_GAMMA_ENABLE |
9853 CURSOR_FORMAT_ARGB |
9854 CURSOR_STRIDE(stride);
9855
9856 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009857 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009858
Ville Syrjälädc41c152014-08-13 11:57:05 +03009859 if (intel_crtc->cursor_cntl != 0 &&
9860 (intel_crtc->cursor_base != base ||
9861 intel_crtc->cursor_size != size ||
9862 intel_crtc->cursor_cntl != cntl)) {
9863 /* On these chipsets we can only modify the base/size/stride
9864 * whilst the cursor is disabled.
9865 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009866 I915_WRITE(CURCNTR(PIPE_A), 0);
9867 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009868 intel_crtc->cursor_cntl = 0;
9869 }
9870
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009871 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009872 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009873 intel_crtc->cursor_base = base;
9874 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009875
9876 if (intel_crtc->cursor_size != size) {
9877 I915_WRITE(CURSIZE, size);
9878 intel_crtc->cursor_size = size;
9879 }
9880
Chris Wilson4b0e3332014-05-30 16:35:26 +03009881 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009882 I915_WRITE(CURCNTR(PIPE_A), cntl);
9883 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009884 intel_crtc->cursor_cntl = cntl;
9885 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009886}
9887
9888static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9889{
9890 struct drm_device *dev = crtc->dev;
9891 struct drm_i915_private *dev_priv = dev->dev_private;
9892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9893 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009894 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009895
Chris Wilson4b0e3332014-05-30 16:35:26 +03009896 cntl = 0;
9897 if (base) {
9898 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009899 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309900 case 64:
9901 cntl |= CURSOR_MODE_64_ARGB_AX;
9902 break;
9903 case 128:
9904 cntl |= CURSOR_MODE_128_ARGB_AX;
9905 break;
9906 case 256:
9907 cntl |= CURSOR_MODE_256_ARGB_AX;
9908 break;
9909 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009910 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309911 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009912 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009913 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009914
Bob Paauwefc6f93b2015-08-31 14:03:30 -07009915 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009916 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009917 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009918
Matt Roper8e7d6882015-01-21 16:35:41 -08009919 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009920 cntl |= CURSOR_ROTATE_180;
9921
Chris Wilson4b0e3332014-05-30 16:35:26 +03009922 if (intel_crtc->cursor_cntl != cntl) {
9923 I915_WRITE(CURCNTR(pipe), cntl);
9924 POSTING_READ(CURCNTR(pipe));
9925 intel_crtc->cursor_cntl = cntl;
9926 }
9927
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009928 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009929 I915_WRITE(CURBASE(pipe), base);
9930 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009931
9932 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009933}
9934
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009935/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009936static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9937 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009938{
9939 struct drm_device *dev = crtc->dev;
9940 struct drm_i915_private *dev_priv = dev->dev_private;
9941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9942 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009943 struct drm_plane_state *cursor_state = crtc->cursor->state;
9944 int x = cursor_state->crtc_x;
9945 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009946 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009947
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009948 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009949 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009950
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009951 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009952 base = 0;
9953
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009954 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009955 base = 0;
9956
9957 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009958 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009959 base = 0;
9960
9961 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9962 x = -x;
9963 }
9964 pos |= x << CURSOR_X_SHIFT;
9965
9966 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009967 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009968 base = 0;
9969
9970 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9971 y = -y;
9972 }
9973 pos |= y << CURSOR_Y_SHIFT;
9974
Chris Wilson4b0e3332014-05-30 16:35:26 +03009975 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009976 return;
9977
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009978 I915_WRITE(CURPOS(pipe), pos);
9979
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009980 /* ILK+ do this automagically */
9981 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009982 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009983 base += (cursor_state->crtc_h *
9984 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009985 }
9986
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009987 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009988 i845_update_cursor(crtc, base);
9989 else
9990 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009991}
9992
Ville Syrjälädc41c152014-08-13 11:57:05 +03009993static bool cursor_size_ok(struct drm_device *dev,
9994 uint32_t width, uint32_t height)
9995{
9996 if (width == 0 || height == 0)
9997 return false;
9998
9999 /*
10000 * 845g/865g are special in that they are only limited by
10001 * the width of their cursors, the height is arbitrary up to
10002 * the precision of the register. Everything else requires
10003 * square cursors, limited to a few power-of-two sizes.
10004 */
10005 if (IS_845G(dev) || IS_I865G(dev)) {
10006 if ((width & 63) != 0)
10007 return false;
10008
10009 if (width > (IS_845G(dev) ? 64 : 512))
10010 return false;
10011
10012 if (height > 1023)
10013 return false;
10014 } else {
10015 switch (width | height) {
10016 case 256:
10017 case 128:
10018 if (IS_GEN2(dev))
10019 return false;
10020 case 64:
10021 break;
10022 default:
10023 return false;
10024 }
10025 }
10026
10027 return true;
10028}
10029
Jesse Barnes79e53942008-11-07 14:24:08 -080010030static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010031 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010032{
James Simmons72034252010-08-03 01:33:19 +010010033 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010035
James Simmons72034252010-08-03 01:33:19 +010010036 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010037 intel_crtc->lut_r[i] = red[i] >> 8;
10038 intel_crtc->lut_g[i] = green[i] >> 8;
10039 intel_crtc->lut_b[i] = blue[i] >> 8;
10040 }
10041
10042 intel_crtc_load_lut(crtc);
10043}
10044
Jesse Barnes79e53942008-11-07 14:24:08 -080010045/* VESA 640x480x72Hz mode to set on the pipe */
10046static struct drm_display_mode load_detect_mode = {
10047 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10048 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10049};
10050
Daniel Vettera8bb6812014-02-10 18:00:39 +010010051struct drm_framebuffer *
10052__intel_framebuffer_create(struct drm_device *dev,
10053 struct drm_mode_fb_cmd2 *mode_cmd,
10054 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010055{
10056 struct intel_framebuffer *intel_fb;
10057 int ret;
10058
10059 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10060 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010061 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010062 return ERR_PTR(-ENOMEM);
10063 }
10064
10065 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010066 if (ret)
10067 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010068
10069 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010070err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010071 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010072 kfree(intel_fb);
10073
10074 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010075}
10076
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010077static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010078intel_framebuffer_create(struct drm_device *dev,
10079 struct drm_mode_fb_cmd2 *mode_cmd,
10080 struct drm_i915_gem_object *obj)
10081{
10082 struct drm_framebuffer *fb;
10083 int ret;
10084
10085 ret = i915_mutex_lock_interruptible(dev);
10086 if (ret)
10087 return ERR_PTR(ret);
10088 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10089 mutex_unlock(&dev->struct_mutex);
10090
10091 return fb;
10092}
10093
Chris Wilsond2dff872011-04-19 08:36:26 +010010094static u32
10095intel_framebuffer_pitch_for_width(int width, int bpp)
10096{
10097 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10098 return ALIGN(pitch, 64);
10099}
10100
10101static u32
10102intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10103{
10104 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010105 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010106}
10107
10108static struct drm_framebuffer *
10109intel_framebuffer_create_for_mode(struct drm_device *dev,
10110 struct drm_display_mode *mode,
10111 int depth, int bpp)
10112{
10113 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010114 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010115
10116 obj = i915_gem_alloc_object(dev,
10117 intel_framebuffer_size_for_mode(mode, bpp));
10118 if (obj == NULL)
10119 return ERR_PTR(-ENOMEM);
10120
10121 mode_cmd.width = mode->hdisplay;
10122 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010123 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10124 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010125 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010126
10127 return intel_framebuffer_create(dev, &mode_cmd, obj);
10128}
10129
10130static struct drm_framebuffer *
10131mode_fits_in_fbdev(struct drm_device *dev,
10132 struct drm_display_mode *mode)
10133{
Daniel Vetter06957262015-08-10 13:34:08 +020010134#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010135 struct drm_i915_private *dev_priv = dev->dev_private;
10136 struct drm_i915_gem_object *obj;
10137 struct drm_framebuffer *fb;
10138
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010139 if (!dev_priv->fbdev)
10140 return NULL;
10141
10142 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010143 return NULL;
10144
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010145 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010146 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010147
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010148 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010149 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10150 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010151 return NULL;
10152
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010153 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010154 return NULL;
10155
10156 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010157#else
10158 return NULL;
10159#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010160}
10161
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010162static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10163 struct drm_crtc *crtc,
10164 struct drm_display_mode *mode,
10165 struct drm_framebuffer *fb,
10166 int x, int y)
10167{
10168 struct drm_plane_state *plane_state;
10169 int hdisplay, vdisplay;
10170 int ret;
10171
10172 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10173 if (IS_ERR(plane_state))
10174 return PTR_ERR(plane_state);
10175
10176 if (mode)
10177 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10178 else
10179 hdisplay = vdisplay = 0;
10180
10181 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10182 if (ret)
10183 return ret;
10184 drm_atomic_set_fb_for_plane(plane_state, fb);
10185 plane_state->crtc_x = 0;
10186 plane_state->crtc_y = 0;
10187 plane_state->crtc_w = hdisplay;
10188 plane_state->crtc_h = vdisplay;
10189 plane_state->src_x = x << 16;
10190 plane_state->src_y = y << 16;
10191 plane_state->src_w = hdisplay << 16;
10192 plane_state->src_h = vdisplay << 16;
10193
10194 return 0;
10195}
10196
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010197bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010198 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010199 struct intel_load_detect_pipe *old,
10200 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010201{
10202 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010203 struct intel_encoder *intel_encoder =
10204 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010205 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010206 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010207 struct drm_crtc *crtc = NULL;
10208 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010209 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010210 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010211 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010212 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010213 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010214 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010215
Chris Wilsond2dff872011-04-19 08:36:26 +010010216 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010217 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010218 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010219
Rob Clark51fd3712013-11-19 12:10:12 -050010220retry:
10221 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10222 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010223 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010224
Jesse Barnes79e53942008-11-07 14:24:08 -080010225 /*
10226 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010227 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010228 * - if the connector already has an assigned crtc, use it (but make
10229 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010230 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010231 * - try to find the first unused crtc that can drive this connector,
10232 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010233 */
10234
10235 /* See if we already have a CRTC for this connector */
10236 if (encoder->crtc) {
10237 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010238
Rob Clark51fd3712013-11-19 12:10:12 -050010239 ret = drm_modeset_lock(&crtc->mutex, ctx);
10240 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010241 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010242 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10243 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010244 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010245
Daniel Vetter24218aa2012-08-12 19:27:11 +020010246 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010247 old->load_detect_temp = false;
10248
10249 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010250 if (connector->dpms != DRM_MODE_DPMS_ON)
10251 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010252
Chris Wilson71731882011-04-19 23:10:58 +010010253 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010254 }
10255
10256 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010257 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010258 i++;
10259 if (!(encoder->possible_crtcs & (1 << i)))
10260 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010261 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010262 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010263
10264 crtc = possible_crtc;
10265 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010266 }
10267
10268 /*
10269 * If we didn't find an unused CRTC, don't use any.
10270 */
10271 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010272 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010273 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010274 }
10275
Rob Clark51fd3712013-11-19 12:10:12 -050010276 ret = drm_modeset_lock(&crtc->mutex, ctx);
10277 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010278 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010279 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10280 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010281 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010282
10283 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010284 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010285 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010286 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010287
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010288 state = drm_atomic_state_alloc(dev);
10289 if (!state)
10290 return false;
10291
10292 state->acquire_ctx = ctx;
10293
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010294 connector_state = drm_atomic_get_connector_state(state, connector);
10295 if (IS_ERR(connector_state)) {
10296 ret = PTR_ERR(connector_state);
10297 goto fail;
10298 }
10299
10300 connector_state->crtc = crtc;
10301 connector_state->best_encoder = &intel_encoder->base;
10302
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010303 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10304 if (IS_ERR(crtc_state)) {
10305 ret = PTR_ERR(crtc_state);
10306 goto fail;
10307 }
10308
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010309 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010310
Chris Wilson64927112011-04-20 07:25:26 +010010311 if (!mode)
10312 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010313
Chris Wilsond2dff872011-04-19 08:36:26 +010010314 /* We need a framebuffer large enough to accommodate all accesses
10315 * that the plane may generate whilst we perform load detection.
10316 * We can not rely on the fbcon either being present (we get called
10317 * during its initialisation to detect all boot displays, or it may
10318 * not even exist) or that it is large enough to satisfy the
10319 * requested mode.
10320 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010321 fb = mode_fits_in_fbdev(dev, mode);
10322 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010323 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010324 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10325 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010326 } else
10327 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010328 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010329 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010330 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010331 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010332
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010333 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10334 if (ret)
10335 goto fail;
10336
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010337 drm_mode_copy(&crtc_state->base.mode, mode);
10338
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010339 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010340 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010341 if (old->release_fb)
10342 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010343 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010344 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010345 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010346
Jesse Barnes79e53942008-11-07 14:24:08 -080010347 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010348 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010349 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010350
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010351fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010352 drm_atomic_state_free(state);
10353 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010354
Rob Clark51fd3712013-11-19 12:10:12 -050010355 if (ret == -EDEADLK) {
10356 drm_modeset_backoff(ctx);
10357 goto retry;
10358 }
10359
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010360 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010361}
10362
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010363void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010364 struct intel_load_detect_pipe *old,
10365 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010366{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010367 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010368 struct intel_encoder *intel_encoder =
10369 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010370 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010371 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010373 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010374 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010375 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010376 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010377
Chris Wilsond2dff872011-04-19 08:36:26 +010010378 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010379 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010380 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010381
Chris Wilson8261b192011-04-19 23:18:09 +010010382 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010383 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010384 if (!state)
10385 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010386
10387 state->acquire_ctx = ctx;
10388
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010389 connector_state = drm_atomic_get_connector_state(state, connector);
10390 if (IS_ERR(connector_state))
10391 goto fail;
10392
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010393 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10394 if (IS_ERR(crtc_state))
10395 goto fail;
10396
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010397 connector_state->best_encoder = NULL;
10398 connector_state->crtc = NULL;
10399
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010400 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010401
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010402 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10403 0, 0);
10404 if (ret)
10405 goto fail;
10406
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010407 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010408 if (ret)
10409 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010410
Daniel Vetter36206362012-12-10 20:42:17 +010010411 if (old->release_fb) {
10412 drm_framebuffer_unregister_private(old->release_fb);
10413 drm_framebuffer_unreference(old->release_fb);
10414 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010415
Chris Wilson0622a532011-04-21 09:32:11 +010010416 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010417 }
10418
Eric Anholtc751ce42010-03-25 11:48:48 -070010419 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010420 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10421 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010422
10423 return;
10424fail:
10425 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10426 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010427}
10428
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010429static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010430 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010431{
10432 struct drm_i915_private *dev_priv = dev->dev_private;
10433 u32 dpll = pipe_config->dpll_hw_state.dpll;
10434
10435 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010436 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010437 else if (HAS_PCH_SPLIT(dev))
10438 return 120000;
10439 else if (!IS_GEN2(dev))
10440 return 96000;
10441 else
10442 return 48000;
10443}
10444
Jesse Barnes79e53942008-11-07 14:24:08 -080010445/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010446static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010447 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010448{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010449 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010450 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010451 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010452 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010453 u32 fp;
10454 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010455 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010456 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010457
10458 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010459 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010460 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010461 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010462
10463 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010464 if (IS_PINEVIEW(dev)) {
10465 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10466 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010467 } else {
10468 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10469 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10470 }
10471
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010472 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010473 if (IS_PINEVIEW(dev))
10474 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10475 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010476 else
10477 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010478 DPLL_FPA01_P1_POST_DIV_SHIFT);
10479
10480 switch (dpll & DPLL_MODE_MASK) {
10481 case DPLLB_MODE_DAC_SERIAL:
10482 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10483 5 : 10;
10484 break;
10485 case DPLLB_MODE_LVDS:
10486 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10487 7 : 14;
10488 break;
10489 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010490 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010491 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010492 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010493 }
10494
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010495 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010496 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010497 else
Imre Deakdccbea32015-06-22 23:35:51 +030010498 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010499 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010500 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010501 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010502
10503 if (is_lvds) {
10504 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10505 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010506
10507 if (lvds & LVDS_CLKB_POWER_UP)
10508 clock.p2 = 7;
10509 else
10510 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010511 } else {
10512 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10513 clock.p1 = 2;
10514 else {
10515 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10516 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10517 }
10518 if (dpll & PLL_P2_DIVIDE_BY_4)
10519 clock.p2 = 4;
10520 else
10521 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010522 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010523
Imre Deakdccbea32015-06-22 23:35:51 +030010524 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010525 }
10526
Ville Syrjälä18442d02013-09-13 16:00:08 +030010527 /*
10528 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010529 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010530 * encoder's get_config() function.
10531 */
Imre Deakdccbea32015-06-22 23:35:51 +030010532 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010533}
10534
Ville Syrjälä6878da02013-09-13 15:59:11 +030010535int intel_dotclock_calculate(int link_freq,
10536 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010537{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010538 /*
10539 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010540 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010541 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010542 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010543 *
10544 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010545 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010546 */
10547
Ville Syrjälä6878da02013-09-13 15:59:11 +030010548 if (!m_n->link_n)
10549 return 0;
10550
10551 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10552}
10553
Ville Syrjälä18442d02013-09-13 16:00:08 +030010554static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010555 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010556{
10557 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010558
10559 /* read out port_clock from the DPLL */
10560 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010561
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010562 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010563 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010564 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010565 * agree once we know their relationship in the encoder's
10566 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010567 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010568 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010569 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10570 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010571}
10572
10573/** Returns the currently programmed mode of the given pipe. */
10574struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10575 struct drm_crtc *crtc)
10576{
Jesse Barnes548f2452011-02-17 10:40:53 -080010577 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010579 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010580 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010581 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010582 int htot = I915_READ(HTOTAL(cpu_transcoder));
10583 int hsync = I915_READ(HSYNC(cpu_transcoder));
10584 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10585 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010586 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010587
10588 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10589 if (!mode)
10590 return NULL;
10591
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010592 /*
10593 * Construct a pipe_config sufficient for getting the clock info
10594 * back out of crtc_clock_get.
10595 *
10596 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10597 * to use a real value here instead.
10598 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010599 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010600 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010601 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10602 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10603 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010604 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10605
Ville Syrjälä773ae032013-09-23 17:48:20 +030010606 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010607 mode->hdisplay = (htot & 0xffff) + 1;
10608 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10609 mode->hsync_start = (hsync & 0xffff) + 1;
10610 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10611 mode->vdisplay = (vtot & 0xffff) + 1;
10612 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10613 mode->vsync_start = (vsync & 0xffff) + 1;
10614 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10615
10616 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010617
10618 return mode;
10619}
10620
Chris Wilsonf047e392012-07-21 12:31:41 +010010621void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010622{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010623 struct drm_i915_private *dev_priv = dev->dev_private;
10624
Chris Wilsonf62a0072014-02-21 17:55:39 +000010625 if (dev_priv->mm.busy)
10626 return;
10627
Paulo Zanoni43694d62014-03-07 20:08:08 -030010628 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010629 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010630 if (INTEL_INFO(dev)->gen >= 6)
10631 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010632 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010633}
10634
10635void intel_mark_idle(struct drm_device *dev)
10636{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010637 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010638
Chris Wilsonf62a0072014-02-21 17:55:39 +000010639 if (!dev_priv->mm.busy)
10640 return;
10641
10642 dev_priv->mm.busy = false;
10643
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010644 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010645 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010646
Paulo Zanoni43694d62014-03-07 20:08:08 -030010647 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010648}
10649
Jesse Barnes79e53942008-11-07 14:24:08 -080010650static void intel_crtc_destroy(struct drm_crtc *crtc)
10651{
10652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010653 struct drm_device *dev = crtc->dev;
10654 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010655
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010656 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010657 work = intel_crtc->unpin_work;
10658 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010659 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010660
10661 if (work) {
10662 cancel_work_sync(&work->work);
10663 kfree(work);
10664 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010665
10666 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010667
Jesse Barnes79e53942008-11-07 14:24:08 -080010668 kfree(intel_crtc);
10669}
10670
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010671static void intel_unpin_work_fn(struct work_struct *__work)
10672{
10673 struct intel_unpin_work *work =
10674 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010675 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10676 struct drm_device *dev = crtc->base.dev;
10677 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010678
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010679 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010680 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010681 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010682
John Harrisonf06cc1b2014-11-24 18:49:37 +000010683 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010684 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010685 mutex_unlock(&dev->struct_mutex);
10686
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010687 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010688 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010689
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010690 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10691 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010692
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010693 kfree(work);
10694}
10695
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010696static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010697 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010698{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10700 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010701 unsigned long flags;
10702
10703 /* Ignore early vblank irqs */
10704 if (intel_crtc == NULL)
10705 return;
10706
Daniel Vetterf3260382014-09-15 14:55:23 +020010707 /*
10708 * This is called both by irq handlers and the reset code (to complete
10709 * lost pageflips) so needs the full irqsave spinlocks.
10710 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010711 spin_lock_irqsave(&dev->event_lock, flags);
10712 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010713
10714 /* Ensure we don't miss a work->pending update ... */
10715 smp_rmb();
10716
10717 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010718 spin_unlock_irqrestore(&dev->event_lock, flags);
10719 return;
10720 }
10721
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010722 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010723
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010724 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010725}
10726
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010727void intel_finish_page_flip(struct drm_device *dev, int pipe)
10728{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010729 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010730 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10731
Mario Kleiner49b14a52010-12-09 07:00:07 +010010732 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010733}
10734
10735void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10736{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010737 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010738 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10739
Mario Kleiner49b14a52010-12-09 07:00:07 +010010740 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010741}
10742
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010743/* Is 'a' after or equal to 'b'? */
10744static bool g4x_flip_count_after_eq(u32 a, u32 b)
10745{
10746 return !((a - b) & 0x80000000);
10747}
10748
10749static bool page_flip_finished(struct intel_crtc *crtc)
10750{
10751 struct drm_device *dev = crtc->base.dev;
10752 struct drm_i915_private *dev_priv = dev->dev_private;
10753
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010754 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10755 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10756 return true;
10757
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010758 /*
10759 * The relevant registers doen't exist on pre-ctg.
10760 * As the flip done interrupt doesn't trigger for mmio
10761 * flips on gmch platforms, a flip count check isn't
10762 * really needed there. But since ctg has the registers,
10763 * include it in the check anyway.
10764 */
10765 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10766 return true;
10767
10768 /*
10769 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10770 * used the same base address. In that case the mmio flip might
10771 * have completed, but the CS hasn't even executed the flip yet.
10772 *
10773 * A flip count check isn't enough as the CS might have updated
10774 * the base address just after start of vblank, but before we
10775 * managed to process the interrupt. This means we'd complete the
10776 * CS flip too soon.
10777 *
10778 * Combining both checks should get us a good enough result. It may
10779 * still happen that the CS flip has been executed, but has not
10780 * yet actually completed. But in case the base address is the same
10781 * anyway, we don't really care.
10782 */
10783 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10784 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030010785 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010786 crtc->unpin_work->flip_count);
10787}
10788
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010789void intel_prepare_page_flip(struct drm_device *dev, int plane)
10790{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010791 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010792 struct intel_crtc *intel_crtc =
10793 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10794 unsigned long flags;
10795
Daniel Vetterf3260382014-09-15 14:55:23 +020010796
10797 /*
10798 * This is called both by irq handlers and the reset code (to complete
10799 * lost pageflips) so needs the full irqsave spinlocks.
10800 *
10801 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010802 * generate a page-flip completion irq, i.e. every modeset
10803 * is also accompanied by a spurious intel_prepare_page_flip().
10804 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010805 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010806 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010807 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010808 spin_unlock_irqrestore(&dev->event_lock, flags);
10809}
10810
Chris Wilson60426392015-10-10 10:44:32 +010010811static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010812{
10813 /* Ensure that the work item is consistent when activating it ... */
10814 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010815 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010816 /* and that it is marked active as soon as the irq could fire. */
10817 smp_wmb();
10818}
10819
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010820static int intel_gen2_queue_flip(struct drm_device *dev,
10821 struct drm_crtc *crtc,
10822 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010823 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010824 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010825 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010826{
John Harrison6258fbe2015-05-29 17:43:48 +010010827 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010829 u32 flip_mask;
10830 int ret;
10831
John Harrison5fb9de12015-05-29 17:44:07 +010010832 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010833 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010834 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010835
10836 /* Can't queue multiple flips, so wait for the previous
10837 * one to finish before executing the next.
10838 */
10839 if (intel_crtc->plane)
10840 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10841 else
10842 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010843 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10844 intel_ring_emit(ring, MI_NOOP);
10845 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10846 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10847 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010848 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010849 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010850
Chris Wilson60426392015-10-10 10:44:32 +010010851 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010852 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010853}
10854
10855static int intel_gen3_queue_flip(struct drm_device *dev,
10856 struct drm_crtc *crtc,
10857 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010858 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010859 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010860 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010861{
John Harrison6258fbe2015-05-29 17:43:48 +010010862 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010864 u32 flip_mask;
10865 int ret;
10866
John Harrison5fb9de12015-05-29 17:44:07 +010010867 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010868 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010869 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010870
10871 if (intel_crtc->plane)
10872 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10873 else
10874 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010875 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10876 intel_ring_emit(ring, MI_NOOP);
10877 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10878 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10879 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010880 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010881 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010882
Chris Wilson60426392015-10-10 10:44:32 +010010883 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010884 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010885}
10886
10887static int intel_gen4_queue_flip(struct drm_device *dev,
10888 struct drm_crtc *crtc,
10889 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010890 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010891 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010892 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010893{
John Harrison6258fbe2015-05-29 17:43:48 +010010894 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010895 struct drm_i915_private *dev_priv = dev->dev_private;
10896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10897 uint32_t pf, pipesrc;
10898 int ret;
10899
John Harrison5fb9de12015-05-29 17:44:07 +010010900 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010901 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010902 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010903
10904 /* i965+ uses the linear or tiled offsets from the
10905 * Display Registers (which do not change across a page-flip)
10906 * so we need only reprogram the base address.
10907 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010908 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10909 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10910 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010911 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010912 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010913
10914 /* XXX Enabling the panel-fitter across page-flip is so far
10915 * untested on non-native modes, so ignore it for now.
10916 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10917 */
10918 pf = 0;
10919 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010920 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010921
Chris Wilson60426392015-10-10 10:44:32 +010010922 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010923 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010924}
10925
10926static int intel_gen6_queue_flip(struct drm_device *dev,
10927 struct drm_crtc *crtc,
10928 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010929 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010930 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010931 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010932{
John Harrison6258fbe2015-05-29 17:43:48 +010010933 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010934 struct drm_i915_private *dev_priv = dev->dev_private;
10935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10936 uint32_t pf, pipesrc;
10937 int ret;
10938
John Harrison5fb9de12015-05-29 17:44:07 +010010939 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010940 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010941 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010942
Daniel Vetter6d90c952012-04-26 23:28:05 +020010943 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10944 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10945 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010946 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010947
Chris Wilson99d9acd2012-04-17 20:37:00 +010010948 /* Contrary to the suggestions in the documentation,
10949 * "Enable Panel Fitter" does not seem to be required when page
10950 * flipping with a non-native mode, and worse causes a normal
10951 * modeset to fail.
10952 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10953 */
10954 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010955 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010956 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010957
Chris Wilson60426392015-10-10 10:44:32 +010010958 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010959 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010960}
10961
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010962static int intel_gen7_queue_flip(struct drm_device *dev,
10963 struct drm_crtc *crtc,
10964 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010965 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010966 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010967 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010968{
John Harrison6258fbe2015-05-29 17:43:48 +010010969 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010971 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010972 int len, ret;
10973
Robin Schroereba905b2014-05-18 02:24:50 +020010974 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010975 case PLANE_A:
10976 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10977 break;
10978 case PLANE_B:
10979 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10980 break;
10981 case PLANE_C:
10982 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10983 break;
10984 default:
10985 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010986 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010987 }
10988
Chris Wilsonffe74d72013-08-26 20:58:12 +010010989 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010990 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010991 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010992 /*
10993 * On Gen 8, SRM is now taking an extra dword to accommodate
10994 * 48bits addresses, and we need a NOOP for the batch size to
10995 * stay even.
10996 */
10997 if (IS_GEN8(dev))
10998 len += 2;
10999 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011000
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011001 /*
11002 * BSpec MI_DISPLAY_FLIP for IVB:
11003 * "The full packet must be contained within the same cache line."
11004 *
11005 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11006 * cacheline, if we ever start emitting more commands before
11007 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11008 * then do the cacheline alignment, and finally emit the
11009 * MI_DISPLAY_FLIP.
11010 */
John Harrisonbba09b12015-05-29 17:44:06 +010011011 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011012 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011013 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011014
John Harrison5fb9de12015-05-29 17:44:07 +010011015 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011016 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011017 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011018
Chris Wilsonffe74d72013-08-26 20:58:12 +010011019 /* Unmask the flip-done completion message. Note that the bspec says that
11020 * we should do this for both the BCS and RCS, and that we must not unmask
11021 * more than one flip event at any time (or ensure that one flip message
11022 * can be sent by waiting for flip-done prior to queueing new flips).
11023 * Experimentation says that BCS works despite DERRMR masking all
11024 * flip-done completion events and that unmasking all planes at once
11025 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11026 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11027 */
11028 if (ring->id == RCS) {
11029 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11030 intel_ring_emit(ring, DERRMR);
11031 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11032 DERRMR_PIPEB_PRI_FLIP_DONE |
11033 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011034 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011035 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011036 MI_SRM_LRM_GLOBAL_GTT);
11037 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011038 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011039 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011040 intel_ring_emit(ring, DERRMR);
11041 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011042 if (IS_GEN8(dev)) {
11043 intel_ring_emit(ring, 0);
11044 intel_ring_emit(ring, MI_NOOP);
11045 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011046 }
11047
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011048 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011049 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011050 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011051 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011052
Chris Wilson60426392015-10-10 10:44:32 +010011053 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011054 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011055}
11056
Sourab Gupta84c33a62014-06-02 16:47:17 +053011057static bool use_mmio_flip(struct intel_engine_cs *ring,
11058 struct drm_i915_gem_object *obj)
11059{
11060 /*
11061 * This is not being used for older platforms, because
11062 * non-availability of flip done interrupt forces us to use
11063 * CS flips. Older platforms derive flip done using some clever
11064 * tricks involving the flip_pending status bits and vblank irqs.
11065 * So using MMIO flips there would disrupt this mechanism.
11066 */
11067
Chris Wilson8e09bf82014-07-08 10:40:30 +010011068 if (ring == NULL)
11069 return true;
11070
Sourab Gupta84c33a62014-06-02 16:47:17 +053011071 if (INTEL_INFO(ring->dev)->gen < 5)
11072 return false;
11073
11074 if (i915.use_mmio_flip < 0)
11075 return false;
11076 else if (i915.use_mmio_flip > 0)
11077 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011078 else if (i915.enable_execlists)
11079 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011080 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011081 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011082}
11083
Chris Wilson60426392015-10-10 10:44:32 +010011084static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11085 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011086{
11087 struct drm_device *dev = intel_crtc->base.dev;
11088 struct drm_i915_private *dev_priv = dev->dev_private;
11089 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011090 const enum pipe pipe = intel_crtc->pipe;
11091 u32 ctl, stride;
11092
11093 ctl = I915_READ(PLANE_CTL(pipe, 0));
11094 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011095 switch (fb->modifier[0]) {
11096 case DRM_FORMAT_MOD_NONE:
11097 break;
11098 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011099 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011100 break;
11101 case I915_FORMAT_MOD_Y_TILED:
11102 ctl |= PLANE_CTL_TILED_Y;
11103 break;
11104 case I915_FORMAT_MOD_Yf_TILED:
11105 ctl |= PLANE_CTL_TILED_YF;
11106 break;
11107 default:
11108 MISSING_CASE(fb->modifier[0]);
11109 }
Damien Lespiauff944562014-11-20 14:58:16 +000011110
11111 /*
11112 * The stride is either expressed as a multiple of 64 bytes chunks for
11113 * linear buffers or in number of tiles for tiled buffers.
11114 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011115 stride = fb->pitches[0] /
11116 intel_fb_stride_alignment(dev, fb->modifier[0],
11117 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011118
11119 /*
11120 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11121 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11122 */
11123 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11124 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11125
Chris Wilson60426392015-10-10 10:44:32 +010011126 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011127 POSTING_READ(PLANE_SURF(pipe, 0));
11128}
11129
Chris Wilson60426392015-10-10 10:44:32 +010011130static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11131 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011132{
11133 struct drm_device *dev = intel_crtc->base.dev;
11134 struct drm_i915_private *dev_priv = dev->dev_private;
11135 struct intel_framebuffer *intel_fb =
11136 to_intel_framebuffer(intel_crtc->base.primary->fb);
11137 struct drm_i915_gem_object *obj = intel_fb->obj;
11138 u32 dspcntr;
11139 u32 reg;
11140
Sourab Gupta84c33a62014-06-02 16:47:17 +053011141 reg = DSPCNTR(intel_crtc->plane);
11142 dspcntr = I915_READ(reg);
11143
Damien Lespiauc5d97472014-10-25 00:11:11 +010011144 if (obj->tiling_mode != I915_TILING_NONE)
11145 dspcntr |= DISPPLANE_TILED;
11146 else
11147 dspcntr &= ~DISPPLANE_TILED;
11148
Sourab Gupta84c33a62014-06-02 16:47:17 +053011149 I915_WRITE(reg, dspcntr);
11150
Chris Wilson60426392015-10-10 10:44:32 +010011151 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011152 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011153}
11154
11155/*
11156 * XXX: This is the temporary way to update the plane registers until we get
11157 * around to using the usual plane update functions for MMIO flips
11158 */
Chris Wilson60426392015-10-10 10:44:32 +010011159static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011160{
Chris Wilson60426392015-10-10 10:44:32 +010011161 struct intel_crtc *crtc = mmio_flip->crtc;
11162 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011163
Chris Wilson60426392015-10-10 10:44:32 +010011164 spin_lock_irq(&crtc->base.dev->event_lock);
11165 work = crtc->unpin_work;
11166 spin_unlock_irq(&crtc->base.dev->event_lock);
11167 if (work == NULL)
11168 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011169
Chris Wilson60426392015-10-10 10:44:32 +010011170 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011171
Chris Wilson60426392015-10-10 10:44:32 +010011172 intel_pipe_update_start(crtc);
11173
11174 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
11175 skl_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011176 else
11177 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011178 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011179
Chris Wilson60426392015-10-10 10:44:32 +010011180 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011181}
11182
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011183static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011184{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011185 struct intel_mmio_flip *mmio_flip =
11186 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011187
Chris Wilson60426392015-10-10 10:44:32 +010011188 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011189 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011190 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011191 false, NULL,
11192 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011193 i915_gem_request_unreference__unlocked(mmio_flip->req);
11194 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011195
Chris Wilson60426392015-10-10 10:44:32 +010011196 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011197 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011198}
11199
11200static int intel_queue_mmio_flip(struct drm_device *dev,
11201 struct drm_crtc *crtc,
11202 struct drm_framebuffer *fb,
11203 struct drm_i915_gem_object *obj,
11204 struct intel_engine_cs *ring,
11205 uint32_t flags)
11206{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011207 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011208
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011209 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11210 if (mmio_flip == NULL)
11211 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011212
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011213 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011214 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011215 mmio_flip->crtc = to_intel_crtc(crtc);
11216
11217 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11218 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011219
Sourab Gupta84c33a62014-06-02 16:47:17 +053011220 return 0;
11221}
11222
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011223static int intel_default_queue_flip(struct drm_device *dev,
11224 struct drm_crtc *crtc,
11225 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011226 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011227 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011228 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011229{
11230 return -ENODEV;
11231}
11232
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011233static bool __intel_pageflip_stall_check(struct drm_device *dev,
11234 struct drm_crtc *crtc)
11235{
11236 struct drm_i915_private *dev_priv = dev->dev_private;
11237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11238 struct intel_unpin_work *work = intel_crtc->unpin_work;
11239 u32 addr;
11240
11241 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11242 return true;
11243
Chris Wilson908565c2015-08-12 13:08:22 +010011244 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11245 return false;
11246
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011247 if (!work->enable_stall_check)
11248 return false;
11249
11250 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011251 if (work->flip_queued_req &&
11252 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011253 return false;
11254
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011255 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011256 }
11257
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011258 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011259 return false;
11260
11261 /* Potential stall - if we see that the flip has happened,
11262 * assume a missed interrupt. */
11263 if (INTEL_INFO(dev)->gen >= 4)
11264 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11265 else
11266 addr = I915_READ(DSPADDR(intel_crtc->plane));
11267
11268 /* There is a potential issue here with a false positive after a flip
11269 * to the same address. We could address this by checking for a
11270 * non-incrementing frame counter.
11271 */
11272 return addr == work->gtt_offset;
11273}
11274
11275void intel_check_page_flip(struct drm_device *dev, int pipe)
11276{
11277 struct drm_i915_private *dev_priv = dev->dev_private;
11278 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011280 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011281
Dave Gordon6c51d462015-03-06 15:34:26 +000011282 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011283
11284 if (crtc == NULL)
11285 return;
11286
Daniel Vetterf3260382014-09-15 14:55:23 +020011287 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011288 work = intel_crtc->unpin_work;
11289 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011290 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011291 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011292 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011293 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011294 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011295 if (work != NULL &&
11296 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11297 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011298 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011299}
11300
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011301static int intel_crtc_page_flip(struct drm_crtc *crtc,
11302 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011303 struct drm_pending_vblank_event *event,
11304 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011305{
11306 struct drm_device *dev = crtc->dev;
11307 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011308 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011309 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011311 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011312 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011313 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011314 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011315 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011316 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011317 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011318
Matt Roper2ff8fde2014-07-08 07:50:07 -070011319 /*
11320 * drm_mode_page_flip_ioctl() should already catch this, but double
11321 * check to be safe. In the future we may enable pageflipping from
11322 * a disabled primary plane.
11323 */
11324 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11325 return -EBUSY;
11326
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011327 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011328 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011329 return -EINVAL;
11330
11331 /*
11332 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11333 * Note that pitch changes could also affect these register.
11334 */
11335 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011336 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11337 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011338 return -EINVAL;
11339
Chris Wilsonf900db42014-02-20 09:26:13 +000011340 if (i915_terminally_wedged(&dev_priv->gpu_error))
11341 goto out_hang;
11342
Daniel Vetterb14c5672013-09-19 12:18:32 +020011343 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011344 if (work == NULL)
11345 return -ENOMEM;
11346
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011347 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011348 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011349 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011350 INIT_WORK(&work->work, intel_unpin_work_fn);
11351
Daniel Vetter87b6b102014-05-15 15:33:46 +020011352 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011353 if (ret)
11354 goto free_work;
11355
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011356 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011357 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011358 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011359 /* Before declaring the flip queue wedged, check if
11360 * the hardware completed the operation behind our backs.
11361 */
11362 if (__intel_pageflip_stall_check(dev, crtc)) {
11363 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11364 page_flip_completed(intel_crtc);
11365 } else {
11366 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011367 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011368
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011369 drm_crtc_vblank_put(crtc);
11370 kfree(work);
11371 return -EBUSY;
11372 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011373 }
11374 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011375 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011376
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011377 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11378 flush_workqueue(dev_priv->wq);
11379
Jesse Barnes75dfca82010-02-10 15:09:44 -080011380 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011381 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011382 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011383
Matt Roperf4510a22014-04-01 15:22:40 -070011384 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011385 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011386
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011387 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011388
Chris Wilson89ed88b2015-02-16 14:31:49 +000011389 ret = i915_mutex_lock_interruptible(dev);
11390 if (ret)
11391 goto cleanup;
11392
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011393 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011394 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011395
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011396 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030011397 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011398
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011399 if (IS_VALLEYVIEW(dev)) {
11400 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011401 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011402 /* vlv: DISPLAY_FLIP fails to change tiling */
11403 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011404 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011405 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011406 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011407 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011408 if (ring == NULL || ring->id != RCS)
11409 ring = &dev_priv->ring[BCS];
11410 } else {
11411 ring = &dev_priv->ring[RCS];
11412 }
11413
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011414 mmio_flip = use_mmio_flip(ring, obj);
11415
11416 /* When using CS flips, we want to emit semaphores between rings.
11417 * However, when using mmio flips we will create a task to do the
11418 * synchronisation, so all we want here is to pin the framebuffer
11419 * into the display plane and skip any waits.
11420 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011421 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011422 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011423 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011424 if (ret)
11425 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011426
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011427 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11428 obj, 0);
11429 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011430
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011431 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011432 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11433 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011434 if (ret)
11435 goto cleanup_unpin;
11436
John Harrisonf06cc1b2014-11-24 18:49:37 +000011437 i915_gem_request_assign(&work->flip_queued_req,
11438 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011439 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011440 if (!request) {
11441 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11442 if (ret)
11443 goto cleanup_unpin;
11444 }
11445
11446 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011447 page_flip_flags);
11448 if (ret)
11449 goto cleanup_unpin;
11450
John Harrison6258fbe2015-05-29 17:43:48 +010011451 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011452 }
11453
John Harrison91af1272015-06-18 13:14:56 +010011454 if (request)
John Harrison75289872015-05-29 17:43:49 +010011455 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011456
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011457 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011458 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011459
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011460 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011461 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011462 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011463
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011464 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011465 intel_frontbuffer_flip_prepare(dev,
11466 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011467
Jesse Barnese5510fa2010-07-01 16:48:37 -070011468 trace_i915_flip_request(intel_crtc->plane, obj);
11469
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011470 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011471
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011472cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011473 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011474cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011475 if (request)
11476 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011477 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011478 mutex_unlock(&dev->struct_mutex);
11479cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011480 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011481 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011482
Chris Wilson89ed88b2015-02-16 14:31:49 +000011483 drm_gem_object_unreference_unlocked(&obj->base);
11484 drm_framebuffer_unreference(work->old_fb);
11485
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011486 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011487 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011488 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011489
Daniel Vetter87b6b102014-05-15 15:33:46 +020011490 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011491free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011492 kfree(work);
11493
Chris Wilsonf900db42014-02-20 09:26:13 +000011494 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011495 struct drm_atomic_state *state;
11496 struct drm_plane_state *plane_state;
11497
Chris Wilsonf900db42014-02-20 09:26:13 +000011498out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011499 state = drm_atomic_state_alloc(dev);
11500 if (!state)
11501 return -ENOMEM;
11502 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11503
11504retry:
11505 plane_state = drm_atomic_get_plane_state(state, primary);
11506 ret = PTR_ERR_OR_ZERO(plane_state);
11507 if (!ret) {
11508 drm_atomic_set_fb_for_plane(plane_state, fb);
11509
11510 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11511 if (!ret)
11512 ret = drm_atomic_commit(state);
11513 }
11514
11515 if (ret == -EDEADLK) {
11516 drm_modeset_backoff(state->acquire_ctx);
11517 drm_atomic_state_clear(state);
11518 goto retry;
11519 }
11520
11521 if (ret)
11522 drm_atomic_state_free(state);
11523
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011524 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011525 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011526 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011527 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011528 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011529 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011530 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011531}
11532
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011533
11534/**
11535 * intel_wm_need_update - Check whether watermarks need updating
11536 * @plane: drm plane
11537 * @state: new plane state
11538 *
11539 * Check current plane state versus the new one to determine whether
11540 * watermarks need to be recalculated.
11541 *
11542 * Returns true or false.
11543 */
11544static bool intel_wm_need_update(struct drm_plane *plane,
11545 struct drm_plane_state *state)
11546{
Paulo Zanoni2791a162015-10-09 18:22:43 -030011547 /* Update watermarks on tiling changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011548 if (!plane->state->fb || !state->fb ||
11549 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Paulo Zanoni2791a162015-10-09 18:22:43 -030011550 plane->state->rotation != state->rotation)
11551 return true;
11552
11553 if (plane->state->crtc_w != state->crtc_w)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011554 return true;
11555
11556 return false;
11557}
11558
11559int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11560 struct drm_plane_state *plane_state)
11561{
11562 struct drm_crtc *crtc = crtc_state->crtc;
11563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11564 struct drm_plane *plane = plane_state->plane;
11565 struct drm_device *dev = crtc->dev;
11566 struct drm_i915_private *dev_priv = dev->dev_private;
11567 struct intel_plane_state *old_plane_state =
11568 to_intel_plane_state(plane->state);
11569 int idx = intel_crtc->base.base.id, ret;
11570 int i = drm_plane_index(plane);
11571 bool mode_changed = needs_modeset(crtc_state);
11572 bool was_crtc_enabled = crtc->state->active;
11573 bool is_crtc_enabled = crtc_state->active;
Paulo Zanoni2791a162015-10-09 18:22:43 -030011574
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011575 bool turn_off, turn_on, visible, was_visible;
11576 struct drm_framebuffer *fb = plane_state->fb;
11577
11578 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11579 plane->type != DRM_PLANE_TYPE_CURSOR) {
11580 ret = skl_update_scaler_plane(
11581 to_intel_crtc_state(crtc_state),
11582 to_intel_plane_state(plane_state));
11583 if (ret)
11584 return ret;
11585 }
11586
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011587 was_visible = old_plane_state->visible;
11588 visible = to_intel_plane_state(plane_state)->visible;
11589
11590 if (!was_crtc_enabled && WARN_ON(was_visible))
11591 was_visible = false;
11592
11593 if (!is_crtc_enabled && WARN_ON(visible))
11594 visible = false;
11595
11596 if (!was_visible && !visible)
11597 return 0;
11598
11599 turn_off = was_visible && (!visible || mode_changed);
11600 turn_on = visible && (!was_visible || mode_changed);
11601
11602 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11603 plane->base.id, fb ? fb->base.id : -1);
11604
11605 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11606 plane->base.id, was_visible, visible,
11607 turn_off, turn_on, mode_changed);
11608
Ville Syrjälä852eb002015-06-24 22:00:07 +030011609 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011610 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011611 /* must disable cxsr around plane enable/disable */
11612 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11613 intel_crtc->atomic.disable_cxsr = true;
11614 /* to potentially re-enable cxsr */
11615 intel_crtc->atomic.wait_vblank = true;
11616 intel_crtc->atomic.update_wm_post = true;
11617 }
11618 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011619 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011620 /* must disable cxsr around plane enable/disable */
11621 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11622 if (is_crtc_enabled)
11623 intel_crtc->atomic.wait_vblank = true;
11624 intel_crtc->atomic.disable_cxsr = true;
11625 }
11626 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011627 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011628 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011629
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011630 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011631 intel_crtc->atomic.fb_bits |=
11632 to_intel_plane(plane)->frontbuffer_bit;
11633
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011634 switch (plane->type) {
11635 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011636 intel_crtc->atomic.wait_for_flips = true;
11637 intel_crtc->atomic.pre_disable_primary = turn_off;
11638 intel_crtc->atomic.post_enable_primary = turn_on;
11639
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011640 if (turn_off) {
11641 /*
11642 * FIXME: Actually if we will still have any other
11643 * plane enabled on the pipe we could let IPS enabled
11644 * still, but for now lets consider that when we make
11645 * primary invisible by setting DSPCNTR to 0 on
11646 * update_primary_plane function IPS needs to be
11647 * disable.
11648 */
11649 intel_crtc->atomic.disable_ips = true;
11650
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011651 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011652 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011653
11654 /*
11655 * FBC does not work on some platforms for rotated
11656 * planes, so disable it when rotation is not 0 and
11657 * update it when rotation is set back to 0.
11658 *
11659 * FIXME: This is redundant with the fbc update done in
11660 * the primary plane enable function except that that
11661 * one is done too late. We eventually need to unify
11662 * this.
11663 */
11664
11665 if (visible &&
11666 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11667 dev_priv->fbc.crtc == intel_crtc &&
11668 plane_state->rotation != BIT(DRM_ROTATE_0))
11669 intel_crtc->atomic.disable_fbc = true;
11670
11671 /*
11672 * BDW signals flip done immediately if the plane
11673 * is disabled, even if the plane enable is already
11674 * armed to occur at the next vblank :(
11675 */
11676 if (turn_on && IS_BROADWELL(dev))
11677 intel_crtc->atomic.wait_vblank = true;
11678
11679 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11680 break;
11681 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011682 break;
11683 case DRM_PLANE_TYPE_OVERLAY:
Paulo Zanoni2791a162015-10-09 18:22:43 -030011684 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011685 intel_crtc->atomic.wait_vblank = true;
11686 intel_crtc->atomic.update_sprite_watermarks |=
11687 1 << i;
11688 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011689 }
11690 return 0;
11691}
11692
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011693static bool encoders_cloneable(const struct intel_encoder *a,
11694 const struct intel_encoder *b)
11695{
11696 /* masks could be asymmetric, so check both ways */
11697 return a == b || (a->cloneable & (1 << b->type) &&
11698 b->cloneable & (1 << a->type));
11699}
11700
11701static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11702 struct intel_crtc *crtc,
11703 struct intel_encoder *encoder)
11704{
11705 struct intel_encoder *source_encoder;
11706 struct drm_connector *connector;
11707 struct drm_connector_state *connector_state;
11708 int i;
11709
11710 for_each_connector_in_state(state, connector, connector_state, i) {
11711 if (connector_state->crtc != &crtc->base)
11712 continue;
11713
11714 source_encoder =
11715 to_intel_encoder(connector_state->best_encoder);
11716 if (!encoders_cloneable(encoder, source_encoder))
11717 return false;
11718 }
11719
11720 return true;
11721}
11722
11723static bool check_encoder_cloning(struct drm_atomic_state *state,
11724 struct intel_crtc *crtc)
11725{
11726 struct intel_encoder *encoder;
11727 struct drm_connector *connector;
11728 struct drm_connector_state *connector_state;
11729 int i;
11730
11731 for_each_connector_in_state(state, connector, connector_state, i) {
11732 if (connector_state->crtc != &crtc->base)
11733 continue;
11734
11735 encoder = to_intel_encoder(connector_state->best_encoder);
11736 if (!check_single_encoder_cloning(state, crtc, encoder))
11737 return false;
11738 }
11739
11740 return true;
11741}
11742
11743static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11744 struct drm_crtc_state *crtc_state)
11745{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011746 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011747 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011749 struct intel_crtc_state *pipe_config =
11750 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011751 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011752 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011753 bool mode_changed = needs_modeset(crtc_state);
11754
11755 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11756 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11757 return -EINVAL;
11758 }
11759
Ville Syrjälä852eb002015-06-24 22:00:07 +030011760 if (mode_changed && !crtc_state->active)
11761 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011762
Maarten Lankhorstad421372015-06-15 12:33:42 +020011763 if (mode_changed && crtc_state->enable &&
11764 dev_priv->display.crtc_compute_clock &&
11765 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11766 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11767 pipe_config);
11768 if (ret)
11769 return ret;
11770 }
11771
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011772 ret = 0;
11773 if (INTEL_INFO(dev)->gen >= 9) {
11774 if (mode_changed)
11775 ret = skl_update_scaler_crtc(pipe_config);
11776
11777 if (!ret)
11778 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11779 pipe_config);
11780 }
11781
11782 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011783}
11784
Jani Nikula65b38e02015-04-13 11:26:56 +030011785static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011786 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11787 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011788 .atomic_begin = intel_begin_crtc_commit,
11789 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011790 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011791};
11792
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011793static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11794{
11795 struct intel_connector *connector;
11796
11797 for_each_intel_connector(dev, connector) {
11798 if (connector->base.encoder) {
11799 connector->base.state->best_encoder =
11800 connector->base.encoder;
11801 connector->base.state->crtc =
11802 connector->base.encoder->crtc;
11803 } else {
11804 connector->base.state->best_encoder = NULL;
11805 connector->base.state->crtc = NULL;
11806 }
11807 }
11808}
11809
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011810static void
Robin Schroereba905b2014-05-18 02:24:50 +020011811connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011812 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011813{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011814 int bpp = pipe_config->pipe_bpp;
11815
11816 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11817 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011818 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011819
11820 /* Don't use an invalid EDID bpc value */
11821 if (connector->base.display_info.bpc &&
11822 connector->base.display_info.bpc * 3 < bpp) {
11823 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11824 bpp, connector->base.display_info.bpc*3);
11825 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11826 }
11827
11828 /* Clamp bpp to 8 on screens without EDID 1.4 */
11829 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11830 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11831 bpp);
11832 pipe_config->pipe_bpp = 24;
11833 }
11834}
11835
11836static int
11837compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011838 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011839{
11840 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011841 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011842 struct drm_connector *connector;
11843 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011844 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011845
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011846 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011847 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011848 else if (INTEL_INFO(dev)->gen >= 5)
11849 bpp = 12*3;
11850 else
11851 bpp = 8*3;
11852
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011853
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011854 pipe_config->pipe_bpp = bpp;
11855
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011856 state = pipe_config->base.state;
11857
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011858 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011859 for_each_connector_in_state(state, connector, connector_state, i) {
11860 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011861 continue;
11862
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011863 connected_sink_compute_bpp(to_intel_connector(connector),
11864 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011865 }
11866
11867 return bpp;
11868}
11869
Daniel Vetter644db712013-09-19 14:53:58 +020011870static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11871{
11872 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11873 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011874 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011875 mode->crtc_hdisplay, mode->crtc_hsync_start,
11876 mode->crtc_hsync_end, mode->crtc_htotal,
11877 mode->crtc_vdisplay, mode->crtc_vsync_start,
11878 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11879}
11880
Daniel Vetterc0b03412013-05-28 12:05:54 +020011881static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011882 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011883 const char *context)
11884{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011885 struct drm_device *dev = crtc->base.dev;
11886 struct drm_plane *plane;
11887 struct intel_plane *intel_plane;
11888 struct intel_plane_state *state;
11889 struct drm_framebuffer *fb;
11890
11891 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11892 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011893
11894 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11895 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11896 pipe_config->pipe_bpp, pipe_config->dither);
11897 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11898 pipe_config->has_pch_encoder,
11899 pipe_config->fdi_lanes,
11900 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11901 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11902 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011903 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011904 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011905 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011906 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11907 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11908 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011909
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011910 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011911 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011912 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011913 pipe_config->dp_m2_n2.gmch_m,
11914 pipe_config->dp_m2_n2.gmch_n,
11915 pipe_config->dp_m2_n2.link_m,
11916 pipe_config->dp_m2_n2.link_n,
11917 pipe_config->dp_m2_n2.tu);
11918
Daniel Vetter55072d12014-11-20 16:10:28 +010011919 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11920 pipe_config->has_audio,
11921 pipe_config->has_infoframe);
11922
Daniel Vetterc0b03412013-05-28 12:05:54 +020011923 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011924 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011925 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011926 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11927 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011928 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011929 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11930 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011931 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11932 crtc->num_scalers,
11933 pipe_config->scaler_state.scaler_users,
11934 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011935 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11936 pipe_config->gmch_pfit.control,
11937 pipe_config->gmch_pfit.pgm_ratios,
11938 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011939 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011940 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011941 pipe_config->pch_pfit.size,
11942 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011943 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011944 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011945
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011946 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011947 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011948 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011949 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011950 pipe_config->ddi_pll_sel,
11951 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011952 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011953 pipe_config->dpll_hw_state.pll0,
11954 pipe_config->dpll_hw_state.pll1,
11955 pipe_config->dpll_hw_state.pll2,
11956 pipe_config->dpll_hw_state.pll3,
11957 pipe_config->dpll_hw_state.pll6,
11958 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011959 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011960 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011961 pipe_config->dpll_hw_state.pcsdw12);
11962 } else if (IS_SKYLAKE(dev)) {
11963 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11964 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11965 pipe_config->ddi_pll_sel,
11966 pipe_config->dpll_hw_state.ctrl1,
11967 pipe_config->dpll_hw_state.cfgcr1,
11968 pipe_config->dpll_hw_state.cfgcr2);
11969 } else if (HAS_DDI(dev)) {
11970 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11971 pipe_config->ddi_pll_sel,
11972 pipe_config->dpll_hw_state.wrpll);
11973 } else {
11974 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11975 "fp0: 0x%x, fp1: 0x%x\n",
11976 pipe_config->dpll_hw_state.dpll,
11977 pipe_config->dpll_hw_state.dpll_md,
11978 pipe_config->dpll_hw_state.fp0,
11979 pipe_config->dpll_hw_state.fp1);
11980 }
11981
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011982 DRM_DEBUG_KMS("planes on this crtc\n");
11983 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11984 intel_plane = to_intel_plane(plane);
11985 if (intel_plane->pipe != crtc->pipe)
11986 continue;
11987
11988 state = to_intel_plane_state(plane->state);
11989 fb = state->base.fb;
11990 if (!fb) {
11991 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11992 "disabled, scaler_id = %d\n",
11993 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11994 plane->base.id, intel_plane->pipe,
11995 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11996 drm_plane_index(plane), state->scaler_id);
11997 continue;
11998 }
11999
12000 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12001 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12002 plane->base.id, intel_plane->pipe,
12003 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12004 drm_plane_index(plane));
12005 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12006 fb->base.id, fb->width, fb->height, fb->pixel_format);
12007 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12008 state->scaler_id,
12009 state->src.x1 >> 16, state->src.y1 >> 16,
12010 drm_rect_width(&state->src) >> 16,
12011 drm_rect_height(&state->src) >> 16,
12012 state->dst.x1, state->dst.y1,
12013 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12014 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012015}
12016
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012017static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012018{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012019 struct drm_device *dev = state->dev;
12020 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012021 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012022 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012023 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012024 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012025
12026 /*
12027 * Walk the connector list instead of the encoder
12028 * list to detect the problem on ddi platforms
12029 * where there's just one encoder per digital port.
12030 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012031 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012032 if (!connector_state->best_encoder)
12033 continue;
12034
12035 encoder = to_intel_encoder(connector_state->best_encoder);
12036
12037 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012038
12039 switch (encoder->type) {
12040 unsigned int port_mask;
12041 case INTEL_OUTPUT_UNKNOWN:
12042 if (WARN_ON(!HAS_DDI(dev)))
12043 break;
12044 case INTEL_OUTPUT_DISPLAYPORT:
12045 case INTEL_OUTPUT_HDMI:
12046 case INTEL_OUTPUT_EDP:
12047 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12048
12049 /* the same port mustn't appear more than once */
12050 if (used_ports & port_mask)
12051 return false;
12052
12053 used_ports |= port_mask;
12054 default:
12055 break;
12056 }
12057 }
12058
12059 return true;
12060}
12061
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012062static void
12063clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12064{
12065 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012066 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012067 struct intel_dpll_hw_state dpll_hw_state;
12068 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012069 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012070 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012071
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012072 /* FIXME: before the switch to atomic started, a new pipe_config was
12073 * kzalloc'd. Code that depends on any field being zero should be
12074 * fixed, so that the crtc_state can be safely duplicated. For now,
12075 * only fields that are know to not cause problems are preserved. */
12076
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012077 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012078 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012079 shared_dpll = crtc_state->shared_dpll;
12080 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012081 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012082 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012083
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012084 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012085
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012086 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012087 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012088 crtc_state->shared_dpll = shared_dpll;
12089 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012090 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012091 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012092}
12093
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012094static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012095intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012096 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012097{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012098 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012099 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012100 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012101 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012102 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012103 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012104 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012105
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012106 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012107
Daniel Vettere143a212013-07-04 12:01:15 +020012108 pipe_config->cpu_transcoder =
12109 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012110
Imre Deak2960bc92013-07-30 13:36:32 +030012111 /*
12112 * Sanitize sync polarity flags based on requested ones. If neither
12113 * positive or negative polarity is requested, treat this as meaning
12114 * negative polarity.
12115 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012116 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012117 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012118 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012119
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012120 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012121 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012122 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012123
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012124 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12125 pipe_config);
12126 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012127 goto fail;
12128
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012129 /*
12130 * Determine the real pipe dimensions. Note that stereo modes can
12131 * increase the actual pipe size due to the frame doubling and
12132 * insertion of additional space for blanks between the frame. This
12133 * is stored in the crtc timings. We use the requested mode to do this
12134 * computation to clearly distinguish it from the adjusted mode, which
12135 * can be changed by the connectors in the below retry loop.
12136 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012137 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012138 &pipe_config->pipe_src_w,
12139 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012140
Daniel Vettere29c22c2013-02-21 00:00:16 +010012141encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012142 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012143 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012144 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012145
Daniel Vetter135c81b2013-07-21 21:37:09 +020012146 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012147 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12148 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012149
Daniel Vetter7758a112012-07-08 19:40:39 +020012150 /* Pass our mode to the connectors and the CRTC to give them a chance to
12151 * adjust it according to limitations or connector properties, and also
12152 * a chance to reject the mode entirely.
12153 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012154 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012155 if (connector_state->crtc != crtc)
12156 continue;
12157
12158 encoder = to_intel_encoder(connector_state->best_encoder);
12159
Daniel Vetterefea6e82013-07-21 21:36:59 +020012160 if (!(encoder->compute_config(encoder, pipe_config))) {
12161 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012162 goto fail;
12163 }
12164 }
12165
Daniel Vetterff9a6752013-06-01 17:16:21 +020012166 /* Set default port clock if not overwritten by the encoder. Needs to be
12167 * done afterwards in case the encoder adjusts the mode. */
12168 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012169 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012170 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012171
Daniel Vettera43f6e02013-06-07 23:10:32 +020012172 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012173 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012174 DRM_DEBUG_KMS("CRTC fixup failed\n");
12175 goto fail;
12176 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012177
12178 if (ret == RETRY) {
12179 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12180 ret = -EINVAL;
12181 goto fail;
12182 }
12183
12184 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12185 retry = false;
12186 goto encoder_retry;
12187 }
12188
Daniel Vettere8fa4272015-08-12 11:43:34 +020012189 /* Dithering seems to not pass-through bits correctly when it should, so
12190 * only enable it on 6bpc panels. */
12191 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012192 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012193 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012194
Daniel Vetter7758a112012-07-08 19:40:39 +020012195fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012196 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012197}
12198
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012199static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012200intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012201{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012202 struct drm_crtc *crtc;
12203 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012204 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012205
Ville Syrjälä76688512014-01-10 11:28:06 +020012206 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012207 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012208 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012209
12210 /* Update hwmode for vblank functions */
12211 if (crtc->state->active)
12212 crtc->hwmode = crtc->state->adjusted_mode;
12213 else
12214 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012215
12216 /*
12217 * Update legacy state to satisfy fbc code. This can
12218 * be removed when fbc uses the atomic state.
12219 */
12220 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12221 struct drm_plane_state *plane_state = crtc->primary->state;
12222
12223 crtc->primary->fb = plane_state->fb;
12224 crtc->x = plane_state->src_x >> 16;
12225 crtc->y = plane_state->src_y >> 16;
12226 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012227 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012228}
12229
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012230static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012231{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012232 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012233
12234 if (clock1 == clock2)
12235 return true;
12236
12237 if (!clock1 || !clock2)
12238 return false;
12239
12240 diff = abs(clock1 - clock2);
12241
12242 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12243 return true;
12244
12245 return false;
12246}
12247
Daniel Vetter25c5b262012-07-08 22:08:04 +020012248#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12249 list_for_each_entry((intel_crtc), \
12250 &(dev)->mode_config.crtc_list, \
12251 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012252 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012253
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012254static bool
12255intel_compare_m_n(unsigned int m, unsigned int n,
12256 unsigned int m2, unsigned int n2,
12257 bool exact)
12258{
12259 if (m == m2 && n == n2)
12260 return true;
12261
12262 if (exact || !m || !n || !m2 || !n2)
12263 return false;
12264
12265 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12266
12267 if (m > m2) {
12268 while (m > m2) {
12269 m2 <<= 1;
12270 n2 <<= 1;
12271 }
12272 } else if (m < m2) {
12273 while (m < m2) {
12274 m <<= 1;
12275 n <<= 1;
12276 }
12277 }
12278
12279 return m == m2 && n == n2;
12280}
12281
12282static bool
12283intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12284 struct intel_link_m_n *m2_n2,
12285 bool adjust)
12286{
12287 if (m_n->tu == m2_n2->tu &&
12288 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12289 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12290 intel_compare_m_n(m_n->link_m, m_n->link_n,
12291 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12292 if (adjust)
12293 *m2_n2 = *m_n;
12294
12295 return true;
12296 }
12297
12298 return false;
12299}
12300
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012301static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012302intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012303 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012304 struct intel_crtc_state *pipe_config,
12305 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012306{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012307 bool ret = true;
12308
12309#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12310 do { \
12311 if (!adjust) \
12312 DRM_ERROR(fmt, ##__VA_ARGS__); \
12313 else \
12314 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12315 } while (0)
12316
Daniel Vetter66e985c2013-06-05 13:34:20 +020012317#define PIPE_CONF_CHECK_X(name) \
12318 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012319 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012320 "(expected 0x%08x, found 0x%08x)\n", \
12321 current_config->name, \
12322 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012323 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012324 }
12325
Daniel Vetter08a24032013-04-19 11:25:34 +020012326#define PIPE_CONF_CHECK_I(name) \
12327 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012328 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012329 "(expected %i, found %i)\n", \
12330 current_config->name, \
12331 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012332 ret = false; \
12333 }
12334
12335#define PIPE_CONF_CHECK_M_N(name) \
12336 if (!intel_compare_link_m_n(&current_config->name, \
12337 &pipe_config->name,\
12338 adjust)) { \
12339 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12340 "(expected tu %i gmch %i/%i link %i/%i, " \
12341 "found tu %i, gmch %i/%i link %i/%i)\n", \
12342 current_config->name.tu, \
12343 current_config->name.gmch_m, \
12344 current_config->name.gmch_n, \
12345 current_config->name.link_m, \
12346 current_config->name.link_n, \
12347 pipe_config->name.tu, \
12348 pipe_config->name.gmch_m, \
12349 pipe_config->name.gmch_n, \
12350 pipe_config->name.link_m, \
12351 pipe_config->name.link_n); \
12352 ret = false; \
12353 }
12354
12355#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12356 if (!intel_compare_link_m_n(&current_config->name, \
12357 &pipe_config->name, adjust) && \
12358 !intel_compare_link_m_n(&current_config->alt_name, \
12359 &pipe_config->name, adjust)) { \
12360 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12361 "(expected tu %i gmch %i/%i link %i/%i, " \
12362 "or tu %i gmch %i/%i link %i/%i, " \
12363 "found tu %i, gmch %i/%i link %i/%i)\n", \
12364 current_config->name.tu, \
12365 current_config->name.gmch_m, \
12366 current_config->name.gmch_n, \
12367 current_config->name.link_m, \
12368 current_config->name.link_n, \
12369 current_config->alt_name.tu, \
12370 current_config->alt_name.gmch_m, \
12371 current_config->alt_name.gmch_n, \
12372 current_config->alt_name.link_m, \
12373 current_config->alt_name.link_n, \
12374 pipe_config->name.tu, \
12375 pipe_config->name.gmch_m, \
12376 pipe_config->name.gmch_n, \
12377 pipe_config->name.link_m, \
12378 pipe_config->name.link_n); \
12379 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012380 }
12381
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012382/* This is required for BDW+ where there is only one set of registers for
12383 * switching between high and low RR.
12384 * This macro can be used whenever a comparison has to be made between one
12385 * hw state and multiple sw state variables.
12386 */
12387#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12388 if ((current_config->name != pipe_config->name) && \
12389 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012390 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012391 "(expected %i or %i, found %i)\n", \
12392 current_config->name, \
12393 current_config->alt_name, \
12394 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012395 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012396 }
12397
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012398#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12399 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012400 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012401 "(expected %i, found %i)\n", \
12402 current_config->name & (mask), \
12403 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012404 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012405 }
12406
Ville Syrjälä5e550652013-09-06 23:29:07 +030012407#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12408 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012409 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012410 "(expected %i, found %i)\n", \
12411 current_config->name, \
12412 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012413 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012414 }
12415
Daniel Vetterbb760062013-06-06 14:55:52 +020012416#define PIPE_CONF_QUIRK(quirk) \
12417 ((current_config->quirks | pipe_config->quirks) & (quirk))
12418
Daniel Vettereccb1402013-05-22 00:50:22 +020012419 PIPE_CONF_CHECK_I(cpu_transcoder);
12420
Daniel Vetter08a24032013-04-19 11:25:34 +020012421 PIPE_CONF_CHECK_I(has_pch_encoder);
12422 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012423 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012424
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012425 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012426 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012427
12428 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012429 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012430
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012431 PIPE_CONF_CHECK_I(has_drrs);
12432 if (current_config->has_drrs)
12433 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12434 } else
12435 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012436
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012437 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12438 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12439 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12440 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12441 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12442 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012443
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012444 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12445 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12446 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12447 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12448 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12449 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012450
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012451 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012452 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012453 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12454 IS_VALLEYVIEW(dev))
12455 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012456 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012457
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012458 PIPE_CONF_CHECK_I(has_audio);
12459
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012460 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012461 DRM_MODE_FLAG_INTERLACE);
12462
Daniel Vetterbb760062013-06-06 14:55:52 +020012463 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012464 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012465 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012466 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012467 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012468 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012469 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012470 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012471 DRM_MODE_FLAG_NVSYNC);
12472 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012473
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012474 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012475 /* pfit ratios are autocomputed by the hw on gen4+ */
12476 if (INTEL_INFO(dev)->gen < 4)
12477 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012478 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012479
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012480 if (!adjust) {
12481 PIPE_CONF_CHECK_I(pipe_src_w);
12482 PIPE_CONF_CHECK_I(pipe_src_h);
12483
12484 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12485 if (current_config->pch_pfit.enabled) {
12486 PIPE_CONF_CHECK_X(pch_pfit.pos);
12487 PIPE_CONF_CHECK_X(pch_pfit.size);
12488 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012489
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012490 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12491 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012492
Jesse Barnese59150d2014-01-07 13:30:45 -080012493 /* BDW+ don't expose a synchronous way to read the state */
12494 if (IS_HASWELL(dev))
12495 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012496
Ville Syrjälä282740f2013-09-04 18:30:03 +030012497 PIPE_CONF_CHECK_I(double_wide);
12498
Daniel Vetter26804af2014-06-25 22:01:55 +030012499 PIPE_CONF_CHECK_X(ddi_pll_sel);
12500
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012501 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012502 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012503 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012504 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12505 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012506 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012507 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12508 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12509 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012510
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012511 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12512 PIPE_CONF_CHECK_I(pipe_bpp);
12513
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012514 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012515 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012516
Daniel Vetter66e985c2013-06-05 13:34:20 +020012517#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012518#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012519#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012520#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012521#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012522#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012523#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012524
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012525 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012526}
12527
Damien Lespiau08db6652014-11-04 17:06:52 +000012528static void check_wm_state(struct drm_device *dev)
12529{
12530 struct drm_i915_private *dev_priv = dev->dev_private;
12531 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12532 struct intel_crtc *intel_crtc;
12533 int plane;
12534
12535 if (INTEL_INFO(dev)->gen < 9)
12536 return;
12537
12538 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12539 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12540
12541 for_each_intel_crtc(dev, intel_crtc) {
12542 struct skl_ddb_entry *hw_entry, *sw_entry;
12543 const enum pipe pipe = intel_crtc->pipe;
12544
12545 if (!intel_crtc->active)
12546 continue;
12547
12548 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012549 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012550 hw_entry = &hw_ddb.plane[pipe][plane];
12551 sw_entry = &sw_ddb->plane[pipe][plane];
12552
12553 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12554 continue;
12555
12556 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12557 "(expected (%u,%u), found (%u,%u))\n",
12558 pipe_name(pipe), plane + 1,
12559 sw_entry->start, sw_entry->end,
12560 hw_entry->start, hw_entry->end);
12561 }
12562
12563 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012564 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12565 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012566
12567 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12568 continue;
12569
12570 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12571 "(expected (%u,%u), found (%u,%u))\n",
12572 pipe_name(pipe),
12573 sw_entry->start, sw_entry->end,
12574 hw_entry->start, hw_entry->end);
12575 }
12576}
12577
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012578static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012579check_connector_state(struct drm_device *dev,
12580 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012581{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012582 struct drm_connector_state *old_conn_state;
12583 struct drm_connector *connector;
12584 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012585
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012586 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12587 struct drm_encoder *encoder = connector->encoder;
12588 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012589
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012590 /* This also checks the encoder/connector hw state with the
12591 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012592 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012593
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012594 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012595 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012596 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012597}
12598
12599static void
12600check_encoder_state(struct drm_device *dev)
12601{
12602 struct intel_encoder *encoder;
12603 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012604
Damien Lespiaub2784e12014-08-05 11:29:37 +010012605 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012606 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012607 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012608
12609 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12610 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012611 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012612
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012613 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012614 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012615 continue;
12616 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012617
12618 I915_STATE_WARN(connector->base.state->crtc !=
12619 encoder->base.crtc,
12620 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012621 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012622
Rob Clarke2c719b2014-12-15 13:56:32 -050012623 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012624 "encoder's enabled state mismatch "
12625 "(expected %i, found %i)\n",
12626 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012627
12628 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012629 bool active;
12630
12631 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012632 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012633 "encoder detached but still enabled on pipe %c.\n",
12634 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012635 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012636 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012637}
12638
12639static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012640check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012641{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012642 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012643 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012644 struct drm_crtc_state *old_crtc_state;
12645 struct drm_crtc *crtc;
12646 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012647
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012648 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12650 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012651 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012652
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012653 if (!needs_modeset(crtc->state) &&
12654 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012655 continue;
12656
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012657 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12658 pipe_config = to_intel_crtc_state(old_crtc_state);
12659 memset(pipe_config, 0, sizeof(*pipe_config));
12660 pipe_config->base.crtc = crtc;
12661 pipe_config->base.state = old_state;
12662
12663 DRM_DEBUG_KMS("[CRTC:%d]\n",
12664 crtc->base.id);
12665
12666 active = dev_priv->display.get_pipe_config(intel_crtc,
12667 pipe_config);
12668
12669 /* hw state is inconsistent with the pipe quirk */
12670 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12671 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12672 active = crtc->state->active;
12673
12674 I915_STATE_WARN(crtc->state->active != active,
12675 "crtc active state doesn't match with hw state "
12676 "(expected %i, found %i)\n", crtc->state->active, active);
12677
12678 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12679 "transitional active state does not match atomic hw state "
12680 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12681
12682 for_each_encoder_on_crtc(dev, crtc, encoder) {
12683 enum pipe pipe;
12684
12685 active = encoder->get_hw_state(encoder, &pipe);
12686 I915_STATE_WARN(active != crtc->state->active,
12687 "[ENCODER:%i] active %i with crtc active %i\n",
12688 encoder->base.base.id, active, crtc->state->active);
12689
12690 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12691 "Encoder connected to wrong pipe %c\n",
12692 pipe_name(pipe));
12693
12694 if (active)
12695 encoder->get_config(encoder, pipe_config);
12696 }
12697
12698 if (!crtc->state->active)
12699 continue;
12700
12701 sw_config = to_intel_crtc_state(crtc->state);
12702 if (!intel_pipe_config_compare(dev, sw_config,
12703 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012704 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012705 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012706 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012707 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012708 "[sw state]");
12709 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012710 }
12711}
12712
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012713static void
12714check_shared_dpll_state(struct drm_device *dev)
12715{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012716 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012717 struct intel_crtc *crtc;
12718 struct intel_dpll_hw_state dpll_hw_state;
12719 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012720
12721 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12722 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12723 int enabled_crtcs = 0, active_crtcs = 0;
12724 bool active;
12725
12726 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12727
12728 DRM_DEBUG_KMS("%s\n", pll->name);
12729
12730 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12731
Rob Clarke2c719b2014-12-15 13:56:32 -050012732 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012733 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012734 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012735 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012736 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012737 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012738 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012739 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012740 "pll on state mismatch (expected %i, found %i)\n",
12741 pll->on, active);
12742
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012743 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012744 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012745 enabled_crtcs++;
12746 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12747 active_crtcs++;
12748 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012749 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012750 "pll active crtcs mismatch (expected %i, found %i)\n",
12751 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012752 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012753 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012754 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012755
Rob Clarke2c719b2014-12-15 13:56:32 -050012756 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012757 sizeof(dpll_hw_state)),
12758 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012759 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012760}
12761
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012762static void
12763intel_modeset_check_state(struct drm_device *dev,
12764 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012765{
Damien Lespiau08db6652014-11-04 17:06:52 +000012766 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012767 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012768 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012769 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012770 check_shared_dpll_state(dev);
12771}
12772
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012773void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012774 int dotclock)
12775{
12776 /*
12777 * FDI already provided one idea for the dotclock.
12778 * Yell if the encoder disagrees.
12779 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012780 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012781 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012782 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012783}
12784
Ville Syrjälä80715b22014-05-15 20:23:23 +030012785static void update_scanline_offset(struct intel_crtc *crtc)
12786{
12787 struct drm_device *dev = crtc->base.dev;
12788
12789 /*
12790 * The scanline counter increments at the leading edge of hsync.
12791 *
12792 * On most platforms it starts counting from vtotal-1 on the
12793 * first active line. That means the scanline counter value is
12794 * always one less than what we would expect. Ie. just after
12795 * start of vblank, which also occurs at start of hsync (on the
12796 * last active line), the scanline counter will read vblank_start-1.
12797 *
12798 * On gen2 the scanline counter starts counting from 1 instead
12799 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12800 * to keep the value positive), instead of adding one.
12801 *
12802 * On HSW+ the behaviour of the scanline counter depends on the output
12803 * type. For DP ports it behaves like most other platforms, but on HDMI
12804 * there's an extra 1 line difference. So we need to add two instead of
12805 * one to the value.
12806 */
12807 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012808 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012809 int vtotal;
12810
Ville Syrjälä124abe02015-09-08 13:40:45 +030012811 vtotal = adjusted_mode->crtc_vtotal;
12812 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012813 vtotal /= 2;
12814
12815 crtc->scanline_offset = vtotal - 1;
12816 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012817 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012818 crtc->scanline_offset = 2;
12819 } else
12820 crtc->scanline_offset = 1;
12821}
12822
Maarten Lankhorstad421372015-06-15 12:33:42 +020012823static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012824{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012825 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012826 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012827 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012828 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012829 struct intel_crtc_state *intel_crtc_state;
12830 struct drm_crtc *crtc;
12831 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012832 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012833
12834 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012835 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012836
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012837 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012838 int dpll;
12839
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012840 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012841 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012842 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012843
Maarten Lankhorstad421372015-06-15 12:33:42 +020012844 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012845 continue;
12846
Maarten Lankhorstad421372015-06-15 12:33:42 +020012847 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012848
Maarten Lankhorstad421372015-06-15 12:33:42 +020012849 if (!shared_dpll)
12850 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12851
12852 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012853 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012854}
12855
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012856/*
12857 * This implements the workaround described in the "notes" section of the mode
12858 * set sequence documentation. When going from no pipes or single pipe to
12859 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12860 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12861 */
12862static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12863{
12864 struct drm_crtc_state *crtc_state;
12865 struct intel_crtc *intel_crtc;
12866 struct drm_crtc *crtc;
12867 struct intel_crtc_state *first_crtc_state = NULL;
12868 struct intel_crtc_state *other_crtc_state = NULL;
12869 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12870 int i;
12871
12872 /* look at all crtc's that are going to be enabled in during modeset */
12873 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12874 intel_crtc = to_intel_crtc(crtc);
12875
12876 if (!crtc_state->active || !needs_modeset(crtc_state))
12877 continue;
12878
12879 if (first_crtc_state) {
12880 other_crtc_state = to_intel_crtc_state(crtc_state);
12881 break;
12882 } else {
12883 first_crtc_state = to_intel_crtc_state(crtc_state);
12884 first_pipe = intel_crtc->pipe;
12885 }
12886 }
12887
12888 /* No workaround needed? */
12889 if (!first_crtc_state)
12890 return 0;
12891
12892 /* w/a possibly needed, check how many crtc's are already enabled. */
12893 for_each_intel_crtc(state->dev, intel_crtc) {
12894 struct intel_crtc_state *pipe_config;
12895
12896 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12897 if (IS_ERR(pipe_config))
12898 return PTR_ERR(pipe_config);
12899
12900 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12901
12902 if (!pipe_config->base.active ||
12903 needs_modeset(&pipe_config->base))
12904 continue;
12905
12906 /* 2 or more enabled crtcs means no need for w/a */
12907 if (enabled_pipe != INVALID_PIPE)
12908 return 0;
12909
12910 enabled_pipe = intel_crtc->pipe;
12911 }
12912
12913 if (enabled_pipe != INVALID_PIPE)
12914 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12915 else if (other_crtc_state)
12916 other_crtc_state->hsw_workaround_pipe = first_pipe;
12917
12918 return 0;
12919}
12920
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012921static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12922{
12923 struct drm_crtc *crtc;
12924 struct drm_crtc_state *crtc_state;
12925 int ret = 0;
12926
12927 /* add all active pipes to the state */
12928 for_each_crtc(state->dev, crtc) {
12929 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12930 if (IS_ERR(crtc_state))
12931 return PTR_ERR(crtc_state);
12932
12933 if (!crtc_state->active || needs_modeset(crtc_state))
12934 continue;
12935
12936 crtc_state->mode_changed = true;
12937
12938 ret = drm_atomic_add_affected_connectors(state, crtc);
12939 if (ret)
12940 break;
12941
12942 ret = drm_atomic_add_affected_planes(state, crtc);
12943 if (ret)
12944 break;
12945 }
12946
12947 return ret;
12948}
12949
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012950static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012951{
12952 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012953 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012954 int ret;
12955
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012956 if (!check_digital_port_conflicts(state)) {
12957 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12958 return -EINVAL;
12959 }
12960
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012961 /*
12962 * See if the config requires any additional preparation, e.g.
12963 * to adjust global state with pipes off. We need to do this
12964 * here so we can get the modeset_pipe updated config for the new
12965 * mode set on this crtc. For other crtcs we need to use the
12966 * adjusted_mode bits in the crtc directly.
12967 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012968 if (dev_priv->display.modeset_calc_cdclk) {
12969 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012970
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012971 ret = dev_priv->display.modeset_calc_cdclk(state);
12972
12973 cdclk = to_intel_atomic_state(state)->cdclk;
12974 if (!ret && cdclk != dev_priv->cdclk_freq)
12975 ret = intel_modeset_all_pipes(state);
12976
12977 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012978 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012979 } else
12980 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012981
Maarten Lankhorstad421372015-06-15 12:33:42 +020012982 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012983
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012984 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012985 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012986
Maarten Lankhorstad421372015-06-15 12:33:42 +020012987 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012988}
12989
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012990/**
12991 * intel_atomic_check - validate state object
12992 * @dev: drm device
12993 * @state: state to validate
12994 */
12995static int intel_atomic_check(struct drm_device *dev,
12996 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012997{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012998 struct drm_crtc *crtc;
12999 struct drm_crtc_state *crtc_state;
13000 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013001 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013002
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013003 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013004 if (ret)
13005 return ret;
13006
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013007 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013008 struct intel_crtc_state *pipe_config =
13009 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013010
13011 /* Catch I915_MODE_FLAG_INHERITED */
13012 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13013 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013014
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013015 if (!crtc_state->enable) {
13016 if (needs_modeset(crtc_state))
13017 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013018 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013019 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013020
Daniel Vetter26495482015-07-15 14:15:52 +020013021 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013022 continue;
13023
Daniel Vetter26495482015-07-15 14:15:52 +020013024 /* FIXME: For only active_changed we shouldn't need to do any
13025 * state recomputation at all. */
13026
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013027 ret = drm_atomic_add_affected_connectors(state, crtc);
13028 if (ret)
13029 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013030
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013031 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013032 if (ret)
13033 return ret;
13034
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013035 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013036 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013037 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013038 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013039 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013040 }
13041
13042 if (needs_modeset(crtc_state)) {
13043 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013044
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013045 ret = drm_atomic_add_affected_planes(state, crtc);
13046 if (ret)
13047 return ret;
13048 }
13049
Daniel Vetter26495482015-07-15 14:15:52 +020013050 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13051 needs_modeset(crtc_state) ?
13052 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013053 }
13054
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013055 if (any_ms) {
13056 ret = intel_modeset_checks(state);
13057
13058 if (ret)
13059 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013060 } else
Matt Roper261a27d2015-10-08 15:28:25 -070013061 to_intel_atomic_state(state)->cdclk =
13062 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013063
Matt Roper261a27d2015-10-08 15:28:25 -070013064 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013065}
13066
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013067/**
13068 * intel_atomic_commit - commit validated state object
13069 * @dev: DRM device
13070 * @state: the top-level driver state object
13071 * @async: asynchronous commit
13072 *
13073 * This function commits a top-level state object that has been validated
13074 * with drm_atomic_helper_check().
13075 *
13076 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13077 * we can only handle plane-related operations and do not yet support
13078 * asynchronous commit.
13079 *
13080 * RETURNS
13081 * Zero for success or -errno.
13082 */
13083static int intel_atomic_commit(struct drm_device *dev,
13084 struct drm_atomic_state *state,
13085 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013086{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013087 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013088 struct drm_crtc *crtc;
13089 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013090 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013091 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013092 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013093
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013094 if (async) {
13095 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13096 return -EINVAL;
13097 }
13098
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013099 ret = drm_atomic_helper_prepare_planes(dev, state);
13100 if (ret)
13101 return ret;
13102
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013103 drm_atomic_helper_swap_state(dev, state);
13104
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013105 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13107
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013108 if (!needs_modeset(crtc->state))
13109 continue;
13110
13111 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013112 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013113
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013114 if (crtc_state->active) {
13115 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13116 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013117 intel_crtc->active = false;
13118 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013119 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013120 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013121
Daniel Vetterea9d7582012-07-10 10:42:52 +020013122 /* Only after disabling all output pipelines that will be changed can we
13123 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013124 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013125
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013126 if (any_ms) {
13127 intel_shared_dpll_commit(state);
13128
13129 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013130 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013131 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013132
Daniel Vettera6778b32012-07-02 09:56:42 +020013133 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013134 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13136 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013137 bool update_pipe = !modeset &&
13138 to_intel_crtc_state(crtc->state)->update_pipe;
13139 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013140
13141 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013142 update_scanline_offset(to_intel_crtc(crtc));
13143 dev_priv->display.crtc_enable(crtc);
13144 }
13145
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013146 if (update_pipe) {
13147 put_domains = modeset_get_crtc_power_domains(crtc);
13148
13149 /* make sure intel_modeset_check_state runs */
13150 any_ms = true;
13151 }
13152
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013153 if (!modeset)
13154 intel_pre_plane_update(intel_crtc);
13155
Maarten Lankhorst62852622015-09-23 16:29:38 +020013156 if (crtc->state->active)
13157 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013158
13159 if (put_domains)
13160 modeset_put_power_domains(dev_priv, put_domains);
13161
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013162 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013163 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013164
Daniel Vettera6778b32012-07-02 09:56:42 +020013165 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013166
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013167 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013168 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013169
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013170 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013171 intel_modeset_check_state(dev, state);
13172
13173 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013174
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013175 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013176}
13177
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013178void intel_crtc_restore_mode(struct drm_crtc *crtc)
13179{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013180 struct drm_device *dev = crtc->dev;
13181 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013182 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013183 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013184
13185 state = drm_atomic_state_alloc(dev);
13186 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013187 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013188 crtc->base.id);
13189 return;
13190 }
13191
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013192 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013193
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013194retry:
13195 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13196 ret = PTR_ERR_OR_ZERO(crtc_state);
13197 if (!ret) {
13198 if (!crtc_state->active)
13199 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013200
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013201 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013202 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013203 }
13204
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013205 if (ret == -EDEADLK) {
13206 drm_atomic_state_clear(state);
13207 drm_modeset_backoff(state->acquire_ctx);
13208 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013209 }
13210
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013211 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013212out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013213 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013214}
13215
Daniel Vetter25c5b262012-07-08 22:08:04 +020013216#undef for_each_intel_crtc_masked
13217
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013218static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013219 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013220 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013221 .destroy = intel_crtc_destroy,
13222 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013223 .atomic_duplicate_state = intel_crtc_duplicate_state,
13224 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013225};
13226
Daniel Vetter53589012013-06-05 13:34:16 +020013227static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13228 struct intel_shared_dpll *pll,
13229 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013230{
Daniel Vetter53589012013-06-05 13:34:16 +020013231 uint32_t val;
13232
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013233 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013234 return false;
13235
Daniel Vetter53589012013-06-05 13:34:16 +020013236 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013237 hw_state->dpll = val;
13238 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13239 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013240
13241 return val & DPLL_VCO_ENABLE;
13242}
13243
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013244static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13245 struct intel_shared_dpll *pll)
13246{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013247 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13248 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013249}
13250
Daniel Vettere7b903d2013-06-05 13:34:14 +020013251static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13252 struct intel_shared_dpll *pll)
13253{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013254 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013255 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013256
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013257 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013258
13259 /* Wait for the clocks to stabilize. */
13260 POSTING_READ(PCH_DPLL(pll->id));
13261 udelay(150);
13262
13263 /* The pixel multiplier can only be updated once the
13264 * DPLL is enabled and the clocks are stable.
13265 *
13266 * So write it again.
13267 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013268 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013269 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013270 udelay(200);
13271}
13272
13273static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13274 struct intel_shared_dpll *pll)
13275{
13276 struct drm_device *dev = dev_priv->dev;
13277 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013278
13279 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013280 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013281 if (intel_crtc_to_shared_dpll(crtc) == pll)
13282 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13283 }
13284
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013285 I915_WRITE(PCH_DPLL(pll->id), 0);
13286 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013287 udelay(200);
13288}
13289
Daniel Vetter46edb022013-06-05 13:34:12 +020013290static char *ibx_pch_dpll_names[] = {
13291 "PCH DPLL A",
13292 "PCH DPLL B",
13293};
13294
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013295static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013296{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013297 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013298 int i;
13299
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013300 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013301
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013302 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013303 dev_priv->shared_dplls[i].id = i;
13304 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013305 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013306 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13307 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013308 dev_priv->shared_dplls[i].get_hw_state =
13309 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013310 }
13311}
13312
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013313static void intel_shared_dpll_init(struct drm_device *dev)
13314{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013315 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013316
Daniel Vetter9cd86932014-06-25 22:01:57 +030013317 if (HAS_DDI(dev))
13318 intel_ddi_pll_init(dev);
13319 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013320 ibx_pch_dpll_init(dev);
13321 else
13322 dev_priv->num_shared_dpll = 0;
13323
13324 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013325}
13326
Matt Roper6beb8c232014-12-01 15:40:14 -080013327/**
13328 * intel_prepare_plane_fb - Prepare fb for usage on plane
13329 * @plane: drm plane to prepare for
13330 * @fb: framebuffer to prepare for presentation
13331 *
13332 * Prepares a framebuffer for usage on a display plane. Generally this
13333 * involves pinning the underlying object and updating the frontbuffer tracking
13334 * bits. Some older platforms need special physical address handling for
13335 * cursor planes.
13336 *
13337 * Returns 0 on success, negative error code on failure.
13338 */
13339int
13340intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013341 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013342{
13343 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013344 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013345 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013346 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013347 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013348 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013349
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013350 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013351 return 0;
13352
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +020013353 ret = i915_mutex_lock_interruptible(dev);
13354 if (ret)
13355 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070013356
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013357 if (!obj) {
13358 ret = 0;
13359 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013360 INTEL_INFO(dev)->cursor_needs_physical) {
13361 int align = IS_I830(dev) ? 16 * 1024 : 256;
13362 ret = i915_gem_object_attach_phys(obj, align);
13363 if (ret)
13364 DRM_DEBUG_KMS("failed to attach phys object\n");
13365 } else {
John Harrison91af1272015-06-18 13:14:56 +010013366 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013367 }
13368
13369 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013370 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013371
13372 mutex_unlock(&dev->struct_mutex);
13373
13374 return ret;
13375}
13376
Matt Roper38f3ce32014-12-02 07:45:25 -080013377/**
13378 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13379 * @plane: drm plane to clean up for
13380 * @fb: old framebuffer that was on plane
13381 *
13382 * Cleans up a framebuffer that has just been removed from a plane.
13383 */
13384void
13385intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013386 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013387{
13388 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013389 struct intel_plane *intel_plane = to_intel_plane(plane);
13390 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13391 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013392
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013393 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013394 return;
13395
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013396 mutex_lock(&dev->struct_mutex);
13397 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13398 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013399 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013400
13401 /* prepare_fb aborted? */
13402 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13403 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13404 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
13405 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013406}
13407
Chandra Konduru6156a452015-04-27 13:48:39 -070013408int
13409skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13410{
13411 int max_scale;
13412 struct drm_device *dev;
13413 struct drm_i915_private *dev_priv;
13414 int crtc_clock, cdclk;
13415
13416 if (!intel_crtc || !crtc_state)
13417 return DRM_PLANE_HELPER_NO_SCALING;
13418
13419 dev = intel_crtc->base.dev;
13420 dev_priv = dev->dev_private;
13421 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013422 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013423
13424 if (!crtc_clock || !cdclk)
13425 return DRM_PLANE_HELPER_NO_SCALING;
13426
13427 /*
13428 * skl max scale is lower of:
13429 * close to 3 but not 3, -1 is for that purpose
13430 * or
13431 * cdclk/crtc_clock
13432 */
13433 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13434
13435 return max_scale;
13436}
13437
Matt Roper465c1202014-05-29 08:06:54 -070013438static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013439intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013440 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013441 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013442{
Matt Roper2b875c22014-12-01 15:40:13 -080013443 struct drm_crtc *crtc = state->base.crtc;
13444 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013445 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013446 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13447 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013448
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013449 /* use scaler when colorkey is not required */
13450 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013451 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013452 min_scale = 1;
13453 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013454 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013455 }
Sonika Jindald8106362015-04-10 14:37:28 +053013456
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013457 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13458 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013459 min_scale, max_scale,
13460 can_position, true,
13461 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013462}
13463
Gustavo Padovan14af2932014-10-24 14:51:31 +010013464static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013465intel_commit_primary_plane(struct drm_plane *plane,
13466 struct intel_plane_state *state)
13467{
Matt Roper2b875c22014-12-01 15:40:13 -080013468 struct drm_crtc *crtc = state->base.crtc;
13469 struct drm_framebuffer *fb = state->base.fb;
13470 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013471 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013472
Matt Roperea2c67b2014-12-23 10:41:52 -080013473 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013474
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013475 dev_priv->display.update_primary_plane(crtc, fb,
13476 state->src.x1 >> 16,
13477 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013478}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013479
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013480static void
13481intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013482 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013483{
13484 struct drm_device *dev = plane->dev;
13485 struct drm_i915_private *dev_priv = dev->dev_private;
13486
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013487 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13488}
13489
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013490static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13491 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013492{
13493 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013494 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013495 struct intel_crtc_state *old_intel_state =
13496 to_intel_crtc_state(old_crtc_state);
13497 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013498
Ville Syrjäläf015c552015-06-24 22:00:02 +030013499 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013500 intel_update_watermarks(crtc);
13501
Matt Roperc34c9ee2014-12-23 10:41:50 -080013502 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013503 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013504
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013505 if (modeset)
13506 return;
13507
13508 if (to_intel_crtc_state(crtc->state)->update_pipe)
13509 intel_update_pipe_config(intel_crtc, old_intel_state);
13510 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013511 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013512}
13513
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013514static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13515 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013516{
Matt Roper32b7eee2014-12-24 07:59:06 -080013517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013518
Maarten Lankhorst62852622015-09-23 16:29:38 +020013519 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013520}
13521
Matt Ropercf4c7c12014-12-04 10:27:42 -080013522/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013523 * intel_plane_destroy - destroy a plane
13524 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013525 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013526 * Common destruction function for all types of planes (primary, cursor,
13527 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013528 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013529void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013530{
13531 struct intel_plane *intel_plane = to_intel_plane(plane);
13532 drm_plane_cleanup(plane);
13533 kfree(intel_plane);
13534}
13535
Matt Roper65a3fea2015-01-21 16:35:42 -080013536const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013537 .update_plane = drm_atomic_helper_update_plane,
13538 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013539 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013540 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013541 .atomic_get_property = intel_plane_atomic_get_property,
13542 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013543 .atomic_duplicate_state = intel_plane_duplicate_state,
13544 .atomic_destroy_state = intel_plane_destroy_state,
13545
Matt Roper465c1202014-05-29 08:06:54 -070013546};
13547
13548static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13549 int pipe)
13550{
13551 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013552 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013553 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013554 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013555
13556 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13557 if (primary == NULL)
13558 return NULL;
13559
Matt Roper8e7d6882015-01-21 16:35:41 -080013560 state = intel_create_plane_state(&primary->base);
13561 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013562 kfree(primary);
13563 return NULL;
13564 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013565 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013566
Matt Roper465c1202014-05-29 08:06:54 -070013567 primary->can_scale = false;
13568 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013569 if (INTEL_INFO(dev)->gen >= 9) {
13570 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013571 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013572 }
Matt Roper465c1202014-05-29 08:06:54 -070013573 primary->pipe = pipe;
13574 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013575 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013576 primary->check_plane = intel_check_primary_plane;
13577 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013578 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013579 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13580 primary->plane = !pipe;
13581
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013582 if (INTEL_INFO(dev)->gen >= 9) {
13583 intel_primary_formats = skl_primary_formats;
13584 num_formats = ARRAY_SIZE(skl_primary_formats);
13585 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013586 intel_primary_formats = i965_primary_formats;
13587 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013588 } else {
13589 intel_primary_formats = i8xx_primary_formats;
13590 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013591 }
13592
13593 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013594 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013595 intel_primary_formats, num_formats,
13596 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013597
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013598 if (INTEL_INFO(dev)->gen >= 4)
13599 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013600
Matt Roperea2c67b2014-12-23 10:41:52 -080013601 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13602
Matt Roper465c1202014-05-29 08:06:54 -070013603 return &primary->base;
13604}
13605
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013606void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13607{
13608 if (!dev->mode_config.rotation_property) {
13609 unsigned long flags = BIT(DRM_ROTATE_0) |
13610 BIT(DRM_ROTATE_180);
13611
13612 if (INTEL_INFO(dev)->gen >= 9)
13613 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13614
13615 dev->mode_config.rotation_property =
13616 drm_mode_create_rotation_property(dev, flags);
13617 }
13618 if (dev->mode_config.rotation_property)
13619 drm_object_attach_property(&plane->base.base,
13620 dev->mode_config.rotation_property,
13621 plane->base.state->rotation);
13622}
13623
Matt Roper3d7d6512014-06-10 08:28:13 -070013624static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013625intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013626 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013627 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013628{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013629 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013630 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013631 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013632 unsigned stride;
13633 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013634
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013635 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13636 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013637 DRM_PLANE_HELPER_NO_SCALING,
13638 DRM_PLANE_HELPER_NO_SCALING,
13639 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013640 if (ret)
13641 return ret;
13642
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013643 /* if we want to turn off the cursor ignore width and height */
13644 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013645 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013646
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013647 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013648 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013649 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13650 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013651 return -EINVAL;
13652 }
13653
Matt Roperea2c67b2014-12-23 10:41:52 -080013654 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13655 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013656 DRM_DEBUG_KMS("buffer is too small\n");
13657 return -ENOMEM;
13658 }
13659
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013660 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013661 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013662 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013663 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013664
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013665 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013666}
13667
Matt Roperf4a2cf22014-12-01 15:40:12 -080013668static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013669intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013670 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013671{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013672 intel_crtc_update_cursor(crtc, false);
13673}
13674
13675static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013676intel_commit_cursor_plane(struct drm_plane *plane,
13677 struct intel_plane_state *state)
13678{
Matt Roper2b875c22014-12-01 15:40:13 -080013679 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013680 struct drm_device *dev = plane->dev;
13681 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013682 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013683 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013684
Matt Roperea2c67b2014-12-23 10:41:52 -080013685 crtc = crtc ? crtc : plane->crtc;
13686 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013687
Gustavo Padovana912f122014-12-01 15:40:10 -080013688 if (intel_crtc->cursor_bo == obj)
13689 goto update;
13690
Matt Roperf4a2cf22014-12-01 15:40:12 -080013691 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013692 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013693 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013694 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013695 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013696 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013697
Gustavo Padovana912f122014-12-01 15:40:10 -080013698 intel_crtc->cursor_addr = addr;
13699 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013700
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013701update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020013702 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013703}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013704
Matt Roper3d7d6512014-06-10 08:28:13 -070013705static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13706 int pipe)
13707{
13708 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013709 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013710
13711 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13712 if (cursor == NULL)
13713 return NULL;
13714
Matt Roper8e7d6882015-01-21 16:35:41 -080013715 state = intel_create_plane_state(&cursor->base);
13716 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013717 kfree(cursor);
13718 return NULL;
13719 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013720 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013721
Matt Roper3d7d6512014-06-10 08:28:13 -070013722 cursor->can_scale = false;
13723 cursor->max_downscale = 1;
13724 cursor->pipe = pipe;
13725 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013726 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013727 cursor->check_plane = intel_check_cursor_plane;
13728 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013729 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013730
13731 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013732 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013733 intel_cursor_formats,
13734 ARRAY_SIZE(intel_cursor_formats),
13735 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013736
13737 if (INTEL_INFO(dev)->gen >= 4) {
13738 if (!dev->mode_config.rotation_property)
13739 dev->mode_config.rotation_property =
13740 drm_mode_create_rotation_property(dev,
13741 BIT(DRM_ROTATE_0) |
13742 BIT(DRM_ROTATE_180));
13743 if (dev->mode_config.rotation_property)
13744 drm_object_attach_property(&cursor->base.base,
13745 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013746 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013747 }
13748
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013749 if (INTEL_INFO(dev)->gen >=9)
13750 state->scaler_id = -1;
13751
Matt Roperea2c67b2014-12-23 10:41:52 -080013752 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13753
Matt Roper3d7d6512014-06-10 08:28:13 -070013754 return &cursor->base;
13755}
13756
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013757static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13758 struct intel_crtc_state *crtc_state)
13759{
13760 int i;
13761 struct intel_scaler *intel_scaler;
13762 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13763
13764 for (i = 0; i < intel_crtc->num_scalers; i++) {
13765 intel_scaler = &scaler_state->scalers[i];
13766 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013767 intel_scaler->mode = PS_SCALER_MODE_DYN;
13768 }
13769
13770 scaler_state->scaler_id = -1;
13771}
13772
Hannes Ederb358d0a2008-12-18 21:18:47 +010013773static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013774{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013775 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013776 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013777 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013778 struct drm_plane *primary = NULL;
13779 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013780 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013781
Daniel Vetter955382f2013-09-19 14:05:45 +020013782 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013783 if (intel_crtc == NULL)
13784 return;
13785
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013786 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13787 if (!crtc_state)
13788 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013789 intel_crtc->config = crtc_state;
13790 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013791 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013792
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013793 /* initialize shared scalers */
13794 if (INTEL_INFO(dev)->gen >= 9) {
13795 if (pipe == PIPE_C)
13796 intel_crtc->num_scalers = 1;
13797 else
13798 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13799
13800 skl_init_scalers(dev, intel_crtc, crtc_state);
13801 }
13802
Matt Roper465c1202014-05-29 08:06:54 -070013803 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013804 if (!primary)
13805 goto fail;
13806
13807 cursor = intel_cursor_plane_create(dev, pipe);
13808 if (!cursor)
13809 goto fail;
13810
Matt Roper465c1202014-05-29 08:06:54 -070013811 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013812 cursor, &intel_crtc_funcs);
13813 if (ret)
13814 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013815
13816 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013817 for (i = 0; i < 256; i++) {
13818 intel_crtc->lut_r[i] = i;
13819 intel_crtc->lut_g[i] = i;
13820 intel_crtc->lut_b[i] = i;
13821 }
13822
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013823 /*
13824 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013825 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013826 */
Jesse Barnes80824002009-09-10 15:28:06 -070013827 intel_crtc->pipe = pipe;
13828 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013829 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013830 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013831 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013832 }
13833
Chris Wilson4b0e3332014-05-30 16:35:26 +030013834 intel_crtc->cursor_base = ~0;
13835 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013836 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013837
Ville Syrjälä852eb002015-06-24 22:00:07 +030013838 intel_crtc->wm.cxsr_allowed = true;
13839
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013840 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13841 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13842 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13843 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13844
Jesse Barnes79e53942008-11-07 14:24:08 -080013845 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013846
13847 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013848 return;
13849
13850fail:
13851 if (primary)
13852 drm_plane_cleanup(primary);
13853 if (cursor)
13854 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013855 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013856 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013857}
13858
Jesse Barnes752aa882013-10-31 18:55:49 +020013859enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13860{
13861 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013862 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013863
Rob Clark51fd3712013-11-19 12:10:12 -050013864 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013865
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013866 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013867 return INVALID_PIPE;
13868
13869 return to_intel_crtc(encoder->crtc)->pipe;
13870}
13871
Carl Worth08d7b3d2009-04-29 14:43:54 -070013872int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013873 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013874{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013875 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013876 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013877 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013878
Rob Clark7707e652014-07-17 23:30:04 -040013879 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013880
Rob Clark7707e652014-07-17 23:30:04 -040013881 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013882 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013883 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013884 }
13885
Rob Clark7707e652014-07-17 23:30:04 -040013886 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013887 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013888
Daniel Vetterc05422d2009-08-11 16:05:30 +020013889 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013890}
13891
Daniel Vetter66a92782012-07-12 20:08:18 +020013892static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013893{
Daniel Vetter66a92782012-07-12 20:08:18 +020013894 struct drm_device *dev = encoder->base.dev;
13895 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013896 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013897 int entry = 0;
13898
Damien Lespiaub2784e12014-08-05 11:29:37 +010013899 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013900 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013901 index_mask |= (1 << entry);
13902
Jesse Barnes79e53942008-11-07 14:24:08 -080013903 entry++;
13904 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013905
Jesse Barnes79e53942008-11-07 14:24:08 -080013906 return index_mask;
13907}
13908
Chris Wilson4d302442010-12-14 19:21:29 +000013909static bool has_edp_a(struct drm_device *dev)
13910{
13911 struct drm_i915_private *dev_priv = dev->dev_private;
13912
13913 if (!IS_MOBILE(dev))
13914 return false;
13915
13916 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13917 return false;
13918
Damien Lespiaue3589902014-02-07 19:12:50 +000013919 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013920 return false;
13921
13922 return true;
13923}
13924
Jesse Barnes84b4e042014-06-25 08:24:29 -070013925static bool intel_crt_present(struct drm_device *dev)
13926{
13927 struct drm_i915_private *dev_priv = dev->dev_private;
13928
Damien Lespiau884497e2013-12-03 13:56:23 +000013929 if (INTEL_INFO(dev)->gen >= 9)
13930 return false;
13931
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013932 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013933 return false;
13934
13935 if (IS_CHERRYVIEW(dev))
13936 return false;
13937
13938 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13939 return false;
13940
13941 return true;
13942}
13943
Jesse Barnes79e53942008-11-07 14:24:08 -080013944static void intel_setup_outputs(struct drm_device *dev)
13945{
Eric Anholt725e30a2009-01-22 13:01:02 -080013946 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013947 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013948 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013949
Daniel Vetterc9093352013-06-06 22:22:47 +020013950 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013951
Jesse Barnes84b4e042014-06-25 08:24:29 -070013952 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013953 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013954
Vandana Kannanc776eb22014-08-19 12:05:01 +053013955 if (IS_BROXTON(dev)) {
13956 /*
13957 * FIXME: Broxton doesn't support port detection via the
13958 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13959 * detect the ports.
13960 */
13961 intel_ddi_init(dev, PORT_A);
13962 intel_ddi_init(dev, PORT_B);
13963 intel_ddi_init(dev, PORT_C);
13964 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013965 int found;
13966
Jesse Barnesde31fac2015-03-06 15:53:32 -080013967 /*
13968 * Haswell uses DDI functions to detect digital outputs.
13969 * On SKL pre-D0 the strap isn't connected, so we assume
13970 * it's there.
13971 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013972 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013973 /* WaIgnoreDDIAStrap: skl */
Jani Nikula5a2376d2015-08-14 10:53:17 +030013974 if (found || IS_SKYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013975 intel_ddi_init(dev, PORT_A);
13976
13977 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13978 * register */
13979 found = I915_READ(SFUSE_STRAP);
13980
13981 if (found & SFUSE_STRAP_DDIB_DETECTED)
13982 intel_ddi_init(dev, PORT_B);
13983 if (found & SFUSE_STRAP_DDIC_DETECTED)
13984 intel_ddi_init(dev, PORT_C);
13985 if (found & SFUSE_STRAP_DDID_DETECTED)
13986 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013987 /*
13988 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13989 */
13990 if (IS_SKYLAKE(dev) &&
13991 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13992 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13993 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
13994 intel_ddi_init(dev, PORT_E);
13995
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013996 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013997 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013998 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013999
14000 if (has_edp_a(dev))
14001 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014002
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014003 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014004 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014005 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014006 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014007 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014008 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014009 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014010 }
14011
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014012 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014013 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014014
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014015 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014016 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014017
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014018 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014019 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014020
Daniel Vetter270b3042012-10-27 15:52:05 +020014021 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014022 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014023 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014024 /*
14025 * The DP_DETECTED bit is the latched state of the DDC
14026 * SDA pin at boot. However since eDP doesn't require DDC
14027 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14028 * eDP ports may have been muxed to an alternate function.
14029 * Thus we can't rely on the DP_DETECTED bit alone to detect
14030 * eDP ports. Consult the VBT as well as DP_DETECTED to
14031 * detect eDP ports.
14032 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014033 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014034 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014035 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14036 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014037 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014038 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014039
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014040 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014041 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014042 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14043 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014044 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014045 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014046
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014047 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014048 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014049 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14050 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14051 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14052 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014053 }
14054
Jani Nikula3cfca972013-08-27 15:12:26 +030014055 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014056 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014057 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014058
Paulo Zanonie2debe92013-02-18 19:00:27 -030014059 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014060 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014061 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014062 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014063 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014064 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014065 }
Ma Ling27185ae2009-08-24 13:50:23 +080014066
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014067 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014068 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014069 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014070
14071 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014072
Paulo Zanonie2debe92013-02-18 19:00:27 -030014073 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014074 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014075 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014076 }
Ma Ling27185ae2009-08-24 13:50:23 +080014077
Paulo Zanonie2debe92013-02-18 19:00:27 -030014078 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014079
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014080 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014081 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014082 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014083 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014084 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014085 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014086 }
Ma Ling27185ae2009-08-24 13:50:23 +080014087
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014088 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014089 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014090 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014091 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014092 intel_dvo_init(dev);
14093
Zhenyu Wang103a1962009-11-27 11:44:36 +080014094 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014095 intel_tv_init(dev);
14096
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014097 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014098
Damien Lespiaub2784e12014-08-05 11:29:37 +010014099 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014100 encoder->base.possible_crtcs = encoder->crtc_mask;
14101 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014102 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014103 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014104
Paulo Zanonidde86e22012-12-01 12:04:25 -020014105 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014106
14107 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014108}
14109
14110static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14111{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014112 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014113 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014114
Daniel Vetteref2d6332014-02-10 18:00:38 +010014115 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014116 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014117 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014118 drm_gem_object_unreference(&intel_fb->obj->base);
14119 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014120 kfree(intel_fb);
14121}
14122
14123static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014124 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014125 unsigned int *handle)
14126{
14127 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014128 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014129
Chris Wilson05394f32010-11-08 19:18:58 +000014130 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014131}
14132
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014133static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14134 struct drm_file *file,
14135 unsigned flags, unsigned color,
14136 struct drm_clip_rect *clips,
14137 unsigned num_clips)
14138{
14139 struct drm_device *dev = fb->dev;
14140 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14141 struct drm_i915_gem_object *obj = intel_fb->obj;
14142
14143 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014144 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014145 mutex_unlock(&dev->struct_mutex);
14146
14147 return 0;
14148}
14149
Jesse Barnes79e53942008-11-07 14:24:08 -080014150static const struct drm_framebuffer_funcs intel_fb_funcs = {
14151 .destroy = intel_user_framebuffer_destroy,
14152 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014153 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014154};
14155
Damien Lespiaub3218032015-02-27 11:15:18 +000014156static
14157u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14158 uint32_t pixel_format)
14159{
14160 u32 gen = INTEL_INFO(dev)->gen;
14161
14162 if (gen >= 9) {
14163 /* "The stride in bytes must not exceed the of the size of 8K
14164 * pixels and 32K bytes."
14165 */
14166 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14167 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14168 return 32*1024;
14169 } else if (gen >= 4) {
14170 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14171 return 16*1024;
14172 else
14173 return 32*1024;
14174 } else if (gen >= 3) {
14175 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14176 return 8*1024;
14177 else
14178 return 16*1024;
14179 } else {
14180 /* XXX DSPC is limited to 4k tiled */
14181 return 8*1024;
14182 }
14183}
14184
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014185static int intel_framebuffer_init(struct drm_device *dev,
14186 struct intel_framebuffer *intel_fb,
14187 struct drm_mode_fb_cmd2 *mode_cmd,
14188 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014189{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014190 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014191 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014192 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014193
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014194 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14195
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014196 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14197 /* Enforce that fb modifier and tiling mode match, but only for
14198 * X-tiled. This is needed for FBC. */
14199 if (!!(obj->tiling_mode == I915_TILING_X) !=
14200 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14201 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14202 return -EINVAL;
14203 }
14204 } else {
14205 if (obj->tiling_mode == I915_TILING_X)
14206 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14207 else if (obj->tiling_mode == I915_TILING_Y) {
14208 DRM_DEBUG("No Y tiling for legacy addfb\n");
14209 return -EINVAL;
14210 }
14211 }
14212
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014213 /* Passed in modifier sanity checking. */
14214 switch (mode_cmd->modifier[0]) {
14215 case I915_FORMAT_MOD_Y_TILED:
14216 case I915_FORMAT_MOD_Yf_TILED:
14217 if (INTEL_INFO(dev)->gen < 9) {
14218 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14219 mode_cmd->modifier[0]);
14220 return -EINVAL;
14221 }
14222 case DRM_FORMAT_MOD_NONE:
14223 case I915_FORMAT_MOD_X_TILED:
14224 break;
14225 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014226 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14227 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014228 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014229 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014230
Damien Lespiaub3218032015-02-27 11:15:18 +000014231 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14232 mode_cmd->pixel_format);
14233 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14234 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14235 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014236 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014237 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014238
Damien Lespiaub3218032015-02-27 11:15:18 +000014239 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14240 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014241 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014242 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14243 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014244 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014245 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014246 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014247 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014248
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014249 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014250 mode_cmd->pitches[0] != obj->stride) {
14251 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14252 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014253 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014254 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014255
Ville Syrjälä57779d02012-10-31 17:50:14 +020014256 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014257 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014258 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014259 case DRM_FORMAT_RGB565:
14260 case DRM_FORMAT_XRGB8888:
14261 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014262 break;
14263 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014264 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014265 DRM_DEBUG("unsupported pixel format: %s\n",
14266 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014267 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014268 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014269 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014270 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014271 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14272 DRM_DEBUG("unsupported pixel format: %s\n",
14273 drm_get_format_name(mode_cmd->pixel_format));
14274 return -EINVAL;
14275 }
14276 break;
14277 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014278 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014279 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014280 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014281 DRM_DEBUG("unsupported pixel format: %s\n",
14282 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014283 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014284 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014285 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014286 case DRM_FORMAT_ABGR2101010:
14287 if (!IS_VALLEYVIEW(dev)) {
14288 DRM_DEBUG("unsupported pixel format: %s\n",
14289 drm_get_format_name(mode_cmd->pixel_format));
14290 return -EINVAL;
14291 }
14292 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014293 case DRM_FORMAT_YUYV:
14294 case DRM_FORMAT_UYVY:
14295 case DRM_FORMAT_YVYU:
14296 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014297 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014298 DRM_DEBUG("unsupported pixel format: %s\n",
14299 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014300 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014301 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014302 break;
14303 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014304 DRM_DEBUG("unsupported pixel format: %s\n",
14305 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014306 return -EINVAL;
14307 }
14308
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014309 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14310 if (mode_cmd->offsets[0] != 0)
14311 return -EINVAL;
14312
Damien Lespiauec2c9812015-01-20 12:51:45 +000014313 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014314 mode_cmd->pixel_format,
14315 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014316 /* FIXME drm helper for size checks (especially planar formats)? */
14317 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14318 return -EINVAL;
14319
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014320 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14321 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014322 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014323
Jesse Barnes79e53942008-11-07 14:24:08 -080014324 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14325 if (ret) {
14326 DRM_ERROR("framebuffer init failed %d\n", ret);
14327 return ret;
14328 }
14329
Jesse Barnes79e53942008-11-07 14:24:08 -080014330 return 0;
14331}
14332
Jesse Barnes79e53942008-11-07 14:24:08 -080014333static struct drm_framebuffer *
14334intel_user_framebuffer_create(struct drm_device *dev,
14335 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014336 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014337{
Chris Wilson05394f32010-11-08 19:18:58 +000014338 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014339
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014340 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14341 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014342 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014343 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014344
Chris Wilsond2dff872011-04-19 08:36:26 +010014345 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014346}
14347
Daniel Vetter06957262015-08-10 13:34:08 +020014348#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014349static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014350{
14351}
14352#endif
14353
Jesse Barnes79e53942008-11-07 14:24:08 -080014354static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014355 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014356 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014357 .atomic_check = intel_atomic_check,
14358 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014359 .atomic_state_alloc = intel_atomic_state_alloc,
14360 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014361};
14362
Jesse Barnese70236a2009-09-21 10:42:27 -070014363/* Set up chip specific display functions */
14364static void intel_init_display(struct drm_device *dev)
14365{
14366 struct drm_i915_private *dev_priv = dev->dev_private;
14367
Daniel Vetteree9300b2013-06-03 22:40:22 +020014368 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14369 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014370 else if (IS_CHERRYVIEW(dev))
14371 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014372 else if (IS_VALLEYVIEW(dev))
14373 dev_priv->display.find_dpll = vlv_find_best_dpll;
14374 else if (IS_PINEVIEW(dev))
14375 dev_priv->display.find_dpll = pnv_find_best_dpll;
14376 else
14377 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14378
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014379 if (INTEL_INFO(dev)->gen >= 9) {
14380 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014381 dev_priv->display.get_initial_plane_config =
14382 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014383 dev_priv->display.crtc_compute_clock =
14384 haswell_crtc_compute_clock;
14385 dev_priv->display.crtc_enable = haswell_crtc_enable;
14386 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014387 dev_priv->display.update_primary_plane =
14388 skylake_update_primary_plane;
14389 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014390 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014391 dev_priv->display.get_initial_plane_config =
14392 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014393 dev_priv->display.crtc_compute_clock =
14394 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014395 dev_priv->display.crtc_enable = haswell_crtc_enable;
14396 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014397 dev_priv->display.update_primary_plane =
14398 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014399 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014400 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014401 dev_priv->display.get_initial_plane_config =
14402 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014403 dev_priv->display.crtc_compute_clock =
14404 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014405 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14406 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014407 dev_priv->display.update_primary_plane =
14408 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014409 } else if (IS_VALLEYVIEW(dev)) {
14410 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014411 dev_priv->display.get_initial_plane_config =
14412 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014413 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014414 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14415 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014416 dev_priv->display.update_primary_plane =
14417 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014418 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014419 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014420 dev_priv->display.get_initial_plane_config =
14421 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014422 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014423 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14424 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014425 dev_priv->display.update_primary_plane =
14426 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014427 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014428
Jesse Barnese70236a2009-09-21 10:42:27 -070014429 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014430 if (IS_SKYLAKE(dev))
14431 dev_priv->display.get_display_clock_speed =
14432 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014433 else if (IS_BROXTON(dev))
14434 dev_priv->display.get_display_clock_speed =
14435 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014436 else if (IS_BROADWELL(dev))
14437 dev_priv->display.get_display_clock_speed =
14438 broadwell_get_display_clock_speed;
14439 else if (IS_HASWELL(dev))
14440 dev_priv->display.get_display_clock_speed =
14441 haswell_get_display_clock_speed;
14442 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014443 dev_priv->display.get_display_clock_speed =
14444 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014445 else if (IS_GEN5(dev))
14446 dev_priv->display.get_display_clock_speed =
14447 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014448 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014449 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014450 dev_priv->display.get_display_clock_speed =
14451 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014452 else if (IS_GM45(dev))
14453 dev_priv->display.get_display_clock_speed =
14454 gm45_get_display_clock_speed;
14455 else if (IS_CRESTLINE(dev))
14456 dev_priv->display.get_display_clock_speed =
14457 i965gm_get_display_clock_speed;
14458 else if (IS_PINEVIEW(dev))
14459 dev_priv->display.get_display_clock_speed =
14460 pnv_get_display_clock_speed;
14461 else if (IS_G33(dev) || IS_G4X(dev))
14462 dev_priv->display.get_display_clock_speed =
14463 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014464 else if (IS_I915G(dev))
14465 dev_priv->display.get_display_clock_speed =
14466 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014467 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014468 dev_priv->display.get_display_clock_speed =
14469 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014470 else if (IS_PINEVIEW(dev))
14471 dev_priv->display.get_display_clock_speed =
14472 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014473 else if (IS_I915GM(dev))
14474 dev_priv->display.get_display_clock_speed =
14475 i915gm_get_display_clock_speed;
14476 else if (IS_I865G(dev))
14477 dev_priv->display.get_display_clock_speed =
14478 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014479 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014480 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014481 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014482 else { /* 830 */
14483 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014484 dev_priv->display.get_display_clock_speed =
14485 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014486 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014487
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014488 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014489 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014490 } else if (IS_GEN6(dev)) {
14491 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014492 } else if (IS_IVYBRIDGE(dev)) {
14493 /* FIXME: detect B0+ stepping and use auto training */
14494 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014495 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014496 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014497 if (IS_BROADWELL(dev)) {
14498 dev_priv->display.modeset_commit_cdclk =
14499 broadwell_modeset_commit_cdclk;
14500 dev_priv->display.modeset_calc_cdclk =
14501 broadwell_modeset_calc_cdclk;
14502 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014503 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014504 dev_priv->display.modeset_commit_cdclk =
14505 valleyview_modeset_commit_cdclk;
14506 dev_priv->display.modeset_calc_cdclk =
14507 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014508 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014509 dev_priv->display.modeset_commit_cdclk =
14510 broxton_modeset_commit_cdclk;
14511 dev_priv->display.modeset_calc_cdclk =
14512 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014513 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014514
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014515 switch (INTEL_INFO(dev)->gen) {
14516 case 2:
14517 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14518 break;
14519
14520 case 3:
14521 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14522 break;
14523
14524 case 4:
14525 case 5:
14526 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14527 break;
14528
14529 case 6:
14530 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14531 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014532 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014533 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014534 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14535 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014536 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014537 /* Drop through - unsupported since execlist only. */
14538 default:
14539 /* Default just returns -ENODEV to indicate unsupported */
14540 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014541 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014542
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014543 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014544}
14545
Jesse Barnesb690e962010-07-19 13:53:12 -070014546/*
14547 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14548 * resume, or other times. This quirk makes sure that's the case for
14549 * affected systems.
14550 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014551static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014552{
14553 struct drm_i915_private *dev_priv = dev->dev_private;
14554
14555 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014556 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014557}
14558
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014559static void quirk_pipeb_force(struct drm_device *dev)
14560{
14561 struct drm_i915_private *dev_priv = dev->dev_private;
14562
14563 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14564 DRM_INFO("applying pipe b force quirk\n");
14565}
14566
Keith Packard435793d2011-07-12 14:56:22 -070014567/*
14568 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14569 */
14570static void quirk_ssc_force_disable(struct drm_device *dev)
14571{
14572 struct drm_i915_private *dev_priv = dev->dev_private;
14573 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014574 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014575}
14576
Carsten Emde4dca20e2012-03-15 15:56:26 +010014577/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014578 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14579 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014580 */
14581static void quirk_invert_brightness(struct drm_device *dev)
14582{
14583 struct drm_i915_private *dev_priv = dev->dev_private;
14584 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014585 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014586}
14587
Scot Doyle9c72cc62014-07-03 23:27:50 +000014588/* Some VBT's incorrectly indicate no backlight is present */
14589static void quirk_backlight_present(struct drm_device *dev)
14590{
14591 struct drm_i915_private *dev_priv = dev->dev_private;
14592 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14593 DRM_INFO("applying backlight present quirk\n");
14594}
14595
Jesse Barnesb690e962010-07-19 13:53:12 -070014596struct intel_quirk {
14597 int device;
14598 int subsystem_vendor;
14599 int subsystem_device;
14600 void (*hook)(struct drm_device *dev);
14601};
14602
Egbert Eich5f85f172012-10-14 15:46:38 +020014603/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14604struct intel_dmi_quirk {
14605 void (*hook)(struct drm_device *dev);
14606 const struct dmi_system_id (*dmi_id_list)[];
14607};
14608
14609static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14610{
14611 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14612 return 1;
14613}
14614
14615static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14616 {
14617 .dmi_id_list = &(const struct dmi_system_id[]) {
14618 {
14619 .callback = intel_dmi_reverse_brightness,
14620 .ident = "NCR Corporation",
14621 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14622 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14623 },
14624 },
14625 { } /* terminating entry */
14626 },
14627 .hook = quirk_invert_brightness,
14628 },
14629};
14630
Ben Widawskyc43b5632012-04-16 14:07:40 -070014631static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014632 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14633 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14634
Jesse Barnesb690e962010-07-19 13:53:12 -070014635 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14636 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14637
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014638 /* 830 needs to leave pipe A & dpll A up */
14639 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14640
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014641 /* 830 needs to leave pipe B & dpll B up */
14642 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14643
Keith Packard435793d2011-07-12 14:56:22 -070014644 /* Lenovo U160 cannot use SSC on LVDS */
14645 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014646
14647 /* Sony Vaio Y cannot use SSC on LVDS */
14648 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014649
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014650 /* Acer Aspire 5734Z must invert backlight brightness */
14651 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14652
14653 /* Acer/eMachines G725 */
14654 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14655
14656 /* Acer/eMachines e725 */
14657 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14658
14659 /* Acer/Packard Bell NCL20 */
14660 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14661
14662 /* Acer Aspire 4736Z */
14663 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014664
14665 /* Acer Aspire 5336 */
14666 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014667
14668 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14669 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014670
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014671 /* Acer C720 Chromebook (Core i3 4005U) */
14672 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14673
jens steinb2a96012014-10-28 20:25:53 +010014674 /* Apple Macbook 2,1 (Core 2 T7400) */
14675 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14676
Scot Doyled4967d82014-07-03 23:27:52 +000014677 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14678 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014679
14680 /* HP Chromebook 14 (Celeron 2955U) */
14681 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014682
14683 /* Dell Chromebook 11 */
14684 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014685};
14686
14687static void intel_init_quirks(struct drm_device *dev)
14688{
14689 struct pci_dev *d = dev->pdev;
14690 int i;
14691
14692 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14693 struct intel_quirk *q = &intel_quirks[i];
14694
14695 if (d->device == q->device &&
14696 (d->subsystem_vendor == q->subsystem_vendor ||
14697 q->subsystem_vendor == PCI_ANY_ID) &&
14698 (d->subsystem_device == q->subsystem_device ||
14699 q->subsystem_device == PCI_ANY_ID))
14700 q->hook(dev);
14701 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014702 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14703 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14704 intel_dmi_quirks[i].hook(dev);
14705 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014706}
14707
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014708/* Disable the VGA plane that we never use */
14709static void i915_disable_vga(struct drm_device *dev)
14710{
14711 struct drm_i915_private *dev_priv = dev->dev_private;
14712 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014713 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014714
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014715 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014716 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014717 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014718 sr1 = inb(VGA_SR_DATA);
14719 outb(sr1 | 1<<5, VGA_SR_DATA);
14720 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14721 udelay(300);
14722
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014723 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014724 POSTING_READ(vga_reg);
14725}
14726
Daniel Vetterf8175862012-04-10 15:50:11 +020014727void intel_modeset_init_hw(struct drm_device *dev)
14728{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014729 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014730 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014731 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014732 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014733}
14734
Jesse Barnes79e53942008-11-07 14:24:08 -080014735void intel_modeset_init(struct drm_device *dev)
14736{
Jesse Barnes652c3932009-08-17 13:31:43 -070014737 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014738 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014739 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014740 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014741
14742 drm_mode_config_init(dev);
14743
14744 dev->mode_config.min_width = 0;
14745 dev->mode_config.min_height = 0;
14746
Dave Airlie019d96c2011-09-29 16:20:42 +010014747 dev->mode_config.preferred_depth = 24;
14748 dev->mode_config.prefer_shadow = 1;
14749
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014750 dev->mode_config.allow_fb_modifiers = true;
14751
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014752 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014753
Jesse Barnesb690e962010-07-19 13:53:12 -070014754 intel_init_quirks(dev);
14755
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014756 intel_init_pm(dev);
14757
Ben Widawskye3c74752013-04-05 13:12:39 -070014758 if (INTEL_INFO(dev)->num_pipes == 0)
14759 return;
14760
Lukas Wunner69f92f62015-07-15 13:57:35 +020014761 /*
14762 * There may be no VBT; and if the BIOS enabled SSC we can
14763 * just keep using it to avoid unnecessary flicker. Whereas if the
14764 * BIOS isn't using it, don't assume it will work even if the VBT
14765 * indicates as much.
14766 */
14767 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14768 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14769 DREF_SSC1_ENABLE);
14770
14771 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14772 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14773 bios_lvds_use_ssc ? "en" : "dis",
14774 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14775 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14776 }
14777 }
14778
Jesse Barnese70236a2009-09-21 10:42:27 -070014779 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014780 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014781
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014782 if (IS_GEN2(dev)) {
14783 dev->mode_config.max_width = 2048;
14784 dev->mode_config.max_height = 2048;
14785 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014786 dev->mode_config.max_width = 4096;
14787 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014788 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014789 dev->mode_config.max_width = 8192;
14790 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014791 }
Damien Lespiau068be562014-03-28 14:17:49 +000014792
Ville Syrjälädc41c152014-08-13 11:57:05 +030014793 if (IS_845G(dev) || IS_I865G(dev)) {
14794 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14795 dev->mode_config.cursor_height = 1023;
14796 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014797 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14798 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14799 } else {
14800 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14801 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14802 }
14803
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014804 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014805
Zhao Yakui28c97732009-10-09 11:39:41 +080014806 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014807 INTEL_INFO(dev)->num_pipes,
14808 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014809
Damien Lespiau055e3932014-08-18 13:49:10 +010014810 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014811 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014812 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014813 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014814 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014815 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014816 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014817 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014818 }
14819
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030014820 intel_update_czclk(dev_priv);
14821 intel_update_cdclk(dev);
14822
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014823 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014824
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014825 /* Just disable it once at startup */
14826 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014827 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014828
14829 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014830 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014831
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014832 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014833 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014834 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014835
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014836 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014837 struct intel_initial_plane_config plane_config = {};
14838
Jesse Barnes46f297f2014-03-07 08:57:48 -080014839 if (!crtc->active)
14840 continue;
14841
Jesse Barnes46f297f2014-03-07 08:57:48 -080014842 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014843 * Note that reserving the BIOS fb up front prevents us
14844 * from stuffing other stolen allocations like the ring
14845 * on top. This prevents some ugliness at boot time, and
14846 * can even allow for smooth boot transitions if the BIOS
14847 * fb is large enough for the active pipe configuration.
14848 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014849 dev_priv->display.get_initial_plane_config(crtc,
14850 &plane_config);
14851
14852 /*
14853 * If the fb is shared between multiple heads, we'll
14854 * just get the first one.
14855 */
14856 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014857 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014858}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014859
Daniel Vetter7fad7982012-07-04 17:51:47 +020014860static void intel_enable_pipe_a(struct drm_device *dev)
14861{
14862 struct intel_connector *connector;
14863 struct drm_connector *crt = NULL;
14864 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014865 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014866
14867 /* We can't just switch on the pipe A, we need to set things up with a
14868 * proper mode and output configuration. As a gross hack, enable pipe A
14869 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014870 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014871 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14872 crt = &connector->base;
14873 break;
14874 }
14875 }
14876
14877 if (!crt)
14878 return;
14879
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014880 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014881 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014882}
14883
Daniel Vetterfa555832012-10-10 23:14:00 +020014884static bool
14885intel_check_plane_mapping(struct intel_crtc *crtc)
14886{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014887 struct drm_device *dev = crtc->base.dev;
14888 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030014889 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020014890
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014891 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014892 return true;
14893
Ville Syrjälä649636e2015-09-22 19:50:01 +030014894 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014895
14896 if ((val & DISPLAY_PLANE_ENABLE) &&
14897 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14898 return false;
14899
14900 return true;
14901}
14902
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014903static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14904{
14905 struct drm_device *dev = crtc->base.dev;
14906 struct intel_encoder *encoder;
14907
14908 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14909 return true;
14910
14911 return false;
14912}
14913
Daniel Vetter24929352012-07-02 20:28:59 +020014914static void intel_sanitize_crtc(struct intel_crtc *crtc)
14915{
14916 struct drm_device *dev = crtc->base.dev;
14917 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014918 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014919
Daniel Vetter24929352012-07-02 20:28:59 +020014920 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014921 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014922 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14923
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014924 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014925 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014926 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014927 struct intel_plane *plane;
14928
Daniel Vetter96256042015-02-13 21:03:42 +010014929 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014930
14931 /* Disable everything but the primary plane */
14932 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14933 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14934 continue;
14935
14936 plane->disable_plane(&plane->base, &crtc->base);
14937 }
Daniel Vetter96256042015-02-13 21:03:42 +010014938 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014939
Daniel Vetter24929352012-07-02 20:28:59 +020014940 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014941 * disable the crtc (and hence change the state) if it is wrong. Note
14942 * that gen4+ has a fixed plane -> pipe mapping. */
14943 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014944 bool plane;
14945
Daniel Vetter24929352012-07-02 20:28:59 +020014946 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14947 crtc->base.base.id);
14948
14949 /* Pipe has the wrong plane attached and the plane is active.
14950 * Temporarily change the plane mapping and disable everything
14951 * ... */
14952 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014953 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014954 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014955 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014956 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014957 }
Daniel Vetter24929352012-07-02 20:28:59 +020014958
Daniel Vetter7fad7982012-07-04 17:51:47 +020014959 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14960 crtc->pipe == PIPE_A && !crtc->active) {
14961 /* BIOS forgot to enable pipe A, this mostly happens after
14962 * resume. Force-enable the pipe to fix this, the update_dpms
14963 * call below we restore the pipe to the right state, but leave
14964 * the required bits on. */
14965 intel_enable_pipe_a(dev);
14966 }
14967
Daniel Vetter24929352012-07-02 20:28:59 +020014968 /* Adjust the state of the output pipe according to whether we
14969 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014970 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014971 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014972
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020014973 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014974 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014975
14976 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014977 * functions or because of calls to intel_crtc_disable_noatomic,
14978 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020014979 * pipe A quirk. */
14980 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14981 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014982 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014983 crtc->active ? "enabled" : "disabled");
14984
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020014985 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014986 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014987 crtc->base.enabled = crtc->active;
14988
14989 /* Because we only establish the connector -> encoder ->
14990 * crtc links if something is active, this means the
14991 * crtc is now deactivated. Break the links. connector
14992 * -> encoder links are only establish when things are
14993 * actually up, hence no need to break them. */
14994 WARN_ON(crtc->active);
14995
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020014996 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020014997 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014998 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014999
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015000 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015001 /*
15002 * We start out with underrun reporting disabled to avoid races.
15003 * For correct bookkeeping mark this on active crtcs.
15004 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015005 * Also on gmch platforms we dont have any hardware bits to
15006 * disable the underrun reporting. Which means we need to start
15007 * out with underrun reporting disabled also on inactive pipes,
15008 * since otherwise we'll complain about the garbage we read when
15009 * e.g. coming up after runtime pm.
15010 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015011 * No protection against concurrent access is required - at
15012 * worst a fifo underrun happens which also sets this to false.
15013 */
15014 crtc->cpu_fifo_underrun_disabled = true;
15015 crtc->pch_fifo_underrun_disabled = true;
15016 }
Daniel Vetter24929352012-07-02 20:28:59 +020015017}
15018
15019static void intel_sanitize_encoder(struct intel_encoder *encoder)
15020{
15021 struct intel_connector *connector;
15022 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015023 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015024
15025 /* We need to check both for a crtc link (meaning that the
15026 * encoder is active and trying to read from a pipe) and the
15027 * pipe itself being active. */
15028 bool has_active_crtc = encoder->base.crtc &&
15029 to_intel_crtc(encoder->base.crtc)->active;
15030
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015031 for_each_intel_connector(dev, connector) {
15032 if (connector->base.encoder != &encoder->base)
15033 continue;
15034
15035 active = true;
15036 break;
15037 }
15038
15039 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015040 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15041 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015042 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015043
15044 /* Connector is active, but has no active pipe. This is
15045 * fallout from our resume register restoring. Disable
15046 * the encoder manually again. */
15047 if (encoder->base.crtc) {
15048 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15049 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015050 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015051 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015052 if (encoder->post_disable)
15053 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015054 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015055 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015056
15057 /* Inconsistent output/port/pipe state happens presumably due to
15058 * a bug in one of the get_hw_state functions. Or someplace else
15059 * in our code, like the register restore mess on resume. Clamp
15060 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015061 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015062 if (connector->encoder != encoder)
15063 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015064 connector->base.dpms = DRM_MODE_DPMS_OFF;
15065 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015066 }
15067 }
15068 /* Enabled encoders without active connectors will be fixed in
15069 * the crtc fixup. */
15070}
15071
Imre Deak04098752014-02-18 00:02:16 +020015072void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015073{
15074 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015075 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015076
Imre Deak04098752014-02-18 00:02:16 +020015077 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15078 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15079 i915_disable_vga(dev);
15080 }
15081}
15082
15083void i915_redisable_vga(struct drm_device *dev)
15084{
15085 struct drm_i915_private *dev_priv = dev->dev_private;
15086
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015087 /* This function can be called both from intel_modeset_setup_hw_state or
15088 * at a very early point in our resume sequence, where the power well
15089 * structures are not yet restored. Since this function is at a very
15090 * paranoid "someone might have enabled VGA while we were not looking"
15091 * level, just check if the power well is enabled instead of trying to
15092 * follow the "don't touch the power well if we don't need it" policy
15093 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015094 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015095 return;
15096
Imre Deak04098752014-02-18 00:02:16 +020015097 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015098}
15099
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015100static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015101{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015102 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015103
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015104 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015105}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015106
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015107/* FIXME read out full plane state for all planes */
15108static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015109{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015110 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015111 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015112 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015113
Matt Roper261a27d2015-10-08 15:28:25 -070015114 plane_state->visible =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015115 primary_get_hw_state(to_intel_plane(primary));
15116
15117 if (plane_state->visible)
15118 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015119}
15120
Daniel Vetter30e984d2013-06-05 13:34:17 +020015121static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015122{
15123 struct drm_i915_private *dev_priv = dev->dev_private;
15124 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015125 struct intel_crtc *crtc;
15126 struct intel_encoder *encoder;
15127 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015128 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015129
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015130 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015131 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015132 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015133 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015134
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015135 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015136 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015137
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015138 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015139 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015140
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015141 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015142
15143 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15144 crtc->base.base.id,
15145 crtc->active ? "enabled" : "disabled");
15146 }
15147
Daniel Vetter53589012013-06-05 13:34:16 +020015148 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15149 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15150
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015151 pll->on = pll->get_hw_state(dev_priv, pll,
15152 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015153 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015154 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015155 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015156 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015157 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015158 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015159 }
Daniel Vetter53589012013-06-05 13:34:16 +020015160 }
Daniel Vetter53589012013-06-05 13:34:16 +020015161
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015162 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015163 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015164
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015165 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015166 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015167 }
15168
Damien Lespiaub2784e12014-08-05 11:29:37 +010015169 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015170 pipe = 0;
15171
15172 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015173 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15174 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015175 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015176 } else {
15177 encoder->base.crtc = NULL;
15178 }
15179
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015180 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015181 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015182 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015183 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015184 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015185 }
15186
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015187 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015188 if (connector->get_hw_state(connector)) {
15189 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015190 connector->base.encoder = &connector->encoder->base;
15191 } else {
15192 connector->base.dpms = DRM_MODE_DPMS_OFF;
15193 connector->base.encoder = NULL;
15194 }
15195 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15196 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015197 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015198 connector->base.encoder ? "enabled" : "disabled");
15199 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015200
15201 for_each_intel_crtc(dev, crtc) {
15202 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15203
15204 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15205 if (crtc->base.state->active) {
15206 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15207 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15208 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15209
15210 /*
15211 * The initial mode needs to be set in order to keep
15212 * the atomic core happy. It wants a valid mode if the
15213 * crtc's enabled, so we do the above call.
15214 *
15215 * At this point some state updated by the connectors
15216 * in their ->detect() callback has not run yet, so
15217 * no recalculation can be done yet.
15218 *
15219 * Even if we could do a recalculation and modeset
15220 * right now it would cause a double modeset if
15221 * fbdev or userspace chooses a different initial mode.
15222 *
15223 * If that happens, someone indicated they wanted a
15224 * mode change, which means it's safe to do a full
15225 * recalculation.
15226 */
15227 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015228
15229 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15230 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015231 }
15232 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015233}
15234
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015235/* Scan out the current hw modeset state,
15236 * and sanitizes it to the current state
15237 */
15238static void
15239intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015240{
15241 struct drm_i915_private *dev_priv = dev->dev_private;
15242 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015243 struct intel_crtc *crtc;
15244 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015245 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015246
15247 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015248
15249 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015250 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015251 intel_sanitize_encoder(encoder);
15252 }
15253
Damien Lespiau055e3932014-08-18 13:49:10 +010015254 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015255 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15256 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015257 intel_dump_pipe_config(crtc, crtc->config,
15258 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015259 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015260
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015261 intel_modeset_update_connector_atomic_state(dev);
15262
Daniel Vetter35c95372013-07-17 06:55:04 +020015263 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15264 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15265
15266 if (!pll->on || pll->active)
15267 continue;
15268
15269 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15270
15271 pll->disable(dev_priv, pll);
15272 pll->on = false;
15273 }
15274
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015275 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015276 vlv_wm_get_hw_state(dev);
15277 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015278 skl_wm_get_hw_state(dev);
15279 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015280 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015281
15282 for_each_intel_crtc(dev, crtc) {
15283 unsigned long put_domains;
15284
15285 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15286 if (WARN_ON(put_domains))
15287 modeset_put_power_domains(dev_priv, put_domains);
15288 }
15289 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015290}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015291
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015292void intel_display_resume(struct drm_device *dev)
15293{
15294 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15295 struct intel_connector *conn;
15296 struct intel_plane *plane;
15297 struct drm_crtc *crtc;
15298 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015299
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015300 if (!state)
15301 return;
15302
15303 state->acquire_ctx = dev->mode_config.acquire_ctx;
15304
15305 /* preserve complete old state, including dpll */
15306 intel_atomic_get_shared_dpll_state(state);
15307
15308 for_each_crtc(dev, crtc) {
15309 struct drm_crtc_state *crtc_state =
15310 drm_atomic_get_crtc_state(state, crtc);
15311
15312 ret = PTR_ERR_OR_ZERO(crtc_state);
15313 if (ret)
15314 goto err;
15315
15316 /* force a restore */
15317 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015318 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015319
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015320 for_each_intel_plane(dev, plane) {
15321 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15322 if (ret)
15323 goto err;
15324 }
15325
15326 for_each_intel_connector(dev, conn) {
15327 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15328 if (ret)
15329 goto err;
15330 }
15331
15332 intel_modeset_setup_hw_state(dev);
15333
15334 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015335 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015336 if (!ret)
15337 return;
15338
15339err:
15340 DRM_ERROR("Restoring old state failed with %i\n", ret);
15341 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015342}
15343
15344void intel_modeset_gem_init(struct drm_device *dev)
15345{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015346 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015347 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015348 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015349
Imre Deakae484342014-03-31 15:10:44 +030015350 mutex_lock(&dev->struct_mutex);
15351 intel_init_gt_powersave(dev);
15352 mutex_unlock(&dev->struct_mutex);
15353
Chris Wilson1833b132012-05-09 11:56:28 +010015354 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015355
15356 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015357
15358 /*
15359 * Make sure any fbs we allocated at startup are properly
15360 * pinned & fenced. When we do the allocation it's too early
15361 * for this.
15362 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015363 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015364 obj = intel_fb_obj(c->primary->fb);
15365 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015366 continue;
15367
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015368 mutex_lock(&dev->struct_mutex);
15369 ret = intel_pin_and_fence_fb_obj(c->primary,
15370 c->primary->fb,
15371 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015372 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015373 mutex_unlock(&dev->struct_mutex);
15374 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015375 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15376 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015377 drm_framebuffer_unreference(c->primary->fb);
15378 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015379 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015380 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015381 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015382 }
15383 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015384
15385 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015386}
15387
Imre Deak4932e2c2014-02-11 17:12:48 +020015388void intel_connector_unregister(struct intel_connector *intel_connector)
15389{
15390 struct drm_connector *connector = &intel_connector->base;
15391
15392 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015393 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015394}
15395
Jesse Barnes79e53942008-11-07 14:24:08 -080015396void intel_modeset_cleanup(struct drm_device *dev)
15397{
Jesse Barnes652c3932009-08-17 13:31:43 -070015398 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015399 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015400
Imre Deak2eb52522014-11-19 15:30:05 +020015401 intel_disable_gt_powersave(dev);
15402
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015403 intel_backlight_unregister(dev);
15404
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015405 /*
15406 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015407 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015408 * experience fancy races otherwise.
15409 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015410 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015411
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015412 /*
15413 * Due to the hpd irq storm handling the hotplug work can re-arm the
15414 * poll handlers. Hence disable polling after hpd handling is shut down.
15415 */
Keith Packardf87ea762010-10-03 19:36:26 -070015416 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015417
Jesse Barnes723bfd72010-10-07 16:01:13 -070015418 intel_unregister_dsm_handler();
15419
Paulo Zanoni7733b492015-07-07 15:26:04 -030015420 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015421
Chris Wilson1630fe72011-07-08 12:22:42 +010015422 /* flush any delayed tasks or pending work */
15423 flush_scheduled_work();
15424
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015425 /* destroy the backlight and sysfs files before encoders/connectors */
15426 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015427 struct intel_connector *intel_connector;
15428
15429 intel_connector = to_intel_connector(connector);
15430 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015431 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015432
Jesse Barnes79e53942008-11-07 14:24:08 -080015433 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015434
15435 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015436
15437 mutex_lock(&dev->struct_mutex);
15438 intel_cleanup_gt_powersave(dev);
15439 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015440}
15441
Dave Airlie28d52042009-09-21 14:33:58 +100015442/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015443 * Return which encoder is currently attached for connector.
15444 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015445struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015446{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015447 return &intel_attached_encoder(connector)->base;
15448}
Jesse Barnes79e53942008-11-07 14:24:08 -080015449
Chris Wilsondf0e9242010-09-09 16:20:55 +010015450void intel_connector_attach_encoder(struct intel_connector *connector,
15451 struct intel_encoder *encoder)
15452{
15453 connector->encoder = encoder;
15454 drm_mode_connector_attach_encoder(&connector->base,
15455 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015456}
Dave Airlie28d52042009-09-21 14:33:58 +100015457
15458/*
15459 * set vga decode state - true == enable VGA decode
15460 */
15461int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15462{
15463 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015464 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015465 u16 gmch_ctrl;
15466
Chris Wilson75fa0412014-02-07 18:37:02 -020015467 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15468 DRM_ERROR("failed to read control word\n");
15469 return -EIO;
15470 }
15471
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015472 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15473 return 0;
15474
Dave Airlie28d52042009-09-21 14:33:58 +100015475 if (state)
15476 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15477 else
15478 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015479
15480 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15481 DRM_ERROR("failed to write control word\n");
15482 return -EIO;
15483 }
15484
Dave Airlie28d52042009-09-21 14:33:58 +100015485 return 0;
15486}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015487
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015488struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015489
15490 u32 power_well_driver;
15491
Chris Wilson63b66e52013-08-08 15:12:06 +020015492 int num_transcoders;
15493
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015494 struct intel_cursor_error_state {
15495 u32 control;
15496 u32 position;
15497 u32 base;
15498 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015499 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015500
15501 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015502 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015503 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015504 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015505 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015506
15507 struct intel_plane_error_state {
15508 u32 control;
15509 u32 stride;
15510 u32 size;
15511 u32 pos;
15512 u32 addr;
15513 u32 surface;
15514 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015515 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015516
15517 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015518 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015519 enum transcoder cpu_transcoder;
15520
15521 u32 conf;
15522
15523 u32 htotal;
15524 u32 hblank;
15525 u32 hsync;
15526 u32 vtotal;
15527 u32 vblank;
15528 u32 vsync;
15529 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015530};
15531
15532struct intel_display_error_state *
15533intel_display_capture_error_state(struct drm_device *dev)
15534{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015535 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015536 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015537 int transcoders[] = {
15538 TRANSCODER_A,
15539 TRANSCODER_B,
15540 TRANSCODER_C,
15541 TRANSCODER_EDP,
15542 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015543 int i;
15544
Chris Wilson63b66e52013-08-08 15:12:06 +020015545 if (INTEL_INFO(dev)->num_pipes == 0)
15546 return NULL;
15547
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015548 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015549 if (error == NULL)
15550 return NULL;
15551
Imre Deak190be112013-11-25 17:15:31 +020015552 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015553 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15554
Damien Lespiau055e3932014-08-18 13:49:10 +010015555 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015556 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015557 __intel_display_power_is_enabled(dev_priv,
15558 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015559 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015560 continue;
15561
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015562 error->cursor[i].control = I915_READ(CURCNTR(i));
15563 error->cursor[i].position = I915_READ(CURPOS(i));
15564 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015565
15566 error->plane[i].control = I915_READ(DSPCNTR(i));
15567 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015568 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015569 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015570 error->plane[i].pos = I915_READ(DSPPOS(i));
15571 }
Paulo Zanonica291362013-03-06 20:03:14 -030015572 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15573 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015574 if (INTEL_INFO(dev)->gen >= 4) {
15575 error->plane[i].surface = I915_READ(DSPSURF(i));
15576 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15577 }
15578
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015579 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015580
Sonika Jindal3abfce72014-07-21 15:23:43 +053015581 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015582 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015583 }
15584
15585 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15586 if (HAS_DDI(dev_priv->dev))
15587 error->num_transcoders++; /* Account for eDP. */
15588
15589 for (i = 0; i < error->num_transcoders; i++) {
15590 enum transcoder cpu_transcoder = transcoders[i];
15591
Imre Deakddf9c532013-11-27 22:02:02 +020015592 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015593 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015594 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015595 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015596 continue;
15597
Chris Wilson63b66e52013-08-08 15:12:06 +020015598 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15599
15600 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15601 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15602 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15603 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15604 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15605 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15606 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015607 }
15608
15609 return error;
15610}
15611
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015612#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15613
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015614void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015615intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015616 struct drm_device *dev,
15617 struct intel_display_error_state *error)
15618{
Damien Lespiau055e3932014-08-18 13:49:10 +010015619 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015620 int i;
15621
Chris Wilson63b66e52013-08-08 15:12:06 +020015622 if (!error)
15623 return;
15624
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015625 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015626 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015627 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015628 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015629 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015630 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015631 err_printf(m, " Power: %s\n",
15632 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015633 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015634 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015635
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015636 err_printf(m, "Plane [%d]:\n", i);
15637 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15638 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015639 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015640 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15641 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015642 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015643 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015644 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015645 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015646 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15647 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015648 }
15649
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015650 err_printf(m, "Cursor [%d]:\n", i);
15651 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15652 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15653 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015654 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015655
15656 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015657 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015658 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015659 err_printf(m, " Power: %s\n",
15660 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015661 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15662 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15663 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15664 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15665 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15666 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15667 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15668 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015669}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015670
15671void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15672{
15673 struct intel_crtc *crtc;
15674
15675 for_each_intel_crtc(dev, crtc) {
15676 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015677
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015678 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015679
15680 work = crtc->unpin_work;
15681
15682 if (work && work->event &&
15683 work->event->base.file_priv == file) {
15684 kfree(work->event);
15685 work->event = NULL;
15686 }
15687
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015688 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015689 }
15690}