blob: edd0999f61b4579dc4755278b7edf4bfbca7f5e9 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Daniel Vetterd2acd212012-10-20 20:57:43 +0200172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
Jani Nikula79e50a42015-08-26 10:58:20 +0300182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
Wayne Boyer666a4532015-12-09 12:29:35 -0800189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jani Nikula79e50a42015-08-26 10:58:20 +0300190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
Wayne Boyer666a4532015-12-09 12:29:35 -0800217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
Chris Wilson021357a2010-09-07 20:54:59 +0100226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
Chris Wilson8b99e682010-10-13 09:59:17 +0100229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100234}
235
Daniel Vetter5d536e22013-07-06 12:52:06 +0200236static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200238 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200239 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
Daniel Vetter5d536e22013-07-06 12:52:06 +0200249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200251 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200252 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
Keith Packarde4b36692009-06-05 19:22:17 -0700262static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
Eric Anholt273e27c2011-03-30 13:01:10 -0700274
Keith Packarde4b36692009-06-05 19:22:17 -0700275static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Keith Packarde4b36692009-06-05 19:22:17 -0700302static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800355 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Eric Anholt273e27c2011-03-30 13:01:10 -0700386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428};
429
Eric Anholt273e27c2011-03-30 13:01:10 -0700430/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400439 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400452 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800455};
456
Ville Syrjälädc730512013-09-24 21:26:30 +0300457static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200465 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300469 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700471};
472
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200481 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530492 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200504 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200505}
506
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
Damien Lespiau40935612014-10-29 11:16:59 +0000510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300511{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300512 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300513 struct intel_encoder *encoder;
514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200530{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300532 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200534 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
542
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 }
547
548 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549
550 return false;
551}
552
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800555{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800557 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100560 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000566 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200571 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800573
574 return limit;
575}
576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800579{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800581 const intel_limit_t *limit;
582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100584 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700585 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800586 else
Keith Packarde4b36692009-06-05 19:22:17 -0700587 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700590 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700592 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800593 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700594 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800595
596 return limit;
597}
598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200602 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 const intel_limit_t *limit;
604
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200608 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800609 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200610 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800614 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700618 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300619 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700627 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700629 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200630 else
631 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 }
633 return limit;
634}
635
Imre Deakdccbea32015-06-22 23:35:51 +0300636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Shaohua Li21778322009-02-23 15:19:16 +0800647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200649 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300650 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300653
654 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800655}
656
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
Imre Deakdccbea32015-06-22 23:35:51 +0300662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800663{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200664 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300667 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300670
671 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Imre Deakdccbea32015-06-22 23:35:51 +0300674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300679 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300682
683 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300684}
685
Imre Deakdccbea32015-06-22 23:35:51 +0300686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300691 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300695
696 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300697}
698
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
Chris Wilson1b894b52010-12-14 20:04:54 +0000705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300717
Wayne Boyer666a4532015-12-09 12:29:35 -0800718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Wayne Boyer666a4532015-12-09 12:29:35 -0800723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001156{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157 u32 val;
1158 bool cur_state;
1159
Ville Syrjälä649636e2015-09-22 19:50:01 +03001160 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001163 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001164 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001165}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166
Jani Nikula23538ef2013-08-27 15:12:22 +03001167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
Ville Syrjäläa5805162015-05-26 20:42:30 +03001173 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001175 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001176
1177 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001178 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001180 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
Daniel Vetter55607e82013-06-16 21:42:39 +02001185struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001187{
Daniel Vettere2b78262013-06-07 23:10:03 +02001188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001190 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 return NULL;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001194}
1195
Jesse Barnesb24e7172011-01-04 15:09:30 -08001196/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001200{
Jesse Barnes040484a2011-01-03 12:14:26 -08001201 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001202 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001203
Jani Nikula87ad3212016-01-14 12:53:34 +02001204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001205 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001206
Daniel Vetter53589012013-06-05 13:34:16 +02001207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001209 "%s assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001210 pll->name, onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001211}
Jesse Barnes040484a2011-01-03 12:14:26 -08001212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
Jesse Barnes040484a2011-01-03 12:14:26 -08001216 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001219
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001224 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001225 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001228 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001229 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001230 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
Jesse Barnes040484a2011-01-03 12:14:26 -08001238 u32 val;
1239 bool cur_state;
1240
Ville Syrjälä649636e2015-09-22 19:50:01 +03001241 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001242 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001245 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
Jesse Barnes040484a2011-01-03 12:14:26 -08001253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 return;
1258
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001260 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001261 return;
1262
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001265}
1266
Daniel Vetter55607e82013-06-16 21:42:39 +02001267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001269{
Jesse Barnes040484a2011-01-03 12:14:26 -08001270 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001271 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001272
Ville Syrjälä649636e2015-09-22 19:50:01 +03001273 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001275 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001277 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001278}
1279
Daniel Vetterb680c372014-09-19 18:27:27 +02001280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001282{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001283 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001284 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001287 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001306 } else {
1307 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001315 locked = false;
1316
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001318 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001320}
1321
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
Paulo Zanonid9d82082014-02-27 16:30:56 -03001328 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001330 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001332
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001335 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001347 /* if we need the pipe quirk it must be always on */
1348 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1349 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001350 state = true;
1351
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001352 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001353 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001354 cur_state = false;
1355 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001356 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001357 cur_state = !!(val & PIPECONF_ENABLE);
1358 }
1359
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001361 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001362 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363}
1364
Chris Wilson931872f2012-01-16 23:01:13 +00001365static void assert_plane(struct drm_i915_private *dev_priv,
1366 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001368 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001369 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001370
Ville Syrjälä649636e2015-09-22 19:50:01 +03001371 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001372 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001373 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001374 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001375 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376}
1377
Chris Wilson931872f2012-01-16 23:01:13 +00001378#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1379#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1380
Jesse Barnesb24e7172011-01-04 15:09:30 -08001381static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe)
1383{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001384 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001385 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001386
Ville Syrjälä653e1022013-06-04 13:49:05 +03001387 /* Primary planes are fixed to pipes on gen4+ */
1388 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001390 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001391 "plane %c assertion failure, should be disabled but not\n",
1392 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001393 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001394 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001395
Jesse Barnesb24e7172011-01-04 15:09:30 -08001396 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001397 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001398 u32 val = I915_READ(DSPCNTR(i));
1399 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001401 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001402 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1403 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 }
1405}
1406
Jesse Barnes19332d72013-03-28 09:55:38 -07001407static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe)
1409{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001410 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001411 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001412
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001413 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001414 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1418 sprite, pipe_name(pipe));
1419 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001420 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001421 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001422 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001423 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001425 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001426 }
1427 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001431 plane_name(pipe), pipe_name(pipe));
1432 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001433 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001434 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1436 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001437 }
1438}
1439
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001440static void assert_vblank_disabled(struct drm_crtc *crtc)
1441{
Rob Clarke2c719b2014-12-15 13:56:32 -05001442 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001443 drm_crtc_vblank_put(crtc);
1444}
1445
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001446static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001447{
1448 u32 val;
1449 bool enabled;
1450
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001452
Jesse Barnes92f25842011-01-04 15:09:34 -08001453 val = I915_READ(PCH_DREF_CONTROL);
1454 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1455 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001456 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001457}
1458
Daniel Vetterab9412b2013-05-03 11:49:46 +02001459static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1460 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001461{
Jesse Barnes92f25842011-01-04 15:09:34 -08001462 u32 val;
1463 bool enabled;
1464
Ville Syrjälä649636e2015-09-22 19:50:01 +03001465 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001467 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001468 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1469 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470}
1471
Keith Packard4e634382011-08-06 10:39:45 -07001472static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1473 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001474{
1475 if ((val & DP_PORT_EN) == 0)
1476 return false;
1477
1478 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001479 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001480 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1481 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001482 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1483 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1484 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001485 } else {
1486 if ((val & DP_PIPE_MASK) != (pipe << 30))
1487 return false;
1488 }
1489 return true;
1490}
1491
Keith Packard1519b992011-08-06 10:35:34 -07001492static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1493 enum pipe pipe, u32 val)
1494{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001495 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001496 return false;
1497
1498 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001499 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001500 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001501 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1502 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1503 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001504 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
1507 }
1508 return true;
1509}
1510
1511static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1512 enum pipe pipe, u32 val)
1513{
1514 if ((val & LVDS_PORT_EN) == 0)
1515 return false;
1516
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
1527static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1528 enum pipe pipe, u32 val)
1529{
1530 if ((val & ADPA_DAC_ENABLE) == 0)
1531 return false;
1532 if (HAS_PCH_CPT(dev_priv->dev)) {
1533 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1534 return false;
1535 } else {
1536 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1537 return false;
1538 }
1539 return true;
1540}
1541
Jesse Barnes291906f2011-02-02 12:28:03 -08001542static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001543 enum pipe pipe, i915_reg_t reg,
1544 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001545{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001546 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001547 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001548 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001550
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001552 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001553 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001554}
1555
1556static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001557 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001558{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001559 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001560 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001561 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001562 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001563
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001565 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001566 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001567}
1568
1569static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1570 enum pipe pipe)
1571{
Jesse Barnes291906f2011-02-02 12:28:03 -08001572 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001573
Keith Packardf0575e92011-07-25 22:12:43 -07001574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1575 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Ville Syrjälä649636e2015-09-22 19:50:01 +03001578 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001579 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001580 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001581 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001582
Ville Syrjälä649636e2015-09-22 19:50:01 +03001583 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001586 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001587
Paulo Zanonie2debe92013-02-18 19:00:27 -03001588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001591}
1592
Ville Syrjäläd288f652014-10-28 13:20:22 +02001593static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001594 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001595{
Daniel Vetter426115c2013-07-11 22:13:42 +02001596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001598 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001600
Daniel Vetter426115c2013-07-11 22:13:42 +02001601 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001602
Daniel Vetter87442f72013-06-06 00:52:17 +02001603 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001604 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 I915_WRITE(reg, dpll);
1608 POSTING_READ(reg);
1609 udelay(150);
1610
1611 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1612 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1613
Ville Syrjäläd288f652014-10-28 13:20:22 +02001614 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001615 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001616
1617 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001618 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001619 POSTING_READ(reg);
1620 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
1627}
1628
Ville Syrjäläd288f652014-10-28 13:20:22 +02001629static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001630 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001631{
1632 struct drm_device *dev = crtc->base.dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 int pipe = crtc->pipe;
1635 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001636 u32 tmp;
1637
1638 assert_pipe_disabled(dev_priv, crtc->pipe);
1639
Ville Syrjäläa5805162015-05-26 20:42:30 +03001640 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001641
1642 /* Enable back the 10bit clock to display controller */
1643 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1644 tmp |= DPIO_DCLKP_EN;
1645 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1646
Ville Syrjälä54433e92015-05-26 20:42:31 +03001647 mutex_unlock(&dev_priv->sb_lock);
1648
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649 /*
1650 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1651 */
1652 udelay(1);
1653
1654 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001655 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001656
1657 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001658 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659 DRM_ERROR("PLL %d failed to lock\n", pipe);
1660
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001661 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001662 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001663 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001664}
1665
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666static int intel_num_dvo_pipes(struct drm_device *dev)
1667{
1668 struct intel_crtc *crtc;
1669 int count = 0;
1670
1671 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001672 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001674
1675 return count;
1676}
1677
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001678static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001679{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001680 struct drm_device *dev = crtc->base.dev;
1681 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001682 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001683 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001684
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001685 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001686
1687 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001688 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689
1690 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 if (IS_MOBILE(dev) && !IS_I830(dev))
1692 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001693
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694 /* Enable DVO 2x clock on both PLLs if necessary */
1695 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1696 /*
1697 * It appears to be important that we don't enable this
1698 * for the current pipe before otherwise configuring the
1699 * PLL. No idea how this should be handled if multiple
1700 * DVO outputs are enabled simultaneosly.
1701 */
1702 dpll |= DPLL_DVO_2X_MODE;
1703 I915_WRITE(DPLL(!crtc->pipe),
1704 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1705 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001706
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001707 /*
1708 * Apparently we need to have VGA mode enabled prior to changing
1709 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1710 * dividers, even though the register value does change.
1711 */
1712 I915_WRITE(reg, 0);
1713
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001714 I915_WRITE(reg, dpll);
1715
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001831 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001956 i915_reg_t reg;
1957 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001958
1959 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001960 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001961
1962 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001963 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001964 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001965
1966 /* FDI must be feeding us bits for PCH ports */
1967 assert_fdi_tx_enabled(dev_priv, pipe);
1968 assert_fdi_rx_enabled(dev_priv, pipe);
1969
Daniel Vetter23670b322012-11-01 09:15:30 +01001970 if (HAS_PCH_CPT(dev)) {
1971 /* Workaround: Set the timing override bit before enabling the
1972 * pch transcoder. */
1973 reg = TRANS_CHICKEN2(pipe);
1974 val = I915_READ(reg);
1975 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1976 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001977 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001978
Daniel Vetterab9412b2013-05-03 11:49:46 +02001979 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001980 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001981 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001982
1983 if (HAS_PCH_IBX(dev_priv->dev)) {
1984 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001985 * Make the BPC in transcoder be consistent with
1986 * that in pipeconf reg. For HDMI we must use 8bpc
1987 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001988 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001989 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001990 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1991 val |= PIPECONF_8BPC;
1992 else
1993 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001994 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001995
1996 val &= ~TRANS_INTERLACE_MASK;
1997 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001998 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001999 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002000 val |= TRANS_LEGACY_INTERLACED_ILK;
2001 else
2002 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002003 else
2004 val |= TRANS_PROGRESSIVE;
2005
Jesse Barnes040484a2011-01-03 12:14:26 -08002006 I915_WRITE(reg, val | TRANS_ENABLE);
2007 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002008 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002009}
2010
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002011static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002012 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002013{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002015
2016 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002017 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002019 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002020 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002021 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002023 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002024 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002025 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002026 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002027
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002028 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002029 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002031 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2032 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002033 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002034 else
2035 val |= TRANS_PROGRESSIVE;
2036
Daniel Vetterab9412b2013-05-03 11:49:46 +02002037 I915_WRITE(LPT_TRANSCONF, val);
2038 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002039 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040}
2041
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002042static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2043 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002044{
Daniel Vetter23670b322012-11-01 09:15:30 +01002045 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002046 i915_reg_t reg;
2047 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002048
2049 /* FDI relies on the transcoder */
2050 assert_fdi_tx_disabled(dev_priv, pipe);
2051 assert_fdi_rx_disabled(dev_priv, pipe);
2052
Jesse Barnes291906f2011-02-02 12:28:03 -08002053 /* Ports must be off as well */
2054 assert_pch_ports_disabled(dev_priv, pipe);
2055
Daniel Vetterab9412b2013-05-03 11:49:46 +02002056 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002057 val = I915_READ(reg);
2058 val &= ~TRANS_ENABLE;
2059 I915_WRITE(reg, val);
2060 /* wait for PCH transcoder off, transcoder state */
2061 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002062 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002063
Ville Syrjäläc4656132015-10-29 21:25:56 +02002064 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002065 /* Workaround: Clear the timing override chicken bit again. */
2066 reg = TRANS_CHICKEN2(pipe);
2067 val = I915_READ(reg);
2068 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2069 I915_WRITE(reg, val);
2070 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002071}
2072
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002073static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002074{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002075 u32 val;
2076
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002080 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002081 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002082 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002083
2084 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002086 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002087 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002088}
2089
2090/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002091 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002094 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002097static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098{
Paulo Zanoni03722642014-01-17 13:51:09 -02002099 struct drm_device *dev = crtc->base.dev;
2100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002102 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002103 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002104 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 u32 val;
2106
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002107 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2108
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002109 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002110 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002111 assert_sprites_disabled(dev_priv, pipe);
2112
Paulo Zanoni681e5812012-12-06 11:12:38 -02002113 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002114 pch_transcoder = TRANSCODER_A;
2115 else
2116 pch_transcoder = pipe;
2117
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118 /*
2119 * A pipe without a PLL won't actually be able to drive bits from
2120 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2121 * need the check.
2122 */
Imre Deak50360402015-01-16 00:55:16 -08002123 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002124 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002125 assert_dsi_pll_enabled(dev_priv);
2126 else
2127 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002128 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002129 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002130 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002131 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002132 assert_fdi_tx_pll_enabled(dev_priv,
2133 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002134 }
2135 /* FIXME: assert CPU port conditions for SNB+ */
2136 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002137
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002138 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002140 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002141 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2142 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002143 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002144 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002145
2146 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002147 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002148
2149 /*
2150 * Until the pipe starts DSL will read as 0, which would cause
2151 * an apparent vblank timestamp jump, which messes up also the
2152 * frame count when it's derived from the timestamps. So let's
2153 * wait for the pipe to start properly before we call
2154 * drm_crtc_vblank_on()
2155 */
2156 if (dev->max_vblank_count == 0 &&
2157 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2158 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159}
2160
2161/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002162 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002176 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 u32 val;
2178
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002186 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002187 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002189 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
Ville Syrjälä67adc642014-08-15 01:21:57 +03002194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002198 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002209}
2210
Chris Wilson693db182013-03-05 14:52:39 +00002211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
Ville Syrjälä832be822016-01-12 21:08:33 +02002220static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2221{
2222 return IS_GEN2(dev_priv) ? 2048 : 4096;
2223}
2224
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002225static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2226 uint64_t fb_modifier, unsigned int cpp)
2227{
2228 switch (fb_modifier) {
2229 case DRM_FORMAT_MOD_NONE:
2230 return cpp;
2231 case I915_FORMAT_MOD_X_TILED:
2232 if (IS_GEN2(dev_priv))
2233 return 128;
2234 else
2235 return 512;
2236 case I915_FORMAT_MOD_Y_TILED:
2237 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2238 return 128;
2239 else
2240 return 512;
2241 case I915_FORMAT_MOD_Yf_TILED:
2242 switch (cpp) {
2243 case 1:
2244 return 64;
2245 case 2:
2246 case 4:
2247 return 128;
2248 case 8:
2249 case 16:
2250 return 256;
2251 default:
2252 MISSING_CASE(cpp);
2253 return cpp;
2254 }
2255 break;
2256 default:
2257 MISSING_CASE(fb_modifier);
2258 return cpp;
2259 }
2260}
2261
Ville Syrjälä832be822016-01-12 21:08:33 +02002262unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2263 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002264{
Ville Syrjälä832be822016-01-12 21:08:33 +02002265 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2266 return 1;
2267 else
2268 return intel_tile_size(dev_priv) /
2269 intel_tile_width(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002270}
2271
2272unsigned int
2273intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002274 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002275{
Ville Syrjälä832be822016-01-12 21:08:33 +02002276 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2277 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2278
2279 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002280}
2281
Daniel Vetter75c82a52015-10-14 16:51:04 +02002282static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002283intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2284 const struct drm_plane_state *plane_state)
2285{
Ville Syrjälä832be822016-01-12 21:08:33 +02002286 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002287 struct intel_rotation_info *info = &view->params.rotated;
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002288 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002290 *view = i915_ggtt_view_normal;
2291
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002293 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002294
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002295 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002296 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002297
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002298 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002299
2300 info->height = fb->height;
2301 info->pixel_format = fb->pixel_format;
2302 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002303 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002304 info->fb_modifier = fb->modifier[0];
2305
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002306 tile_size = intel_tile_size(dev_priv);
2307
2308 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjäläb16bb012016-01-20 21:05:28 +02002309 tile_width = intel_tile_width(dev_priv, fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002310 tile_height = tile_size / tile_width;
2311
2312 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002313 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002314 info->size = info->width_pages * info->height_pages * tile_size;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002315
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002316 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002317 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002318 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2319 tile_height = tile_size / tile_width;
2320
2321 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
Ville Syrjälä832be822016-01-12 21:08:33 +02002322 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002323 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002324 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002325}
2326
Ville Syrjälä603525d2016-01-12 21:08:37 +02002327static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002328{
2329 if (INTEL_INFO(dev_priv)->gen >= 9)
2330 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002331 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002332 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002333 return 128 * 1024;
2334 else if (INTEL_INFO(dev_priv)->gen >= 4)
2335 return 4 * 1024;
2336 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002337 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002338}
2339
Ville Syrjälä603525d2016-01-12 21:08:37 +02002340static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2341 uint64_t fb_modifier)
2342{
2343 switch (fb_modifier) {
2344 case DRM_FORMAT_MOD_NONE:
2345 return intel_linear_alignment(dev_priv);
2346 case I915_FORMAT_MOD_X_TILED:
2347 if (INTEL_INFO(dev_priv)->gen >= 9)
2348 return 256 * 1024;
2349 return 0;
2350 case I915_FORMAT_MOD_Y_TILED:
2351 case I915_FORMAT_MOD_Yf_TILED:
2352 return 1 * 1024 * 1024;
2353 default:
2354 MISSING_CASE(fb_modifier);
2355 return 0;
2356 }
2357}
2358
Chris Wilson127bd2a2010-07-23 23:32:05 +01002359int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002360intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2361 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002362 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002363{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002364 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002365 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002366 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002367 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002368 u32 alignment;
2369 int ret;
2370
Matt Roperebcdd392014-07-09 16:22:11 -07002371 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2372
Ville Syrjälä603525d2016-01-12 21:08:37 +02002373 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002374
Daniel Vetter75c82a52015-10-14 16:51:04 +02002375 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002376
Chris Wilson693db182013-03-05 14:52:39 +00002377 /* Note that the w/a also requires 64 PTE of padding following the
2378 * bo. We currently fill all unused PTE with the shadow page and so
2379 * we should always have valid PTE following the scanout preventing
2380 * the VT-d warning.
2381 */
2382 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2383 alignment = 256 * 1024;
2384
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002385 /*
2386 * Global gtt pte registers are special registers which actually forward
2387 * writes to a chunk of system memory. Which means that there is no risk
2388 * that the register values disappear as soon as we call
2389 * intel_runtime_pm_put(), so it is correct to wrap only the
2390 * pin/unpin/fence and not more.
2391 */
2392 intel_runtime_pm_get(dev_priv);
2393
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002394 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2395 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002396 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002397 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002398
2399 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2400 * fence, whereas 965+ only requires a fence if using
2401 * framebuffer compression. For simplicity, we always install
2402 * a fence as the cost is not that onerous.
2403 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002404 if (view.type == I915_GGTT_VIEW_NORMAL) {
2405 ret = i915_gem_object_get_fence(obj);
2406 if (ret == -EDEADLK) {
2407 /*
2408 * -EDEADLK means there are no free fences
2409 * no pending flips.
2410 *
2411 * This is propagated to atomic, but it uses
2412 * -EDEADLK to force a locking recovery, so
2413 * change the returned error to -EBUSY.
2414 */
2415 ret = -EBUSY;
2416 goto err_unpin;
2417 } else if (ret)
2418 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002419
Vivek Kasireddy98072162015-10-29 18:54:38 -07002420 i915_gem_object_pin_fence(obj);
2421 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002422
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002423 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002424 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002425
2426err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002427 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002428err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002429 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002430 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002431}
2432
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002438
Matt Roperebcdd392014-07-09 16:22:11 -07002439 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2440
Daniel Vetter75c82a52015-10-14 16:51:04 +02002441 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002442
Vivek Kasireddy98072162015-10-29 18:54:38 -07002443 if (view.type == I915_GGTT_VIEW_NORMAL)
2444 i915_gem_object_unpin_fence(obj);
2445
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002446 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002447}
2448
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002451u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2452 int *x, int *y,
2453 uint64_t fb_modifier,
2454 unsigned int cpp,
2455 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002456{
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002457 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjäläd8433102016-01-12 21:08:35 +02002458 unsigned int tile_size, tile_width, tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002459 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002460
Ville Syrjäläd8433102016-01-12 21:08:35 +02002461 tile_size = intel_tile_size(dev_priv);
2462 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2463 tile_height = tile_size / tile_width;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002464
Ville Syrjäläd8433102016-01-12 21:08:35 +02002465 tile_rows = *y / tile_height;
2466 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002467
Ville Syrjäläd8433102016-01-12 21:08:35 +02002468 tiles = *x / (tile_width/cpp);
2469 *x %= tile_width/cpp;
2470
2471 return tile_rows * pitch * tile_height + tiles * tile_size;
Chris Wilsonbc752862013-02-21 20:04:31 +00002472 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002473 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002474 unsigned int offset;
2475
2476 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002477 *y = (offset & alignment) / pitch;
2478 *x = ((offset & alignment) - *y * pitch) / cpp;
2479 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002480 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002481}
2482
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002483static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002484{
2485 switch (format) {
2486 case DISPPLANE_8BPP:
2487 return DRM_FORMAT_C8;
2488 case DISPPLANE_BGRX555:
2489 return DRM_FORMAT_XRGB1555;
2490 case DISPPLANE_BGRX565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case DISPPLANE_BGRX888:
2494 return DRM_FORMAT_XRGB8888;
2495 case DISPPLANE_RGBX888:
2496 return DRM_FORMAT_XBGR8888;
2497 case DISPPLANE_BGRX101010:
2498 return DRM_FORMAT_XRGB2101010;
2499 case DISPPLANE_RGBX101010:
2500 return DRM_FORMAT_XBGR2101010;
2501 }
2502}
2503
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002504static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2505{
2506 switch (format) {
2507 case PLANE_CTL_FORMAT_RGB_565:
2508 return DRM_FORMAT_RGB565;
2509 default:
2510 case PLANE_CTL_FORMAT_XRGB_8888:
2511 if (rgb_order) {
2512 if (alpha)
2513 return DRM_FORMAT_ABGR8888;
2514 else
2515 return DRM_FORMAT_XBGR8888;
2516 } else {
2517 if (alpha)
2518 return DRM_FORMAT_ARGB8888;
2519 else
2520 return DRM_FORMAT_XRGB8888;
2521 }
2522 case PLANE_CTL_FORMAT_XRGB_2101010:
2523 if (rgb_order)
2524 return DRM_FORMAT_XBGR2101010;
2525 else
2526 return DRM_FORMAT_XRGB2101010;
2527 }
2528}
2529
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002530static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002531intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2532 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002533{
2534 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002535 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536 struct drm_i915_gem_object *obj = NULL;
2537 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002538 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002539 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2540 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2541 PAGE_SIZE);
2542
2543 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544
Chris Wilsonff2652e2014-03-10 08:07:02 +00002545 if (plane_config->size == 0)
2546 return false;
2547
Paulo Zanoni3badb492015-09-23 12:52:23 -03002548 /* If the FB is too big, just don't use it since fbdev is not very
2549 * important and we should probably use that space with FBC or other
2550 * features. */
2551 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2552 return false;
2553
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002554 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2555 base_aligned,
2556 base_aligned,
2557 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002559 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002560
Damien Lespiau49af4492015-01-20 12:51:44 +00002561 obj->tiling_mode = plane_config->tiling;
2562 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002563 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002565 mode_cmd.pixel_format = fb->pixel_format;
2566 mode_cmd.width = fb->width;
2567 mode_cmd.height = fb->height;
2568 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002569 mode_cmd.modifier[0] = fb->modifier[0];
2570 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002571
2572 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002573 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002575 DRM_DEBUG_KMS("intel fb init failed\n");
2576 goto out_unref_obj;
2577 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002578 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002579
Daniel Vetterf6936e22015-03-26 12:17:05 +01002580 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002581 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002582
2583out_unref_obj:
2584 drm_gem_object_unreference(&obj->base);
2585 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586 return false;
2587}
2588
Matt Roperafd65eb2015-02-03 13:10:04 -08002589/* Update plane->state->fb to match plane->fb after driver-internal updates */
2590static void
2591update_state_fb(struct drm_plane *plane)
2592{
2593 if (plane->fb == plane->state->fb)
2594 return;
2595
2596 if (plane->state->fb)
2597 drm_framebuffer_unreference(plane->state->fb);
2598 plane->state->fb = plane->fb;
2599 if (plane->state->fb)
2600 drm_framebuffer_reference(plane->state->fb);
2601}
2602
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002603static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002604intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2605 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606{
2607 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002608 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002609 struct drm_crtc *c;
2610 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002611 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002612 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002613 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002614 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2615 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002616 struct intel_plane_state *intel_state =
2617 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002618 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619
Damien Lespiau2d140302015-02-05 17:22:18 +00002620 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002621 return;
2622
Daniel Vetterf6936e22015-03-26 12:17:05 +01002623 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624 fb = &plane_config->fb->base;
2625 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002626 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002627
Damien Lespiau2d140302015-02-05 17:22:18 +00002628 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002629
2630 /*
2631 * Failed to alloc the obj, check to see if we should share
2632 * an fb with another CRTC instead
2633 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002634 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002635 i = to_intel_crtc(c);
2636
2637 if (c == &intel_crtc->base)
2638 continue;
2639
Matt Roper2ff8fde2014-07-08 07:50:07 -07002640 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002641 continue;
2642
Daniel Vetter88595ac2015-03-26 12:42:24 +01002643 fb = c->primary->fb;
2644 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002645 continue;
2646
Daniel Vetter88595ac2015-03-26 12:42:24 +01002647 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002648 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 drm_framebuffer_reference(fb);
2650 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002651 }
2652 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002653
Matt Roper200757f2015-12-03 11:37:36 -08002654 /*
2655 * We've failed to reconstruct the BIOS FB. Current display state
2656 * indicates that the primary plane is visible, but has a NULL FB,
2657 * which will lead to problems later if we don't fix it up. The
2658 * simplest solution is to just disable the primary plane now and
2659 * pretend the BIOS never had it enabled.
2660 */
2661 to_intel_plane_state(plane_state)->visible = false;
2662 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2663 intel_pre_disable_primary(&intel_crtc->base);
2664 intel_plane->disable_plane(primary, &intel_crtc->base);
2665
Daniel Vetter88595ac2015-03-26 12:42:24 +01002666 return;
2667
2668valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002669 plane_state->src_x = 0;
2670 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002671 plane_state->src_w = fb->width << 16;
2672 plane_state->src_h = fb->height << 16;
2673
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002674 plane_state->crtc_x = 0;
2675 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002676 plane_state->crtc_w = fb->width;
2677 plane_state->crtc_h = fb->height;
2678
Matt Roper0a8d8a82015-12-03 11:37:38 -08002679 intel_state->src.x1 = plane_state->src_x;
2680 intel_state->src.y1 = plane_state->src_y;
2681 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2682 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2683 intel_state->dst.x1 = plane_state->crtc_x;
2684 intel_state->dst.y1 = plane_state->crtc_y;
2685 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2686 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2687
Daniel Vetter88595ac2015-03-26 12:42:24 +01002688 obj = intel_fb_obj(fb);
2689 if (obj->tiling_mode != I915_TILING_NONE)
2690 dev_priv->preserve_bios_swizzle = true;
2691
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002692 drm_framebuffer_reference(fb);
2693 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002694 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002695 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002696 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002697}
2698
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002699static void i9xx_update_primary_plane(struct drm_plane *primary,
2700 const struct intel_crtc_state *crtc_state,
2701 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002702{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002703 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002704 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2706 struct drm_framebuffer *fb = plane_state->base.fb;
2707 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002708 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002709 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002710 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002711 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002712 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002713 int x = plane_state->src.x1 >> 16;
2714 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002715
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002716 dspcntr = DISPPLANE_GAMMA_ENABLE;
2717
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002718 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002719
2720 if (INTEL_INFO(dev)->gen < 4) {
2721 if (intel_crtc->pipe == PIPE_B)
2722 dspcntr |= DISPPLANE_SEL_PIPE_B;
2723
2724 /* pipesrc and dspsize control the size that is scaled from,
2725 * which should always be the user's requested size.
2726 */
2727 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002728 ((crtc_state->pipe_src_h - 1) << 16) |
2729 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002730 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002731 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2732 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002733 ((crtc_state->pipe_src_h - 1) << 16) |
2734 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002735 I915_WRITE(PRIMPOS(plane), 0);
2736 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002737 }
2738
Ville Syrjälä57779d02012-10-31 17:50:14 +02002739 switch (fb->pixel_format) {
2740 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002741 dspcntr |= DISPPLANE_8BPP;
2742 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002743 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002744 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002745 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002746 case DRM_FORMAT_RGB565:
2747 dspcntr |= DISPPLANE_BGRX565;
2748 break;
2749 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002750 dspcntr |= DISPPLANE_BGRX888;
2751 break;
2752 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002753 dspcntr |= DISPPLANE_RGBX888;
2754 break;
2755 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002756 dspcntr |= DISPPLANE_BGRX101010;
2757 break;
2758 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002759 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002760 break;
2761 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002762 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002763 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002764
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002765 if (INTEL_INFO(dev)->gen >= 4 &&
2766 obj->tiling_mode != I915_TILING_NONE)
2767 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002768
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002769 if (IS_G4X(dev))
2770 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2771
Ville Syrjäläac484962016-01-20 21:05:26 +02002772 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002773
Daniel Vetterc2c75132012-07-05 12:17:30 +02002774 if (INTEL_INFO(dev)->gen >= 4) {
2775 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002776 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002777 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002778 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002779 linear_offset -= intel_crtc->dspaddr_offset;
2780 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002781 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002782 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002783
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002784 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302785 dspcntr |= DISPPLANE_ROTATE_180;
2786
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002787 x += (crtc_state->pipe_src_w - 1);
2788 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302789
2790 /* Finding the last pixel of the last line of the display
2791 data and adding to linear_offset*/
2792 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002793 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002794 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302795 }
2796
Paulo Zanoni2db33662015-09-14 15:20:03 -03002797 intel_crtc->adjusted_x = x;
2798 intel_crtc->adjusted_y = y;
2799
Sonika Jindal48404c12014-08-22 14:06:04 +05302800 I915_WRITE(reg, dspcntr);
2801
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002802 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002803 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002804 I915_WRITE(DSPSURF(plane),
2805 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002806 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002807 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002808 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002809 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002810 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002811}
2812
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002813static void i9xx_disable_primary_plane(struct drm_plane *primary,
2814 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002815{
2816 struct drm_device *dev = crtc->dev;
2817 struct drm_i915_private *dev_priv = dev->dev_private;
2818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002819 int plane = intel_crtc->plane;
2820
2821 I915_WRITE(DSPCNTR(plane), 0);
2822 if (INTEL_INFO(dev_priv)->gen >= 4)
2823 I915_WRITE(DSPSURF(plane), 0);
2824 else
2825 I915_WRITE(DSPADDR(plane), 0);
2826 POSTING_READ(DSPCNTR(plane));
2827}
2828
2829static void ironlake_update_primary_plane(struct drm_plane *primary,
2830 const struct intel_crtc_state *crtc_state,
2831 const struct intel_plane_state *plane_state)
2832{
2833 struct drm_device *dev = primary->dev;
2834 struct drm_i915_private *dev_priv = dev->dev_private;
2835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2836 struct drm_framebuffer *fb = plane_state->base.fb;
2837 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002838 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002839 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002840 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002841 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002842 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002843 int x = plane_state->src.x1 >> 16;
2844 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002845
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002846 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002847 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002848
2849 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2850 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2851
Ville Syrjälä57779d02012-10-31 17:50:14 +02002852 switch (fb->pixel_format) {
2853 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002854 dspcntr |= DISPPLANE_8BPP;
2855 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002856 case DRM_FORMAT_RGB565:
2857 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002858 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002859 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002860 dspcntr |= DISPPLANE_BGRX888;
2861 break;
2862 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002863 dspcntr |= DISPPLANE_RGBX888;
2864 break;
2865 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002866 dspcntr |= DISPPLANE_BGRX101010;
2867 break;
2868 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002869 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002870 break;
2871 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002872 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002873 }
2874
2875 if (obj->tiling_mode != I915_TILING_NONE)
2876 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002878 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002879 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002880
Ville Syrjäläac484962016-01-20 21:05:26 +02002881 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002882 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002883 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002884 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002885 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002886 linear_offset -= intel_crtc->dspaddr_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002887 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302888 dspcntr |= DISPPLANE_ROTATE_180;
2889
2890 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002891 x += (crtc_state->pipe_src_w - 1);
2892 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302893
2894 /* Finding the last pixel of the last line of the display
2895 data and adding to linear_offset*/
2896 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002897 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002898 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302899 }
2900 }
2901
Paulo Zanoni2db33662015-09-14 15:20:03 -03002902 intel_crtc->adjusted_x = x;
2903 intel_crtc->adjusted_y = y;
2904
Sonika Jindal48404c12014-08-22 14:06:04 +05302905 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002906
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002907 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002908 I915_WRITE(DSPSURF(plane),
2909 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002910 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002911 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2912 } else {
2913 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2914 I915_WRITE(DSPLINOFF(plane), linear_offset);
2915 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002916 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002917}
2918
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002919u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2920 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002921{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002922 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2923 return 64;
2924 } else {
2925 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002926
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002927 return intel_tile_width(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002928 }
2929}
2930
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002931u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2932 struct drm_i915_gem_object *obj,
2933 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002934{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002935 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002936 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002937 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002938
Ville Syrjäläe7941292016-01-19 18:23:17 +02002939 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Daniel Vetterce7f1722015-10-14 16:51:06 +02002940 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002941
Daniel Vetterce7f1722015-10-14 16:51:06 +02002942 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002943 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002944 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002945 return -1;
2946
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002947 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002948
2949 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002950 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002951 PAGE_SIZE;
2952 }
2953
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002954 WARN_ON(upper_32_bits(offset));
2955
2956 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002957}
2958
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002959static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2960{
2961 struct drm_device *dev = intel_crtc->base.dev;
2962 struct drm_i915_private *dev_priv = dev->dev_private;
2963
2964 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2965 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2966 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002967}
2968
Chandra Kondurua1b22782015-04-07 15:28:45 -07002969/*
2970 * This function detaches (aka. unbinds) unused scalers in hardware
2971 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002972static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002973{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002974 struct intel_crtc_scaler_state *scaler_state;
2975 int i;
2976
Chandra Kondurua1b22782015-04-07 15:28:45 -07002977 scaler_state = &intel_crtc->config->scaler_state;
2978
2979 /* loop through and disable scalers that aren't in use */
2980 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002981 if (!scaler_state->scalers[i].in_use)
2982 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002983 }
2984}
2985
Chandra Konduru6156a452015-04-27 13:48:39 -07002986u32 skl_plane_ctl_format(uint32_t pixel_format)
2987{
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002989 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002990 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002992 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 /*
2998 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2999 * to be already pre-multiplied. We need to add a knob (or a different
3000 * DRM_FORMAT) for user-space to configure that.
3001 */
3002 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003009 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003015 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003017 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003018 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003019 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003021 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003023
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025}
3026
3027u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3028{
Chandra Konduru6156a452015-04-27 13:48:39 -07003029 switch (fb_modifier) {
3030 case DRM_FORMAT_MOD_NONE:
3031 break;
3032 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003033 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003034 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003035 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003036 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003037 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 default:
3039 MISSING_CASE(fb_modifier);
3040 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003041
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003042 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043}
3044
3045u32 skl_plane_ctl_rotation(unsigned int rotation)
3046{
Chandra Konduru6156a452015-04-27 13:48:39 -07003047 switch (rotation) {
3048 case BIT(DRM_ROTATE_0):
3049 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303050 /*
3051 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3052 * while i915 HW rotation is clockwise, thats why this swapping.
3053 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003054 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303055 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003056 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003057 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003058 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303059 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003060 default:
3061 MISSING_CASE(rotation);
3062 }
3063
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003064 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003065}
3066
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003067static void skylake_update_primary_plane(struct drm_plane *plane,
3068 const struct intel_crtc_state *crtc_state,
3069 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003070{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003071 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003072 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3074 struct drm_framebuffer *fb = plane_state->base.fb;
3075 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003076 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 u32 plane_ctl, stride_div, stride;
3078 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003079 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303080 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003081 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003082 int scaler_id = plane_state->scaler_id;
3083 int src_x = plane_state->src.x1 >> 16;
3084 int src_y = plane_state->src.y1 >> 16;
3085 int src_w = drm_rect_width(&plane_state->src) >> 16;
3086 int src_h = drm_rect_height(&plane_state->src) >> 16;
3087 int dst_x = plane_state->dst.x1;
3088 int dst_y = plane_state->dst.y1;
3089 int dst_w = drm_rect_width(&plane_state->dst);
3090 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003091
3092 plane_ctl = PLANE_CTL_ENABLE |
3093 PLANE_CTL_PIPE_GAMMA_ENABLE |
3094 PLANE_CTL_PIPE_CSC_ENABLE;
3095
Chandra Konduru6156a452015-04-27 13:48:39 -07003096 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3097 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003098 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003099 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003100
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003101 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003102 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003103 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303104
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003105 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003106
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003108 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3109
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303110 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003111 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003113 x_offset = stride * tile_height - src_y - src_h;
3114 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003115 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303116 } else {
3117 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003118 x_offset = src_x;
3119 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003120 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303121 }
3122 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003123
Paulo Zanoni2db33662015-09-14 15:20:03 -03003124 intel_crtc->adjusted_x = x_offset;
3125 intel_crtc->adjusted_y = y_offset;
3126
Damien Lespiau70d21f02013-07-03 21:06:04 +01003127 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303128 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3129 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3130 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003131
3132 if (scaler_id >= 0) {
3133 uint32_t ps_ctrl = 0;
3134
3135 WARN_ON(!dst_w || !dst_h);
3136 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3137 crtc_state->scaler_state.scalers[scaler_id].mode;
3138 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3139 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3140 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3141 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3142 I915_WRITE(PLANE_POS(pipe, 0), 0);
3143 } else {
3144 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3145 }
3146
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003147 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003148
3149 POSTING_READ(PLANE_SURF(pipe, 0));
3150}
3151
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003152static void skylake_disable_primary_plane(struct drm_plane *primary,
3153 struct drm_crtc *crtc)
3154{
3155 struct drm_device *dev = crtc->dev;
3156 struct drm_i915_private *dev_priv = dev->dev_private;
3157 int pipe = to_intel_crtc(crtc)->pipe;
3158
3159 if (dev_priv->fbc.deactivate)
3160 dev_priv->fbc.deactivate(dev_priv);
3161
3162 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3163 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3164 POSTING_READ(PLANE_SURF(pipe, 0));
3165}
3166
Jesse Barnes17638cd2011-06-24 12:19:23 -07003167/* Assume fb object is pinned & idle & fenced and just update base pointers */
3168static int
3169intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3170 int x, int y, enum mode_set_atomic state)
3171{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003172 /* Support for kgdboc is disabled, this needs a major rework. */
3173 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003174
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003175 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003176}
3177
Ville Syrjälä75147472014-11-24 18:28:11 +02003178static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003179{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180 struct drm_crtc *crtc;
3181
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003182 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3184 enum plane plane = intel_crtc->plane;
3185
3186 intel_prepare_page_flip(dev, plane);
3187 intel_finish_page_flip_plane(dev, plane);
3188 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003189}
3190
3191static void intel_update_primary_planes(struct drm_device *dev)
3192{
Ville Syrjälä75147472014-11-24 18:28:11 +02003193 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003194
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003195 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003196 struct intel_plane *plane = to_intel_plane(crtc->primary);
3197 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003198
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003199 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003200 plane_state = to_intel_plane_state(plane->base.state);
3201
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003202 if (plane_state->visible)
3203 plane->update_plane(&plane->base,
3204 to_intel_crtc_state(crtc->state),
3205 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003206
3207 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003208 }
3209}
3210
Ville Syrjälä75147472014-11-24 18:28:11 +02003211void intel_prepare_reset(struct drm_device *dev)
3212{
3213 /* no reset support for gen2 */
3214 if (IS_GEN2(dev))
3215 return;
3216
3217 /* reset doesn't touch the display */
3218 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3219 return;
3220
3221 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003222 /*
3223 * Disabling the crtcs gracefully seems nicer. Also the
3224 * g33 docs say we should at least disable all the planes.
3225 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003226 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003227}
3228
3229void intel_finish_reset(struct drm_device *dev)
3230{
3231 struct drm_i915_private *dev_priv = to_i915(dev);
3232
3233 /*
3234 * Flips in the rings will be nuked by the reset,
3235 * so complete all pending flips so that user space
3236 * will get its events and not get stuck.
3237 */
3238 intel_complete_page_flips(dev);
3239
3240 /* no reset support for gen2 */
3241 if (IS_GEN2(dev))
3242 return;
3243
3244 /* reset doesn't touch the display */
3245 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3246 /*
3247 * Flips in the rings have been nuked by the reset,
3248 * so update the base address of all primary
3249 * planes to the the last fb to make sure we're
3250 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003251 *
3252 * FIXME: Atomic will make this obsolete since we won't schedule
3253 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003254 */
3255 intel_update_primary_planes(dev);
3256 return;
3257 }
3258
3259 /*
3260 * The display has been reset as well,
3261 * so need a full re-initialization.
3262 */
3263 intel_runtime_pm_disable_interrupts(dev_priv);
3264 intel_runtime_pm_enable_interrupts(dev_priv);
3265
3266 intel_modeset_init_hw(dev);
3267
3268 spin_lock_irq(&dev_priv->irq_lock);
3269 if (dev_priv->display.hpd_irq_setup)
3270 dev_priv->display.hpd_irq_setup(dev);
3271 spin_unlock_irq(&dev_priv->irq_lock);
3272
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003273 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003274
3275 intel_hpd_init(dev_priv);
3276
3277 drm_modeset_unlock_all(dev);
3278}
3279
Chris Wilson7d5e3792014-03-04 13:15:08 +00003280static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3281{
3282 struct drm_device *dev = crtc->dev;
3283 struct drm_i915_private *dev_priv = dev->dev_private;
3284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003285 bool pending;
3286
3287 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3288 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3289 return false;
3290
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003291 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003292 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003293 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003294
3295 return pending;
3296}
3297
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003298static void intel_update_pipe_config(struct intel_crtc *crtc,
3299 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003300{
3301 struct drm_device *dev = crtc->base.dev;
3302 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003303 struct intel_crtc_state *pipe_config =
3304 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003305
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003306 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3307 crtc->base.mode = crtc->base.state->mode;
3308
3309 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3310 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3311 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003312
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003313 if (HAS_DDI(dev))
3314 intel_set_pipe_csc(&crtc->base);
3315
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003316 /*
3317 * Update pipe size and adjust fitter if needed: the reason for this is
3318 * that in compute_mode_changes we check the native mode (not the pfit
3319 * mode) to see if we can flip rather than do a full mode set. In the
3320 * fastboot case, we'll flip, but if we don't update the pipesrc and
3321 * pfit state, we'll end up with a big fb scanned out into the wrong
3322 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003323 */
3324
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003325 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003326 ((pipe_config->pipe_src_w - 1) << 16) |
3327 (pipe_config->pipe_src_h - 1));
3328
3329 /* on skylake this is done by detaching scalers */
3330 if (INTEL_INFO(dev)->gen >= 9) {
3331 skl_detach_scalers(crtc);
3332
3333 if (pipe_config->pch_pfit.enabled)
3334 skylake_pfit_enable(crtc);
3335 } else if (HAS_PCH_SPLIT(dev)) {
3336 if (pipe_config->pch_pfit.enabled)
3337 ironlake_pfit_enable(crtc);
3338 else if (old_crtc_state->pch_pfit.enabled)
3339 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003340 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003341}
3342
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003343static void intel_fdi_normal_train(struct drm_crtc *crtc)
3344{
3345 struct drm_device *dev = crtc->dev;
3346 struct drm_i915_private *dev_priv = dev->dev_private;
3347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3348 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003349 i915_reg_t reg;
3350 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003351
3352 /* enable normal train */
3353 reg = FDI_TX_CTL(pipe);
3354 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003355 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003356 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3357 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003358 } else {
3359 temp &= ~FDI_LINK_TRAIN_NONE;
3360 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003361 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003362 I915_WRITE(reg, temp);
3363
3364 reg = FDI_RX_CTL(pipe);
3365 temp = I915_READ(reg);
3366 if (HAS_PCH_CPT(dev)) {
3367 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3368 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3369 } else {
3370 temp &= ~FDI_LINK_TRAIN_NONE;
3371 temp |= FDI_LINK_TRAIN_NONE;
3372 }
3373 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3374
3375 /* wait one idle pattern time */
3376 POSTING_READ(reg);
3377 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003378
3379 /* IVB wants error correction enabled */
3380 if (IS_IVYBRIDGE(dev))
3381 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3382 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003383}
3384
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003385/* The FDI link training functions for ILK/Ibexpeak. */
3386static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3387{
3388 struct drm_device *dev = crtc->dev;
3389 struct drm_i915_private *dev_priv = dev->dev_private;
3390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3391 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003392 i915_reg_t reg;
3393 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003394
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003395 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003396 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003397
Adam Jacksone1a44742010-06-25 15:32:14 -04003398 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3399 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 reg = FDI_RX_IMR(pipe);
3401 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003402 temp &= ~FDI_RX_SYMBOL_LOCK;
3403 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 I915_WRITE(reg, temp);
3405 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003406 udelay(150);
3407
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003408 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 reg = FDI_TX_CTL(pipe);
3410 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003411 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003412 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413 temp &= ~FDI_LINK_TRAIN_NONE;
3414 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003415 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416
Chris Wilson5eddb702010-09-11 13:48:45 +01003417 reg = FDI_RX_CTL(pipe);
3418 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419 temp &= ~FDI_LINK_TRAIN_NONE;
3420 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3422
3423 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 udelay(150);
3425
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003426 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003427 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3428 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3429 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003430
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003432 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003433 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003434 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3435
3436 if ((temp & FDI_RX_BIT_LOCK)) {
3437 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 break;
3440 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003442 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444
3445 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 reg = FDI_TX_CTL(pipe);
3447 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 temp &= ~FDI_LINK_TRAIN_NONE;
3449 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 reg = FDI_RX_CTL(pipe);
3453 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003454 temp &= ~FDI_LINK_TRAIN_NONE;
3455 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 I915_WRITE(reg, temp);
3457
3458 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459 udelay(150);
3460
Chris Wilson5eddb702010-09-11 13:48:45 +01003461 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003462 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3465
3466 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003467 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 DRM_DEBUG_KMS("FDI train 2 done.\n");
3469 break;
3470 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003472 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003473 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474
3475 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003476
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003477}
3478
Akshay Joshi0206e352011-08-16 15:34:10 -04003479static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3481 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3482 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3483 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3484};
3485
3486/* The FDI link training functions for SNB/Cougarpoint. */
3487static void gen6_fdi_link_train(struct drm_crtc *crtc)
3488{
3489 struct drm_device *dev = crtc->dev;
3490 struct drm_i915_private *dev_priv = dev->dev_private;
3491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3492 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003493 i915_reg_t reg;
3494 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003495
Adam Jacksone1a44742010-06-25 15:32:14 -04003496 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3497 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003498 reg = FDI_RX_IMR(pipe);
3499 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003500 temp &= ~FDI_RX_SYMBOL_LOCK;
3501 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003502 I915_WRITE(reg, temp);
3503
3504 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003505 udelay(150);
3506
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003507 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 reg = FDI_TX_CTL(pipe);
3509 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003510 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003511 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003512 temp &= ~FDI_LINK_TRAIN_NONE;
3513 temp |= FDI_LINK_TRAIN_PATTERN_1;
3514 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3515 /* SNB-B */
3516 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518
Daniel Vetterd74cf322012-10-26 10:58:13 +02003519 I915_WRITE(FDI_RX_MISC(pipe),
3520 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3521
Chris Wilson5eddb702010-09-11 13:48:45 +01003522 reg = FDI_RX_CTL(pipe);
3523 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003524 if (HAS_PCH_CPT(dev)) {
3525 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3526 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3527 } else {
3528 temp &= ~FDI_LINK_TRAIN_NONE;
3529 temp |= FDI_LINK_TRAIN_PATTERN_1;
3530 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003531 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3532
3533 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003534 udelay(150);
3535
Akshay Joshi0206e352011-08-16 15:34:10 -04003536 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 reg = FDI_TX_CTL(pipe);
3538 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003539 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3540 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 I915_WRITE(reg, temp);
3542
3543 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003544 udelay(500);
3545
Sean Paulfa37d392012-03-02 12:53:39 -05003546 for (retry = 0; retry < 5; retry++) {
3547 reg = FDI_RX_IIR(pipe);
3548 temp = I915_READ(reg);
3549 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3550 if (temp & FDI_RX_BIT_LOCK) {
3551 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3552 DRM_DEBUG_KMS("FDI train 1 done.\n");
3553 break;
3554 }
3555 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003556 }
Sean Paulfa37d392012-03-02 12:53:39 -05003557 if (retry < 5)
3558 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003559 }
3560 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003561 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562
3563 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003564 reg = FDI_TX_CTL(pipe);
3565 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566 temp &= ~FDI_LINK_TRAIN_NONE;
3567 temp |= FDI_LINK_TRAIN_PATTERN_2;
3568 if (IS_GEN6(dev)) {
3569 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3570 /* SNB-B */
3571 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3572 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003573 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003574
Chris Wilson5eddb702010-09-11 13:48:45 +01003575 reg = FDI_RX_CTL(pipe);
3576 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003577 if (HAS_PCH_CPT(dev)) {
3578 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3579 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3580 } else {
3581 temp &= ~FDI_LINK_TRAIN_NONE;
3582 temp |= FDI_LINK_TRAIN_PATTERN_2;
3583 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003584 I915_WRITE(reg, temp);
3585
3586 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003587 udelay(150);
3588
Akshay Joshi0206e352011-08-16 15:34:10 -04003589 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003590 reg = FDI_TX_CTL(pipe);
3591 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003592 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3593 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003594 I915_WRITE(reg, temp);
3595
3596 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003597 udelay(500);
3598
Sean Paulfa37d392012-03-02 12:53:39 -05003599 for (retry = 0; retry < 5; retry++) {
3600 reg = FDI_RX_IIR(pipe);
3601 temp = I915_READ(reg);
3602 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3603 if (temp & FDI_RX_SYMBOL_LOCK) {
3604 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3605 DRM_DEBUG_KMS("FDI train 2 done.\n");
3606 break;
3607 }
3608 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003609 }
Sean Paulfa37d392012-03-02 12:53:39 -05003610 if (retry < 5)
3611 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003612 }
3613 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003614 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003615
3616 DRM_DEBUG_KMS("FDI train done.\n");
3617}
3618
Jesse Barnes357555c2011-04-28 15:09:55 -07003619/* Manual link training for Ivy Bridge A0 parts */
3620static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3621{
3622 struct drm_device *dev = crtc->dev;
3623 struct drm_i915_private *dev_priv = dev->dev_private;
3624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3625 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003626 i915_reg_t reg;
3627 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003628
3629 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3630 for train result */
3631 reg = FDI_RX_IMR(pipe);
3632 temp = I915_READ(reg);
3633 temp &= ~FDI_RX_SYMBOL_LOCK;
3634 temp &= ~FDI_RX_BIT_LOCK;
3635 I915_WRITE(reg, temp);
3636
3637 POSTING_READ(reg);
3638 udelay(150);
3639
Daniel Vetter01a415f2012-10-27 15:58:40 +02003640 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3641 I915_READ(FDI_RX_IIR(pipe)));
3642
Jesse Barnes139ccd32013-08-19 11:04:55 -07003643 /* Try each vswing and preemphasis setting twice before moving on */
3644 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3645 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003646 reg = FDI_TX_CTL(pipe);
3647 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003648 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3649 temp &= ~FDI_TX_ENABLE;
3650 I915_WRITE(reg, temp);
3651
3652 reg = FDI_RX_CTL(pipe);
3653 temp = I915_READ(reg);
3654 temp &= ~FDI_LINK_TRAIN_AUTO;
3655 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3656 temp &= ~FDI_RX_ENABLE;
3657 I915_WRITE(reg, temp);
3658
3659 /* enable CPU FDI TX and PCH FDI RX */
3660 reg = FDI_TX_CTL(pipe);
3661 temp = I915_READ(reg);
3662 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003663 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003664 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003665 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003666 temp |= snb_b_fdi_train_param[j/2];
3667 temp |= FDI_COMPOSITE_SYNC;
3668 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3669
3670 I915_WRITE(FDI_RX_MISC(pipe),
3671 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3672
3673 reg = FDI_RX_CTL(pipe);
3674 temp = I915_READ(reg);
3675 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3676 temp |= FDI_COMPOSITE_SYNC;
3677 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3678
3679 POSTING_READ(reg);
3680 udelay(1); /* should be 0.5us */
3681
3682 for (i = 0; i < 4; i++) {
3683 reg = FDI_RX_IIR(pipe);
3684 temp = I915_READ(reg);
3685 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3686
3687 if (temp & FDI_RX_BIT_LOCK ||
3688 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3689 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3690 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3691 i);
3692 break;
3693 }
3694 udelay(1); /* should be 0.5us */
3695 }
3696 if (i == 4) {
3697 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3698 continue;
3699 }
3700
3701 /* Train 2 */
3702 reg = FDI_TX_CTL(pipe);
3703 temp = I915_READ(reg);
3704 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3705 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3706 I915_WRITE(reg, temp);
3707
3708 reg = FDI_RX_CTL(pipe);
3709 temp = I915_READ(reg);
3710 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3711 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003712 I915_WRITE(reg, temp);
3713
3714 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003715 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003716
Jesse Barnes139ccd32013-08-19 11:04:55 -07003717 for (i = 0; i < 4; i++) {
3718 reg = FDI_RX_IIR(pipe);
3719 temp = I915_READ(reg);
3720 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003721
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 if (temp & FDI_RX_SYMBOL_LOCK ||
3723 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3724 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3725 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3726 i);
3727 goto train_done;
3728 }
3729 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003730 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003731 if (i == 4)
3732 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003733 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003734
Jesse Barnes139ccd32013-08-19 11:04:55 -07003735train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003736 DRM_DEBUG_KMS("FDI train done.\n");
3737}
3738
Daniel Vetter88cefb62012-08-12 19:27:14 +02003739static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003740{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003741 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003742 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003743 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003744 i915_reg_t reg;
3745 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003746
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003748 reg = FDI_RX_CTL(pipe);
3749 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003750 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003751 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003752 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003753 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3754
3755 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003756 udelay(200);
3757
3758 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003759 temp = I915_READ(reg);
3760 I915_WRITE(reg, temp | FDI_PCDCLK);
3761
3762 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003763 udelay(200);
3764
Paulo Zanoni20749732012-11-23 15:30:38 -02003765 /* Enable CPU FDI TX PLL, always on for Ironlake */
3766 reg = FDI_TX_CTL(pipe);
3767 temp = I915_READ(reg);
3768 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3769 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003770
Paulo Zanoni20749732012-11-23 15:30:38 -02003771 POSTING_READ(reg);
3772 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003773 }
3774}
3775
Daniel Vetter88cefb62012-08-12 19:27:14 +02003776static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3777{
3778 struct drm_device *dev = intel_crtc->base.dev;
3779 struct drm_i915_private *dev_priv = dev->dev_private;
3780 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003781 i915_reg_t reg;
3782 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003783
3784 /* Switch from PCDclk to Rawclk */
3785 reg = FDI_RX_CTL(pipe);
3786 temp = I915_READ(reg);
3787 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3788
3789 /* Disable CPU FDI TX PLL */
3790 reg = FDI_TX_CTL(pipe);
3791 temp = I915_READ(reg);
3792 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3793
3794 POSTING_READ(reg);
3795 udelay(100);
3796
3797 reg = FDI_RX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3800
3801 /* Wait for the clocks to turn off. */
3802 POSTING_READ(reg);
3803 udelay(100);
3804}
3805
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003806static void ironlake_fdi_disable(struct drm_crtc *crtc)
3807{
3808 struct drm_device *dev = crtc->dev;
3809 struct drm_i915_private *dev_priv = dev->dev_private;
3810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3811 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003812 i915_reg_t reg;
3813 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003814
3815 /* disable CPU FDI tx and PCH FDI rx */
3816 reg = FDI_TX_CTL(pipe);
3817 temp = I915_READ(reg);
3818 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3819 POSTING_READ(reg);
3820
3821 reg = FDI_RX_CTL(pipe);
3822 temp = I915_READ(reg);
3823 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003824 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003825 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3826
3827 POSTING_READ(reg);
3828 udelay(100);
3829
3830 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003831 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003832 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003833
3834 /* still set train pattern 1 */
3835 reg = FDI_TX_CTL(pipe);
3836 temp = I915_READ(reg);
3837 temp &= ~FDI_LINK_TRAIN_NONE;
3838 temp |= FDI_LINK_TRAIN_PATTERN_1;
3839 I915_WRITE(reg, temp);
3840
3841 reg = FDI_RX_CTL(pipe);
3842 temp = I915_READ(reg);
3843 if (HAS_PCH_CPT(dev)) {
3844 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3846 } else {
3847 temp &= ~FDI_LINK_TRAIN_NONE;
3848 temp |= FDI_LINK_TRAIN_PATTERN_1;
3849 }
3850 /* BPC in FDI rx is consistent with that in PIPECONF */
3851 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003852 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003853 I915_WRITE(reg, temp);
3854
3855 POSTING_READ(reg);
3856 udelay(100);
3857}
3858
Chris Wilson5dce5b932014-01-20 10:17:36 +00003859bool intel_has_pending_fb_unpin(struct drm_device *dev)
3860{
3861 struct intel_crtc *crtc;
3862
3863 /* Note that we don't need to be called with mode_config.lock here
3864 * as our list of CRTC objects is static for the lifetime of the
3865 * device and so cannot disappear as we iterate. Similarly, we can
3866 * happily treat the predicates as racy, atomic checks as userspace
3867 * cannot claim and pin a new fb without at least acquring the
3868 * struct_mutex and so serialising with us.
3869 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003870 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003871 if (atomic_read(&crtc->unpin_work_count) == 0)
3872 continue;
3873
3874 if (crtc->unpin_work)
3875 intel_wait_for_vblank(dev, crtc->pipe);
3876
3877 return true;
3878 }
3879
3880 return false;
3881}
3882
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003883static void page_flip_completed(struct intel_crtc *intel_crtc)
3884{
3885 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3886 struct intel_unpin_work *work = intel_crtc->unpin_work;
3887
3888 /* ensure that the unpin work is consistent wrt ->pending. */
3889 smp_rmb();
3890 intel_crtc->unpin_work = NULL;
3891
3892 if (work->event)
3893 drm_send_vblank_event(intel_crtc->base.dev,
3894 intel_crtc->pipe,
3895 work->event);
3896
3897 drm_crtc_vblank_put(&intel_crtc->base);
3898
3899 wake_up_all(&dev_priv->pending_flip_queue);
3900 queue_work(dev_priv->wq, &work->work);
3901
3902 trace_i915_flip_complete(intel_crtc->plane,
3903 work->pending_flip_obj);
3904}
3905
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003906static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003907{
Chris Wilson0f911282012-04-17 10:05:38 +01003908 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003909 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003910 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003911
Daniel Vetter2c10d572012-12-20 21:24:07 +01003912 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003913
3914 ret = wait_event_interruptible_timeout(
3915 dev_priv->pending_flip_queue,
3916 !intel_crtc_has_pending_flip(crtc),
3917 60*HZ);
3918
3919 if (ret < 0)
3920 return ret;
3921
3922 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003924
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003925 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003926 if (intel_crtc->unpin_work) {
3927 WARN_ONCE(1, "Removing stuck page flip\n");
3928 page_flip_completed(intel_crtc);
3929 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003930 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003931 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003932
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003933 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003934}
3935
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003936static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3937{
3938 u32 temp;
3939
3940 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3941
3942 mutex_lock(&dev_priv->sb_lock);
3943
3944 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3945 temp |= SBI_SSCCTL_DISABLE;
3946 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3947
3948 mutex_unlock(&dev_priv->sb_lock);
3949}
3950
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003951/* Program iCLKIP clock to the desired frequency */
3952static void lpt_program_iclkip(struct drm_crtc *crtc)
3953{
3954 struct drm_device *dev = crtc->dev;
3955 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003956 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003957 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3958 u32 temp;
3959
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003960 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961
3962 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003963 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964 auxdiv = 1;
3965 divsel = 0x41;
3966 phaseinc = 0x20;
3967 } else {
3968 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003969 * but the adjusted_mode->crtc_clock in in KHz. To get the
3970 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971 * convert the virtual clock precision to KHz here for higher
3972 * precision.
3973 */
3974 u32 iclk_virtual_root_freq = 172800 * 1000;
3975 u32 iclk_pi_range = 64;
3976 u32 desired_divisor, msb_divisor_value, pi_value;
3977
Ville Syrjäläa2572f52015-12-04 22:20:21 +02003978 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003979 msb_divisor_value = desired_divisor / iclk_pi_range;
3980 pi_value = desired_divisor % iclk_pi_range;
3981
3982 auxdiv = 0;
3983 divsel = msb_divisor_value - 2;
3984 phaseinc = pi_value;
3985 }
3986
3987 /* This should not happen with any sane values */
3988 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3989 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3990 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3991 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3992
3993 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003994 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003995 auxdiv,
3996 divsel,
3997 phasedir,
3998 phaseinc);
3999
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004000 mutex_lock(&dev_priv->sb_lock);
4001
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004003 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004004 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4005 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4006 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4007 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4008 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4009 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004010 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004011
4012 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004013 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004014 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4015 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004016 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004017
4018 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004019 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004020 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004021 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004022
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004023 mutex_unlock(&dev_priv->sb_lock);
4024
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004025 /* Wait for initialization time */
4026 udelay(24);
4027
4028 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4029}
4030
Daniel Vetter275f01b22013-05-03 11:49:47 +02004031static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4032 enum pipe pch_transcoder)
4033{
4034 struct drm_device *dev = crtc->base.dev;
4035 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004036 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004037
4038 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4039 I915_READ(HTOTAL(cpu_transcoder)));
4040 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4041 I915_READ(HBLANK(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4043 I915_READ(HSYNC(cpu_transcoder)));
4044
4045 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4046 I915_READ(VTOTAL(cpu_transcoder)));
4047 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4048 I915_READ(VBLANK(cpu_transcoder)));
4049 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4050 I915_READ(VSYNC(cpu_transcoder)));
4051 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4052 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4053}
4054
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004055static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004056{
4057 struct drm_i915_private *dev_priv = dev->dev_private;
4058 uint32_t temp;
4059
4060 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004061 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004062 return;
4063
4064 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4065 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4066
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004067 temp &= ~FDI_BC_BIFURCATION_SELECT;
4068 if (enable)
4069 temp |= FDI_BC_BIFURCATION_SELECT;
4070
4071 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004072 I915_WRITE(SOUTH_CHICKEN1, temp);
4073 POSTING_READ(SOUTH_CHICKEN1);
4074}
4075
4076static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4077{
4078 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004079
4080 switch (intel_crtc->pipe) {
4081 case PIPE_A:
4082 break;
4083 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004084 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004085 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004086 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004087 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004088
4089 break;
4090 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004091 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004092
4093 break;
4094 default:
4095 BUG();
4096 }
4097}
4098
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004099/* Return which DP Port should be selected for Transcoder DP control */
4100static enum port
4101intel_trans_dp_port_sel(struct drm_crtc *crtc)
4102{
4103 struct drm_device *dev = crtc->dev;
4104 struct intel_encoder *encoder;
4105
4106 for_each_encoder_on_crtc(dev, crtc, encoder) {
4107 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4108 encoder->type == INTEL_OUTPUT_EDP)
4109 return enc_to_dig_port(&encoder->base)->port;
4110 }
4111
4112 return -1;
4113}
4114
Jesse Barnesf67a5592011-01-05 10:31:48 -08004115/*
4116 * Enable PCH resources required for PCH ports:
4117 * - PCH PLLs
4118 * - FDI training & RX/TX
4119 * - update transcoder timings
4120 * - DP transcoding bits
4121 * - transcoder
4122 */
4123static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004124{
4125 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004126 struct drm_i915_private *dev_priv = dev->dev_private;
4127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4128 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004129 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004130
Daniel Vetterab9412b2013-05-03 11:49:46 +02004131 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004132
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004133 if (IS_IVYBRIDGE(dev))
4134 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4135
Daniel Vettercd986ab2012-10-26 10:58:12 +02004136 /* Write the TU size bits before fdi link training, so that error
4137 * detection works. */
4138 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4139 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4140
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004141 /*
4142 * Sometimes spurious CPU pipe underruns happen during FDI
4143 * training, at least with VGA+HDMI cloning. Suppress them.
4144 */
4145 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4146
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004147 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004148 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004149
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004150 /* We need to program the right clock selection before writing the pixel
4151 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004152 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004153 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004154
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004155 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004156 temp |= TRANS_DPLL_ENABLE(pipe);
4157 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004158 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004159 temp |= sel;
4160 else
4161 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004165 /* XXX: pch pll's can be enabled any time before we enable the PCH
4166 * transcoder, and we actually should do this to not upset any PCH
4167 * transcoder that already use the clock when we share it.
4168 *
4169 * Note that enable_shared_dpll tries to do the right thing, but
4170 * get_shared_dpll unconditionally resets the pll - we need that to have
4171 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004172 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004173
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004174 /* set transcoder timing, panel must allow it */
4175 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004176 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004177
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004178 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004179
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004180 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4181
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004182 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004183 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004184 const struct drm_display_mode *adjusted_mode =
4185 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004186 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004187 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 temp = I915_READ(reg);
4189 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004190 TRANS_DP_SYNC_MASK |
4191 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004192 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004193 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004194
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004195 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004196 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004197 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004198 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004199
4200 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004201 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004202 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004203 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004204 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004205 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004206 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004207 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004208 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004209 break;
4210 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004211 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004212 }
4213
Chris Wilson5eddb702010-09-11 13:48:45 +01004214 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004215 }
4216
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004217 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004218}
4219
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004220static void lpt_pch_enable(struct drm_crtc *crtc)
4221{
4222 struct drm_device *dev = crtc->dev;
4223 struct drm_i915_private *dev_priv = dev->dev_private;
4224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004225 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004226
Daniel Vetterab9412b2013-05-03 11:49:46 +02004227 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004228
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004229 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004230
Paulo Zanoni0540e482012-10-31 18:12:40 -02004231 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004232 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004233
Paulo Zanoni937bb612012-10-31 18:12:47 -02004234 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004235}
4236
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004237struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4238 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004239{
Daniel Vettere2b78262013-06-07 23:10:03 +02004240 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004241 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004242 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004243 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004244 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004245
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004246 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4247
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004248 if (HAS_PCH_IBX(dev_priv->dev)) {
4249 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004250 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004251 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004252
Daniel Vetter46edb022013-06-05 13:34:12 +02004253 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4254 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004255
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004256 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004257
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004258 goto found;
4259 }
4260
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304261 if (IS_BROXTON(dev_priv->dev)) {
4262 /* PLL is attached to port in bxt */
4263 struct intel_encoder *encoder;
4264 struct intel_digital_port *intel_dig_port;
4265
4266 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4267 if (WARN_ON(!encoder))
4268 return NULL;
4269
4270 intel_dig_port = enc_to_dig_port(&encoder->base);
4271 /* 1:1 mapping between ports and PLLs */
4272 i = (enum intel_dpll_id)intel_dig_port->port;
4273 pll = &dev_priv->shared_dplls[i];
4274 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4275 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004276 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304277
4278 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004279 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4280 /* Do not consider SPLL */
4281 max = 2;
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304282
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004283 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004284 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004285
4286 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004287 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004288 continue;
4289
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004290 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004291 &shared_dpll[i].hw_state,
4292 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004293 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004294 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004295 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004296 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004297 goto found;
4298 }
4299 }
4300
4301 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004302 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4303 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004304 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004305 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4306 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004307 goto found;
4308 }
4309 }
4310
4311 return NULL;
4312
4313found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004314 if (shared_dpll[i].crtc_mask == 0)
4315 shared_dpll[i].hw_state =
4316 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004317
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004318 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004319 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4320 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004321
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004322 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004323
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004324 return pll;
4325}
4326
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004327static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004328{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004329 struct drm_i915_private *dev_priv = to_i915(state->dev);
4330 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004331 struct intel_shared_dpll *pll;
4332 enum intel_dpll_id i;
4333
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004334 if (!to_intel_atomic_state(state)->dpll_set)
4335 return;
4336
4337 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004338 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4339 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004340 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004341 }
4342}
4343
Daniel Vettera1520312013-05-03 11:49:50 +02004344static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004345{
4346 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004347 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004348 u32 temp;
4349
4350 temp = I915_READ(dslreg);
4351 udelay(500);
4352 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004353 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004354 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004355 }
4356}
4357
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004358static int
4359skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4360 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4361 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004362{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004363 struct intel_crtc_scaler_state *scaler_state =
4364 &crtc_state->scaler_state;
4365 struct intel_crtc *intel_crtc =
4366 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004367 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004368
4369 need_scaling = intel_rotation_90_or_270(rotation) ?
4370 (src_h != dst_w || src_w != dst_h):
4371 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004372
4373 /*
4374 * if plane is being disabled or scaler is no more required or force detach
4375 * - free scaler binded to this plane/crtc
4376 * - in order to do this, update crtc->scaler_usage
4377 *
4378 * Here scaler state in crtc_state is set free so that
4379 * scaler can be assigned to other user. Actual register
4380 * update to free the scaler is done in plane/panel-fit programming.
4381 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4382 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004383 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004384 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004385 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004386 scaler_state->scalers[*scaler_id].in_use = 0;
4387
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004388 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4389 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4390 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004391 scaler_state->scaler_users);
4392 *scaler_id = -1;
4393 }
4394 return 0;
4395 }
4396
4397 /* range checks */
4398 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4399 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4400
4401 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4402 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004403 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004404 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004405 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004406 return -EINVAL;
4407 }
4408
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004409 /* mark this plane as a scaler user in crtc_state */
4410 scaler_state->scaler_users |= (1 << scaler_user);
4411 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4412 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4413 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4414 scaler_state->scaler_users);
4415
4416 return 0;
4417}
4418
4419/**
4420 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4421 *
4422 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004423 *
4424 * Return
4425 * 0 - scaler_usage updated successfully
4426 * error - requested scaling cannot be supported or other error condition
4427 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004428int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004429{
4430 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004431 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004432
4433 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4434 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4435
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004436 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004437 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004438 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004439 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004440}
4441
4442/**
4443 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4444 *
4445 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004446 * @plane_state: atomic plane state to update
4447 *
4448 * Return
4449 * 0 - scaler_usage updated successfully
4450 * error - requested scaling cannot be supported or other error condition
4451 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004452static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4453 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004454{
4455
4456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004457 struct intel_plane *intel_plane =
4458 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004459 struct drm_framebuffer *fb = plane_state->base.fb;
4460 int ret;
4461
4462 bool force_detach = !fb || !plane_state->visible;
4463
4464 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4465 intel_plane->base.base.id, intel_crtc->pipe,
4466 drm_plane_index(&intel_plane->base));
4467
4468 ret = skl_update_scaler(crtc_state, force_detach,
4469 drm_plane_index(&intel_plane->base),
4470 &plane_state->scaler_id,
4471 plane_state->base.rotation,
4472 drm_rect_width(&plane_state->src) >> 16,
4473 drm_rect_height(&plane_state->src) >> 16,
4474 drm_rect_width(&plane_state->dst),
4475 drm_rect_height(&plane_state->dst));
4476
4477 if (ret || plane_state->scaler_id < 0)
4478 return ret;
4479
Chandra Kondurua1b22782015-04-07 15:28:45 -07004480 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004481 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004482 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004483 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004484 return -EINVAL;
4485 }
4486
4487 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004488 switch (fb->pixel_format) {
4489 case DRM_FORMAT_RGB565:
4490 case DRM_FORMAT_XBGR8888:
4491 case DRM_FORMAT_XRGB8888:
4492 case DRM_FORMAT_ABGR8888:
4493 case DRM_FORMAT_ARGB8888:
4494 case DRM_FORMAT_XRGB2101010:
4495 case DRM_FORMAT_XBGR2101010:
4496 case DRM_FORMAT_YUYV:
4497 case DRM_FORMAT_YVYU:
4498 case DRM_FORMAT_UYVY:
4499 case DRM_FORMAT_VYUY:
4500 break;
4501 default:
4502 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4503 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4504 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004505 }
4506
Chandra Kondurua1b22782015-04-07 15:28:45 -07004507 return 0;
4508}
4509
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004510static void skylake_scaler_disable(struct intel_crtc *crtc)
4511{
4512 int i;
4513
4514 for (i = 0; i < crtc->num_scalers; i++)
4515 skl_detach_scaler(crtc, i);
4516}
4517
4518static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004519{
4520 struct drm_device *dev = crtc->base.dev;
4521 struct drm_i915_private *dev_priv = dev->dev_private;
4522 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004523 struct intel_crtc_scaler_state *scaler_state =
4524 &crtc->config->scaler_state;
4525
4526 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4527
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004528 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004529 int id;
4530
4531 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4532 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4533 return;
4534 }
4535
4536 id = scaler_state->scaler_id;
4537 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4538 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4539 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4540 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4541
4542 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004543 }
4544}
4545
Jesse Barnesb074cec2013-04-25 12:55:02 -07004546static void ironlake_pfit_enable(struct intel_crtc *crtc)
4547{
4548 struct drm_device *dev = crtc->base.dev;
4549 struct drm_i915_private *dev_priv = dev->dev_private;
4550 int pipe = crtc->pipe;
4551
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004552 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004553 /* Force use of hard-coded filter coefficients
4554 * as some pre-programmed values are broken,
4555 * e.g. x201.
4556 */
4557 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4558 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4559 PF_PIPE_SEL_IVB(pipe));
4560 else
4561 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004562 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4563 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004564 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004565}
4566
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004567void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004568{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004569 struct drm_device *dev = crtc->base.dev;
4570 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004571
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004572 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004573 return;
4574
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004575 /* We can only enable IPS after we enable a plane and wait for a vblank */
4576 intel_wait_for_vblank(dev, crtc->pipe);
4577
Paulo Zanonid77e4532013-09-24 13:52:55 -03004578 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004579 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004580 mutex_lock(&dev_priv->rps.hw_lock);
4581 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4582 mutex_unlock(&dev_priv->rps.hw_lock);
4583 /* Quoting Art Runyan: "its not safe to expect any particular
4584 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004585 * mailbox." Moreover, the mailbox may return a bogus state,
4586 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004587 */
4588 } else {
4589 I915_WRITE(IPS_CTL, IPS_ENABLE);
4590 /* The bit only becomes 1 in the next vblank, so this wait here
4591 * is essentially intel_wait_for_vblank. If we don't have this
4592 * and don't wait for vblanks until the end of crtc_enable, then
4593 * the HW state readout code will complain that the expected
4594 * IPS_CTL value is not the one we read. */
4595 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4596 DRM_ERROR("Timed out waiting for IPS enable\n");
4597 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004598}
4599
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004600void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004601{
4602 struct drm_device *dev = crtc->base.dev;
4603 struct drm_i915_private *dev_priv = dev->dev_private;
4604
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004605 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004606 return;
4607
4608 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004609 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004610 mutex_lock(&dev_priv->rps.hw_lock);
4611 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4612 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004613 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4614 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4615 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004616 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004617 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004618 POSTING_READ(IPS_CTL);
4619 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004620
4621 /* We need to wait for a vblank before we can disable the plane. */
4622 intel_wait_for_vblank(dev, crtc->pipe);
4623}
4624
4625/** Loads the palette/gamma unit for the CRTC with the prepared values */
4626static void intel_crtc_load_lut(struct drm_crtc *crtc)
4627{
4628 struct drm_device *dev = crtc->dev;
4629 struct drm_i915_private *dev_priv = dev->dev_private;
4630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4631 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004632 int i;
4633 bool reenable_ips = false;
4634
4635 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004636 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004637 return;
4638
Imre Deak50360402015-01-16 00:55:16 -08004639 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004640 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004641 assert_dsi_pll_enabled(dev_priv);
4642 else
4643 assert_pll_enabled(dev_priv, pipe);
4644 }
4645
Paulo Zanonid77e4532013-09-24 13:52:55 -03004646 /* Workaround : Do not read or write the pipe palette/gamma data while
4647 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4648 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004649 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004650 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4651 GAMMA_MODE_MODE_SPLIT)) {
4652 hsw_disable_ips(intel_crtc);
4653 reenable_ips = true;
4654 }
4655
4656 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004657 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004658
4659 if (HAS_GMCH_DISPLAY(dev))
4660 palreg = PALETTE(pipe, i);
4661 else
4662 palreg = LGC_PALETTE(pipe, i);
4663
4664 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004665 (intel_crtc->lut_r[i] << 16) |
4666 (intel_crtc->lut_g[i] << 8) |
4667 intel_crtc->lut_b[i]);
4668 }
4669
4670 if (reenable_ips)
4671 hsw_enable_ips(intel_crtc);
4672}
4673
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004674static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004675{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004676 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004677 struct drm_device *dev = intel_crtc->base.dev;
4678 struct drm_i915_private *dev_priv = dev->dev_private;
4679
4680 mutex_lock(&dev->struct_mutex);
4681 dev_priv->mm.interruptible = false;
4682 (void) intel_overlay_switch_off(intel_crtc->overlay);
4683 dev_priv->mm.interruptible = true;
4684 mutex_unlock(&dev->struct_mutex);
4685 }
4686
4687 /* Let userspace switch the overlay on again. In most cases userspace
4688 * has to recompute where to put it anyway.
4689 */
4690}
4691
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004692/**
4693 * intel_post_enable_primary - Perform operations after enabling primary plane
4694 * @crtc: the CRTC whose primary plane was just enabled
4695 *
4696 * Performs potentially sleeping operations that must be done after the primary
4697 * plane is enabled, such as updating FBC and IPS. Note that this may be
4698 * called due to an explicit primary plane update, or due to an implicit
4699 * re-enable that is caused when a sprite plane is updated to no longer
4700 * completely hide the primary plane.
4701 */
4702static void
4703intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004704{
4705 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004706 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4708 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004709
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004710 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004711 * FIXME IPS should be fine as long as one plane is
4712 * enabled, but in practice it seems to have problems
4713 * when going from primary only to sprite only and vice
4714 * versa.
4715 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004716 hsw_enable_ips(intel_crtc);
4717
Daniel Vetterf99d7062014-06-19 16:01:59 +02004718 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004719 * Gen2 reports pipe underruns whenever all planes are disabled.
4720 * So don't enable underrun reporting before at least some planes
4721 * are enabled.
4722 * FIXME: Need to fix the logic to work when we turn off all planes
4723 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004724 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004725 if (IS_GEN2(dev))
4726 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4727
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004728 /* Underruns don't always raise interrupts, so check manually. */
4729 intel_check_cpu_fifo_underruns(dev_priv);
4730 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004731}
4732
4733/**
4734 * intel_pre_disable_primary - Perform operations before disabling primary plane
4735 * @crtc: the CRTC whose primary plane is to be disabled
4736 *
4737 * Performs potentially sleeping operations that must be done before the
4738 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4739 * be called due to an explicit primary plane update, or due to an implicit
4740 * disable that is caused when a sprite plane completely hides the primary
4741 * plane.
4742 */
4743static void
4744intel_pre_disable_primary(struct drm_crtc *crtc)
4745{
4746 struct drm_device *dev = crtc->dev;
4747 struct drm_i915_private *dev_priv = dev->dev_private;
4748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4749 int pipe = intel_crtc->pipe;
4750
4751 /*
4752 * Gen2 reports pipe underruns whenever all planes are disabled.
4753 * So diasble underrun reporting before all the planes get disabled.
4754 * FIXME: Need to fix the logic to work when we turn off all planes
4755 * but leave the pipe running.
4756 */
4757 if (IS_GEN2(dev))
4758 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4759
4760 /*
4761 * Vblank time updates from the shadow to live plane control register
4762 * are blocked if the memory self-refresh mode is active at that
4763 * moment. So to make sure the plane gets truly disabled, disable
4764 * first the self-refresh mode. The self-refresh enable bit in turn
4765 * will be checked/applied by the HW only at the next frame start
4766 * event which is after the vblank start event, so we need to have a
4767 * wait-for-vblank between disabling the plane and the pipe.
4768 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004769 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004770 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004771 dev_priv->wm.vlv.cxsr = false;
4772 intel_wait_for_vblank(dev, pipe);
4773 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004774
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004775 /*
4776 * FIXME IPS should be fine as long as one plane is
4777 * enabled, but in practice it seems to have problems
4778 * when going from primary only to sprite only and vice
4779 * versa.
4780 */
4781 hsw_disable_ips(intel_crtc);
4782}
4783
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004784static void intel_post_plane_update(struct intel_crtc *crtc)
4785{
4786 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004787 struct intel_crtc_state *pipe_config =
4788 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004789 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004790
4791 if (atomic->wait_vblank)
4792 intel_wait_for_vblank(dev, crtc->pipe);
4793
4794 intel_frontbuffer_flip(dev, atomic->fb_bits);
4795
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004796 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004797
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004798 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004799 intel_update_watermarks(&crtc->base);
4800
Paulo Zanonic80ac852015-07-02 19:25:13 -03004801 if (atomic->update_fbc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004802 intel_fbc_post_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004803
4804 if (atomic->post_enable_primary)
4805 intel_post_enable_primary(&crtc->base);
4806
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004807 memset(atomic, 0, sizeof(*atomic));
4808}
4809
4810static void intel_pre_plane_update(struct intel_crtc *crtc)
4811{
4812 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004813 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004814 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004815 struct intel_crtc_state *pipe_config =
4816 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004817
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004818 if (atomic->update_fbc)
4819 intel_fbc_pre_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004820
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004821 if (crtc->atomic.disable_ips)
4822 hsw_disable_ips(crtc);
4823
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004824 if (atomic->pre_disable_primary)
4825 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004826
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004827 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004828 crtc->wm.cxsr_allowed = false;
4829 intel_set_memory_cxsr(dev_priv, false);
4830 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004831
Matt Roperbf220452016-01-19 11:43:04 -08004832 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004833 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004834}
4835
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004836static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004837{
4838 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004840 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004841 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004842
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004843 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004844
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004845 drm_for_each_plane_mask(p, dev, plane_mask)
4846 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004847
Daniel Vetterf99d7062014-06-19 16:01:59 +02004848 /*
4849 * FIXME: Once we grow proper nuclear flip support out of this we need
4850 * to compute the mask of flip planes precisely. For the time being
4851 * consider this a flip to a NULL plane.
4852 */
4853 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004854}
4855
Jesse Barnesf67a5592011-01-05 10:31:48 -08004856static void ironlake_crtc_enable(struct drm_crtc *crtc)
4857{
4858 struct drm_device *dev = crtc->dev;
4859 struct drm_i915_private *dev_priv = dev->dev_private;
4860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004861 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004862 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004863
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004864 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865 return;
4866
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004867 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004868 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4869
4870 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004871 intel_prepare_shared_dpll(intel_crtc);
4872
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004873 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304874 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004875
4876 intel_set_pipe_timings(intel_crtc);
4877
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004878 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004879 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004880 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004881 }
4882
4883 ironlake_set_pipeconf(crtc);
4884
Jesse Barnesf67a5592011-01-05 10:31:48 -08004885 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004886
Daniel Vettera72e4c92014-09-30 10:56:47 +02004887 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004888
Daniel Vetterf6736a12013-06-05 13:34:30 +02004889 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004890 if (encoder->pre_enable)
4891 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004892
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004893 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004894 /* Note: FDI PLL enabling _must_ be done before we enable the
4895 * cpu pipes, hence this is separate from all the other fdi/pch
4896 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004897 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004898 } else {
4899 assert_fdi_tx_disabled(dev_priv, pipe);
4900 assert_fdi_rx_disabled(dev_priv, pipe);
4901 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004902
Jesse Barnesb074cec2013-04-25 12:55:02 -07004903 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004904
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004905 /*
4906 * On ILK+ LUT must be loaded before the pipe is running but with
4907 * clocks enabled
4908 */
4909 intel_crtc_load_lut(crtc);
4910
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004911 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004912 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004913
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004914 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004915 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004916
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004917 assert_vblank_disabled(crtc);
4918 drm_crtc_vblank_on(crtc);
4919
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004920 for_each_encoder_on_crtc(dev, crtc, encoder)
4921 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004922
4923 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004924 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004925
4926 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4927 if (intel_crtc->config->has_pch_encoder)
4928 intel_wait_for_vblank(dev, pipe);
4929 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03004930
4931 intel_fbc_enable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004932}
4933
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004934/* IPS only exists on ULT machines and is tied to pipe A. */
4935static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4936{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004937 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004938}
4939
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004940static void haswell_crtc_enable(struct drm_crtc *crtc)
4941{
4942 struct drm_device *dev = crtc->dev;
4943 struct drm_i915_private *dev_priv = dev->dev_private;
4944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4945 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004946 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4947 struct intel_crtc_state *pipe_config =
4948 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004949
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004950 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004951 return;
4952
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004953 if (intel_crtc->config->has_pch_encoder)
4954 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4955 false);
4956
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004957 if (intel_crtc_to_shared_dpll(intel_crtc))
4958 intel_enable_shared_dpll(intel_crtc);
4959
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004960 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304961 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004962
4963 intel_set_pipe_timings(intel_crtc);
4964
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004965 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4966 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4967 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004968 }
4969
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004970 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004971 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004972 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004973 }
4974
4975 haswell_set_pipeconf(crtc);
4976
4977 intel_set_pipe_csc(crtc);
4978
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004979 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004980
Daniel Vetter6b698512015-11-28 11:05:39 +01004981 if (intel_crtc->config->has_pch_encoder)
4982 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4983 else
4984 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4985
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304986 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004987 if (encoder->pre_enable)
4988 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304989 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004990
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004991 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004992 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004993
Jani Nikulaa65347b2015-11-27 12:21:46 +02004994 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304995 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004996
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004997 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004998 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004999 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005000 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005001
5002 /*
5003 * On ILK+ LUT must be loaded before the pipe is running but with
5004 * clocks enabled
5005 */
5006 intel_crtc_load_lut(crtc);
5007
Paulo Zanoni1f544382012-10-24 11:32:00 -02005008 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005009 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305010 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005011
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005012 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005013 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005014
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005015 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005016 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005017
Jani Nikulaa65347b2015-11-27 12:21:46 +02005018 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005019 intel_ddi_set_vc_payload_alloc(crtc, true);
5020
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005021 assert_vblank_disabled(crtc);
5022 drm_crtc_vblank_on(crtc);
5023
Jani Nikula8807e552013-08-30 19:40:32 +03005024 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005025 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005026 intel_opregion_notify_encoder(encoder, true);
5027 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005028
Daniel Vetter6b698512015-11-28 11:05:39 +01005029 if (intel_crtc->config->has_pch_encoder) {
5030 intel_wait_for_vblank(dev, pipe);
5031 intel_wait_for_vblank(dev, pipe);
5032 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005033 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5034 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005035 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005036
Paulo Zanonie4916942013-09-20 16:21:19 -03005037 /* If we change the relative order between pipe/planes enabling, we need
5038 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005039 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5040 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5041 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5042 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5043 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005044
5045 intel_fbc_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005046}
5047
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005048static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005049{
5050 struct drm_device *dev = crtc->base.dev;
5051 struct drm_i915_private *dev_priv = dev->dev_private;
5052 int pipe = crtc->pipe;
5053
5054 /* To avoid upsetting the power well on haswell only disable the pfit if
5055 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005056 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005057 I915_WRITE(PF_CTL(pipe), 0);
5058 I915_WRITE(PF_WIN_POS(pipe), 0);
5059 I915_WRITE(PF_WIN_SZ(pipe), 0);
5060 }
5061}
5062
Jesse Barnes6be4a602010-09-10 10:26:01 -07005063static void ironlake_crtc_disable(struct drm_crtc *crtc)
5064{
5065 struct drm_device *dev = crtc->dev;
5066 struct drm_i915_private *dev_priv = dev->dev_private;
5067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005068 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005069 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005070
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005071 if (intel_crtc->config->has_pch_encoder)
5072 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5073
Daniel Vetterea9d7582012-07-10 10:42:52 +02005074 for_each_encoder_on_crtc(dev, crtc, encoder)
5075 encoder->disable(encoder);
5076
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005077 drm_crtc_vblank_off(crtc);
5078 assert_vblank_disabled(crtc);
5079
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005080 /*
5081 * Sometimes spurious CPU pipe underruns happen when the
5082 * pipe is already disabled, but FDI RX/TX is still enabled.
5083 * Happens at least with VGA+HDMI cloning. Suppress them.
5084 */
5085 if (intel_crtc->config->has_pch_encoder)
5086 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5087
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005088 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005089
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005090 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005091
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005092 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005093 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005094 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5095 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005096
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005097 for_each_encoder_on_crtc(dev, crtc, encoder)
5098 if (encoder->post_disable)
5099 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005100
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005101 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005102 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005103
Daniel Vetterd925c592013-06-05 13:34:04 +02005104 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005105 i915_reg_t reg;
5106 u32 temp;
5107
Daniel Vetterd925c592013-06-05 13:34:04 +02005108 /* disable TRANS_DP_CTL */
5109 reg = TRANS_DP_CTL(pipe);
5110 temp = I915_READ(reg);
5111 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5112 TRANS_DP_PORT_SEL_MASK);
5113 temp |= TRANS_DP_PORT_SEL_NONE;
5114 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005115
Daniel Vetterd925c592013-06-05 13:34:04 +02005116 /* disable DPLL_SEL */
5117 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005118 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005119 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005120 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005121
Daniel Vetterd925c592013-06-05 13:34:04 +02005122 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005123 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005124
5125 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005126
5127 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005128}
5129
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005130static void haswell_crtc_disable(struct drm_crtc *crtc)
5131{
5132 struct drm_device *dev = crtc->dev;
5133 struct drm_i915_private *dev_priv = dev->dev_private;
5134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5135 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005136 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005137
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005138 if (intel_crtc->config->has_pch_encoder)
5139 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5140 false);
5141
Jani Nikula8807e552013-08-30 19:40:32 +03005142 for_each_encoder_on_crtc(dev, crtc, encoder) {
5143 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005144 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005145 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005146
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005147 drm_crtc_vblank_off(crtc);
5148 assert_vblank_disabled(crtc);
5149
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005150 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005151
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005152 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005153 intel_ddi_set_vc_payload_alloc(crtc, false);
5154
Jani Nikulaa65347b2015-11-27 12:21:46 +02005155 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305156 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005157
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005158 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005159 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005160 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005161 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005162
Jani Nikulaa65347b2015-11-27 12:21:46 +02005163 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305164 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005165
Imre Deak97b040a2014-06-25 22:01:50 +03005166 for_each_encoder_on_crtc(dev, crtc, encoder)
5167 if (encoder->post_disable)
5168 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005169
Ville Syrjälä92966a32015-12-08 16:05:48 +02005170 if (intel_crtc->config->has_pch_encoder) {
5171 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005172 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005173 intel_ddi_fdi_disable(crtc);
5174
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005175 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5176 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005177 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005178
5179 intel_fbc_disable_crtc(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005180}
5181
Jesse Barnes2dd24552013-04-25 12:55:01 -07005182static void i9xx_pfit_enable(struct intel_crtc *crtc)
5183{
5184 struct drm_device *dev = crtc->base.dev;
5185 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005186 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005187
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005188 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005189 return;
5190
Daniel Vetterc0b03412013-05-28 12:05:54 +02005191 /*
5192 * The panel fitter should only be adjusted whilst the pipe is disabled,
5193 * according to register description and PRM.
5194 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005195 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5196 assert_pipe_disabled(dev_priv, crtc->pipe);
5197
Jesse Barnesb074cec2013-04-25 12:55:02 -07005198 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5199 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005200
5201 /* Border color in case we don't scale up to the full screen. Black by
5202 * default, change to something else for debugging. */
5203 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005204}
5205
Dave Airlied05410f2014-06-05 13:22:59 +10005206static enum intel_display_power_domain port_to_power_domain(enum port port)
5207{
5208 switch (port) {
5209 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005210 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005211 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005212 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005213 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005214 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005215 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005216 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005217 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005218 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005219 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005220 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005221 return POWER_DOMAIN_PORT_OTHER;
5222 }
5223}
5224
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005225static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5226{
5227 switch (port) {
5228 case PORT_A:
5229 return POWER_DOMAIN_AUX_A;
5230 case PORT_B:
5231 return POWER_DOMAIN_AUX_B;
5232 case PORT_C:
5233 return POWER_DOMAIN_AUX_C;
5234 case PORT_D:
5235 return POWER_DOMAIN_AUX_D;
5236 case PORT_E:
5237 /* FIXME: Check VBT for actual wiring of PORT E */
5238 return POWER_DOMAIN_AUX_D;
5239 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005240 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005241 return POWER_DOMAIN_AUX_A;
5242 }
5243}
5244
Imre Deak319be8a2014-03-04 19:22:57 +02005245enum intel_display_power_domain
5246intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005247{
Imre Deak319be8a2014-03-04 19:22:57 +02005248 struct drm_device *dev = intel_encoder->base.dev;
5249 struct intel_digital_port *intel_dig_port;
5250
5251 switch (intel_encoder->type) {
5252 case INTEL_OUTPUT_UNKNOWN:
5253 /* Only DDI platforms should ever use this output type */
5254 WARN_ON_ONCE(!HAS_DDI(dev));
5255 case INTEL_OUTPUT_DISPLAYPORT:
5256 case INTEL_OUTPUT_HDMI:
5257 case INTEL_OUTPUT_EDP:
5258 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005259 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005260 case INTEL_OUTPUT_DP_MST:
5261 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5262 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005263 case INTEL_OUTPUT_ANALOG:
5264 return POWER_DOMAIN_PORT_CRT;
5265 case INTEL_OUTPUT_DSI:
5266 return POWER_DOMAIN_PORT_DSI;
5267 default:
5268 return POWER_DOMAIN_PORT_OTHER;
5269 }
5270}
5271
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005272enum intel_display_power_domain
5273intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5274{
5275 struct drm_device *dev = intel_encoder->base.dev;
5276 struct intel_digital_port *intel_dig_port;
5277
5278 switch (intel_encoder->type) {
5279 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005280 case INTEL_OUTPUT_HDMI:
5281 /*
5282 * Only DDI platforms should ever use these output types.
5283 * We can get here after the HDMI detect code has already set
5284 * the type of the shared encoder. Since we can't be sure
5285 * what's the status of the given connectors, play safe and
5286 * run the DP detection too.
5287 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005288 WARN_ON_ONCE(!HAS_DDI(dev));
5289 case INTEL_OUTPUT_DISPLAYPORT:
5290 case INTEL_OUTPUT_EDP:
5291 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5292 return port_to_aux_power_domain(intel_dig_port->port);
5293 case INTEL_OUTPUT_DP_MST:
5294 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5295 return port_to_aux_power_domain(intel_dig_port->port);
5296 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005297 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005298 return POWER_DOMAIN_AUX_A;
5299 }
5300}
5301
Imre Deak319be8a2014-03-04 19:22:57 +02005302static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5303{
5304 struct drm_device *dev = crtc->dev;
5305 struct intel_encoder *intel_encoder;
5306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5307 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005308 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005309 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005310
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005311 if (!crtc->state->active)
5312 return 0;
5313
Imre Deak77d22dc2014-03-05 16:20:52 +02005314 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5315 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005316 if (intel_crtc->config->pch_pfit.enabled ||
5317 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005318 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5319
Imre Deak319be8a2014-03-04 19:22:57 +02005320 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5321 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5322
Imre Deak77d22dc2014-03-05 16:20:52 +02005323 return mask;
5324}
5325
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005326static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5327{
5328 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5329 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5330 enum intel_display_power_domain domain;
5331 unsigned long domains, new_domains, old_domains;
5332
5333 old_domains = intel_crtc->enabled_power_domains;
5334 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5335
5336 domains = new_domains & ~old_domains;
5337
5338 for_each_power_domain(domain, domains)
5339 intel_display_power_get(dev_priv, domain);
5340
5341 return old_domains & ~new_domains;
5342}
5343
5344static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5345 unsigned long domains)
5346{
5347 enum intel_display_power_domain domain;
5348
5349 for_each_power_domain(domain, domains)
5350 intel_display_power_put(dev_priv, domain);
5351}
5352
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005353static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005354{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005355 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005356 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005357 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005358 unsigned long put_domains[I915_MAX_PIPES] = {};
5359 struct drm_crtc_state *crtc_state;
5360 struct drm_crtc *crtc;
5361 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005362
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005363 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5364 if (needs_modeset(crtc->state))
5365 put_domains[to_intel_crtc(crtc)->pipe] =
5366 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005367 }
5368
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005369 if (dev_priv->display.modeset_commit_cdclk &&
5370 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5371 dev_priv->display.modeset_commit_cdclk(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005372
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005373 for (i = 0; i < I915_MAX_PIPES; i++)
5374 if (put_domains[i])
5375 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005376}
5377
Mika Kaholaadafdc62015-08-18 14:36:59 +03005378static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5379{
5380 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5381
5382 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5383 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5384 return max_cdclk_freq;
5385 else if (IS_CHERRYVIEW(dev_priv))
5386 return max_cdclk_freq*95/100;
5387 else if (INTEL_INFO(dev_priv)->gen < 4)
5388 return 2*max_cdclk_freq*90/100;
5389 else
5390 return max_cdclk_freq*90/100;
5391}
5392
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005393static void intel_update_max_cdclk(struct drm_device *dev)
5394{
5395 struct drm_i915_private *dev_priv = dev->dev_private;
5396
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005397 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005398 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5399
5400 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5401 dev_priv->max_cdclk_freq = 675000;
5402 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5403 dev_priv->max_cdclk_freq = 540000;
5404 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5405 dev_priv->max_cdclk_freq = 450000;
5406 else
5407 dev_priv->max_cdclk_freq = 337500;
5408 } else if (IS_BROADWELL(dev)) {
5409 /*
5410 * FIXME with extra cooling we can allow
5411 * 540 MHz for ULX and 675 Mhz for ULT.
5412 * How can we know if extra cooling is
5413 * available? PCI ID, VTB, something else?
5414 */
5415 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5416 dev_priv->max_cdclk_freq = 450000;
5417 else if (IS_BDW_ULX(dev))
5418 dev_priv->max_cdclk_freq = 450000;
5419 else if (IS_BDW_ULT(dev))
5420 dev_priv->max_cdclk_freq = 540000;
5421 else
5422 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005423 } else if (IS_CHERRYVIEW(dev)) {
5424 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005425 } else if (IS_VALLEYVIEW(dev)) {
5426 dev_priv->max_cdclk_freq = 400000;
5427 } else {
5428 /* otherwise assume cdclk is fixed */
5429 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5430 }
5431
Mika Kaholaadafdc62015-08-18 14:36:59 +03005432 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5433
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005434 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5435 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005436
5437 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5438 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005439}
5440
5441static void intel_update_cdclk(struct drm_device *dev)
5442{
5443 struct drm_i915_private *dev_priv = dev->dev_private;
5444
5445 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5446 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5447 dev_priv->cdclk_freq);
5448
5449 /*
5450 * Program the gmbus_freq based on the cdclk frequency.
5451 * BSpec erroneously claims we should aim for 4MHz, but
5452 * in fact 1MHz is the correct frequency.
5453 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005454 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005455 /*
5456 * Program the gmbus_freq based on the cdclk frequency.
5457 * BSpec erroneously claims we should aim for 4MHz, but
5458 * in fact 1MHz is the correct frequency.
5459 */
5460 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5461 }
5462
5463 if (dev_priv->max_cdclk_freq == 0)
5464 intel_update_max_cdclk(dev);
5465}
5466
Damien Lespiau70d0c572015-06-04 18:21:29 +01005467static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305468{
5469 struct drm_i915_private *dev_priv = dev->dev_private;
5470 uint32_t divider;
5471 uint32_t ratio;
5472 uint32_t current_freq;
5473 int ret;
5474
5475 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5476 switch (frequency) {
5477 case 144000:
5478 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5479 ratio = BXT_DE_PLL_RATIO(60);
5480 break;
5481 case 288000:
5482 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5483 ratio = BXT_DE_PLL_RATIO(60);
5484 break;
5485 case 384000:
5486 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5487 ratio = BXT_DE_PLL_RATIO(60);
5488 break;
5489 case 576000:
5490 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5491 ratio = BXT_DE_PLL_RATIO(60);
5492 break;
5493 case 624000:
5494 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5495 ratio = BXT_DE_PLL_RATIO(65);
5496 break;
5497 case 19200:
5498 /*
5499 * Bypass frequency with DE PLL disabled. Init ratio, divider
5500 * to suppress GCC warning.
5501 */
5502 ratio = 0;
5503 divider = 0;
5504 break;
5505 default:
5506 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5507
5508 return;
5509 }
5510
5511 mutex_lock(&dev_priv->rps.hw_lock);
5512 /* Inform power controller of upcoming frequency change */
5513 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5514 0x80000000);
5515 mutex_unlock(&dev_priv->rps.hw_lock);
5516
5517 if (ret) {
5518 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5519 ret, frequency);
5520 return;
5521 }
5522
5523 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5524 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5525 current_freq = current_freq * 500 + 1000;
5526
5527 /*
5528 * DE PLL has to be disabled when
5529 * - setting to 19.2MHz (bypass, PLL isn't used)
5530 * - before setting to 624MHz (PLL needs toggling)
5531 * - before setting to any frequency from 624MHz (PLL needs toggling)
5532 */
5533 if (frequency == 19200 || frequency == 624000 ||
5534 current_freq == 624000) {
5535 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5536 /* Timeout 200us */
5537 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5538 1))
5539 DRM_ERROR("timout waiting for DE PLL unlock\n");
5540 }
5541
5542 if (frequency != 19200) {
5543 uint32_t val;
5544
5545 val = I915_READ(BXT_DE_PLL_CTL);
5546 val &= ~BXT_DE_PLL_RATIO_MASK;
5547 val |= ratio;
5548 I915_WRITE(BXT_DE_PLL_CTL, val);
5549
5550 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5551 /* Timeout 200us */
5552 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5553 DRM_ERROR("timeout waiting for DE PLL lock\n");
5554
5555 val = I915_READ(CDCLK_CTL);
5556 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5557 val |= divider;
5558 /*
5559 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5560 * enable otherwise.
5561 */
5562 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5563 if (frequency >= 500000)
5564 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5565
5566 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5567 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5568 val |= (frequency - 1000) / 500;
5569 I915_WRITE(CDCLK_CTL, val);
5570 }
5571
5572 mutex_lock(&dev_priv->rps.hw_lock);
5573 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5574 DIV_ROUND_UP(frequency, 25000));
5575 mutex_unlock(&dev_priv->rps.hw_lock);
5576
5577 if (ret) {
5578 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5579 ret, frequency);
5580 return;
5581 }
5582
Damien Lespiaua47871b2015-06-04 18:21:34 +01005583 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305584}
5585
5586void broxton_init_cdclk(struct drm_device *dev)
5587{
5588 struct drm_i915_private *dev_priv = dev->dev_private;
5589 uint32_t val;
5590
5591 /*
5592 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5593 * or else the reset will hang because there is no PCH to respond.
5594 * Move the handshake programming to initialization sequence.
5595 * Previously was left up to BIOS.
5596 */
5597 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5598 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5599 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5600
5601 /* Enable PG1 for cdclk */
5602 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5603
5604 /* check if cd clock is enabled */
5605 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5606 DRM_DEBUG_KMS("Display already initialized\n");
5607 return;
5608 }
5609
5610 /*
5611 * FIXME:
5612 * - The initial CDCLK needs to be read from VBT.
5613 * Need to make this change after VBT has changes for BXT.
5614 * - check if setting the max (or any) cdclk freq is really necessary
5615 * here, it belongs to modeset time
5616 */
5617 broxton_set_cdclk(dev, 624000);
5618
5619 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005620 POSTING_READ(DBUF_CTL);
5621
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305622 udelay(10);
5623
5624 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5625 DRM_ERROR("DBuf power enable timeout!\n");
5626}
5627
5628void broxton_uninit_cdclk(struct drm_device *dev)
5629{
5630 struct drm_i915_private *dev_priv = dev->dev_private;
5631
5632 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005633 POSTING_READ(DBUF_CTL);
5634
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305635 udelay(10);
5636
5637 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5638 DRM_ERROR("DBuf power disable timeout!\n");
5639
5640 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5641 broxton_set_cdclk(dev, 19200);
5642
5643 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5644}
5645
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005646static const struct skl_cdclk_entry {
5647 unsigned int freq;
5648 unsigned int vco;
5649} skl_cdclk_frequencies[] = {
5650 { .freq = 308570, .vco = 8640 },
5651 { .freq = 337500, .vco = 8100 },
5652 { .freq = 432000, .vco = 8640 },
5653 { .freq = 450000, .vco = 8100 },
5654 { .freq = 540000, .vco = 8100 },
5655 { .freq = 617140, .vco = 8640 },
5656 { .freq = 675000, .vco = 8100 },
5657};
5658
5659static unsigned int skl_cdclk_decimal(unsigned int freq)
5660{
5661 return (freq - 1000) / 500;
5662}
5663
5664static unsigned int skl_cdclk_get_vco(unsigned int freq)
5665{
5666 unsigned int i;
5667
5668 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5669 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5670
5671 if (e->freq == freq)
5672 return e->vco;
5673 }
5674
5675 return 8100;
5676}
5677
5678static void
5679skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5680{
5681 unsigned int min_freq;
5682 u32 val;
5683
5684 /* select the minimum CDCLK before enabling DPLL 0 */
5685 val = I915_READ(CDCLK_CTL);
5686 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5687 val |= CDCLK_FREQ_337_308;
5688
5689 if (required_vco == 8640)
5690 min_freq = 308570;
5691 else
5692 min_freq = 337500;
5693
5694 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5695
5696 I915_WRITE(CDCLK_CTL, val);
5697 POSTING_READ(CDCLK_CTL);
5698
5699 /*
5700 * We always enable DPLL0 with the lowest link rate possible, but still
5701 * taking into account the VCO required to operate the eDP panel at the
5702 * desired frequency. The usual DP link rates operate with a VCO of
5703 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5704 * The modeset code is responsible for the selection of the exact link
5705 * rate later on, with the constraint of choosing a frequency that
5706 * works with required_vco.
5707 */
5708 val = I915_READ(DPLL_CTRL1);
5709
5710 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5711 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5712 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5713 if (required_vco == 8640)
5714 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5715 SKL_DPLL0);
5716 else
5717 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5718 SKL_DPLL0);
5719
5720 I915_WRITE(DPLL_CTRL1, val);
5721 POSTING_READ(DPLL_CTRL1);
5722
5723 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5724
5725 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5726 DRM_ERROR("DPLL0 not locked\n");
5727}
5728
5729static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5730{
5731 int ret;
5732 u32 val;
5733
5734 /* inform PCU we want to change CDCLK */
5735 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5736 mutex_lock(&dev_priv->rps.hw_lock);
5737 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5738 mutex_unlock(&dev_priv->rps.hw_lock);
5739
5740 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5741}
5742
5743static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5744{
5745 unsigned int i;
5746
5747 for (i = 0; i < 15; i++) {
5748 if (skl_cdclk_pcu_ready(dev_priv))
5749 return true;
5750 udelay(10);
5751 }
5752
5753 return false;
5754}
5755
5756static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5757{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005758 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005759 u32 freq_select, pcu_ack;
5760
5761 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5762
5763 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5764 DRM_ERROR("failed to inform PCU about cdclk change\n");
5765 return;
5766 }
5767
5768 /* set CDCLK_CTL */
5769 switch(freq) {
5770 case 450000:
5771 case 432000:
5772 freq_select = CDCLK_FREQ_450_432;
5773 pcu_ack = 1;
5774 break;
5775 case 540000:
5776 freq_select = CDCLK_FREQ_540;
5777 pcu_ack = 2;
5778 break;
5779 case 308570:
5780 case 337500:
5781 default:
5782 freq_select = CDCLK_FREQ_337_308;
5783 pcu_ack = 0;
5784 break;
5785 case 617140:
5786 case 675000:
5787 freq_select = CDCLK_FREQ_675_617;
5788 pcu_ack = 3;
5789 break;
5790 }
5791
5792 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5793 POSTING_READ(CDCLK_CTL);
5794
5795 /* inform PCU of the change */
5796 mutex_lock(&dev_priv->rps.hw_lock);
5797 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5798 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005799
5800 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005801}
5802
5803void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5804{
5805 /* disable DBUF power */
5806 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5807 POSTING_READ(DBUF_CTL);
5808
5809 udelay(10);
5810
5811 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5812 DRM_ERROR("DBuf power disable timeout\n");
5813
Imre Deakab96c1ee2015-11-04 19:24:18 +02005814 /* disable DPLL0 */
5815 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5816 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5817 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005818}
5819
5820void skl_init_cdclk(struct drm_i915_private *dev_priv)
5821{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005822 unsigned int required_vco;
5823
Gary Wang39d9b852015-08-28 16:40:34 +08005824 /* DPLL0 not enabled (happens on early BIOS versions) */
5825 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5826 /* enable DPLL0 */
5827 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5828 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005829 }
5830
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005831 /* set CDCLK to the frequency the BIOS chose */
5832 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5833
5834 /* enable DBUF power */
5835 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5836 POSTING_READ(DBUF_CTL);
5837
5838 udelay(10);
5839
5840 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5841 DRM_ERROR("DBuf power enable timeout\n");
5842}
5843
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305844int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5845{
5846 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5847 uint32_t cdctl = I915_READ(CDCLK_CTL);
5848 int freq = dev_priv->skl_boot_cdclk;
5849
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305850 /*
5851 * check if the pre-os intialized the display
5852 * There is SWF18 scratchpad register defined which is set by the
5853 * pre-os which can be used by the OS drivers to check the status
5854 */
5855 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5856 goto sanitize;
5857
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305858 /* Is PLL enabled and locked ? */
5859 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5860 goto sanitize;
5861
5862 /* DPLL okay; verify the cdclock
5863 *
5864 * Noticed in some instances that the freq selection is correct but
5865 * decimal part is programmed wrong from BIOS where pre-os does not
5866 * enable display. Verify the same as well.
5867 */
5868 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5869 /* All well; nothing to sanitize */
5870 return false;
5871sanitize:
5872 /*
5873 * As of now initialize with max cdclk till
5874 * we get dynamic cdclk support
5875 * */
5876 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5877 skl_init_cdclk(dev_priv);
5878
5879 /* we did have to sanitize */
5880 return true;
5881}
5882
Jesse Barnes30a970c2013-11-04 13:48:12 -08005883/* Adjust CDclk dividers to allow high res or save power if possible */
5884static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5885{
5886 struct drm_i915_private *dev_priv = dev->dev_private;
5887 u32 val, cmd;
5888
Vandana Kannan164dfd22014-11-24 13:37:41 +05305889 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5890 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005891
Ville Syrjälädfcab172014-06-13 13:37:47 +03005892 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005893 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005894 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005895 cmd = 1;
5896 else
5897 cmd = 0;
5898
5899 mutex_lock(&dev_priv->rps.hw_lock);
5900 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5901 val &= ~DSPFREQGUAR_MASK;
5902 val |= (cmd << DSPFREQGUAR_SHIFT);
5903 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5904 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5905 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5906 50)) {
5907 DRM_ERROR("timed out waiting for CDclk change\n");
5908 }
5909 mutex_unlock(&dev_priv->rps.hw_lock);
5910
Ville Syrjälä54433e92015-05-26 20:42:31 +03005911 mutex_lock(&dev_priv->sb_lock);
5912
Ville Syrjälädfcab172014-06-13 13:37:47 +03005913 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005914 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005915
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005916 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005917
Jesse Barnes30a970c2013-11-04 13:48:12 -08005918 /* adjust cdclk divider */
5919 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005920 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005921 val |= divider;
5922 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005923
5924 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005925 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005926 50))
5927 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005928 }
5929
Jesse Barnes30a970c2013-11-04 13:48:12 -08005930 /* adjust self-refresh exit latency value */
5931 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5932 val &= ~0x7f;
5933
5934 /*
5935 * For high bandwidth configs, we set a higher latency in the bunit
5936 * so that the core display fetch happens in time to avoid underruns.
5937 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005938 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005939 val |= 4500 / 250; /* 4.5 usec */
5940 else
5941 val |= 3000 / 250; /* 3.0 usec */
5942 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005943
Ville Syrjäläa5805162015-05-26 20:42:30 +03005944 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005945
Ville Syrjäläb6283052015-06-03 15:45:07 +03005946 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005947}
5948
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005949static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5950{
5951 struct drm_i915_private *dev_priv = dev->dev_private;
5952 u32 val, cmd;
5953
Vandana Kannan164dfd22014-11-24 13:37:41 +05305954 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5955 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005956
5957 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005958 case 333333:
5959 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005960 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005961 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005962 break;
5963 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005964 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005965 return;
5966 }
5967
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005968 /*
5969 * Specs are full of misinformation, but testing on actual
5970 * hardware has shown that we just need to write the desired
5971 * CCK divider into the Punit register.
5972 */
5973 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5974
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005975 mutex_lock(&dev_priv->rps.hw_lock);
5976 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5977 val &= ~DSPFREQGUAR_MASK_CHV;
5978 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5979 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5980 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5981 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5982 50)) {
5983 DRM_ERROR("timed out waiting for CDclk change\n");
5984 }
5985 mutex_unlock(&dev_priv->rps.hw_lock);
5986
Ville Syrjäläb6283052015-06-03 15:45:07 +03005987 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005988}
5989
Jesse Barnes30a970c2013-11-04 13:48:12 -08005990static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5991 int max_pixclk)
5992{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005993 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005994 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005995
Jesse Barnes30a970c2013-11-04 13:48:12 -08005996 /*
5997 * Really only a few cases to deal with, as only 4 CDclks are supported:
5998 * 200MHz
5999 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006000 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006001 * 400MHz (VLV only)
6002 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6003 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006004 *
6005 * We seem to get an unstable or solid color picture at 200MHz.
6006 * Not sure what's wrong. For now use 200MHz only when all pipes
6007 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006008 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006009 if (!IS_CHERRYVIEW(dev_priv) &&
6010 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006011 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006012 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006013 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006014 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006015 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006016 else
6017 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006018}
6019
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306020static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6021 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006022{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306023 /*
6024 * FIXME:
6025 * - remove the guardband, it's not needed on BXT
6026 * - set 19.2MHz bypass frequency if there are no active pipes
6027 */
6028 if (max_pixclk > 576000*9/10)
6029 return 624000;
6030 else if (max_pixclk > 384000*9/10)
6031 return 576000;
6032 else if (max_pixclk > 288000*9/10)
6033 return 384000;
6034 else if (max_pixclk > 144000*9/10)
6035 return 288000;
6036 else
6037 return 144000;
6038}
6039
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006040/* Compute the max pixel clock for new configuration. Uses atomic state if
6041 * that's non-NULL, look at current state otherwise. */
6042static int intel_mode_max_pixclk(struct drm_device *dev,
6043 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006044{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006045 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6046 struct drm_i915_private *dev_priv = dev->dev_private;
6047 struct drm_crtc *crtc;
6048 struct drm_crtc_state *crtc_state;
6049 unsigned max_pixclk = 0, i;
6050 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006051
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006052 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6053 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006054
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006055 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6056 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006057
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006058 if (crtc_state->enable)
6059 pixclk = crtc_state->adjusted_mode.crtc_clock;
6060
6061 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006062 }
6063
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006064 if (!intel_state->active_crtcs)
6065 return 0;
6066
6067 for_each_pipe(dev_priv, pipe)
6068 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6069
Jesse Barnes30a970c2013-11-04 13:48:12 -08006070 return max_pixclk;
6071}
6072
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006073static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006074{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006075 struct drm_device *dev = state->dev;
6076 struct drm_i915_private *dev_priv = dev->dev_private;
6077 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006078 struct intel_atomic_state *intel_state =
6079 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006080
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006081 if (max_pixclk < 0)
6082 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006083
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006084 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006085 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306086
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006087 if (!intel_state->active_crtcs)
6088 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6089
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006090 return 0;
6091}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006092
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006093static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6094{
6095 struct drm_device *dev = state->dev;
6096 struct drm_i915_private *dev_priv = dev->dev_private;
6097 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006098 struct intel_atomic_state *intel_state =
6099 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006100
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006101 if (max_pixclk < 0)
6102 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006103
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006104 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006105 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006106
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006107 if (!intel_state->active_crtcs)
6108 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6109
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006110 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006111}
6112
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006113static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6114{
6115 unsigned int credits, default_credits;
6116
6117 if (IS_CHERRYVIEW(dev_priv))
6118 default_credits = PFI_CREDIT(12);
6119 else
6120 default_credits = PFI_CREDIT(8);
6121
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006122 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006123 /* CHV suggested value is 31 or 63 */
6124 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006125 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006126 else
6127 credits = PFI_CREDIT(15);
6128 } else {
6129 credits = default_credits;
6130 }
6131
6132 /*
6133 * WA - write default credits before re-programming
6134 * FIXME: should we also set the resend bit here?
6135 */
6136 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6137 default_credits);
6138
6139 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6140 credits | PFI_CREDIT_RESEND);
6141
6142 /*
6143 * FIXME is this guaranteed to clear
6144 * immediately or should we poll for it?
6145 */
6146 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6147}
6148
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006149static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006150{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006151 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006152 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006153 struct intel_atomic_state *old_intel_state =
6154 to_intel_atomic_state(old_state);
6155 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006156
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006157 /*
6158 * FIXME: We can end up here with all power domains off, yet
6159 * with a CDCLK frequency other than the minimum. To account
6160 * for this take the PIPE-A power domain, which covers the HW
6161 * blocks needed for the following programming. This can be
6162 * removed once it's guaranteed that we get here either with
6163 * the minimum CDCLK set, or the required power domains
6164 * enabled.
6165 */
6166 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006167
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006168 if (IS_CHERRYVIEW(dev))
6169 cherryview_set_cdclk(dev, req_cdclk);
6170 else
6171 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006172
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006173 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006174
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006175 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006176}
6177
Jesse Barnes89b667f2013-04-18 14:51:36 -07006178static void valleyview_crtc_enable(struct drm_crtc *crtc)
6179{
6180 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006181 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6183 struct intel_encoder *encoder;
6184 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006185
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006186 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006187 return;
6188
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006189 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306190 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006191
6192 intel_set_pipe_timings(intel_crtc);
6193
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006194 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6195 struct drm_i915_private *dev_priv = dev->dev_private;
6196
6197 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6198 I915_WRITE(CHV_CANVAS(pipe), 0);
6199 }
6200
Daniel Vetter5b18e572014-04-24 23:55:06 +02006201 i9xx_set_pipeconf(intel_crtc);
6202
Jesse Barnes89b667f2013-04-18 14:51:36 -07006203 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006204
Daniel Vettera72e4c92014-09-30 10:56:47 +02006205 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006206
Jesse Barnes89b667f2013-04-18 14:51:36 -07006207 for_each_encoder_on_crtc(dev, crtc, encoder)
6208 if (encoder->pre_pll_enable)
6209 encoder->pre_pll_enable(encoder);
6210
Jani Nikulaa65347b2015-11-27 12:21:46 +02006211 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006212 if (IS_CHERRYVIEW(dev)) {
6213 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006214 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006215 } else {
6216 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006217 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006218 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006219 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006220
6221 for_each_encoder_on_crtc(dev, crtc, encoder)
6222 if (encoder->pre_enable)
6223 encoder->pre_enable(encoder);
6224
Jesse Barnes2dd24552013-04-25 12:55:01 -07006225 i9xx_pfit_enable(intel_crtc);
6226
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006227 intel_crtc_load_lut(crtc);
6228
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006229 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006230
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006231 assert_vblank_disabled(crtc);
6232 drm_crtc_vblank_on(crtc);
6233
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006234 for_each_encoder_on_crtc(dev, crtc, encoder)
6235 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006236}
6237
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006238static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6239{
6240 struct drm_device *dev = crtc->base.dev;
6241 struct drm_i915_private *dev_priv = dev->dev_private;
6242
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006243 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6244 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006245}
6246
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006247static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006248{
6249 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006250 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006252 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006253 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006254
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006255 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006256 return;
6257
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006258 i9xx_set_pll_dividers(intel_crtc);
6259
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006260 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306261 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006262
6263 intel_set_pipe_timings(intel_crtc);
6264
Daniel Vetter5b18e572014-04-24 23:55:06 +02006265 i9xx_set_pipeconf(intel_crtc);
6266
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006267 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006268
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006269 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006270 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006271
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006272 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006273 if (encoder->pre_enable)
6274 encoder->pre_enable(encoder);
6275
Daniel Vetterf6736a12013-06-05 13:34:30 +02006276 i9xx_enable_pll(intel_crtc);
6277
Jesse Barnes2dd24552013-04-25 12:55:01 -07006278 i9xx_pfit_enable(intel_crtc);
6279
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006280 intel_crtc_load_lut(crtc);
6281
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006282 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006283 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006284
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006285 assert_vblank_disabled(crtc);
6286 drm_crtc_vblank_on(crtc);
6287
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006288 for_each_encoder_on_crtc(dev, crtc, encoder)
6289 encoder->enable(encoder);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006290
6291 intel_fbc_enable(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006292}
6293
Daniel Vetter87476d62013-04-11 16:29:06 +02006294static void i9xx_pfit_disable(struct intel_crtc *crtc)
6295{
6296 struct drm_device *dev = crtc->base.dev;
6297 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006298
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006299 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006300 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006301
6302 assert_pipe_disabled(dev_priv, crtc->pipe);
6303
Daniel Vetter328d8e82013-05-08 10:36:31 +02006304 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6305 I915_READ(PFIT_CONTROL));
6306 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006307}
6308
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006309static void i9xx_crtc_disable(struct drm_crtc *crtc)
6310{
6311 struct drm_device *dev = crtc->dev;
6312 struct drm_i915_private *dev_priv = dev->dev_private;
6313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006314 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006315 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006316
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006317 /*
6318 * On gen2 planes are double buffered but the pipe isn't, so we must
6319 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006320 * We also need to wait on all gmch platforms because of the
6321 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006322 */
Imre Deak564ed192014-06-13 14:54:21 +03006323 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006324
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006325 for_each_encoder_on_crtc(dev, crtc, encoder)
6326 encoder->disable(encoder);
6327
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006328 drm_crtc_vblank_off(crtc);
6329 assert_vblank_disabled(crtc);
6330
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006331 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006332
Daniel Vetter87476d62013-04-11 16:29:06 +02006333 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006334
Jesse Barnes89b667f2013-04-18 14:51:36 -07006335 for_each_encoder_on_crtc(dev, crtc, encoder)
6336 if (encoder->post_disable)
6337 encoder->post_disable(encoder);
6338
Jani Nikulaa65347b2015-11-27 12:21:46 +02006339 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006340 if (IS_CHERRYVIEW(dev))
6341 chv_disable_pll(dev_priv, pipe);
6342 else if (IS_VALLEYVIEW(dev))
6343 vlv_disable_pll(dev_priv, pipe);
6344 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006345 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006346 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006347
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006348 for_each_encoder_on_crtc(dev, crtc, encoder)
6349 if (encoder->post_pll_disable)
6350 encoder->post_pll_disable(encoder);
6351
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006352 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006353 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006354
6355 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006356}
6357
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006358static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006359{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006361 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006362 enum intel_display_power_domain domain;
6363 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006364
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006365 if (!intel_crtc->active)
6366 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006367
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006368 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006369 WARN_ON(intel_crtc->unpin_work);
6370
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006371 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006372
6373 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6374 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006375 }
6376
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006377 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006378 intel_crtc->active = false;
6379 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006380 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006381
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006382 domains = intel_crtc->enabled_power_domains;
6383 for_each_power_domain(domain, domains)
6384 intel_display_power_put(dev_priv, domain);
6385 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006386
6387 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6388 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006389}
6390
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006391/*
6392 * turn all crtc's off, but do not adjust state
6393 * This has to be paired with a call to intel_modeset_setup_hw_state.
6394 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006395int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006396{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006397 struct drm_mode_config *config = &dev->mode_config;
6398 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6399 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006400 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006401 unsigned crtc_mask = 0;
6402 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006403
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006404 if (WARN_ON(!ctx))
6405 return 0;
6406
6407 lockdep_assert_held(&ctx->ww_ctx);
6408 state = drm_atomic_state_alloc(dev);
6409 if (WARN_ON(!state))
6410 return -ENOMEM;
6411
6412 state->acquire_ctx = ctx;
6413 state->allow_modeset = true;
6414
6415 for_each_crtc(dev, crtc) {
6416 struct drm_crtc_state *crtc_state =
6417 drm_atomic_get_crtc_state(state, crtc);
6418
6419 ret = PTR_ERR_OR_ZERO(crtc_state);
6420 if (ret)
6421 goto free;
6422
6423 if (!crtc_state->active)
6424 continue;
6425
6426 crtc_state->active = false;
6427 crtc_mask |= 1 << drm_crtc_index(crtc);
6428 }
6429
6430 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006431 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006432
6433 if (!ret) {
6434 for_each_crtc(dev, crtc)
6435 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6436 crtc->state->active = true;
6437
6438 return ret;
6439 }
6440 }
6441
6442free:
6443 if (ret)
6444 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6445 drm_atomic_state_free(state);
6446 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006447}
6448
Chris Wilsonea5b2132010-08-04 13:50:23 +01006449void intel_encoder_destroy(struct drm_encoder *encoder)
6450{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006451 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006452
Chris Wilsonea5b2132010-08-04 13:50:23 +01006453 drm_encoder_cleanup(encoder);
6454 kfree(intel_encoder);
6455}
6456
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006457/* Cross check the actual hw state with our own modeset state tracking (and it's
6458 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006459static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006460{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006461 struct drm_crtc *crtc = connector->base.state->crtc;
6462
6463 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6464 connector->base.base.id,
6465 connector->base.name);
6466
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006467 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006468 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006469 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006470
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006471 I915_STATE_WARN(!crtc,
6472 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006473
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006474 if (!crtc)
6475 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006476
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006477 I915_STATE_WARN(!crtc->state->active,
6478 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006479
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006480 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006481 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006482
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006483 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006484 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006485
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006486 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006487 "attached encoder crtc differs from connector crtc\n");
6488 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006489 I915_STATE_WARN(crtc && crtc->state->active,
6490 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006491 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6492 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006493 }
6494}
6495
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006496int intel_connector_init(struct intel_connector *connector)
6497{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006498 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006499
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006500 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006501 return -ENOMEM;
6502
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006503 return 0;
6504}
6505
6506struct intel_connector *intel_connector_alloc(void)
6507{
6508 struct intel_connector *connector;
6509
6510 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6511 if (!connector)
6512 return NULL;
6513
6514 if (intel_connector_init(connector) < 0) {
6515 kfree(connector);
6516 return NULL;
6517 }
6518
6519 return connector;
6520}
6521
Daniel Vetterf0947c32012-07-02 13:10:34 +02006522/* Simple connector->get_hw_state implementation for encoders that support only
6523 * one connector and no cloning and hence the encoder state determines the state
6524 * of the connector. */
6525bool intel_connector_get_hw_state(struct intel_connector *connector)
6526{
Daniel Vetter24929352012-07-02 20:28:59 +02006527 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006528 struct intel_encoder *encoder = connector->encoder;
6529
6530 return encoder->get_hw_state(encoder, &pipe);
6531}
6532
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006533static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006534{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006535 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6536 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006537
6538 return 0;
6539}
6540
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006541static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006542 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006543{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006544 struct drm_atomic_state *state = pipe_config->base.state;
6545 struct intel_crtc *other_crtc;
6546 struct intel_crtc_state *other_crtc_state;
6547
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006548 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6549 pipe_name(pipe), pipe_config->fdi_lanes);
6550 if (pipe_config->fdi_lanes > 4) {
6551 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6552 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006553 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006554 }
6555
Paulo Zanonibafb6552013-11-02 21:07:44 -07006556 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006557 if (pipe_config->fdi_lanes > 2) {
6558 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6559 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006560 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006561 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006562 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006563 }
6564 }
6565
6566 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006567 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006568
6569 /* Ivybridge 3 pipe is really complicated */
6570 switch (pipe) {
6571 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006572 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006573 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006574 if (pipe_config->fdi_lanes <= 2)
6575 return 0;
6576
6577 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6578 other_crtc_state =
6579 intel_atomic_get_crtc_state(state, other_crtc);
6580 if (IS_ERR(other_crtc_state))
6581 return PTR_ERR(other_crtc_state);
6582
6583 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006584 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6585 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006586 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006587 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006588 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006589 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006590 if (pipe_config->fdi_lanes > 2) {
6591 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6592 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006593 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006594 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006595
6596 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6597 other_crtc_state =
6598 intel_atomic_get_crtc_state(state, other_crtc);
6599 if (IS_ERR(other_crtc_state))
6600 return PTR_ERR(other_crtc_state);
6601
6602 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006603 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006604 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006605 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006606 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006607 default:
6608 BUG();
6609 }
6610}
6611
Daniel Vettere29c22c2013-02-21 00:00:16 +01006612#define RETRY 1
6613static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006614 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006615{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006616 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006617 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006618 int lane, link_bw, fdi_dotclock, ret;
6619 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006620
Daniel Vettere29c22c2013-02-21 00:00:16 +01006621retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006622 /* FDI is a binary signal running at ~2.7GHz, encoding
6623 * each output octet as 10 bits. The actual frequency
6624 * is stored as a divider into a 100MHz clock, and the
6625 * mode pixel clock is stored in units of 1KHz.
6626 * Hence the bw of each lane in terms of the mode signal
6627 * is:
6628 */
6629 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6630
Damien Lespiau241bfc32013-09-25 16:45:37 +01006631 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006632
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006633 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006634 pipe_config->pipe_bpp);
6635
6636 pipe_config->fdi_lanes = lane;
6637
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006638 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006639 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006640
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006641 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6642 intel_crtc->pipe, pipe_config);
6643 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006644 pipe_config->pipe_bpp -= 2*3;
6645 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6646 pipe_config->pipe_bpp);
6647 needs_recompute = true;
6648 pipe_config->bw_constrained = true;
6649
6650 goto retry;
6651 }
6652
6653 if (needs_recompute)
6654 return RETRY;
6655
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006656 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006657}
6658
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006659static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6660 struct intel_crtc_state *pipe_config)
6661{
6662 if (pipe_config->pipe_bpp > 24)
6663 return false;
6664
6665 /* HSW can handle pixel rate up to cdclk? */
6666 if (IS_HASWELL(dev_priv->dev))
6667 return true;
6668
6669 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006670 * We compare against max which means we must take
6671 * the increased cdclk requirement into account when
6672 * calculating the new cdclk.
6673 *
6674 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006675 */
6676 return ilk_pipe_pixel_rate(pipe_config) <=
6677 dev_priv->max_cdclk_freq * 95 / 100;
6678}
6679
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006680static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006681 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006682{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006683 struct drm_device *dev = crtc->base.dev;
6684 struct drm_i915_private *dev_priv = dev->dev_private;
6685
Jani Nikulad330a952014-01-21 11:24:25 +02006686 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006687 hsw_crtc_supports_ips(crtc) &&
6688 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006689}
6690
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006691static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6692{
6693 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6694
6695 /* GDG double wide on either pipe, otherwise pipe A only */
6696 return INTEL_INFO(dev_priv)->gen < 4 &&
6697 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6698}
6699
Daniel Vettera43f6e02013-06-07 23:10:32 +02006700static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006701 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006702{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006703 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006704 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006705 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006706
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006707 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006708 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006709 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006710
6711 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006712 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006713 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006714 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006715 if (intel_crtc_supports_double_wide(crtc) &&
6716 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006717 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006718 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006719 }
6720
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006721 if (adjusted_mode->crtc_clock > clock_limit) {
6722 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6723 adjusted_mode->crtc_clock, clock_limit,
6724 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006725 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006726 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006727 }
Chris Wilson89749352010-09-12 18:25:19 +01006728
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006729 /*
6730 * Pipe horizontal size must be even in:
6731 * - DVO ganged mode
6732 * - LVDS dual channel mode
6733 * - Double wide pipe
6734 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006735 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006736 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6737 pipe_config->pipe_src_w &= ~1;
6738
Damien Lespiau8693a822013-05-03 18:48:11 +01006739 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6740 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006741 */
6742 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006743 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006744 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006745
Damien Lespiauf5adf942013-06-24 18:29:34 +01006746 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006747 hsw_compute_ips_config(crtc, pipe_config);
6748
Daniel Vetter877d48d2013-04-19 11:24:43 +02006749 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006750 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006751
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006752 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006753}
6754
Ville Syrjälä1652d192015-03-31 14:12:01 +03006755static int skylake_get_display_clock_speed(struct drm_device *dev)
6756{
6757 struct drm_i915_private *dev_priv = to_i915(dev);
6758 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6759 uint32_t cdctl = I915_READ(CDCLK_CTL);
6760 uint32_t linkrate;
6761
Damien Lespiau414355a2015-06-04 18:21:31 +01006762 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006763 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006764
6765 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6766 return 540000;
6767
6768 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006769 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006770
Damien Lespiau71cd8422015-04-30 16:39:17 +01006771 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6772 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006773 /* vco 8640 */
6774 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6775 case CDCLK_FREQ_450_432:
6776 return 432000;
6777 case CDCLK_FREQ_337_308:
6778 return 308570;
6779 case CDCLK_FREQ_675_617:
6780 return 617140;
6781 default:
6782 WARN(1, "Unknown cd freq selection\n");
6783 }
6784 } else {
6785 /* vco 8100 */
6786 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6787 case CDCLK_FREQ_450_432:
6788 return 450000;
6789 case CDCLK_FREQ_337_308:
6790 return 337500;
6791 case CDCLK_FREQ_675_617:
6792 return 675000;
6793 default:
6794 WARN(1, "Unknown cd freq selection\n");
6795 }
6796 }
6797
6798 /* error case, do as if DPLL0 isn't enabled */
6799 return 24000;
6800}
6801
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006802static int broxton_get_display_clock_speed(struct drm_device *dev)
6803{
6804 struct drm_i915_private *dev_priv = to_i915(dev);
6805 uint32_t cdctl = I915_READ(CDCLK_CTL);
6806 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6807 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6808 int cdclk;
6809
6810 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6811 return 19200;
6812
6813 cdclk = 19200 * pll_ratio / 2;
6814
6815 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6816 case BXT_CDCLK_CD2X_DIV_SEL_1:
6817 return cdclk; /* 576MHz or 624MHz */
6818 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6819 return cdclk * 2 / 3; /* 384MHz */
6820 case BXT_CDCLK_CD2X_DIV_SEL_2:
6821 return cdclk / 2; /* 288MHz */
6822 case BXT_CDCLK_CD2X_DIV_SEL_4:
6823 return cdclk / 4; /* 144MHz */
6824 }
6825
6826 /* error case, do as if DE PLL isn't enabled */
6827 return 19200;
6828}
6829
Ville Syrjälä1652d192015-03-31 14:12:01 +03006830static int broadwell_get_display_clock_speed(struct drm_device *dev)
6831{
6832 struct drm_i915_private *dev_priv = dev->dev_private;
6833 uint32_t lcpll = I915_READ(LCPLL_CTL);
6834 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6835
6836 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6837 return 800000;
6838 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6839 return 450000;
6840 else if (freq == LCPLL_CLK_FREQ_450)
6841 return 450000;
6842 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6843 return 540000;
6844 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6845 return 337500;
6846 else
6847 return 675000;
6848}
6849
6850static int haswell_get_display_clock_speed(struct drm_device *dev)
6851{
6852 struct drm_i915_private *dev_priv = dev->dev_private;
6853 uint32_t lcpll = I915_READ(LCPLL_CTL);
6854 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6855
6856 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6857 return 800000;
6858 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6859 return 450000;
6860 else if (freq == LCPLL_CLK_FREQ_450)
6861 return 450000;
6862 else if (IS_HSW_ULT(dev))
6863 return 337500;
6864 else
6865 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006866}
6867
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006868static int valleyview_get_display_clock_speed(struct drm_device *dev)
6869{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006870 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6871 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006872}
6873
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006874static int ilk_get_display_clock_speed(struct drm_device *dev)
6875{
6876 return 450000;
6877}
6878
Jesse Barnese70236a2009-09-21 10:42:27 -07006879static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006880{
Jesse Barnese70236a2009-09-21 10:42:27 -07006881 return 400000;
6882}
Jesse Barnes79e53942008-11-07 14:24:08 -08006883
Jesse Barnese70236a2009-09-21 10:42:27 -07006884static int i915_get_display_clock_speed(struct drm_device *dev)
6885{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006886 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006887}
Jesse Barnes79e53942008-11-07 14:24:08 -08006888
Jesse Barnese70236a2009-09-21 10:42:27 -07006889static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6890{
6891 return 200000;
6892}
Jesse Barnes79e53942008-11-07 14:24:08 -08006893
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006894static int pnv_get_display_clock_speed(struct drm_device *dev)
6895{
6896 u16 gcfgc = 0;
6897
6898 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6899
6900 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6901 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006902 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006903 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006904 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006905 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006906 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006907 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6908 return 200000;
6909 default:
6910 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6911 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006912 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006913 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006914 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006915 }
6916}
6917
Jesse Barnese70236a2009-09-21 10:42:27 -07006918static int i915gm_get_display_clock_speed(struct drm_device *dev)
6919{
6920 u16 gcfgc = 0;
6921
6922 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6923
6924 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006925 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006926 else {
6927 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6928 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006929 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006930 default:
6931 case GC_DISPLAY_CLOCK_190_200_MHZ:
6932 return 190000;
6933 }
6934 }
6935}
Jesse Barnes79e53942008-11-07 14:24:08 -08006936
Jesse Barnese70236a2009-09-21 10:42:27 -07006937static int i865_get_display_clock_speed(struct drm_device *dev)
6938{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006939 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006940}
6941
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006942static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006943{
6944 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006945
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006946 /*
6947 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6948 * encoding is different :(
6949 * FIXME is this the right way to detect 852GM/852GMV?
6950 */
6951 if (dev->pdev->revision == 0x1)
6952 return 133333;
6953
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006954 pci_bus_read_config_word(dev->pdev->bus,
6955 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6956
Jesse Barnese70236a2009-09-21 10:42:27 -07006957 /* Assume that the hardware is in the high speed state. This
6958 * should be the default.
6959 */
6960 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6961 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006962 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006963 case GC_CLOCK_100_200:
6964 return 200000;
6965 case GC_CLOCK_166_250:
6966 return 250000;
6967 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006968 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006969 case GC_CLOCK_133_266:
6970 case GC_CLOCK_133_266_2:
6971 case GC_CLOCK_166_266:
6972 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006973 }
6974
6975 /* Shouldn't happen */
6976 return 0;
6977}
6978
6979static int i830_get_display_clock_speed(struct drm_device *dev)
6980{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006981 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006982}
6983
Ville Syrjälä34edce22015-05-22 11:22:33 +03006984static unsigned int intel_hpll_vco(struct drm_device *dev)
6985{
6986 struct drm_i915_private *dev_priv = dev->dev_private;
6987 static const unsigned int blb_vco[8] = {
6988 [0] = 3200000,
6989 [1] = 4000000,
6990 [2] = 5333333,
6991 [3] = 4800000,
6992 [4] = 6400000,
6993 };
6994 static const unsigned int pnv_vco[8] = {
6995 [0] = 3200000,
6996 [1] = 4000000,
6997 [2] = 5333333,
6998 [3] = 4800000,
6999 [4] = 2666667,
7000 };
7001 static const unsigned int cl_vco[8] = {
7002 [0] = 3200000,
7003 [1] = 4000000,
7004 [2] = 5333333,
7005 [3] = 6400000,
7006 [4] = 3333333,
7007 [5] = 3566667,
7008 [6] = 4266667,
7009 };
7010 static const unsigned int elk_vco[8] = {
7011 [0] = 3200000,
7012 [1] = 4000000,
7013 [2] = 5333333,
7014 [3] = 4800000,
7015 };
7016 static const unsigned int ctg_vco[8] = {
7017 [0] = 3200000,
7018 [1] = 4000000,
7019 [2] = 5333333,
7020 [3] = 6400000,
7021 [4] = 2666667,
7022 [5] = 4266667,
7023 };
7024 const unsigned int *vco_table;
7025 unsigned int vco;
7026 uint8_t tmp = 0;
7027
7028 /* FIXME other chipsets? */
7029 if (IS_GM45(dev))
7030 vco_table = ctg_vco;
7031 else if (IS_G4X(dev))
7032 vco_table = elk_vco;
7033 else if (IS_CRESTLINE(dev))
7034 vco_table = cl_vco;
7035 else if (IS_PINEVIEW(dev))
7036 vco_table = pnv_vco;
7037 else if (IS_G33(dev))
7038 vco_table = blb_vco;
7039 else
7040 return 0;
7041
7042 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7043
7044 vco = vco_table[tmp & 0x7];
7045 if (vco == 0)
7046 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7047 else
7048 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7049
7050 return vco;
7051}
7052
7053static int gm45_get_display_clock_speed(struct drm_device *dev)
7054{
7055 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7056 uint16_t tmp = 0;
7057
7058 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7059
7060 cdclk_sel = (tmp >> 12) & 0x1;
7061
7062 switch (vco) {
7063 case 2666667:
7064 case 4000000:
7065 case 5333333:
7066 return cdclk_sel ? 333333 : 222222;
7067 case 3200000:
7068 return cdclk_sel ? 320000 : 228571;
7069 default:
7070 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7071 return 222222;
7072 }
7073}
7074
7075static int i965gm_get_display_clock_speed(struct drm_device *dev)
7076{
7077 static const uint8_t div_3200[] = { 16, 10, 8 };
7078 static const uint8_t div_4000[] = { 20, 12, 10 };
7079 static const uint8_t div_5333[] = { 24, 16, 14 };
7080 const uint8_t *div_table;
7081 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7082 uint16_t tmp = 0;
7083
7084 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7085
7086 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7087
7088 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7089 goto fail;
7090
7091 switch (vco) {
7092 case 3200000:
7093 div_table = div_3200;
7094 break;
7095 case 4000000:
7096 div_table = div_4000;
7097 break;
7098 case 5333333:
7099 div_table = div_5333;
7100 break;
7101 default:
7102 goto fail;
7103 }
7104
7105 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7106
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007107fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007108 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7109 return 200000;
7110}
7111
7112static int g33_get_display_clock_speed(struct drm_device *dev)
7113{
7114 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7115 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7116 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7117 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7118 const uint8_t *div_table;
7119 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7120 uint16_t tmp = 0;
7121
7122 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7123
7124 cdclk_sel = (tmp >> 4) & 0x7;
7125
7126 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7127 goto fail;
7128
7129 switch (vco) {
7130 case 3200000:
7131 div_table = div_3200;
7132 break;
7133 case 4000000:
7134 div_table = div_4000;
7135 break;
7136 case 4800000:
7137 div_table = div_4800;
7138 break;
7139 case 5333333:
7140 div_table = div_5333;
7141 break;
7142 default:
7143 goto fail;
7144 }
7145
7146 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7147
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007148fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007149 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7150 return 190476;
7151}
7152
Zhenyu Wang2c072452009-06-05 15:38:42 +08007153static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007154intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007155{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007156 while (*num > DATA_LINK_M_N_MASK ||
7157 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007158 *num >>= 1;
7159 *den >>= 1;
7160 }
7161}
7162
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007163static void compute_m_n(unsigned int m, unsigned int n,
7164 uint32_t *ret_m, uint32_t *ret_n)
7165{
7166 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7167 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7168 intel_reduce_m_n_ratio(ret_m, ret_n);
7169}
7170
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007171void
7172intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7173 int pixel_clock, int link_clock,
7174 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007175{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007176 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007177
7178 compute_m_n(bits_per_pixel * pixel_clock,
7179 link_clock * nlanes * 8,
7180 &m_n->gmch_m, &m_n->gmch_n);
7181
7182 compute_m_n(pixel_clock, link_clock,
7183 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007184}
7185
Chris Wilsona7615032011-01-12 17:04:08 +00007186static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7187{
Jani Nikulad330a952014-01-21 11:24:25 +02007188 if (i915.panel_use_ssc >= 0)
7189 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007190 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007191 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007192}
7193
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007194static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7195 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007196{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007197 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007198 struct drm_i915_private *dev_priv = dev->dev_private;
7199 int refclk;
7200
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007201 WARN_ON(!crtc_state->base.state);
7202
Wayne Boyer666a4532015-12-09 12:29:35 -08007203 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007204 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007205 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007206 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007207 refclk = dev_priv->vbt.lvds_ssc_freq;
7208 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007209 } else if (!IS_GEN2(dev)) {
7210 refclk = 96000;
7211 } else {
7212 refclk = 48000;
7213 }
7214
7215 return refclk;
7216}
7217
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007218static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007219{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007220 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007221}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007222
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007223static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7224{
7225 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007226}
7227
Daniel Vetterf47709a2013-03-28 10:42:02 +01007228static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007229 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007230 intel_clock_t *reduced_clock)
7231{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007232 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007233 u32 fp, fp2 = 0;
7234
7235 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007236 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007237 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007238 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007239 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007240 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007241 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007242 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007243 }
7244
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007245 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007246
Daniel Vetterf47709a2013-03-28 10:42:02 +01007247 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007248 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007249 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007250 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007251 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007252 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007253 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007254 }
7255}
7256
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007257static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7258 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007259{
7260 u32 reg_val;
7261
7262 /*
7263 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7264 * and set it to a reasonable value instead.
7265 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007266 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007267 reg_val &= 0xffffff00;
7268 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007269 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007270
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007271 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007272 reg_val &= 0x8cffffff;
7273 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007274 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007275
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007276 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007277 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007278 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007279
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007280 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007281 reg_val &= 0x00ffffff;
7282 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007283 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007284}
7285
Daniel Vetterb5518422013-05-03 11:49:48 +02007286static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7287 struct intel_link_m_n *m_n)
7288{
7289 struct drm_device *dev = crtc->base.dev;
7290 struct drm_i915_private *dev_priv = dev->dev_private;
7291 int pipe = crtc->pipe;
7292
Daniel Vettere3b95f12013-05-03 11:49:49 +02007293 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7294 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7295 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7296 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007297}
7298
7299static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007300 struct intel_link_m_n *m_n,
7301 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007302{
7303 struct drm_device *dev = crtc->base.dev;
7304 struct drm_i915_private *dev_priv = dev->dev_private;
7305 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007306 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007307
7308 if (INTEL_INFO(dev)->gen >= 5) {
7309 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7310 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7311 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7312 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007313 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7314 * for gen < 8) and if DRRS is supported (to make sure the
7315 * registers are not unnecessarily accessed).
7316 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307317 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007318 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007319 I915_WRITE(PIPE_DATA_M2(transcoder),
7320 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7321 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7322 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7323 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7324 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007325 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007326 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7327 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7328 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7329 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007330 }
7331}
7332
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307333void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007334{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307335 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7336
7337 if (m_n == M1_N1) {
7338 dp_m_n = &crtc->config->dp_m_n;
7339 dp_m2_n2 = &crtc->config->dp_m2_n2;
7340 } else if (m_n == M2_N2) {
7341
7342 /*
7343 * M2_N2 registers are not supported. Hence m2_n2 divider value
7344 * needs to be programmed into M1_N1.
7345 */
7346 dp_m_n = &crtc->config->dp_m2_n2;
7347 } else {
7348 DRM_ERROR("Unsupported divider value\n");
7349 return;
7350 }
7351
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007352 if (crtc->config->has_pch_encoder)
7353 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007354 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307355 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007356}
7357
Daniel Vetter251ac862015-06-18 10:30:24 +02007358static void vlv_compute_dpll(struct intel_crtc *crtc,
7359 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007360{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007361 u32 dpll, dpll_md;
7362
7363 /*
7364 * Enable DPIO clock input. We should never disable the reference
7365 * clock for pipe B, since VGA hotplug / manual detection depends
7366 * on it.
7367 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007368 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7369 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007370 /* We should never disable this, set it here for state tracking */
7371 if (crtc->pipe == PIPE_B)
7372 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7373 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007374 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007375
Ville Syrjäläd288f652014-10-28 13:20:22 +02007376 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007377 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007378 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007379}
7380
Ville Syrjäläd288f652014-10-28 13:20:22 +02007381static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007382 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007383{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007384 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007385 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007386 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007387 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007388 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007389 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007390
Ville Syrjäläa5805162015-05-26 20:42:30 +03007391 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007392
Ville Syrjäläd288f652014-10-28 13:20:22 +02007393 bestn = pipe_config->dpll.n;
7394 bestm1 = pipe_config->dpll.m1;
7395 bestm2 = pipe_config->dpll.m2;
7396 bestp1 = pipe_config->dpll.p1;
7397 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007398
Jesse Barnes89b667f2013-04-18 14:51:36 -07007399 /* See eDP HDMI DPIO driver vbios notes doc */
7400
7401 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007402 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007403 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007404
7405 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007406 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007407
7408 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007409 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007410 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007411 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007412
7413 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007414 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007415
7416 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007417 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7418 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7419 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007420 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007421
7422 /*
7423 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7424 * but we don't support that).
7425 * Note: don't use the DAC post divider as it seems unstable.
7426 */
7427 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007428 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007429
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007430 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007431 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007432
Jesse Barnes89b667f2013-04-18 14:51:36 -07007433 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007434 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007435 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7436 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007437 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007438 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007439 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007440 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007441 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007442
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007443 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007444 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007445 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007446 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007447 0x0df40000);
7448 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007449 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007450 0x0df70000);
7451 } else { /* HDMI or VGA */
7452 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007453 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007454 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007455 0x0df70000);
7456 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007457 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007458 0x0df40000);
7459 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007460
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007461 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007462 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007463 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7464 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007465 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007466 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007467
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007468 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007469 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007470}
7471
Daniel Vetter251ac862015-06-18 10:30:24 +02007472static void chv_compute_dpll(struct intel_crtc *crtc,
7473 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007474{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007475 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7476 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007477 DPLL_VCO_ENABLE;
7478 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007479 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007480
Ville Syrjäläd288f652014-10-28 13:20:22 +02007481 pipe_config->dpll_hw_state.dpll_md =
7482 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007483}
7484
Ville Syrjäläd288f652014-10-28 13:20:22 +02007485static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007486 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007487{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007488 struct drm_device *dev = crtc->base.dev;
7489 struct drm_i915_private *dev_priv = dev->dev_private;
7490 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007491 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007492 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307493 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007494 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307495 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307496 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007497
Ville Syrjäläd288f652014-10-28 13:20:22 +02007498 bestn = pipe_config->dpll.n;
7499 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7500 bestm1 = pipe_config->dpll.m1;
7501 bestm2 = pipe_config->dpll.m2 >> 22;
7502 bestp1 = pipe_config->dpll.p1;
7503 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307504 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307505 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307506 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007507
7508 /*
7509 * Enable Refclk and SSC
7510 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007511 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007512 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007513
Ville Syrjäläa5805162015-05-26 20:42:30 +03007514 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007515
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007516 /* p1 and p2 divider */
7517 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7518 5 << DPIO_CHV_S1_DIV_SHIFT |
7519 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7520 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7521 1 << DPIO_CHV_K_DIV_SHIFT);
7522
7523 /* Feedback post-divider - m2 */
7524 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7525
7526 /* Feedback refclk divider - n and m1 */
7527 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7528 DPIO_CHV_M1_DIV_BY_2 |
7529 1 << DPIO_CHV_N_DIV_SHIFT);
7530
7531 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007532 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007533
7534 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307535 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7536 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7537 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7538 if (bestm2_frac)
7539 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7540 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007541
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307542 /* Program digital lock detect threshold */
7543 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7544 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7545 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7546 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7547 if (!bestm2_frac)
7548 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7549 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7550
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007551 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307552 if (vco == 5400000) {
7553 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7554 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7555 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7556 tribuf_calcntr = 0x9;
7557 } else if (vco <= 6200000) {
7558 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7559 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7560 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7561 tribuf_calcntr = 0x9;
7562 } else if (vco <= 6480000) {
7563 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7564 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7565 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7566 tribuf_calcntr = 0x8;
7567 } else {
7568 /* Not supported. Apply the same limits as in the max case */
7569 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7570 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7571 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7572 tribuf_calcntr = 0;
7573 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007574 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7575
Ville Syrjälä968040b2015-03-11 22:52:08 +02007576 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307577 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7578 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7579 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7580
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007581 /* AFC Recal */
7582 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7583 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7584 DPIO_AFC_RECAL);
7585
Ville Syrjäläa5805162015-05-26 20:42:30 +03007586 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007587}
7588
Ville Syrjäläd288f652014-10-28 13:20:22 +02007589/**
7590 * vlv_force_pll_on - forcibly enable just the PLL
7591 * @dev_priv: i915 private structure
7592 * @pipe: pipe PLL to enable
7593 * @dpll: PLL configuration
7594 *
7595 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7596 * in cases where we need the PLL enabled even when @pipe is not going to
7597 * be enabled.
7598 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007599int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7600 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007601{
7602 struct intel_crtc *crtc =
7603 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007604 struct intel_crtc_state *pipe_config;
7605
7606 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7607 if (!pipe_config)
7608 return -ENOMEM;
7609
7610 pipe_config->base.crtc = &crtc->base;
7611 pipe_config->pixel_multiplier = 1;
7612 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007613
7614 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007615 chv_compute_dpll(crtc, pipe_config);
7616 chv_prepare_pll(crtc, pipe_config);
7617 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007618 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007619 vlv_compute_dpll(crtc, pipe_config);
7620 vlv_prepare_pll(crtc, pipe_config);
7621 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007622 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007623
7624 kfree(pipe_config);
7625
7626 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007627}
7628
7629/**
7630 * vlv_force_pll_off - forcibly disable just the PLL
7631 * @dev_priv: i915 private structure
7632 * @pipe: pipe PLL to disable
7633 *
7634 * Disable the PLL for @pipe. To be used in cases where we need
7635 * the PLL enabled even when @pipe is not going to be enabled.
7636 */
7637void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7638{
7639 if (IS_CHERRYVIEW(dev))
7640 chv_disable_pll(to_i915(dev), pipe);
7641 else
7642 vlv_disable_pll(to_i915(dev), pipe);
7643}
7644
Daniel Vetter251ac862015-06-18 10:30:24 +02007645static void i9xx_compute_dpll(struct intel_crtc *crtc,
7646 struct intel_crtc_state *crtc_state,
7647 intel_clock_t *reduced_clock,
7648 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007649{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007650 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007651 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007652 u32 dpll;
7653 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007654 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007655
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007656 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307657
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007658 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7659 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007660
7661 dpll = DPLL_VGA_MODE_DIS;
7662
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007663 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007664 dpll |= DPLLB_MODE_LVDS;
7665 else
7666 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007667
Daniel Vetteref1b4602013-06-01 17:17:04 +02007668 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007669 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007670 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007671 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007672
7673 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007674 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007675
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007676 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007677 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007678
7679 /* compute bitmask from p1 value */
7680 if (IS_PINEVIEW(dev))
7681 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7682 else {
7683 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7684 if (IS_G4X(dev) && reduced_clock)
7685 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7686 }
7687 switch (clock->p2) {
7688 case 5:
7689 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7690 break;
7691 case 7:
7692 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7693 break;
7694 case 10:
7695 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7696 break;
7697 case 14:
7698 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7699 break;
7700 }
7701 if (INTEL_INFO(dev)->gen >= 4)
7702 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7703
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007704 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007705 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007706 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007707 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7708 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7709 else
7710 dpll |= PLL_REF_INPUT_DREFCLK;
7711
7712 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007713 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007714
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007715 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007716 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007717 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007718 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007719 }
7720}
7721
Daniel Vetter251ac862015-06-18 10:30:24 +02007722static void i8xx_compute_dpll(struct intel_crtc *crtc,
7723 struct intel_crtc_state *crtc_state,
7724 intel_clock_t *reduced_clock,
7725 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007726{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007727 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007728 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007729 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007730 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007731
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007732 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307733
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007734 dpll = DPLL_VGA_MODE_DIS;
7735
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007736 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007737 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7738 } else {
7739 if (clock->p1 == 2)
7740 dpll |= PLL_P1_DIVIDE_BY_TWO;
7741 else
7742 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7743 if (clock->p2 == 4)
7744 dpll |= PLL_P2_DIVIDE_BY_4;
7745 }
7746
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007747 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007748 dpll |= DPLL_DVO_2X_MODE;
7749
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007750 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007751 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7752 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7753 else
7754 dpll |= PLL_REF_INPUT_DREFCLK;
7755
7756 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007757 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007758}
7759
Daniel Vetter8a654f32013-06-01 17:16:22 +02007760static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007761{
7762 struct drm_device *dev = intel_crtc->base.dev;
7763 struct drm_i915_private *dev_priv = dev->dev_private;
7764 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007765 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007766 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007767 uint32_t crtc_vtotal, crtc_vblank_end;
7768 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007769
7770 /* We need to be careful not to changed the adjusted mode, for otherwise
7771 * the hw state checker will get angry at the mismatch. */
7772 crtc_vtotal = adjusted_mode->crtc_vtotal;
7773 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007774
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007775 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007776 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007777 crtc_vtotal -= 1;
7778 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007779
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007780 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007781 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7782 else
7783 vsyncshift = adjusted_mode->crtc_hsync_start -
7784 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007785 if (vsyncshift < 0)
7786 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007787 }
7788
7789 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007790 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007791
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007792 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007793 (adjusted_mode->crtc_hdisplay - 1) |
7794 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007795 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007796 (adjusted_mode->crtc_hblank_start - 1) |
7797 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007798 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007799 (adjusted_mode->crtc_hsync_start - 1) |
7800 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7801
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007802 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007803 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007804 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007805 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007806 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007807 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007808 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007809 (adjusted_mode->crtc_vsync_start - 1) |
7810 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7811
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007812 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7813 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7814 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7815 * bits. */
7816 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7817 (pipe == PIPE_B || pipe == PIPE_C))
7818 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7819
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007820 /* pipesrc controls the size that is scaled from, which should
7821 * always be the user's requested size.
7822 */
7823 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007824 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7825 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007826}
7827
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007828static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007829 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007830{
7831 struct drm_device *dev = crtc->base.dev;
7832 struct drm_i915_private *dev_priv = dev->dev_private;
7833 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7834 uint32_t tmp;
7835
7836 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007837 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7838 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007839 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007840 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7841 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007842 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007843 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7844 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007845
7846 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007847 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7848 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007849 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007850 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7851 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007852 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007853 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7854 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007855
7856 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007857 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7858 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7859 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007860 }
7861
7862 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007863 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7864 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7865
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007866 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7867 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007868}
7869
Daniel Vetterf6a83282014-02-11 15:28:57 -08007870void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007871 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007872{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007873 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7874 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7875 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7876 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007877
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007878 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7879 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7880 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7881 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007882
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007883 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007884 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007885
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007886 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7887 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007888
7889 mode->hsync = drm_mode_hsync(mode);
7890 mode->vrefresh = drm_mode_vrefresh(mode);
7891 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007892}
7893
Daniel Vetter84b046f2013-02-19 18:48:54 +01007894static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7895{
7896 struct drm_device *dev = intel_crtc->base.dev;
7897 struct drm_i915_private *dev_priv = dev->dev_private;
7898 uint32_t pipeconf;
7899
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007900 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007901
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007902 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7903 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7904 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007905
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007906 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007907 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007908
Daniel Vetterff9ce462013-04-24 14:57:17 +02007909 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007910 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007911 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007912 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007913 pipeconf |= PIPECONF_DITHER_EN |
7914 PIPECONF_DITHER_TYPE_SP;
7915
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007916 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007917 case 18:
7918 pipeconf |= PIPECONF_6BPC;
7919 break;
7920 case 24:
7921 pipeconf |= PIPECONF_8BPC;
7922 break;
7923 case 30:
7924 pipeconf |= PIPECONF_10BPC;
7925 break;
7926 default:
7927 /* Case prevented by intel_choose_pipe_bpp_dither. */
7928 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007929 }
7930 }
7931
7932 if (HAS_PIPE_CXSR(dev)) {
7933 if (intel_crtc->lowfreq_avail) {
7934 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7935 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7936 } else {
7937 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007938 }
7939 }
7940
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007941 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007942 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007943 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007944 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7945 else
7946 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7947 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007948 pipeconf |= PIPECONF_PROGRESSIVE;
7949
Wayne Boyer666a4532015-12-09 12:29:35 -08007950 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7951 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007952 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007953
Daniel Vetter84b046f2013-02-19 18:48:54 +01007954 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7955 POSTING_READ(PIPECONF(intel_crtc->pipe));
7956}
7957
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007958static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7959 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007960{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007961 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007962 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007963 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007964 intel_clock_t clock;
7965 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007966 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007967 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007968 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007969 struct drm_connector_state *connector_state;
7970 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007971
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007972 memset(&crtc_state->dpll_hw_state, 0,
7973 sizeof(crtc_state->dpll_hw_state));
7974
Jani Nikulaa65347b2015-11-27 12:21:46 +02007975 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007976 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007977
Jani Nikulaa65347b2015-11-27 12:21:46 +02007978 for_each_connector_in_state(state, connector, connector_state, i) {
7979 if (connector_state->crtc == &crtc->base)
7980 num_connectors++;
7981 }
7982
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007983 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007984 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007985
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007986 /*
7987 * Returns a set of divisors for the desired target clock with
7988 * the given refclk, or FALSE. The returned values represent
7989 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7990 * 2) / p1 / p2.
7991 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007992 limit = intel_limit(crtc_state, refclk);
7993 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007994 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007995 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007996 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007997 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7998 return -EINVAL;
7999 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008000
Jani Nikulaf2335332013-09-13 11:03:09 +03008001 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008002 crtc_state->dpll.n = clock.n;
8003 crtc_state->dpll.m1 = clock.m1;
8004 crtc_state->dpll.m2 = clock.m2;
8005 crtc_state->dpll.p1 = clock.p1;
8006 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008007 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008008
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008009 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008010 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008011 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008012 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008013 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008014 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008015 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008016 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008017 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008018 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008019 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008020
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008021 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008022}
8023
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008024static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008025 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008026{
8027 struct drm_device *dev = crtc->base.dev;
8028 struct drm_i915_private *dev_priv = dev->dev_private;
8029 uint32_t tmp;
8030
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008031 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8032 return;
8033
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008034 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008035 if (!(tmp & PFIT_ENABLE))
8036 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008037
Daniel Vetter06922822013-07-11 13:35:40 +02008038 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008039 if (INTEL_INFO(dev)->gen < 4) {
8040 if (crtc->pipe != PIPE_B)
8041 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008042 } else {
8043 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8044 return;
8045 }
8046
Daniel Vetter06922822013-07-11 13:35:40 +02008047 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008048 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8049 if (INTEL_INFO(dev)->gen < 5)
8050 pipe_config->gmch_pfit.lvds_border_bits =
8051 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8052}
8053
Jesse Barnesacbec812013-09-20 11:29:32 -07008054static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008055 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008056{
8057 struct drm_device *dev = crtc->base.dev;
8058 struct drm_i915_private *dev_priv = dev->dev_private;
8059 int pipe = pipe_config->cpu_transcoder;
8060 intel_clock_t clock;
8061 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008062 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008063
Shobhit Kumarf573de52014-07-30 20:32:37 +05308064 /* In case of MIPI DPLL will not even be used */
8065 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8066 return;
8067
Ville Syrjäläa5805162015-05-26 20:42:30 +03008068 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008069 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008070 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008071
8072 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8073 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8074 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8075 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8076 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8077
Imre Deakdccbea32015-06-22 23:35:51 +03008078 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008079}
8080
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008081static void
8082i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8083 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008084{
8085 struct drm_device *dev = crtc->base.dev;
8086 struct drm_i915_private *dev_priv = dev->dev_private;
8087 u32 val, base, offset;
8088 int pipe = crtc->pipe, plane = crtc->plane;
8089 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008090 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008091 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008092 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008093
Damien Lespiau42a7b082015-02-05 19:35:13 +00008094 val = I915_READ(DSPCNTR(plane));
8095 if (!(val & DISPLAY_PLANE_ENABLE))
8096 return;
8097
Damien Lespiaud9806c92015-01-21 14:07:19 +00008098 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008099 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008100 DRM_DEBUG_KMS("failed to alloc fb\n");
8101 return;
8102 }
8103
Damien Lespiau1b842c82015-01-21 13:50:54 +00008104 fb = &intel_fb->base;
8105
Daniel Vetter18c52472015-02-10 17:16:09 +00008106 if (INTEL_INFO(dev)->gen >= 4) {
8107 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008108 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008109 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8110 }
8111 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008112
8113 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008114 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008115 fb->pixel_format = fourcc;
8116 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008117
8118 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008119 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008120 offset = I915_READ(DSPTILEOFF(plane));
8121 else
8122 offset = I915_READ(DSPLINOFF(plane));
8123 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8124 } else {
8125 base = I915_READ(DSPADDR(plane));
8126 }
8127 plane_config->base = base;
8128
8129 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008130 fb->width = ((val >> 16) & 0xfff) + 1;
8131 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008132
8133 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008134 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008135
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008136 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008137 fb->pixel_format,
8138 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008139
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008140 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008141
Damien Lespiau2844a922015-01-20 12:51:48 +00008142 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8143 pipe_name(pipe), plane, fb->width, fb->height,
8144 fb->bits_per_pixel, base, fb->pitches[0],
8145 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008146
Damien Lespiau2d140302015-02-05 17:22:18 +00008147 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008148}
8149
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008150static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008151 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008152{
8153 struct drm_device *dev = crtc->base.dev;
8154 struct drm_i915_private *dev_priv = dev->dev_private;
8155 int pipe = pipe_config->cpu_transcoder;
8156 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8157 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008158 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008159 int refclk = 100000;
8160
Ville Syrjäläa5805162015-05-26 20:42:30 +03008161 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008162 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8163 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8164 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8165 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008166 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008167 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008168
8169 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008170 clock.m2 = (pll_dw0 & 0xff) << 22;
8171 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8172 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008173 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8174 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8175 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8176
Imre Deakdccbea32015-06-22 23:35:51 +03008177 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008178}
8179
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008180static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008181 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008182{
8183 struct drm_device *dev = crtc->base.dev;
8184 struct drm_i915_private *dev_priv = dev->dev_private;
8185 uint32_t tmp;
8186
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008187 if (!intel_display_power_is_enabled(dev_priv,
8188 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008189 return false;
8190
Daniel Vettere143a212013-07-04 12:01:15 +02008191 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008192 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008193
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008194 tmp = I915_READ(PIPECONF(crtc->pipe));
8195 if (!(tmp & PIPECONF_ENABLE))
8196 return false;
8197
Wayne Boyer666a4532015-12-09 12:29:35 -08008198 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008199 switch (tmp & PIPECONF_BPC_MASK) {
8200 case PIPECONF_6BPC:
8201 pipe_config->pipe_bpp = 18;
8202 break;
8203 case PIPECONF_8BPC:
8204 pipe_config->pipe_bpp = 24;
8205 break;
8206 case PIPECONF_10BPC:
8207 pipe_config->pipe_bpp = 30;
8208 break;
8209 default:
8210 break;
8211 }
8212 }
8213
Wayne Boyer666a4532015-12-09 12:29:35 -08008214 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8215 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008216 pipe_config->limited_color_range = true;
8217
Ville Syrjälä282740f2013-09-04 18:30:03 +03008218 if (INTEL_INFO(dev)->gen < 4)
8219 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8220
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008221 intel_get_pipe_timings(crtc, pipe_config);
8222
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008223 i9xx_get_pfit_config(crtc, pipe_config);
8224
Daniel Vetter6c49f242013-06-06 12:45:25 +02008225 if (INTEL_INFO(dev)->gen >= 4) {
8226 tmp = I915_READ(DPLL_MD(crtc->pipe));
8227 pipe_config->pixel_multiplier =
8228 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8229 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008230 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008231 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8232 tmp = I915_READ(DPLL(crtc->pipe));
8233 pipe_config->pixel_multiplier =
8234 ((tmp & SDVO_MULTIPLIER_MASK)
8235 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8236 } else {
8237 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8238 * port and will be fixed up in the encoder->get_config
8239 * function. */
8240 pipe_config->pixel_multiplier = 1;
8241 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008242 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008243 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008244 /*
8245 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8246 * on 830. Filter it out here so that we don't
8247 * report errors due to that.
8248 */
8249 if (IS_I830(dev))
8250 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8251
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008252 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8253 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008254 } else {
8255 /* Mask out read-only status bits. */
8256 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8257 DPLL_PORTC_READY_MASK |
8258 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008259 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008260
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008261 if (IS_CHERRYVIEW(dev))
8262 chv_crtc_clock_get(crtc, pipe_config);
8263 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008264 vlv_crtc_clock_get(crtc, pipe_config);
8265 else
8266 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008267
Ville Syrjälä0f646142015-08-26 19:39:18 +03008268 /*
8269 * Normally the dotclock is filled in by the encoder .get_config()
8270 * but in case the pipe is enabled w/o any ports we need a sane
8271 * default.
8272 */
8273 pipe_config->base.adjusted_mode.crtc_clock =
8274 pipe_config->port_clock / pipe_config->pixel_multiplier;
8275
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008276 return true;
8277}
8278
Paulo Zanonidde86e22012-12-01 12:04:25 -02008279static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008280{
8281 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008282 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008283 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008284 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008285 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008286 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008287 bool has_ck505 = false;
8288 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008289
8290 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008291 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008292 switch (encoder->type) {
8293 case INTEL_OUTPUT_LVDS:
8294 has_panel = true;
8295 has_lvds = true;
8296 break;
8297 case INTEL_OUTPUT_EDP:
8298 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008299 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008300 has_cpu_edp = true;
8301 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008302 default:
8303 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008304 }
8305 }
8306
Keith Packard99eb6a02011-09-26 14:29:12 -07008307 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008308 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008309 can_ssc = has_ck505;
8310 } else {
8311 has_ck505 = false;
8312 can_ssc = true;
8313 }
8314
Imre Deak2de69052013-05-08 13:14:04 +03008315 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8316 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008317
8318 /* Ironlake: try to setup display ref clock before DPLL
8319 * enabling. This is only under driver's control after
8320 * PCH B stepping, previous chipset stepping should be
8321 * ignoring this setting.
8322 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008323 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008324
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008325 /* As we must carefully and slowly disable/enable each source in turn,
8326 * compute the final state we want first and check if we need to
8327 * make any changes at all.
8328 */
8329 final = val;
8330 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008331 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008332 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008333 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008334 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8335
8336 final &= ~DREF_SSC_SOURCE_MASK;
8337 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8338 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008339
Keith Packard199e5d72011-09-22 12:01:57 -07008340 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008341 final |= DREF_SSC_SOURCE_ENABLE;
8342
8343 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8344 final |= DREF_SSC1_ENABLE;
8345
8346 if (has_cpu_edp) {
8347 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8348 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8349 else
8350 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8351 } else
8352 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8353 } else {
8354 final |= DREF_SSC_SOURCE_DISABLE;
8355 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8356 }
8357
8358 if (final == val)
8359 return;
8360
8361 /* Always enable nonspread source */
8362 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8363
8364 if (has_ck505)
8365 val |= DREF_NONSPREAD_CK505_ENABLE;
8366 else
8367 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8368
8369 if (has_panel) {
8370 val &= ~DREF_SSC_SOURCE_MASK;
8371 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008372
Keith Packard199e5d72011-09-22 12:01:57 -07008373 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008374 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008375 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008376 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008377 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008378 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008379
8380 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008381 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008382 POSTING_READ(PCH_DREF_CONTROL);
8383 udelay(200);
8384
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008385 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008386
8387 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008388 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008389 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008390 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008391 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008392 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008393 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008394 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008395 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008396
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008397 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008398 POSTING_READ(PCH_DREF_CONTROL);
8399 udelay(200);
8400 } else {
8401 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8402
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008403 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008404
8405 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008406 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008407
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008408 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008409 POSTING_READ(PCH_DREF_CONTROL);
8410 udelay(200);
8411
8412 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008413 val &= ~DREF_SSC_SOURCE_MASK;
8414 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008415
8416 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008417 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008418
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008419 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008420 POSTING_READ(PCH_DREF_CONTROL);
8421 udelay(200);
8422 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008423
8424 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008425}
8426
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008427static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008428{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008429 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008430
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008431 tmp = I915_READ(SOUTH_CHICKEN2);
8432 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8433 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008434
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008435 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8436 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8437 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008438
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008439 tmp = I915_READ(SOUTH_CHICKEN2);
8440 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8441 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008442
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008443 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8444 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8445 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008446}
8447
8448/* WaMPhyProgramming:hsw */
8449static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8450{
8451 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008452
8453 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8454 tmp &= ~(0xFF << 24);
8455 tmp |= (0x12 << 24);
8456 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8457
Paulo Zanonidde86e22012-12-01 12:04:25 -02008458 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8459 tmp |= (1 << 11);
8460 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8461
8462 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8463 tmp |= (1 << 11);
8464 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8465
Paulo Zanonidde86e22012-12-01 12:04:25 -02008466 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8467 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8468 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8469
8470 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8471 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8472 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8473
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008474 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8475 tmp &= ~(7 << 13);
8476 tmp |= (5 << 13);
8477 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008478
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008479 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8480 tmp &= ~(7 << 13);
8481 tmp |= (5 << 13);
8482 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008483
8484 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8485 tmp &= ~0xFF;
8486 tmp |= 0x1C;
8487 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8488
8489 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8490 tmp &= ~0xFF;
8491 tmp |= 0x1C;
8492 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8493
8494 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8495 tmp &= ~(0xFF << 16);
8496 tmp |= (0x1C << 16);
8497 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8498
8499 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8500 tmp &= ~(0xFF << 16);
8501 tmp |= (0x1C << 16);
8502 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8503
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008504 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8505 tmp |= (1 << 27);
8506 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008507
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008508 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8509 tmp |= (1 << 27);
8510 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008511
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008512 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8513 tmp &= ~(0xF << 28);
8514 tmp |= (4 << 28);
8515 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008516
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008517 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8518 tmp &= ~(0xF << 28);
8519 tmp |= (4 << 28);
8520 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008521}
8522
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008523/* Implements 3 different sequences from BSpec chapter "Display iCLK
8524 * Programming" based on the parameters passed:
8525 * - Sequence to enable CLKOUT_DP
8526 * - Sequence to enable CLKOUT_DP without spread
8527 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8528 */
8529static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8530 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008531{
8532 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008533 uint32_t reg, tmp;
8534
8535 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8536 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008537 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008538 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008539
Ville Syrjäläa5805162015-05-26 20:42:30 +03008540 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008541
8542 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8543 tmp &= ~SBI_SSCCTL_DISABLE;
8544 tmp |= SBI_SSCCTL_PATHALT;
8545 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8546
8547 udelay(24);
8548
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008549 if (with_spread) {
8550 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8551 tmp &= ~SBI_SSCCTL_PATHALT;
8552 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008553
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008554 if (with_fdi) {
8555 lpt_reset_fdi_mphy(dev_priv);
8556 lpt_program_fdi_mphy(dev_priv);
8557 }
8558 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008559
Ville Syrjäläc2699522015-08-27 23:55:59 +03008560 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008561 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8562 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8563 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008564
Ville Syrjäläa5805162015-05-26 20:42:30 +03008565 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008566}
8567
Paulo Zanoni47701c32013-07-23 11:19:25 -03008568/* Sequence to disable CLKOUT_DP */
8569static void lpt_disable_clkout_dp(struct drm_device *dev)
8570{
8571 struct drm_i915_private *dev_priv = dev->dev_private;
8572 uint32_t reg, tmp;
8573
Ville Syrjäläa5805162015-05-26 20:42:30 +03008574 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008575
Ville Syrjäläc2699522015-08-27 23:55:59 +03008576 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008577 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8578 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8579 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8580
8581 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8582 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8583 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8584 tmp |= SBI_SSCCTL_PATHALT;
8585 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8586 udelay(32);
8587 }
8588 tmp |= SBI_SSCCTL_DISABLE;
8589 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8590 }
8591
Ville Syrjäläa5805162015-05-26 20:42:30 +03008592 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008593}
8594
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008595#define BEND_IDX(steps) ((50 + (steps)) / 5)
8596
8597static const uint16_t sscdivintphase[] = {
8598 [BEND_IDX( 50)] = 0x3B23,
8599 [BEND_IDX( 45)] = 0x3B23,
8600 [BEND_IDX( 40)] = 0x3C23,
8601 [BEND_IDX( 35)] = 0x3C23,
8602 [BEND_IDX( 30)] = 0x3D23,
8603 [BEND_IDX( 25)] = 0x3D23,
8604 [BEND_IDX( 20)] = 0x3E23,
8605 [BEND_IDX( 15)] = 0x3E23,
8606 [BEND_IDX( 10)] = 0x3F23,
8607 [BEND_IDX( 5)] = 0x3F23,
8608 [BEND_IDX( 0)] = 0x0025,
8609 [BEND_IDX( -5)] = 0x0025,
8610 [BEND_IDX(-10)] = 0x0125,
8611 [BEND_IDX(-15)] = 0x0125,
8612 [BEND_IDX(-20)] = 0x0225,
8613 [BEND_IDX(-25)] = 0x0225,
8614 [BEND_IDX(-30)] = 0x0325,
8615 [BEND_IDX(-35)] = 0x0325,
8616 [BEND_IDX(-40)] = 0x0425,
8617 [BEND_IDX(-45)] = 0x0425,
8618 [BEND_IDX(-50)] = 0x0525,
8619};
8620
8621/*
8622 * Bend CLKOUT_DP
8623 * steps -50 to 50 inclusive, in steps of 5
8624 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8625 * change in clock period = -(steps / 10) * 5.787 ps
8626 */
8627static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8628{
8629 uint32_t tmp;
8630 int idx = BEND_IDX(steps);
8631
8632 if (WARN_ON(steps % 5 != 0))
8633 return;
8634
8635 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8636 return;
8637
8638 mutex_lock(&dev_priv->sb_lock);
8639
8640 if (steps % 10 != 0)
8641 tmp = 0xAAAAAAAB;
8642 else
8643 tmp = 0x00000000;
8644 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8645
8646 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8647 tmp &= 0xffff0000;
8648 tmp |= sscdivintphase[idx];
8649 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8650
8651 mutex_unlock(&dev_priv->sb_lock);
8652}
8653
8654#undef BEND_IDX
8655
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008656static void lpt_init_pch_refclk(struct drm_device *dev)
8657{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008658 struct intel_encoder *encoder;
8659 bool has_vga = false;
8660
Damien Lespiaub2784e12014-08-05 11:29:37 +01008661 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008662 switch (encoder->type) {
8663 case INTEL_OUTPUT_ANALOG:
8664 has_vga = true;
8665 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008666 default:
8667 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008668 }
8669 }
8670
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008671 if (has_vga) {
8672 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008673 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008674 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008675 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008676 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008677}
8678
Paulo Zanonidde86e22012-12-01 12:04:25 -02008679/*
8680 * Initialize reference clocks when the driver loads
8681 */
8682void intel_init_pch_refclk(struct drm_device *dev)
8683{
8684 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8685 ironlake_init_pch_refclk(dev);
8686 else if (HAS_PCH_LPT(dev))
8687 lpt_init_pch_refclk(dev);
8688}
8689
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008690static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008691{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008692 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008693 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008694 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008695 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008696 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008697 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008698 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008699 bool is_lvds = false;
8700
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008701 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008702 if (connector_state->crtc != crtc_state->base.crtc)
8703 continue;
8704
8705 encoder = to_intel_encoder(connector_state->best_encoder);
8706
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008707 switch (encoder->type) {
8708 case INTEL_OUTPUT_LVDS:
8709 is_lvds = true;
8710 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008711 default:
8712 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008713 }
8714 num_connectors++;
8715 }
8716
8717 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008718 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008719 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008720 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008721 }
8722
8723 return 120000;
8724}
8725
Daniel Vetter6ff93602013-04-19 11:24:36 +02008726static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008727{
8728 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8730 int pipe = intel_crtc->pipe;
8731 uint32_t val;
8732
Daniel Vetter78114072013-06-13 00:54:57 +02008733 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008734
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008735 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008736 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008737 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008738 break;
8739 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008740 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008741 break;
8742 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008743 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008744 break;
8745 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008746 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008747 break;
8748 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008749 /* Case prevented by intel_choose_pipe_bpp_dither. */
8750 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008751 }
8752
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008753 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008754 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8755
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008756 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008757 val |= PIPECONF_INTERLACED_ILK;
8758 else
8759 val |= PIPECONF_PROGRESSIVE;
8760
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008761 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008762 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008763
Paulo Zanonic8203562012-09-12 10:06:29 -03008764 I915_WRITE(PIPECONF(pipe), val);
8765 POSTING_READ(PIPECONF(pipe));
8766}
8767
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008768/*
8769 * Set up the pipe CSC unit.
8770 *
8771 * Currently only full range RGB to limited range RGB conversion
8772 * is supported, but eventually this should handle various
8773 * RGB<->YCbCr scenarios as well.
8774 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008775static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008776{
8777 struct drm_device *dev = crtc->dev;
8778 struct drm_i915_private *dev_priv = dev->dev_private;
8779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8780 int pipe = intel_crtc->pipe;
8781 uint16_t coeff = 0x7800; /* 1.0 */
8782
8783 /*
8784 * TODO: Check what kind of values actually come out of the pipe
8785 * with these coeff/postoff values and adjust to get the best
8786 * accuracy. Perhaps we even need to take the bpc value into
8787 * consideration.
8788 */
8789
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008790 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008791 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8792
8793 /*
8794 * GY/GU and RY/RU should be the other way around according
8795 * to BSpec, but reality doesn't agree. Just set them up in
8796 * a way that results in the correct picture.
8797 */
8798 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8799 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8800
8801 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8802 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8803
8804 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8805 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8806
8807 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8808 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8809 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8810
8811 if (INTEL_INFO(dev)->gen > 6) {
8812 uint16_t postoff = 0;
8813
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008814 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008815 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008816
8817 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8818 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8819 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8820
8821 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8822 } else {
8823 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8824
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008825 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008826 mode |= CSC_BLACK_SCREEN_OFFSET;
8827
8828 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8829 }
8830}
8831
Daniel Vetter6ff93602013-04-19 11:24:36 +02008832static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008833{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008834 struct drm_device *dev = crtc->dev;
8835 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008837 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008838 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008839 uint32_t val;
8840
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008841 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008842
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008843 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008844 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8845
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008846 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008847 val |= PIPECONF_INTERLACED_ILK;
8848 else
8849 val |= PIPECONF_PROGRESSIVE;
8850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008851 I915_WRITE(PIPECONF(cpu_transcoder), val);
8852 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008853
8854 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8855 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008856
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308857 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008858 val = 0;
8859
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008860 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008861 case 18:
8862 val |= PIPEMISC_DITHER_6_BPC;
8863 break;
8864 case 24:
8865 val |= PIPEMISC_DITHER_8_BPC;
8866 break;
8867 case 30:
8868 val |= PIPEMISC_DITHER_10_BPC;
8869 break;
8870 case 36:
8871 val |= PIPEMISC_DITHER_12_BPC;
8872 break;
8873 default:
8874 /* Case prevented by pipe_config_set_bpp. */
8875 BUG();
8876 }
8877
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008878 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008879 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8880
8881 I915_WRITE(PIPEMISC(pipe), val);
8882 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008883}
8884
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008885static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008886 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008887 intel_clock_t *clock,
8888 bool *has_reduced_clock,
8889 intel_clock_t *reduced_clock)
8890{
8891 struct drm_device *dev = crtc->dev;
8892 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008893 int refclk;
8894 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008895 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008896
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008897 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008898
8899 /*
8900 * Returns a set of divisors for the desired target clock with the given
8901 * refclk, or FALSE. The returned values represent the clock equation:
8902 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8903 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008904 limit = intel_limit(crtc_state, refclk);
8905 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008906 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008907 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008908 if (!ret)
8909 return false;
8910
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008911 return true;
8912}
8913
Paulo Zanonid4b19312012-11-29 11:29:32 -02008914int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8915{
8916 /*
8917 * Account for spread spectrum to avoid
8918 * oversubscribing the link. Max center spread
8919 * is 2.5%; use 5% for safety's sake.
8920 */
8921 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008922 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008923}
8924
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008925static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008926{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008927 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008928}
8929
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008930static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008931 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008932 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008933 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008934{
8935 struct drm_crtc *crtc = &intel_crtc->base;
8936 struct drm_device *dev = crtc->dev;
8937 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008938 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008939 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008940 struct drm_connector_state *connector_state;
8941 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008942 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008943 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008944 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008945
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008946 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008947 if (connector_state->crtc != crtc_state->base.crtc)
8948 continue;
8949
8950 encoder = to_intel_encoder(connector_state->best_encoder);
8951
8952 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008953 case INTEL_OUTPUT_LVDS:
8954 is_lvds = true;
8955 break;
8956 case INTEL_OUTPUT_SDVO:
8957 case INTEL_OUTPUT_HDMI:
8958 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008959 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008960 default:
8961 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008962 }
8963
8964 num_connectors++;
8965 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008966
Chris Wilsonc1858122010-12-03 21:35:48 +00008967 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008968 factor = 21;
8969 if (is_lvds) {
8970 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008971 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008972 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008973 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008974 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008975 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008976
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008977 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008978 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008979
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008980 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8981 *fp2 |= FP_CB_TUNE;
8982
Chris Wilson5eddb702010-09-11 13:48:45 +01008983 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008984
Eric Anholta07d6782011-03-30 13:01:08 -07008985 if (is_lvds)
8986 dpll |= DPLLB_MODE_LVDS;
8987 else
8988 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008989
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008990 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008991 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008992
8993 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008994 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008995 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008996 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008997
Eric Anholta07d6782011-03-30 13:01:08 -07008998 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008999 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009000 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009001 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009002
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009003 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009004 case 5:
9005 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9006 break;
9007 case 7:
9008 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9009 break;
9010 case 10:
9011 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9012 break;
9013 case 14:
9014 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9015 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009016 }
9017
Daniel Vetterb4c09f32013-04-30 14:01:42 +02009018 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009019 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009020 else
9021 dpll |= PLL_REF_INPUT_DREFCLK;
9022
Daniel Vetter959e16d2013-06-05 13:34:21 +02009023 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009024}
9025
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009026static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9027 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009028{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009029 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009030 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009031 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009032 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009033 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009034 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009035
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009036 memset(&crtc_state->dpll_hw_state, 0,
9037 sizeof(crtc_state->dpll_hw_state));
9038
Ville Syrjälä7905df22015-11-25 16:35:30 +02009039 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009040
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009041 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9042 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9043
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009044 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009045 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009046 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009047 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9048 return -EINVAL;
9049 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009050 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009051 if (!crtc_state->clock_set) {
9052 crtc_state->dpll.n = clock.n;
9053 crtc_state->dpll.m1 = clock.m1;
9054 crtc_state->dpll.m2 = clock.m2;
9055 crtc_state->dpll.p1 = clock.p1;
9056 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009057 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009058
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009059 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009060 if (crtc_state->has_pch_encoder) {
9061 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009062 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009063 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009064
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009065 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009066 &fp, &reduced_clock,
9067 has_reduced_clock ? &fp2 : NULL);
9068
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009069 crtc_state->dpll_hw_state.dpll = dpll;
9070 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009071 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009072 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009073 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009074 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009075
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009076 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009077 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009078 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009079 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009080 return -EINVAL;
9081 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009082 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009083
Rodrigo Viviab585de2015-03-24 12:40:09 -07009084 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009085 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009086 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009087 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009088
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009089 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009090}
9091
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009092static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9093 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009094{
9095 struct drm_device *dev = crtc->base.dev;
9096 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009097 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009098
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009099 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9100 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9101 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9102 & ~TU_SIZE_MASK;
9103 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9104 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9105 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9106}
9107
9108static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9109 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009110 struct intel_link_m_n *m_n,
9111 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009112{
9113 struct drm_device *dev = crtc->base.dev;
9114 struct drm_i915_private *dev_priv = dev->dev_private;
9115 enum pipe pipe = crtc->pipe;
9116
9117 if (INTEL_INFO(dev)->gen >= 5) {
9118 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9119 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9120 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9121 & ~TU_SIZE_MASK;
9122 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9123 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9124 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009125 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9126 * gen < 8) and if DRRS is supported (to make sure the
9127 * registers are not unnecessarily read).
9128 */
9129 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009130 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009131 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9132 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9133 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9134 & ~TU_SIZE_MASK;
9135 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9136 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9137 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9138 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009139 } else {
9140 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9141 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9142 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9143 & ~TU_SIZE_MASK;
9144 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9145 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9146 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9147 }
9148}
9149
9150void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009151 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009152{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009153 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009154 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9155 else
9156 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009157 &pipe_config->dp_m_n,
9158 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009159}
9160
Daniel Vetter72419202013-04-04 13:28:53 +02009161static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009162 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009163{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009164 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009165 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009166}
9167
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009168static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009169 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009170{
9171 struct drm_device *dev = crtc->base.dev;
9172 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009173 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9174 uint32_t ps_ctrl = 0;
9175 int id = -1;
9176 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009177
Chandra Kondurua1b22782015-04-07 15:28:45 -07009178 /* find scaler attached to this pipe */
9179 for (i = 0; i < crtc->num_scalers; i++) {
9180 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9181 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9182 id = i;
9183 pipe_config->pch_pfit.enabled = true;
9184 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9185 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9186 break;
9187 }
9188 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009189
Chandra Kondurua1b22782015-04-07 15:28:45 -07009190 scaler_state->scaler_id = id;
9191 if (id >= 0) {
9192 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9193 } else {
9194 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009195 }
9196}
9197
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009198static void
9199skylake_get_initial_plane_config(struct intel_crtc *crtc,
9200 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009201{
9202 struct drm_device *dev = crtc->base.dev;
9203 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009204 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009205 int pipe = crtc->pipe;
9206 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009207 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009208 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009209 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009210
Damien Lespiaud9806c92015-01-21 14:07:19 +00009211 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009212 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009213 DRM_DEBUG_KMS("failed to alloc fb\n");
9214 return;
9215 }
9216
Damien Lespiau1b842c82015-01-21 13:50:54 +00009217 fb = &intel_fb->base;
9218
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009219 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009220 if (!(val & PLANE_CTL_ENABLE))
9221 goto error;
9222
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009223 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9224 fourcc = skl_format_to_fourcc(pixel_format,
9225 val & PLANE_CTL_ORDER_RGBX,
9226 val & PLANE_CTL_ALPHA_MASK);
9227 fb->pixel_format = fourcc;
9228 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9229
Damien Lespiau40f46282015-02-27 11:15:21 +00009230 tiling = val & PLANE_CTL_TILED_MASK;
9231 switch (tiling) {
9232 case PLANE_CTL_TILED_LINEAR:
9233 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9234 break;
9235 case PLANE_CTL_TILED_X:
9236 plane_config->tiling = I915_TILING_X;
9237 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9238 break;
9239 case PLANE_CTL_TILED_Y:
9240 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9241 break;
9242 case PLANE_CTL_TILED_YF:
9243 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9244 break;
9245 default:
9246 MISSING_CASE(tiling);
9247 goto error;
9248 }
9249
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009250 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9251 plane_config->base = base;
9252
9253 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9254
9255 val = I915_READ(PLANE_SIZE(pipe, 0));
9256 fb->height = ((val >> 16) & 0xfff) + 1;
9257 fb->width = ((val >> 0) & 0x1fff) + 1;
9258
9259 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009260 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009261 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009262 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9263
9264 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009265 fb->pixel_format,
9266 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009267
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009268 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009269
9270 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9271 pipe_name(pipe), fb->width, fb->height,
9272 fb->bits_per_pixel, base, fb->pitches[0],
9273 plane_config->size);
9274
Damien Lespiau2d140302015-02-05 17:22:18 +00009275 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009276 return;
9277
9278error:
9279 kfree(fb);
9280}
9281
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009282static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009283 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009284{
9285 struct drm_device *dev = crtc->base.dev;
9286 struct drm_i915_private *dev_priv = dev->dev_private;
9287 uint32_t tmp;
9288
9289 tmp = I915_READ(PF_CTL(crtc->pipe));
9290
9291 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009292 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009293 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9294 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009295
9296 /* We currently do not free assignements of panel fitters on
9297 * ivb/hsw (since we don't use the higher upscaling modes which
9298 * differentiates them) so just WARN about this case for now. */
9299 if (IS_GEN7(dev)) {
9300 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9301 PF_PIPE_SEL_IVB(crtc->pipe));
9302 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009303 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009304}
9305
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009306static void
9307ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9308 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009309{
9310 struct drm_device *dev = crtc->base.dev;
9311 struct drm_i915_private *dev_priv = dev->dev_private;
9312 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009313 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009314 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009315 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009316 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009317 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009318
Damien Lespiau42a7b082015-02-05 19:35:13 +00009319 val = I915_READ(DSPCNTR(pipe));
9320 if (!(val & DISPLAY_PLANE_ENABLE))
9321 return;
9322
Damien Lespiaud9806c92015-01-21 14:07:19 +00009323 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009324 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009325 DRM_DEBUG_KMS("failed to alloc fb\n");
9326 return;
9327 }
9328
Damien Lespiau1b842c82015-01-21 13:50:54 +00009329 fb = &intel_fb->base;
9330
Daniel Vetter18c52472015-02-10 17:16:09 +00009331 if (INTEL_INFO(dev)->gen >= 4) {
9332 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009333 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009334 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9335 }
9336 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009337
9338 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009339 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009340 fb->pixel_format = fourcc;
9341 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009342
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009343 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009344 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009345 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009346 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009347 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009348 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009349 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009350 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009351 }
9352 plane_config->base = base;
9353
9354 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009355 fb->width = ((val >> 16) & 0xfff) + 1;
9356 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009357
9358 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009359 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009360
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009361 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009362 fb->pixel_format,
9363 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009364
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009365 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009366
Damien Lespiau2844a922015-01-20 12:51:48 +00009367 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9368 pipe_name(pipe), fb->width, fb->height,
9369 fb->bits_per_pixel, base, fb->pitches[0],
9370 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009371
Damien Lespiau2d140302015-02-05 17:22:18 +00009372 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009373}
9374
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009375static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009376 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009377{
9378 struct drm_device *dev = crtc->base.dev;
9379 struct drm_i915_private *dev_priv = dev->dev_private;
9380 uint32_t tmp;
9381
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009382 if (!intel_display_power_is_enabled(dev_priv,
9383 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009384 return false;
9385
Daniel Vettere143a212013-07-04 12:01:15 +02009386 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009387 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009388
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009389 tmp = I915_READ(PIPECONF(crtc->pipe));
9390 if (!(tmp & PIPECONF_ENABLE))
9391 return false;
9392
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009393 switch (tmp & PIPECONF_BPC_MASK) {
9394 case PIPECONF_6BPC:
9395 pipe_config->pipe_bpp = 18;
9396 break;
9397 case PIPECONF_8BPC:
9398 pipe_config->pipe_bpp = 24;
9399 break;
9400 case PIPECONF_10BPC:
9401 pipe_config->pipe_bpp = 30;
9402 break;
9403 case PIPECONF_12BPC:
9404 pipe_config->pipe_bpp = 36;
9405 break;
9406 default:
9407 break;
9408 }
9409
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009410 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9411 pipe_config->limited_color_range = true;
9412
Daniel Vetterab9412b2013-05-03 11:49:46 +02009413 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009414 struct intel_shared_dpll *pll;
9415
Daniel Vetter88adfff2013-03-28 10:42:01 +01009416 pipe_config->has_pch_encoder = true;
9417
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009418 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9419 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9420 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009421
9422 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009423
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009424 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009425 pipe_config->shared_dpll =
9426 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009427 } else {
9428 tmp = I915_READ(PCH_DPLL_SEL);
9429 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9430 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9431 else
9432 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9433 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009434
9435 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9436
9437 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9438 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009439
9440 tmp = pipe_config->dpll_hw_state.dpll;
9441 pipe_config->pixel_multiplier =
9442 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9443 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009444
9445 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009446 } else {
9447 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009448 }
9449
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009450 intel_get_pipe_timings(crtc, pipe_config);
9451
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009452 ironlake_get_pfit_config(crtc, pipe_config);
9453
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009454 return true;
9455}
9456
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009457static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9458{
9459 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009460 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009461
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009462 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009463 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009464 pipe_name(crtc->pipe));
9465
Rob Clarke2c719b2014-12-15 13:56:32 -05009466 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9467 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009468 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9469 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009470 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9471 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009472 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009473 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009474 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009475 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009476 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009477 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009478 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009479 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009480 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009481
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009482 /*
9483 * In theory we can still leave IRQs enabled, as long as only the HPD
9484 * interrupts remain enabled. We used to check for that, but since it's
9485 * gen-specific and since we only disable LCPLL after we fully disable
9486 * the interrupts, the check below should be enough.
9487 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009488 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009489}
9490
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009491static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9492{
9493 struct drm_device *dev = dev_priv->dev;
9494
9495 if (IS_HASWELL(dev))
9496 return I915_READ(D_COMP_HSW);
9497 else
9498 return I915_READ(D_COMP_BDW);
9499}
9500
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009501static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9502{
9503 struct drm_device *dev = dev_priv->dev;
9504
9505 if (IS_HASWELL(dev)) {
9506 mutex_lock(&dev_priv->rps.hw_lock);
9507 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9508 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009509 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009510 mutex_unlock(&dev_priv->rps.hw_lock);
9511 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009512 I915_WRITE(D_COMP_BDW, val);
9513 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009514 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009515}
9516
9517/*
9518 * This function implements pieces of two sequences from BSpec:
9519 * - Sequence for display software to disable LCPLL
9520 * - Sequence for display software to allow package C8+
9521 * The steps implemented here are just the steps that actually touch the LCPLL
9522 * register. Callers should take care of disabling all the display engine
9523 * functions, doing the mode unset, fixing interrupts, etc.
9524 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009525static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9526 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009527{
9528 uint32_t val;
9529
9530 assert_can_disable_lcpll(dev_priv);
9531
9532 val = I915_READ(LCPLL_CTL);
9533
9534 if (switch_to_fclk) {
9535 val |= LCPLL_CD_SOURCE_FCLK;
9536 I915_WRITE(LCPLL_CTL, val);
9537
9538 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9539 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9540 DRM_ERROR("Switching to FCLK failed\n");
9541
9542 val = I915_READ(LCPLL_CTL);
9543 }
9544
9545 val |= LCPLL_PLL_DISABLE;
9546 I915_WRITE(LCPLL_CTL, val);
9547 POSTING_READ(LCPLL_CTL);
9548
9549 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9550 DRM_ERROR("LCPLL still locked\n");
9551
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009552 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009553 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009554 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009555 ndelay(100);
9556
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009557 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9558 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009559 DRM_ERROR("D_COMP RCOMP still in progress\n");
9560
9561 if (allow_power_down) {
9562 val = I915_READ(LCPLL_CTL);
9563 val |= LCPLL_POWER_DOWN_ALLOW;
9564 I915_WRITE(LCPLL_CTL, val);
9565 POSTING_READ(LCPLL_CTL);
9566 }
9567}
9568
9569/*
9570 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9571 * source.
9572 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009573static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009574{
9575 uint32_t val;
9576
9577 val = I915_READ(LCPLL_CTL);
9578
9579 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9580 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9581 return;
9582
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009583 /*
9584 * Make sure we're not on PC8 state before disabling PC8, otherwise
9585 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009586 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009587 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009588
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009589 if (val & LCPLL_POWER_DOWN_ALLOW) {
9590 val &= ~LCPLL_POWER_DOWN_ALLOW;
9591 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009592 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009593 }
9594
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009595 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009596 val |= D_COMP_COMP_FORCE;
9597 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009598 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009599
9600 val = I915_READ(LCPLL_CTL);
9601 val &= ~LCPLL_PLL_DISABLE;
9602 I915_WRITE(LCPLL_CTL, val);
9603
9604 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9605 DRM_ERROR("LCPLL not locked yet\n");
9606
9607 if (val & LCPLL_CD_SOURCE_FCLK) {
9608 val = I915_READ(LCPLL_CTL);
9609 val &= ~LCPLL_CD_SOURCE_FCLK;
9610 I915_WRITE(LCPLL_CTL, val);
9611
9612 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9613 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9614 DRM_ERROR("Switching back to LCPLL failed\n");
9615 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009616
Mika Kuoppala59bad942015-01-16 11:34:40 +02009617 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009618 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009619}
9620
Paulo Zanoni765dab672014-03-07 20:08:18 -03009621/*
9622 * Package states C8 and deeper are really deep PC states that can only be
9623 * reached when all the devices on the system allow it, so even if the graphics
9624 * device allows PC8+, it doesn't mean the system will actually get to these
9625 * states. Our driver only allows PC8+ when going into runtime PM.
9626 *
9627 * The requirements for PC8+ are that all the outputs are disabled, the power
9628 * well is disabled and most interrupts are disabled, and these are also
9629 * requirements for runtime PM. When these conditions are met, we manually do
9630 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9631 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9632 * hang the machine.
9633 *
9634 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9635 * the state of some registers, so when we come back from PC8+ we need to
9636 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9637 * need to take care of the registers kept by RC6. Notice that this happens even
9638 * if we don't put the device in PCI D3 state (which is what currently happens
9639 * because of the runtime PM support).
9640 *
9641 * For more, read "Display Sequences for Package C8" on the hardware
9642 * documentation.
9643 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009644void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009645{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009646 struct drm_device *dev = dev_priv->dev;
9647 uint32_t val;
9648
Paulo Zanonic67a4702013-08-19 13:18:09 -03009649 DRM_DEBUG_KMS("Enabling package C8+\n");
9650
Ville Syrjäläc2699522015-08-27 23:55:59 +03009651 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009652 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9653 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9654 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9655 }
9656
9657 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009658 hsw_disable_lcpll(dev_priv, true, true);
9659}
9660
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009661void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009662{
9663 struct drm_device *dev = dev_priv->dev;
9664 uint32_t val;
9665
Paulo Zanonic67a4702013-08-19 13:18:09 -03009666 DRM_DEBUG_KMS("Disabling package C8+\n");
9667
9668 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009669 lpt_init_pch_refclk(dev);
9670
Ville Syrjäläc2699522015-08-27 23:55:59 +03009671 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009672 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9673 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9674 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9675 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009676}
9677
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009678static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309679{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009680 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009681 struct intel_atomic_state *old_intel_state =
9682 to_intel_atomic_state(old_state);
9683 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309684
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009685 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309686}
9687
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009688/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009689static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009690{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009691 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9692 struct drm_i915_private *dev_priv = state->dev->dev_private;
9693 struct drm_crtc *crtc;
9694 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009695 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009696 unsigned max_pixel_rate = 0, i;
9697 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009698
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009699 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9700 sizeof(intel_state->min_pixclk));
9701
9702 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009703 int pixel_rate;
9704
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009705 crtc_state = to_intel_crtc_state(cstate);
9706 if (!crtc_state->base.enable) {
9707 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009708 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009709 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009710
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009711 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009712
9713 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009714 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009715 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9716
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009717 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009718 }
9719
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009720 if (!intel_state->active_crtcs)
9721 return 0;
9722
9723 for_each_pipe(dev_priv, pipe)
9724 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9725
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009726 return max_pixel_rate;
9727}
9728
9729static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9730{
9731 struct drm_i915_private *dev_priv = dev->dev_private;
9732 uint32_t val, data;
9733 int ret;
9734
9735 if (WARN((I915_READ(LCPLL_CTL) &
9736 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9737 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9738 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9739 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9740 "trying to change cdclk frequency with cdclk not enabled\n"))
9741 return;
9742
9743 mutex_lock(&dev_priv->rps.hw_lock);
9744 ret = sandybridge_pcode_write(dev_priv,
9745 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9746 mutex_unlock(&dev_priv->rps.hw_lock);
9747 if (ret) {
9748 DRM_ERROR("failed to inform pcode about cdclk change\n");
9749 return;
9750 }
9751
9752 val = I915_READ(LCPLL_CTL);
9753 val |= LCPLL_CD_SOURCE_FCLK;
9754 I915_WRITE(LCPLL_CTL, val);
9755
9756 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9757 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9758 DRM_ERROR("Switching to FCLK failed\n");
9759
9760 val = I915_READ(LCPLL_CTL);
9761 val &= ~LCPLL_CLK_FREQ_MASK;
9762
9763 switch (cdclk) {
9764 case 450000:
9765 val |= LCPLL_CLK_FREQ_450;
9766 data = 0;
9767 break;
9768 case 540000:
9769 val |= LCPLL_CLK_FREQ_54O_BDW;
9770 data = 1;
9771 break;
9772 case 337500:
9773 val |= LCPLL_CLK_FREQ_337_5_BDW;
9774 data = 2;
9775 break;
9776 case 675000:
9777 val |= LCPLL_CLK_FREQ_675_BDW;
9778 data = 3;
9779 break;
9780 default:
9781 WARN(1, "invalid cdclk frequency\n");
9782 return;
9783 }
9784
9785 I915_WRITE(LCPLL_CTL, val);
9786
9787 val = I915_READ(LCPLL_CTL);
9788 val &= ~LCPLL_CD_SOURCE_FCLK;
9789 I915_WRITE(LCPLL_CTL, val);
9790
9791 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9792 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9793 DRM_ERROR("Switching back to LCPLL failed\n");
9794
9795 mutex_lock(&dev_priv->rps.hw_lock);
9796 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9797 mutex_unlock(&dev_priv->rps.hw_lock);
9798
9799 intel_update_cdclk(dev);
9800
9801 WARN(cdclk != dev_priv->cdclk_freq,
9802 "cdclk requested %d kHz but got %d kHz\n",
9803 cdclk, dev_priv->cdclk_freq);
9804}
9805
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009806static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009807{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009808 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009809 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009810 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009811 int cdclk;
9812
9813 /*
9814 * FIXME should also account for plane ratio
9815 * once 64bpp pixel formats are supported.
9816 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009817 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009818 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009819 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009820 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009821 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009822 cdclk = 450000;
9823 else
9824 cdclk = 337500;
9825
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009826 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009827 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9828 cdclk, dev_priv->max_cdclk_freq);
9829 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009830 }
9831
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009832 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9833 if (!intel_state->active_crtcs)
9834 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009835
9836 return 0;
9837}
9838
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009839static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009840{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009841 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009842 struct intel_atomic_state *old_intel_state =
9843 to_intel_atomic_state(old_state);
9844 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009845
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009846 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009847}
9848
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009849static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9850 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009851{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009852 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009853 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009854
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009855 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009856
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009857 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009858}
9859
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309860static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9861 enum port port,
9862 struct intel_crtc_state *pipe_config)
9863{
9864 switch (port) {
9865 case PORT_A:
9866 pipe_config->ddi_pll_sel = SKL_DPLL0;
9867 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9868 break;
9869 case PORT_B:
9870 pipe_config->ddi_pll_sel = SKL_DPLL1;
9871 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9872 break;
9873 case PORT_C:
9874 pipe_config->ddi_pll_sel = SKL_DPLL2;
9875 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9876 break;
9877 default:
9878 DRM_ERROR("Incorrect port type\n");
9879 }
9880}
9881
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009882static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9883 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009884 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009885{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009886 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009887
9888 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9889 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9890
9891 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009892 case SKL_DPLL0:
9893 /*
9894 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9895 * of the shared DPLL framework and thus needs to be read out
9896 * separately
9897 */
9898 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9899 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9900 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009901 case SKL_DPLL1:
9902 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9903 break;
9904 case SKL_DPLL2:
9905 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9906 break;
9907 case SKL_DPLL3:
9908 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9909 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009910 }
9911}
9912
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009913static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9914 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009915 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009916{
9917 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9918
9919 switch (pipe_config->ddi_pll_sel) {
9920 case PORT_CLK_SEL_WRPLL1:
9921 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9922 break;
9923 case PORT_CLK_SEL_WRPLL2:
9924 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9925 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009926 case PORT_CLK_SEL_SPLL:
9927 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009928 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009929 }
9930}
9931
Daniel Vetter26804af2014-06-25 22:01:55 +03009932static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009933 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009934{
9935 struct drm_device *dev = crtc->base.dev;
9936 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009937 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009938 enum port port;
9939 uint32_t tmp;
9940
9941 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9942
9943 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9944
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009945 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009946 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309947 else if (IS_BROXTON(dev))
9948 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009949 else
9950 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009951
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009952 if (pipe_config->shared_dpll >= 0) {
9953 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9954
9955 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9956 &pipe_config->dpll_hw_state));
9957 }
9958
Daniel Vetter26804af2014-06-25 22:01:55 +03009959 /*
9960 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9961 * DDI E. So just check whether this pipe is wired to DDI E and whether
9962 * the PCH transcoder is on.
9963 */
Damien Lespiauca370452013-12-03 13:56:24 +00009964 if (INTEL_INFO(dev)->gen < 9 &&
9965 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009966 pipe_config->has_pch_encoder = true;
9967
9968 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9969 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9970 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9971
9972 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9973 }
9974}
9975
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009976static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009977 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009978{
9979 struct drm_device *dev = crtc->base.dev;
9980 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009981 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009982 uint32_t tmp;
9983
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009984 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009985 POWER_DOMAIN_PIPE(crtc->pipe)))
9986 return false;
9987
Daniel Vettere143a212013-07-04 12:01:15 +02009988 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009989 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9990
Daniel Vettereccb1402013-05-22 00:50:22 +02009991 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9992 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9993 enum pipe trans_edp_pipe;
9994 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9995 default:
9996 WARN(1, "unknown pipe linked to edp transcoder\n");
9997 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9998 case TRANS_DDI_EDP_INPUT_A_ON:
9999 trans_edp_pipe = PIPE_A;
10000 break;
10001 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10002 trans_edp_pipe = PIPE_B;
10003 break;
10004 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10005 trans_edp_pipe = PIPE_C;
10006 break;
10007 }
10008
10009 if (trans_edp_pipe == crtc->pipe)
10010 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10011 }
10012
Daniel Vetterf458ebb2014-09-30 10:56:39 +020010013 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +020010014 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -030010015 return false;
10016
Daniel Vettereccb1402013-05-22 00:50:22 +020010017 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010018 if (!(tmp & PIPECONF_ENABLE))
10019 return false;
10020
Daniel Vetter26804af2014-06-25 22:01:55 +030010021 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010022
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010023 intel_get_pipe_timings(crtc, pipe_config);
10024
Chandra Kondurua1b22782015-04-07 15:28:45 -070010025 if (INTEL_INFO(dev)->gen >= 9) {
10026 skl_init_scalers(dev, crtc, pipe_config);
10027 }
10028
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010029 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010030
10031 if (INTEL_INFO(dev)->gen >= 9) {
10032 pipe_config->scaler_state.scaler_id = -1;
10033 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10034 }
10035
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010036 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010037 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010038 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010039 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010040 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010041 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010042
Jesse Barnese59150d2014-01-07 13:30:45 -080010043 if (IS_HASWELL(dev))
10044 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10045 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010046
Clint Taylorebb69c92014-09-30 10:30:22 -070010047 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10048 pipe_config->pixel_multiplier =
10049 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10050 } else {
10051 pipe_config->pixel_multiplier = 1;
10052 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010053
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010054 return true;
10055}
10056
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010057static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10058 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010059{
10060 struct drm_device *dev = crtc->dev;
10061 struct drm_i915_private *dev_priv = dev->dev_private;
10062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010063 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010064
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010065 if (plane_state && plane_state->visible) {
10066 unsigned int width = plane_state->base.crtc_w;
10067 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010068 unsigned int stride = roundup_pow_of_two(width) * 4;
10069
10070 switch (stride) {
10071 default:
10072 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10073 width, stride);
10074 stride = 256;
10075 /* fallthrough */
10076 case 256:
10077 case 512:
10078 case 1024:
10079 case 2048:
10080 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010081 }
10082
Ville Syrjälädc41c152014-08-13 11:57:05 +030010083 cntl |= CURSOR_ENABLE |
10084 CURSOR_GAMMA_ENABLE |
10085 CURSOR_FORMAT_ARGB |
10086 CURSOR_STRIDE(stride);
10087
10088 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010089 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010090
Ville Syrjälädc41c152014-08-13 11:57:05 +030010091 if (intel_crtc->cursor_cntl != 0 &&
10092 (intel_crtc->cursor_base != base ||
10093 intel_crtc->cursor_size != size ||
10094 intel_crtc->cursor_cntl != cntl)) {
10095 /* On these chipsets we can only modify the base/size/stride
10096 * whilst the cursor is disabled.
10097 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010098 I915_WRITE(CURCNTR(PIPE_A), 0);
10099 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010100 intel_crtc->cursor_cntl = 0;
10101 }
10102
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010103 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010104 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010105 intel_crtc->cursor_base = base;
10106 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010107
10108 if (intel_crtc->cursor_size != size) {
10109 I915_WRITE(CURSIZE, size);
10110 intel_crtc->cursor_size = size;
10111 }
10112
Chris Wilson4b0e3332014-05-30 16:35:26 +030010113 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010114 I915_WRITE(CURCNTR(PIPE_A), cntl);
10115 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010116 intel_crtc->cursor_cntl = cntl;
10117 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010118}
10119
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010120static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10121 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010122{
10123 struct drm_device *dev = crtc->dev;
10124 struct drm_i915_private *dev_priv = dev->dev_private;
10125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10126 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010127 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010128
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010129 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010130 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010131 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010132 case 64:
10133 cntl |= CURSOR_MODE_64_ARGB_AX;
10134 break;
10135 case 128:
10136 cntl |= CURSOR_MODE_128_ARGB_AX;
10137 break;
10138 case 256:
10139 cntl |= CURSOR_MODE_256_ARGB_AX;
10140 break;
10141 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010142 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010143 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010144 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010145 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010146
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010147 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010148 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010149
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010150 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10151 cntl |= CURSOR_ROTATE_180;
10152 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010153
Chris Wilson4b0e3332014-05-30 16:35:26 +030010154 if (intel_crtc->cursor_cntl != cntl) {
10155 I915_WRITE(CURCNTR(pipe), cntl);
10156 POSTING_READ(CURCNTR(pipe));
10157 intel_crtc->cursor_cntl = cntl;
10158 }
10159
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010160 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010161 I915_WRITE(CURBASE(pipe), base);
10162 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010163
10164 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010165}
10166
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010167/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010168static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010169 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010170{
10171 struct drm_device *dev = crtc->dev;
10172 struct drm_i915_private *dev_priv = dev->dev_private;
10173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10174 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010175 u32 base = intel_crtc->cursor_addr;
10176 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010177
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010178 if (plane_state) {
10179 int x = plane_state->base.crtc_x;
10180 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010181
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010182 if (x < 0) {
10183 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10184 x = -x;
10185 }
10186 pos |= x << CURSOR_X_SHIFT;
10187
10188 if (y < 0) {
10189 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10190 y = -y;
10191 }
10192 pos |= y << CURSOR_Y_SHIFT;
10193
10194 /* ILK+ do this automagically */
10195 if (HAS_GMCH_DISPLAY(dev) &&
10196 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10197 base += (plane_state->base.crtc_h *
10198 plane_state->base.crtc_w - 1) * 4;
10199 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010200 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010201
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010202 I915_WRITE(CURPOS(pipe), pos);
10203
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010204 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010205 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010206 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010207 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010208}
10209
Ville Syrjälädc41c152014-08-13 11:57:05 +030010210static bool cursor_size_ok(struct drm_device *dev,
10211 uint32_t width, uint32_t height)
10212{
10213 if (width == 0 || height == 0)
10214 return false;
10215
10216 /*
10217 * 845g/865g are special in that they are only limited by
10218 * the width of their cursors, the height is arbitrary up to
10219 * the precision of the register. Everything else requires
10220 * square cursors, limited to a few power-of-two sizes.
10221 */
10222 if (IS_845G(dev) || IS_I865G(dev)) {
10223 if ((width & 63) != 0)
10224 return false;
10225
10226 if (width > (IS_845G(dev) ? 64 : 512))
10227 return false;
10228
10229 if (height > 1023)
10230 return false;
10231 } else {
10232 switch (width | height) {
10233 case 256:
10234 case 128:
10235 if (IS_GEN2(dev))
10236 return false;
10237 case 64:
10238 break;
10239 default:
10240 return false;
10241 }
10242 }
10243
10244 return true;
10245}
10246
Jesse Barnes79e53942008-11-07 14:24:08 -080010247static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010248 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010249{
James Simmons72034252010-08-03 01:33:19 +010010250 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010252
James Simmons72034252010-08-03 01:33:19 +010010253 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010254 intel_crtc->lut_r[i] = red[i] >> 8;
10255 intel_crtc->lut_g[i] = green[i] >> 8;
10256 intel_crtc->lut_b[i] = blue[i] >> 8;
10257 }
10258
10259 intel_crtc_load_lut(crtc);
10260}
10261
Jesse Barnes79e53942008-11-07 14:24:08 -080010262/* VESA 640x480x72Hz mode to set on the pipe */
10263static struct drm_display_mode load_detect_mode = {
10264 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10265 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10266};
10267
Daniel Vettera8bb6812014-02-10 18:00:39 +010010268struct drm_framebuffer *
10269__intel_framebuffer_create(struct drm_device *dev,
10270 struct drm_mode_fb_cmd2 *mode_cmd,
10271 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010272{
10273 struct intel_framebuffer *intel_fb;
10274 int ret;
10275
10276 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010277 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010278 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010279
10280 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010281 if (ret)
10282 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010283
10284 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010285
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010286err:
10287 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010288 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010289}
10290
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010291static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010292intel_framebuffer_create(struct drm_device *dev,
10293 struct drm_mode_fb_cmd2 *mode_cmd,
10294 struct drm_i915_gem_object *obj)
10295{
10296 struct drm_framebuffer *fb;
10297 int ret;
10298
10299 ret = i915_mutex_lock_interruptible(dev);
10300 if (ret)
10301 return ERR_PTR(ret);
10302 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10303 mutex_unlock(&dev->struct_mutex);
10304
10305 return fb;
10306}
10307
Chris Wilsond2dff872011-04-19 08:36:26 +010010308static u32
10309intel_framebuffer_pitch_for_width(int width, int bpp)
10310{
10311 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10312 return ALIGN(pitch, 64);
10313}
10314
10315static u32
10316intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10317{
10318 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010319 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010320}
10321
10322static struct drm_framebuffer *
10323intel_framebuffer_create_for_mode(struct drm_device *dev,
10324 struct drm_display_mode *mode,
10325 int depth, int bpp)
10326{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010327 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010328 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010329 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010330
10331 obj = i915_gem_alloc_object(dev,
10332 intel_framebuffer_size_for_mode(mode, bpp));
10333 if (obj == NULL)
10334 return ERR_PTR(-ENOMEM);
10335
10336 mode_cmd.width = mode->hdisplay;
10337 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010338 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10339 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010340 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010341
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010342 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10343 if (IS_ERR(fb))
10344 drm_gem_object_unreference_unlocked(&obj->base);
10345
10346 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010347}
10348
10349static struct drm_framebuffer *
10350mode_fits_in_fbdev(struct drm_device *dev,
10351 struct drm_display_mode *mode)
10352{
Daniel Vetter06957262015-08-10 13:34:08 +020010353#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010354 struct drm_i915_private *dev_priv = dev->dev_private;
10355 struct drm_i915_gem_object *obj;
10356 struct drm_framebuffer *fb;
10357
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010358 if (!dev_priv->fbdev)
10359 return NULL;
10360
10361 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010362 return NULL;
10363
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010364 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010365 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010366
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010367 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010368 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10369 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010370 return NULL;
10371
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010372 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010373 return NULL;
10374
10375 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010376#else
10377 return NULL;
10378#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010379}
10380
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010381static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10382 struct drm_crtc *crtc,
10383 struct drm_display_mode *mode,
10384 struct drm_framebuffer *fb,
10385 int x, int y)
10386{
10387 struct drm_plane_state *plane_state;
10388 int hdisplay, vdisplay;
10389 int ret;
10390
10391 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10392 if (IS_ERR(plane_state))
10393 return PTR_ERR(plane_state);
10394
10395 if (mode)
10396 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10397 else
10398 hdisplay = vdisplay = 0;
10399
10400 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10401 if (ret)
10402 return ret;
10403 drm_atomic_set_fb_for_plane(plane_state, fb);
10404 plane_state->crtc_x = 0;
10405 plane_state->crtc_y = 0;
10406 plane_state->crtc_w = hdisplay;
10407 plane_state->crtc_h = vdisplay;
10408 plane_state->src_x = x << 16;
10409 plane_state->src_y = y << 16;
10410 plane_state->src_w = hdisplay << 16;
10411 plane_state->src_h = vdisplay << 16;
10412
10413 return 0;
10414}
10415
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010416bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010417 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010418 struct intel_load_detect_pipe *old,
10419 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010420{
10421 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010422 struct intel_encoder *intel_encoder =
10423 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010424 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010425 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010426 struct drm_crtc *crtc = NULL;
10427 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010428 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010429 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010430 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010431 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010432 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010433 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010434
Chris Wilsond2dff872011-04-19 08:36:26 +010010435 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010436 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010437 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010438
Rob Clark51fd3712013-11-19 12:10:12 -050010439retry:
10440 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10441 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010442 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010443
Jesse Barnes79e53942008-11-07 14:24:08 -080010444 /*
10445 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010446 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010447 * - if the connector already has an assigned crtc, use it (but make
10448 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010449 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010450 * - try to find the first unused crtc that can drive this connector,
10451 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010452 */
10453
10454 /* See if we already have a CRTC for this connector */
10455 if (encoder->crtc) {
10456 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010457
Rob Clark51fd3712013-11-19 12:10:12 -050010458 ret = drm_modeset_lock(&crtc->mutex, ctx);
10459 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010460 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010461 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10462 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010463 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010464
Daniel Vetter24218aa2012-08-12 19:27:11 +020010465 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010466 old->load_detect_temp = false;
10467
10468 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010469 if (connector->dpms != DRM_MODE_DPMS_ON)
10470 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010471
Chris Wilson71731882011-04-19 23:10:58 +010010472 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010473 }
10474
10475 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010476 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010477 i++;
10478 if (!(encoder->possible_crtcs & (1 << i)))
10479 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010480 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010481 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010482
10483 crtc = possible_crtc;
10484 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010485 }
10486
10487 /*
10488 * If we didn't find an unused CRTC, don't use any.
10489 */
10490 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010491 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010492 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010493 }
10494
Rob Clark51fd3712013-11-19 12:10:12 -050010495 ret = drm_modeset_lock(&crtc->mutex, ctx);
10496 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010497 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010498 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10499 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010500 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010501
10502 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010503 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010504 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010505 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010506
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010507 state = drm_atomic_state_alloc(dev);
10508 if (!state)
10509 return false;
10510
10511 state->acquire_ctx = ctx;
10512
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010513 connector_state = drm_atomic_get_connector_state(state, connector);
10514 if (IS_ERR(connector_state)) {
10515 ret = PTR_ERR(connector_state);
10516 goto fail;
10517 }
10518
10519 connector_state->crtc = crtc;
10520 connector_state->best_encoder = &intel_encoder->base;
10521
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010522 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10523 if (IS_ERR(crtc_state)) {
10524 ret = PTR_ERR(crtc_state);
10525 goto fail;
10526 }
10527
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010528 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010529
Chris Wilson64927112011-04-20 07:25:26 +010010530 if (!mode)
10531 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010532
Chris Wilsond2dff872011-04-19 08:36:26 +010010533 /* We need a framebuffer large enough to accommodate all accesses
10534 * that the plane may generate whilst we perform load detection.
10535 * We can not rely on the fbcon either being present (we get called
10536 * during its initialisation to detect all boot displays, or it may
10537 * not even exist) or that it is large enough to satisfy the
10538 * requested mode.
10539 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010540 fb = mode_fits_in_fbdev(dev, mode);
10541 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010542 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010543 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10544 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010545 } else
10546 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010547 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010548 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010549 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010550 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010551
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010552 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10553 if (ret)
10554 goto fail;
10555
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010556 drm_mode_copy(&crtc_state->base.mode, mode);
10557
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010558 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010559 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010560 if (old->release_fb)
10561 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010562 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010563 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010564 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010565
Jesse Barnes79e53942008-11-07 14:24:08 -080010566 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010567 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010568 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010569
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010570fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010571 drm_atomic_state_free(state);
10572 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010573
Rob Clark51fd3712013-11-19 12:10:12 -050010574 if (ret == -EDEADLK) {
10575 drm_modeset_backoff(ctx);
10576 goto retry;
10577 }
10578
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010579 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010580}
10581
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010582void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010583 struct intel_load_detect_pipe *old,
10584 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010585{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010586 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010587 struct intel_encoder *intel_encoder =
10588 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010589 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010590 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010592 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010593 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010594 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010595 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010596
Chris Wilsond2dff872011-04-19 08:36:26 +010010597 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010598 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010599 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010600
Chris Wilson8261b192011-04-19 23:18:09 +010010601 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010602 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010603 if (!state)
10604 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010605
10606 state->acquire_ctx = ctx;
10607
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010608 connector_state = drm_atomic_get_connector_state(state, connector);
10609 if (IS_ERR(connector_state))
10610 goto fail;
10611
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010612 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10613 if (IS_ERR(crtc_state))
10614 goto fail;
10615
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010616 connector_state->best_encoder = NULL;
10617 connector_state->crtc = NULL;
10618
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010619 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010620
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010621 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10622 0, 0);
10623 if (ret)
10624 goto fail;
10625
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010626 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010627 if (ret)
10628 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010629
Daniel Vetter36206362012-12-10 20:42:17 +010010630 if (old->release_fb) {
10631 drm_framebuffer_unregister_private(old->release_fb);
10632 drm_framebuffer_unreference(old->release_fb);
10633 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010634
Chris Wilson0622a532011-04-21 09:32:11 +010010635 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010636 }
10637
Eric Anholtc751ce42010-03-25 11:48:48 -070010638 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010639 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10640 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010641
10642 return;
10643fail:
10644 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10645 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010646}
10647
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010648static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010649 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010650{
10651 struct drm_i915_private *dev_priv = dev->dev_private;
10652 u32 dpll = pipe_config->dpll_hw_state.dpll;
10653
10654 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010655 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010656 else if (HAS_PCH_SPLIT(dev))
10657 return 120000;
10658 else if (!IS_GEN2(dev))
10659 return 96000;
10660 else
10661 return 48000;
10662}
10663
Jesse Barnes79e53942008-11-07 14:24:08 -080010664/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010665static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010666 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010667{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010668 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010669 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010670 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010671 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010672 u32 fp;
10673 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010674 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010675 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010676
10677 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010678 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010679 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010680 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010681
10682 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010683 if (IS_PINEVIEW(dev)) {
10684 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10685 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010686 } else {
10687 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10688 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10689 }
10690
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010691 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010692 if (IS_PINEVIEW(dev))
10693 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10694 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010695 else
10696 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010697 DPLL_FPA01_P1_POST_DIV_SHIFT);
10698
10699 switch (dpll & DPLL_MODE_MASK) {
10700 case DPLLB_MODE_DAC_SERIAL:
10701 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10702 5 : 10;
10703 break;
10704 case DPLLB_MODE_LVDS:
10705 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10706 7 : 14;
10707 break;
10708 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010709 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010710 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010711 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010712 }
10713
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010714 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010715 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010716 else
Imre Deakdccbea32015-06-22 23:35:51 +030010717 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010718 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010719 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010720 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010721
10722 if (is_lvds) {
10723 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10724 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010725
10726 if (lvds & LVDS_CLKB_POWER_UP)
10727 clock.p2 = 7;
10728 else
10729 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010730 } else {
10731 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10732 clock.p1 = 2;
10733 else {
10734 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10735 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10736 }
10737 if (dpll & PLL_P2_DIVIDE_BY_4)
10738 clock.p2 = 4;
10739 else
10740 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010741 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010742
Imre Deakdccbea32015-06-22 23:35:51 +030010743 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010744 }
10745
Ville Syrjälä18442d02013-09-13 16:00:08 +030010746 /*
10747 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010748 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010749 * encoder's get_config() function.
10750 */
Imre Deakdccbea32015-06-22 23:35:51 +030010751 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010752}
10753
Ville Syrjälä6878da02013-09-13 15:59:11 +030010754int intel_dotclock_calculate(int link_freq,
10755 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010756{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010757 /*
10758 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010759 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010760 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010761 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010762 *
10763 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010764 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010765 */
10766
Ville Syrjälä6878da02013-09-13 15:59:11 +030010767 if (!m_n->link_n)
10768 return 0;
10769
10770 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10771}
10772
Ville Syrjälä18442d02013-09-13 16:00:08 +030010773static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010774 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010775{
10776 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010777
10778 /* read out port_clock from the DPLL */
10779 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010780
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010781 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010782 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010783 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010784 * agree once we know their relationship in the encoder's
10785 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010786 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010787 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010788 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10789 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010790}
10791
10792/** Returns the currently programmed mode of the given pipe. */
10793struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10794 struct drm_crtc *crtc)
10795{
Jesse Barnes548f2452011-02-17 10:40:53 -080010796 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010798 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010799 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010800 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010801 int htot = I915_READ(HTOTAL(cpu_transcoder));
10802 int hsync = I915_READ(HSYNC(cpu_transcoder));
10803 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10804 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010805 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010806
10807 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10808 if (!mode)
10809 return NULL;
10810
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010811 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10812 if (!pipe_config) {
10813 kfree(mode);
10814 return NULL;
10815 }
10816
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010817 /*
10818 * Construct a pipe_config sufficient for getting the clock info
10819 * back out of crtc_clock_get.
10820 *
10821 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10822 * to use a real value here instead.
10823 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010824 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10825 pipe_config->pixel_multiplier = 1;
10826 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10827 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10828 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10829 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010830
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010831 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010832 mode->hdisplay = (htot & 0xffff) + 1;
10833 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10834 mode->hsync_start = (hsync & 0xffff) + 1;
10835 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10836 mode->vdisplay = (vtot & 0xffff) + 1;
10837 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10838 mode->vsync_start = (vsync & 0xffff) + 1;
10839 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10840
10841 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010842
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010843 kfree(pipe_config);
10844
Jesse Barnes79e53942008-11-07 14:24:08 -080010845 return mode;
10846}
10847
Chris Wilsonf047e392012-07-21 12:31:41 +010010848void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010849{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010850 struct drm_i915_private *dev_priv = dev->dev_private;
10851
Chris Wilsonf62a0072014-02-21 17:55:39 +000010852 if (dev_priv->mm.busy)
10853 return;
10854
Paulo Zanoni43694d62014-03-07 20:08:08 -030010855 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010856 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010857 if (INTEL_INFO(dev)->gen >= 6)
10858 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010859 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010860}
10861
10862void intel_mark_idle(struct drm_device *dev)
10863{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010864 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010865
Chris Wilsonf62a0072014-02-21 17:55:39 +000010866 if (!dev_priv->mm.busy)
10867 return;
10868
10869 dev_priv->mm.busy = false;
10870
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010871 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010872 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010873
Paulo Zanoni43694d62014-03-07 20:08:08 -030010874 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010875}
10876
Jesse Barnes79e53942008-11-07 14:24:08 -080010877static void intel_crtc_destroy(struct drm_crtc *crtc)
10878{
10879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010880 struct drm_device *dev = crtc->dev;
10881 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010882
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010883 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010884 work = intel_crtc->unpin_work;
10885 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010886 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010887
10888 if (work) {
10889 cancel_work_sync(&work->work);
10890 kfree(work);
10891 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010892
10893 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010894
Jesse Barnes79e53942008-11-07 14:24:08 -080010895 kfree(intel_crtc);
10896}
10897
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010898static void intel_unpin_work_fn(struct work_struct *__work)
10899{
10900 struct intel_unpin_work *work =
10901 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010902 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10903 struct drm_device *dev = crtc->base.dev;
10904 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010905
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010906 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010907 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010908 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010909
John Harrisonf06cc1b2014-11-24 18:49:37 +000010910 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010911 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010912 mutex_unlock(&dev->struct_mutex);
10913
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010914 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010915 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010916 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010917
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010918 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10919 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010920
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010921 kfree(work);
10922}
10923
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010924static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010925 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010926{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10928 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010929 unsigned long flags;
10930
10931 /* Ignore early vblank irqs */
10932 if (intel_crtc == NULL)
10933 return;
10934
Daniel Vetterf3260382014-09-15 14:55:23 +020010935 /*
10936 * This is called both by irq handlers and the reset code (to complete
10937 * lost pageflips) so needs the full irqsave spinlocks.
10938 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010939 spin_lock_irqsave(&dev->event_lock, flags);
10940 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010941
10942 /* Ensure we don't miss a work->pending update ... */
10943 smp_rmb();
10944
10945 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010946 spin_unlock_irqrestore(&dev->event_lock, flags);
10947 return;
10948 }
10949
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010950 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010951
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010952 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010953}
10954
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010955void intel_finish_page_flip(struct drm_device *dev, int pipe)
10956{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010957 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010958 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10959
Mario Kleiner49b14a52010-12-09 07:00:07 +010010960 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010961}
10962
10963void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10964{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010965 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010966 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10967
Mario Kleiner49b14a52010-12-09 07:00:07 +010010968 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010969}
10970
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010971/* Is 'a' after or equal to 'b'? */
10972static bool g4x_flip_count_after_eq(u32 a, u32 b)
10973{
10974 return !((a - b) & 0x80000000);
10975}
10976
10977static bool page_flip_finished(struct intel_crtc *crtc)
10978{
10979 struct drm_device *dev = crtc->base.dev;
10980 struct drm_i915_private *dev_priv = dev->dev_private;
10981
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010982 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10983 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10984 return true;
10985
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010986 /*
10987 * The relevant registers doen't exist on pre-ctg.
10988 * As the flip done interrupt doesn't trigger for mmio
10989 * flips on gmch platforms, a flip count check isn't
10990 * really needed there. But since ctg has the registers,
10991 * include it in the check anyway.
10992 */
10993 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10994 return true;
10995
10996 /*
10997 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10998 * used the same base address. In that case the mmio flip might
10999 * have completed, but the CS hasn't even executed the flip yet.
11000 *
11001 * A flip count check isn't enough as the CS might have updated
11002 * the base address just after start of vblank, but before we
11003 * managed to process the interrupt. This means we'd complete the
11004 * CS flip too soon.
11005 *
11006 * Combining both checks should get us a good enough result. It may
11007 * still happen that the CS flip has been executed, but has not
11008 * yet actually completed. But in case the base address is the same
11009 * anyway, we don't really care.
11010 */
11011 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11012 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030011013 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011014 crtc->unpin_work->flip_count);
11015}
11016
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011017void intel_prepare_page_flip(struct drm_device *dev, int plane)
11018{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011019 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011020 struct intel_crtc *intel_crtc =
11021 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11022 unsigned long flags;
11023
Daniel Vetterf3260382014-09-15 14:55:23 +020011024
11025 /*
11026 * This is called both by irq handlers and the reset code (to complete
11027 * lost pageflips) so needs the full irqsave spinlocks.
11028 *
11029 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000011030 * generate a page-flip completion irq, i.e. every modeset
11031 * is also accompanied by a spurious intel_prepare_page_flip().
11032 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011033 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011034 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011035 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011036 spin_unlock_irqrestore(&dev->event_lock, flags);
11037}
11038
Chris Wilson60426392015-10-10 10:44:32 +010011039static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011040{
11041 /* Ensure that the work item is consistent when activating it ... */
11042 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011043 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011044 /* and that it is marked active as soon as the irq could fire. */
11045 smp_wmb();
11046}
11047
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011048static int intel_gen2_queue_flip(struct drm_device *dev,
11049 struct drm_crtc *crtc,
11050 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011051 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011052 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011053 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011054{
John Harrison6258fbe2015-05-29 17:43:48 +010011055 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011057 u32 flip_mask;
11058 int ret;
11059
John Harrison5fb9de12015-05-29 17:44:07 +010011060 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011061 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011062 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011063
11064 /* Can't queue multiple flips, so wait for the previous
11065 * one to finish before executing the next.
11066 */
11067 if (intel_crtc->plane)
11068 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11069 else
11070 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011071 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11072 intel_ring_emit(ring, MI_NOOP);
11073 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11074 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11075 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011076 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011077 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011078
Chris Wilson60426392015-10-10 10:44:32 +010011079 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011080 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011081}
11082
11083static int intel_gen3_queue_flip(struct drm_device *dev,
11084 struct drm_crtc *crtc,
11085 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011086 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011087 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011088 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011089{
John Harrison6258fbe2015-05-29 17:43:48 +010011090 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011092 u32 flip_mask;
11093 int ret;
11094
John Harrison5fb9de12015-05-29 17:44:07 +010011095 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011096 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011097 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011098
11099 if (intel_crtc->plane)
11100 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11101 else
11102 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011103 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11104 intel_ring_emit(ring, MI_NOOP);
11105 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11106 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11107 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011108 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011109 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011110
Chris Wilson60426392015-10-10 10:44:32 +010011111 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011112 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011113}
11114
11115static int intel_gen4_queue_flip(struct drm_device *dev,
11116 struct drm_crtc *crtc,
11117 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011118 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011119 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011120 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011121{
John Harrison6258fbe2015-05-29 17:43:48 +010011122 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011123 struct drm_i915_private *dev_priv = dev->dev_private;
11124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11125 uint32_t pf, pipesrc;
11126 int ret;
11127
John Harrison5fb9de12015-05-29 17:44:07 +010011128 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011129 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011130 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011131
11132 /* i965+ uses the linear or tiled offsets from the
11133 * Display Registers (which do not change across a page-flip)
11134 * so we need only reprogram the base address.
11135 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011136 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11137 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11138 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011139 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011140 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011141
11142 /* XXX Enabling the panel-fitter across page-flip is so far
11143 * untested on non-native modes, so ignore it for now.
11144 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11145 */
11146 pf = 0;
11147 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011148 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011149
Chris Wilson60426392015-10-10 10:44:32 +010011150 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011151 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011152}
11153
11154static int intel_gen6_queue_flip(struct drm_device *dev,
11155 struct drm_crtc *crtc,
11156 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011157 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011158 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011159 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011160{
John Harrison6258fbe2015-05-29 17:43:48 +010011161 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011162 struct drm_i915_private *dev_priv = dev->dev_private;
11163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11164 uint32_t pf, pipesrc;
11165 int ret;
11166
John Harrison5fb9de12015-05-29 17:44:07 +010011167 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011168 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011169 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011170
Daniel Vetter6d90c952012-04-26 23:28:05 +020011171 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11172 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11173 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011174 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011175
Chris Wilson99d9acd2012-04-17 20:37:00 +010011176 /* Contrary to the suggestions in the documentation,
11177 * "Enable Panel Fitter" does not seem to be required when page
11178 * flipping with a non-native mode, and worse causes a normal
11179 * modeset to fail.
11180 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11181 */
11182 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011183 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011184 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011185
Chris Wilson60426392015-10-10 10:44:32 +010011186 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011187 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011188}
11189
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011190static int intel_gen7_queue_flip(struct drm_device *dev,
11191 struct drm_crtc *crtc,
11192 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011193 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011194 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011195 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011196{
John Harrison6258fbe2015-05-29 17:43:48 +010011197 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011199 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011200 int len, ret;
11201
Robin Schroereba905b2014-05-18 02:24:50 +020011202 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011203 case PLANE_A:
11204 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11205 break;
11206 case PLANE_B:
11207 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11208 break;
11209 case PLANE_C:
11210 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11211 break;
11212 default:
11213 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011214 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011215 }
11216
Chris Wilsonffe74d72013-08-26 20:58:12 +010011217 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011218 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011219 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011220 /*
11221 * On Gen 8, SRM is now taking an extra dword to accommodate
11222 * 48bits addresses, and we need a NOOP for the batch size to
11223 * stay even.
11224 */
11225 if (IS_GEN8(dev))
11226 len += 2;
11227 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011228
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011229 /*
11230 * BSpec MI_DISPLAY_FLIP for IVB:
11231 * "The full packet must be contained within the same cache line."
11232 *
11233 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11234 * cacheline, if we ever start emitting more commands before
11235 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11236 * then do the cacheline alignment, and finally emit the
11237 * MI_DISPLAY_FLIP.
11238 */
John Harrisonbba09b12015-05-29 17:44:06 +010011239 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011240 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011241 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011242
John Harrison5fb9de12015-05-29 17:44:07 +010011243 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011244 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011245 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011246
Chris Wilsonffe74d72013-08-26 20:58:12 +010011247 /* Unmask the flip-done completion message. Note that the bspec says that
11248 * we should do this for both the BCS and RCS, and that we must not unmask
11249 * more than one flip event at any time (or ensure that one flip message
11250 * can be sent by waiting for flip-done prior to queueing new flips).
11251 * Experimentation says that BCS works despite DERRMR masking all
11252 * flip-done completion events and that unmasking all planes at once
11253 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11254 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11255 */
11256 if (ring->id == RCS) {
11257 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011258 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011259 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11260 DERRMR_PIPEB_PRI_FLIP_DONE |
11261 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011262 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011263 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011264 MI_SRM_LRM_GLOBAL_GTT);
11265 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011266 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011267 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011268 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011269 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011270 if (IS_GEN8(dev)) {
11271 intel_ring_emit(ring, 0);
11272 intel_ring_emit(ring, MI_NOOP);
11273 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011274 }
11275
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011276 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011277 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011278 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011279 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011280
Chris Wilson60426392015-10-10 10:44:32 +010011281 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011282 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011283}
11284
Sourab Gupta84c33a62014-06-02 16:47:17 +053011285static bool use_mmio_flip(struct intel_engine_cs *ring,
11286 struct drm_i915_gem_object *obj)
11287{
11288 /*
11289 * This is not being used for older platforms, because
11290 * non-availability of flip done interrupt forces us to use
11291 * CS flips. Older platforms derive flip done using some clever
11292 * tricks involving the flip_pending status bits and vblank irqs.
11293 * So using MMIO flips there would disrupt this mechanism.
11294 */
11295
Chris Wilson8e09bf82014-07-08 10:40:30 +010011296 if (ring == NULL)
11297 return true;
11298
Sourab Gupta84c33a62014-06-02 16:47:17 +053011299 if (INTEL_INFO(ring->dev)->gen < 5)
11300 return false;
11301
11302 if (i915.use_mmio_flip < 0)
11303 return false;
11304 else if (i915.use_mmio_flip > 0)
11305 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011306 else if (i915.enable_execlists)
11307 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011308 else if (obj->base.dma_buf &&
11309 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11310 false))
11311 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011312 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011313 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011314}
11315
Chris Wilson60426392015-10-10 10:44:32 +010011316static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011317 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011318 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011319{
11320 struct drm_device *dev = intel_crtc->base.dev;
11321 struct drm_i915_private *dev_priv = dev->dev_private;
11322 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011323 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011324 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011325
11326 ctl = I915_READ(PLANE_CTL(pipe, 0));
11327 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011328 switch (fb->modifier[0]) {
11329 case DRM_FORMAT_MOD_NONE:
11330 break;
11331 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011332 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011333 break;
11334 case I915_FORMAT_MOD_Y_TILED:
11335 ctl |= PLANE_CTL_TILED_Y;
11336 break;
11337 case I915_FORMAT_MOD_Yf_TILED:
11338 ctl |= PLANE_CTL_TILED_YF;
11339 break;
11340 default:
11341 MISSING_CASE(fb->modifier[0]);
11342 }
Damien Lespiauff944562014-11-20 14:58:16 +000011343
11344 /*
11345 * The stride is either expressed as a multiple of 64 bytes chunks for
11346 * linear buffers or in number of tiles for tiled buffers.
11347 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011348 if (intel_rotation_90_or_270(rotation)) {
11349 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011350 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011351 stride = DIV_ROUND_UP(fb->height, tile_height);
11352 } else {
11353 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011354 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11355 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011356 }
Damien Lespiauff944562014-11-20 14:58:16 +000011357
11358 /*
11359 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11360 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11361 */
11362 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11363 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11364
Chris Wilson60426392015-10-10 10:44:32 +010011365 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011366 POSTING_READ(PLANE_SURF(pipe, 0));
11367}
11368
Chris Wilson60426392015-10-10 10:44:32 +010011369static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11370 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011371{
11372 struct drm_device *dev = intel_crtc->base.dev;
11373 struct drm_i915_private *dev_priv = dev->dev_private;
11374 struct intel_framebuffer *intel_fb =
11375 to_intel_framebuffer(intel_crtc->base.primary->fb);
11376 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011377 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011378 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011379
Sourab Gupta84c33a62014-06-02 16:47:17 +053011380 dspcntr = I915_READ(reg);
11381
Damien Lespiauc5d97472014-10-25 00:11:11 +010011382 if (obj->tiling_mode != I915_TILING_NONE)
11383 dspcntr |= DISPPLANE_TILED;
11384 else
11385 dspcntr &= ~DISPPLANE_TILED;
11386
Sourab Gupta84c33a62014-06-02 16:47:17 +053011387 I915_WRITE(reg, dspcntr);
11388
Chris Wilson60426392015-10-10 10:44:32 +010011389 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011390 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011391}
11392
11393/*
11394 * XXX: This is the temporary way to update the plane registers until we get
11395 * around to using the usual plane update functions for MMIO flips
11396 */
Chris Wilson60426392015-10-10 10:44:32 +010011397static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011398{
Chris Wilson60426392015-10-10 10:44:32 +010011399 struct intel_crtc *crtc = mmio_flip->crtc;
11400 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011401
Chris Wilson60426392015-10-10 10:44:32 +010011402 spin_lock_irq(&crtc->base.dev->event_lock);
11403 work = crtc->unpin_work;
11404 spin_unlock_irq(&crtc->base.dev->event_lock);
11405 if (work == NULL)
11406 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011407
Chris Wilson60426392015-10-10 10:44:32 +010011408 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011409
Chris Wilson60426392015-10-10 10:44:32 +010011410 intel_pipe_update_start(crtc);
11411
11412 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011413 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011414 else
11415 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011416 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011417
Chris Wilson60426392015-10-10 10:44:32 +010011418 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011419}
11420
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011421static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011422{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011423 struct intel_mmio_flip *mmio_flip =
11424 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011425 struct intel_framebuffer *intel_fb =
11426 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11427 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011428
Chris Wilson60426392015-10-10 10:44:32 +010011429 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011430 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011431 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011432 false, NULL,
11433 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011434 i915_gem_request_unreference__unlocked(mmio_flip->req);
11435 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011436
Alex Goinsfd8e0582015-11-25 18:43:38 -080011437 /* For framebuffer backed by dmabuf, wait for fence */
11438 if (obj->base.dma_buf)
11439 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11440 false, false,
11441 MAX_SCHEDULE_TIMEOUT) < 0);
11442
Chris Wilson60426392015-10-10 10:44:32 +010011443 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011444 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011445}
11446
11447static int intel_queue_mmio_flip(struct drm_device *dev,
11448 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011449 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011450{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011451 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011452
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011453 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11454 if (mmio_flip == NULL)
11455 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011456
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011457 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011458 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011459 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011460 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011461
11462 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11463 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011464
Sourab Gupta84c33a62014-06-02 16:47:17 +053011465 return 0;
11466}
11467
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011468static int intel_default_queue_flip(struct drm_device *dev,
11469 struct drm_crtc *crtc,
11470 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011471 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011472 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011473 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011474{
11475 return -ENODEV;
11476}
11477
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011478static bool __intel_pageflip_stall_check(struct drm_device *dev,
11479 struct drm_crtc *crtc)
11480{
11481 struct drm_i915_private *dev_priv = dev->dev_private;
11482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11483 struct intel_unpin_work *work = intel_crtc->unpin_work;
11484 u32 addr;
11485
11486 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11487 return true;
11488
Chris Wilson908565c2015-08-12 13:08:22 +010011489 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11490 return false;
11491
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011492 if (!work->enable_stall_check)
11493 return false;
11494
11495 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011496 if (work->flip_queued_req &&
11497 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011498 return false;
11499
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011500 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011501 }
11502
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011503 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011504 return false;
11505
11506 /* Potential stall - if we see that the flip has happened,
11507 * assume a missed interrupt. */
11508 if (INTEL_INFO(dev)->gen >= 4)
11509 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11510 else
11511 addr = I915_READ(DSPADDR(intel_crtc->plane));
11512
11513 /* There is a potential issue here with a false positive after a flip
11514 * to the same address. We could address this by checking for a
11515 * non-incrementing frame counter.
11516 */
11517 return addr == work->gtt_offset;
11518}
11519
11520void intel_check_page_flip(struct drm_device *dev, int pipe)
11521{
11522 struct drm_i915_private *dev_priv = dev->dev_private;
11523 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011525 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011526
Dave Gordon6c51d462015-03-06 15:34:26 +000011527 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011528
11529 if (crtc == NULL)
11530 return;
11531
Daniel Vetterf3260382014-09-15 14:55:23 +020011532 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011533 work = intel_crtc->unpin_work;
11534 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011535 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011536 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011537 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011538 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011539 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011540 if (work != NULL &&
11541 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11542 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011543 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011544}
11545
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011546static int intel_crtc_page_flip(struct drm_crtc *crtc,
11547 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011548 struct drm_pending_vblank_event *event,
11549 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011550{
11551 struct drm_device *dev = crtc->dev;
11552 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011553 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011554 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011556 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011557 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011558 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011559 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011560 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011561 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011562 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011563
Matt Roper2ff8fde2014-07-08 07:50:07 -070011564 /*
11565 * drm_mode_page_flip_ioctl() should already catch this, but double
11566 * check to be safe. In the future we may enable pageflipping from
11567 * a disabled primary plane.
11568 */
11569 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11570 return -EBUSY;
11571
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011572 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011573 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011574 return -EINVAL;
11575
11576 /*
11577 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11578 * Note that pitch changes could also affect these register.
11579 */
11580 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011581 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11582 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011583 return -EINVAL;
11584
Chris Wilsonf900db42014-02-20 09:26:13 +000011585 if (i915_terminally_wedged(&dev_priv->gpu_error))
11586 goto out_hang;
11587
Daniel Vetterb14c5672013-09-19 12:18:32 +020011588 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011589 if (work == NULL)
11590 return -ENOMEM;
11591
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011592 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011593 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011594 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011595 INIT_WORK(&work->work, intel_unpin_work_fn);
11596
Daniel Vetter87b6b102014-05-15 15:33:46 +020011597 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011598 if (ret)
11599 goto free_work;
11600
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011601 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011602 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011603 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011604 /* Before declaring the flip queue wedged, check if
11605 * the hardware completed the operation behind our backs.
11606 */
11607 if (__intel_pageflip_stall_check(dev, crtc)) {
11608 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11609 page_flip_completed(intel_crtc);
11610 } else {
11611 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011612 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011613
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011614 drm_crtc_vblank_put(crtc);
11615 kfree(work);
11616 return -EBUSY;
11617 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011618 }
11619 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011620 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011621
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011622 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11623 flush_workqueue(dev_priv->wq);
11624
Jesse Barnes75dfca82010-02-10 15:09:44 -080011625 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011626 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011627 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011628
Matt Roperf4510a22014-04-01 15:22:40 -070011629 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011630 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011631
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011632 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011633
Chris Wilson89ed88b2015-02-16 14:31:49 +000011634 ret = i915_mutex_lock_interruptible(dev);
11635 if (ret)
11636 goto cleanup;
11637
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011638 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011639 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011640
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011641 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030011642 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011643
Wayne Boyer666a4532015-12-09 12:29:35 -080011644 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011645 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011646 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011647 /* vlv: DISPLAY_FLIP fails to change tiling */
11648 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011649 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011650 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011651 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011652 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011653 if (ring == NULL || ring->id != RCS)
11654 ring = &dev_priv->ring[BCS];
11655 } else {
11656 ring = &dev_priv->ring[RCS];
11657 }
11658
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011659 mmio_flip = use_mmio_flip(ring, obj);
11660
11661 /* When using CS flips, we want to emit semaphores between rings.
11662 * However, when using mmio flips we will create a task to do the
11663 * synchronisation, so all we want here is to pin the framebuffer
11664 * into the display plane and skip any waits.
11665 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011666 if (!mmio_flip) {
11667 ret = i915_gem_object_sync(obj, ring, &request);
11668 if (ret)
11669 goto cleanup_pending;
11670 }
11671
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011672 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011673 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011674 if (ret)
11675 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011676
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011677 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11678 obj, 0);
11679 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011680
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011681 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011682 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011683 if (ret)
11684 goto cleanup_unpin;
11685
John Harrisonf06cc1b2014-11-24 18:49:37 +000011686 i915_gem_request_assign(&work->flip_queued_req,
11687 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011688 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011689 if (!request) {
Dave Gordon26827082016-01-19 19:02:53 +000011690 request = i915_gem_request_alloc(ring, NULL);
11691 if (IS_ERR(request)) {
11692 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011693 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011694 }
John Harrison6258fbe2015-05-29 17:43:48 +010011695 }
11696
11697 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011698 page_flip_flags);
11699 if (ret)
11700 goto cleanup_unpin;
11701
John Harrison6258fbe2015-05-29 17:43:48 +010011702 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011703 }
11704
John Harrison91af1272015-06-18 13:14:56 +010011705 if (request)
John Harrison75289872015-05-29 17:43:49 +010011706 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011707
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011708 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011709 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011710
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011711 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011712 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011713 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011714
Paulo Zanoni1eb52232016-01-19 11:35:44 -020011715 intel_fbc_pre_update(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011716 intel_frontbuffer_flip_prepare(dev,
11717 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011718
Jesse Barnese5510fa2010-07-01 16:48:37 -070011719 trace_i915_flip_request(intel_crtc->plane, obj);
11720
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011721 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011722
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011723cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011724 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011725cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011726 if (!IS_ERR_OR_NULL(request))
John Harrison91af1272015-06-18 13:14:56 +010011727 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011728 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011729 mutex_unlock(&dev->struct_mutex);
11730cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011731 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011732 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011733
Chris Wilson89ed88b2015-02-16 14:31:49 +000011734 drm_gem_object_unreference_unlocked(&obj->base);
11735 drm_framebuffer_unreference(work->old_fb);
11736
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011737 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011738 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011739 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011740
Daniel Vetter87b6b102014-05-15 15:33:46 +020011741 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011742free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011743 kfree(work);
11744
Chris Wilsonf900db42014-02-20 09:26:13 +000011745 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011746 struct drm_atomic_state *state;
11747 struct drm_plane_state *plane_state;
11748
Chris Wilsonf900db42014-02-20 09:26:13 +000011749out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011750 state = drm_atomic_state_alloc(dev);
11751 if (!state)
11752 return -ENOMEM;
11753 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11754
11755retry:
11756 plane_state = drm_atomic_get_plane_state(state, primary);
11757 ret = PTR_ERR_OR_ZERO(plane_state);
11758 if (!ret) {
11759 drm_atomic_set_fb_for_plane(plane_state, fb);
11760
11761 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11762 if (!ret)
11763 ret = drm_atomic_commit(state);
11764 }
11765
11766 if (ret == -EDEADLK) {
11767 drm_modeset_backoff(state->acquire_ctx);
11768 drm_atomic_state_clear(state);
11769 goto retry;
11770 }
11771
11772 if (ret)
11773 drm_atomic_state_free(state);
11774
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011775 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011776 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011777 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011778 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011779 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011780 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011781 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011782}
11783
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011784
11785/**
11786 * intel_wm_need_update - Check whether watermarks need updating
11787 * @plane: drm plane
11788 * @state: new plane state
11789 *
11790 * Check current plane state versus the new one to determine whether
11791 * watermarks need to be recalculated.
11792 *
11793 * Returns true or false.
11794 */
11795static bool intel_wm_need_update(struct drm_plane *plane,
11796 struct drm_plane_state *state)
11797{
Matt Roperd21fbe82015-09-24 15:53:12 -070011798 struct intel_plane_state *new = to_intel_plane_state(state);
11799 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11800
11801 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011802 if (new->visible != cur->visible)
11803 return true;
11804
11805 if (!cur->base.fb || !new->base.fb)
11806 return false;
11807
11808 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11809 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011810 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11811 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11812 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11813 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011814 return true;
11815
11816 return false;
11817}
11818
Matt Roperd21fbe82015-09-24 15:53:12 -070011819static bool needs_scaling(struct intel_plane_state *state)
11820{
11821 int src_w = drm_rect_width(&state->src) >> 16;
11822 int src_h = drm_rect_height(&state->src) >> 16;
11823 int dst_w = drm_rect_width(&state->dst);
11824 int dst_h = drm_rect_height(&state->dst);
11825
11826 return (src_w != dst_w || src_h != dst_h);
11827}
11828
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011829int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11830 struct drm_plane_state *plane_state)
11831{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011832 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011833 struct drm_crtc *crtc = crtc_state->crtc;
11834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11835 struct drm_plane *plane = plane_state->plane;
11836 struct drm_device *dev = crtc->dev;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011837 struct intel_plane_state *old_plane_state =
11838 to_intel_plane_state(plane->state);
11839 int idx = intel_crtc->base.base.id, ret;
11840 int i = drm_plane_index(plane);
11841 bool mode_changed = needs_modeset(crtc_state);
11842 bool was_crtc_enabled = crtc->state->active;
11843 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011844 bool turn_off, turn_on, visible, was_visible;
11845 struct drm_framebuffer *fb = plane_state->fb;
11846
11847 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11848 plane->type != DRM_PLANE_TYPE_CURSOR) {
11849 ret = skl_update_scaler_plane(
11850 to_intel_crtc_state(crtc_state),
11851 to_intel_plane_state(plane_state));
11852 if (ret)
11853 return ret;
11854 }
11855
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011856 was_visible = old_plane_state->visible;
11857 visible = to_intel_plane_state(plane_state)->visible;
11858
11859 if (!was_crtc_enabled && WARN_ON(was_visible))
11860 was_visible = false;
11861
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011862 /*
11863 * Visibility is calculated as if the crtc was on, but
11864 * after scaler setup everything depends on it being off
11865 * when the crtc isn't active.
11866 */
11867 if (!is_crtc_enabled)
11868 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011869
11870 if (!was_visible && !visible)
11871 return 0;
11872
11873 turn_off = was_visible && (!visible || mode_changed);
11874 turn_on = visible && (!was_visible || mode_changed);
11875
11876 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11877 plane->base.id, fb ? fb->base.id : -1);
11878
11879 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11880 plane->base.id, was_visible, visible,
11881 turn_off, turn_on, mode_changed);
11882
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011883 if (turn_on || turn_off) {
11884 pipe_config->wm_changed = true;
11885
Ville Syrjälä852eb002015-06-24 22:00:07 +030011886 /* must disable cxsr around plane enable/disable */
11887 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11888 if (is_crtc_enabled)
11889 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011890 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011891 }
11892 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011893 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011894 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011895
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011896 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011897 intel_crtc->atomic.fb_bits |=
11898 to_intel_plane(plane)->frontbuffer_bit;
11899
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011900 switch (plane->type) {
11901 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011902 intel_crtc->atomic.pre_disable_primary = turn_off;
11903 intel_crtc->atomic.post_enable_primary = turn_on;
Paulo Zanonifcf38d12016-01-21 18:07:17 -020011904 intel_crtc->atomic.update_fbc = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011905
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011906 if (turn_off) {
11907 /*
11908 * FIXME: Actually if we will still have any other
11909 * plane enabled on the pipe we could let IPS enabled
11910 * still, but for now lets consider that when we make
11911 * primary invisible by setting DSPCNTR to 0 on
11912 * update_primary_plane function IPS needs to be
11913 * disable.
11914 */
11915 intel_crtc->atomic.disable_ips = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011916 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011917
11918 /*
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011919 * BDW signals flip done immediately if the plane
11920 * is disabled, even if the plane enable is already
11921 * armed to occur at the next vblank :(
11922 */
11923 if (turn_on && IS_BROADWELL(dev))
11924 intel_crtc->atomic.wait_vblank = true;
11925
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011926 break;
11927 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011928 break;
11929 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011930 /*
11931 * WaCxSRDisabledForSpriteScaling:ivb
11932 *
11933 * cstate->update_wm was already set above, so this flag will
11934 * take effect when we commit and program watermarks.
11935 */
11936 if (IS_IVYBRIDGE(dev) &&
11937 needs_scaling(to_intel_plane_state(plane_state)) &&
11938 !needs_scaling(old_plane_state)) {
11939 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11940 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011941 intel_crtc->atomic.wait_vblank = true;
11942 intel_crtc->atomic.update_sprite_watermarks |=
11943 1 << i;
11944 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011945
11946 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011947 }
11948 return 0;
11949}
11950
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011951static bool encoders_cloneable(const struct intel_encoder *a,
11952 const struct intel_encoder *b)
11953{
11954 /* masks could be asymmetric, so check both ways */
11955 return a == b || (a->cloneable & (1 << b->type) &&
11956 b->cloneable & (1 << a->type));
11957}
11958
11959static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11960 struct intel_crtc *crtc,
11961 struct intel_encoder *encoder)
11962{
11963 struct intel_encoder *source_encoder;
11964 struct drm_connector *connector;
11965 struct drm_connector_state *connector_state;
11966 int i;
11967
11968 for_each_connector_in_state(state, connector, connector_state, i) {
11969 if (connector_state->crtc != &crtc->base)
11970 continue;
11971
11972 source_encoder =
11973 to_intel_encoder(connector_state->best_encoder);
11974 if (!encoders_cloneable(encoder, source_encoder))
11975 return false;
11976 }
11977
11978 return true;
11979}
11980
11981static bool check_encoder_cloning(struct drm_atomic_state *state,
11982 struct intel_crtc *crtc)
11983{
11984 struct intel_encoder *encoder;
11985 struct drm_connector *connector;
11986 struct drm_connector_state *connector_state;
11987 int i;
11988
11989 for_each_connector_in_state(state, connector, connector_state, i) {
11990 if (connector_state->crtc != &crtc->base)
11991 continue;
11992
11993 encoder = to_intel_encoder(connector_state->best_encoder);
11994 if (!check_single_encoder_cloning(state, crtc, encoder))
11995 return false;
11996 }
11997
11998 return true;
11999}
12000
12001static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12002 struct drm_crtc_state *crtc_state)
12003{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012004 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012005 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012007 struct intel_crtc_state *pipe_config =
12008 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012009 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012010 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012011 bool mode_changed = needs_modeset(crtc_state);
12012
12013 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12014 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12015 return -EINVAL;
12016 }
12017
Ville Syrjälä852eb002015-06-24 22:00:07 +030012018 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012019 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012020
Maarten Lankhorstad421372015-06-15 12:33:42 +020012021 if (mode_changed && crtc_state->enable &&
12022 dev_priv->display.crtc_compute_clock &&
12023 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12024 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12025 pipe_config);
12026 if (ret)
12027 return ret;
12028 }
12029
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012030 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012031 if (dev_priv->display.compute_pipe_wm) {
12032 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
Matt Roperbf220452016-01-19 11:43:04 -080012033 if (ret)
Matt Roper86c8bbb2015-09-24 15:53:16 -070012034 return ret;
12035 }
12036
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012037 if (INTEL_INFO(dev)->gen >= 9) {
12038 if (mode_changed)
12039 ret = skl_update_scaler_crtc(pipe_config);
12040
12041 if (!ret)
12042 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12043 pipe_config);
12044 }
12045
12046 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012047}
12048
Jani Nikula65b38e02015-04-13 11:26:56 +030012049static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012050 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12051 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012052 .atomic_begin = intel_begin_crtc_commit,
12053 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012054 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012055};
12056
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012057static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12058{
12059 struct intel_connector *connector;
12060
12061 for_each_intel_connector(dev, connector) {
12062 if (connector->base.encoder) {
12063 connector->base.state->best_encoder =
12064 connector->base.encoder;
12065 connector->base.state->crtc =
12066 connector->base.encoder->crtc;
12067 } else {
12068 connector->base.state->best_encoder = NULL;
12069 connector->base.state->crtc = NULL;
12070 }
12071 }
12072}
12073
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012074static void
Robin Schroereba905b2014-05-18 02:24:50 +020012075connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012076 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012077{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012078 int bpp = pipe_config->pipe_bpp;
12079
12080 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12081 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012082 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012083
12084 /* Don't use an invalid EDID bpc value */
12085 if (connector->base.display_info.bpc &&
12086 connector->base.display_info.bpc * 3 < bpp) {
12087 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12088 bpp, connector->base.display_info.bpc*3);
12089 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12090 }
12091
Jani Nikula013dd9e2016-01-13 16:35:20 +020012092 /* Clamp bpp to default limit on screens without EDID 1.4 */
12093 if (connector->base.display_info.bpc == 0) {
12094 int type = connector->base.connector_type;
12095 int clamp_bpp = 24;
12096
12097 /* Fall back to 18 bpp when DP sink capability is unknown. */
12098 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12099 type == DRM_MODE_CONNECTOR_eDP)
12100 clamp_bpp = 18;
12101
12102 if (bpp > clamp_bpp) {
12103 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12104 bpp, clamp_bpp);
12105 pipe_config->pipe_bpp = clamp_bpp;
12106 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012107 }
12108}
12109
12110static int
12111compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012112 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012113{
12114 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012115 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012116 struct drm_connector *connector;
12117 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012118 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012119
Wayne Boyer666a4532015-12-09 12:29:35 -080012120 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012121 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012122 else if (INTEL_INFO(dev)->gen >= 5)
12123 bpp = 12*3;
12124 else
12125 bpp = 8*3;
12126
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012127
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012128 pipe_config->pipe_bpp = bpp;
12129
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012130 state = pipe_config->base.state;
12131
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012132 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012133 for_each_connector_in_state(state, connector, connector_state, i) {
12134 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012135 continue;
12136
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012137 connected_sink_compute_bpp(to_intel_connector(connector),
12138 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012139 }
12140
12141 return bpp;
12142}
12143
Daniel Vetter644db712013-09-19 14:53:58 +020012144static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12145{
12146 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12147 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012148 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012149 mode->crtc_hdisplay, mode->crtc_hsync_start,
12150 mode->crtc_hsync_end, mode->crtc_htotal,
12151 mode->crtc_vdisplay, mode->crtc_vsync_start,
12152 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12153}
12154
Daniel Vetterc0b03412013-05-28 12:05:54 +020012155static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012156 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012157 const char *context)
12158{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012159 struct drm_device *dev = crtc->base.dev;
12160 struct drm_plane *plane;
12161 struct intel_plane *intel_plane;
12162 struct intel_plane_state *state;
12163 struct drm_framebuffer *fb;
12164
12165 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12166 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012167
12168 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12169 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12170 pipe_config->pipe_bpp, pipe_config->dither);
12171 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12172 pipe_config->has_pch_encoder,
12173 pipe_config->fdi_lanes,
12174 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12175 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12176 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012177 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012178 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012179 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012180 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12181 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12182 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012183
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012184 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012185 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012186 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012187 pipe_config->dp_m2_n2.gmch_m,
12188 pipe_config->dp_m2_n2.gmch_n,
12189 pipe_config->dp_m2_n2.link_m,
12190 pipe_config->dp_m2_n2.link_n,
12191 pipe_config->dp_m2_n2.tu);
12192
Daniel Vetter55072d12014-11-20 16:10:28 +010012193 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12194 pipe_config->has_audio,
12195 pipe_config->has_infoframe);
12196
Daniel Vetterc0b03412013-05-28 12:05:54 +020012197 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012198 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012199 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012200 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12201 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012202 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012203 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12204 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012205 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12206 crtc->num_scalers,
12207 pipe_config->scaler_state.scaler_users,
12208 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012209 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12210 pipe_config->gmch_pfit.control,
12211 pipe_config->gmch_pfit.pgm_ratios,
12212 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012213 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012214 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012215 pipe_config->pch_pfit.size,
12216 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012217 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012218 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012219
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012220 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012221 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012222 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012223 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012224 pipe_config->ddi_pll_sel,
12225 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012226 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012227 pipe_config->dpll_hw_state.pll0,
12228 pipe_config->dpll_hw_state.pll1,
12229 pipe_config->dpll_hw_state.pll2,
12230 pipe_config->dpll_hw_state.pll3,
12231 pipe_config->dpll_hw_state.pll6,
12232 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012233 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012234 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012235 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012236 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012237 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12238 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12239 pipe_config->ddi_pll_sel,
12240 pipe_config->dpll_hw_state.ctrl1,
12241 pipe_config->dpll_hw_state.cfgcr1,
12242 pipe_config->dpll_hw_state.cfgcr2);
12243 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012244 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012245 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012246 pipe_config->dpll_hw_state.wrpll,
12247 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012248 } else {
12249 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12250 "fp0: 0x%x, fp1: 0x%x\n",
12251 pipe_config->dpll_hw_state.dpll,
12252 pipe_config->dpll_hw_state.dpll_md,
12253 pipe_config->dpll_hw_state.fp0,
12254 pipe_config->dpll_hw_state.fp1);
12255 }
12256
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012257 DRM_DEBUG_KMS("planes on this crtc\n");
12258 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12259 intel_plane = to_intel_plane(plane);
12260 if (intel_plane->pipe != crtc->pipe)
12261 continue;
12262
12263 state = to_intel_plane_state(plane->state);
12264 fb = state->base.fb;
12265 if (!fb) {
12266 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12267 "disabled, scaler_id = %d\n",
12268 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12269 plane->base.id, intel_plane->pipe,
12270 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12271 drm_plane_index(plane), state->scaler_id);
12272 continue;
12273 }
12274
12275 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12276 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12277 plane->base.id, intel_plane->pipe,
12278 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12279 drm_plane_index(plane));
12280 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12281 fb->base.id, fb->width, fb->height, fb->pixel_format);
12282 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12283 state->scaler_id,
12284 state->src.x1 >> 16, state->src.y1 >> 16,
12285 drm_rect_width(&state->src) >> 16,
12286 drm_rect_height(&state->src) >> 16,
12287 state->dst.x1, state->dst.y1,
12288 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12289 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012290}
12291
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012292static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012293{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012294 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012295 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012296 unsigned int used_ports = 0;
12297
12298 /*
12299 * Walk the connector list instead of the encoder
12300 * list to detect the problem on ddi platforms
12301 * where there's just one encoder per digital port.
12302 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012303 drm_for_each_connector(connector, dev) {
12304 struct drm_connector_state *connector_state;
12305 struct intel_encoder *encoder;
12306
12307 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12308 if (!connector_state)
12309 connector_state = connector->state;
12310
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012311 if (!connector_state->best_encoder)
12312 continue;
12313
12314 encoder = to_intel_encoder(connector_state->best_encoder);
12315
12316 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012317
12318 switch (encoder->type) {
12319 unsigned int port_mask;
12320 case INTEL_OUTPUT_UNKNOWN:
12321 if (WARN_ON(!HAS_DDI(dev)))
12322 break;
12323 case INTEL_OUTPUT_DISPLAYPORT:
12324 case INTEL_OUTPUT_HDMI:
12325 case INTEL_OUTPUT_EDP:
12326 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12327
12328 /* the same port mustn't appear more than once */
12329 if (used_ports & port_mask)
12330 return false;
12331
12332 used_ports |= port_mask;
12333 default:
12334 break;
12335 }
12336 }
12337
12338 return true;
12339}
12340
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012341static void
12342clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12343{
12344 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012345 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012346 struct intel_dpll_hw_state dpll_hw_state;
12347 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012348 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012349 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012350
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012351 /* FIXME: before the switch to atomic started, a new pipe_config was
12352 * kzalloc'd. Code that depends on any field being zero should be
12353 * fixed, so that the crtc_state can be safely duplicated. For now,
12354 * only fields that are know to not cause problems are preserved. */
12355
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012356 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012357 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012358 shared_dpll = crtc_state->shared_dpll;
12359 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012360 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012361 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012362
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012363 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012364
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012365 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012366 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012367 crtc_state->shared_dpll = shared_dpll;
12368 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012369 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012370 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012371}
12372
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012373static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012374intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012375 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012376{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012377 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012378 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012379 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012380 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012381 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012382 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012383 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012384
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012385 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012386
Daniel Vettere143a212013-07-04 12:01:15 +020012387 pipe_config->cpu_transcoder =
12388 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012389
Imre Deak2960bc92013-07-30 13:36:32 +030012390 /*
12391 * Sanitize sync polarity flags based on requested ones. If neither
12392 * positive or negative polarity is requested, treat this as meaning
12393 * negative polarity.
12394 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012395 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012396 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012397 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012398
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012399 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012400 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012401 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012402
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012403 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12404 pipe_config);
12405 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012406 goto fail;
12407
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012408 /*
12409 * Determine the real pipe dimensions. Note that stereo modes can
12410 * increase the actual pipe size due to the frame doubling and
12411 * insertion of additional space for blanks between the frame. This
12412 * is stored in the crtc timings. We use the requested mode to do this
12413 * computation to clearly distinguish it from the adjusted mode, which
12414 * can be changed by the connectors in the below retry loop.
12415 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012416 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012417 &pipe_config->pipe_src_w,
12418 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012419
Daniel Vettere29c22c2013-02-21 00:00:16 +010012420encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012421 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012422 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012423 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012424
Daniel Vetter135c81b2013-07-21 21:37:09 +020012425 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012426 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12427 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012428
Daniel Vetter7758a112012-07-08 19:40:39 +020012429 /* Pass our mode to the connectors and the CRTC to give them a chance to
12430 * adjust it according to limitations or connector properties, and also
12431 * a chance to reject the mode entirely.
12432 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012433 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012434 if (connector_state->crtc != crtc)
12435 continue;
12436
12437 encoder = to_intel_encoder(connector_state->best_encoder);
12438
Daniel Vetterefea6e82013-07-21 21:36:59 +020012439 if (!(encoder->compute_config(encoder, pipe_config))) {
12440 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012441 goto fail;
12442 }
12443 }
12444
Daniel Vetterff9a6752013-06-01 17:16:21 +020012445 /* Set default port clock if not overwritten by the encoder. Needs to be
12446 * done afterwards in case the encoder adjusts the mode. */
12447 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012448 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012449 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012450
Daniel Vettera43f6e02013-06-07 23:10:32 +020012451 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012452 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012453 DRM_DEBUG_KMS("CRTC fixup failed\n");
12454 goto fail;
12455 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012456
12457 if (ret == RETRY) {
12458 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12459 ret = -EINVAL;
12460 goto fail;
12461 }
12462
12463 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12464 retry = false;
12465 goto encoder_retry;
12466 }
12467
Daniel Vettere8fa4272015-08-12 11:43:34 +020012468 /* Dithering seems to not pass-through bits correctly when it should, so
12469 * only enable it on 6bpc panels. */
12470 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012471 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012472 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012473
Daniel Vetter7758a112012-07-08 19:40:39 +020012474fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012475 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012476}
12477
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012478static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012479intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012480{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012481 struct drm_crtc *crtc;
12482 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012483 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012484
Ville Syrjälä76688512014-01-10 11:28:06 +020012485 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012486 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012487 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012488
12489 /* Update hwmode for vblank functions */
12490 if (crtc->state->active)
12491 crtc->hwmode = crtc->state->adjusted_mode;
12492 else
12493 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012494
12495 /*
12496 * Update legacy state to satisfy fbc code. This can
12497 * be removed when fbc uses the atomic state.
12498 */
12499 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12500 struct drm_plane_state *plane_state = crtc->primary->state;
12501
12502 crtc->primary->fb = plane_state->fb;
12503 crtc->x = plane_state->src_x >> 16;
12504 crtc->y = plane_state->src_y >> 16;
12505 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012506 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012507}
12508
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012509static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012510{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012511 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012512
12513 if (clock1 == clock2)
12514 return true;
12515
12516 if (!clock1 || !clock2)
12517 return false;
12518
12519 diff = abs(clock1 - clock2);
12520
12521 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12522 return true;
12523
12524 return false;
12525}
12526
Daniel Vetter25c5b262012-07-08 22:08:04 +020012527#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12528 list_for_each_entry((intel_crtc), \
12529 &(dev)->mode_config.crtc_list, \
12530 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012531 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012532
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012533static bool
12534intel_compare_m_n(unsigned int m, unsigned int n,
12535 unsigned int m2, unsigned int n2,
12536 bool exact)
12537{
12538 if (m == m2 && n == n2)
12539 return true;
12540
12541 if (exact || !m || !n || !m2 || !n2)
12542 return false;
12543
12544 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12545
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012546 if (n > n2) {
12547 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012548 m2 <<= 1;
12549 n2 <<= 1;
12550 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012551 } else if (n < n2) {
12552 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012553 m <<= 1;
12554 n <<= 1;
12555 }
12556 }
12557
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012558 if (n != n2)
12559 return false;
12560
12561 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012562}
12563
12564static bool
12565intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12566 struct intel_link_m_n *m2_n2,
12567 bool adjust)
12568{
12569 if (m_n->tu == m2_n2->tu &&
12570 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12571 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12572 intel_compare_m_n(m_n->link_m, m_n->link_n,
12573 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12574 if (adjust)
12575 *m2_n2 = *m_n;
12576
12577 return true;
12578 }
12579
12580 return false;
12581}
12582
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012583static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012584intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012585 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012586 struct intel_crtc_state *pipe_config,
12587 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012588{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012589 bool ret = true;
12590
12591#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12592 do { \
12593 if (!adjust) \
12594 DRM_ERROR(fmt, ##__VA_ARGS__); \
12595 else \
12596 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12597 } while (0)
12598
Daniel Vetter66e985c2013-06-05 13:34:20 +020012599#define PIPE_CONF_CHECK_X(name) \
12600 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012601 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012602 "(expected 0x%08x, found 0x%08x)\n", \
12603 current_config->name, \
12604 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012605 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012606 }
12607
Daniel Vetter08a24032013-04-19 11:25:34 +020012608#define PIPE_CONF_CHECK_I(name) \
12609 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012610 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012611 "(expected %i, found %i)\n", \
12612 current_config->name, \
12613 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012614 ret = false; \
12615 }
12616
12617#define PIPE_CONF_CHECK_M_N(name) \
12618 if (!intel_compare_link_m_n(&current_config->name, \
12619 &pipe_config->name,\
12620 adjust)) { \
12621 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12622 "(expected tu %i gmch %i/%i link %i/%i, " \
12623 "found tu %i, gmch %i/%i link %i/%i)\n", \
12624 current_config->name.tu, \
12625 current_config->name.gmch_m, \
12626 current_config->name.gmch_n, \
12627 current_config->name.link_m, \
12628 current_config->name.link_n, \
12629 pipe_config->name.tu, \
12630 pipe_config->name.gmch_m, \
12631 pipe_config->name.gmch_n, \
12632 pipe_config->name.link_m, \
12633 pipe_config->name.link_n); \
12634 ret = false; \
12635 }
12636
12637#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12638 if (!intel_compare_link_m_n(&current_config->name, \
12639 &pipe_config->name, adjust) && \
12640 !intel_compare_link_m_n(&current_config->alt_name, \
12641 &pipe_config->name, adjust)) { \
12642 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12643 "(expected tu %i gmch %i/%i link %i/%i, " \
12644 "or tu %i gmch %i/%i link %i/%i, " \
12645 "found tu %i, gmch %i/%i link %i/%i)\n", \
12646 current_config->name.tu, \
12647 current_config->name.gmch_m, \
12648 current_config->name.gmch_n, \
12649 current_config->name.link_m, \
12650 current_config->name.link_n, \
12651 current_config->alt_name.tu, \
12652 current_config->alt_name.gmch_m, \
12653 current_config->alt_name.gmch_n, \
12654 current_config->alt_name.link_m, \
12655 current_config->alt_name.link_n, \
12656 pipe_config->name.tu, \
12657 pipe_config->name.gmch_m, \
12658 pipe_config->name.gmch_n, \
12659 pipe_config->name.link_m, \
12660 pipe_config->name.link_n); \
12661 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012662 }
12663
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012664/* This is required for BDW+ where there is only one set of registers for
12665 * switching between high and low RR.
12666 * This macro can be used whenever a comparison has to be made between one
12667 * hw state and multiple sw state variables.
12668 */
12669#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12670 if ((current_config->name != pipe_config->name) && \
12671 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012672 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012673 "(expected %i or %i, found %i)\n", \
12674 current_config->name, \
12675 current_config->alt_name, \
12676 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012677 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012678 }
12679
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012680#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12681 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012682 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012683 "(expected %i, found %i)\n", \
12684 current_config->name & (mask), \
12685 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012686 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012687 }
12688
Ville Syrjälä5e550652013-09-06 23:29:07 +030012689#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12690 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012691 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012692 "(expected %i, found %i)\n", \
12693 current_config->name, \
12694 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012695 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012696 }
12697
Daniel Vetterbb760062013-06-06 14:55:52 +020012698#define PIPE_CONF_QUIRK(quirk) \
12699 ((current_config->quirks | pipe_config->quirks) & (quirk))
12700
Daniel Vettereccb1402013-05-22 00:50:22 +020012701 PIPE_CONF_CHECK_I(cpu_transcoder);
12702
Daniel Vetter08a24032013-04-19 11:25:34 +020012703 PIPE_CONF_CHECK_I(has_pch_encoder);
12704 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012705 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012706
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012707 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012708 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012709
12710 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012711 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012712
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012713 if (current_config->has_drrs)
12714 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12715 } else
12716 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012717
Jani Nikulaa65347b2015-11-27 12:21:46 +020012718 PIPE_CONF_CHECK_I(has_dsi_encoder);
12719
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012720 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12721 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12722 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12723 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12724 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12725 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012726
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012727 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12728 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12729 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12730 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12731 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12732 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012733
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012734 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012735 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012736 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012737 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012738 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012739 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012740
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012741 PIPE_CONF_CHECK_I(has_audio);
12742
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012743 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012744 DRM_MODE_FLAG_INTERLACE);
12745
Daniel Vetterbb760062013-06-06 14:55:52 +020012746 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012747 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012748 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012749 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012750 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012751 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012752 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012753 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012754 DRM_MODE_FLAG_NVSYNC);
12755 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012756
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012757 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012758 /* pfit ratios are autocomputed by the hw on gen4+ */
12759 if (INTEL_INFO(dev)->gen < 4)
12760 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012761 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012762
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012763 if (!adjust) {
12764 PIPE_CONF_CHECK_I(pipe_src_w);
12765 PIPE_CONF_CHECK_I(pipe_src_h);
12766
12767 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12768 if (current_config->pch_pfit.enabled) {
12769 PIPE_CONF_CHECK_X(pch_pfit.pos);
12770 PIPE_CONF_CHECK_X(pch_pfit.size);
12771 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012772
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012773 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12774 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012775
Jesse Barnese59150d2014-01-07 13:30:45 -080012776 /* BDW+ don't expose a synchronous way to read the state */
12777 if (IS_HASWELL(dev))
12778 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012779
Ville Syrjälä282740f2013-09-04 18:30:03 +030012780 PIPE_CONF_CHECK_I(double_wide);
12781
Daniel Vetter26804af2014-06-25 22:01:55 +030012782 PIPE_CONF_CHECK_X(ddi_pll_sel);
12783
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012784 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012785 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012786 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012787 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12788 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012789 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012790 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012791 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12792 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12793 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012794
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012795 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12796 PIPE_CONF_CHECK_I(pipe_bpp);
12797
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012798 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012799 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012800
Daniel Vetter66e985c2013-06-05 13:34:20 +020012801#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012802#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012803#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012804#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012805#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012806#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012807#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012808
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012809 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012810}
12811
Damien Lespiau08db6652014-11-04 17:06:52 +000012812static void check_wm_state(struct drm_device *dev)
12813{
12814 struct drm_i915_private *dev_priv = dev->dev_private;
12815 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12816 struct intel_crtc *intel_crtc;
12817 int plane;
12818
12819 if (INTEL_INFO(dev)->gen < 9)
12820 return;
12821
12822 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12823 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12824
12825 for_each_intel_crtc(dev, intel_crtc) {
12826 struct skl_ddb_entry *hw_entry, *sw_entry;
12827 const enum pipe pipe = intel_crtc->pipe;
12828
12829 if (!intel_crtc->active)
12830 continue;
12831
12832 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012833 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012834 hw_entry = &hw_ddb.plane[pipe][plane];
12835 sw_entry = &sw_ddb->plane[pipe][plane];
12836
12837 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12838 continue;
12839
12840 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12841 "(expected (%u,%u), found (%u,%u))\n",
12842 pipe_name(pipe), plane + 1,
12843 sw_entry->start, sw_entry->end,
12844 hw_entry->start, hw_entry->end);
12845 }
12846
12847 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012848 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12849 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012850
12851 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12852 continue;
12853
12854 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12855 "(expected (%u,%u), found (%u,%u))\n",
12856 pipe_name(pipe),
12857 sw_entry->start, sw_entry->end,
12858 hw_entry->start, hw_entry->end);
12859 }
12860}
12861
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012862static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012863check_connector_state(struct drm_device *dev,
12864 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012865{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012866 struct drm_connector_state *old_conn_state;
12867 struct drm_connector *connector;
12868 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012869
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012870 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12871 struct drm_encoder *encoder = connector->encoder;
12872 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012873
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012874 /* This also checks the encoder/connector hw state with the
12875 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012876 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012877
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012878 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012879 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012880 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012881}
12882
12883static void
12884check_encoder_state(struct drm_device *dev)
12885{
12886 struct intel_encoder *encoder;
12887 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012888
Damien Lespiaub2784e12014-08-05 11:29:37 +010012889 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012890 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012891 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012892
12893 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12894 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012895 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012896
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012897 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012898 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012899 continue;
12900 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012901
12902 I915_STATE_WARN(connector->base.state->crtc !=
12903 encoder->base.crtc,
12904 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012905 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012906
Rob Clarke2c719b2014-12-15 13:56:32 -050012907 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012908 "encoder's enabled state mismatch "
12909 "(expected %i, found %i)\n",
12910 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012911
12912 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012913 bool active;
12914
12915 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012916 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012917 "encoder detached but still enabled on pipe %c.\n",
12918 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012919 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012920 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012921}
12922
12923static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012924check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012925{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012926 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012927 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012928 struct drm_crtc_state *old_crtc_state;
12929 struct drm_crtc *crtc;
12930 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012931
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012932 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12934 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012935 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012936
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012937 if (!needs_modeset(crtc->state) &&
12938 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012939 continue;
12940
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012941 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12942 pipe_config = to_intel_crtc_state(old_crtc_state);
12943 memset(pipe_config, 0, sizeof(*pipe_config));
12944 pipe_config->base.crtc = crtc;
12945 pipe_config->base.state = old_state;
12946
12947 DRM_DEBUG_KMS("[CRTC:%d]\n",
12948 crtc->base.id);
12949
12950 active = dev_priv->display.get_pipe_config(intel_crtc,
12951 pipe_config);
12952
12953 /* hw state is inconsistent with the pipe quirk */
12954 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12955 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12956 active = crtc->state->active;
12957
12958 I915_STATE_WARN(crtc->state->active != active,
12959 "crtc active state doesn't match with hw state "
12960 "(expected %i, found %i)\n", crtc->state->active, active);
12961
12962 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12963 "transitional active state does not match atomic hw state "
12964 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12965
12966 for_each_encoder_on_crtc(dev, crtc, encoder) {
12967 enum pipe pipe;
12968
12969 active = encoder->get_hw_state(encoder, &pipe);
12970 I915_STATE_WARN(active != crtc->state->active,
12971 "[ENCODER:%i] active %i with crtc active %i\n",
12972 encoder->base.base.id, active, crtc->state->active);
12973
12974 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12975 "Encoder connected to wrong pipe %c\n",
12976 pipe_name(pipe));
12977
12978 if (active)
12979 encoder->get_config(encoder, pipe_config);
12980 }
12981
12982 if (!crtc->state->active)
12983 continue;
12984
12985 sw_config = to_intel_crtc_state(crtc->state);
12986 if (!intel_pipe_config_compare(dev, sw_config,
12987 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012988 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012989 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012990 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012991 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012992 "[sw state]");
12993 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012994 }
12995}
12996
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012997static void
12998check_shared_dpll_state(struct drm_device *dev)
12999{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013000 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013001 struct intel_crtc *crtc;
13002 struct intel_dpll_hw_state dpll_hw_state;
13003 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013004
13005 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13006 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13007 int enabled_crtcs = 0, active_crtcs = 0;
13008 bool active;
13009
13010 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13011
13012 DRM_DEBUG_KMS("%s\n", pll->name);
13013
13014 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13015
Rob Clarke2c719b2014-12-15 13:56:32 -050013016 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020013017 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013018 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050013019 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020013020 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013021 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020013022 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013023 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020013024 "pll on state mismatch (expected %i, found %i)\n",
13025 pll->on, active);
13026
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013027 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080013028 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020013029 enabled_crtcs++;
13030 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13031 active_crtcs++;
13032 }
Rob Clarke2c719b2014-12-15 13:56:32 -050013033 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013034 "pll active crtcs mismatch (expected %i, found %i)\n",
13035 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050013036 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013037 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013038 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013039
Rob Clarke2c719b2014-12-15 13:56:32 -050013040 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013041 sizeof(dpll_hw_state)),
13042 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013043 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013044}
13045
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013046static void
13047intel_modeset_check_state(struct drm_device *dev,
13048 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013049{
Damien Lespiau08db6652014-11-04 17:06:52 +000013050 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013051 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013052 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013053 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013054 check_shared_dpll_state(dev);
13055}
13056
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013057void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013058 int dotclock)
13059{
13060 /*
13061 * FDI already provided one idea for the dotclock.
13062 * Yell if the encoder disagrees.
13063 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013064 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013065 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013066 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013067}
13068
Ville Syrjälä80715b22014-05-15 20:23:23 +030013069static void update_scanline_offset(struct intel_crtc *crtc)
13070{
13071 struct drm_device *dev = crtc->base.dev;
13072
13073 /*
13074 * The scanline counter increments at the leading edge of hsync.
13075 *
13076 * On most platforms it starts counting from vtotal-1 on the
13077 * first active line. That means the scanline counter value is
13078 * always one less than what we would expect. Ie. just after
13079 * start of vblank, which also occurs at start of hsync (on the
13080 * last active line), the scanline counter will read vblank_start-1.
13081 *
13082 * On gen2 the scanline counter starts counting from 1 instead
13083 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13084 * to keep the value positive), instead of adding one.
13085 *
13086 * On HSW+ the behaviour of the scanline counter depends on the output
13087 * type. For DP ports it behaves like most other platforms, but on HDMI
13088 * there's an extra 1 line difference. So we need to add two instead of
13089 * one to the value.
13090 */
13091 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013092 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013093 int vtotal;
13094
Ville Syrjälä124abe02015-09-08 13:40:45 +030013095 vtotal = adjusted_mode->crtc_vtotal;
13096 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013097 vtotal /= 2;
13098
13099 crtc->scanline_offset = vtotal - 1;
13100 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013101 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013102 crtc->scanline_offset = 2;
13103 } else
13104 crtc->scanline_offset = 1;
13105}
13106
Maarten Lankhorstad421372015-06-15 12:33:42 +020013107static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013108{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013109 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013110 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013111 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013112 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013113 struct intel_crtc_state *intel_crtc_state;
13114 struct drm_crtc *crtc;
13115 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013116 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013117
13118 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013119 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013120
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013121 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013122 int dpll;
13123
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013124 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013125 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013126 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013127
Maarten Lankhorstad421372015-06-15 12:33:42 +020013128 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013129 continue;
13130
Maarten Lankhorstad421372015-06-15 12:33:42 +020013131 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013132
Maarten Lankhorstad421372015-06-15 12:33:42 +020013133 if (!shared_dpll)
13134 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13135
13136 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013137 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013138}
13139
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013140/*
13141 * This implements the workaround described in the "notes" section of the mode
13142 * set sequence documentation. When going from no pipes or single pipe to
13143 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13144 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13145 */
13146static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13147{
13148 struct drm_crtc_state *crtc_state;
13149 struct intel_crtc *intel_crtc;
13150 struct drm_crtc *crtc;
13151 struct intel_crtc_state *first_crtc_state = NULL;
13152 struct intel_crtc_state *other_crtc_state = NULL;
13153 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13154 int i;
13155
13156 /* look at all crtc's that are going to be enabled in during modeset */
13157 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13158 intel_crtc = to_intel_crtc(crtc);
13159
13160 if (!crtc_state->active || !needs_modeset(crtc_state))
13161 continue;
13162
13163 if (first_crtc_state) {
13164 other_crtc_state = to_intel_crtc_state(crtc_state);
13165 break;
13166 } else {
13167 first_crtc_state = to_intel_crtc_state(crtc_state);
13168 first_pipe = intel_crtc->pipe;
13169 }
13170 }
13171
13172 /* No workaround needed? */
13173 if (!first_crtc_state)
13174 return 0;
13175
13176 /* w/a possibly needed, check how many crtc's are already enabled. */
13177 for_each_intel_crtc(state->dev, intel_crtc) {
13178 struct intel_crtc_state *pipe_config;
13179
13180 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13181 if (IS_ERR(pipe_config))
13182 return PTR_ERR(pipe_config);
13183
13184 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13185
13186 if (!pipe_config->base.active ||
13187 needs_modeset(&pipe_config->base))
13188 continue;
13189
13190 /* 2 or more enabled crtcs means no need for w/a */
13191 if (enabled_pipe != INVALID_PIPE)
13192 return 0;
13193
13194 enabled_pipe = intel_crtc->pipe;
13195 }
13196
13197 if (enabled_pipe != INVALID_PIPE)
13198 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13199 else if (other_crtc_state)
13200 other_crtc_state->hsw_workaround_pipe = first_pipe;
13201
13202 return 0;
13203}
13204
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013205static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13206{
13207 struct drm_crtc *crtc;
13208 struct drm_crtc_state *crtc_state;
13209 int ret = 0;
13210
13211 /* add all active pipes to the state */
13212 for_each_crtc(state->dev, crtc) {
13213 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13214 if (IS_ERR(crtc_state))
13215 return PTR_ERR(crtc_state);
13216
13217 if (!crtc_state->active || needs_modeset(crtc_state))
13218 continue;
13219
13220 crtc_state->mode_changed = true;
13221
13222 ret = drm_atomic_add_affected_connectors(state, crtc);
13223 if (ret)
13224 break;
13225
13226 ret = drm_atomic_add_affected_planes(state, crtc);
13227 if (ret)
13228 break;
13229 }
13230
13231 return ret;
13232}
13233
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013234static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013235{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013236 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13237 struct drm_i915_private *dev_priv = state->dev->dev_private;
13238 struct drm_crtc *crtc;
13239 struct drm_crtc_state *crtc_state;
13240 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013241
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013242 if (!check_digital_port_conflicts(state)) {
13243 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13244 return -EINVAL;
13245 }
13246
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013247 intel_state->modeset = true;
13248 intel_state->active_crtcs = dev_priv->active_crtcs;
13249
13250 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13251 if (crtc_state->active)
13252 intel_state->active_crtcs |= 1 << i;
13253 else
13254 intel_state->active_crtcs &= ~(1 << i);
13255 }
13256
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013257 /*
13258 * See if the config requires any additional preparation, e.g.
13259 * to adjust global state with pipes off. We need to do this
13260 * here so we can get the modeset_pipe updated config for the new
13261 * mode set on this crtc. For other crtcs we need to use the
13262 * adjusted_mode bits in the crtc directly.
13263 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013264 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013265 ret = dev_priv->display.modeset_calc_cdclk(state);
13266
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013267 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013268 ret = intel_modeset_all_pipes(state);
13269
13270 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013271 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013272 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013273 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013274
Maarten Lankhorstad421372015-06-15 12:33:42 +020013275 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013276
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013277 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013278 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013279
Maarten Lankhorstad421372015-06-15 12:33:42 +020013280 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013281}
13282
Matt Roperaa363132015-09-24 15:53:18 -070013283/*
13284 * Handle calculation of various watermark data at the end of the atomic check
13285 * phase. The code here should be run after the per-crtc and per-plane 'check'
13286 * handlers to ensure that all derived state has been updated.
13287 */
13288static void calc_watermark_data(struct drm_atomic_state *state)
13289{
13290 struct drm_device *dev = state->dev;
13291 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13292 struct drm_crtc *crtc;
13293 struct drm_crtc_state *cstate;
13294 struct drm_plane *plane;
13295 struct drm_plane_state *pstate;
13296
13297 /*
13298 * Calculate watermark configuration details now that derived
13299 * plane/crtc state is all properly updated.
13300 */
13301 drm_for_each_crtc(crtc, dev) {
13302 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13303 crtc->state;
13304
13305 if (cstate->active)
13306 intel_state->wm_config.num_pipes_active++;
13307 }
13308 drm_for_each_legacy_plane(plane, dev) {
13309 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13310 plane->state;
13311
13312 if (!to_intel_plane_state(pstate)->visible)
13313 continue;
13314
13315 intel_state->wm_config.sprites_enabled = true;
13316 if (pstate->crtc_w != pstate->src_w >> 16 ||
13317 pstate->crtc_h != pstate->src_h >> 16)
13318 intel_state->wm_config.sprites_scaled = true;
13319 }
13320}
13321
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013322/**
13323 * intel_atomic_check - validate state object
13324 * @dev: drm device
13325 * @state: state to validate
13326 */
13327static int intel_atomic_check(struct drm_device *dev,
13328 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013329{
Matt Roperaa363132015-09-24 15:53:18 -070013330 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013331 struct drm_crtc *crtc;
13332 struct drm_crtc_state *crtc_state;
13333 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013334 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013335
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013336 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013337 if (ret)
13338 return ret;
13339
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013340 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013341 struct intel_crtc_state *pipe_config =
13342 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013343
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013344 memset(&to_intel_crtc(crtc)->atomic, 0,
13345 sizeof(struct intel_crtc_atomic_commit));
13346
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013347 /* Catch I915_MODE_FLAG_INHERITED */
13348 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13349 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013350
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013351 if (!crtc_state->enable) {
13352 if (needs_modeset(crtc_state))
13353 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013354 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013355 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013356
Daniel Vetter26495482015-07-15 14:15:52 +020013357 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013358 continue;
13359
Daniel Vetter26495482015-07-15 14:15:52 +020013360 /* FIXME: For only active_changed we shouldn't need to do any
13361 * state recomputation at all. */
13362
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013363 ret = drm_atomic_add_affected_connectors(state, crtc);
13364 if (ret)
13365 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013366
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013367 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013368 if (ret)
13369 return ret;
13370
Jani Nikula73831232015-11-19 10:26:30 +020013371 if (i915.fastboot &&
13372 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013373 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013374 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013375 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013376 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013377 }
13378
13379 if (needs_modeset(crtc_state)) {
13380 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013381
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013382 ret = drm_atomic_add_affected_planes(state, crtc);
13383 if (ret)
13384 return ret;
13385 }
13386
Daniel Vetter26495482015-07-15 14:15:52 +020013387 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13388 needs_modeset(crtc_state) ?
13389 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013390 }
13391
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013392 if (any_ms) {
13393 ret = intel_modeset_checks(state);
13394
13395 if (ret)
13396 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013397 } else
Matt Roperaa363132015-09-24 15:53:18 -070013398 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013399
Matt Roperaa363132015-09-24 15:53:18 -070013400 ret = drm_atomic_helper_check_planes(state->dev, state);
13401 if (ret)
13402 return ret;
13403
13404 calc_watermark_data(state);
13405
13406 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013407}
13408
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013409static int intel_atomic_prepare_commit(struct drm_device *dev,
13410 struct drm_atomic_state *state,
13411 bool async)
13412{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013413 struct drm_i915_private *dev_priv = dev->dev_private;
13414 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013415 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013416 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013417 struct drm_crtc *crtc;
13418 int i, ret;
13419
13420 if (async) {
13421 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13422 return -EINVAL;
13423 }
13424
13425 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13426 ret = intel_crtc_wait_for_pending_flips(crtc);
13427 if (ret)
13428 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013429
13430 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13431 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013432 }
13433
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013434 ret = mutex_lock_interruptible(&dev->struct_mutex);
13435 if (ret)
13436 return ret;
13437
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013438 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013439 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13440 u32 reset_counter;
13441
13442 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13443 mutex_unlock(&dev->struct_mutex);
13444
13445 for_each_plane_in_state(state, plane, plane_state, i) {
13446 struct intel_plane_state *intel_plane_state =
13447 to_intel_plane_state(plane_state);
13448
13449 if (!intel_plane_state->wait_req)
13450 continue;
13451
13452 ret = __i915_wait_request(intel_plane_state->wait_req,
13453 reset_counter, true,
13454 NULL, NULL);
13455
13456 /* Swallow -EIO errors to allow updates during hw lockup. */
13457 if (ret == -EIO)
13458 ret = 0;
13459
13460 if (ret)
13461 break;
13462 }
13463
13464 if (!ret)
13465 return 0;
13466
13467 mutex_lock(&dev->struct_mutex);
13468 drm_atomic_helper_cleanup_planes(dev, state);
13469 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013470
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013471 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013472 return ret;
13473}
13474
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013475/**
13476 * intel_atomic_commit - commit validated state object
13477 * @dev: DRM device
13478 * @state: the top-level driver state object
13479 * @async: asynchronous commit
13480 *
13481 * This function commits a top-level state object that has been validated
13482 * with drm_atomic_helper_check().
13483 *
13484 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13485 * we can only handle plane-related operations and do not yet support
13486 * asynchronous commit.
13487 *
13488 * RETURNS
13489 * Zero for success or -errno.
13490 */
13491static int intel_atomic_commit(struct drm_device *dev,
13492 struct drm_atomic_state *state,
13493 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013494{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013495 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013496 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013497 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013498 struct drm_crtc *crtc;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013499 int ret = 0, i;
13500 bool hw_check = intel_state->modeset;
Daniel Vettera6778b32012-07-02 09:56:42 +020013501
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013502 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013503 if (ret) {
13504 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013505 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013506 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013507
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013508 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013509 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013510
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013511 if (intel_state->modeset) {
13512 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13513 sizeof(intel_state->min_pixclk));
13514 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013515 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013516 }
13517
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013518 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013519 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13520
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013521 if (!needs_modeset(crtc->state))
13522 continue;
13523
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013524 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013525
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013526 if (crtc_state->active) {
13527 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13528 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013529 intel_crtc->active = false;
13530 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013531
13532 /*
13533 * Underruns don't always raise
13534 * interrupts, so check manually.
13535 */
13536 intel_check_cpu_fifo_underruns(dev_priv);
13537 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013538
13539 if (!crtc->state->active)
13540 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013541 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013542 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013543
Daniel Vetterea9d7582012-07-10 10:42:52 +020013544 /* Only after disabling all output pipelines that will be changed can we
13545 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013546 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013547
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013548 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013549 intel_shared_dpll_commit(state);
13550
13551 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013552 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013553 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013554
Daniel Vettera6778b32012-07-02 09:56:42 +020013555 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013556 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13558 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013559 bool update_pipe = !modeset &&
13560 to_intel_crtc_state(crtc->state)->update_pipe;
13561 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013562
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013563 if (modeset)
13564 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13565
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013566 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013567 update_scanline_offset(to_intel_crtc(crtc));
13568 dev_priv->display.crtc_enable(crtc);
13569 }
13570
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013571 if (update_pipe) {
13572 put_domains = modeset_get_crtc_power_domains(crtc);
13573
13574 /* make sure intel_modeset_check_state runs */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013575 hw_check = true;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013576 }
13577
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013578 if (!modeset)
13579 intel_pre_plane_update(intel_crtc);
13580
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013581 if (crtc->state->active &&
13582 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013583 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013584
13585 if (put_domains)
13586 modeset_put_power_domains(dev_priv, put_domains);
13587
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013588 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013589
13590 if (modeset)
13591 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013592 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013593
Daniel Vettera6778b32012-07-02 09:56:42 +020013594 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013595
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013596 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013597
13598 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013599 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013600 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013601
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013602 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013603 intel_modeset_check_state(dev, state);
13604
13605 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013606
Mika Kuoppala75714942015-12-16 09:26:48 +020013607 /* As one of the primary mmio accessors, KMS has a high likelihood
13608 * of triggering bugs in unclaimed access. After we finish
13609 * modesetting, see if an error has been flagged, and if so
13610 * enable debugging for the next modeset - and hope we catch
13611 * the culprit.
13612 *
13613 * XXX note that we assume display power is on at this point.
13614 * This might hold true now but we need to add pm helper to check
13615 * unclaimed only when the hardware is on, as atomic commits
13616 * can happen also when the device is completely off.
13617 */
13618 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13619
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013620 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013621}
13622
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013623void intel_crtc_restore_mode(struct drm_crtc *crtc)
13624{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013625 struct drm_device *dev = crtc->dev;
13626 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013627 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013628 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013629
13630 state = drm_atomic_state_alloc(dev);
13631 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013632 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013633 crtc->base.id);
13634 return;
13635 }
13636
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013637 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013638
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013639retry:
13640 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13641 ret = PTR_ERR_OR_ZERO(crtc_state);
13642 if (!ret) {
13643 if (!crtc_state->active)
13644 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013645
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013646 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013647 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013648 }
13649
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013650 if (ret == -EDEADLK) {
13651 drm_atomic_state_clear(state);
13652 drm_modeset_backoff(state->acquire_ctx);
13653 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013654 }
13655
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013656 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013657out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013658 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013659}
13660
Daniel Vetter25c5b262012-07-08 22:08:04 +020013661#undef for_each_intel_crtc_masked
13662
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013663static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013664 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013665 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013666 .destroy = intel_crtc_destroy,
13667 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013668 .atomic_duplicate_state = intel_crtc_duplicate_state,
13669 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013670};
13671
Daniel Vetter53589012013-06-05 13:34:16 +020013672static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13673 struct intel_shared_dpll *pll,
13674 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013675{
Daniel Vetter53589012013-06-05 13:34:16 +020013676 uint32_t val;
13677
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013678 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013679 return false;
13680
Daniel Vetter53589012013-06-05 13:34:16 +020013681 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013682 hw_state->dpll = val;
13683 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13684 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013685
13686 return val & DPLL_VCO_ENABLE;
13687}
13688
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013689static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13690 struct intel_shared_dpll *pll)
13691{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013692 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13693 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013694}
13695
Daniel Vettere7b903d2013-06-05 13:34:14 +020013696static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13697 struct intel_shared_dpll *pll)
13698{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013699 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013700 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013701
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013702 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013703
13704 /* Wait for the clocks to stabilize. */
13705 POSTING_READ(PCH_DPLL(pll->id));
13706 udelay(150);
13707
13708 /* The pixel multiplier can only be updated once the
13709 * DPLL is enabled and the clocks are stable.
13710 *
13711 * So write it again.
13712 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013713 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013714 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013715 udelay(200);
13716}
13717
13718static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13719 struct intel_shared_dpll *pll)
13720{
13721 struct drm_device *dev = dev_priv->dev;
13722 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013723
13724 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013725 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013726 if (intel_crtc_to_shared_dpll(crtc) == pll)
13727 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13728 }
13729
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013730 I915_WRITE(PCH_DPLL(pll->id), 0);
13731 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013732 udelay(200);
13733}
13734
Daniel Vetter46edb022013-06-05 13:34:12 +020013735static char *ibx_pch_dpll_names[] = {
13736 "PCH DPLL A",
13737 "PCH DPLL B",
13738};
13739
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013740static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013741{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013742 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013743 int i;
13744
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013745 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013746
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013747 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013748 dev_priv->shared_dplls[i].id = i;
13749 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013750 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013751 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13752 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013753 dev_priv->shared_dplls[i].get_hw_state =
13754 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013755 }
13756}
13757
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013758static void intel_shared_dpll_init(struct drm_device *dev)
13759{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013760 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013761
Daniel Vetter9cd86932014-06-25 22:01:57 +030013762 if (HAS_DDI(dev))
13763 intel_ddi_pll_init(dev);
13764 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013765 ibx_pch_dpll_init(dev);
13766 else
13767 dev_priv->num_shared_dpll = 0;
13768
13769 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013770}
13771
Matt Roper6beb8c232014-12-01 15:40:14 -080013772/**
13773 * intel_prepare_plane_fb - Prepare fb for usage on plane
13774 * @plane: drm plane to prepare for
13775 * @fb: framebuffer to prepare for presentation
13776 *
13777 * Prepares a framebuffer for usage on a display plane. Generally this
13778 * involves pinning the underlying object and updating the frontbuffer tracking
13779 * bits. Some older platforms need special physical address handling for
13780 * cursor planes.
13781 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013782 * Must be called with struct_mutex held.
13783 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013784 * Returns 0 on success, negative error code on failure.
13785 */
13786int
13787intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013788 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013789{
13790 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013791 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013792 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013793 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013794 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013795 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013796
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013797 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013798 return 0;
13799
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013800 if (old_obj) {
13801 struct drm_crtc_state *crtc_state =
13802 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13803
13804 /* Big Hammer, we also need to ensure that any pending
13805 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13806 * current scanout is retired before unpinning the old
13807 * framebuffer. Note that we rely on userspace rendering
13808 * into the buffer attached to the pipe they are waiting
13809 * on. If not, userspace generates a GPU hang with IPEHR
13810 * point to the MI_WAIT_FOR_EVENT.
13811 *
13812 * This should only fail upon a hung GPU, in which case we
13813 * can safely continue.
13814 */
13815 if (needs_modeset(crtc_state))
13816 ret = i915_gem_object_wait_rendering(old_obj, true);
13817
13818 /* Swallow -EIO errors to allow updates during hw lockup. */
13819 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013820 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013821 }
13822
Alex Goins3c28ff22015-11-25 18:43:39 -080013823 /* For framebuffer backed by dmabuf, wait for fence */
13824 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013825 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013826
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013827 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13828 false, true,
13829 MAX_SCHEDULE_TIMEOUT);
13830 if (lret == -ERESTARTSYS)
13831 return lret;
13832
13833 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013834 }
13835
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013836 if (!obj) {
13837 ret = 0;
13838 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013839 INTEL_INFO(dev)->cursor_needs_physical) {
13840 int align = IS_I830(dev) ? 16 * 1024 : 256;
13841 ret = i915_gem_object_attach_phys(obj, align);
13842 if (ret)
13843 DRM_DEBUG_KMS("failed to attach phys object\n");
13844 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013845 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013846 }
13847
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013848 if (ret == 0) {
13849 if (obj) {
13850 struct intel_plane_state *plane_state =
13851 to_intel_plane_state(new_state);
13852
13853 i915_gem_request_assign(&plane_state->wait_req,
13854 obj->last_write_req);
13855 }
13856
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013857 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013858 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013859
Matt Roper6beb8c232014-12-01 15:40:14 -080013860 return ret;
13861}
13862
Matt Roper38f3ce32014-12-02 07:45:25 -080013863/**
13864 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13865 * @plane: drm plane to clean up for
13866 * @fb: old framebuffer that was on plane
13867 *
13868 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013869 *
13870 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013871 */
13872void
13873intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013874 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013875{
13876 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013877 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013878 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013879 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13880 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013881
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013882 old_intel_state = to_intel_plane_state(old_state);
13883
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013884 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013885 return;
13886
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013887 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13888 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013889 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013890
13891 /* prepare_fb aborted? */
13892 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13893 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13894 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013895
13896 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13897
Matt Roper465c1202014-05-29 08:06:54 -070013898}
13899
Chandra Konduru6156a452015-04-27 13:48:39 -070013900int
13901skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13902{
13903 int max_scale;
13904 struct drm_device *dev;
13905 struct drm_i915_private *dev_priv;
13906 int crtc_clock, cdclk;
13907
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013908 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013909 return DRM_PLANE_HELPER_NO_SCALING;
13910
13911 dev = intel_crtc->base.dev;
13912 dev_priv = dev->dev_private;
13913 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013914 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013915
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013916 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013917 return DRM_PLANE_HELPER_NO_SCALING;
13918
13919 /*
13920 * skl max scale is lower of:
13921 * close to 3 but not 3, -1 is for that purpose
13922 * or
13923 * cdclk/crtc_clock
13924 */
13925 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13926
13927 return max_scale;
13928}
13929
Matt Roper465c1202014-05-29 08:06:54 -070013930static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013931intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013932 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013933 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013934{
Matt Roper2b875c22014-12-01 15:40:13 -080013935 struct drm_crtc *crtc = state->base.crtc;
13936 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013937 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013938 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13939 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013940
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013941 if (INTEL_INFO(plane->dev)->gen >= 9) {
13942 /* use scaler when colorkey is not required */
13943 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13944 min_scale = 1;
13945 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13946 }
Sonika Jindald8106362015-04-10 14:37:28 +053013947 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013948 }
Sonika Jindald8106362015-04-10 14:37:28 +053013949
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013950 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13951 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013952 min_scale, max_scale,
13953 can_position, true,
13954 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013955}
13956
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013957static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13958 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013959{
13960 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013962 struct intel_crtc_state *old_intel_state =
13963 to_intel_crtc_state(old_crtc_state);
13964 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013965
Matt Roperc34c9ee2014-12-23 10:41:50 -080013966 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013967 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013968
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013969 if (modeset)
13970 return;
13971
13972 if (to_intel_crtc_state(crtc->state)->update_pipe)
13973 intel_update_pipe_config(intel_crtc, old_intel_state);
13974 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013975 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013976}
13977
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013978static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13979 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013980{
Matt Roper32b7eee2014-12-24 07:59:06 -080013981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013982
Maarten Lankhorst62852622015-09-23 16:29:38 +020013983 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013984}
13985
Matt Ropercf4c7c12014-12-04 10:27:42 -080013986/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013987 * intel_plane_destroy - destroy a plane
13988 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013989 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013990 * Common destruction function for all types of planes (primary, cursor,
13991 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013992 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013993void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013994{
13995 struct intel_plane *intel_plane = to_intel_plane(plane);
13996 drm_plane_cleanup(plane);
13997 kfree(intel_plane);
13998}
13999
Matt Roper65a3fea2015-01-21 16:35:42 -080014000const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014001 .update_plane = drm_atomic_helper_update_plane,
14002 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014003 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014004 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014005 .atomic_get_property = intel_plane_atomic_get_property,
14006 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014007 .atomic_duplicate_state = intel_plane_duplicate_state,
14008 .atomic_destroy_state = intel_plane_destroy_state,
14009
Matt Roper465c1202014-05-29 08:06:54 -070014010};
14011
14012static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14013 int pipe)
14014{
14015 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080014016 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070014017 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014018 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070014019
14020 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14021 if (primary == NULL)
14022 return NULL;
14023
Matt Roper8e7d6882015-01-21 16:35:41 -080014024 state = intel_create_plane_state(&primary->base);
14025 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014026 kfree(primary);
14027 return NULL;
14028 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014029 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014030
Matt Roper465c1202014-05-29 08:06:54 -070014031 primary->can_scale = false;
14032 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014033 if (INTEL_INFO(dev)->gen >= 9) {
14034 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014035 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014036 }
Matt Roper465c1202014-05-29 08:06:54 -070014037 primary->pipe = pipe;
14038 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014039 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014040 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014041 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14042 primary->plane = !pipe;
14043
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014044 if (INTEL_INFO(dev)->gen >= 9) {
14045 intel_primary_formats = skl_primary_formats;
14046 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014047
14048 primary->update_plane = skylake_update_primary_plane;
14049 primary->disable_plane = skylake_disable_primary_plane;
14050 } else if (HAS_PCH_SPLIT(dev)) {
14051 intel_primary_formats = i965_primary_formats;
14052 num_formats = ARRAY_SIZE(i965_primary_formats);
14053
14054 primary->update_plane = ironlake_update_primary_plane;
14055 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014056 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014057 intel_primary_formats = i965_primary_formats;
14058 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014059
14060 primary->update_plane = i9xx_update_primary_plane;
14061 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014062 } else {
14063 intel_primary_formats = i8xx_primary_formats;
14064 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014065
14066 primary->update_plane = i9xx_update_primary_plane;
14067 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014068 }
14069
14070 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014071 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014072 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014073 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053014074
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014075 if (INTEL_INFO(dev)->gen >= 4)
14076 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014077
Matt Roperea2c67b2014-12-23 10:41:52 -080014078 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14079
Matt Roper465c1202014-05-29 08:06:54 -070014080 return &primary->base;
14081}
14082
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014083void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14084{
14085 if (!dev->mode_config.rotation_property) {
14086 unsigned long flags = BIT(DRM_ROTATE_0) |
14087 BIT(DRM_ROTATE_180);
14088
14089 if (INTEL_INFO(dev)->gen >= 9)
14090 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14091
14092 dev->mode_config.rotation_property =
14093 drm_mode_create_rotation_property(dev, flags);
14094 }
14095 if (dev->mode_config.rotation_property)
14096 drm_object_attach_property(&plane->base.base,
14097 dev->mode_config.rotation_property,
14098 plane->base.state->rotation);
14099}
14100
Matt Roper3d7d6512014-06-10 08:28:13 -070014101static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014102intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014103 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014104 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014105{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014106 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014107 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014108 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014109 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014110 unsigned stride;
14111 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014112
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014113 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14114 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014115 DRM_PLANE_HELPER_NO_SCALING,
14116 DRM_PLANE_HELPER_NO_SCALING,
14117 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014118 if (ret)
14119 return ret;
14120
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014121 /* if we want to turn off the cursor ignore width and height */
14122 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014123 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014124
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014125 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014126 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014127 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14128 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014129 return -EINVAL;
14130 }
14131
Matt Roperea2c67b2014-12-23 10:41:52 -080014132 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14133 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014134 DRM_DEBUG_KMS("buffer is too small\n");
14135 return -ENOMEM;
14136 }
14137
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014138 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014139 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014140 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014141 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014142
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014143 /*
14144 * There's something wrong with the cursor on CHV pipe C.
14145 * If it straddles the left edge of the screen then
14146 * moving it away from the edge or disabling it often
14147 * results in a pipe underrun, and often that can lead to
14148 * dead pipe (constant underrun reported, and it scans
14149 * out just a solid color). To recover from that, the
14150 * display power well must be turned off and on again.
14151 * Refuse the put the cursor into that compromised position.
14152 */
14153 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14154 state->visible && state->base.crtc_x < 0) {
14155 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14156 return -EINVAL;
14157 }
14158
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014159 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014160}
14161
Matt Roperf4a2cf22014-12-01 15:40:12 -080014162static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014163intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014164 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014165{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14167
14168 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014169 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014170}
14171
14172static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014173intel_update_cursor_plane(struct drm_plane *plane,
14174 const struct intel_crtc_state *crtc_state,
14175 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014176{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014177 struct drm_crtc *crtc = crtc_state->base.crtc;
14178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014179 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014180 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014181 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014182
Matt Roperf4a2cf22014-12-01 15:40:12 -080014183 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014184 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014185 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014186 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014187 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014188 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014189
Gustavo Padovana912f122014-12-01 15:40:10 -080014190 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014191 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014192}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014193
Matt Roper3d7d6512014-06-10 08:28:13 -070014194static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14195 int pipe)
14196{
14197 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014198 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014199
14200 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14201 if (cursor == NULL)
14202 return NULL;
14203
Matt Roper8e7d6882015-01-21 16:35:41 -080014204 state = intel_create_plane_state(&cursor->base);
14205 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014206 kfree(cursor);
14207 return NULL;
14208 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014209 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014210
Matt Roper3d7d6512014-06-10 08:28:13 -070014211 cursor->can_scale = false;
14212 cursor->max_downscale = 1;
14213 cursor->pipe = pipe;
14214 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014215 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014216 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014217 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014218 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014219
14220 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014221 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014222 intel_cursor_formats,
14223 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014224 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014225
14226 if (INTEL_INFO(dev)->gen >= 4) {
14227 if (!dev->mode_config.rotation_property)
14228 dev->mode_config.rotation_property =
14229 drm_mode_create_rotation_property(dev,
14230 BIT(DRM_ROTATE_0) |
14231 BIT(DRM_ROTATE_180));
14232 if (dev->mode_config.rotation_property)
14233 drm_object_attach_property(&cursor->base.base,
14234 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014235 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014236 }
14237
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014238 if (INTEL_INFO(dev)->gen >=9)
14239 state->scaler_id = -1;
14240
Matt Roperea2c67b2014-12-23 10:41:52 -080014241 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14242
Matt Roper3d7d6512014-06-10 08:28:13 -070014243 return &cursor->base;
14244}
14245
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014246static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14247 struct intel_crtc_state *crtc_state)
14248{
14249 int i;
14250 struct intel_scaler *intel_scaler;
14251 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14252
14253 for (i = 0; i < intel_crtc->num_scalers; i++) {
14254 intel_scaler = &scaler_state->scalers[i];
14255 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014256 intel_scaler->mode = PS_SCALER_MODE_DYN;
14257 }
14258
14259 scaler_state->scaler_id = -1;
14260}
14261
Hannes Ederb358d0a2008-12-18 21:18:47 +010014262static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014263{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014264 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014265 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014266 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014267 struct drm_plane *primary = NULL;
14268 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014269 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014270
Daniel Vetter955382f2013-09-19 14:05:45 +020014271 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014272 if (intel_crtc == NULL)
14273 return;
14274
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014275 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14276 if (!crtc_state)
14277 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014278 intel_crtc->config = crtc_state;
14279 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014280 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014281
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014282 /* initialize shared scalers */
14283 if (INTEL_INFO(dev)->gen >= 9) {
14284 if (pipe == PIPE_C)
14285 intel_crtc->num_scalers = 1;
14286 else
14287 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14288
14289 skl_init_scalers(dev, intel_crtc, crtc_state);
14290 }
14291
Matt Roper465c1202014-05-29 08:06:54 -070014292 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014293 if (!primary)
14294 goto fail;
14295
14296 cursor = intel_cursor_plane_create(dev, pipe);
14297 if (!cursor)
14298 goto fail;
14299
Matt Roper465c1202014-05-29 08:06:54 -070014300 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014301 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014302 if (ret)
14303 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014304
14305 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014306 for (i = 0; i < 256; i++) {
14307 intel_crtc->lut_r[i] = i;
14308 intel_crtc->lut_g[i] = i;
14309 intel_crtc->lut_b[i] = i;
14310 }
14311
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014312 /*
14313 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014314 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014315 */
Jesse Barnes80824002009-09-10 15:28:06 -070014316 intel_crtc->pipe = pipe;
14317 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014318 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014319 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014320 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014321 }
14322
Chris Wilson4b0e3332014-05-30 16:35:26 +030014323 intel_crtc->cursor_base = ~0;
14324 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014325 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014326
Ville Syrjälä852eb002015-06-24 22:00:07 +030014327 intel_crtc->wm.cxsr_allowed = true;
14328
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014329 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14330 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14331 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14332 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14333
Jesse Barnes79e53942008-11-07 14:24:08 -080014334 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014335
14336 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014337 return;
14338
14339fail:
14340 if (primary)
14341 drm_plane_cleanup(primary);
14342 if (cursor)
14343 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014344 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014345 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014346}
14347
Jesse Barnes752aa882013-10-31 18:55:49 +020014348enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14349{
14350 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014351 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014352
Rob Clark51fd3712013-11-19 12:10:12 -050014353 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014354
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014355 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014356 return INVALID_PIPE;
14357
14358 return to_intel_crtc(encoder->crtc)->pipe;
14359}
14360
Carl Worth08d7b3d2009-04-29 14:43:54 -070014361int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014362 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014363{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014364 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014365 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014366 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014367
Rob Clark7707e652014-07-17 23:30:04 -040014368 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014369
Rob Clark7707e652014-07-17 23:30:04 -040014370 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014371 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014372 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014373 }
14374
Rob Clark7707e652014-07-17 23:30:04 -040014375 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014376 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014377
Daniel Vetterc05422d2009-08-11 16:05:30 +020014378 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014379}
14380
Daniel Vetter66a92782012-07-12 20:08:18 +020014381static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014382{
Daniel Vetter66a92782012-07-12 20:08:18 +020014383 struct drm_device *dev = encoder->base.dev;
14384 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014385 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014386 int entry = 0;
14387
Damien Lespiaub2784e12014-08-05 11:29:37 +010014388 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014389 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014390 index_mask |= (1 << entry);
14391
Jesse Barnes79e53942008-11-07 14:24:08 -080014392 entry++;
14393 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014394
Jesse Barnes79e53942008-11-07 14:24:08 -080014395 return index_mask;
14396}
14397
Chris Wilson4d302442010-12-14 19:21:29 +000014398static bool has_edp_a(struct drm_device *dev)
14399{
14400 struct drm_i915_private *dev_priv = dev->dev_private;
14401
14402 if (!IS_MOBILE(dev))
14403 return false;
14404
14405 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14406 return false;
14407
Damien Lespiaue3589902014-02-07 19:12:50 +000014408 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014409 return false;
14410
14411 return true;
14412}
14413
Jesse Barnes84b4e042014-06-25 08:24:29 -070014414static bool intel_crt_present(struct drm_device *dev)
14415{
14416 struct drm_i915_private *dev_priv = dev->dev_private;
14417
Damien Lespiau884497e2013-12-03 13:56:23 +000014418 if (INTEL_INFO(dev)->gen >= 9)
14419 return false;
14420
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014421 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014422 return false;
14423
14424 if (IS_CHERRYVIEW(dev))
14425 return false;
14426
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014427 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14428 return false;
14429
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014430 /* DDI E can't be used if DDI A requires 4 lanes */
14431 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14432 return false;
14433
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014434 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014435 return false;
14436
14437 return true;
14438}
14439
Jesse Barnes79e53942008-11-07 14:24:08 -080014440static void intel_setup_outputs(struct drm_device *dev)
14441{
Eric Anholt725e30a2009-01-22 13:01:02 -080014442 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014443 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014444 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014445
Daniel Vetterc9093352013-06-06 22:22:47 +020014446 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014447
Jesse Barnes84b4e042014-06-25 08:24:29 -070014448 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014449 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014450
Vandana Kannanc776eb22014-08-19 12:05:01 +053014451 if (IS_BROXTON(dev)) {
14452 /*
14453 * FIXME: Broxton doesn't support port detection via the
14454 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14455 * detect the ports.
14456 */
14457 intel_ddi_init(dev, PORT_A);
14458 intel_ddi_init(dev, PORT_B);
14459 intel_ddi_init(dev, PORT_C);
14460 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014461 int found;
14462
Jesse Barnesde31fac2015-03-06 15:53:32 -080014463 /*
14464 * Haswell uses DDI functions to detect digital outputs.
14465 * On SKL pre-D0 the strap isn't connected, so we assume
14466 * it's there.
14467 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014468 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014469 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014470 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014471 intel_ddi_init(dev, PORT_A);
14472
14473 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14474 * register */
14475 found = I915_READ(SFUSE_STRAP);
14476
14477 if (found & SFUSE_STRAP_DDIB_DETECTED)
14478 intel_ddi_init(dev, PORT_B);
14479 if (found & SFUSE_STRAP_DDIC_DETECTED)
14480 intel_ddi_init(dev, PORT_C);
14481 if (found & SFUSE_STRAP_DDID_DETECTED)
14482 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014483 /*
14484 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14485 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014486 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014487 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14488 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14489 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14490 intel_ddi_init(dev, PORT_E);
14491
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014492 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014493 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014494 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014495
14496 if (has_edp_a(dev))
14497 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014498
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014499 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014500 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014501 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014502 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014503 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014504 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014505 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014506 }
14507
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014508 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014509 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014510
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014511 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014512 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014513
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014514 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014515 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014516
Daniel Vetter270b3042012-10-27 15:52:05 +020014517 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014518 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014519 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014520 /*
14521 * The DP_DETECTED bit is the latched state of the DDC
14522 * SDA pin at boot. However since eDP doesn't require DDC
14523 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14524 * eDP ports may have been muxed to an alternate function.
14525 * Thus we can't rely on the DP_DETECTED bit alone to detect
14526 * eDP ports. Consult the VBT as well as DP_DETECTED to
14527 * detect eDP ports.
14528 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014529 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014530 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014531 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14532 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014533 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014534 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014535
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014536 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014537 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014538 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14539 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014540 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014541 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014542
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014543 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014544 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014545 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14546 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14547 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14548 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014549 }
14550
Jani Nikula3cfca972013-08-27 15:12:26 +030014551 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014552 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014553 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014554
Paulo Zanonie2debe92013-02-18 19:00:27 -030014555 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014556 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014557 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014558 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014559 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014560 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014561 }
Ma Ling27185ae2009-08-24 13:50:23 +080014562
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014563 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014564 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014565 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014566
14567 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014568
Paulo Zanonie2debe92013-02-18 19:00:27 -030014569 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014570 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014571 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014572 }
Ma Ling27185ae2009-08-24 13:50:23 +080014573
Paulo Zanonie2debe92013-02-18 19:00:27 -030014574 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014575
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014576 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014577 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014578 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014579 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014580 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014581 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014582 }
Ma Ling27185ae2009-08-24 13:50:23 +080014583
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014584 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014585 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014586 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014587 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014588 intel_dvo_init(dev);
14589
Zhenyu Wang103a1962009-11-27 11:44:36 +080014590 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014591 intel_tv_init(dev);
14592
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014593 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014594
Damien Lespiaub2784e12014-08-05 11:29:37 +010014595 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014596 encoder->base.possible_crtcs = encoder->crtc_mask;
14597 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014598 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014599 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014600
Paulo Zanonidde86e22012-12-01 12:04:25 -020014601 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014602
14603 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014604}
14605
14606static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14607{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014608 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014609 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014610
Daniel Vetteref2d6332014-02-10 18:00:38 +010014611 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014612 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014613 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014614 drm_gem_object_unreference(&intel_fb->obj->base);
14615 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014616 kfree(intel_fb);
14617}
14618
14619static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014620 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014621 unsigned int *handle)
14622{
14623 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014624 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014625
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014626 if (obj->userptr.mm) {
14627 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14628 return -EINVAL;
14629 }
14630
Chris Wilson05394f32010-11-08 19:18:58 +000014631 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014632}
14633
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014634static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14635 struct drm_file *file,
14636 unsigned flags, unsigned color,
14637 struct drm_clip_rect *clips,
14638 unsigned num_clips)
14639{
14640 struct drm_device *dev = fb->dev;
14641 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14642 struct drm_i915_gem_object *obj = intel_fb->obj;
14643
14644 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014645 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014646 mutex_unlock(&dev->struct_mutex);
14647
14648 return 0;
14649}
14650
Jesse Barnes79e53942008-11-07 14:24:08 -080014651static const struct drm_framebuffer_funcs intel_fb_funcs = {
14652 .destroy = intel_user_framebuffer_destroy,
14653 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014654 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014655};
14656
Damien Lespiaub3218032015-02-27 11:15:18 +000014657static
14658u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14659 uint32_t pixel_format)
14660{
14661 u32 gen = INTEL_INFO(dev)->gen;
14662
14663 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014664 int cpp = drm_format_plane_cpp(pixel_format, 0);
14665
Damien Lespiaub3218032015-02-27 11:15:18 +000014666 /* "The stride in bytes must not exceed the of the size of 8K
14667 * pixels and 32K bytes."
14668 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014669 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014670 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014671 return 32*1024;
14672 } else if (gen >= 4) {
14673 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14674 return 16*1024;
14675 else
14676 return 32*1024;
14677 } else if (gen >= 3) {
14678 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14679 return 8*1024;
14680 else
14681 return 16*1024;
14682 } else {
14683 /* XXX DSPC is limited to 4k tiled */
14684 return 8*1024;
14685 }
14686}
14687
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014688static int intel_framebuffer_init(struct drm_device *dev,
14689 struct intel_framebuffer *intel_fb,
14690 struct drm_mode_fb_cmd2 *mode_cmd,
14691 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014692{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014693 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014694 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014695 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014696 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014697
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014698 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14699
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014700 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14701 /* Enforce that fb modifier and tiling mode match, but only for
14702 * X-tiled. This is needed for FBC. */
14703 if (!!(obj->tiling_mode == I915_TILING_X) !=
14704 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14705 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14706 return -EINVAL;
14707 }
14708 } else {
14709 if (obj->tiling_mode == I915_TILING_X)
14710 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14711 else if (obj->tiling_mode == I915_TILING_Y) {
14712 DRM_DEBUG("No Y tiling for legacy addfb\n");
14713 return -EINVAL;
14714 }
14715 }
14716
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014717 /* Passed in modifier sanity checking. */
14718 switch (mode_cmd->modifier[0]) {
14719 case I915_FORMAT_MOD_Y_TILED:
14720 case I915_FORMAT_MOD_Yf_TILED:
14721 if (INTEL_INFO(dev)->gen < 9) {
14722 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14723 mode_cmd->modifier[0]);
14724 return -EINVAL;
14725 }
14726 case DRM_FORMAT_MOD_NONE:
14727 case I915_FORMAT_MOD_X_TILED:
14728 break;
14729 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014730 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14731 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014732 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014733 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014734
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014735 stride_alignment = intel_fb_stride_alignment(dev_priv,
14736 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014737 mode_cmd->pixel_format);
14738 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14739 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14740 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014741 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014742 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014743
Damien Lespiaub3218032015-02-27 11:15:18 +000014744 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14745 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014746 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014747 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14748 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014749 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014750 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014751 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014752 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014753
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014754 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014755 mode_cmd->pitches[0] != obj->stride) {
14756 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14757 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014758 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014759 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014760
Ville Syrjälä57779d02012-10-31 17:50:14 +020014761 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014762 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014763 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014764 case DRM_FORMAT_RGB565:
14765 case DRM_FORMAT_XRGB8888:
14766 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014767 break;
14768 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014769 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014770 DRM_DEBUG("unsupported pixel format: %s\n",
14771 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014772 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014773 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014774 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014775 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014776 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14777 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014778 DRM_DEBUG("unsupported pixel format: %s\n",
14779 drm_get_format_name(mode_cmd->pixel_format));
14780 return -EINVAL;
14781 }
14782 break;
14783 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014784 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014785 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014786 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014787 DRM_DEBUG("unsupported pixel format: %s\n",
14788 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014789 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014790 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014791 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014792 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014793 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014794 DRM_DEBUG("unsupported pixel format: %s\n",
14795 drm_get_format_name(mode_cmd->pixel_format));
14796 return -EINVAL;
14797 }
14798 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014799 case DRM_FORMAT_YUYV:
14800 case DRM_FORMAT_UYVY:
14801 case DRM_FORMAT_YVYU:
14802 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014803 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014804 DRM_DEBUG("unsupported pixel format: %s\n",
14805 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014806 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014807 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014808 break;
14809 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014810 DRM_DEBUG("unsupported pixel format: %s\n",
14811 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014812 return -EINVAL;
14813 }
14814
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014815 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14816 if (mode_cmd->offsets[0] != 0)
14817 return -EINVAL;
14818
Damien Lespiauec2c9812015-01-20 12:51:45 +000014819 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014820 mode_cmd->pixel_format,
14821 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014822 /* FIXME drm helper for size checks (especially planar formats)? */
14823 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14824 return -EINVAL;
14825
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014826 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14827 intel_fb->obj = obj;
14828
Jesse Barnes79e53942008-11-07 14:24:08 -080014829 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14830 if (ret) {
14831 DRM_ERROR("framebuffer init failed %d\n", ret);
14832 return ret;
14833 }
14834
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014835 intel_fb->obj->framebuffer_references++;
14836
Jesse Barnes79e53942008-11-07 14:24:08 -080014837 return 0;
14838}
14839
Jesse Barnes79e53942008-11-07 14:24:08 -080014840static struct drm_framebuffer *
14841intel_user_framebuffer_create(struct drm_device *dev,
14842 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014843 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014844{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014845 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014846 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014847 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014848
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014849 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014850 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014851 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014852 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014853
Daniel Vetter92907cb2015-11-23 09:04:05 +010014854 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014855 if (IS_ERR(fb))
14856 drm_gem_object_unreference_unlocked(&obj->base);
14857
14858 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014859}
14860
Daniel Vetter06957262015-08-10 13:34:08 +020014861#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014862static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014863{
14864}
14865#endif
14866
Jesse Barnes79e53942008-11-07 14:24:08 -080014867static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014868 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014869 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014870 .atomic_check = intel_atomic_check,
14871 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014872 .atomic_state_alloc = intel_atomic_state_alloc,
14873 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014874};
14875
Jesse Barnese70236a2009-09-21 10:42:27 -070014876/* Set up chip specific display functions */
14877static void intel_init_display(struct drm_device *dev)
14878{
14879 struct drm_i915_private *dev_priv = dev->dev_private;
14880
Daniel Vetteree9300b2013-06-03 22:40:22 +020014881 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14882 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014883 else if (IS_CHERRYVIEW(dev))
14884 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014885 else if (IS_VALLEYVIEW(dev))
14886 dev_priv->display.find_dpll = vlv_find_best_dpll;
14887 else if (IS_PINEVIEW(dev))
14888 dev_priv->display.find_dpll = pnv_find_best_dpll;
14889 else
14890 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14891
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014892 if (INTEL_INFO(dev)->gen >= 9) {
14893 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014894 dev_priv->display.get_initial_plane_config =
14895 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014896 dev_priv->display.crtc_compute_clock =
14897 haswell_crtc_compute_clock;
14898 dev_priv->display.crtc_enable = haswell_crtc_enable;
14899 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014900 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014901 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014902 dev_priv->display.get_initial_plane_config =
14903 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014904 dev_priv->display.crtc_compute_clock =
14905 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014906 dev_priv->display.crtc_enable = haswell_crtc_enable;
14907 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014908 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014909 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014910 dev_priv->display.get_initial_plane_config =
14911 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014912 dev_priv->display.crtc_compute_clock =
14913 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014914 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14915 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080014916 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014917 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014918 dev_priv->display.get_initial_plane_config =
14919 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014920 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014921 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14922 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014923 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014924 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014925 dev_priv->display.get_initial_plane_config =
14926 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014927 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014928 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14929 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014930 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014931
Jesse Barnese70236a2009-09-21 10:42:27 -070014932 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014933 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014934 dev_priv->display.get_display_clock_speed =
14935 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014936 else if (IS_BROXTON(dev))
14937 dev_priv->display.get_display_clock_speed =
14938 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014939 else if (IS_BROADWELL(dev))
14940 dev_priv->display.get_display_clock_speed =
14941 broadwell_get_display_clock_speed;
14942 else if (IS_HASWELL(dev))
14943 dev_priv->display.get_display_clock_speed =
14944 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080014945 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014946 dev_priv->display.get_display_clock_speed =
14947 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014948 else if (IS_GEN5(dev))
14949 dev_priv->display.get_display_clock_speed =
14950 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014951 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014952 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014953 dev_priv->display.get_display_clock_speed =
14954 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014955 else if (IS_GM45(dev))
14956 dev_priv->display.get_display_clock_speed =
14957 gm45_get_display_clock_speed;
14958 else if (IS_CRESTLINE(dev))
14959 dev_priv->display.get_display_clock_speed =
14960 i965gm_get_display_clock_speed;
14961 else if (IS_PINEVIEW(dev))
14962 dev_priv->display.get_display_clock_speed =
14963 pnv_get_display_clock_speed;
14964 else if (IS_G33(dev) || IS_G4X(dev))
14965 dev_priv->display.get_display_clock_speed =
14966 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014967 else if (IS_I915G(dev))
14968 dev_priv->display.get_display_clock_speed =
14969 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014970 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014971 dev_priv->display.get_display_clock_speed =
14972 i9xx_misc_get_display_clock_speed;
14973 else if (IS_I915GM(dev))
14974 dev_priv->display.get_display_clock_speed =
14975 i915gm_get_display_clock_speed;
14976 else if (IS_I865G(dev))
14977 dev_priv->display.get_display_clock_speed =
14978 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014979 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014980 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014981 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014982 else { /* 830 */
14983 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014984 dev_priv->display.get_display_clock_speed =
14985 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014986 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014987
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014988 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014989 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014990 } else if (IS_GEN6(dev)) {
14991 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014992 } else if (IS_IVYBRIDGE(dev)) {
14993 /* FIXME: detect B0+ stepping and use auto training */
14994 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014995 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014996 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014997 if (IS_BROADWELL(dev)) {
14998 dev_priv->display.modeset_commit_cdclk =
14999 broadwell_modeset_commit_cdclk;
15000 dev_priv->display.modeset_calc_cdclk =
15001 broadwell_modeset_calc_cdclk;
15002 }
Wayne Boyer666a4532015-12-09 12:29:35 -080015003 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015004 dev_priv->display.modeset_commit_cdclk =
15005 valleyview_modeset_commit_cdclk;
15006 dev_priv->display.modeset_calc_cdclk =
15007 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053015008 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015009 dev_priv->display.modeset_commit_cdclk =
15010 broxton_modeset_commit_cdclk;
15011 dev_priv->display.modeset_calc_cdclk =
15012 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015013 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015014
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015015 switch (INTEL_INFO(dev)->gen) {
15016 case 2:
15017 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15018 break;
15019
15020 case 3:
15021 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15022 break;
15023
15024 case 4:
15025 case 5:
15026 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15027 break;
15028
15029 case 6:
15030 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15031 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015032 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015033 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015034 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15035 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015036 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015037 /* Drop through - unsupported since execlist only. */
15038 default:
15039 /* Default just returns -ENODEV to indicate unsupported */
15040 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015041 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020015042
Ville Syrjäläe39b9992014-09-04 14:53:14 +030015043 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070015044}
15045
Jesse Barnesb690e962010-07-19 13:53:12 -070015046/*
15047 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15048 * resume, or other times. This quirk makes sure that's the case for
15049 * affected systems.
15050 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015051static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015052{
15053 struct drm_i915_private *dev_priv = dev->dev_private;
15054
15055 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015056 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015057}
15058
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015059static void quirk_pipeb_force(struct drm_device *dev)
15060{
15061 struct drm_i915_private *dev_priv = dev->dev_private;
15062
15063 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15064 DRM_INFO("applying pipe b force quirk\n");
15065}
15066
Keith Packard435793d2011-07-12 14:56:22 -070015067/*
15068 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15069 */
15070static void quirk_ssc_force_disable(struct drm_device *dev)
15071{
15072 struct drm_i915_private *dev_priv = dev->dev_private;
15073 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015074 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015075}
15076
Carsten Emde4dca20e2012-03-15 15:56:26 +010015077/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015078 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15079 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015080 */
15081static void quirk_invert_brightness(struct drm_device *dev)
15082{
15083 struct drm_i915_private *dev_priv = dev->dev_private;
15084 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015085 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015086}
15087
Scot Doyle9c72cc62014-07-03 23:27:50 +000015088/* Some VBT's incorrectly indicate no backlight is present */
15089static void quirk_backlight_present(struct drm_device *dev)
15090{
15091 struct drm_i915_private *dev_priv = dev->dev_private;
15092 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15093 DRM_INFO("applying backlight present quirk\n");
15094}
15095
Jesse Barnesb690e962010-07-19 13:53:12 -070015096struct intel_quirk {
15097 int device;
15098 int subsystem_vendor;
15099 int subsystem_device;
15100 void (*hook)(struct drm_device *dev);
15101};
15102
Egbert Eich5f85f172012-10-14 15:46:38 +020015103/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15104struct intel_dmi_quirk {
15105 void (*hook)(struct drm_device *dev);
15106 const struct dmi_system_id (*dmi_id_list)[];
15107};
15108
15109static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15110{
15111 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15112 return 1;
15113}
15114
15115static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15116 {
15117 .dmi_id_list = &(const struct dmi_system_id[]) {
15118 {
15119 .callback = intel_dmi_reverse_brightness,
15120 .ident = "NCR Corporation",
15121 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15122 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15123 },
15124 },
15125 { } /* terminating entry */
15126 },
15127 .hook = quirk_invert_brightness,
15128 },
15129};
15130
Ben Widawskyc43b5632012-04-16 14:07:40 -070015131static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015132 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15133 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15134
Jesse Barnesb690e962010-07-19 13:53:12 -070015135 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15136 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15137
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015138 /* 830 needs to leave pipe A & dpll A up */
15139 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15140
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015141 /* 830 needs to leave pipe B & dpll B up */
15142 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15143
Keith Packard435793d2011-07-12 14:56:22 -070015144 /* Lenovo U160 cannot use SSC on LVDS */
15145 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015146
15147 /* Sony Vaio Y cannot use SSC on LVDS */
15148 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015149
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015150 /* Acer Aspire 5734Z must invert backlight brightness */
15151 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15152
15153 /* Acer/eMachines G725 */
15154 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15155
15156 /* Acer/eMachines e725 */
15157 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15158
15159 /* Acer/Packard Bell NCL20 */
15160 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15161
15162 /* Acer Aspire 4736Z */
15163 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015164
15165 /* Acer Aspire 5336 */
15166 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015167
15168 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15169 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015170
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015171 /* Acer C720 Chromebook (Core i3 4005U) */
15172 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15173
jens steinb2a96012014-10-28 20:25:53 +010015174 /* Apple Macbook 2,1 (Core 2 T7400) */
15175 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15176
Jani Nikula1b9448b02015-11-05 11:49:59 +020015177 /* Apple Macbook 4,1 */
15178 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15179
Scot Doyled4967d82014-07-03 23:27:52 +000015180 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15181 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015182
15183 /* HP Chromebook 14 (Celeron 2955U) */
15184 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015185
15186 /* Dell Chromebook 11 */
15187 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015188
15189 /* Dell Chromebook 11 (2015 version) */
15190 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015191};
15192
15193static void intel_init_quirks(struct drm_device *dev)
15194{
15195 struct pci_dev *d = dev->pdev;
15196 int i;
15197
15198 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15199 struct intel_quirk *q = &intel_quirks[i];
15200
15201 if (d->device == q->device &&
15202 (d->subsystem_vendor == q->subsystem_vendor ||
15203 q->subsystem_vendor == PCI_ANY_ID) &&
15204 (d->subsystem_device == q->subsystem_device ||
15205 q->subsystem_device == PCI_ANY_ID))
15206 q->hook(dev);
15207 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015208 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15209 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15210 intel_dmi_quirks[i].hook(dev);
15211 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015212}
15213
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015214/* Disable the VGA plane that we never use */
15215static void i915_disable_vga(struct drm_device *dev)
15216{
15217 struct drm_i915_private *dev_priv = dev->dev_private;
15218 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015219 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015220
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015221 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015222 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015223 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015224 sr1 = inb(VGA_SR_DATA);
15225 outb(sr1 | 1<<5, VGA_SR_DATA);
15226 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15227 udelay(300);
15228
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015229 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015230 POSTING_READ(vga_reg);
15231}
15232
Daniel Vetterf8175862012-04-10 15:50:11 +020015233void intel_modeset_init_hw(struct drm_device *dev)
15234{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015235 struct drm_i915_private *dev_priv = dev->dev_private;
15236
Ville Syrjäläb6283052015-06-03 15:45:07 +030015237 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015238
15239 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15240
Daniel Vetterf8175862012-04-10 15:50:11 +020015241 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015242 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015243}
15244
Matt Roperd93c0372015-12-03 11:37:41 -080015245/*
15246 * Calculate what we think the watermarks should be for the state we've read
15247 * out of the hardware and then immediately program those watermarks so that
15248 * we ensure the hardware settings match our internal state.
15249 *
15250 * We can calculate what we think WM's should be by creating a duplicate of the
15251 * current state (which was constructed during hardware readout) and running it
15252 * through the atomic check code to calculate new watermark values in the
15253 * state object.
15254 */
15255static void sanitize_watermarks(struct drm_device *dev)
15256{
15257 struct drm_i915_private *dev_priv = to_i915(dev);
15258 struct drm_atomic_state *state;
15259 struct drm_crtc *crtc;
15260 struct drm_crtc_state *cstate;
15261 struct drm_modeset_acquire_ctx ctx;
15262 int ret;
15263 int i;
15264
15265 /* Only supported on platforms that use atomic watermark design */
Matt Roperbf220452016-01-19 11:43:04 -080015266 if (!dev_priv->display.program_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015267 return;
15268
15269 /*
15270 * We need to hold connection_mutex before calling duplicate_state so
15271 * that the connector loop is protected.
15272 */
15273 drm_modeset_acquire_init(&ctx, 0);
15274retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015275 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015276 if (ret == -EDEADLK) {
15277 drm_modeset_backoff(&ctx);
15278 goto retry;
15279 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015280 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015281 }
15282
15283 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15284 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015285 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015286
15287 ret = intel_atomic_check(dev, state);
15288 if (ret) {
15289 /*
15290 * If we fail here, it means that the hardware appears to be
15291 * programmed in a way that shouldn't be possible, given our
15292 * understanding of watermark requirements. This might mean a
15293 * mistake in the hardware readout code or a mistake in the
15294 * watermark calculations for a given platform. Raise a WARN
15295 * so that this is noticeable.
15296 *
15297 * If this actually happens, we'll have to just leave the
15298 * BIOS-programmed watermarks untouched and hope for the best.
15299 */
15300 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015301 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015302 }
15303
15304 /* Write calculated watermark values back */
15305 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15306 for_each_crtc_in_state(state, crtc, cstate, i) {
15307 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15308
Matt Roperbf220452016-01-19 11:43:04 -080015309 dev_priv->display.program_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015310 }
15311
15312 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015313fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015314 drm_modeset_drop_locks(&ctx);
15315 drm_modeset_acquire_fini(&ctx);
15316}
15317
Jesse Barnes79e53942008-11-07 14:24:08 -080015318void intel_modeset_init(struct drm_device *dev)
15319{
Jesse Barnes652c3932009-08-17 13:31:43 -070015320 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015321 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015322 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015323 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015324
15325 drm_mode_config_init(dev);
15326
15327 dev->mode_config.min_width = 0;
15328 dev->mode_config.min_height = 0;
15329
Dave Airlie019d96c2011-09-29 16:20:42 +010015330 dev->mode_config.preferred_depth = 24;
15331 dev->mode_config.prefer_shadow = 1;
15332
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015333 dev->mode_config.allow_fb_modifiers = true;
15334
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015335 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015336
Jesse Barnesb690e962010-07-19 13:53:12 -070015337 intel_init_quirks(dev);
15338
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015339 intel_init_pm(dev);
15340
Ben Widawskye3c74752013-04-05 13:12:39 -070015341 if (INTEL_INFO(dev)->num_pipes == 0)
15342 return;
15343
Lukas Wunner69f92f62015-07-15 13:57:35 +020015344 /*
15345 * There may be no VBT; and if the BIOS enabled SSC we can
15346 * just keep using it to avoid unnecessary flicker. Whereas if the
15347 * BIOS isn't using it, don't assume it will work even if the VBT
15348 * indicates as much.
15349 */
15350 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15351 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15352 DREF_SSC1_ENABLE);
15353
15354 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15355 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15356 bios_lvds_use_ssc ? "en" : "dis",
15357 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15358 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15359 }
15360 }
15361
Jesse Barnese70236a2009-09-21 10:42:27 -070015362 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015363 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015364
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015365 if (IS_GEN2(dev)) {
15366 dev->mode_config.max_width = 2048;
15367 dev->mode_config.max_height = 2048;
15368 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015369 dev->mode_config.max_width = 4096;
15370 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015371 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015372 dev->mode_config.max_width = 8192;
15373 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015374 }
Damien Lespiau068be562014-03-28 14:17:49 +000015375
Ville Syrjälädc41c152014-08-13 11:57:05 +030015376 if (IS_845G(dev) || IS_I865G(dev)) {
15377 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15378 dev->mode_config.cursor_height = 1023;
15379 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015380 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15381 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15382 } else {
15383 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15384 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15385 }
15386
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015387 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015388
Zhao Yakui28c97732009-10-09 11:39:41 +080015389 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015390 INTEL_INFO(dev)->num_pipes,
15391 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015392
Damien Lespiau055e3932014-08-18 13:49:10 +010015393 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015394 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015395 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015396 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015397 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015398 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015399 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015400 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015401 }
15402
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015403 intel_update_czclk(dev_priv);
15404 intel_update_cdclk(dev);
15405
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015406 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015407
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015408 /* Just disable it once at startup */
15409 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015410 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015411
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015412 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015413 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015414 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015415
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015416 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015417 struct intel_initial_plane_config plane_config = {};
15418
Jesse Barnes46f297f2014-03-07 08:57:48 -080015419 if (!crtc->active)
15420 continue;
15421
Jesse Barnes46f297f2014-03-07 08:57:48 -080015422 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015423 * Note that reserving the BIOS fb up front prevents us
15424 * from stuffing other stolen allocations like the ring
15425 * on top. This prevents some ugliness at boot time, and
15426 * can even allow for smooth boot transitions if the BIOS
15427 * fb is large enough for the active pipe configuration.
15428 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015429 dev_priv->display.get_initial_plane_config(crtc,
15430 &plane_config);
15431
15432 /*
15433 * If the fb is shared between multiple heads, we'll
15434 * just get the first one.
15435 */
15436 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015437 }
Matt Roperd93c0372015-12-03 11:37:41 -080015438
15439 /*
15440 * Make sure hardware watermarks really match the state we read out.
15441 * Note that we need to do this after reconstructing the BIOS fb's
15442 * since the watermark calculation done here will use pstate->fb.
15443 */
15444 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015445}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015446
Daniel Vetter7fad7982012-07-04 17:51:47 +020015447static void intel_enable_pipe_a(struct drm_device *dev)
15448{
15449 struct intel_connector *connector;
15450 struct drm_connector *crt = NULL;
15451 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015452 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015453
15454 /* We can't just switch on the pipe A, we need to set things up with a
15455 * proper mode and output configuration. As a gross hack, enable pipe A
15456 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015457 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015458 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15459 crt = &connector->base;
15460 break;
15461 }
15462 }
15463
15464 if (!crt)
15465 return;
15466
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015467 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015468 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015469}
15470
Daniel Vetterfa555832012-10-10 23:14:00 +020015471static bool
15472intel_check_plane_mapping(struct intel_crtc *crtc)
15473{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015474 struct drm_device *dev = crtc->base.dev;
15475 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015476 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015477
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015478 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015479 return true;
15480
Ville Syrjälä649636e2015-09-22 19:50:01 +030015481 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015482
15483 if ((val & DISPLAY_PLANE_ENABLE) &&
15484 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15485 return false;
15486
15487 return true;
15488}
15489
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015490static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15491{
15492 struct drm_device *dev = crtc->base.dev;
15493 struct intel_encoder *encoder;
15494
15495 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15496 return true;
15497
15498 return false;
15499}
15500
Daniel Vetter24929352012-07-02 20:28:59 +020015501static void intel_sanitize_crtc(struct intel_crtc *crtc)
15502{
15503 struct drm_device *dev = crtc->base.dev;
15504 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015505 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015506
Daniel Vetter24929352012-07-02 20:28:59 +020015507 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015508 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15509
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015510 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015511 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015512 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015513 struct intel_plane *plane;
15514
Daniel Vetter96256042015-02-13 21:03:42 +010015515 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015516
15517 /* Disable everything but the primary plane */
15518 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15519 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15520 continue;
15521
15522 plane->disable_plane(&plane->base, &crtc->base);
15523 }
Daniel Vetter96256042015-02-13 21:03:42 +010015524 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015525
Daniel Vetter24929352012-07-02 20:28:59 +020015526 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015527 * disable the crtc (and hence change the state) if it is wrong. Note
15528 * that gen4+ has a fixed plane -> pipe mapping. */
15529 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015530 bool plane;
15531
Daniel Vetter24929352012-07-02 20:28:59 +020015532 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15533 crtc->base.base.id);
15534
15535 /* Pipe has the wrong plane attached and the plane is active.
15536 * Temporarily change the plane mapping and disable everything
15537 * ... */
15538 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015539 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015540 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015541 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015542 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015543 }
Daniel Vetter24929352012-07-02 20:28:59 +020015544
Daniel Vetter7fad7982012-07-04 17:51:47 +020015545 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15546 crtc->pipe == PIPE_A && !crtc->active) {
15547 /* BIOS forgot to enable pipe A, this mostly happens after
15548 * resume. Force-enable the pipe to fix this, the update_dpms
15549 * call below we restore the pipe to the right state, but leave
15550 * the required bits on. */
15551 intel_enable_pipe_a(dev);
15552 }
15553
Daniel Vetter24929352012-07-02 20:28:59 +020015554 /* Adjust the state of the output pipe according to whether we
15555 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015556 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015557 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015558
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015559 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015560 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015561
15562 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015563 * functions or because of calls to intel_crtc_disable_noatomic,
15564 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015565 * pipe A quirk. */
15566 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15567 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015568 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015569 crtc->active ? "enabled" : "disabled");
15570
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015571 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015572 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015573 crtc->base.enabled = crtc->active;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015574 crtc->base.state->connector_mask = 0;
Daniel Vetter24929352012-07-02 20:28:59 +020015575
15576 /* Because we only establish the connector -> encoder ->
15577 * crtc links if something is active, this means the
15578 * crtc is now deactivated. Break the links. connector
15579 * -> encoder links are only establish when things are
15580 * actually up, hence no need to break them. */
15581 WARN_ON(crtc->active);
15582
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015583 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015584 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015585 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015586
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015587 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015588 /*
15589 * We start out with underrun reporting disabled to avoid races.
15590 * For correct bookkeeping mark this on active crtcs.
15591 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015592 * Also on gmch platforms we dont have any hardware bits to
15593 * disable the underrun reporting. Which means we need to start
15594 * out with underrun reporting disabled also on inactive pipes,
15595 * since otherwise we'll complain about the garbage we read when
15596 * e.g. coming up after runtime pm.
15597 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015598 * No protection against concurrent access is required - at
15599 * worst a fifo underrun happens which also sets this to false.
15600 */
15601 crtc->cpu_fifo_underrun_disabled = true;
15602 crtc->pch_fifo_underrun_disabled = true;
15603 }
Daniel Vetter24929352012-07-02 20:28:59 +020015604}
15605
15606static void intel_sanitize_encoder(struct intel_encoder *encoder)
15607{
15608 struct intel_connector *connector;
15609 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015610 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015611
15612 /* We need to check both for a crtc link (meaning that the
15613 * encoder is active and trying to read from a pipe) and the
15614 * pipe itself being active. */
15615 bool has_active_crtc = encoder->base.crtc &&
15616 to_intel_crtc(encoder->base.crtc)->active;
15617
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015618 for_each_intel_connector(dev, connector) {
15619 if (connector->base.encoder != &encoder->base)
15620 continue;
15621
15622 active = true;
15623 break;
15624 }
15625
15626 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015627 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15628 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015629 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015630
15631 /* Connector is active, but has no active pipe. This is
15632 * fallout from our resume register restoring. Disable
15633 * the encoder manually again. */
15634 if (encoder->base.crtc) {
15635 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15636 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015637 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015638 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015639 if (encoder->post_disable)
15640 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015641 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015642 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015643
15644 /* Inconsistent output/port/pipe state happens presumably due to
15645 * a bug in one of the get_hw_state functions. Or someplace else
15646 * in our code, like the register restore mess on resume. Clamp
15647 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015648 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015649 if (connector->encoder != encoder)
15650 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015651 connector->base.dpms = DRM_MODE_DPMS_OFF;
15652 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015653 }
15654 }
15655 /* Enabled encoders without active connectors will be fixed in
15656 * the crtc fixup. */
15657}
15658
Imre Deak04098752014-02-18 00:02:16 +020015659void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015660{
15661 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015662 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015663
Imre Deak04098752014-02-18 00:02:16 +020015664 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15665 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15666 i915_disable_vga(dev);
15667 }
15668}
15669
15670void i915_redisable_vga(struct drm_device *dev)
15671{
15672 struct drm_i915_private *dev_priv = dev->dev_private;
15673
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015674 /* This function can be called both from intel_modeset_setup_hw_state or
15675 * at a very early point in our resume sequence, where the power well
15676 * structures are not yet restored. Since this function is at a very
15677 * paranoid "someone might have enabled VGA while we were not looking"
15678 * level, just check if the power well is enabled instead of trying to
15679 * follow the "don't touch the power well if we don't need it" policy
15680 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015681 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015682 return;
15683
Imre Deak04098752014-02-18 00:02:16 +020015684 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015685}
15686
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015687static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015688{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015689 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015690
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015691 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015692}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015693
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015694/* FIXME read out full plane state for all planes */
15695static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015696{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015697 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015698 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015699 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015700
Matt Roper19b8d382015-09-24 15:53:17 -070015701 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015702 primary_get_hw_state(to_intel_plane(primary));
15703
15704 if (plane_state->visible)
15705 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015706}
15707
Daniel Vetter30e984d2013-06-05 13:34:17 +020015708static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015709{
15710 struct drm_i915_private *dev_priv = dev->dev_private;
15711 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015712 struct intel_crtc *crtc;
15713 struct intel_encoder *encoder;
15714 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015715 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015716
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015717 dev_priv->active_crtcs = 0;
15718
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015719 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015720 struct intel_crtc_state *crtc_state = crtc->config;
15721 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015722
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015723 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15724 memset(crtc_state, 0, sizeof(*crtc_state));
15725 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015726
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015727 crtc_state->base.active = crtc_state->base.enable =
15728 dev_priv->display.get_pipe_config(crtc, crtc_state);
15729
15730 crtc->base.enabled = crtc_state->base.enable;
15731 crtc->active = crtc_state->base.active;
15732
15733 if (crtc_state->base.active) {
15734 dev_priv->active_crtcs |= 1 << crtc->pipe;
15735
15736 if (IS_BROADWELL(dev_priv)) {
15737 pixclk = ilk_pipe_pixel_rate(crtc_state);
15738
15739 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15740 if (crtc_state->ips_enabled)
15741 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15742 } else if (IS_VALLEYVIEW(dev_priv) ||
15743 IS_CHERRYVIEW(dev_priv) ||
15744 IS_BROXTON(dev_priv))
15745 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15746 else
15747 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15748 }
15749
15750 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015751
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015752 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015753
15754 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15755 crtc->base.base.id,
15756 crtc->active ? "enabled" : "disabled");
15757 }
15758
Daniel Vetter53589012013-06-05 13:34:16 +020015759 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15760 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15761
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015762 pll->on = pll->get_hw_state(dev_priv, pll,
15763 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015764 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015765 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015766 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015767 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015768 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015769 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015770 }
Daniel Vetter53589012013-06-05 13:34:16 +020015771 }
Daniel Vetter53589012013-06-05 13:34:16 +020015772
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015773 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015774 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015775
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015776 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015777 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015778 }
15779
Damien Lespiaub2784e12014-08-05 11:29:37 +010015780 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015781 pipe = 0;
15782
15783 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015784 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15785 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015786 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015787 } else {
15788 encoder->base.crtc = NULL;
15789 }
15790
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015791 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015792 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015793 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015794 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015795 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015796 }
15797
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015798 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015799 if (connector->get_hw_state(connector)) {
15800 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015801
15802 encoder = connector->encoder;
15803 connector->base.encoder = &encoder->base;
15804
15805 if (encoder->base.crtc &&
15806 encoder->base.crtc->state->active) {
15807 /*
15808 * This has to be done during hardware readout
15809 * because anything calling .crtc_disable may
15810 * rely on the connector_mask being accurate.
15811 */
15812 encoder->base.crtc->state->connector_mask |=
15813 1 << drm_connector_index(&connector->base);
15814 }
15815
Daniel Vetter24929352012-07-02 20:28:59 +020015816 } else {
15817 connector->base.dpms = DRM_MODE_DPMS_OFF;
15818 connector->base.encoder = NULL;
15819 }
15820 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15821 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015822 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015823 connector->base.encoder ? "enabled" : "disabled");
15824 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015825
15826 for_each_intel_crtc(dev, crtc) {
15827 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15828
15829 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15830 if (crtc->base.state->active) {
15831 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15832 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15833 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15834
15835 /*
15836 * The initial mode needs to be set in order to keep
15837 * the atomic core happy. It wants a valid mode if the
15838 * crtc's enabled, so we do the above call.
15839 *
15840 * At this point some state updated by the connectors
15841 * in their ->detect() callback has not run yet, so
15842 * no recalculation can be done yet.
15843 *
15844 * Even if we could do a recalculation and modeset
15845 * right now it would cause a double modeset if
15846 * fbdev or userspace chooses a different initial mode.
15847 *
15848 * If that happens, someone indicated they wanted a
15849 * mode change, which means it's safe to do a full
15850 * recalculation.
15851 */
15852 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015853
15854 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15855 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015856 }
15857 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015858}
15859
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015860/* Scan out the current hw modeset state,
15861 * and sanitizes it to the current state
15862 */
15863static void
15864intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015865{
15866 struct drm_i915_private *dev_priv = dev->dev_private;
15867 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015868 struct intel_crtc *crtc;
15869 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015870 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015871
15872 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015873
15874 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015875 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015876 intel_sanitize_encoder(encoder);
15877 }
15878
Damien Lespiau055e3932014-08-18 13:49:10 +010015879 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015880 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15881 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015882 intel_dump_pipe_config(crtc, crtc->config,
15883 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015884 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015885
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015886 intel_modeset_update_connector_atomic_state(dev);
15887
Daniel Vetter35c95372013-07-17 06:55:04 +020015888 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15889 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15890
15891 if (!pll->on || pll->active)
15892 continue;
15893
15894 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15895
15896 pll->disable(dev_priv, pll);
15897 pll->on = false;
15898 }
15899
Wayne Boyer666a4532015-12-09 12:29:35 -080015900 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015901 vlv_wm_get_hw_state(dev);
15902 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015903 skl_wm_get_hw_state(dev);
15904 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015905 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015906
15907 for_each_intel_crtc(dev, crtc) {
15908 unsigned long put_domains;
15909
15910 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15911 if (WARN_ON(put_domains))
15912 modeset_put_power_domains(dev_priv, put_domains);
15913 }
15914 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015915}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015916
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015917void intel_display_resume(struct drm_device *dev)
15918{
15919 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15920 struct intel_connector *conn;
15921 struct intel_plane *plane;
15922 struct drm_crtc *crtc;
15923 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015924
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015925 if (!state)
15926 return;
15927
15928 state->acquire_ctx = dev->mode_config.acquire_ctx;
15929
15930 /* preserve complete old state, including dpll */
15931 intel_atomic_get_shared_dpll_state(state);
15932
15933 for_each_crtc(dev, crtc) {
15934 struct drm_crtc_state *crtc_state =
15935 drm_atomic_get_crtc_state(state, crtc);
15936
15937 ret = PTR_ERR_OR_ZERO(crtc_state);
15938 if (ret)
15939 goto err;
15940
15941 /* force a restore */
15942 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015943 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015944
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015945 for_each_intel_plane(dev, plane) {
15946 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15947 if (ret)
15948 goto err;
15949 }
15950
15951 for_each_intel_connector(dev, conn) {
15952 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15953 if (ret)
15954 goto err;
15955 }
15956
15957 intel_modeset_setup_hw_state(dev);
15958
15959 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015960 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015961 if (!ret)
15962 return;
15963
15964err:
15965 DRM_ERROR("Restoring old state failed with %i\n", ret);
15966 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015967}
15968
15969void intel_modeset_gem_init(struct drm_device *dev)
15970{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015971 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015972 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015973 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015974
Imre Deakae484342014-03-31 15:10:44 +030015975 mutex_lock(&dev->struct_mutex);
15976 intel_init_gt_powersave(dev);
15977 mutex_unlock(&dev->struct_mutex);
15978
Chris Wilson1833b132012-05-09 11:56:28 +010015979 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015980
15981 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015982
15983 /*
15984 * Make sure any fbs we allocated at startup are properly
15985 * pinned & fenced. When we do the allocation it's too early
15986 * for this.
15987 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015988 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015989 obj = intel_fb_obj(c->primary->fb);
15990 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015991 continue;
15992
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015993 mutex_lock(&dev->struct_mutex);
15994 ret = intel_pin_and_fence_fb_obj(c->primary,
15995 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015996 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015997 mutex_unlock(&dev->struct_mutex);
15998 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015999 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16000 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016001 drm_framebuffer_unreference(c->primary->fb);
16002 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016003 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016004 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016005 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016006 }
16007 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016008
16009 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016010}
16011
Imre Deak4932e2c2014-02-11 17:12:48 +020016012void intel_connector_unregister(struct intel_connector *intel_connector)
16013{
16014 struct drm_connector *connector = &intel_connector->base;
16015
16016 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016017 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016018}
16019
Jesse Barnes79e53942008-11-07 14:24:08 -080016020void intel_modeset_cleanup(struct drm_device *dev)
16021{
Jesse Barnes652c3932009-08-17 13:31:43 -070016022 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016023 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016024
Imre Deak2eb52522014-11-19 15:30:05 +020016025 intel_disable_gt_powersave(dev);
16026
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016027 intel_backlight_unregister(dev);
16028
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016029 /*
16030 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016031 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016032 * experience fancy races otherwise.
16033 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016034 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016035
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016036 /*
16037 * Due to the hpd irq storm handling the hotplug work can re-arm the
16038 * poll handlers. Hence disable polling after hpd handling is shut down.
16039 */
Keith Packardf87ea762010-10-03 19:36:26 -070016040 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016041
Jesse Barnes723bfd72010-10-07 16:01:13 -070016042 intel_unregister_dsm_handler();
16043
Paulo Zanoni7733b492015-07-07 15:26:04 -030016044 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016045
Chris Wilson1630fe72011-07-08 12:22:42 +010016046 /* flush any delayed tasks or pending work */
16047 flush_scheduled_work();
16048
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016049 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016050 for_each_intel_connector(dev, connector)
16051 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016052
Jesse Barnes79e53942008-11-07 14:24:08 -080016053 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016054
16055 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016056
16057 mutex_lock(&dev->struct_mutex);
16058 intel_cleanup_gt_powersave(dev);
16059 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf5949142016-01-13 11:55:28 +010016060
16061 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016062}
16063
Dave Airlie28d52042009-09-21 14:33:58 +100016064/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016065 * Return which encoder is currently attached for connector.
16066 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016067struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016068{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016069 return &intel_attached_encoder(connector)->base;
16070}
Jesse Barnes79e53942008-11-07 14:24:08 -080016071
Chris Wilsondf0e9242010-09-09 16:20:55 +010016072void intel_connector_attach_encoder(struct intel_connector *connector,
16073 struct intel_encoder *encoder)
16074{
16075 connector->encoder = encoder;
16076 drm_mode_connector_attach_encoder(&connector->base,
16077 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016078}
Dave Airlie28d52042009-09-21 14:33:58 +100016079
16080/*
16081 * set vga decode state - true == enable VGA decode
16082 */
16083int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16084{
16085 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016086 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016087 u16 gmch_ctrl;
16088
Chris Wilson75fa0412014-02-07 18:37:02 -020016089 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16090 DRM_ERROR("failed to read control word\n");
16091 return -EIO;
16092 }
16093
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016094 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16095 return 0;
16096
Dave Airlie28d52042009-09-21 14:33:58 +100016097 if (state)
16098 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16099 else
16100 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016101
16102 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16103 DRM_ERROR("failed to write control word\n");
16104 return -EIO;
16105 }
16106
Dave Airlie28d52042009-09-21 14:33:58 +100016107 return 0;
16108}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016109
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016110struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016111
16112 u32 power_well_driver;
16113
Chris Wilson63b66e52013-08-08 15:12:06 +020016114 int num_transcoders;
16115
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016116 struct intel_cursor_error_state {
16117 u32 control;
16118 u32 position;
16119 u32 base;
16120 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016121 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016122
16123 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016124 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016125 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030016126 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016127 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016128
16129 struct intel_plane_error_state {
16130 u32 control;
16131 u32 stride;
16132 u32 size;
16133 u32 pos;
16134 u32 addr;
16135 u32 surface;
16136 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016137 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016138
16139 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016140 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016141 enum transcoder cpu_transcoder;
16142
16143 u32 conf;
16144
16145 u32 htotal;
16146 u32 hblank;
16147 u32 hsync;
16148 u32 vtotal;
16149 u32 vblank;
16150 u32 vsync;
16151 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016152};
16153
16154struct intel_display_error_state *
16155intel_display_capture_error_state(struct drm_device *dev)
16156{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016157 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016158 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016159 int transcoders[] = {
16160 TRANSCODER_A,
16161 TRANSCODER_B,
16162 TRANSCODER_C,
16163 TRANSCODER_EDP,
16164 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016165 int i;
16166
Chris Wilson63b66e52013-08-08 15:12:06 +020016167 if (INTEL_INFO(dev)->num_pipes == 0)
16168 return NULL;
16169
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016170 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016171 if (error == NULL)
16172 return NULL;
16173
Imre Deak190be112013-11-25 17:15:31 +020016174 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016175 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16176
Damien Lespiau055e3932014-08-18 13:49:10 +010016177 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016178 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016179 __intel_display_power_is_enabled(dev_priv,
16180 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016181 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016182 continue;
16183
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016184 error->cursor[i].control = I915_READ(CURCNTR(i));
16185 error->cursor[i].position = I915_READ(CURPOS(i));
16186 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016187
16188 error->plane[i].control = I915_READ(DSPCNTR(i));
16189 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016190 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016191 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016192 error->plane[i].pos = I915_READ(DSPPOS(i));
16193 }
Paulo Zanonica291362013-03-06 20:03:14 -030016194 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16195 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016196 if (INTEL_INFO(dev)->gen >= 4) {
16197 error->plane[i].surface = I915_READ(DSPSURF(i));
16198 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16199 }
16200
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016201 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030016202
Sonika Jindal3abfce72014-07-21 15:23:43 +053016203 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030016204 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016205 }
16206
16207 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16208 if (HAS_DDI(dev_priv->dev))
16209 error->num_transcoders++; /* Account for eDP. */
16210
16211 for (i = 0; i < error->num_transcoders; i++) {
16212 enum transcoder cpu_transcoder = transcoders[i];
16213
Imre Deakddf9c532013-11-27 22:02:02 +020016214 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016215 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016216 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016217 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016218 continue;
16219
Chris Wilson63b66e52013-08-08 15:12:06 +020016220 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16221
16222 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16223 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16224 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16225 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16226 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16227 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16228 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016229 }
16230
16231 return error;
16232}
16233
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016234#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16235
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016236void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016237intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016238 struct drm_device *dev,
16239 struct intel_display_error_state *error)
16240{
Damien Lespiau055e3932014-08-18 13:49:10 +010016241 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016242 int i;
16243
Chris Wilson63b66e52013-08-08 15:12:06 +020016244 if (!error)
16245 return;
16246
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016247 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016248 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016249 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016250 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016251 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016252 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016253 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016254 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016255 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030016256 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016257
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016258 err_printf(m, "Plane [%d]:\n", i);
16259 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16260 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016261 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016262 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16263 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016264 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016265 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016266 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016267 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016268 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16269 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016270 }
16271
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016272 err_printf(m, "Cursor [%d]:\n", i);
16273 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16274 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16275 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016276 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016277
16278 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016279 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016280 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016281 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016282 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016283 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16284 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16285 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16286 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16287 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16288 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16289 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16290 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016291}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016292
16293void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16294{
16295 struct intel_crtc *crtc;
16296
16297 for_each_intel_crtc(dev, crtc) {
16298 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016299
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016300 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016301
16302 work = crtc->unpin_work;
16303
16304 if (work && work->event &&
16305 work->event->base.file_priv == file) {
16306 kfree(work->event);
16307 work->event = NULL;
16308 }
16309
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016310 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016311 }
16312}