blob: 9dc42bf557bed9f80b0d6adaff59a7ac6001c9d5 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080085 int target, int refclk, intel_clock_t *match_clock,
86 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080087static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080089 int target, int refclk, intel_clock_t *match_clock,
90 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080091
Keith Packarda4fc5ed2009-04-07 16:16:42 -070092static bool
93intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080094 int target, int refclk, intel_clock_t *match_clock,
95 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080096static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050097intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080098 int target, int refclk, intel_clock_t *match_clock,
99 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100
Chris Wilson021357a2010-09-07 20:54:59 +0100101static inline u32 /* units of 100MHz */
102intel_fdi_link_freq(struct drm_device *dev)
103{
Chris Wilson8b99e682010-10-13 09:59:17 +0100104 if (IS_GEN5(dev)) {
105 struct drm_i915_private *dev_priv = dev->dev_private;
106 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
107 } else
108 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100109}
110
Keith Packarde4b36692009-06-05 19:22:17 -0700111static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400112 .dot = { .min = 25000, .max = 350000 },
113 .vco = { .min = 930000, .max = 1400000 },
114 .n = { .min = 3, .max = 16 },
115 .m = { .min = 96, .max = 140 },
116 .m1 = { .min = 18, .max = 26 },
117 .m2 = { .min = 6, .max = 16 },
118 .p = { .min = 4, .max = 128 },
119 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700120 .p2 = { .dot_limit = 165000,
121 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800122 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700123};
124
125static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 .dot = { .min = 25000, .max = 350000 },
127 .vco = { .min = 930000, .max = 1400000 },
128 .n = { .min = 3, .max = 16 },
129 .m = { .min = 96, .max = 140 },
130 .m1 = { .min = 18, .max = 26 },
131 .m2 = { .min = 6, .max = 16 },
132 .p = { .min = 4, .max = 128 },
133 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700134 .p2 = { .dot_limit = 165000,
135 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800136 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
Eric Anholt273e27c2011-03-30 13:01:10 -0700138
Keith Packarde4b36692009-06-05 19:22:17 -0700139static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .dot = { .min = 20000, .max = 400000 },
141 .vco = { .min = 1400000, .max = 2800000 },
142 .n = { .min = 1, .max = 6 },
143 .m = { .min = 70, .max = 120 },
144 .m1 = { .min = 10, .max = 22 },
145 .m2 = { .min = 5, .max = 9 },
146 .p = { .min = 5, .max = 80 },
147 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700148 .p2 = { .dot_limit = 200000,
149 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800150 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700151};
152
153static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .dot = { .min = 20000, .max = 400000 },
155 .vco = { .min = 1400000, .max = 2800000 },
156 .n = { .min = 1, .max = 6 },
157 .m = { .min = 70, .max = 120 },
158 .m1 = { .min = 10, .max = 22 },
159 .m2 = { .min = 5, .max = 9 },
160 .p = { .min = 7, .max = 98 },
161 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700162 .p2 = { .dot_limit = 112000,
163 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800164 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700165};
166
Eric Anholt273e27c2011-03-30 13:01:10 -0700167
Keith Packarde4b36692009-06-05 19:22:17 -0700168static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 25000, .max = 270000 },
170 .vco = { .min = 1750000, .max = 3500000},
171 .n = { .min = 1, .max = 4 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 10, .max = 30 },
176 .p1 = { .min = 1, .max = 3},
177 .p2 = { .dot_limit = 270000,
178 .p2_slow = 10,
179 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800180 },
Ma Lingd4906092009-03-18 20:13:27 +0800181 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700182};
183
184static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700185 .dot = { .min = 22000, .max = 400000 },
186 .vco = { .min = 1750000, .max = 3500000},
187 .n = { .min = 1, .max = 4 },
188 .m = { .min = 104, .max = 138 },
189 .m1 = { .min = 16, .max = 23 },
190 .m2 = { .min = 5, .max = 11 },
191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8},
193 .p2 = { .dot_limit = 165000,
194 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800195 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700196};
197
198static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 .dot = { .min = 20000, .max = 115000 },
200 .vco = { .min = 1750000, .max = 3500000 },
201 .n = { .min = 1, .max = 3 },
202 .m = { .min = 104, .max = 138 },
203 .m1 = { .min = 17, .max = 23 },
204 .m2 = { .min = 5, .max = 11 },
205 .p = { .min = 28, .max = 112 },
206 .p1 = { .min = 2, .max = 8 },
207 .p2 = { .dot_limit = 0,
208 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800209 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 80000, .max = 224000 },
215 .vco = { .min = 1750000, .max = 3500000 },
216 .n = { .min = 1, .max = 3 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 14, .max = 42 },
221 .p1 = { .min = 2, .max = 6 },
222 .p2 = { .dot_limit = 0,
223 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Ma Lingd4906092009-03-18 20:13:27 +0800225 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 161670, .max = 227000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 2 },
232 .m = { .min = 97, .max = 108 },
233 .m1 = { .min = 0x10, .max = 0x12 },
234 .m2 = { .min = 0x05, .max = 0x06 },
235 .p = { .min = 10, .max = 20 },
236 .p1 = { .min = 1, .max = 2},
237 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500242static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000},
244 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .n = { .min = 3, .max = 6 },
247 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .m1 = { .min = 0, .max = 0 },
250 .m2 = { .min = 0, .max = 254 },
251 .p = { .min = 5, .max = 80 },
252 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .p2 = { .dot_limit = 200000,
254 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800255 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700256};
257
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500258static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400259 .dot = { .min = 20000, .max = 400000 },
260 .vco = { .min = 1700000, .max = 3500000 },
261 .n = { .min = 3, .max = 6 },
262 .m = { .min = 2, .max = 256 },
263 .m1 = { .min = 0, .max = 0 },
264 .m2 = { .min = 0, .max = 254 },
265 .p = { .min = 7, .max = 112 },
266 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 .p2 = { .dot_limit = 112000,
268 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800269 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700270};
271
Eric Anholt273e27c2011-03-30 13:01:10 -0700272/* Ironlake / Sandybridge
273 *
274 * We calculate clock using (register_value + 2) for N/M1/M2, so here
275 * the range value for them is (actual_value - 2).
276 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800277static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .dot = { .min = 25000, .max = 350000 },
279 .vco = { .min = 1760000, .max = 3510000 },
280 .n = { .min = 1, .max = 5 },
281 .m = { .min = 79, .max = 127 },
282 .m1 = { .min = 12, .max = 22 },
283 .m2 = { .min = 5, .max = 9 },
284 .p = { .min = 5, .max = 80 },
285 .p1 = { .min = 1, .max = 8 },
286 .p2 = { .dot_limit = 225000,
287 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800288 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700289};
290
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800291static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .dot = { .min = 25000, .max = 350000 },
293 .vco = { .min = 1760000, .max = 3510000 },
294 .n = { .min = 1, .max = 3 },
295 .m = { .min = 79, .max = 118 },
296 .m1 = { .min = 12, .max = 22 },
297 .m2 = { .min = 5, .max = 9 },
298 .p = { .min = 28, .max = 112 },
299 .p1 = { .min = 2, .max = 8 },
300 .p2 = { .dot_limit = 225000,
301 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800302 .find_pll = intel_g4x_find_best_PLL,
303};
304
305static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700306 .dot = { .min = 25000, .max = 350000 },
307 .vco = { .min = 1760000, .max = 3510000 },
308 .n = { .min = 1, .max = 3 },
309 .m = { .min = 79, .max = 127 },
310 .m1 = { .min = 12, .max = 22 },
311 .m2 = { .min = 5, .max = 9 },
312 .p = { .min = 14, .max = 56 },
313 .p1 = { .min = 2, .max = 8 },
314 .p2 = { .dot_limit = 225000,
315 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316 .find_pll = intel_g4x_find_best_PLL,
317};
318
Eric Anholt273e27c2011-03-30 13:01:10 -0700319/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800320static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 2 },
324 .m = { .min = 79, .max = 126 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400328 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
334static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 79, .max = 126 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800345 .find_pll = intel_g4x_find_best_PLL,
346};
347
348static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .dot = { .min = 25000, .max = 350000 },
350 .vco = { .min = 1760000, .max = 3510000},
351 .n = { .min = 1, .max = 2 },
352 .m = { .min = 81, .max = 90 },
353 .m1 = { .min = 12, .max = 22 },
354 .m2 = { .min = 5, .max = 9 },
355 .p = { .min = 10, .max = 20 },
356 .p1 = { .min = 1, .max = 2},
357 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800360};
361
Jesse Barnes57f350b2012-03-28 13:39:25 -0700362u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
363{
364 unsigned long flags;
365 u32 val = 0;
366
367 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
368 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
369 DRM_ERROR("DPIO idle wait timed out\n");
370 goto out_unlock;
371 }
372
373 I915_WRITE(DPIO_REG, reg);
374 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
375 DPIO_BYTE);
376 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
377 DRM_ERROR("DPIO read wait timed out\n");
378 goto out_unlock;
379 }
380 val = I915_READ(DPIO_DATA);
381
382out_unlock:
383 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
384 return val;
385}
386
Jesse Barnes57f350b2012-03-28 13:39:25 -0700387static void vlv_init_dpio(struct drm_device *dev)
388{
389 struct drm_i915_private *dev_priv = dev->dev_private;
390
391 /* Reset the DPIO config */
392 I915_WRITE(DPIO_CTL, 0);
393 POSTING_READ(DPIO_CTL);
394 I915_WRITE(DPIO_CTL, 1);
395 POSTING_READ(DPIO_CTL);
396}
397
Daniel Vetter618563e2012-04-01 13:38:50 +0200398static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
399{
400 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
401 return 1;
402}
403
404static const struct dmi_system_id intel_dual_link_lvds[] = {
405 {
406 .callback = intel_dual_link_lvds_callback,
407 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
408 .matches = {
409 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
410 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
411 },
412 },
413 { } /* terminating entry */
414};
415
Takashi Iwaib0354382012-03-20 13:07:05 +0100416static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
417 unsigned int reg)
418{
419 unsigned int val;
420
Takashi Iwai121d5272012-03-20 13:07:06 +0100421 /* use the module option value if specified */
422 if (i915_lvds_channel_mode > 0)
423 return i915_lvds_channel_mode == 2;
424
Daniel Vetter618563e2012-04-01 13:38:50 +0200425 if (dmi_check_system(intel_dual_link_lvds))
426 return true;
427
Takashi Iwaib0354382012-03-20 13:07:05 +0100428 if (dev_priv->lvds_val)
429 val = dev_priv->lvds_val;
430 else {
431 /* BIOS should set the proper LVDS register value at boot, but
432 * in reality, it doesn't set the value when the lid is closed;
433 * we need to check "the value to be set" in VBT when LVDS
434 * register is uninitialized.
435 */
436 val = I915_READ(reg);
437 if (!(val & ~LVDS_DETECTED))
438 val = dev_priv->bios_lvds_val;
439 dev_priv->lvds_val = val;
440 }
441 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
442}
443
Chris Wilson1b894b52010-12-14 20:04:54 +0000444static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
445 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800447 struct drm_device *dev = crtc->dev;
448 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800449 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450
451 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100452 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800453 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000454 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455 limit = &intel_limits_ironlake_dual_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_dual_lvds;
458 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000459 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800460 limit = &intel_limits_ironlake_single_lvds_100m;
461 else
462 limit = &intel_limits_ironlake_single_lvds;
463 }
464 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800465 HAS_eDP)
466 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800467 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800468 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469
470 return limit;
471}
472
Ma Ling044c7c42009-03-18 20:13:23 +0800473static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
474{
475 struct drm_device *dev = crtc->dev;
476 struct drm_i915_private *dev_priv = dev->dev_private;
477 const intel_limit_t *limit;
478
479 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100480 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800481 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700482 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800483 else
484 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700485 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800486 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
487 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700488 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800489 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700490 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400491 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700492 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800493 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800495
496 return limit;
497}
498
Chris Wilson1b894b52010-12-14 20:04:54 +0000499static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800500{
501 struct drm_device *dev = crtc->dev;
502 const intel_limit_t *limit;
503
Eric Anholtbad720f2009-10-22 16:11:14 -0700504 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000505 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800506 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800507 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500508 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500510 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800511 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500512 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100513 } else if (!IS_GEN2(dev)) {
514 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
515 limit = &intel_limits_i9xx_lvds;
516 else
517 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 } else {
519 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700520 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 else
Keith Packarde4b36692009-06-05 19:22:17 -0700522 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 }
524 return limit;
525}
526
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500527/* m1 is reserved as 0 in Pineview, n is a ring counter */
528static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800529{
Shaohua Li21778322009-02-23 15:19:16 +0800530 clock->m = clock->m2 + 2;
531 clock->p = clock->p1 * clock->p2;
532 clock->vco = refclk * clock->m / clock->n;
533 clock->dot = clock->vco / clock->p;
534}
535
536static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
537{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 if (IS_PINEVIEW(dev)) {
539 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800540 return;
541 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
543 clock->p = clock->p1 * clock->p2;
544 clock->vco = refclk * clock->m / (clock->n + 2);
545 clock->dot = clock->vco / clock->p;
546}
547
Jesse Barnes79e53942008-11-07 14:24:08 -0800548/**
549 * Returns whether any output on the specified pipe is of the specified type
550 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100551bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800552{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100553 struct drm_device *dev = crtc->dev;
554 struct drm_mode_config *mode_config = &dev->mode_config;
555 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800556
Chris Wilson4ef69c72010-09-09 15:14:28 +0100557 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
558 if (encoder->base.crtc == crtc && encoder->type == type)
559 return true;
560
561 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800562}
563
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800564#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800565/**
566 * Returns whether the given set of divisors are valid for a given refclk with
567 * the given connectors.
568 */
569
Chris Wilson1b894b52010-12-14 20:04:54 +0000570static bool intel_PLL_is_valid(struct drm_device *dev,
571 const intel_limit_t *limit,
572 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800573{
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800578 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400579 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400581 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500582 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400583 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400585 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800586 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400587 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400589 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
591 * connector, etc., rather than just a single range.
592 */
593 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400594 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800595
596 return true;
597}
598
Ma Lingd4906092009-03-18 20:13:27 +0800599static bool
600intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800601 int target, int refclk, intel_clock_t *match_clock,
602 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800603
Jesse Barnes79e53942008-11-07 14:24:08 -0800604{
605 struct drm_device *dev = crtc->dev;
606 struct drm_i915_private *dev_priv = dev->dev_private;
607 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int err = target;
609
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200610 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800611 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 /*
613 * For LVDS, if the panel is on, just rely on its current
614 * settings for dual-channel. We haven't figured out how to
615 * reliably set up different single/dual channel state, if we
616 * even can.
617 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100618 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 clock.p2 = limit->p2.p2_fast;
620 else
621 clock.p2 = limit->p2.p2_slow;
622 } else {
623 if (target < limit->p2.dot_limit)
624 clock.p2 = limit->p2.p2_slow;
625 else
626 clock.p2 = limit->p2.p2_fast;
627 }
628
Akshay Joshi0206e352011-08-16 15:34:10 -0400629 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800630
Zhao Yakui42158662009-11-20 11:24:18 +0800631 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
632 clock.m1++) {
633 for (clock.m2 = limit->m2.min;
634 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500635 /* m1 is always 0 in Pineview */
636 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800637 break;
638 for (clock.n = limit->n.min;
639 clock.n <= limit->n.max; clock.n++) {
640 for (clock.p1 = limit->p1.min;
641 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800642 int this_err;
643
Shaohua Li21778322009-02-23 15:19:16 +0800644 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800648 if (match_clock &&
649 clock.p != match_clock->p)
650 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800651
652 this_err = abs(clock.dot - target);
653 if (this_err < err) {
654 *best_clock = clock;
655 err = this_err;
656 }
657 }
658 }
659 }
660 }
661
662 return (err != target);
663}
664
Ma Lingd4906092009-03-18 20:13:27 +0800665static bool
666intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800667 int target, int refclk, intel_clock_t *match_clock,
668 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800669{
670 struct drm_device *dev = crtc->dev;
671 struct drm_i915_private *dev_priv = dev->dev_private;
672 intel_clock_t clock;
673 int max_n;
674 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400675 /* approximately equals target * 0.00585 */
676 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800677 found = false;
678
679 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800680 int lvds_reg;
681
Eric Anholtc619eed2010-01-28 16:45:52 -0800682 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800683 lvds_reg = PCH_LVDS;
684 else
685 lvds_reg = LVDS;
686 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800687 LVDS_CLKB_POWER_UP)
688 clock.p2 = limit->p2.p2_fast;
689 else
690 clock.p2 = limit->p2.p2_slow;
691 } else {
692 if (target < limit->p2.dot_limit)
693 clock.p2 = limit->p2.p2_slow;
694 else
695 clock.p2 = limit->p2.p2_fast;
696 }
697
698 memset(best_clock, 0, sizeof(*best_clock));
699 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200700 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800701 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200702 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800703 for (clock.m1 = limit->m1.max;
704 clock.m1 >= limit->m1.min; clock.m1--) {
705 for (clock.m2 = limit->m2.max;
706 clock.m2 >= limit->m2.min; clock.m2--) {
707 for (clock.p1 = limit->p1.max;
708 clock.p1 >= limit->p1.min; clock.p1--) {
709 int this_err;
710
Shaohua Li21778322009-02-23 15:19:16 +0800711 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000712 if (!intel_PLL_is_valid(dev, limit,
713 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800714 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800715 if (match_clock &&
716 clock.p != match_clock->p)
717 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000718
719 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800720 if (this_err < err_most) {
721 *best_clock = clock;
722 err_most = this_err;
723 max_n = clock.n;
724 found = true;
725 }
726 }
727 }
728 }
729 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800730 return found;
731}
Ma Lingd4906092009-03-18 20:13:27 +0800732
Zhenyu Wang2c072452009-06-05 15:38:42 +0800733static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500734intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800735 int target, int refclk, intel_clock_t *match_clock,
736 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800737{
738 struct drm_device *dev = crtc->dev;
739 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800740
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800741 if (target < 200000) {
742 clock.n = 1;
743 clock.p1 = 2;
744 clock.p2 = 10;
745 clock.m1 = 12;
746 clock.m2 = 9;
747 } else {
748 clock.n = 2;
749 clock.p1 = 1;
750 clock.p2 = 10;
751 clock.m1 = 14;
752 clock.m2 = 8;
753 }
754 intel_clock(dev, refclk, &clock);
755 memcpy(best_clock, &clock, sizeof(intel_clock_t));
756 return true;
757}
758
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700759/* DisplayPort has only two frequencies, 162MHz and 270MHz */
760static bool
761intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800762 int target, int refclk, intel_clock_t *match_clock,
763 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700764{
Chris Wilson5eddb702010-09-11 13:48:45 +0100765 intel_clock_t clock;
766 if (target < 200000) {
767 clock.p1 = 2;
768 clock.p2 = 10;
769 clock.n = 2;
770 clock.m1 = 23;
771 clock.m2 = 8;
772 } else {
773 clock.p1 = 1;
774 clock.p2 = 10;
775 clock.n = 1;
776 clock.m1 = 14;
777 clock.m2 = 2;
778 }
779 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
780 clock.p = (clock.p1 * clock.p2);
781 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
782 clock.vco = 0;
783 memcpy(best_clock, &clock, sizeof(intel_clock_t));
784 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785}
786
Paulo Zanonia928d532012-05-04 17:18:15 -0300787static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
788{
789 struct drm_i915_private *dev_priv = dev->dev_private;
790 u32 frame, frame_reg = PIPEFRAME(pipe);
791
792 frame = I915_READ(frame_reg);
793
794 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
795 DRM_DEBUG_KMS("vblank wait timed out\n");
796}
797
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700798/**
799 * intel_wait_for_vblank - wait for vblank on a given pipe
800 * @dev: drm device
801 * @pipe: pipe to wait for
802 *
803 * Wait for vblank to occur on a given pipe. Needed for various bits of
804 * mode setting code.
805 */
806void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800807{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700808 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800809 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700810
Paulo Zanonia928d532012-05-04 17:18:15 -0300811 if (INTEL_INFO(dev)->gen >= 5) {
812 ironlake_wait_for_vblank(dev, pipe);
813 return;
814 }
815
Chris Wilson300387c2010-09-05 20:25:43 +0100816 /* Clear existing vblank status. Note this will clear any other
817 * sticky status fields as well.
818 *
819 * This races with i915_driver_irq_handler() with the result
820 * that either function could miss a vblank event. Here it is not
821 * fatal, as we will either wait upon the next vblank interrupt or
822 * timeout. Generally speaking intel_wait_for_vblank() is only
823 * called during modeset at which time the GPU should be idle and
824 * should *not* be performing page flips and thus not waiting on
825 * vblanks...
826 * Currently, the result of us stealing a vblank from the irq
827 * handler is that a single frame will be skipped during swapbuffers.
828 */
829 I915_WRITE(pipestat_reg,
830 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
831
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700832 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100833 if (wait_for(I915_READ(pipestat_reg) &
834 PIPE_VBLANK_INTERRUPT_STATUS,
835 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700836 DRM_DEBUG_KMS("vblank wait timed out\n");
837}
838
Keith Packardab7ad7f2010-10-03 00:33:06 -0700839/*
840 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700841 * @dev: drm device
842 * @pipe: pipe to wait for
843 *
844 * After disabling a pipe, we can't wait for vblank in the usual way,
845 * spinning on the vblank interrupt status bit, since we won't actually
846 * see an interrupt when the pipe is disabled.
847 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700848 * On Gen4 and above:
849 * wait for the pipe register state bit to turn off
850 *
851 * Otherwise:
852 * wait for the display line value to settle (it usually
853 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100854 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100856void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700857{
858 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700859
Keith Packardab7ad7f2010-10-03 00:33:06 -0700860 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100861 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700862
Keith Packardab7ad7f2010-10-03 00:33:06 -0700863 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100864 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
865 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700866 DRM_DEBUG_KMS("pipe_off wait timed out\n");
867 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300868 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100869 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700870 unsigned long timeout = jiffies + msecs_to_jiffies(100);
871
Paulo Zanoni837ba002012-05-04 17:18:14 -0300872 if (IS_GEN2(dev))
873 line_mask = DSL_LINEMASK_GEN2;
874 else
875 line_mask = DSL_LINEMASK_GEN3;
876
Keith Packardab7ad7f2010-10-03 00:33:06 -0700877 /* Wait for the display line to settle */
878 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300879 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700880 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300881 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700882 time_after(timeout, jiffies));
883 if (time_after(jiffies, timeout))
884 DRM_DEBUG_KMS("pipe_off wait timed out\n");
885 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800886}
887
Jesse Barnesb24e7172011-01-04 15:09:30 -0800888static const char *state_string(bool enabled)
889{
890 return enabled ? "on" : "off";
891}
892
893/* Only for pre-ILK configs */
894static void assert_pll(struct drm_i915_private *dev_priv,
895 enum pipe pipe, bool state)
896{
897 int reg;
898 u32 val;
899 bool cur_state;
900
901 reg = DPLL(pipe);
902 val = I915_READ(reg);
903 cur_state = !!(val & DPLL_VCO_ENABLE);
904 WARN(cur_state != state,
905 "PLL state assertion failure (expected %s, current %s)\n",
906 state_string(state), state_string(cur_state));
907}
908#define assert_pll_enabled(d, p) assert_pll(d, p, true)
909#define assert_pll_disabled(d, p) assert_pll(d, p, false)
910
Jesse Barnes040484a2011-01-03 12:14:26 -0800911/* For ILK+ */
912static void assert_pch_pll(struct drm_i915_private *dev_priv,
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100913 struct intel_crtc *intel_crtc, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800914{
915 int reg;
916 u32 val;
917 bool cur_state;
918
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300919 if (HAS_PCH_LPT(dev_priv->dev)) {
920 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
921 return;
922 }
923
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100924 if (!intel_crtc->pch_pll) {
925 WARN(1, "asserting PCH PLL enabled with no PLL\n");
926 return;
927 }
928
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700929 if (HAS_PCH_CPT(dev_priv->dev)) {
930 u32 pch_dpll;
931
932 pch_dpll = I915_READ(PCH_DPLL_SEL);
933
934 /* Make sure the selected PLL is enabled to the transcoder */
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100935 WARN(!((pch_dpll >> (4 * intel_crtc->pipe)) & 8),
936 "transcoder %d PLL not enabled\n", intel_crtc->pipe);
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700937 }
938
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100939 reg = intel_crtc->pch_pll->pll_reg;
Jesse Barnes040484a2011-01-03 12:14:26 -0800940 val = I915_READ(reg);
941 cur_state = !!(val & DPLL_VCO_ENABLE);
942 WARN(cur_state != state,
943 "PCH PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
947#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
948
949static void assert_fdi_tx(struct drm_i915_private *dev_priv,
950 enum pipe pipe, bool state)
951{
952 int reg;
953 u32 val;
954 bool cur_state;
955
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300956 if (IS_HASWELL(dev_priv->dev)) {
957 /* On Haswell, DDI is used instead of FDI_TX_CTL */
958 reg = DDI_FUNC_CTL(pipe);
959 val = I915_READ(reg);
960 cur_state = !!(val & PIPE_DDI_FUNC_ENABLE);
961 } else {
962 reg = FDI_TX_CTL(pipe);
963 val = I915_READ(reg);
964 cur_state = !!(val & FDI_TX_ENABLE);
965 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800966 WARN(cur_state != state,
967 "FDI TX state assertion failure (expected %s, current %s)\n",
968 state_string(state), state_string(cur_state));
969}
970#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
971#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
972
973static void assert_fdi_rx(struct drm_i915_private *dev_priv,
974 enum pipe pipe, bool state)
975{
976 int reg;
977 u32 val;
978 bool cur_state;
979
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300980 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
981 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
982 return;
983 } else {
984 reg = FDI_RX_CTL(pipe);
985 val = I915_READ(reg);
986 cur_state = !!(val & FDI_RX_ENABLE);
987 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800988 WARN(cur_state != state,
989 "FDI RX state assertion failure (expected %s, current %s)\n",
990 state_string(state), state_string(cur_state));
991}
992#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
993#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
994
995static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
996 enum pipe pipe)
997{
998 int reg;
999 u32 val;
1000
1001 /* ILK FDI PLL is always enabled */
1002 if (dev_priv->info->gen == 5)
1003 return;
1004
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001005 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1006 if (IS_HASWELL(dev_priv->dev))
1007 return;
1008
Jesse Barnes040484a2011-01-03 12:14:26 -08001009 reg = FDI_TX_CTL(pipe);
1010 val = I915_READ(reg);
1011 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1012}
1013
1014static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1015 enum pipe pipe)
1016{
1017 int reg;
1018 u32 val;
1019
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001020 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1021 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1022 return;
1023 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001024 reg = FDI_RX_CTL(pipe);
1025 val = I915_READ(reg);
1026 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1027}
1028
Jesse Barnesea0760c2011-01-04 15:09:32 -08001029static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int pp_reg, lvds_reg;
1033 u32 val;
1034 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001035 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001036
1037 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1038 pp_reg = PCH_PP_CONTROL;
1039 lvds_reg = PCH_LVDS;
1040 } else {
1041 pp_reg = PP_CONTROL;
1042 lvds_reg = LVDS;
1043 }
1044
1045 val = I915_READ(pp_reg);
1046 if (!(val & PANEL_POWER_ON) ||
1047 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1048 locked = false;
1049
1050 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1051 panel_pipe = PIPE_B;
1052
1053 WARN(panel_pipe == pipe && locked,
1054 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001055 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001056}
1057
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001058void assert_pipe(struct drm_i915_private *dev_priv,
1059 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001060{
1061 int reg;
1062 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001063 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064
Daniel Vetter8e636782012-01-22 01:36:48 +01001065 /* if we need the pipe A quirk it must be always on */
1066 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1067 state = true;
1068
Jesse Barnesb24e7172011-01-04 15:09:30 -08001069 reg = PIPECONF(pipe);
1070 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001071 cur_state = !!(val & PIPECONF_ENABLE);
1072 WARN(cur_state != state,
1073 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001074 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001075}
1076
Chris Wilson931872f2012-01-16 23:01:13 +00001077static void assert_plane(struct drm_i915_private *dev_priv,
1078 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001079{
1080 int reg;
1081 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001082 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001083
1084 reg = DSPCNTR(plane);
1085 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001086 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1087 WARN(cur_state != state,
1088 "plane %c assertion failure (expected %s, current %s)\n",
1089 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001090}
1091
Chris Wilson931872f2012-01-16 23:01:13 +00001092#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1093#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1094
Jesse Barnesb24e7172011-01-04 15:09:30 -08001095static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1096 enum pipe pipe)
1097{
1098 int reg, i;
1099 u32 val;
1100 int cur_pipe;
1101
Jesse Barnes19ec1352011-02-02 12:28:02 -08001102 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001103 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1104 reg = DSPCNTR(pipe);
1105 val = I915_READ(reg);
1106 WARN((val & DISPLAY_PLANE_ENABLE),
1107 "plane %c assertion failure, should be disabled but not\n",
1108 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001109 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001110 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001111
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112 /* Need to check both planes against the pipe */
1113 for (i = 0; i < 2; i++) {
1114 reg = DSPCNTR(i);
1115 val = I915_READ(reg);
1116 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1117 DISPPLANE_SEL_PIPE_SHIFT;
1118 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001119 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1120 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121 }
1122}
1123
Jesse Barnes92f25842011-01-04 15:09:34 -08001124static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1125{
1126 u32 val;
1127 bool enabled;
1128
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001129 if (HAS_PCH_LPT(dev_priv->dev)) {
1130 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1131 return;
1132 }
1133
Jesse Barnes92f25842011-01-04 15:09:34 -08001134 val = I915_READ(PCH_DREF_CONTROL);
1135 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1136 DREF_SUPERSPREAD_SOURCE_MASK));
1137 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1138}
1139
1140static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1141 enum pipe pipe)
1142{
1143 int reg;
1144 u32 val;
1145 bool enabled;
1146
1147 reg = TRANSCONF(pipe);
1148 val = I915_READ(reg);
1149 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001150 WARN(enabled,
1151 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1152 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001153}
1154
Keith Packard4e634382011-08-06 10:39:45 -07001155static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1156 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001157{
1158 if ((val & DP_PORT_EN) == 0)
1159 return false;
1160
1161 if (HAS_PCH_CPT(dev_priv->dev)) {
1162 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1163 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1164 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1165 return false;
1166 } else {
1167 if ((val & DP_PIPE_MASK) != (pipe << 30))
1168 return false;
1169 }
1170 return true;
1171}
1172
Keith Packard1519b992011-08-06 10:35:34 -07001173static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1174 enum pipe pipe, u32 val)
1175{
1176 if ((val & PORT_ENABLE) == 0)
1177 return false;
1178
1179 if (HAS_PCH_CPT(dev_priv->dev)) {
1180 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1181 return false;
1182 } else {
1183 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1184 return false;
1185 }
1186 return true;
1187}
1188
1189static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1190 enum pipe pipe, u32 val)
1191{
1192 if ((val & LVDS_PORT_EN) == 0)
1193 return false;
1194
1195 if (HAS_PCH_CPT(dev_priv->dev)) {
1196 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1197 return false;
1198 } else {
1199 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1200 return false;
1201 }
1202 return true;
1203}
1204
1205static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1206 enum pipe pipe, u32 val)
1207{
1208 if ((val & ADPA_DAC_ENABLE) == 0)
1209 return false;
1210 if (HAS_PCH_CPT(dev_priv->dev)) {
1211 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1212 return false;
1213 } else {
1214 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1215 return false;
1216 }
1217 return true;
1218}
1219
Jesse Barnes291906f2011-02-02 12:28:03 -08001220static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001221 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001222{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001223 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001224 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001225 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001226 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001227}
1228
1229static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1230 enum pipe pipe, int reg)
1231{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001232 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001233 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Adam Jackson23c99e72011-10-07 14:38:43 -04001234 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001235 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001236}
1237
1238static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1239 enum pipe pipe)
1240{
1241 int reg;
1242 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001243
Keith Packardf0575e92011-07-25 22:12:43 -07001244 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1245 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1246 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001247
1248 reg = PCH_ADPA;
1249 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001250 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001251 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001252 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001253
1254 reg = PCH_LVDS;
1255 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001256 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001257 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001258 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001259
1260 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1261 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1262 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1263}
1264
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001266 * intel_enable_pll - enable a PLL
1267 * @dev_priv: i915 private structure
1268 * @pipe: pipe PLL to enable
1269 *
1270 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1271 * make sure the PLL reg is writable first though, since the panel write
1272 * protect mechanism may be enabled.
1273 *
1274 * Note! This is for pre-ILK only.
1275 */
1276static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1277{
1278 int reg;
1279 u32 val;
1280
1281 /* No really, not for ILK+ */
1282 BUG_ON(dev_priv->info->gen >= 5);
1283
1284 /* PLL is protected by panel, make sure we can write it */
1285 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1286 assert_panel_unlocked(dev_priv, pipe);
1287
1288 reg = DPLL(pipe);
1289 val = I915_READ(reg);
1290 val |= DPLL_VCO_ENABLE;
1291
1292 /* We do this three times for luck */
1293 I915_WRITE(reg, val);
1294 POSTING_READ(reg);
1295 udelay(150); /* wait for warmup */
1296 I915_WRITE(reg, val);
1297 POSTING_READ(reg);
1298 udelay(150); /* wait for warmup */
1299 I915_WRITE(reg, val);
1300 POSTING_READ(reg);
1301 udelay(150); /* wait for warmup */
1302}
1303
1304/**
1305 * intel_disable_pll - disable a PLL
1306 * @dev_priv: i915 private structure
1307 * @pipe: pipe PLL to disable
1308 *
1309 * Disable the PLL for @pipe, making sure the pipe is off first.
1310 *
1311 * Note! This is for pre-ILK only.
1312 */
1313static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1314{
1315 int reg;
1316 u32 val;
1317
1318 /* Don't disable pipe A or pipe A PLLs if needed */
1319 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1320 return;
1321
1322 /* Make sure the pipe isn't still relying on us */
1323 assert_pipe_disabled(dev_priv, pipe);
1324
1325 reg = DPLL(pipe);
1326 val = I915_READ(reg);
1327 val &= ~DPLL_VCO_ENABLE;
1328 I915_WRITE(reg, val);
1329 POSTING_READ(reg);
1330}
1331
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001332/* SBI access */
1333static void
1334intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1335{
1336 unsigned long flags;
1337
1338 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1339 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_READY) == 0,
1340 100)) {
1341 DRM_ERROR("timeout waiting for SBI to become ready\n");
1342 goto out_unlock;
1343 }
1344
1345 I915_WRITE(SBI_ADDR,
1346 (reg << 16));
1347 I915_WRITE(SBI_DATA,
1348 value);
1349 I915_WRITE(SBI_CTL_STAT,
1350 SBI_BUSY |
1351 SBI_CTL_OP_CRWR);
1352
1353 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_READY | SBI_RESPONSE_SUCCESS)) == 0,
1354 100)) {
1355 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1356 goto out_unlock;
1357 }
1358
1359out_unlock:
1360 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1361}
1362
1363static u32
1364intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1365{
1366 unsigned long flags;
1367 u32 value;
1368
1369 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1370 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_READY) == 0,
1371 100)) {
1372 DRM_ERROR("timeout waiting for SBI to become ready\n");
1373 goto out_unlock;
1374 }
1375
1376 I915_WRITE(SBI_ADDR,
1377 (reg << 16));
1378 I915_WRITE(SBI_CTL_STAT,
1379 SBI_BUSY |
1380 SBI_CTL_OP_CRRD);
1381
1382 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_READY | SBI_RESPONSE_SUCCESS)) == 0,
1383 100)) {
1384 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1385 goto out_unlock;
1386 }
1387
1388 value = I915_READ(SBI_DATA);
1389
1390out_unlock:
1391 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1392 return value;
1393}
1394
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001395/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001396 * intel_enable_pch_pll - enable PCH PLL
1397 * @dev_priv: i915 private structure
1398 * @pipe: pipe PLL to enable
1399 *
1400 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1401 * drives the transcoder clock.
1402 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001403static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001404{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001405 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001406 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001407 int reg;
1408 u32 val;
1409
Chris Wilson48da64a2012-05-13 20:16:12 +01001410 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001411 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001412 pll = intel_crtc->pch_pll;
1413 if (pll == NULL)
1414 return;
1415
1416 if (WARN_ON(pll->refcount == 0))
1417 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001418
1419 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1420 pll->pll_reg, pll->active, pll->on,
1421 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001422
1423 /* PCH refclock must be enabled first */
1424 assert_pch_refclk_enabled(dev_priv);
1425
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001426 if (pll->active++ && pll->on) {
1427 assert_pch_pll_enabled(dev_priv, intel_crtc);
1428 return;
1429 }
1430
1431 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1432
1433 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001434 val = I915_READ(reg);
1435 val |= DPLL_VCO_ENABLE;
1436 I915_WRITE(reg, val);
1437 POSTING_READ(reg);
1438 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001439
1440 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001441}
1442
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001443static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001444{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001445 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1446 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001447 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001448 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001449
Jesse Barnes92f25842011-01-04 15:09:34 -08001450 /* PCH only available on ILK+ */
1451 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001452 if (pll == NULL)
1453 return;
1454
Chris Wilson48da64a2012-05-13 20:16:12 +01001455 if (WARN_ON(pll->refcount == 0))
1456 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001457
1458 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1459 pll->pll_reg, pll->active, pll->on,
1460 intel_crtc->base.base.id);
1461
Chris Wilson48da64a2012-05-13 20:16:12 +01001462 if (WARN_ON(pll->active == 0)) {
1463 assert_pch_pll_disabled(dev_priv, intel_crtc);
1464 return;
1465 }
1466
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001467 if (--pll->active) {
1468 assert_pch_pll_enabled(dev_priv, intel_crtc);
1469 return;
1470 }
1471
1472 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001473
1474 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001475 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001476
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001477 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001478 val = I915_READ(reg);
1479 val &= ~DPLL_VCO_ENABLE;
1480 I915_WRITE(reg, val);
1481 POSTING_READ(reg);
1482 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001483
1484 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001485}
1486
Jesse Barnes040484a2011-01-03 12:14:26 -08001487static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1488 enum pipe pipe)
1489{
1490 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001491 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001492 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001493
1494 /* PCH only available on ILK+ */
1495 BUG_ON(dev_priv->info->gen < 5);
1496
1497 /* Make sure PCH DPLL is enabled */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001498 assert_pch_pll_enabled(dev_priv, to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001499
1500 /* FDI must be feeding us bits for PCH ports */
1501 assert_fdi_tx_enabled(dev_priv, pipe);
1502 assert_fdi_rx_enabled(dev_priv, pipe);
1503
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001504 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1505 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1506 return;
1507 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001508 reg = TRANSCONF(pipe);
1509 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001510 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001511
1512 if (HAS_PCH_IBX(dev_priv->dev)) {
1513 /*
1514 * make the BPC in transcoder be consistent with
1515 * that in pipeconf reg.
1516 */
1517 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001518 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001519 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001520
1521 val &= ~TRANS_INTERLACE_MASK;
1522 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001523 if (HAS_PCH_IBX(dev_priv->dev) &&
1524 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1525 val |= TRANS_LEGACY_INTERLACED_ILK;
1526 else
1527 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001528 else
1529 val |= TRANS_PROGRESSIVE;
1530
Jesse Barnes040484a2011-01-03 12:14:26 -08001531 I915_WRITE(reg, val | TRANS_ENABLE);
1532 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1533 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1534}
1535
1536static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1537 enum pipe pipe)
1538{
1539 int reg;
1540 u32 val;
1541
1542 /* FDI relies on the transcoder */
1543 assert_fdi_tx_disabled(dev_priv, pipe);
1544 assert_fdi_rx_disabled(dev_priv, pipe);
1545
Jesse Barnes291906f2011-02-02 12:28:03 -08001546 /* Ports must be off as well */
1547 assert_pch_ports_disabled(dev_priv, pipe);
1548
Jesse Barnes040484a2011-01-03 12:14:26 -08001549 reg = TRANSCONF(pipe);
1550 val = I915_READ(reg);
1551 val &= ~TRANS_ENABLE;
1552 I915_WRITE(reg, val);
1553 /* wait for PCH transcoder off, transcoder state */
1554 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001555 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001556}
1557
Jesse Barnes92f25842011-01-04 15:09:34 -08001558/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001559 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001560 * @dev_priv: i915 private structure
1561 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001562 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001563 *
1564 * Enable @pipe, making sure that various hardware specific requirements
1565 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1566 *
1567 * @pipe should be %PIPE_A or %PIPE_B.
1568 *
1569 * Will wait until the pipe is actually running (i.e. first vblank) before
1570 * returning.
1571 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001572static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1573 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001574{
1575 int reg;
1576 u32 val;
1577
1578 /*
1579 * A pipe without a PLL won't actually be able to drive bits from
1580 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1581 * need the check.
1582 */
1583 if (!HAS_PCH_SPLIT(dev_priv->dev))
1584 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001585 else {
1586 if (pch_port) {
1587 /* if driving the PCH, we need FDI enabled */
1588 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1589 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1590 }
1591 /* FIXME: assert CPU port conditions for SNB+ */
1592 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001593
1594 reg = PIPECONF(pipe);
1595 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001596 if (val & PIPECONF_ENABLE)
1597 return;
1598
1599 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001600 intel_wait_for_vblank(dev_priv->dev, pipe);
1601}
1602
1603/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001604 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001605 * @dev_priv: i915 private structure
1606 * @pipe: pipe to disable
1607 *
1608 * Disable @pipe, making sure that various hardware specific requirements
1609 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1610 *
1611 * @pipe should be %PIPE_A or %PIPE_B.
1612 *
1613 * Will wait until the pipe has shut down before returning.
1614 */
1615static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1616 enum pipe pipe)
1617{
1618 int reg;
1619 u32 val;
1620
1621 /*
1622 * Make sure planes won't keep trying to pump pixels to us,
1623 * or we might hang the display.
1624 */
1625 assert_planes_disabled(dev_priv, pipe);
1626
1627 /* Don't disable pipe A or pipe A PLLs if needed */
1628 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1629 return;
1630
1631 reg = PIPECONF(pipe);
1632 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001633 if ((val & PIPECONF_ENABLE) == 0)
1634 return;
1635
1636 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001637 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1638}
1639
Keith Packardd74362c2011-07-28 14:47:14 -07001640/*
1641 * Plane regs are double buffered, going from enabled->disabled needs a
1642 * trigger in order to latch. The display address reg provides this.
1643 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001644void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001645 enum plane plane)
1646{
1647 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1648 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1649}
1650
Jesse Barnesb24e7172011-01-04 15:09:30 -08001651/**
1652 * intel_enable_plane - enable a display plane on a given pipe
1653 * @dev_priv: i915 private structure
1654 * @plane: plane to enable
1655 * @pipe: pipe being fed
1656 *
1657 * Enable @plane on @pipe, making sure that @pipe is running first.
1658 */
1659static void intel_enable_plane(struct drm_i915_private *dev_priv,
1660 enum plane plane, enum pipe pipe)
1661{
1662 int reg;
1663 u32 val;
1664
1665 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1666 assert_pipe_enabled(dev_priv, pipe);
1667
1668 reg = DSPCNTR(plane);
1669 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001670 if (val & DISPLAY_PLANE_ENABLE)
1671 return;
1672
1673 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001674 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001675 intel_wait_for_vblank(dev_priv->dev, pipe);
1676}
1677
Jesse Barnesb24e7172011-01-04 15:09:30 -08001678/**
1679 * intel_disable_plane - disable a display plane
1680 * @dev_priv: i915 private structure
1681 * @plane: plane to disable
1682 * @pipe: pipe consuming the data
1683 *
1684 * Disable @plane; should be an independent operation.
1685 */
1686static void intel_disable_plane(struct drm_i915_private *dev_priv,
1687 enum plane plane, enum pipe pipe)
1688{
1689 int reg;
1690 u32 val;
1691
1692 reg = DSPCNTR(plane);
1693 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001694 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1695 return;
1696
1697 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001698 intel_flush_display_plane(dev_priv, plane);
1699 intel_wait_for_vblank(dev_priv->dev, pipe);
1700}
1701
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001702static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001703 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001704{
1705 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001706 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001707 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001708 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001709 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001710}
1711
1712static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1713 enum pipe pipe, int reg)
1714{
1715 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001716 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001717 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1718 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001719 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001720 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001721}
1722
1723/* Disable any ports connected to this transcoder */
1724static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1725 enum pipe pipe)
1726{
1727 u32 reg, val;
1728
1729 val = I915_READ(PCH_PP_CONTROL);
1730 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1731
Keith Packardf0575e92011-07-25 22:12:43 -07001732 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1733 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1734 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001735
1736 reg = PCH_ADPA;
1737 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001738 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001739 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1740
1741 reg = PCH_LVDS;
1742 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001743 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1744 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001745 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1746 POSTING_READ(reg);
1747 udelay(100);
1748 }
1749
1750 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1751 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1752 disable_pch_hdmi(dev_priv, pipe, HDMID);
1753}
1754
Chris Wilson127bd2a2010-07-23 23:32:05 +01001755int
Chris Wilson48b956c2010-09-14 12:50:34 +01001756intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001757 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001758 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001759{
Chris Wilsonce453d82011-02-21 14:43:56 +00001760 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001761 u32 alignment;
1762 int ret;
1763
Chris Wilson05394f32010-11-08 19:18:58 +00001764 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001765 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001766 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1767 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001768 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001769 alignment = 4 * 1024;
1770 else
1771 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001772 break;
1773 case I915_TILING_X:
1774 /* pin() will align the object as required by fence */
1775 alignment = 0;
1776 break;
1777 case I915_TILING_Y:
1778 /* FIXME: Is this true? */
1779 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1780 return -EINVAL;
1781 default:
1782 BUG();
1783 }
1784
Chris Wilsonce453d82011-02-21 14:43:56 +00001785 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001786 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001787 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001788 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001789
1790 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1791 * fence, whereas 965+ only requires a fence if using
1792 * framebuffer compression. For simplicity, we always install
1793 * a fence as the cost is not that onerous.
1794 */
Chris Wilson06d98132012-04-17 15:31:24 +01001795 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001796 if (ret)
1797 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001798
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001799 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001800
Chris Wilsonce453d82011-02-21 14:43:56 +00001801 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001802 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001803
1804err_unpin:
1805 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001806err_interruptible:
1807 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001808 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001809}
1810
Chris Wilson1690e1e2011-12-14 13:57:08 +01001811void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1812{
1813 i915_gem_object_unpin_fence(obj);
1814 i915_gem_object_unpin(obj);
1815}
1816
Jesse Barnes17638cd2011-06-24 12:19:23 -07001817static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1818 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001819{
1820 struct drm_device *dev = crtc->dev;
1821 struct drm_i915_private *dev_priv = dev->dev_private;
1822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1823 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001824 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001825 int plane = intel_crtc->plane;
1826 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001827 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001828 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001829
1830 switch (plane) {
1831 case 0:
1832 case 1:
1833 break;
1834 default:
1835 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1836 return -EINVAL;
1837 }
1838
1839 intel_fb = to_intel_framebuffer(fb);
1840 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001841
Chris Wilson5eddb702010-09-11 13:48:45 +01001842 reg = DSPCNTR(plane);
1843 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001844 /* Mask out pixel format bits in case we change it */
1845 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1846 switch (fb->bits_per_pixel) {
1847 case 8:
1848 dspcntr |= DISPPLANE_8BPP;
1849 break;
1850 case 16:
1851 if (fb->depth == 15)
1852 dspcntr |= DISPPLANE_15_16BPP;
1853 else
1854 dspcntr |= DISPPLANE_16BPP;
1855 break;
1856 case 24:
1857 case 32:
1858 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1859 break;
1860 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001861 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07001862 return -EINVAL;
1863 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001864 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001865 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001866 dspcntr |= DISPPLANE_TILED;
1867 else
1868 dspcntr &= ~DISPPLANE_TILED;
1869 }
1870
Chris Wilson5eddb702010-09-11 13:48:45 +01001871 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001872
Chris Wilson05394f32010-11-08 19:18:58 +00001873 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001874 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001875
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001876 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001877 Start, Offset, x, y, fb->pitches[0]);
1878 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001879 if (INTEL_INFO(dev)->gen >= 4) {
Armin Reese446f2542012-03-30 16:20:16 -07001880 I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
Chris Wilson5eddb702010-09-11 13:48:45 +01001881 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1882 I915_WRITE(DSPADDR(plane), Offset);
1883 } else
1884 I915_WRITE(DSPADDR(plane), Start + Offset);
1885 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001886
Jesse Barnes17638cd2011-06-24 12:19:23 -07001887 return 0;
1888}
1889
1890static int ironlake_update_plane(struct drm_crtc *crtc,
1891 struct drm_framebuffer *fb, int x, int y)
1892{
1893 struct drm_device *dev = crtc->dev;
1894 struct drm_i915_private *dev_priv = dev->dev_private;
1895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1896 struct intel_framebuffer *intel_fb;
1897 struct drm_i915_gem_object *obj;
1898 int plane = intel_crtc->plane;
1899 unsigned long Start, Offset;
1900 u32 dspcntr;
1901 u32 reg;
1902
1903 switch (plane) {
1904 case 0:
1905 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001906 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001907 break;
1908 default:
1909 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1910 return -EINVAL;
1911 }
1912
1913 intel_fb = to_intel_framebuffer(fb);
1914 obj = intel_fb->obj;
1915
1916 reg = DSPCNTR(plane);
1917 dspcntr = I915_READ(reg);
1918 /* Mask out pixel format bits in case we change it */
1919 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1920 switch (fb->bits_per_pixel) {
1921 case 8:
1922 dspcntr |= DISPPLANE_8BPP;
1923 break;
1924 case 16:
1925 if (fb->depth != 16)
1926 return -EINVAL;
1927
1928 dspcntr |= DISPPLANE_16BPP;
1929 break;
1930 case 24:
1931 case 32:
1932 if (fb->depth == 24)
1933 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1934 else if (fb->depth == 30)
1935 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
1936 else
1937 return -EINVAL;
1938 break;
1939 default:
1940 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
1941 return -EINVAL;
1942 }
1943
1944 if (obj->tiling_mode != I915_TILING_NONE)
1945 dspcntr |= DISPPLANE_TILED;
1946 else
1947 dspcntr &= ~DISPPLANE_TILED;
1948
1949 /* must disable */
1950 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1951
1952 I915_WRITE(reg, dspcntr);
1953
1954 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001955 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes17638cd2011-06-24 12:19:23 -07001956
1957 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001958 Start, Offset, x, y, fb->pitches[0]);
1959 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Armin Reese446f2542012-03-30 16:20:16 -07001960 I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
Jesse Barnes17638cd2011-06-24 12:19:23 -07001961 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1962 I915_WRITE(DSPADDR(plane), Offset);
1963 POSTING_READ(reg);
1964
1965 return 0;
1966}
1967
1968/* Assume fb object is pinned & idle & fenced and just update base pointers */
1969static int
1970intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1971 int x, int y, enum mode_set_atomic state)
1972{
1973 struct drm_device *dev = crtc->dev;
1974 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001975
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01001976 if (dev_priv->display.disable_fbc)
1977 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001978 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001979
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01001980 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07001981}
1982
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001983static int
Chris Wilson14667a42012-04-03 17:58:35 +01001984intel_finish_fb(struct drm_framebuffer *old_fb)
1985{
1986 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
1987 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1988 bool was_interruptible = dev_priv->mm.interruptible;
1989 int ret;
1990
1991 wait_event(dev_priv->pending_flip_queue,
1992 atomic_read(&dev_priv->mm.wedged) ||
1993 atomic_read(&obj->pending_flip) == 0);
1994
1995 /* Big Hammer, we also need to ensure that any pending
1996 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
1997 * current scanout is retired before unpinning the old
1998 * framebuffer.
1999 *
2000 * This should only fail upon a hung GPU, in which case we
2001 * can safely continue.
2002 */
2003 dev_priv->mm.interruptible = false;
2004 ret = i915_gem_object_finish_gpu(obj);
2005 dev_priv->mm.interruptible = was_interruptible;
2006
2007 return ret;
2008}
2009
2010static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002011intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2012 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002013{
2014 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002015 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002016 struct drm_i915_master_private *master_priv;
2017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002018 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002019
2020 /* no fb bound */
2021 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002022 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002023 return 0;
2024 }
2025
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002026 if(intel_crtc->plane > dev_priv->num_pipe) {
2027 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2028 intel_crtc->plane,
2029 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002030 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002031 }
2032
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002033 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002034 ret = intel_pin_and_fence_fb_obj(dev,
2035 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002036 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002037 if (ret != 0) {
2038 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002039 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002040 return ret;
2041 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002042
Chris Wilson14667a42012-04-03 17:58:35 +01002043 if (old_fb)
2044 intel_finish_fb(old_fb);
Chris Wilson265db952010-09-20 15:41:01 +01002045
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002046 ret = dev_priv->display.update_plane(crtc, crtc->fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002047 if (ret) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002048 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002049 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002050 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002051 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002052 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002053
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002054 if (old_fb) {
2055 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002056 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002057 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002058
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002059 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002060 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002061
2062 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002063 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002064
2065 master_priv = dev->primary->master->driver_priv;
2066 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002067 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002068
Chris Wilson265db952010-09-20 15:41:01 +01002069 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002070 master_priv->sarea_priv->pipeB_x = x;
2071 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002072 } else {
2073 master_priv->sarea_priv->pipeA_x = x;
2074 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002075 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002076
2077 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002078}
2079
Chris Wilson5eddb702010-09-11 13:48:45 +01002080static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002081{
2082 struct drm_device *dev = crtc->dev;
2083 struct drm_i915_private *dev_priv = dev->dev_private;
2084 u32 dpa_ctl;
2085
Zhao Yakui28c97732009-10-09 11:39:41 +08002086 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002087 dpa_ctl = I915_READ(DP_A);
2088 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2089
2090 if (clock < 200000) {
2091 u32 temp;
2092 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2093 /* workaround for 160Mhz:
2094 1) program 0x4600c bits 15:0 = 0x8124
2095 2) program 0x46010 bit 0 = 1
2096 3) program 0x46034 bit 24 = 1
2097 4) program 0x64000 bit 14 = 1
2098 */
2099 temp = I915_READ(0x4600c);
2100 temp &= 0xffff0000;
2101 I915_WRITE(0x4600c, temp | 0x8124);
2102
2103 temp = I915_READ(0x46010);
2104 I915_WRITE(0x46010, temp | 1);
2105
2106 temp = I915_READ(0x46034);
2107 I915_WRITE(0x46034, temp | (1 << 24));
2108 } else {
2109 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2110 }
2111 I915_WRITE(DP_A, dpa_ctl);
2112
Chris Wilson5eddb702010-09-11 13:48:45 +01002113 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002114 udelay(500);
2115}
2116
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002117static void intel_fdi_normal_train(struct drm_crtc *crtc)
2118{
2119 struct drm_device *dev = crtc->dev;
2120 struct drm_i915_private *dev_priv = dev->dev_private;
2121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2122 int pipe = intel_crtc->pipe;
2123 u32 reg, temp;
2124
2125 /* enable normal train */
2126 reg = FDI_TX_CTL(pipe);
2127 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002128 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002129 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2130 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002131 } else {
2132 temp &= ~FDI_LINK_TRAIN_NONE;
2133 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002134 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002135 I915_WRITE(reg, temp);
2136
2137 reg = FDI_RX_CTL(pipe);
2138 temp = I915_READ(reg);
2139 if (HAS_PCH_CPT(dev)) {
2140 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2141 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2142 } else {
2143 temp &= ~FDI_LINK_TRAIN_NONE;
2144 temp |= FDI_LINK_TRAIN_NONE;
2145 }
2146 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2147
2148 /* wait one idle pattern time */
2149 POSTING_READ(reg);
2150 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002151
2152 /* IVB wants error correction enabled */
2153 if (IS_IVYBRIDGE(dev))
2154 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2155 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002156}
2157
Jesse Barnes291427f2011-07-29 12:42:37 -07002158static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2159{
2160 struct drm_i915_private *dev_priv = dev->dev_private;
2161 u32 flags = I915_READ(SOUTH_CHICKEN1);
2162
2163 flags |= FDI_PHASE_SYNC_OVR(pipe);
2164 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2165 flags |= FDI_PHASE_SYNC_EN(pipe);
2166 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2167 POSTING_READ(SOUTH_CHICKEN1);
2168}
2169
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002170/* The FDI link training functions for ILK/Ibexpeak. */
2171static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2172{
2173 struct drm_device *dev = crtc->dev;
2174 struct drm_i915_private *dev_priv = dev->dev_private;
2175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2176 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002177 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002178 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002179
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002180 /* FDI needs bits from pipe & plane first */
2181 assert_pipe_enabled(dev_priv, pipe);
2182 assert_plane_enabled(dev_priv, plane);
2183
Adam Jacksone1a44742010-06-25 15:32:14 -04002184 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2185 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002186 reg = FDI_RX_IMR(pipe);
2187 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002188 temp &= ~FDI_RX_SYMBOL_LOCK;
2189 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002190 I915_WRITE(reg, temp);
2191 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002192 udelay(150);
2193
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002194 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002195 reg = FDI_TX_CTL(pipe);
2196 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002197 temp &= ~(7 << 19);
2198 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002199 temp &= ~FDI_LINK_TRAIN_NONE;
2200 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002201 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002202
Chris Wilson5eddb702010-09-11 13:48:45 +01002203 reg = FDI_RX_CTL(pipe);
2204 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002205 temp &= ~FDI_LINK_TRAIN_NONE;
2206 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002207 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2208
2209 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002210 udelay(150);
2211
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002212 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002213 if (HAS_PCH_IBX(dev)) {
2214 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2215 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2216 FDI_RX_PHASE_SYNC_POINTER_EN);
2217 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002218
Chris Wilson5eddb702010-09-11 13:48:45 +01002219 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002220 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002221 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002222 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2223
2224 if ((temp & FDI_RX_BIT_LOCK)) {
2225 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002226 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002227 break;
2228 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002229 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002230 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002231 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002232
2233 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002234 reg = FDI_TX_CTL(pipe);
2235 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002236 temp &= ~FDI_LINK_TRAIN_NONE;
2237 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002238 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002239
Chris Wilson5eddb702010-09-11 13:48:45 +01002240 reg = FDI_RX_CTL(pipe);
2241 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002242 temp &= ~FDI_LINK_TRAIN_NONE;
2243 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002244 I915_WRITE(reg, temp);
2245
2246 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002247 udelay(150);
2248
Chris Wilson5eddb702010-09-11 13:48:45 +01002249 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002250 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002251 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002252 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2253
2254 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002255 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002256 DRM_DEBUG_KMS("FDI train 2 done.\n");
2257 break;
2258 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002259 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002260 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002261 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002262
2263 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002264
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002265}
2266
Akshay Joshi0206e352011-08-16 15:34:10 -04002267static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002268 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2269 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2270 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2271 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2272};
2273
2274/* The FDI link training functions for SNB/Cougarpoint. */
2275static void gen6_fdi_link_train(struct drm_crtc *crtc)
2276{
2277 struct drm_device *dev = crtc->dev;
2278 struct drm_i915_private *dev_priv = dev->dev_private;
2279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2280 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002281 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002282
Adam Jacksone1a44742010-06-25 15:32:14 -04002283 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2284 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002285 reg = FDI_RX_IMR(pipe);
2286 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002287 temp &= ~FDI_RX_SYMBOL_LOCK;
2288 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002289 I915_WRITE(reg, temp);
2290
2291 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002292 udelay(150);
2293
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002294 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002295 reg = FDI_TX_CTL(pipe);
2296 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002297 temp &= ~(7 << 19);
2298 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002299 temp &= ~FDI_LINK_TRAIN_NONE;
2300 temp |= FDI_LINK_TRAIN_PATTERN_1;
2301 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2302 /* SNB-B */
2303 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002304 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002305
Chris Wilson5eddb702010-09-11 13:48:45 +01002306 reg = FDI_RX_CTL(pipe);
2307 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002308 if (HAS_PCH_CPT(dev)) {
2309 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2310 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2311 } else {
2312 temp &= ~FDI_LINK_TRAIN_NONE;
2313 temp |= FDI_LINK_TRAIN_PATTERN_1;
2314 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002315 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2316
2317 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002318 udelay(150);
2319
Jesse Barnes291427f2011-07-29 12:42:37 -07002320 if (HAS_PCH_CPT(dev))
2321 cpt_phase_pointer_enable(dev, pipe);
2322
Akshay Joshi0206e352011-08-16 15:34:10 -04002323 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002324 reg = FDI_TX_CTL(pipe);
2325 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002326 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2327 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002328 I915_WRITE(reg, temp);
2329
2330 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002331 udelay(500);
2332
Sean Paulfa37d392012-03-02 12:53:39 -05002333 for (retry = 0; retry < 5; retry++) {
2334 reg = FDI_RX_IIR(pipe);
2335 temp = I915_READ(reg);
2336 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2337 if (temp & FDI_RX_BIT_LOCK) {
2338 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2339 DRM_DEBUG_KMS("FDI train 1 done.\n");
2340 break;
2341 }
2342 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002343 }
Sean Paulfa37d392012-03-02 12:53:39 -05002344 if (retry < 5)
2345 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002346 }
2347 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002348 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002349
2350 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 reg = FDI_TX_CTL(pipe);
2352 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002353 temp &= ~FDI_LINK_TRAIN_NONE;
2354 temp |= FDI_LINK_TRAIN_PATTERN_2;
2355 if (IS_GEN6(dev)) {
2356 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2357 /* SNB-B */
2358 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2359 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002360 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002361
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 reg = FDI_RX_CTL(pipe);
2363 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002364 if (HAS_PCH_CPT(dev)) {
2365 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2366 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2367 } else {
2368 temp &= ~FDI_LINK_TRAIN_NONE;
2369 temp |= FDI_LINK_TRAIN_PATTERN_2;
2370 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002371 I915_WRITE(reg, temp);
2372
2373 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002374 udelay(150);
2375
Akshay Joshi0206e352011-08-16 15:34:10 -04002376 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002377 reg = FDI_TX_CTL(pipe);
2378 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002379 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2380 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002381 I915_WRITE(reg, temp);
2382
2383 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002384 udelay(500);
2385
Sean Paulfa37d392012-03-02 12:53:39 -05002386 for (retry = 0; retry < 5; retry++) {
2387 reg = FDI_RX_IIR(pipe);
2388 temp = I915_READ(reg);
2389 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2390 if (temp & FDI_RX_SYMBOL_LOCK) {
2391 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2392 DRM_DEBUG_KMS("FDI train 2 done.\n");
2393 break;
2394 }
2395 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002396 }
Sean Paulfa37d392012-03-02 12:53:39 -05002397 if (retry < 5)
2398 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002399 }
2400 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002401 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002402
2403 DRM_DEBUG_KMS("FDI train done.\n");
2404}
2405
Jesse Barnes357555c2011-04-28 15:09:55 -07002406/* Manual link training for Ivy Bridge A0 parts */
2407static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2408{
2409 struct drm_device *dev = crtc->dev;
2410 struct drm_i915_private *dev_priv = dev->dev_private;
2411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2412 int pipe = intel_crtc->pipe;
2413 u32 reg, temp, i;
2414
2415 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2416 for train result */
2417 reg = FDI_RX_IMR(pipe);
2418 temp = I915_READ(reg);
2419 temp &= ~FDI_RX_SYMBOL_LOCK;
2420 temp &= ~FDI_RX_BIT_LOCK;
2421 I915_WRITE(reg, temp);
2422
2423 POSTING_READ(reg);
2424 udelay(150);
2425
2426 /* enable CPU FDI TX and PCH FDI RX */
2427 reg = FDI_TX_CTL(pipe);
2428 temp = I915_READ(reg);
2429 temp &= ~(7 << 19);
2430 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2431 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2432 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2433 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2434 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002435 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002436 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2437
2438 reg = FDI_RX_CTL(pipe);
2439 temp = I915_READ(reg);
2440 temp &= ~FDI_LINK_TRAIN_AUTO;
2441 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2442 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002443 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002444 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2445
2446 POSTING_READ(reg);
2447 udelay(150);
2448
Jesse Barnes291427f2011-07-29 12:42:37 -07002449 if (HAS_PCH_CPT(dev))
2450 cpt_phase_pointer_enable(dev, pipe);
2451
Akshay Joshi0206e352011-08-16 15:34:10 -04002452 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002453 reg = FDI_TX_CTL(pipe);
2454 temp = I915_READ(reg);
2455 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2456 temp |= snb_b_fdi_train_param[i];
2457 I915_WRITE(reg, temp);
2458
2459 POSTING_READ(reg);
2460 udelay(500);
2461
2462 reg = FDI_RX_IIR(pipe);
2463 temp = I915_READ(reg);
2464 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2465
2466 if (temp & FDI_RX_BIT_LOCK ||
2467 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2468 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2469 DRM_DEBUG_KMS("FDI train 1 done.\n");
2470 break;
2471 }
2472 }
2473 if (i == 4)
2474 DRM_ERROR("FDI train 1 fail!\n");
2475
2476 /* Train 2 */
2477 reg = FDI_TX_CTL(pipe);
2478 temp = I915_READ(reg);
2479 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2480 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2481 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2482 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2483 I915_WRITE(reg, temp);
2484
2485 reg = FDI_RX_CTL(pipe);
2486 temp = I915_READ(reg);
2487 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2488 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2489 I915_WRITE(reg, temp);
2490
2491 POSTING_READ(reg);
2492 udelay(150);
2493
Akshay Joshi0206e352011-08-16 15:34:10 -04002494 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002495 reg = FDI_TX_CTL(pipe);
2496 temp = I915_READ(reg);
2497 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2498 temp |= snb_b_fdi_train_param[i];
2499 I915_WRITE(reg, temp);
2500
2501 POSTING_READ(reg);
2502 udelay(500);
2503
2504 reg = FDI_RX_IIR(pipe);
2505 temp = I915_READ(reg);
2506 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2507
2508 if (temp & FDI_RX_SYMBOL_LOCK) {
2509 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2510 DRM_DEBUG_KMS("FDI train 2 done.\n");
2511 break;
2512 }
2513 }
2514 if (i == 4)
2515 DRM_ERROR("FDI train 2 fail!\n");
2516
2517 DRM_DEBUG_KMS("FDI train done.\n");
2518}
2519
2520static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002521{
2522 struct drm_device *dev = crtc->dev;
2523 struct drm_i915_private *dev_priv = dev->dev_private;
2524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2525 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002527
Jesse Barnesc64e3112010-09-10 11:27:03 -07002528 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002529 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2530 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002531
Jesse Barnes0e23b992010-09-10 11:10:00 -07002532 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002533 reg = FDI_RX_CTL(pipe);
2534 temp = I915_READ(reg);
2535 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002536 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002537 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2538 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2539
2540 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002541 udelay(200);
2542
2543 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002544 temp = I915_READ(reg);
2545 I915_WRITE(reg, temp | FDI_PCDCLK);
2546
2547 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002548 udelay(200);
2549
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002550 /* On Haswell, the PLL configuration for ports and pipes is handled
2551 * separately, as part of DDI setup */
2552 if (!IS_HASWELL(dev)) {
2553 /* Enable CPU FDI TX PLL, always on for Ironlake */
2554 reg = FDI_TX_CTL(pipe);
2555 temp = I915_READ(reg);
2556 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2557 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002558
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002559 POSTING_READ(reg);
2560 udelay(100);
2561 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002562 }
2563}
2564
Jesse Barnes291427f2011-07-29 12:42:37 -07002565static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2566{
2567 struct drm_i915_private *dev_priv = dev->dev_private;
2568 u32 flags = I915_READ(SOUTH_CHICKEN1);
2569
2570 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2571 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2572 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2573 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2574 POSTING_READ(SOUTH_CHICKEN1);
2575}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002576static void ironlake_fdi_disable(struct drm_crtc *crtc)
2577{
2578 struct drm_device *dev = crtc->dev;
2579 struct drm_i915_private *dev_priv = dev->dev_private;
2580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2581 int pipe = intel_crtc->pipe;
2582 u32 reg, temp;
2583
2584 /* disable CPU FDI tx and PCH FDI rx */
2585 reg = FDI_TX_CTL(pipe);
2586 temp = I915_READ(reg);
2587 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2588 POSTING_READ(reg);
2589
2590 reg = FDI_RX_CTL(pipe);
2591 temp = I915_READ(reg);
2592 temp &= ~(0x7 << 16);
2593 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2594 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2595
2596 POSTING_READ(reg);
2597 udelay(100);
2598
2599 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002600 if (HAS_PCH_IBX(dev)) {
2601 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002602 I915_WRITE(FDI_RX_CHICKEN(pipe),
2603 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002604 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002605 } else if (HAS_PCH_CPT(dev)) {
2606 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002607 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002608
2609 /* still set train pattern 1 */
2610 reg = FDI_TX_CTL(pipe);
2611 temp = I915_READ(reg);
2612 temp &= ~FDI_LINK_TRAIN_NONE;
2613 temp |= FDI_LINK_TRAIN_PATTERN_1;
2614 I915_WRITE(reg, temp);
2615
2616 reg = FDI_RX_CTL(pipe);
2617 temp = I915_READ(reg);
2618 if (HAS_PCH_CPT(dev)) {
2619 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2620 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2621 } else {
2622 temp &= ~FDI_LINK_TRAIN_NONE;
2623 temp |= FDI_LINK_TRAIN_PATTERN_1;
2624 }
2625 /* BPC in FDI rx is consistent with that in PIPECONF */
2626 temp &= ~(0x07 << 16);
2627 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2628 I915_WRITE(reg, temp);
2629
2630 POSTING_READ(reg);
2631 udelay(100);
2632}
2633
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002634static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2635{
Chris Wilson0f911282012-04-17 10:05:38 +01002636 struct drm_device *dev = crtc->dev;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002637
2638 if (crtc->fb == NULL)
2639 return;
2640
Chris Wilson0f911282012-04-17 10:05:38 +01002641 mutex_lock(&dev->struct_mutex);
2642 intel_finish_fb(crtc->fb);
2643 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002644}
2645
Jesse Barnes040484a2011-01-03 12:14:26 -08002646static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2647{
2648 struct drm_device *dev = crtc->dev;
2649 struct drm_mode_config *mode_config = &dev->mode_config;
2650 struct intel_encoder *encoder;
2651
2652 /*
2653 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2654 * must be driven by its own crtc; no sharing is possible.
2655 */
2656 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2657 if (encoder->base.crtc != crtc)
2658 continue;
2659
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002660 /* On Haswell, LPT PCH handles the VGA connection via FDI, and Haswell
2661 * CPU handles all others */
2662 if (IS_HASWELL(dev)) {
2663 /* It is still unclear how this will work on PPT, so throw up a warning */
2664 WARN_ON(!HAS_PCH_LPT(dev));
2665
2666 if (encoder->type == DRM_MODE_ENCODER_DAC) {
2667 DRM_DEBUG_KMS("Haswell detected DAC encoder, assuming is PCH\n");
2668 return true;
2669 } else {
2670 DRM_DEBUG_KMS("Haswell detected encoder %d, assuming is CPU\n",
2671 encoder->type);
2672 return false;
2673 }
2674 }
2675
Jesse Barnes040484a2011-01-03 12:14:26 -08002676 switch (encoder->type) {
2677 case INTEL_OUTPUT_EDP:
2678 if (!intel_encoder_is_pch_edp(&encoder->base))
2679 return false;
2680 continue;
2681 }
2682 }
2683
2684 return true;
2685}
2686
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002687/* Program iCLKIP clock to the desired frequency */
2688static void lpt_program_iclkip(struct drm_crtc *crtc)
2689{
2690 struct drm_device *dev = crtc->dev;
2691 struct drm_i915_private *dev_priv = dev->dev_private;
2692 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2693 u32 temp;
2694
2695 /* It is necessary to ungate the pixclk gate prior to programming
2696 * the divisors, and gate it back when it is done.
2697 */
2698 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2699
2700 /* Disable SSCCTL */
2701 intel_sbi_write(dev_priv, SBI_SSCCTL6,
2702 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
2703 SBI_SSCCTL_DISABLE);
2704
2705 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2706 if (crtc->mode.clock == 20000) {
2707 auxdiv = 1;
2708 divsel = 0x41;
2709 phaseinc = 0x20;
2710 } else {
2711 /* The iCLK virtual clock root frequency is in MHz,
2712 * but the crtc->mode.clock in in KHz. To get the divisors,
2713 * it is necessary to divide one by another, so we
2714 * convert the virtual clock precision to KHz here for higher
2715 * precision.
2716 */
2717 u32 iclk_virtual_root_freq = 172800 * 1000;
2718 u32 iclk_pi_range = 64;
2719 u32 desired_divisor, msb_divisor_value, pi_value;
2720
2721 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2722 msb_divisor_value = desired_divisor / iclk_pi_range;
2723 pi_value = desired_divisor % iclk_pi_range;
2724
2725 auxdiv = 0;
2726 divsel = msb_divisor_value - 2;
2727 phaseinc = pi_value;
2728 }
2729
2730 /* This should not happen with any sane values */
2731 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2732 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2733 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2734 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2735
2736 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2737 crtc->mode.clock,
2738 auxdiv,
2739 divsel,
2740 phasedir,
2741 phaseinc);
2742
2743 /* Program SSCDIVINTPHASE6 */
2744 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
2745 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2746 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2747 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2748 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2749 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2750 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2751
2752 intel_sbi_write(dev_priv,
2753 SBI_SSCDIVINTPHASE6,
2754 temp);
2755
2756 /* Program SSCAUXDIV */
2757 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
2758 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2759 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2760 intel_sbi_write(dev_priv,
2761 SBI_SSCAUXDIV6,
2762 temp);
2763
2764
2765 /* Enable modulator and associated divider */
2766 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
2767 temp &= ~SBI_SSCCTL_DISABLE;
2768 intel_sbi_write(dev_priv,
2769 SBI_SSCCTL6,
2770 temp);
2771
2772 /* Wait for initialization time */
2773 udelay(24);
2774
2775 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2776}
2777
Jesse Barnesf67a5592011-01-05 10:31:48 -08002778/*
2779 * Enable PCH resources required for PCH ports:
2780 * - PCH PLLs
2781 * - FDI training & RX/TX
2782 * - update transcoder timings
2783 * - DP transcoding bits
2784 * - transcoder
2785 */
2786static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002787{
2788 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002789 struct drm_i915_private *dev_priv = dev->dev_private;
2790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2791 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002792 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002793
Chris Wilsone7e164d2012-05-11 09:21:25 +01002794 assert_transcoder_disabled(dev_priv, pipe);
2795
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002796 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002797 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002798
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002799 if (HAS_PCH_LPT(dev)) {
2800 DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
2801 lpt_program_iclkip(crtc);
2802 } else if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002803 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002804
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002805 intel_enable_pch_pll(intel_crtc);
2806
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002807 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002808 switch (pipe) {
2809 default:
2810 case 0:
2811 temp |= TRANSA_DPLL_ENABLE;
2812 sel = TRANSA_DPLLB_SEL;
2813 break;
2814 case 1:
2815 temp |= TRANSB_DPLL_ENABLE;
2816 sel = TRANSB_DPLLB_SEL;
2817 break;
2818 case 2:
2819 temp |= TRANSC_DPLL_ENABLE;
2820 sel = TRANSC_DPLLB_SEL;
2821 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002822 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002823 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2824 temp |= sel;
2825 else
2826 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002827 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002828 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002829
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002830 /* set transcoder timing, panel must allow it */
2831 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002832 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2833 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2834 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2835
2836 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2837 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2838 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002839 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002840
Eugeni Dodonovf57e1e32012-05-09 15:37:14 -03002841 if (!IS_HASWELL(dev))
2842 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002843
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002844 /* For PCH DP, enable TRANS_DP_CTL */
2845 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002846 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2847 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002848 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002849 reg = TRANS_DP_CTL(pipe);
2850 temp = I915_READ(reg);
2851 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002852 TRANS_DP_SYNC_MASK |
2853 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002854 temp |= (TRANS_DP_OUTPUT_ENABLE |
2855 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002856 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002857
2858 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002859 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002860 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002861 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002862
2863 switch (intel_trans_dp_port_sel(crtc)) {
2864 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002865 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002866 break;
2867 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002868 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002869 break;
2870 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002871 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002872 break;
2873 default:
2874 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002875 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002876 break;
2877 }
2878
Chris Wilson5eddb702010-09-11 13:48:45 +01002879 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002880 }
2881
Jesse Barnes040484a2011-01-03 12:14:26 -08002882 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002883}
2884
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002885static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
2886{
2887 struct intel_pch_pll *pll = intel_crtc->pch_pll;
2888
2889 if (pll == NULL)
2890 return;
2891
2892 if (pll->refcount == 0) {
2893 WARN(1, "bad PCH PLL refcount\n");
2894 return;
2895 }
2896
2897 --pll->refcount;
2898 intel_crtc->pch_pll = NULL;
2899}
2900
2901static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
2902{
2903 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
2904 struct intel_pch_pll *pll;
2905 int i;
2906
2907 pll = intel_crtc->pch_pll;
2908 if (pll) {
2909 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
2910 intel_crtc->base.base.id, pll->pll_reg);
2911 goto prepare;
2912 }
2913
2914 for (i = 0; i < dev_priv->num_pch_pll; i++) {
2915 pll = &dev_priv->pch_plls[i];
2916
2917 /* Only want to check enabled timings first */
2918 if (pll->refcount == 0)
2919 continue;
2920
2921 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
2922 fp == I915_READ(pll->fp0_reg)) {
2923 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
2924 intel_crtc->base.base.id,
2925 pll->pll_reg, pll->refcount, pll->active);
2926
2927 goto found;
2928 }
2929 }
2930
2931 /* Ok no matching timings, maybe there's a free one? */
2932 for (i = 0; i < dev_priv->num_pch_pll; i++) {
2933 pll = &dev_priv->pch_plls[i];
2934 if (pll->refcount == 0) {
2935 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
2936 intel_crtc->base.base.id, pll->pll_reg);
2937 goto found;
2938 }
2939 }
2940
2941 return NULL;
2942
2943found:
2944 intel_crtc->pch_pll = pll;
2945 pll->refcount++;
2946 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
2947prepare: /* separate function? */
2948 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002949
Chris Wilsone04c7352012-05-02 20:43:56 +01002950 /* Wait for the clocks to stabilize before rewriting the regs */
2951 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002952 POSTING_READ(pll->pll_reg);
2953 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01002954
2955 I915_WRITE(pll->fp0_reg, fp);
2956 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002957 pll->on = false;
2958 return pll;
2959}
2960
Jesse Barnesd4270e52011-10-11 10:43:02 -07002961void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
2962{
2963 struct drm_i915_private *dev_priv = dev->dev_private;
2964 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
2965 u32 temp;
2966
2967 temp = I915_READ(dslreg);
2968 udelay(500);
2969 if (wait_for(I915_READ(dslreg) != temp, 5)) {
2970 /* Without this, mode sets may fail silently on FDI */
2971 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
2972 udelay(250);
2973 I915_WRITE(tc2reg, 0);
2974 if (wait_for(I915_READ(dslreg) != temp, 5))
2975 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
2976 }
2977}
2978
Jesse Barnesf67a5592011-01-05 10:31:48 -08002979static void ironlake_crtc_enable(struct drm_crtc *crtc)
2980{
2981 struct drm_device *dev = crtc->dev;
2982 struct drm_i915_private *dev_priv = dev->dev_private;
2983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2984 int pipe = intel_crtc->pipe;
2985 int plane = intel_crtc->plane;
2986 u32 temp;
2987 bool is_pch_port;
2988
2989 if (intel_crtc->active)
2990 return;
2991
2992 intel_crtc->active = true;
2993 intel_update_watermarks(dev);
2994
2995 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2996 temp = I915_READ(PCH_LVDS);
2997 if ((temp & LVDS_PORT_EN) == 0)
2998 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2999 }
3000
3001 is_pch_port = intel_crtc_driving_pch(crtc);
3002
3003 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07003004 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003005 else
3006 ironlake_fdi_disable(crtc);
3007
3008 /* Enable panel fitting for LVDS */
3009 if (dev_priv->pch_pf_size &&
3010 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3011 /* Force use of hard-coded filter coefficients
3012 * as some pre-programmed values are broken,
3013 * e.g. x201.
3014 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003015 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3016 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3017 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003018 }
3019
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003020 /*
3021 * On ILK+ LUT must be loaded before the pipe is running but with
3022 * clocks enabled
3023 */
3024 intel_crtc_load_lut(crtc);
3025
Jesse Barnesf67a5592011-01-05 10:31:48 -08003026 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3027 intel_enable_plane(dev_priv, plane, pipe);
3028
3029 if (is_pch_port)
3030 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003031
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003032 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003033 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003034 mutex_unlock(&dev->struct_mutex);
3035
Chris Wilson6b383a72010-09-13 13:54:26 +01003036 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003037}
3038
3039static void ironlake_crtc_disable(struct drm_crtc *crtc)
3040{
3041 struct drm_device *dev = crtc->dev;
3042 struct drm_i915_private *dev_priv = dev->dev_private;
3043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3044 int pipe = intel_crtc->pipe;
3045 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003046 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003047
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003048 if (!intel_crtc->active)
3049 return;
3050
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003051 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003052 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003053 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003054
Jesse Barnesb24e7172011-01-04 15:09:30 -08003055 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003056
Chris Wilson973d04f2011-07-08 12:22:37 +01003057 if (dev_priv->cfb_plane == plane)
3058 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003059
Jesse Barnesb24e7172011-01-04 15:09:30 -08003060 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003061
Jesse Barnes6be4a602010-09-10 10:26:01 -07003062 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003063 I915_WRITE(PF_CTL(pipe), 0);
3064 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003065
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003066 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003067
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003068 /* This is a horrible layering violation; we should be doing this in
3069 * the connector/encoder ->prepare instead, but we don't always have
3070 * enough information there about the config to know whether it will
3071 * actually be necessary or just cause undesired flicker.
3072 */
3073 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003074
Jesse Barnes040484a2011-01-03 12:14:26 -08003075 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003076
Jesse Barnes6be4a602010-09-10 10:26:01 -07003077 if (HAS_PCH_CPT(dev)) {
3078 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 reg = TRANS_DP_CTL(pipe);
3080 temp = I915_READ(reg);
3081 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003082 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003083 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003084
3085 /* disable DPLL_SEL */
3086 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003087 switch (pipe) {
3088 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003089 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003090 break;
3091 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003092 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003093 break;
3094 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003095 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003096 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003097 break;
3098 default:
3099 BUG(); /* wtf */
3100 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003101 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003102 }
3103
3104 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003105 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003106
3107 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003108 reg = FDI_RX_CTL(pipe);
3109 temp = I915_READ(reg);
3110 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003111
3112 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 reg = FDI_TX_CTL(pipe);
3114 temp = I915_READ(reg);
3115 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3116
3117 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003118 udelay(100);
3119
Chris Wilson5eddb702010-09-11 13:48:45 +01003120 reg = FDI_RX_CTL(pipe);
3121 temp = I915_READ(reg);
3122 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003123
3124 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003125 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003126 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003127
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003128 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003129 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003130
3131 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003132 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003133 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003134}
3135
3136static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3137{
3138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3139 int pipe = intel_crtc->pipe;
3140 int plane = intel_crtc->plane;
3141
Zhenyu Wang2c072452009-06-05 15:38:42 +08003142 /* XXX: When our outputs are all unaware of DPMS modes other than off
3143 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3144 */
3145 switch (mode) {
3146 case DRM_MODE_DPMS_ON:
3147 case DRM_MODE_DPMS_STANDBY:
3148 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003149 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003150 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003151 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003152
Zhenyu Wang2c072452009-06-05 15:38:42 +08003153 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003154 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003155 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003156 break;
3157 }
3158}
3159
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003160static void ironlake_crtc_off(struct drm_crtc *crtc)
3161{
3162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3163 intel_put_pch_pll(intel_crtc);
3164}
3165
Daniel Vetter02e792f2009-09-15 22:57:34 +02003166static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3167{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003168 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003169 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003170 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003171
Chris Wilson23f09ce2010-08-12 13:53:37 +01003172 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003173 dev_priv->mm.interruptible = false;
3174 (void) intel_overlay_switch_off(intel_crtc->overlay);
3175 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003176 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003177 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003178
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003179 /* Let userspace switch the overlay on again. In most cases userspace
3180 * has to recompute where to put it anyway.
3181 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003182}
3183
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003184static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003185{
3186 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003187 struct drm_i915_private *dev_priv = dev->dev_private;
3188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3189 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003190 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003191
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003192 if (intel_crtc->active)
3193 return;
3194
3195 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003196 intel_update_watermarks(dev);
3197
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003198 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003199 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003200 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003201
3202 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003203 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003204
3205 /* Give the overlay scaler a chance to enable if it's on this pipe */
3206 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003207 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003208}
3209
3210static void i9xx_crtc_disable(struct drm_crtc *crtc)
3211{
3212 struct drm_device *dev = crtc->dev;
3213 struct drm_i915_private *dev_priv = dev->dev_private;
3214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3215 int pipe = intel_crtc->pipe;
3216 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003217
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003218 if (!intel_crtc->active)
3219 return;
3220
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003221 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003222 intel_crtc_wait_for_pending_flips(crtc);
3223 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003224 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003225 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003226
Chris Wilson973d04f2011-07-08 12:22:37 +01003227 if (dev_priv->cfb_plane == plane)
3228 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003229
Jesse Barnesb24e7172011-01-04 15:09:30 -08003230 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003231 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003232 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003233
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003234 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003235 intel_update_fbc(dev);
3236 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003237}
3238
3239static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3240{
Jesse Barnes79e53942008-11-07 14:24:08 -08003241 /* XXX: When our outputs are all unaware of DPMS modes other than off
3242 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3243 */
3244 switch (mode) {
3245 case DRM_MODE_DPMS_ON:
3246 case DRM_MODE_DPMS_STANDBY:
3247 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003248 i9xx_crtc_enable(crtc);
3249 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003250 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003251 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003252 break;
3253 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003254}
3255
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003256static void i9xx_crtc_off(struct drm_crtc *crtc)
3257{
3258}
3259
Zhenyu Wang2c072452009-06-05 15:38:42 +08003260/**
3261 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003262 */
3263static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3264{
3265 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003266 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003267 struct drm_i915_master_private *master_priv;
3268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3269 int pipe = intel_crtc->pipe;
3270 bool enabled;
3271
Chris Wilson032d2a02010-09-06 16:17:22 +01003272 if (intel_crtc->dpms_mode == mode)
3273 return;
3274
Chris Wilsondebcadd2010-08-07 11:01:33 +01003275 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003276
Jesse Barnese70236a2009-09-21 10:42:27 -07003277 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003278
3279 if (!dev->primary->master)
3280 return;
3281
3282 master_priv = dev->primary->master->driver_priv;
3283 if (!master_priv->sarea_priv)
3284 return;
3285
3286 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3287
3288 switch (pipe) {
3289 case 0:
3290 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3291 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3292 break;
3293 case 1:
3294 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3295 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3296 break;
3297 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003298 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003299 break;
3300 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003301}
3302
Chris Wilsoncdd59982010-09-08 16:30:16 +01003303static void intel_crtc_disable(struct drm_crtc *crtc)
3304{
3305 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3306 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003307 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003308
3309 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003310 dev_priv->display.off(crtc);
3311
Chris Wilson931872f2012-01-16 23:01:13 +00003312 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3313 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003314
3315 if (crtc->fb) {
3316 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003317 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003318 mutex_unlock(&dev->struct_mutex);
3319 }
3320}
3321
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003322/* Prepare for a mode set.
3323 *
3324 * Note we could be a lot smarter here. We need to figure out which outputs
3325 * will be enabled, which disabled (in short, how the config will changes)
3326 * and perform the minimum necessary steps to accomplish that, e.g. updating
3327 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3328 * panel fitting is in the proper state, etc.
3329 */
3330static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003331{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003332 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003333}
3334
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003335static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003336{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003337 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003338}
3339
3340static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3341{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003342 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003343}
3344
3345static void ironlake_crtc_commit(struct drm_crtc *crtc)
3346{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003347 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003348}
3349
Akshay Joshi0206e352011-08-16 15:34:10 -04003350void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003351{
3352 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3353 /* lvds has its own version of prepare see intel_lvds_prepare */
3354 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3355}
3356
Akshay Joshi0206e352011-08-16 15:34:10 -04003357void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003358{
3359 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003360 struct drm_device *dev = encoder->dev;
Paulo Zanonid47d7cb2012-05-04 17:18:23 -03003361 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003362
Jesse Barnes79e53942008-11-07 14:24:08 -08003363 /* lvds has its own version of commit see intel_lvds_commit */
3364 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003365
3366 if (HAS_PCH_CPT(dev))
3367 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003368}
3369
Chris Wilsonea5b2132010-08-04 13:50:23 +01003370void intel_encoder_destroy(struct drm_encoder *encoder)
3371{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003372 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003373
Chris Wilsonea5b2132010-08-04 13:50:23 +01003374 drm_encoder_cleanup(encoder);
3375 kfree(intel_encoder);
3376}
3377
Jesse Barnes79e53942008-11-07 14:24:08 -08003378static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3379 struct drm_display_mode *mode,
3380 struct drm_display_mode *adjusted_mode)
3381{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003382 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003383
Eric Anholtbad720f2009-10-22 16:11:14 -07003384 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003385 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003386 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3387 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003388 }
Chris Wilson89749352010-09-12 18:25:19 +01003389
Daniel Vetterf9bef082012-04-15 19:53:19 +02003390 /* All interlaced capable intel hw wants timings in frames. Note though
3391 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3392 * timings, so we need to be careful not to clobber these.*/
3393 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3394 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003395
Jesse Barnes79e53942008-11-07 14:24:08 -08003396 return true;
3397}
3398
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003399static int valleyview_get_display_clock_speed(struct drm_device *dev)
3400{
3401 return 400000; /* FIXME */
3402}
3403
Jesse Barnese70236a2009-09-21 10:42:27 -07003404static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003405{
Jesse Barnese70236a2009-09-21 10:42:27 -07003406 return 400000;
3407}
Jesse Barnes79e53942008-11-07 14:24:08 -08003408
Jesse Barnese70236a2009-09-21 10:42:27 -07003409static int i915_get_display_clock_speed(struct drm_device *dev)
3410{
3411 return 333000;
3412}
Jesse Barnes79e53942008-11-07 14:24:08 -08003413
Jesse Barnese70236a2009-09-21 10:42:27 -07003414static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3415{
3416 return 200000;
3417}
Jesse Barnes79e53942008-11-07 14:24:08 -08003418
Jesse Barnese70236a2009-09-21 10:42:27 -07003419static int i915gm_get_display_clock_speed(struct drm_device *dev)
3420{
3421 u16 gcfgc = 0;
3422
3423 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3424
3425 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003426 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003427 else {
3428 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3429 case GC_DISPLAY_CLOCK_333_MHZ:
3430 return 333000;
3431 default:
3432 case GC_DISPLAY_CLOCK_190_200_MHZ:
3433 return 190000;
3434 }
3435 }
3436}
Jesse Barnes79e53942008-11-07 14:24:08 -08003437
Jesse Barnese70236a2009-09-21 10:42:27 -07003438static int i865_get_display_clock_speed(struct drm_device *dev)
3439{
3440 return 266000;
3441}
3442
3443static int i855_get_display_clock_speed(struct drm_device *dev)
3444{
3445 u16 hpllcc = 0;
3446 /* Assume that the hardware is in the high speed state. This
3447 * should be the default.
3448 */
3449 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3450 case GC_CLOCK_133_200:
3451 case GC_CLOCK_100_200:
3452 return 200000;
3453 case GC_CLOCK_166_250:
3454 return 250000;
3455 case GC_CLOCK_100_133:
3456 return 133000;
3457 }
3458
3459 /* Shouldn't happen */
3460 return 0;
3461}
3462
3463static int i830_get_display_clock_speed(struct drm_device *dev)
3464{
3465 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003466}
3467
Zhenyu Wang2c072452009-06-05 15:38:42 +08003468struct fdi_m_n {
3469 u32 tu;
3470 u32 gmch_m;
3471 u32 gmch_n;
3472 u32 link_m;
3473 u32 link_n;
3474};
3475
3476static void
3477fdi_reduce_ratio(u32 *num, u32 *den)
3478{
3479 while (*num > 0xffffff || *den > 0xffffff) {
3480 *num >>= 1;
3481 *den >>= 1;
3482 }
3483}
3484
Zhenyu Wang2c072452009-06-05 15:38:42 +08003485static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003486ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3487 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003488{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003489 m_n->tu = 64; /* default size */
3490
Chris Wilson22ed1112010-12-04 01:01:29 +00003491 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3492 m_n->gmch_m = bits_per_pixel * pixel_clock;
3493 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003494 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3495
Chris Wilson22ed1112010-12-04 01:01:29 +00003496 m_n->link_m = pixel_clock;
3497 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003498 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3499}
3500
Chris Wilsona7615032011-01-12 17:04:08 +00003501static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3502{
Keith Packard72bbe582011-09-26 16:09:45 -07003503 if (i915_panel_use_ssc >= 0)
3504 return i915_panel_use_ssc != 0;
3505 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07003506 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00003507}
3508
Jesse Barnes5a354202011-06-24 12:19:22 -07003509/**
3510 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3511 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003512 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07003513 *
3514 * A pipe may be connected to one or more outputs. Based on the depth of the
3515 * attached framebuffer, choose a good color depth to use on the pipe.
3516 *
3517 * If possible, match the pipe depth to the fb depth. In some cases, this
3518 * isn't ideal, because the connected output supports a lesser or restricted
3519 * set of depths. Resolve that here:
3520 * LVDS typically supports only 6bpc, so clamp down in that case
3521 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3522 * Displays may support a restricted set as well, check EDID and clamp as
3523 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003524 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07003525 *
3526 * RETURNS:
3527 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3528 * true if they don't match).
3529 */
3530static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003531 unsigned int *pipe_bpp,
3532 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07003533{
3534 struct drm_device *dev = crtc->dev;
3535 struct drm_i915_private *dev_priv = dev->dev_private;
3536 struct drm_encoder *encoder;
3537 struct drm_connector *connector;
3538 unsigned int display_bpc = UINT_MAX, bpc;
3539
3540 /* Walk the encoders & connectors on this crtc, get min bpc */
3541 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3542 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3543
3544 if (encoder->crtc != crtc)
3545 continue;
3546
3547 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3548 unsigned int lvds_bpc;
3549
3550 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3551 LVDS_A3_POWER_UP)
3552 lvds_bpc = 8;
3553 else
3554 lvds_bpc = 6;
3555
3556 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003557 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003558 display_bpc = lvds_bpc;
3559 }
3560 continue;
3561 }
3562
3563 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
3564 /* Use VBT settings if we have an eDP panel */
3565 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
3566
3567 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003568 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003569 display_bpc = edp_bpc;
3570 }
3571 continue;
3572 }
3573
3574 /* Not one of the known troublemakers, check the EDID */
3575 list_for_each_entry(connector, &dev->mode_config.connector_list,
3576 head) {
3577 if (connector->encoder != encoder)
3578 continue;
3579
Jesse Barnes62ac41a2011-07-28 12:55:14 -07003580 /* Don't use an invalid EDID bpc value */
3581 if (connector->display_info.bpc &&
3582 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003583 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003584 display_bpc = connector->display_info.bpc;
3585 }
3586 }
3587
3588 /*
3589 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
3590 * through, clamp it down. (Note: >12bpc will be caught below.)
3591 */
3592 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
3593 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04003594 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003595 display_bpc = 12;
3596 } else {
Adam Jackson82820492011-10-10 16:33:34 -04003597 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003598 display_bpc = 8;
3599 }
3600 }
3601 }
3602
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003603 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3604 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
3605 display_bpc = 6;
3606 }
3607
Jesse Barnes5a354202011-06-24 12:19:22 -07003608 /*
3609 * We could just drive the pipe at the highest bpc all the time and
3610 * enable dithering as needed, but that costs bandwidth. So choose
3611 * the minimum value that expresses the full color range of the fb but
3612 * also stays within the max display bpc discovered above.
3613 */
3614
3615 switch (crtc->fb->depth) {
3616 case 8:
3617 bpc = 8; /* since we go through a colormap */
3618 break;
3619 case 15:
3620 case 16:
3621 bpc = 6; /* min is 18bpp */
3622 break;
3623 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07003624 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07003625 break;
3626 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07003627 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07003628 break;
3629 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07003630 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07003631 break;
3632 default:
3633 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
3634 bpc = min((unsigned int)8, display_bpc);
3635 break;
3636 }
3637
Keith Packard578393c2011-09-05 11:53:21 -07003638 display_bpc = min(display_bpc, bpc);
3639
Adam Jackson82820492011-10-10 16:33:34 -04003640 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
3641 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003642
Keith Packard578393c2011-09-05 11:53:21 -07003643 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07003644
3645 return display_bpc != bpc;
3646}
3647
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003648static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
3649{
3650 struct drm_device *dev = crtc->dev;
3651 struct drm_i915_private *dev_priv = dev->dev_private;
3652 int refclk;
3653
3654 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3655 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
3656 refclk = dev_priv->lvds_ssc_freq * 1000;
3657 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3658 refclk / 1000);
3659 } else if (!IS_GEN2(dev)) {
3660 refclk = 96000;
3661 } else {
3662 refclk = 48000;
3663 }
3664
3665 return refclk;
3666}
3667
3668static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
3669 intel_clock_t *clock)
3670{
3671 /* SDVO TV has fixed PLL values depend on its clock range,
3672 this mirrors vbios setting. */
3673 if (adjusted_mode->clock >= 100000
3674 && adjusted_mode->clock < 140500) {
3675 clock->p1 = 2;
3676 clock->p2 = 10;
3677 clock->n = 3;
3678 clock->m1 = 16;
3679 clock->m2 = 8;
3680 } else if (adjusted_mode->clock >= 140500
3681 && adjusted_mode->clock <= 200000) {
3682 clock->p1 = 1;
3683 clock->p2 = 10;
3684 clock->n = 6;
3685 clock->m1 = 12;
3686 clock->m2 = 8;
3687 }
3688}
3689
Jesse Barnesa7516a02011-12-15 12:30:37 -08003690static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
3691 intel_clock_t *clock,
3692 intel_clock_t *reduced_clock)
3693{
3694 struct drm_device *dev = crtc->dev;
3695 struct drm_i915_private *dev_priv = dev->dev_private;
3696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3697 int pipe = intel_crtc->pipe;
3698 u32 fp, fp2 = 0;
3699
3700 if (IS_PINEVIEW(dev)) {
3701 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
3702 if (reduced_clock)
3703 fp2 = (1 << reduced_clock->n) << 16 |
3704 reduced_clock->m1 << 8 | reduced_clock->m2;
3705 } else {
3706 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
3707 if (reduced_clock)
3708 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
3709 reduced_clock->m2;
3710 }
3711
3712 I915_WRITE(FP0(pipe), fp);
3713
3714 intel_crtc->lowfreq_avail = false;
3715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3716 reduced_clock && i915_powersave) {
3717 I915_WRITE(FP1(pipe), fp2);
3718 intel_crtc->lowfreq_avail = true;
3719 } else {
3720 I915_WRITE(FP1(pipe), fp);
3721 }
3722}
3723
Daniel Vetter93e537a2012-03-28 23:11:26 +02003724static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
3725 struct drm_display_mode *adjusted_mode)
3726{
3727 struct drm_device *dev = crtc->dev;
3728 struct drm_i915_private *dev_priv = dev->dev_private;
3729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3730 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01003731 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003732
3733 temp = I915_READ(LVDS);
3734 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
3735 if (pipe == 1) {
3736 temp |= LVDS_PIPEB_SELECT;
3737 } else {
3738 temp &= ~LVDS_PIPEB_SELECT;
3739 }
3740 /* set the corresponsding LVDS_BORDER bit */
3741 temp |= dev_priv->lvds_border_bits;
3742 /* Set the B0-B3 data pairs corresponding to whether we're going to
3743 * set the DPLLs for dual-channel mode or not.
3744 */
3745 if (clock->p2 == 7)
3746 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3747 else
3748 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3749
3750 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3751 * appropriately here, but we need to look more thoroughly into how
3752 * panels behave in the two modes.
3753 */
3754 /* set the dithering flag on LVDS as needed */
3755 if (INTEL_INFO(dev)->gen >= 4) {
3756 if (dev_priv->lvds_dither)
3757 temp |= LVDS_ENABLE_DITHER;
3758 else
3759 temp &= ~LVDS_ENABLE_DITHER;
3760 }
Chris Wilson284d5df2012-04-14 17:41:59 +01003761 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02003762 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003763 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003764 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003765 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003766 I915_WRITE(LVDS, temp);
3767}
3768
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003769static void i9xx_update_pll(struct drm_crtc *crtc,
3770 struct drm_display_mode *mode,
3771 struct drm_display_mode *adjusted_mode,
3772 intel_clock_t *clock, intel_clock_t *reduced_clock,
3773 int num_connectors)
3774{
3775 struct drm_device *dev = crtc->dev;
3776 struct drm_i915_private *dev_priv = dev->dev_private;
3777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3778 int pipe = intel_crtc->pipe;
3779 u32 dpll;
3780 bool is_sdvo;
3781
3782 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
3783 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
3784
3785 dpll = DPLL_VGA_MODE_DIS;
3786
3787 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
3788 dpll |= DPLLB_MODE_LVDS;
3789 else
3790 dpll |= DPLLB_MODE_DAC_SERIAL;
3791 if (is_sdvo) {
3792 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3793 if (pixel_multiplier > 1) {
3794 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3795 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3796 }
3797 dpll |= DPLL_DVO_HIGH_SPEED;
3798 }
3799 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
3800 dpll |= DPLL_DVO_HIGH_SPEED;
3801
3802 /* compute bitmask from p1 value */
3803 if (IS_PINEVIEW(dev))
3804 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
3805 else {
3806 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3807 if (IS_G4X(dev) && reduced_clock)
3808 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
3809 }
3810 switch (clock->p2) {
3811 case 5:
3812 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3813 break;
3814 case 7:
3815 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3816 break;
3817 case 10:
3818 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3819 break;
3820 case 14:
3821 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3822 break;
3823 }
3824 if (INTEL_INFO(dev)->gen >= 4)
3825 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3826
3827 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
3828 dpll |= PLL_REF_INPUT_TVCLKINBC;
3829 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
3830 /* XXX: just matching BIOS for now */
3831 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
3832 dpll |= 3;
3833 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3834 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
3835 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
3836 else
3837 dpll |= PLL_REF_INPUT_DREFCLK;
3838
3839 dpll |= DPLL_VCO_ENABLE;
3840 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
3841 POSTING_READ(DPLL(pipe));
3842 udelay(150);
3843
3844 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3845 * This is an exception to the general rule that mode_set doesn't turn
3846 * things on.
3847 */
3848 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
3849 intel_update_lvds(crtc, clock, adjusted_mode);
3850
3851 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
3852 intel_dp_set_m_n(crtc, mode, adjusted_mode);
3853
3854 I915_WRITE(DPLL(pipe), dpll);
3855
3856 /* Wait for the clocks to stabilize. */
3857 POSTING_READ(DPLL(pipe));
3858 udelay(150);
3859
3860 if (INTEL_INFO(dev)->gen >= 4) {
3861 u32 temp = 0;
3862 if (is_sdvo) {
3863 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
3864 if (temp > 1)
3865 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
3866 else
3867 temp = 0;
3868 }
3869 I915_WRITE(DPLL_MD(pipe), temp);
3870 } else {
3871 /* The pixel multiplier can only be updated once the
3872 * DPLL is enabled and the clocks are stable.
3873 *
3874 * So write it again.
3875 */
3876 I915_WRITE(DPLL(pipe), dpll);
3877 }
3878}
3879
3880static void i8xx_update_pll(struct drm_crtc *crtc,
3881 struct drm_display_mode *adjusted_mode,
3882 intel_clock_t *clock,
3883 int num_connectors)
3884{
3885 struct drm_device *dev = crtc->dev;
3886 struct drm_i915_private *dev_priv = dev->dev_private;
3887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3888 int pipe = intel_crtc->pipe;
3889 u32 dpll;
3890
3891 dpll = DPLL_VGA_MODE_DIS;
3892
3893 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3894 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3895 } else {
3896 if (clock->p1 == 2)
3897 dpll |= PLL_P1_DIVIDE_BY_TWO;
3898 else
3899 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3900 if (clock->p2 == 4)
3901 dpll |= PLL_P2_DIVIDE_BY_4;
3902 }
3903
3904 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
3905 /* XXX: just matching BIOS for now */
3906 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
3907 dpll |= 3;
3908 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3909 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
3910 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
3911 else
3912 dpll |= PLL_REF_INPUT_DREFCLK;
3913
3914 dpll |= DPLL_VCO_ENABLE;
3915 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
3916 POSTING_READ(DPLL(pipe));
3917 udelay(150);
3918
3919 I915_WRITE(DPLL(pipe), dpll);
3920
3921 /* Wait for the clocks to stabilize. */
3922 POSTING_READ(DPLL(pipe));
3923 udelay(150);
3924
3925 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3926 * This is an exception to the general rule that mode_set doesn't turn
3927 * things on.
3928 */
3929 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
3930 intel_update_lvds(crtc, clock, adjusted_mode);
3931
3932 /* The pixel multiplier can only be updated once the
3933 * DPLL is enabled and the clocks are stable.
3934 *
3935 * So write it again.
3936 */
3937 I915_WRITE(DPLL(pipe), dpll);
3938}
3939
Eric Anholtf564048e2011-03-30 13:01:02 -07003940static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
3941 struct drm_display_mode *mode,
3942 struct drm_display_mode *adjusted_mode,
3943 int x, int y,
3944 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003945{
3946 struct drm_device *dev = crtc->dev;
3947 struct drm_i915_private *dev_priv = dev->dev_private;
3948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3949 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003950 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07003951 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003952 intel_clock_t clock, reduced_clock;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003953 u32 dspcntr, pipeconf, vsyncshift;
3954 bool ok, has_reduced_clock = false, is_sdvo = false;
3955 bool is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003956 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01003957 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003958 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003959 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08003960
Chris Wilson5eddb702010-09-11 13:48:45 +01003961 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3962 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003963 continue;
3964
Chris Wilson5eddb702010-09-11 13:48:45 +01003965 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003966 case INTEL_OUTPUT_LVDS:
3967 is_lvds = true;
3968 break;
3969 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003970 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003971 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01003972 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003973 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003974 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003975 case INTEL_OUTPUT_TVOUT:
3976 is_tv = true;
3977 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003978 case INTEL_OUTPUT_DISPLAYPORT:
3979 is_dp = true;
3980 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003981 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003982
Eric Anholtc751ce42010-03-25 11:48:48 -07003983 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003984 }
3985
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003986 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08003987
Ma Lingd4906092009-03-18 20:13:27 +08003988 /*
3989 * Returns a set of divisors for the desired target clock with the given
3990 * refclk, or FALSE. The returned values represent the clock equation:
3991 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3992 */
Chris Wilson1b894b52010-12-14 20:04:54 +00003993 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08003994 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
3995 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003996 if (!ok) {
3997 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07003998 return -EINVAL;
3999 }
4000
4001 /* Ensure that the cursor is valid for the new mode before changing... */
4002 intel_crtc_update_cursor(crtc, true);
4003
4004 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004005 /*
4006 * Ensure we match the reduced clock's P to the target clock.
4007 * If the clocks don't match, we can't switch the display clock
4008 * by using the FP0/FP1. In such case we will disable the LVDS
4009 * downclock feature.
4010 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004011 has_reduced_clock = limit->find_pll(limit, crtc,
4012 dev_priv->lvds_downclock,
4013 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004014 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004015 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004016 }
4017
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004018 if (is_sdvo && is_tv)
4019 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004020
Jesse Barnesa7516a02011-12-15 12:30:37 -08004021 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
4022 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07004023
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004024 if (IS_GEN2(dev))
4025 i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004026 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004027 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4028 has_reduced_clock ? &reduced_clock : NULL,
4029 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004030
4031 /* setup pipeconf */
4032 pipeconf = I915_READ(PIPECONF(pipe));
4033
4034 /* Set up the display plane register */
4035 dspcntr = DISPPLANE_GAMMA_ENABLE;
4036
Eric Anholt929c77f2011-03-30 13:01:04 -07004037 if (pipe == 0)
4038 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4039 else
4040 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004041
4042 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4043 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4044 * core speed.
4045 *
4046 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4047 * pipe == 0 check?
4048 */
4049 if (mode->clock >
4050 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4051 pipeconf |= PIPECONF_DOUBLE_WIDE;
4052 else
4053 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4054 }
4055
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004056 /* default to 8bpc */
4057 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4058 if (is_dp) {
4059 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4060 pipeconf |= PIPECONF_BPP_6 |
4061 PIPECONF_DITHER_EN |
4062 PIPECONF_DITHER_TYPE_SP;
4063 }
4064 }
4065
Eric Anholtf564048e2011-03-30 13:01:02 -07004066 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4067 drm_mode_debug_printmodeline(mode);
4068
Jesse Barnesa7516a02011-12-15 12:30:37 -08004069 if (HAS_PIPE_CXSR(dev)) {
4070 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004071 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4072 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004073 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004074 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4075 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4076 }
4077 }
4078
Keith Packard617cf882012-02-08 13:53:38 -08004079 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004080 if (!IS_GEN2(dev) &&
4081 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004082 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4083 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07004084 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07004085 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004086 vsyncshift = adjusted_mode->crtc_hsync_start
4087 - adjusted_mode->crtc_htotal/2;
4088 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004089 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004090 vsyncshift = 0;
4091 }
4092
4093 if (!IS_GEN3(dev))
4094 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07004095
4096 I915_WRITE(HTOTAL(pipe),
4097 (adjusted_mode->crtc_hdisplay - 1) |
4098 ((adjusted_mode->crtc_htotal - 1) << 16));
4099 I915_WRITE(HBLANK(pipe),
4100 (adjusted_mode->crtc_hblank_start - 1) |
4101 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4102 I915_WRITE(HSYNC(pipe),
4103 (adjusted_mode->crtc_hsync_start - 1) |
4104 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4105
4106 I915_WRITE(VTOTAL(pipe),
4107 (adjusted_mode->crtc_vdisplay - 1) |
4108 ((adjusted_mode->crtc_vtotal - 1) << 16));
4109 I915_WRITE(VBLANK(pipe),
4110 (adjusted_mode->crtc_vblank_start - 1) |
4111 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4112 I915_WRITE(VSYNC(pipe),
4113 (adjusted_mode->crtc_vsync_start - 1) |
4114 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4115
4116 /* pipesrc and dspsize control the size that is scaled from,
4117 * which should always be the user's requested size.
4118 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004119 I915_WRITE(DSPSIZE(plane),
4120 ((mode->vdisplay - 1) << 16) |
4121 (mode->hdisplay - 1));
4122 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004123 I915_WRITE(PIPESRC(pipe),
4124 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4125
Eric Anholtf564048e2011-03-30 13:01:02 -07004126 I915_WRITE(PIPECONF(pipe), pipeconf);
4127 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004128 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004129
4130 intel_wait_for_vblank(dev, pipe);
4131
Eric Anholtf564048e2011-03-30 13:01:02 -07004132 I915_WRITE(DSPCNTR(plane), dspcntr);
4133 POSTING_READ(DSPCNTR(plane));
4134
4135 ret = intel_pipe_set_base(crtc, x, y, old_fb);
4136
4137 intel_update_watermarks(dev);
4138
Eric Anholtf564048e2011-03-30 13:01:02 -07004139 return ret;
4140}
4141
Keith Packard9fb526d2011-09-26 22:24:57 -07004142/*
4143 * Initialize reference clocks when the driver loads
4144 */
4145void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004146{
4147 struct drm_i915_private *dev_priv = dev->dev_private;
4148 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004149 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004150 u32 temp;
4151 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004152 bool has_cpu_edp = false;
4153 bool has_pch_edp = false;
4154 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004155 bool has_ck505 = false;
4156 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004157
4158 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004159 list_for_each_entry(encoder, &mode_config->encoder_list,
4160 base.head) {
4161 switch (encoder->type) {
4162 case INTEL_OUTPUT_LVDS:
4163 has_panel = true;
4164 has_lvds = true;
4165 break;
4166 case INTEL_OUTPUT_EDP:
4167 has_panel = true;
4168 if (intel_encoder_is_pch_edp(&encoder->base))
4169 has_pch_edp = true;
4170 else
4171 has_cpu_edp = true;
4172 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004173 }
4174 }
4175
Keith Packard99eb6a02011-09-26 14:29:12 -07004176 if (HAS_PCH_IBX(dev)) {
4177 has_ck505 = dev_priv->display_clock_mode;
4178 can_ssc = has_ck505;
4179 } else {
4180 has_ck505 = false;
4181 can_ssc = true;
4182 }
4183
4184 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4185 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4186 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004187
4188 /* Ironlake: try to setup display ref clock before DPLL
4189 * enabling. This is only under driver's control after
4190 * PCH B stepping, previous chipset stepping should be
4191 * ignoring this setting.
4192 */
4193 temp = I915_READ(PCH_DREF_CONTROL);
4194 /* Always enable nonspread source */
4195 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004196
Keith Packard99eb6a02011-09-26 14:29:12 -07004197 if (has_ck505)
4198 temp |= DREF_NONSPREAD_CK505_ENABLE;
4199 else
4200 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004201
Keith Packard199e5d72011-09-22 12:01:57 -07004202 if (has_panel) {
4203 temp &= ~DREF_SSC_SOURCE_MASK;
4204 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004205
Keith Packard199e5d72011-09-22 12:01:57 -07004206 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004207 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004208 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004209 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004210 } else
4211 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004212
4213 /* Get SSC going before enabling the outputs */
4214 I915_WRITE(PCH_DREF_CONTROL, temp);
4215 POSTING_READ(PCH_DREF_CONTROL);
4216 udelay(200);
4217
Jesse Barnes13d83a62011-08-03 12:59:20 -07004218 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4219
4220 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004221 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004222 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004223 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004224 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004225 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004226 else
4227 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004228 } else
4229 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4230
4231 I915_WRITE(PCH_DREF_CONTROL, temp);
4232 POSTING_READ(PCH_DREF_CONTROL);
4233 udelay(200);
4234 } else {
4235 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4236
4237 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4238
4239 /* Turn off CPU output */
4240 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4241
4242 I915_WRITE(PCH_DREF_CONTROL, temp);
4243 POSTING_READ(PCH_DREF_CONTROL);
4244 udelay(200);
4245
4246 /* Turn off the SSC source */
4247 temp &= ~DREF_SSC_SOURCE_MASK;
4248 temp |= DREF_SSC_SOURCE_DISABLE;
4249
4250 /* Turn off SSC1 */
4251 temp &= ~ DREF_SSC1_ENABLE;
4252
Jesse Barnes13d83a62011-08-03 12:59:20 -07004253 I915_WRITE(PCH_DREF_CONTROL, temp);
4254 POSTING_READ(PCH_DREF_CONTROL);
4255 udelay(200);
4256 }
4257}
4258
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004259static int ironlake_get_refclk(struct drm_crtc *crtc)
4260{
4261 struct drm_device *dev = crtc->dev;
4262 struct drm_i915_private *dev_priv = dev->dev_private;
4263 struct intel_encoder *encoder;
4264 struct drm_mode_config *mode_config = &dev->mode_config;
4265 struct intel_encoder *edp_encoder = NULL;
4266 int num_connectors = 0;
4267 bool is_lvds = false;
4268
4269 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4270 if (encoder->base.crtc != crtc)
4271 continue;
4272
4273 switch (encoder->type) {
4274 case INTEL_OUTPUT_LVDS:
4275 is_lvds = true;
4276 break;
4277 case INTEL_OUTPUT_EDP:
4278 edp_encoder = encoder;
4279 break;
4280 }
4281 num_connectors++;
4282 }
4283
4284 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4285 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4286 dev_priv->lvds_ssc_freq);
4287 return dev_priv->lvds_ssc_freq * 1000;
4288 }
4289
4290 return 120000;
4291}
4292
Eric Anholtf564048e2011-03-30 13:01:02 -07004293static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4294 struct drm_display_mode *mode,
4295 struct drm_display_mode *adjusted_mode,
4296 int x, int y,
4297 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004298{
4299 struct drm_device *dev = crtc->dev;
4300 struct drm_i915_private *dev_priv = dev->dev_private;
4301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4302 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004303 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004304 int refclk, num_connectors = 0;
4305 intel_clock_t clock, reduced_clock;
4306 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07004307 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004308 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004309 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnese3aef172012-04-10 11:58:03 -07004310 struct intel_encoder *encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004311 const intel_limit_t *limit;
4312 int ret;
4313 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004314 u32 temp;
Jesse Barnes5a354202011-06-24 12:19:22 -07004315 int target_clock, pixel_multiplier, lane, link_bw, factor;
4316 unsigned int pipe_bpp;
4317 bool dither;
Jesse Barnese3aef172012-04-10 11:58:03 -07004318 bool is_cpu_edp = false, is_pch_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004319
Jesse Barnes79e53942008-11-07 14:24:08 -08004320 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4321 if (encoder->base.crtc != crtc)
4322 continue;
4323
4324 switch (encoder->type) {
4325 case INTEL_OUTPUT_LVDS:
4326 is_lvds = true;
4327 break;
4328 case INTEL_OUTPUT_SDVO:
4329 case INTEL_OUTPUT_HDMI:
4330 is_sdvo = true;
4331 if (encoder->needs_tv_clock)
4332 is_tv = true;
4333 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004334 case INTEL_OUTPUT_TVOUT:
4335 is_tv = true;
4336 break;
4337 case INTEL_OUTPUT_ANALOG:
4338 is_crt = true;
4339 break;
4340 case INTEL_OUTPUT_DISPLAYPORT:
4341 is_dp = true;
4342 break;
4343 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07004344 is_dp = true;
4345 if (intel_encoder_is_pch_edp(&encoder->base))
4346 is_pch_edp = true;
4347 else
4348 is_cpu_edp = true;
4349 edp_encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004350 break;
4351 }
4352
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004353 num_connectors++;
4354 }
4355
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004356 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004357
4358 /*
4359 * Returns a set of divisors for the desired target clock with the given
4360 * refclk, or FALSE. The returned values represent the clock equation:
4361 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4362 */
4363 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004364 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4365 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004366 if (!ok) {
4367 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4368 return -EINVAL;
4369 }
4370
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004371 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004372 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004373
Zhao Yakuiddc90032010-01-06 22:05:56 +08004374 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004375 /*
4376 * Ensure we match the reduced clock's P to the target clock.
4377 * If the clocks don't match, we can't switch the display clock
4378 * by using the FP0/FP1. In such case we will disable the LVDS
4379 * downclock feature.
4380 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08004381 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004382 dev_priv->lvds_downclock,
4383 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004384 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01004385 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07004386 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004387 /* SDVO TV has fixed PLL values depend on its clock range,
4388 this mirrors vbios setting. */
4389 if (is_sdvo && is_tv) {
4390 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004391 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004392 clock.p1 = 2;
4393 clock.p2 = 10;
4394 clock.n = 3;
4395 clock.m1 = 16;
4396 clock.m2 = 8;
4397 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004398 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004399 clock.p1 = 1;
4400 clock.p2 = 10;
4401 clock.n = 6;
4402 clock.m1 = 12;
4403 clock.m2 = 8;
4404 }
4405 }
4406
Zhenyu Wang2c072452009-06-05 15:38:42 +08004407 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004408 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4409 lane = 0;
4410 /* CPU eDP doesn't require FDI link, so just set DP M/N
4411 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07004412 if (is_cpu_edp) {
Eric Anholt8febb292011-03-30 13:01:07 -07004413 target_clock = mode->clock;
Jesse Barnese3aef172012-04-10 11:58:03 -07004414 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07004415 } else {
4416 /* [e]DP over FDI requires target mode clock
4417 instead of link clock */
Jesse Barnese3aef172012-04-10 11:58:03 -07004418 if (is_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004419 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07004420 else
4421 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004422
Eric Anholt8febb292011-03-30 13:01:07 -07004423 /* FDI is a binary signal running at ~2.7GHz, encoding
4424 * each output octet as 10 bits. The actual frequency
4425 * is stored as a divider into a 100MHz clock, and the
4426 * mode pixel clock is stored in units of 1KHz.
4427 * Hence the bw of each lane in terms of the mode signal
4428 * is:
4429 */
4430 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004431 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004432
Eric Anholt8febb292011-03-30 13:01:07 -07004433 /* determine panel color depth */
4434 temp = I915_READ(PIPECONF(pipe));
4435 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004436 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07004437 switch (pipe_bpp) {
4438 case 18:
4439 temp |= PIPE_6BPC;
4440 break;
4441 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07004442 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004443 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004444 case 30:
4445 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004446 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004447 case 36:
4448 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004449 break;
4450 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004451 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
4452 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07004453 temp |= PIPE_8BPC;
4454 pipe_bpp = 24;
4455 break;
Eric Anholt8febb292011-03-30 13:01:07 -07004456 }
4457
Jesse Barnes5a354202011-06-24 12:19:22 -07004458 intel_crtc->bpp = pipe_bpp;
4459 I915_WRITE(PIPECONF(pipe), temp);
4460
Eric Anholt8febb292011-03-30 13:01:07 -07004461 if (!lane) {
4462 /*
4463 * Account for spread spectrum to avoid
4464 * oversubscribing the link. Max center spread
4465 * is 2.5%; use 5% for safety's sake.
4466 */
Jesse Barnes5a354202011-06-24 12:19:22 -07004467 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07004468 lane = bps / (link_bw * 8) + 1;
4469 }
4470
4471 intel_crtc->fdi_lanes = lane;
4472
4473 if (pixel_multiplier > 1)
4474 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07004475 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
4476 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07004477
Eric Anholta07d6782011-03-30 13:01:08 -07004478 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4479 if (has_reduced_clock)
4480 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4481 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004482
Chris Wilsonc1858122010-12-03 21:35:48 +00004483 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07004484 factor = 21;
4485 if (is_lvds) {
4486 if ((intel_panel_use_ssc(dev_priv) &&
4487 dev_priv->lvds_ssc_freq == 100) ||
4488 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4489 factor = 25;
4490 } else if (is_sdvo && is_tv)
4491 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00004492
Jesse Barnescb0e0932011-07-28 14:50:30 -07004493 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07004494 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00004495
Chris Wilson5eddb702010-09-11 13:48:45 +01004496 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004497
Eric Anholta07d6782011-03-30 13:01:08 -07004498 if (is_lvds)
4499 dpll |= DPLLB_MODE_LVDS;
4500 else
4501 dpll |= DPLLB_MODE_DAC_SERIAL;
4502 if (is_sdvo) {
4503 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4504 if (pixel_multiplier > 1) {
4505 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004506 }
Eric Anholta07d6782011-03-30 13:01:08 -07004507 dpll |= DPLL_DVO_HIGH_SPEED;
4508 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004509 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07004510 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004511
Eric Anholta07d6782011-03-30 13:01:08 -07004512 /* compute bitmask from p1 value */
4513 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4514 /* also FPA1 */
4515 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4516
4517 switch (clock.p2) {
4518 case 5:
4519 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4520 break;
4521 case 7:
4522 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4523 break;
4524 case 10:
4525 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4526 break;
4527 case 14:
4528 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4529 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004530 }
4531
4532 if (is_sdvo && is_tv)
4533 dpll |= PLL_REF_INPUT_TVCLKINBC;
4534 else if (is_tv)
4535 /* XXX: just matching BIOS for now */
4536 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4537 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004538 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08004539 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4540 else
4541 dpll |= PLL_REF_INPUT_DREFCLK;
4542
4543 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004544 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004545
4546 /* Set up the display plane register */
4547 dspcntr = DISPPLANE_GAMMA_ENABLE;
4548
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07004549 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004550 drm_mode_debug_printmodeline(mode);
4551
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03004552 /* CPU eDP is the only output that doesn't need a PCH PLL of its own on
4553 * pre-Haswell/LPT generation */
4554 if (HAS_PCH_LPT(dev)) {
4555 DRM_DEBUG_KMS("LPT detected: no PLL for pipe %d necessary\n",
4556 pipe);
4557 } else if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004558 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01004559
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004560 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
4561 if (pll == NULL) {
4562 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
4563 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004564 return -EINVAL;
4565 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004566 } else
4567 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004568
4569 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4570 * This is an exception to the general rule that mode_set doesn't turn
4571 * things on.
4572 */
4573 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004574 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01004575 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08004576 if (HAS_PCH_CPT(dev)) {
4577 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004578 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08004579 } else {
4580 if (pipe == 1)
4581 temp |= LVDS_PIPEB_SELECT;
4582 else
4583 temp &= ~LVDS_PIPEB_SELECT;
4584 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07004585
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004586 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004587 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004588 /* Set the B0-B3 data pairs corresponding to whether we're going to
4589 * set the DPLLs for dual-channel mode or not.
4590 */
4591 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004592 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004593 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004594 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004595
4596 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4597 * appropriately here, but we need to look more thoroughly into how
4598 * panels behave in the two modes.
4599 */
Chris Wilson284d5df2012-04-14 17:41:59 +01004600 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08004601 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004602 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004603 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004604 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07004605 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004606 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004607
Eric Anholt8febb292011-03-30 13:01:07 -07004608 pipeconf &= ~PIPECONF_DITHER_EN;
4609 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07004610 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07004611 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02004612 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07004613 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004614 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004615 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07004616 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004617 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004618 I915_WRITE(TRANSDATA_M1(pipe), 0);
4619 I915_WRITE(TRANSDATA_N1(pipe), 0);
4620 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
4621 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004622 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004623
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004624 if (intel_crtc->pch_pll) {
4625 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004626
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004627 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004628 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004629 udelay(150);
4630
Eric Anholt8febb292011-03-30 13:01:07 -07004631 /* The pixel multiplier can only be updated once the
4632 * DPLL is enabled and the clocks are stable.
4633 *
4634 * So write it again.
4635 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004636 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08004637 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004638
Chris Wilson5eddb702010-09-11 13:48:45 +01004639 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004640 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07004641 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004642 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004643 intel_crtc->lowfreq_avail = true;
4644 if (HAS_PIPE_CXSR(dev)) {
4645 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4646 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4647 }
4648 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004649 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004650 if (HAS_PIPE_CXSR(dev)) {
4651 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4652 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4653 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004654 }
4655 }
4656
Keith Packard617cf882012-02-08 13:53:38 -08004657 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004658 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Daniel Vetter5def4742012-01-28 14:49:22 +01004659 pipeconf |= PIPECONF_INTERLACED_ILK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004660 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004661 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004662 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004663 I915_WRITE(VSYNCSHIFT(pipe),
4664 adjusted_mode->crtc_hsync_start
4665 - adjusted_mode->crtc_htotal/2);
4666 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004667 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004668 I915_WRITE(VSYNCSHIFT(pipe), 0);
4669 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004670
Chris Wilson5eddb702010-09-11 13:48:45 +01004671 I915_WRITE(HTOTAL(pipe),
4672 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004673 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004674 I915_WRITE(HBLANK(pipe),
4675 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004676 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004677 I915_WRITE(HSYNC(pipe),
4678 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004679 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004680
4681 I915_WRITE(VTOTAL(pipe),
4682 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004683 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004684 I915_WRITE(VBLANK(pipe),
4685 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004686 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004687 I915_WRITE(VSYNC(pipe),
4688 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004689 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004690
Eric Anholt8febb292011-03-30 13:01:07 -07004691 /* pipesrc controls the size that is scaled from, which should
4692 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004693 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004694 I915_WRITE(PIPESRC(pipe),
4695 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004696
Eric Anholt8febb292011-03-30 13:01:07 -07004697 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4698 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4699 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4700 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004701
Jesse Barnese3aef172012-04-10 11:58:03 -07004702 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07004703 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004704
Chris Wilson5eddb702010-09-11 13:48:45 +01004705 I915_WRITE(PIPECONF(pipe), pipeconf);
4706 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004707
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004708 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004709
Chris Wilson5eddb702010-09-11 13:48:45 +01004710 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004711 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08004712
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004713 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004714
4715 intel_update_watermarks(dev);
4716
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03004717 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
4718
Chris Wilson1f803ee2009-06-06 09:45:59 +01004719 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004720}
4721
Eric Anholtf564048e2011-03-30 13:01:02 -07004722static int intel_crtc_mode_set(struct drm_crtc *crtc,
4723 struct drm_display_mode *mode,
4724 struct drm_display_mode *adjusted_mode,
4725 int x, int y,
4726 struct drm_framebuffer *old_fb)
4727{
4728 struct drm_device *dev = crtc->dev;
4729 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07004730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4731 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07004732 int ret;
4733
Eric Anholt0b701d22011-03-30 13:01:03 -07004734 drm_vblank_pre_modeset(dev, pipe);
4735
Eric Anholtf564048e2011-03-30 13:01:02 -07004736 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
4737 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004738 drm_vblank_post_modeset(dev, pipe);
4739
Jesse Barnesd8e70a22011-11-15 10:28:54 -08004740 if (ret)
4741 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
4742 else
4743 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07004744
Jesse Barnes79e53942008-11-07 14:24:08 -08004745 return ret;
4746}
4747
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004748static bool intel_eld_uptodate(struct drm_connector *connector,
4749 int reg_eldv, uint32_t bits_eldv,
4750 int reg_elda, uint32_t bits_elda,
4751 int reg_edid)
4752{
4753 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4754 uint8_t *eld = connector->eld;
4755 uint32_t i;
4756
4757 i = I915_READ(reg_eldv);
4758 i &= bits_eldv;
4759
4760 if (!eld[0])
4761 return !i;
4762
4763 if (!i)
4764 return false;
4765
4766 i = I915_READ(reg_elda);
4767 i &= ~bits_elda;
4768 I915_WRITE(reg_elda, i);
4769
4770 for (i = 0; i < eld[2]; i++)
4771 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
4772 return false;
4773
4774 return true;
4775}
4776
Wu Fengguange0dac652011-09-05 14:25:34 +08004777static void g4x_write_eld(struct drm_connector *connector,
4778 struct drm_crtc *crtc)
4779{
4780 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4781 uint8_t *eld = connector->eld;
4782 uint32_t eldv;
4783 uint32_t len;
4784 uint32_t i;
4785
4786 i = I915_READ(G4X_AUD_VID_DID);
4787
4788 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
4789 eldv = G4X_ELDV_DEVCL_DEVBLC;
4790 else
4791 eldv = G4X_ELDV_DEVCTG;
4792
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004793 if (intel_eld_uptodate(connector,
4794 G4X_AUD_CNTL_ST, eldv,
4795 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
4796 G4X_HDMIW_HDMIEDID))
4797 return;
4798
Wu Fengguange0dac652011-09-05 14:25:34 +08004799 i = I915_READ(G4X_AUD_CNTL_ST);
4800 i &= ~(eldv | G4X_ELD_ADDR);
4801 len = (i >> 9) & 0x1f; /* ELD buffer size */
4802 I915_WRITE(G4X_AUD_CNTL_ST, i);
4803
4804 if (!eld[0])
4805 return;
4806
4807 len = min_t(uint8_t, eld[2], len);
4808 DRM_DEBUG_DRIVER("ELD size %d\n", len);
4809 for (i = 0; i < len; i++)
4810 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
4811
4812 i = I915_READ(G4X_AUD_CNTL_ST);
4813 i |= eldv;
4814 I915_WRITE(G4X_AUD_CNTL_ST, i);
4815}
4816
4817static void ironlake_write_eld(struct drm_connector *connector,
4818 struct drm_crtc *crtc)
4819{
4820 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4821 uint8_t *eld = connector->eld;
4822 uint32_t eldv;
4823 uint32_t i;
4824 int len;
4825 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004826 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08004827 int aud_cntl_st;
4828 int aud_cntrl_st2;
4829
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08004830 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004831 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004832 aud_config = IBX_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004833 aud_cntl_st = IBX_AUD_CNTL_ST_A;
4834 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08004835 } else {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004836 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004837 aud_config = CPT_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004838 aud_cntl_st = CPT_AUD_CNTL_ST_A;
4839 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08004840 }
4841
4842 i = to_intel_crtc(crtc)->pipe;
4843 hdmiw_hdmiedid += i * 0x100;
4844 aud_cntl_st += i * 0x100;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004845 aud_config += i * 0x100;
Wu Fengguange0dac652011-09-05 14:25:34 +08004846
4847 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
4848
4849 i = I915_READ(aud_cntl_st);
4850 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
4851 if (!i) {
4852 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
4853 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004854 eldv = IBX_ELD_VALIDB;
4855 eldv |= IBX_ELD_VALIDB << 4;
4856 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08004857 } else {
4858 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004859 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08004860 }
4861
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004862 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
4863 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
4864 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06004865 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
4866 } else
4867 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004868
4869 if (intel_eld_uptodate(connector,
4870 aud_cntrl_st2, eldv,
4871 aud_cntl_st, IBX_ELD_ADDRESS,
4872 hdmiw_hdmiedid))
4873 return;
4874
Wu Fengguange0dac652011-09-05 14:25:34 +08004875 i = I915_READ(aud_cntrl_st2);
4876 i &= ~eldv;
4877 I915_WRITE(aud_cntrl_st2, i);
4878
4879 if (!eld[0])
4880 return;
4881
Wu Fengguange0dac652011-09-05 14:25:34 +08004882 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004883 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08004884 I915_WRITE(aud_cntl_st, i);
4885
4886 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
4887 DRM_DEBUG_DRIVER("ELD size %d\n", len);
4888 for (i = 0; i < len; i++)
4889 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
4890
4891 i = I915_READ(aud_cntrl_st2);
4892 i |= eldv;
4893 I915_WRITE(aud_cntrl_st2, i);
4894}
4895
4896void intel_write_eld(struct drm_encoder *encoder,
4897 struct drm_display_mode *mode)
4898{
4899 struct drm_crtc *crtc = encoder->crtc;
4900 struct drm_connector *connector;
4901 struct drm_device *dev = encoder->dev;
4902 struct drm_i915_private *dev_priv = dev->dev_private;
4903
4904 connector = drm_select_eld(encoder, mode);
4905 if (!connector)
4906 return;
4907
4908 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
4909 connector->base.id,
4910 drm_get_connector_name(connector),
4911 connector->encoder->base.id,
4912 drm_get_encoder_name(connector->encoder));
4913
4914 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
4915
4916 if (dev_priv->display.write_eld)
4917 dev_priv->display.write_eld(connector, crtc);
4918}
4919
Jesse Barnes79e53942008-11-07 14:24:08 -08004920/** Loads the palette/gamma unit for the CRTC with the prepared values */
4921void intel_crtc_load_lut(struct drm_crtc *crtc)
4922{
4923 struct drm_device *dev = crtc->dev;
4924 struct drm_i915_private *dev_priv = dev->dev_private;
4925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004926 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004927 int i;
4928
4929 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00004930 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08004931 return;
4932
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004933 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004934 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004935 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004936
Jesse Barnes79e53942008-11-07 14:24:08 -08004937 for (i = 0; i < 256; i++) {
4938 I915_WRITE(palreg + 4 * i,
4939 (intel_crtc->lut_r[i] << 16) |
4940 (intel_crtc->lut_g[i] << 8) |
4941 intel_crtc->lut_b[i]);
4942 }
4943}
4944
Chris Wilson560b85b2010-08-07 11:01:38 +01004945static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4946{
4947 struct drm_device *dev = crtc->dev;
4948 struct drm_i915_private *dev_priv = dev->dev_private;
4949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4950 bool visible = base != 0;
4951 u32 cntl;
4952
4953 if (intel_crtc->cursor_visible == visible)
4954 return;
4955
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004956 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01004957 if (visible) {
4958 /* On these chipsets we can only modify the base whilst
4959 * the cursor is disabled.
4960 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004961 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01004962
4963 cntl &= ~(CURSOR_FORMAT_MASK);
4964 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4965 cntl |= CURSOR_ENABLE |
4966 CURSOR_GAMMA_ENABLE |
4967 CURSOR_FORMAT_ARGB;
4968 } else
4969 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004970 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01004971
4972 intel_crtc->cursor_visible = visible;
4973}
4974
4975static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4976{
4977 struct drm_device *dev = crtc->dev;
4978 struct drm_i915_private *dev_priv = dev->dev_private;
4979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4980 int pipe = intel_crtc->pipe;
4981 bool visible = base != 0;
4982
4983 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08004984 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01004985 if (base) {
4986 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4987 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4988 cntl |= pipe << 28; /* Connect to correct pipe */
4989 } else {
4990 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4991 cntl |= CURSOR_MODE_DISABLE;
4992 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004993 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01004994
4995 intel_crtc->cursor_visible = visible;
4996 }
4997 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004998 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01004999}
5000
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005001static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
5002{
5003 struct drm_device *dev = crtc->dev;
5004 struct drm_i915_private *dev_priv = dev->dev_private;
5005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5006 int pipe = intel_crtc->pipe;
5007 bool visible = base != 0;
5008
5009 if (intel_crtc->cursor_visible != visible) {
5010 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
5011 if (base) {
5012 cntl &= ~CURSOR_MODE;
5013 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5014 } else {
5015 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5016 cntl |= CURSOR_MODE_DISABLE;
5017 }
5018 I915_WRITE(CURCNTR_IVB(pipe), cntl);
5019
5020 intel_crtc->cursor_visible = visible;
5021 }
5022 /* and commit changes on next vblank */
5023 I915_WRITE(CURBASE_IVB(pipe), base);
5024}
5025
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005026/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005027static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5028 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005029{
5030 struct drm_device *dev = crtc->dev;
5031 struct drm_i915_private *dev_priv = dev->dev_private;
5032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5033 int pipe = intel_crtc->pipe;
5034 int x = intel_crtc->cursor_x;
5035 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005036 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005037 bool visible;
5038
5039 pos = 0;
5040
Chris Wilson6b383a72010-09-13 13:54:26 +01005041 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005042 base = intel_crtc->cursor_addr;
5043 if (x > (int) crtc->fb->width)
5044 base = 0;
5045
5046 if (y > (int) crtc->fb->height)
5047 base = 0;
5048 } else
5049 base = 0;
5050
5051 if (x < 0) {
5052 if (x + intel_crtc->cursor_width < 0)
5053 base = 0;
5054
5055 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5056 x = -x;
5057 }
5058 pos |= x << CURSOR_X_SHIFT;
5059
5060 if (y < 0) {
5061 if (y + intel_crtc->cursor_height < 0)
5062 base = 0;
5063
5064 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5065 y = -y;
5066 }
5067 pos |= y << CURSOR_Y_SHIFT;
5068
5069 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005070 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005071 return;
5072
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03005073 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005074 I915_WRITE(CURPOS_IVB(pipe), pos);
5075 ivb_update_cursor(crtc, base);
5076 } else {
5077 I915_WRITE(CURPOS(pipe), pos);
5078 if (IS_845G(dev) || IS_I865G(dev))
5079 i845_update_cursor(crtc, base);
5080 else
5081 i9xx_update_cursor(crtc, base);
5082 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005083}
5084
Jesse Barnes79e53942008-11-07 14:24:08 -08005085static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005086 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005087 uint32_t handle,
5088 uint32_t width, uint32_t height)
5089{
5090 struct drm_device *dev = crtc->dev;
5091 struct drm_i915_private *dev_priv = dev->dev_private;
5092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005093 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005094 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005095 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005096
Zhao Yakui28c97732009-10-09 11:39:41 +08005097 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005098
5099 /* if we want to turn off the cursor ignore width and height */
5100 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005101 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005102 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005103 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005104 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005105 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005106 }
5107
5108 /* Currently we only support 64x64 cursors */
5109 if (width != 64 || height != 64) {
5110 DRM_ERROR("we currently only support 64x64 cursors\n");
5111 return -EINVAL;
5112 }
5113
Chris Wilson05394f32010-11-08 19:18:58 +00005114 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005115 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005116 return -ENOENT;
5117
Chris Wilson05394f32010-11-08 19:18:58 +00005118 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005119 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005120 ret = -ENOMEM;
5121 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005122 }
5123
Dave Airlie71acb5e2008-12-30 20:31:46 +10005124 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005125 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005126 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005127 if (obj->tiling_mode) {
5128 DRM_ERROR("cursor cannot be tiled\n");
5129 ret = -EINVAL;
5130 goto fail_locked;
5131 }
5132
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005133 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005134 if (ret) {
5135 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005136 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005137 }
5138
Chris Wilsond9e86c02010-11-10 16:40:20 +00005139 ret = i915_gem_object_put_fence(obj);
5140 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005141 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00005142 goto fail_unpin;
5143 }
5144
Chris Wilson05394f32010-11-08 19:18:58 +00005145 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005146 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005147 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005148 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005149 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5150 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005151 if (ret) {
5152 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005153 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005154 }
Chris Wilson05394f32010-11-08 19:18:58 +00005155 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005156 }
5157
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005158 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04005159 I915_WRITE(CURSIZE, (height << 12) | width);
5160
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005161 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005162 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005163 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005164 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005165 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5166 } else
5167 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005168 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005169 }
Jesse Barnes80824002009-09-10 15:28:06 -07005170
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005171 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005172
5173 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005174 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005175 intel_crtc->cursor_width = width;
5176 intel_crtc->cursor_height = height;
5177
Chris Wilson6b383a72010-09-13 13:54:26 +01005178 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005179
Jesse Barnes79e53942008-11-07 14:24:08 -08005180 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005181fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005182 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005183fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005184 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005185fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005186 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005187 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005188}
5189
5190static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5191{
Jesse Barnes79e53942008-11-07 14:24:08 -08005192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005193
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005194 intel_crtc->cursor_x = x;
5195 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005196
Chris Wilson6b383a72010-09-13 13:54:26 +01005197 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005198
5199 return 0;
5200}
5201
5202/** Sets the color ramps on behalf of RandR */
5203void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5204 u16 blue, int regno)
5205{
5206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5207
5208 intel_crtc->lut_r[regno] = red >> 8;
5209 intel_crtc->lut_g[regno] = green >> 8;
5210 intel_crtc->lut_b[regno] = blue >> 8;
5211}
5212
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005213void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5214 u16 *blue, int regno)
5215{
5216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5217
5218 *red = intel_crtc->lut_r[regno] << 8;
5219 *green = intel_crtc->lut_g[regno] << 8;
5220 *blue = intel_crtc->lut_b[regno] << 8;
5221}
5222
Jesse Barnes79e53942008-11-07 14:24:08 -08005223static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005224 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005225{
James Simmons72034252010-08-03 01:33:19 +01005226 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005228
James Simmons72034252010-08-03 01:33:19 +01005229 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005230 intel_crtc->lut_r[i] = red[i] >> 8;
5231 intel_crtc->lut_g[i] = green[i] >> 8;
5232 intel_crtc->lut_b[i] = blue[i] >> 8;
5233 }
5234
5235 intel_crtc_load_lut(crtc);
5236}
5237
5238/**
5239 * Get a pipe with a simple mode set on it for doing load-based monitor
5240 * detection.
5241 *
5242 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005243 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005244 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005245 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005246 * configured for it. In the future, it could choose to temporarily disable
5247 * some outputs to free up a pipe for its use.
5248 *
5249 * \return crtc, or NULL if no pipes are available.
5250 */
5251
5252/* VESA 640x480x72Hz mode to set on the pipe */
5253static struct drm_display_mode load_detect_mode = {
5254 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5255 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5256};
5257
Chris Wilsond2dff872011-04-19 08:36:26 +01005258static struct drm_framebuffer *
5259intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005260 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01005261 struct drm_i915_gem_object *obj)
5262{
5263 struct intel_framebuffer *intel_fb;
5264 int ret;
5265
5266 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5267 if (!intel_fb) {
5268 drm_gem_object_unreference_unlocked(&obj->base);
5269 return ERR_PTR(-ENOMEM);
5270 }
5271
5272 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5273 if (ret) {
5274 drm_gem_object_unreference_unlocked(&obj->base);
5275 kfree(intel_fb);
5276 return ERR_PTR(ret);
5277 }
5278
5279 return &intel_fb->base;
5280}
5281
5282static u32
5283intel_framebuffer_pitch_for_width(int width, int bpp)
5284{
5285 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5286 return ALIGN(pitch, 64);
5287}
5288
5289static u32
5290intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5291{
5292 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5293 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5294}
5295
5296static struct drm_framebuffer *
5297intel_framebuffer_create_for_mode(struct drm_device *dev,
5298 struct drm_display_mode *mode,
5299 int depth, int bpp)
5300{
5301 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005302 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01005303
5304 obj = i915_gem_alloc_object(dev,
5305 intel_framebuffer_size_for_mode(mode, bpp));
5306 if (obj == NULL)
5307 return ERR_PTR(-ENOMEM);
5308
5309 mode_cmd.width = mode->hdisplay;
5310 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005311 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
5312 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00005313 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01005314
5315 return intel_framebuffer_create(dev, &mode_cmd, obj);
5316}
5317
5318static struct drm_framebuffer *
5319mode_fits_in_fbdev(struct drm_device *dev,
5320 struct drm_display_mode *mode)
5321{
5322 struct drm_i915_private *dev_priv = dev->dev_private;
5323 struct drm_i915_gem_object *obj;
5324 struct drm_framebuffer *fb;
5325
5326 if (dev_priv->fbdev == NULL)
5327 return NULL;
5328
5329 obj = dev_priv->fbdev->ifb.obj;
5330 if (obj == NULL)
5331 return NULL;
5332
5333 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005334 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
5335 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01005336 return NULL;
5337
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005338 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01005339 return NULL;
5340
5341 return fb;
5342}
5343
Chris Wilson71731882011-04-19 23:10:58 +01005344bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
5345 struct drm_connector *connector,
5346 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005347 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005348{
5349 struct intel_crtc *intel_crtc;
5350 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005351 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005352 struct drm_crtc *crtc = NULL;
5353 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005354 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005355 int i = -1;
5356
Chris Wilsond2dff872011-04-19 08:36:26 +01005357 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5358 connector->base.id, drm_get_connector_name(connector),
5359 encoder->base.id, drm_get_encoder_name(encoder));
5360
Jesse Barnes79e53942008-11-07 14:24:08 -08005361 /*
5362 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005363 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005364 * - if the connector already has an assigned crtc, use it (but make
5365 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005366 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005367 * - try to find the first unused crtc that can drive this connector,
5368 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005369 */
5370
5371 /* See if we already have a CRTC for this connector */
5372 if (encoder->crtc) {
5373 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005374
Jesse Barnes79e53942008-11-07 14:24:08 -08005375 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005376 old->dpms_mode = intel_crtc->dpms_mode;
5377 old->load_detect_temp = false;
5378
5379 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08005380 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01005381 struct drm_encoder_helper_funcs *encoder_funcs;
5382 struct drm_crtc_helper_funcs *crtc_funcs;
5383
Jesse Barnes79e53942008-11-07 14:24:08 -08005384 crtc_funcs = crtc->helper_private;
5385 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01005386
5387 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005388 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5389 }
Chris Wilson8261b192011-04-19 23:18:09 +01005390
Chris Wilson71731882011-04-19 23:10:58 +01005391 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005392 }
5393
5394 /* Find an unused one (if possible) */
5395 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5396 i++;
5397 if (!(encoder->possible_crtcs & (1 << i)))
5398 continue;
5399 if (!possible_crtc->enabled) {
5400 crtc = possible_crtc;
5401 break;
5402 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005403 }
5404
5405 /*
5406 * If we didn't find an unused CRTC, don't use any.
5407 */
5408 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005409 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5410 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005411 }
5412
5413 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005414 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005415
5416 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005417 old->dpms_mode = intel_crtc->dpms_mode;
5418 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005419 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005420
Chris Wilson64927112011-04-20 07:25:26 +01005421 if (!mode)
5422 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005423
Chris Wilsond2dff872011-04-19 08:36:26 +01005424 old_fb = crtc->fb;
5425
5426 /* We need a framebuffer large enough to accommodate all accesses
5427 * that the plane may generate whilst we perform load detection.
5428 * We can not rely on the fbcon either being present (we get called
5429 * during its initialisation to detect all boot displays, or it may
5430 * not even exist) or that it is large enough to satisfy the
5431 * requested mode.
5432 */
5433 crtc->fb = mode_fits_in_fbdev(dev, mode);
5434 if (crtc->fb == NULL) {
5435 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5436 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5437 old->release_fb = crtc->fb;
5438 } else
5439 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5440 if (IS_ERR(crtc->fb)) {
5441 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
5442 crtc->fb = old_fb;
5443 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005444 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005445
5446 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005447 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005448 if (old->release_fb)
5449 old->release_fb->funcs->destroy(old->release_fb);
5450 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01005451 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005452 }
Chris Wilson71731882011-04-19 23:10:58 +01005453
Jesse Barnes79e53942008-11-07 14:24:08 -08005454 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005455 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005456
Chris Wilson71731882011-04-19 23:10:58 +01005457 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005458}
5459
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005460void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01005461 struct drm_connector *connector,
5462 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005463{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005464 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005465 struct drm_device *dev = encoder->dev;
5466 struct drm_crtc *crtc = encoder->crtc;
5467 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5468 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5469
Chris Wilsond2dff872011-04-19 08:36:26 +01005470 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5471 connector->base.id, drm_get_connector_name(connector),
5472 encoder->base.id, drm_get_encoder_name(encoder));
5473
Chris Wilson8261b192011-04-19 23:18:09 +01005474 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005475 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005476 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01005477
5478 if (old->release_fb)
5479 old->release_fb->funcs->destroy(old->release_fb);
5480
Chris Wilson0622a532011-04-21 09:32:11 +01005481 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005482 }
5483
Eric Anholtc751ce42010-03-25 11:48:48 -07005484 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01005485 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
5486 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01005487 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005488 }
5489}
5490
5491/* Returns the clock of the currently programmed mode of the given pipe. */
5492static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5493{
5494 struct drm_i915_private *dev_priv = dev->dev_private;
5495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5496 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005497 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005498 u32 fp;
5499 intel_clock_t clock;
5500
5501 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005502 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005503 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005504 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005505
5506 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005507 if (IS_PINEVIEW(dev)) {
5508 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5509 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005510 } else {
5511 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5512 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5513 }
5514
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005515 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005516 if (IS_PINEVIEW(dev))
5517 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5518 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005519 else
5520 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005521 DPLL_FPA01_P1_POST_DIV_SHIFT);
5522
5523 switch (dpll & DPLL_MODE_MASK) {
5524 case DPLLB_MODE_DAC_SERIAL:
5525 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5526 5 : 10;
5527 break;
5528 case DPLLB_MODE_LVDS:
5529 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5530 7 : 14;
5531 break;
5532 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005533 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005534 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5535 return 0;
5536 }
5537
5538 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005539 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005540 } else {
5541 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5542
5543 if (is_lvds) {
5544 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5545 DPLL_FPA01_P1_POST_DIV_SHIFT);
5546 clock.p2 = 14;
5547
5548 if ((dpll & PLL_REF_INPUT_MASK) ==
5549 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5550 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005551 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005552 } else
Shaohua Li21778322009-02-23 15:19:16 +08005553 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005554 } else {
5555 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5556 clock.p1 = 2;
5557 else {
5558 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5559 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5560 }
5561 if (dpll & PLL_P2_DIVIDE_BY_4)
5562 clock.p2 = 4;
5563 else
5564 clock.p2 = 2;
5565
Shaohua Li21778322009-02-23 15:19:16 +08005566 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005567 }
5568 }
5569
5570 /* XXX: It would be nice to validate the clocks, but we can't reuse
5571 * i830PllIsValid() because it relies on the xf86_config connector
5572 * configuration being accurate, which it isn't necessarily.
5573 */
5574
5575 return clock.dot;
5576}
5577
5578/** Returns the currently programmed mode of the given pipe. */
5579struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5580 struct drm_crtc *crtc)
5581{
Jesse Barnes548f2452011-02-17 10:40:53 -08005582 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5584 int pipe = intel_crtc->pipe;
5585 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005586 int htot = I915_READ(HTOTAL(pipe));
5587 int hsync = I915_READ(HSYNC(pipe));
5588 int vtot = I915_READ(VTOTAL(pipe));
5589 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005590
5591 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5592 if (!mode)
5593 return NULL;
5594
5595 mode->clock = intel_crtc_clock_get(dev, crtc);
5596 mode->hdisplay = (htot & 0xffff) + 1;
5597 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5598 mode->hsync_start = (hsync & 0xffff) + 1;
5599 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5600 mode->vdisplay = (vtot & 0xffff) + 1;
5601 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5602 mode->vsync_start = (vsync & 0xffff) + 1;
5603 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5604
5605 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005606
5607 return mode;
5608}
5609
Jesse Barnes652c3932009-08-17 13:31:43 -07005610#define GPU_IDLE_TIMEOUT 500 /* ms */
5611
5612/* When this timer fires, we've been idle for awhile */
5613static void intel_gpu_idle_timer(unsigned long arg)
5614{
5615 struct drm_device *dev = (struct drm_device *)arg;
5616 drm_i915_private_t *dev_priv = dev->dev_private;
5617
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005618 if (!list_empty(&dev_priv->mm.active_list)) {
5619 /* Still processing requests, so just re-arm the timer. */
5620 mod_timer(&dev_priv->idle_timer, jiffies +
5621 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5622 return;
5623 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005624
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005625 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005626 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005627}
5628
Jesse Barnes652c3932009-08-17 13:31:43 -07005629#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5630
5631static void intel_crtc_idle_timer(unsigned long arg)
5632{
5633 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5634 struct drm_crtc *crtc = &intel_crtc->base;
5635 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005636 struct intel_framebuffer *intel_fb;
5637
5638 intel_fb = to_intel_framebuffer(crtc->fb);
5639 if (intel_fb && intel_fb->obj->active) {
5640 /* The framebuffer is still being accessed by the GPU. */
5641 mod_timer(&intel_crtc->idle_timer, jiffies +
5642 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5643 return;
5644 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005645
Jesse Barnes652c3932009-08-17 13:31:43 -07005646 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005647 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005648}
5649
Daniel Vetter3dec0092010-08-20 21:40:52 +02005650static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005651{
5652 struct drm_device *dev = crtc->dev;
5653 drm_i915_private_t *dev_priv = dev->dev_private;
5654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5655 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005656 int dpll_reg = DPLL(pipe);
5657 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005658
Eric Anholtbad720f2009-10-22 16:11:14 -07005659 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005660 return;
5661
5662 if (!dev_priv->lvds_downclock_avail)
5663 return;
5664
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005665 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005666 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005667 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005668
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005669 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005670
5671 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5672 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005673 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005674
Jesse Barnes652c3932009-08-17 13:31:43 -07005675 dpll = I915_READ(dpll_reg);
5676 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005677 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005678 }
5679
5680 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005681 mod_timer(&intel_crtc->idle_timer, jiffies +
5682 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005683}
5684
5685static void intel_decrease_pllclock(struct drm_crtc *crtc)
5686{
5687 struct drm_device *dev = crtc->dev;
5688 drm_i915_private_t *dev_priv = dev->dev_private;
5689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005690
Eric Anholtbad720f2009-10-22 16:11:14 -07005691 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005692 return;
5693
5694 if (!dev_priv->lvds_downclock_avail)
5695 return;
5696
5697 /*
5698 * Since this is called by a timer, we should never get here in
5699 * the manual case.
5700 */
5701 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01005702 int pipe = intel_crtc->pipe;
5703 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02005704 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01005705
Zhao Yakui44d98a62009-10-09 11:39:40 +08005706 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005707
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005708 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005709
Chris Wilson074b5e12012-05-02 12:07:06 +01005710 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005711 dpll |= DISPLAY_RATE_SELECT_FPA1;
5712 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005713 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005714 dpll = I915_READ(dpll_reg);
5715 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005716 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005717 }
5718
5719}
5720
5721/**
5722 * intel_idle_update - adjust clocks for idleness
5723 * @work: work struct
5724 *
5725 * Either the GPU or display (or both) went idle. Check the busy status
5726 * here and adjust the CRTC and GPU clocks as necessary.
5727 */
5728static void intel_idle_update(struct work_struct *work)
5729{
5730 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5731 idle_work);
5732 struct drm_device *dev = dev_priv->dev;
5733 struct drm_crtc *crtc;
5734 struct intel_crtc *intel_crtc;
5735
5736 if (!i915_powersave)
5737 return;
5738
5739 mutex_lock(&dev->struct_mutex);
5740
Jesse Barnes7648fa92010-05-20 14:28:11 -07005741 i915_update_gfx_val(dev_priv);
5742
Jesse Barnes652c3932009-08-17 13:31:43 -07005743 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5744 /* Skip inactive CRTCs */
5745 if (!crtc->fb)
5746 continue;
5747
5748 intel_crtc = to_intel_crtc(crtc);
5749 if (!intel_crtc->busy)
5750 intel_decrease_pllclock(crtc);
5751 }
5752
Li Peng45ac22c2010-06-12 23:38:35 +08005753
Jesse Barnes652c3932009-08-17 13:31:43 -07005754 mutex_unlock(&dev->struct_mutex);
5755}
5756
5757/**
5758 * intel_mark_busy - mark the GPU and possibly the display busy
5759 * @dev: drm device
5760 * @obj: object we're operating on
5761 *
5762 * Callers can use this function to indicate that the GPU is busy processing
5763 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5764 * buffer), we'll also mark the display as busy, so we know to increase its
5765 * clock frequency.
5766 */
Chris Wilson05394f32010-11-08 19:18:58 +00005767void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07005768{
5769 drm_i915_private_t *dev_priv = dev->dev_private;
5770 struct drm_crtc *crtc = NULL;
5771 struct intel_framebuffer *intel_fb;
5772 struct intel_crtc *intel_crtc;
5773
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08005774 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5775 return;
5776
Chris Wilson91041832012-04-26 11:28:42 +01005777 if (!dev_priv->busy) {
5778 intel_sanitize_pm(dev);
Chris Wilson28cf7982009-11-30 01:08:56 +00005779 dev_priv->busy = true;
Chris Wilson91041832012-04-26 11:28:42 +01005780 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00005781 mod_timer(&dev_priv->idle_timer, jiffies +
5782 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005783
Chris Wilsonacb87df2012-05-03 15:47:57 +01005784 if (obj == NULL)
5785 return;
5786
Jesse Barnes652c3932009-08-17 13:31:43 -07005787 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5788 if (!crtc->fb)
5789 continue;
5790
5791 intel_crtc = to_intel_crtc(crtc);
5792 intel_fb = to_intel_framebuffer(crtc->fb);
5793 if (intel_fb->obj == obj) {
5794 if (!intel_crtc->busy) {
5795 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005796 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005797 intel_crtc->busy = true;
5798 } else {
5799 /* Busy -> busy, put off timer */
5800 mod_timer(&intel_crtc->idle_timer, jiffies +
5801 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5802 }
5803 }
5804 }
5805}
5806
Jesse Barnes79e53942008-11-07 14:24:08 -08005807static void intel_crtc_destroy(struct drm_crtc *crtc)
5808{
5809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005810 struct drm_device *dev = crtc->dev;
5811 struct intel_unpin_work *work;
5812 unsigned long flags;
5813
5814 spin_lock_irqsave(&dev->event_lock, flags);
5815 work = intel_crtc->unpin_work;
5816 intel_crtc->unpin_work = NULL;
5817 spin_unlock_irqrestore(&dev->event_lock, flags);
5818
5819 if (work) {
5820 cancel_work_sync(&work->work);
5821 kfree(work);
5822 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005823
5824 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005825
Jesse Barnes79e53942008-11-07 14:24:08 -08005826 kfree(intel_crtc);
5827}
5828
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005829static void intel_unpin_work_fn(struct work_struct *__work)
5830{
5831 struct intel_unpin_work *work =
5832 container_of(__work, struct intel_unpin_work, work);
5833
5834 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01005835 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00005836 drm_gem_object_unreference(&work->pending_flip_obj->base);
5837 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005838
Chris Wilson7782de32011-07-08 12:22:41 +01005839 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005840 mutex_unlock(&work->dev->struct_mutex);
5841 kfree(work);
5842}
5843
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005844static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01005845 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005846{
5847 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5849 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00005850 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005851 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005852 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005853 unsigned long flags;
5854
5855 /* Ignore early vblank irqs */
5856 if (intel_crtc == NULL)
5857 return;
5858
Mario Kleiner49b14a52010-12-09 07:00:07 +01005859 do_gettimeofday(&tnow);
5860
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005861 spin_lock_irqsave(&dev->event_lock, flags);
5862 work = intel_crtc->unpin_work;
5863 if (work == NULL || !work->pending) {
5864 spin_unlock_irqrestore(&dev->event_lock, flags);
5865 return;
5866 }
5867
5868 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005869
5870 if (work->event) {
5871 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005872 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005873
5874 /* Called before vblank count and timestamps have
5875 * been updated for the vblank interval of flip
5876 * completion? Need to increment vblank count and
5877 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01005878 * to account for this. We assume this happened if we
5879 * get called over 0.9 frame durations after the last
5880 * timestamped vblank.
5881 *
5882 * This calculation can not be used with vrefresh rates
5883 * below 5Hz (10Hz to be on the safe side) without
5884 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005885 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01005886 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5887 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005888 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005889 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5890 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005891 }
5892
Mario Kleiner49b14a52010-12-09 07:00:07 +01005893 e->event.tv_sec = tvbl.tv_sec;
5894 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005895
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005896 list_add_tail(&e->base.link,
5897 &e->base.file_priv->event_list);
5898 wake_up_interruptible(&e->base.file_priv->event_wait);
5899 }
5900
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005901 drm_vblank_put(dev, intel_crtc->pipe);
5902
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005903 spin_unlock_irqrestore(&dev->event_lock, flags);
5904
Chris Wilson05394f32010-11-08 19:18:58 +00005905 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00005906
Chris Wilsone59f2ba2010-10-07 17:28:15 +01005907 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00005908 &obj->pending_flip.counter);
5909 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005910 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005911
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005912 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005913
5914 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005915}
5916
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005917void intel_finish_page_flip(struct drm_device *dev, int pipe)
5918{
5919 drm_i915_private_t *dev_priv = dev->dev_private;
5920 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5921
Mario Kleiner49b14a52010-12-09 07:00:07 +01005922 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005923}
5924
5925void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5926{
5927 drm_i915_private_t *dev_priv = dev->dev_private;
5928 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5929
Mario Kleiner49b14a52010-12-09 07:00:07 +01005930 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005931}
5932
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005933void intel_prepare_page_flip(struct drm_device *dev, int plane)
5934{
5935 drm_i915_private_t *dev_priv = dev->dev_private;
5936 struct intel_crtc *intel_crtc =
5937 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5938 unsigned long flags;
5939
5940 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005941 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005942 if ((++intel_crtc->unpin_work->pending) > 1)
5943 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005944 } else {
5945 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5946 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005947 spin_unlock_irqrestore(&dev->event_lock, flags);
5948}
5949
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005950static int intel_gen2_queue_flip(struct drm_device *dev,
5951 struct drm_crtc *crtc,
5952 struct drm_framebuffer *fb,
5953 struct drm_i915_gem_object *obj)
5954{
5955 struct drm_i915_private *dev_priv = dev->dev_private;
5956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5957 unsigned long offset;
5958 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005959 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005960 int ret;
5961
Daniel Vetter6d90c952012-04-26 23:28:05 +02005962 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005963 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005964 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005965
5966 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005967 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005968
Daniel Vetter6d90c952012-04-26 23:28:05 +02005969 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005970 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005971 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005972
5973 /* Can't queue multiple flips, so wait for the previous
5974 * one to finish before executing the next.
5975 */
5976 if (intel_crtc->plane)
5977 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5978 else
5979 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005980 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
5981 intel_ring_emit(ring, MI_NOOP);
5982 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5983 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5984 intel_ring_emit(ring, fb->pitches[0]);
5985 intel_ring_emit(ring, obj->gtt_offset + offset);
5986 intel_ring_emit(ring, 0); /* aux display base address, unused */
5987 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005988 return 0;
5989
5990err_unpin:
5991 intel_unpin_fb_obj(obj);
5992err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005993 return ret;
5994}
5995
5996static int intel_gen3_queue_flip(struct drm_device *dev,
5997 struct drm_crtc *crtc,
5998 struct drm_framebuffer *fb,
5999 struct drm_i915_gem_object *obj)
6000{
6001 struct drm_i915_private *dev_priv = dev->dev_private;
6002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6003 unsigned long offset;
6004 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006005 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006006 int ret;
6007
Daniel Vetter6d90c952012-04-26 23:28:05 +02006008 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006009 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006010 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006011
6012 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006013 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006014
Daniel Vetter6d90c952012-04-26 23:28:05 +02006015 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006016 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006017 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006018
6019 if (intel_crtc->plane)
6020 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6021 else
6022 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006023 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6024 intel_ring_emit(ring, MI_NOOP);
6025 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
6026 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6027 intel_ring_emit(ring, fb->pitches[0]);
6028 intel_ring_emit(ring, obj->gtt_offset + offset);
6029 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006030
Daniel Vetter6d90c952012-04-26 23:28:05 +02006031 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006032 return 0;
6033
6034err_unpin:
6035 intel_unpin_fb_obj(obj);
6036err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006037 return ret;
6038}
6039
6040static int intel_gen4_queue_flip(struct drm_device *dev,
6041 struct drm_crtc *crtc,
6042 struct drm_framebuffer *fb,
6043 struct drm_i915_gem_object *obj)
6044{
6045 struct drm_i915_private *dev_priv = dev->dev_private;
6046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6047 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006048 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006049 int ret;
6050
Daniel Vetter6d90c952012-04-26 23:28:05 +02006051 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006052 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006053 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006054
Daniel Vetter6d90c952012-04-26 23:28:05 +02006055 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006056 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006057 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006058
6059 /* i965+ uses the linear or tiled offsets from the
6060 * Display Registers (which do not change across a page-flip)
6061 * so we need only reprogram the base address.
6062 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02006063 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6064 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6065 intel_ring_emit(ring, fb->pitches[0]);
6066 intel_ring_emit(ring, obj->gtt_offset | obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006067
6068 /* XXX Enabling the panel-fitter across page-flip is so far
6069 * untested on non-native modes, so ignore it for now.
6070 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6071 */
6072 pf = 0;
6073 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006074 intel_ring_emit(ring, pf | pipesrc);
6075 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006076 return 0;
6077
6078err_unpin:
6079 intel_unpin_fb_obj(obj);
6080err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006081 return ret;
6082}
6083
6084static int intel_gen6_queue_flip(struct drm_device *dev,
6085 struct drm_crtc *crtc,
6086 struct drm_framebuffer *fb,
6087 struct drm_i915_gem_object *obj)
6088{
6089 struct drm_i915_private *dev_priv = dev->dev_private;
6090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006091 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006092 uint32_t pf, pipesrc;
6093 int ret;
6094
Daniel Vetter6d90c952012-04-26 23:28:05 +02006095 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006096 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006097 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006098
Daniel Vetter6d90c952012-04-26 23:28:05 +02006099 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006100 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006101 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006102
Daniel Vetter6d90c952012-04-26 23:28:05 +02006103 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6104 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6105 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
6106 intel_ring_emit(ring, obj->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006107
Chris Wilson99d9acd2012-04-17 20:37:00 +01006108 /* Contrary to the suggestions in the documentation,
6109 * "Enable Panel Fitter" does not seem to be required when page
6110 * flipping with a non-native mode, and worse causes a normal
6111 * modeset to fail.
6112 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6113 */
6114 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006115 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006116 intel_ring_emit(ring, pf | pipesrc);
6117 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006118 return 0;
6119
6120err_unpin:
6121 intel_unpin_fb_obj(obj);
6122err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006123 return ret;
6124}
6125
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006126/*
6127 * On gen7 we currently use the blit ring because (in early silicon at least)
6128 * the render ring doesn't give us interrpts for page flip completion, which
6129 * means clients will hang after the first flip is queued. Fortunately the
6130 * blit ring generates interrupts properly, so use it instead.
6131 */
6132static int intel_gen7_queue_flip(struct drm_device *dev,
6133 struct drm_crtc *crtc,
6134 struct drm_framebuffer *fb,
6135 struct drm_i915_gem_object *obj)
6136{
6137 struct drm_i915_private *dev_priv = dev->dev_private;
6138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6139 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
6140 int ret;
6141
6142 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6143 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006144 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006145
6146 ret = intel_ring_begin(ring, 4);
6147 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006148 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006149
6150 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006151 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006152 intel_ring_emit(ring, (obj->gtt_offset));
6153 intel_ring_emit(ring, (MI_NOOP));
6154 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006155 return 0;
6156
6157err_unpin:
6158 intel_unpin_fb_obj(obj);
6159err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006160 return ret;
6161}
6162
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006163static int intel_default_queue_flip(struct drm_device *dev,
6164 struct drm_crtc *crtc,
6165 struct drm_framebuffer *fb,
6166 struct drm_i915_gem_object *obj)
6167{
6168 return -ENODEV;
6169}
6170
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006171static int intel_crtc_page_flip(struct drm_crtc *crtc,
6172 struct drm_framebuffer *fb,
6173 struct drm_pending_vblank_event *event)
6174{
6175 struct drm_device *dev = crtc->dev;
6176 struct drm_i915_private *dev_priv = dev->dev_private;
6177 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006178 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6180 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006181 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006182 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006183
6184 work = kzalloc(sizeof *work, GFP_KERNEL);
6185 if (work == NULL)
6186 return -ENOMEM;
6187
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006188 work->event = event;
6189 work->dev = crtc->dev;
6190 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006191 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006192 INIT_WORK(&work->work, intel_unpin_work_fn);
6193
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006194 ret = drm_vblank_get(dev, intel_crtc->pipe);
6195 if (ret)
6196 goto free_work;
6197
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006198 /* We borrow the event spin lock for protecting unpin_work */
6199 spin_lock_irqsave(&dev->event_lock, flags);
6200 if (intel_crtc->unpin_work) {
6201 spin_unlock_irqrestore(&dev->event_lock, flags);
6202 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006203 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01006204
6205 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006206 return -EBUSY;
6207 }
6208 intel_crtc->unpin_work = work;
6209 spin_unlock_irqrestore(&dev->event_lock, flags);
6210
6211 intel_fb = to_intel_framebuffer(fb);
6212 obj = intel_fb->obj;
6213
Chris Wilson468f0b42010-05-27 13:18:13 +01006214 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006215
Jesse Barnes75dfca82010-02-10 15:09:44 -08006216 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006217 drm_gem_object_reference(&work->old_fb_obj->base);
6218 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006219
6220 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006221
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006222 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006223
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006224 work->enable_stall_check = true;
6225
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006226 /* Block clients from rendering to the new back buffer until
6227 * the flip occurs and the object is no longer visible.
6228 */
Chris Wilson05394f32010-11-08 19:18:58 +00006229 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006230
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006231 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6232 if (ret)
6233 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006234
Chris Wilson7782de32011-07-08 12:22:41 +01006235 intel_disable_fbc(dev);
Chris Wilsonacb87df2012-05-03 15:47:57 +01006236 intel_mark_busy(dev, obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006237 mutex_unlock(&dev->struct_mutex);
6238
Jesse Barnese5510fa2010-07-01 16:48:37 -07006239 trace_i915_flip_request(intel_crtc->plane, obj);
6240
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006241 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006242
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006243cleanup_pending:
6244 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00006245 drm_gem_object_unreference(&work->old_fb_obj->base);
6246 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006247 mutex_unlock(&dev->struct_mutex);
6248
6249 spin_lock_irqsave(&dev->event_lock, flags);
6250 intel_crtc->unpin_work = NULL;
6251 spin_unlock_irqrestore(&dev->event_lock, flags);
6252
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006253 drm_vblank_put(dev, intel_crtc->pipe);
6254free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01006255 kfree(work);
6256
6257 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006258}
6259
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006260static void intel_sanitize_modesetting(struct drm_device *dev,
6261 int pipe, int plane)
6262{
6263 struct drm_i915_private *dev_priv = dev->dev_private;
6264 u32 reg, val;
Daniel Vettera9dcf842012-05-13 22:29:25 +02006265 int i;
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006266
Chris Wilsonf47166d2012-03-22 15:00:50 +00006267 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vettera9dcf842012-05-13 22:29:25 +02006268 for_each_pipe(i) {
6269 reg = PIPECONF(i);
Chris Wilsonf47166d2012-03-22 15:00:50 +00006270 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
6271 }
6272
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006273 if (HAS_PCH_SPLIT(dev))
6274 return;
6275
6276 /* Who knows what state these registers were left in by the BIOS or
6277 * grub?
6278 *
6279 * If we leave the registers in a conflicting state (e.g. with the
6280 * display plane reading from the other pipe than the one we intend
6281 * to use) then when we attempt to teardown the active mode, we will
6282 * not disable the pipes and planes in the correct order -- leaving
6283 * a plane reading from a disabled pipe and possibly leading to
6284 * undefined behaviour.
6285 */
6286
6287 reg = DSPCNTR(plane);
6288 val = I915_READ(reg);
6289
6290 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6291 return;
6292 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6293 return;
6294
6295 /* This display plane is active and attached to the other CPU pipe. */
6296 pipe = !pipe;
6297
6298 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006299 intel_disable_plane(dev_priv, plane, pipe);
6300 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006301}
Jesse Barnes79e53942008-11-07 14:24:08 -08006302
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006303static void intel_crtc_reset(struct drm_crtc *crtc)
6304{
6305 struct drm_device *dev = crtc->dev;
6306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6307
6308 /* Reset flags back to the 'unknown' status so that they
6309 * will be correctly set on the initial modeset.
6310 */
6311 intel_crtc->dpms_mode = -1;
6312
6313 /* We need to fix up any BIOS configuration that conflicts with
6314 * our expectations.
6315 */
6316 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6317}
6318
6319static struct drm_crtc_helper_funcs intel_helper_funcs = {
6320 .dpms = intel_crtc_dpms,
6321 .mode_fixup = intel_crtc_mode_fixup,
6322 .mode_set = intel_crtc_mode_set,
6323 .mode_set_base = intel_pipe_set_base,
6324 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6325 .load_lut = intel_crtc_load_lut,
6326 .disable = intel_crtc_disable,
6327};
6328
6329static const struct drm_crtc_funcs intel_crtc_funcs = {
6330 .reset = intel_crtc_reset,
6331 .cursor_set = intel_crtc_cursor_set,
6332 .cursor_move = intel_crtc_cursor_move,
6333 .gamma_set = intel_crtc_gamma_set,
6334 .set_config = drm_crtc_helper_set_config,
6335 .destroy = intel_crtc_destroy,
6336 .page_flip = intel_crtc_page_flip,
6337};
6338
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006339static void intel_pch_pll_init(struct drm_device *dev)
6340{
6341 drm_i915_private_t *dev_priv = dev->dev_private;
6342 int i;
6343
6344 if (dev_priv->num_pch_pll == 0) {
6345 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
6346 return;
6347 }
6348
6349 for (i = 0; i < dev_priv->num_pch_pll; i++) {
6350 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
6351 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
6352 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
6353 }
6354}
6355
Hannes Ederb358d0a2008-12-18 21:18:47 +01006356static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006357{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006358 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006359 struct intel_crtc *intel_crtc;
6360 int i;
6361
6362 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6363 if (intel_crtc == NULL)
6364 return;
6365
6366 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6367
6368 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006369 for (i = 0; i < 256; i++) {
6370 intel_crtc->lut_r[i] = i;
6371 intel_crtc->lut_g[i] = i;
6372 intel_crtc->lut_b[i] = i;
6373 }
6374
Jesse Barnes80824002009-09-10 15:28:06 -07006375 /* Swap pipes & planes for FBC on pre-965 */
6376 intel_crtc->pipe = pipe;
6377 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006378 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006379 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006380 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006381 }
6382
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006383 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6384 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6385 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6386 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6387
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006388 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006389 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07006390 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006391
6392 if (HAS_PCH_SPLIT(dev)) {
6393 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6394 intel_helper_funcs.commit = ironlake_crtc_commit;
6395 } else {
6396 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6397 intel_helper_funcs.commit = i9xx_crtc_commit;
6398 }
6399
Jesse Barnes79e53942008-11-07 14:24:08 -08006400 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6401
Jesse Barnes652c3932009-08-17 13:31:43 -07006402 intel_crtc->busy = false;
6403
6404 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6405 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006406}
6407
Carl Worth08d7b3d2009-04-29 14:43:54 -07006408int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006409 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006410{
Carl Worth08d7b3d2009-04-29 14:43:54 -07006411 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006412 struct drm_mode_object *drmmode_obj;
6413 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006414
Daniel Vetter1cff8f62012-04-24 09:55:08 +02006415 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6416 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006417
Daniel Vetterc05422d2009-08-11 16:05:30 +02006418 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6419 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006420
Daniel Vetterc05422d2009-08-11 16:05:30 +02006421 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006422 DRM_ERROR("no such CRTC id\n");
6423 return -EINVAL;
6424 }
6425
Daniel Vetterc05422d2009-08-11 16:05:30 +02006426 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6427 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006428
Daniel Vetterc05422d2009-08-11 16:05:30 +02006429 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006430}
6431
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006432static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006433{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006434 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006435 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006436 int entry = 0;
6437
Chris Wilson4ef69c72010-09-09 15:14:28 +01006438 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6439 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006440 index_mask |= (1 << entry);
6441 entry++;
6442 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006443
Jesse Barnes79e53942008-11-07 14:24:08 -08006444 return index_mask;
6445}
6446
Chris Wilson4d302442010-12-14 19:21:29 +00006447static bool has_edp_a(struct drm_device *dev)
6448{
6449 struct drm_i915_private *dev_priv = dev->dev_private;
6450
6451 if (!IS_MOBILE(dev))
6452 return false;
6453
6454 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6455 return false;
6456
6457 if (IS_GEN5(dev) &&
6458 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6459 return false;
6460
6461 return true;
6462}
6463
Jesse Barnes79e53942008-11-07 14:24:08 -08006464static void intel_setup_outputs(struct drm_device *dev)
6465{
Eric Anholt725e30a2009-01-22 13:01:02 -08006466 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006467 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006468 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006469 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08006470
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006471 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006472 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6473 /* disable the panel fitter on everything but LVDS */
6474 I915_WRITE(PFIT_CONTROL, 0);
6475 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006476
Eric Anholtbad720f2009-10-22 16:11:14 -07006477 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006478 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006479
Chris Wilson4d302442010-12-14 19:21:29 +00006480 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006481 intel_dp_init(dev, DP_A);
6482
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006483 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6484 intel_dp_init(dev, PCH_DP_D);
6485 }
6486
6487 intel_crt_init(dev);
6488
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03006489 if (IS_HASWELL(dev)) {
6490 int found;
6491
6492 /* Haswell uses DDI functions to detect digital outputs */
6493 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
6494 /* DDI A only supports eDP */
6495 if (found)
6496 intel_ddi_init(dev, PORT_A);
6497
6498 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
6499 * register */
6500 found = I915_READ(SFUSE_STRAP);
6501
6502 if (found & SFUSE_STRAP_DDIB_DETECTED)
6503 intel_ddi_init(dev, PORT_B);
6504 if (found & SFUSE_STRAP_DDIC_DETECTED)
6505 intel_ddi_init(dev, PORT_C);
6506 if (found & SFUSE_STRAP_DDID_DETECTED)
6507 intel_ddi_init(dev, PORT_D);
6508 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006509 int found;
6510
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006511 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006512 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01006513 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006514 if (!found)
6515 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006516 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6517 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006518 }
6519
6520 if (I915_READ(HDMIC) & PORT_DETECTED)
6521 intel_hdmi_init(dev, HDMIC);
6522
6523 if (I915_READ(HDMID) & PORT_DETECTED)
6524 intel_hdmi_init(dev, HDMID);
6525
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006526 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6527 intel_dp_init(dev, PCH_DP_C);
6528
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006529 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006530 intel_dp_init(dev, PCH_DP_D);
6531
Zhenyu Wang103a1962009-11-27 11:44:36 +08006532 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006533 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006534
Eric Anholt725e30a2009-01-22 13:01:02 -08006535 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006536 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006537 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006538 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6539 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006540 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006541 }
Ma Ling27185ae2009-08-24 13:50:23 +08006542
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006543 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6544 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006545 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006546 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006547 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006548
6549 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006550
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006551 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6552 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006553 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006554 }
Ma Ling27185ae2009-08-24 13:50:23 +08006555
6556 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6557
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006558 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6559 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006560 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006561 }
6562 if (SUPPORTS_INTEGRATED_DP(dev)) {
6563 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006564 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006565 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006566 }
Ma Ling27185ae2009-08-24 13:50:23 +08006567
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006568 if (SUPPORTS_INTEGRATED_DP(dev) &&
6569 (I915_READ(DP_D) & DP_DETECTED)) {
6570 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006571 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006572 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006573 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006574 intel_dvo_init(dev);
6575
Zhenyu Wang103a1962009-11-27 11:44:36 +08006576 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006577 intel_tv_init(dev);
6578
Chris Wilson4ef69c72010-09-09 15:14:28 +01006579 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6580 encoder->base.possible_crtcs = encoder->crtc_mask;
6581 encoder->base.possible_clones =
6582 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006583 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006584
Chris Wilson2c7111d2011-03-29 10:40:27 +01006585 /* disable all the possible outputs/crtcs before entering KMS mode */
6586 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07006587
6588 if (HAS_PCH_SPLIT(dev))
6589 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006590}
6591
6592static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6593{
6594 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006595
6596 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006597 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006598
6599 kfree(intel_fb);
6600}
6601
6602static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006603 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006604 unsigned int *handle)
6605{
6606 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006607 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006608
Chris Wilson05394f32010-11-08 19:18:58 +00006609 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006610}
6611
6612static const struct drm_framebuffer_funcs intel_fb_funcs = {
6613 .destroy = intel_user_framebuffer_destroy,
6614 .create_handle = intel_user_framebuffer_create_handle,
6615};
6616
Dave Airlie38651672010-03-30 05:34:13 +00006617int intel_framebuffer_init(struct drm_device *dev,
6618 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006619 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006620 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006621{
Jesse Barnes79e53942008-11-07 14:24:08 -08006622 int ret;
6623
Chris Wilson05394f32010-11-08 19:18:58 +00006624 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006625 return -EINVAL;
6626
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006627 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01006628 return -EINVAL;
6629
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006630 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02006631 case DRM_FORMAT_RGB332:
6632 case DRM_FORMAT_RGB565:
6633 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08006634 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02006635 case DRM_FORMAT_ARGB8888:
6636 case DRM_FORMAT_XRGB2101010:
6637 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006638 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07006639 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02006640 case DRM_FORMAT_YUYV:
6641 case DRM_FORMAT_UYVY:
6642 case DRM_FORMAT_YVYU:
6643 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01006644 break;
6645 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02006646 DRM_DEBUG_KMS("unsupported pixel format %u\n",
6647 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01006648 return -EINVAL;
6649 }
6650
Jesse Barnes79e53942008-11-07 14:24:08 -08006651 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6652 if (ret) {
6653 DRM_ERROR("framebuffer init failed %d\n", ret);
6654 return ret;
6655 }
6656
6657 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006658 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006659 return 0;
6660}
6661
Jesse Barnes79e53942008-11-07 14:24:08 -08006662static struct drm_framebuffer *
6663intel_user_framebuffer_create(struct drm_device *dev,
6664 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006665 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08006666{
Chris Wilson05394f32010-11-08 19:18:58 +00006667 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006668
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006669 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
6670 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00006671 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006672 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006673
Chris Wilsond2dff872011-04-19 08:36:26 +01006674 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006675}
6676
Jesse Barnes79e53942008-11-07 14:24:08 -08006677static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006678 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006679 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006680};
6681
Jesse Barnese70236a2009-09-21 10:42:27 -07006682/* Set up chip specific display functions */
6683static void intel_init_display(struct drm_device *dev)
6684{
6685 struct drm_i915_private *dev_priv = dev->dev_private;
6686
6687 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07006688 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006689 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006690 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006691 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006692 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006693 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07006694 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006695 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006696 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006697 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006698 }
Jesse Barnese70236a2009-09-21 10:42:27 -07006699
Jesse Barnese70236a2009-09-21 10:42:27 -07006700 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006701 if (IS_VALLEYVIEW(dev))
6702 dev_priv->display.get_display_clock_speed =
6703 valleyview_get_display_clock_speed;
6704 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07006705 dev_priv->display.get_display_clock_speed =
6706 i945_get_display_clock_speed;
6707 else if (IS_I915G(dev))
6708 dev_priv->display.get_display_clock_speed =
6709 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006710 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006711 dev_priv->display.get_display_clock_speed =
6712 i9xx_misc_get_display_clock_speed;
6713 else if (IS_I915GM(dev))
6714 dev_priv->display.get_display_clock_speed =
6715 i915gm_get_display_clock_speed;
6716 else if (IS_I865G(dev))
6717 dev_priv->display.get_display_clock_speed =
6718 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02006719 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006720 dev_priv->display.get_display_clock_speed =
6721 i855_get_display_clock_speed;
6722 else /* 852, 830 */
6723 dev_priv->display.get_display_clock_speed =
6724 i830_get_display_clock_speed;
6725
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006726 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006727 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07006728 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006729 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08006730 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07006731 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006732 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07006733 } else if (IS_IVYBRIDGE(dev)) {
6734 /* FIXME: detect B0+ stepping and use auto training */
6735 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006736 dev_priv->display.write_eld = ironlake_write_eld;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03006737 } else if (IS_HASWELL(dev)) {
6738 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Eugeni Dodonov4abb3c82012-05-09 15:37:22 -03006739 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006740 } else
6741 dev_priv->display.update_wm = NULL;
Jesse Barnesceb04242012-03-28 13:39:22 -07006742 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes575155a2012-03-28 13:39:37 -07006743 dev_priv->display.force_wake_get = vlv_force_wake_get;
6744 dev_priv->display.force_wake_put = vlv_force_wake_put;
Jesse Barnes6067aae2011-04-28 15:04:31 -07006745 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08006746 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07006747 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006748
6749 /* Default just returns -ENODEV to indicate unsupported */
6750 dev_priv->display.queue_flip = intel_default_queue_flip;
6751
6752 switch (INTEL_INFO(dev)->gen) {
6753 case 2:
6754 dev_priv->display.queue_flip = intel_gen2_queue_flip;
6755 break;
6756
6757 case 3:
6758 dev_priv->display.queue_flip = intel_gen3_queue_flip;
6759 break;
6760
6761 case 4:
6762 case 5:
6763 dev_priv->display.queue_flip = intel_gen4_queue_flip;
6764 break;
6765
6766 case 6:
6767 dev_priv->display.queue_flip = intel_gen6_queue_flip;
6768 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006769 case 7:
6770 dev_priv->display.queue_flip = intel_gen7_queue_flip;
6771 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006772 }
Jesse Barnese70236a2009-09-21 10:42:27 -07006773}
6774
Jesse Barnesb690e962010-07-19 13:53:12 -07006775/*
6776 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6777 * resume, or other times. This quirk makes sure that's the case for
6778 * affected systems.
6779 */
Akshay Joshi0206e352011-08-16 15:34:10 -04006780static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07006781{
6782 struct drm_i915_private *dev_priv = dev->dev_private;
6783
6784 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02006785 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07006786}
6787
Keith Packard435793d2011-07-12 14:56:22 -07006788/*
6789 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
6790 */
6791static void quirk_ssc_force_disable(struct drm_device *dev)
6792{
6793 struct drm_i915_private *dev_priv = dev->dev_private;
6794 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02006795 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07006796}
6797
Carsten Emde4dca20e2012-03-15 15:56:26 +01006798/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01006799 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
6800 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01006801 */
6802static void quirk_invert_brightness(struct drm_device *dev)
6803{
6804 struct drm_i915_private *dev_priv = dev->dev_private;
6805 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02006806 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07006807}
6808
6809struct intel_quirk {
6810 int device;
6811 int subsystem_vendor;
6812 int subsystem_device;
6813 void (*hook)(struct drm_device *dev);
6814};
6815
Ben Widawskyc43b5632012-04-16 14:07:40 -07006816static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07006817 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04006818 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07006819
6820 /* Thinkpad R31 needs pipe A force quirk */
6821 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6822 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6823 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6824
6825 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6826 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6827 /* ThinkPad X40 needs pipe A force quirk */
6828
6829 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6830 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6831
6832 /* 855 & before need to leave pipe A & dpll A up */
6833 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6834 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07006835
6836 /* Lenovo U160 cannot use SSC on LVDS */
6837 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02006838
6839 /* Sony Vaio Y cannot use SSC on LVDS */
6840 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01006841
6842 /* Acer Aspire 5734Z must invert backlight brightness */
6843 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07006844};
6845
6846static void intel_init_quirks(struct drm_device *dev)
6847{
6848 struct pci_dev *d = dev->pdev;
6849 int i;
6850
6851 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6852 struct intel_quirk *q = &intel_quirks[i];
6853
6854 if (d->device == q->device &&
6855 (d->subsystem_vendor == q->subsystem_vendor ||
6856 q->subsystem_vendor == PCI_ANY_ID) &&
6857 (d->subsystem_device == q->subsystem_device ||
6858 q->subsystem_device == PCI_ANY_ID))
6859 q->hook(dev);
6860 }
6861}
6862
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006863/* Disable the VGA plane that we never use */
6864static void i915_disable_vga(struct drm_device *dev)
6865{
6866 struct drm_i915_private *dev_priv = dev->dev_private;
6867 u8 sr1;
6868 u32 vga_reg;
6869
6870 if (HAS_PCH_SPLIT(dev))
6871 vga_reg = CPU_VGACNTRL;
6872 else
6873 vga_reg = VGACNTRL;
6874
6875 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07006876 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006877 sr1 = inb(VGA_SR_DATA);
6878 outb(sr1 | 1<<5, VGA_SR_DATA);
6879 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6880 udelay(300);
6881
6882 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6883 POSTING_READ(vga_reg);
6884}
6885
Jesse Barnesf82cfb62012-04-11 09:23:35 -07006886static void ivb_pch_pwm_override(struct drm_device *dev)
6887{
6888 struct drm_i915_private *dev_priv = dev->dev_private;
6889
6890 /*
6891 * IVB has CPU eDP backlight regs too, set things up to let the
6892 * PCH regs control the backlight
6893 */
6894 I915_WRITE(BLC_PWM_CPU_CTL2, PWM_ENABLE);
6895 I915_WRITE(BLC_PWM_CPU_CTL, 0);
6896 I915_WRITE(BLC_PWM_PCH_CTL1, PWM_ENABLE | (1<<30));
6897}
6898
Daniel Vetterf8175862012-04-10 15:50:11 +02006899void intel_modeset_init_hw(struct drm_device *dev)
6900{
6901 struct drm_i915_private *dev_priv = dev->dev_private;
6902
6903 intel_init_clock_gating(dev);
6904
6905 if (IS_IRONLAKE_M(dev)) {
6906 ironlake_enable_drps(dev);
Chris Wilson1833b132012-05-09 11:56:28 +01006907 ironlake_enable_rc6(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +02006908 intel_init_emon(dev);
6909 }
6910
Jesse Barnesb6834bd2012-04-11 09:23:33 -07006911 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Daniel Vetterf8175862012-04-10 15:50:11 +02006912 gen6_enable_rps(dev_priv);
6913 gen6_update_ring_freq(dev_priv);
6914 }
Jesse Barnesf82cfb62012-04-11 09:23:35 -07006915
6916 if (IS_IVYBRIDGE(dev))
6917 ivb_pch_pwm_override(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +02006918}
6919
Jesse Barnes79e53942008-11-07 14:24:08 -08006920void intel_modeset_init(struct drm_device *dev)
6921{
Jesse Barnes652c3932009-08-17 13:31:43 -07006922 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006923 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006924
6925 drm_mode_config_init(dev);
6926
6927 dev->mode_config.min_width = 0;
6928 dev->mode_config.min_height = 0;
6929
Dave Airlie019d96c2011-09-29 16:20:42 +01006930 dev->mode_config.preferred_depth = 24;
6931 dev->mode_config.prefer_shadow = 1;
6932
Jesse Barnes79e53942008-11-07 14:24:08 -08006933 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6934
Jesse Barnesb690e962010-07-19 13:53:12 -07006935 intel_init_quirks(dev);
6936
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006937 intel_init_pm(dev);
6938
Eugeni Dodonov45244b82012-05-09 15:37:20 -03006939 intel_prepare_ddi(dev);
6940
Jesse Barnese70236a2009-09-21 10:42:27 -07006941 intel_init_display(dev);
6942
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006943 if (IS_GEN2(dev)) {
6944 dev->mode_config.max_width = 2048;
6945 dev->mode_config.max_height = 2048;
6946 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006947 dev->mode_config.max_width = 4096;
6948 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006949 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006950 dev->mode_config.max_width = 8192;
6951 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08006952 }
Chris Wilson35c30472010-12-22 14:07:12 +00006953 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006954
Zhao Yakui28c97732009-10-09 11:39:41 +08006955 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006956 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006957
Dave Airliea3524f12010-06-06 18:59:41 +10006958 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006959 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08006960 ret = intel_plane_init(dev, i);
6961 if (ret)
6962 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08006963 }
6964
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006965 intel_pch_pll_init(dev);
6966
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006967 /* Just disable it once at startup */
6968 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006969 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006970
Jesse Barnes652c3932009-08-17 13:31:43 -07006971 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6972 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6973 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01006974}
6975
6976void intel_modeset_gem_init(struct drm_device *dev)
6977{
Chris Wilson1833b132012-05-09 11:56:28 +01006978 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006979
6980 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006981}
6982
6983void intel_modeset_cleanup(struct drm_device *dev)
6984{
Jesse Barnes652c3932009-08-17 13:31:43 -07006985 struct drm_i915_private *dev_priv = dev->dev_private;
6986 struct drm_crtc *crtc;
6987 struct intel_crtc *intel_crtc;
6988
Keith Packardf87ea762010-10-03 19:36:26 -07006989 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006990 mutex_lock(&dev->struct_mutex);
6991
Jesse Barnes723bfd72010-10-07 16:01:13 -07006992 intel_unregister_dsm_handler();
6993
6994
Jesse Barnes652c3932009-08-17 13:31:43 -07006995 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6996 /* Skip inactive CRTCs */
6997 if (!crtc->fb)
6998 continue;
6999
7000 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007001 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007002 }
7003
Chris Wilson973d04f2011-07-08 12:22:37 +01007004 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07007005
Jesse Barnesf97108d2010-01-29 11:27:07 -08007006 if (IS_IRONLAKE_M(dev))
7007 ironlake_disable_drps(dev);
Jesse Barnesb6834bd2012-04-11 09:23:33 -07007008 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007009 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007010
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007011 if (IS_IRONLAKE_M(dev))
7012 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007013
Jesse Barnes57f350b2012-03-28 13:39:25 -07007014 if (IS_VALLEYVIEW(dev))
7015 vlv_init_dpio(dev);
7016
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007017 mutex_unlock(&dev->struct_mutex);
7018
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007019 /* Disable the irq before mode object teardown, for the irq might
7020 * enqueue unpin/hotplug work. */
7021 drm_irq_uninstall(dev);
7022 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02007023 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007024
Chris Wilson1630fe72011-07-08 12:22:42 +01007025 /* flush any delayed tasks or pending work */
7026 flush_scheduled_work();
7027
Daniel Vetter3dec0092010-08-20 21:40:52 +02007028 /* Shut off idle work before the crtcs get freed. */
7029 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7030 intel_crtc = to_intel_crtc(crtc);
7031 del_timer_sync(&intel_crtc->idle_timer);
7032 }
7033 del_timer_sync(&dev_priv->idle_timer);
7034 cancel_work_sync(&dev_priv->idle_work);
7035
Jesse Barnes79e53942008-11-07 14:24:08 -08007036 drm_mode_config_cleanup(dev);
7037}
7038
Dave Airlie28d52042009-09-21 14:33:58 +10007039/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007040 * Return which encoder is currently attached for connector.
7041 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007042struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007043{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007044 return &intel_attached_encoder(connector)->base;
7045}
Jesse Barnes79e53942008-11-07 14:24:08 -08007046
Chris Wilsondf0e9242010-09-09 16:20:55 +01007047void intel_connector_attach_encoder(struct intel_connector *connector,
7048 struct intel_encoder *encoder)
7049{
7050 connector->encoder = encoder;
7051 drm_mode_connector_attach_encoder(&connector->base,
7052 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007053}
Dave Airlie28d52042009-09-21 14:33:58 +10007054
7055/*
7056 * set vga decode state - true == enable VGA decode
7057 */
7058int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7059{
7060 struct drm_i915_private *dev_priv = dev->dev_private;
7061 u16 gmch_ctrl;
7062
7063 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7064 if (state)
7065 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7066 else
7067 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7068 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7069 return 0;
7070}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007071
7072#ifdef CONFIG_DEBUG_FS
7073#include <linux/seq_file.h>
7074
7075struct intel_display_error_state {
7076 struct intel_cursor_error_state {
7077 u32 control;
7078 u32 position;
7079 u32 base;
7080 u32 size;
7081 } cursor[2];
7082
7083 struct intel_pipe_error_state {
7084 u32 conf;
7085 u32 source;
7086
7087 u32 htotal;
7088 u32 hblank;
7089 u32 hsync;
7090 u32 vtotal;
7091 u32 vblank;
7092 u32 vsync;
7093 } pipe[2];
7094
7095 struct intel_plane_error_state {
7096 u32 control;
7097 u32 stride;
7098 u32 size;
7099 u32 pos;
7100 u32 addr;
7101 u32 surface;
7102 u32 tile_offset;
7103 } plane[2];
7104};
7105
7106struct intel_display_error_state *
7107intel_display_capture_error_state(struct drm_device *dev)
7108{
Akshay Joshi0206e352011-08-16 15:34:10 -04007109 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007110 struct intel_display_error_state *error;
7111 int i;
7112
7113 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7114 if (error == NULL)
7115 return NULL;
7116
7117 for (i = 0; i < 2; i++) {
7118 error->cursor[i].control = I915_READ(CURCNTR(i));
7119 error->cursor[i].position = I915_READ(CURPOS(i));
7120 error->cursor[i].base = I915_READ(CURBASE(i));
7121
7122 error->plane[i].control = I915_READ(DSPCNTR(i));
7123 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7124 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04007125 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007126 error->plane[i].addr = I915_READ(DSPADDR(i));
7127 if (INTEL_INFO(dev)->gen >= 4) {
7128 error->plane[i].surface = I915_READ(DSPSURF(i));
7129 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7130 }
7131
7132 error->pipe[i].conf = I915_READ(PIPECONF(i));
7133 error->pipe[i].source = I915_READ(PIPESRC(i));
7134 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7135 error->pipe[i].hblank = I915_READ(HBLANK(i));
7136 error->pipe[i].hsync = I915_READ(HSYNC(i));
7137 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7138 error->pipe[i].vblank = I915_READ(VBLANK(i));
7139 error->pipe[i].vsync = I915_READ(VSYNC(i));
7140 }
7141
7142 return error;
7143}
7144
7145void
7146intel_display_print_error_state(struct seq_file *m,
7147 struct drm_device *dev,
7148 struct intel_display_error_state *error)
7149{
7150 int i;
7151
7152 for (i = 0; i < 2; i++) {
7153 seq_printf(m, "Pipe [%d]:\n", i);
7154 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7155 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7156 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7157 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7158 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7159 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7160 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7161 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7162
7163 seq_printf(m, "Plane [%d]:\n", i);
7164 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7165 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7166 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7167 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7168 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7169 if (INTEL_INFO(dev)->gen >= 4) {
7170 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7171 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7172 }
7173
7174 seq_printf(m, "Cursor [%d]:\n", i);
7175 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7176 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7177 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7178 }
7179}
7180#endif