blob: 3260fc639b079d8b9a37faba7eeb7170870b4cd4 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Daniel Vetterd2acd212012-10-20 20:57:43 +0200172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
Jani Nikula79e50a42015-08-26 10:58:20 +0300182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
Wayne Boyer666a4532015-12-09 12:29:35 -0800189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jani Nikula79e50a42015-08-26 10:58:20 +0300190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
Wayne Boyer666a4532015-12-09 12:29:35 -0800217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
Chris Wilson021357a2010-09-07 20:54:59 +0100226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
Chris Wilson8b99e682010-10-13 09:59:17 +0100229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100234}
235
Daniel Vetter5d536e22013-07-06 12:52:06 +0200236static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200238 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200239 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
Daniel Vetter5d536e22013-07-06 12:52:06 +0200249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200251 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200252 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
Keith Packarde4b36692009-06-05 19:22:17 -0700262static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
Eric Anholt273e27c2011-03-30 13:01:10 -0700274
Keith Packarde4b36692009-06-05 19:22:17 -0700275static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Keith Packarde4b36692009-06-05 19:22:17 -0700302static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800355 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Eric Anholt273e27c2011-03-30 13:01:10 -0700386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428};
429
Eric Anholt273e27c2011-03-30 13:01:10 -0700430/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400439 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400452 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800455};
456
Ville Syrjälädc730512013-09-24 21:26:30 +0300457static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200465 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300469 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700471};
472
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200481 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530492 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200504 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200505}
506
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
Damien Lespiau40935612014-10-29 11:16:59 +0000510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300511{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300512 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300513 struct intel_encoder *encoder;
514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200530{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300532 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200534 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
542
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 }
547
548 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549
550 return false;
551}
552
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800555{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800557 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100560 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000566 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200571 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800573
574 return limit;
575}
576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800579{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800581 const intel_limit_t *limit;
582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100584 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700585 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800586 else
Keith Packarde4b36692009-06-05 19:22:17 -0700587 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700590 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700592 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800593 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700594 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800595
596 return limit;
597}
598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200602 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 const intel_limit_t *limit;
604
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200608 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800609 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200610 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800614 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700618 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300619 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700627 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700629 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200630 else
631 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 }
633 return limit;
634}
635
Imre Deakdccbea32015-06-22 23:35:51 +0300636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Shaohua Li21778322009-02-23 15:19:16 +0800647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200649 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300650 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300653
654 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800655}
656
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
Imre Deakdccbea32015-06-22 23:35:51 +0300662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800663{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200664 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300667 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300670
671 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Imre Deakdccbea32015-06-22 23:35:51 +0300674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300679 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300682
683 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300684}
685
Imre Deakdccbea32015-06-22 23:35:51 +0300686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300691 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300695
696 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300697}
698
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
Chris Wilson1b894b52010-12-14 20:04:54 +0000705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300717
Wayne Boyer666a4532015-12-09 12:29:35 -0800718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Wayne Boyer666a4532015-12-09 12:29:35 -0800723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001156{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157 u32 val;
1158 bool cur_state;
1159
Ville Syrjälä649636e2015-09-22 19:50:01 +03001160 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001163 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001164 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001165}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166
Jani Nikula23538ef2013-08-27 15:12:22 +03001167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
Ville Syrjäläa5805162015-05-26 20:42:30 +03001173 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001175 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001176
1177 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001178 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001180 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
Daniel Vetter55607e82013-06-16 21:42:39 +02001185struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001187{
Daniel Vettere2b78262013-06-07 23:10:03 +02001188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001190 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 return NULL;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001194}
1195
Jesse Barnesb24e7172011-01-04 15:09:30 -08001196/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001200{
Jesse Barnes040484a2011-01-03 12:14:26 -08001201 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001202 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001203
Jani Nikula87ad3212016-01-14 12:53:34 +02001204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001205 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001206
Daniel Vetter53589012013-06-05 13:34:16 +02001207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001209 "%s assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001210 pll->name, onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001211}
Jesse Barnes040484a2011-01-03 12:14:26 -08001212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
Jesse Barnes040484a2011-01-03 12:14:26 -08001216 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001219
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001224 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001225 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001228 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001229 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001230 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
Jesse Barnes040484a2011-01-03 12:14:26 -08001238 u32 val;
1239 bool cur_state;
1240
Ville Syrjälä649636e2015-09-22 19:50:01 +03001241 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001242 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001245 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
Jesse Barnes040484a2011-01-03 12:14:26 -08001253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 return;
1258
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001260 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001261 return;
1262
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001265}
1266
Daniel Vetter55607e82013-06-16 21:42:39 +02001267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001269{
Jesse Barnes040484a2011-01-03 12:14:26 -08001270 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001271 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001272
Ville Syrjälä649636e2015-09-22 19:50:01 +03001273 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001275 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001277 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001278}
1279
Daniel Vetterb680c372014-09-19 18:27:27 +02001280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001282{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001283 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001284 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001287 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001306 } else {
1307 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001315 locked = false;
1316
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001318 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001320}
1321
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
Paulo Zanonid9d82082014-02-27 16:30:56 -03001328 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001330 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001332
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001335 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001347 /* if we need the pipe quirk it must be always on */
1348 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1349 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001350 state = true;
1351
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001352 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001353 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001354 cur_state = false;
1355 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001356 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001357 cur_state = !!(val & PIPECONF_ENABLE);
1358 }
1359
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001361 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001362 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363}
1364
Chris Wilson931872f2012-01-16 23:01:13 +00001365static void assert_plane(struct drm_i915_private *dev_priv,
1366 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001368 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001369 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001370
Ville Syrjälä649636e2015-09-22 19:50:01 +03001371 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001372 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001373 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001374 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001375 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376}
1377
Chris Wilson931872f2012-01-16 23:01:13 +00001378#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1379#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1380
Jesse Barnesb24e7172011-01-04 15:09:30 -08001381static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe)
1383{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001384 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001385 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001386
Ville Syrjälä653e1022013-06-04 13:49:05 +03001387 /* Primary planes are fixed to pipes on gen4+ */
1388 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001390 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001391 "plane %c assertion failure, should be disabled but not\n",
1392 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001393 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001394 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001395
Jesse Barnesb24e7172011-01-04 15:09:30 -08001396 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001397 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001398 u32 val = I915_READ(DSPCNTR(i));
1399 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001401 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001402 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1403 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 }
1405}
1406
Jesse Barnes19332d72013-03-28 09:55:38 -07001407static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe)
1409{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001410 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001411 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001412
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001413 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001414 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1418 sprite, pipe_name(pipe));
1419 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001420 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001421 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001422 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001423 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001425 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001426 }
1427 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001431 plane_name(pipe), pipe_name(pipe));
1432 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001433 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001434 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1436 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001437 }
1438}
1439
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001440static void assert_vblank_disabled(struct drm_crtc *crtc)
1441{
Rob Clarke2c719b2014-12-15 13:56:32 -05001442 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001443 drm_crtc_vblank_put(crtc);
1444}
1445
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001446static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001447{
1448 u32 val;
1449 bool enabled;
1450
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001452
Jesse Barnes92f25842011-01-04 15:09:34 -08001453 val = I915_READ(PCH_DREF_CONTROL);
1454 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1455 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001456 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001457}
1458
Daniel Vetterab9412b2013-05-03 11:49:46 +02001459static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1460 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001461{
Jesse Barnes92f25842011-01-04 15:09:34 -08001462 u32 val;
1463 bool enabled;
1464
Ville Syrjälä649636e2015-09-22 19:50:01 +03001465 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001467 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001468 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1469 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470}
1471
Keith Packard4e634382011-08-06 10:39:45 -07001472static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1473 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001474{
1475 if ((val & DP_PORT_EN) == 0)
1476 return false;
1477
1478 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001479 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001480 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1481 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001482 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1483 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1484 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001485 } else {
1486 if ((val & DP_PIPE_MASK) != (pipe << 30))
1487 return false;
1488 }
1489 return true;
1490}
1491
Keith Packard1519b992011-08-06 10:35:34 -07001492static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1493 enum pipe pipe, u32 val)
1494{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001495 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001496 return false;
1497
1498 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001499 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001500 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001501 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1502 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1503 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001504 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
1507 }
1508 return true;
1509}
1510
1511static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1512 enum pipe pipe, u32 val)
1513{
1514 if ((val & LVDS_PORT_EN) == 0)
1515 return false;
1516
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
1527static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1528 enum pipe pipe, u32 val)
1529{
1530 if ((val & ADPA_DAC_ENABLE) == 0)
1531 return false;
1532 if (HAS_PCH_CPT(dev_priv->dev)) {
1533 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1534 return false;
1535 } else {
1536 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1537 return false;
1538 }
1539 return true;
1540}
1541
Jesse Barnes291906f2011-02-02 12:28:03 -08001542static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001543 enum pipe pipe, i915_reg_t reg,
1544 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001545{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001546 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001547 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001548 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001550
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001552 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001553 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001554}
1555
1556static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001557 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001558{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001559 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001560 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001561 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001562 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001563
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001565 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001566 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001567}
1568
1569static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1570 enum pipe pipe)
1571{
Jesse Barnes291906f2011-02-02 12:28:03 -08001572 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001573
Keith Packardf0575e92011-07-25 22:12:43 -07001574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1575 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Ville Syrjälä649636e2015-09-22 19:50:01 +03001578 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001579 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001580 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001581 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001582
Ville Syrjälä649636e2015-09-22 19:50:01 +03001583 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001586 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001587
Paulo Zanonie2debe92013-02-18 19:00:27 -03001588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001591}
1592
Ville Syrjäläd288f652014-10-28 13:20:22 +02001593static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001594 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001595{
Daniel Vetter426115c2013-07-11 22:13:42 +02001596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001598 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001600
Daniel Vetter426115c2013-07-11 22:13:42 +02001601 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001602
Daniel Vetter87442f72013-06-06 00:52:17 +02001603 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001604 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 I915_WRITE(reg, dpll);
1608 POSTING_READ(reg);
1609 udelay(150);
1610
1611 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1612 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1613
Ville Syrjäläd288f652014-10-28 13:20:22 +02001614 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001615 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001616
1617 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001618 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001619 POSTING_READ(reg);
1620 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
1627}
1628
Ville Syrjäläd288f652014-10-28 13:20:22 +02001629static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001630 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001631{
1632 struct drm_device *dev = crtc->base.dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 int pipe = crtc->pipe;
1635 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001636 u32 tmp;
1637
1638 assert_pipe_disabled(dev_priv, crtc->pipe);
1639
Ville Syrjäläa5805162015-05-26 20:42:30 +03001640 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001641
1642 /* Enable back the 10bit clock to display controller */
1643 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1644 tmp |= DPIO_DCLKP_EN;
1645 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1646
Ville Syrjälä54433e92015-05-26 20:42:31 +03001647 mutex_unlock(&dev_priv->sb_lock);
1648
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649 /*
1650 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1651 */
1652 udelay(1);
1653
1654 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001655 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001656
1657 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001658 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659 DRM_ERROR("PLL %d failed to lock\n", pipe);
1660
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001661 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001662 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001663 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001664}
1665
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666static int intel_num_dvo_pipes(struct drm_device *dev)
1667{
1668 struct intel_crtc *crtc;
1669 int count = 0;
1670
1671 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001672 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001674
1675 return count;
1676}
1677
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001678static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001679{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001680 struct drm_device *dev = crtc->base.dev;
1681 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001682 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001683 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001684
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001685 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001686
1687 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001688 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689
1690 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 if (IS_MOBILE(dev) && !IS_I830(dev))
1692 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001693
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694 /* Enable DVO 2x clock on both PLLs if necessary */
1695 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1696 /*
1697 * It appears to be important that we don't enable this
1698 * for the current pipe before otherwise configuring the
1699 * PLL. No idea how this should be handled if multiple
1700 * DVO outputs are enabled simultaneosly.
1701 */
1702 dpll |= DPLL_DVO_2X_MODE;
1703 I915_WRITE(DPLL(!crtc->pipe),
1704 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1705 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001706
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001707 /*
1708 * Apparently we need to have VGA mode enabled prior to changing
1709 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1710 * dividers, even though the register value does change.
1711 */
1712 I915_WRITE(reg, 0);
1713
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001714 I915_WRITE(reg, dpll);
1715
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001831 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001956 i915_reg_t reg;
1957 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001958
1959 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001960 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001961
1962 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001963 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001964 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001965
1966 /* FDI must be feeding us bits for PCH ports */
1967 assert_fdi_tx_enabled(dev_priv, pipe);
1968 assert_fdi_rx_enabled(dev_priv, pipe);
1969
Daniel Vetter23670b322012-11-01 09:15:30 +01001970 if (HAS_PCH_CPT(dev)) {
1971 /* Workaround: Set the timing override bit before enabling the
1972 * pch transcoder. */
1973 reg = TRANS_CHICKEN2(pipe);
1974 val = I915_READ(reg);
1975 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1976 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001977 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001978
Daniel Vetterab9412b2013-05-03 11:49:46 +02001979 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001980 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001981 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001982
1983 if (HAS_PCH_IBX(dev_priv->dev)) {
1984 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001985 * Make the BPC in transcoder be consistent with
1986 * that in pipeconf reg. For HDMI we must use 8bpc
1987 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001988 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001989 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001990 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1991 val |= PIPECONF_8BPC;
1992 else
1993 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001994 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001995
1996 val &= ~TRANS_INTERLACE_MASK;
1997 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001998 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001999 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002000 val |= TRANS_LEGACY_INTERLACED_ILK;
2001 else
2002 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002003 else
2004 val |= TRANS_PROGRESSIVE;
2005
Jesse Barnes040484a2011-01-03 12:14:26 -08002006 I915_WRITE(reg, val | TRANS_ENABLE);
2007 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002008 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002009}
2010
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002011static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002012 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002013{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002015
2016 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002017 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002019 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002020 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002021 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002023 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002024 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002025 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002026 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002027
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002028 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002029 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002031 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2032 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002033 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002034 else
2035 val |= TRANS_PROGRESSIVE;
2036
Daniel Vetterab9412b2013-05-03 11:49:46 +02002037 I915_WRITE(LPT_TRANSCONF, val);
2038 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002039 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040}
2041
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002042static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2043 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002044{
Daniel Vetter23670b322012-11-01 09:15:30 +01002045 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002046 i915_reg_t reg;
2047 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002048
2049 /* FDI relies on the transcoder */
2050 assert_fdi_tx_disabled(dev_priv, pipe);
2051 assert_fdi_rx_disabled(dev_priv, pipe);
2052
Jesse Barnes291906f2011-02-02 12:28:03 -08002053 /* Ports must be off as well */
2054 assert_pch_ports_disabled(dev_priv, pipe);
2055
Daniel Vetterab9412b2013-05-03 11:49:46 +02002056 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002057 val = I915_READ(reg);
2058 val &= ~TRANS_ENABLE;
2059 I915_WRITE(reg, val);
2060 /* wait for PCH transcoder off, transcoder state */
2061 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002062 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002063
Ville Syrjäläc4656132015-10-29 21:25:56 +02002064 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002065 /* Workaround: Clear the timing override chicken bit again. */
2066 reg = TRANS_CHICKEN2(pipe);
2067 val = I915_READ(reg);
2068 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2069 I915_WRITE(reg, val);
2070 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002071}
2072
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002073static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002074{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002075 u32 val;
2076
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002080 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002081 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002082 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002083
2084 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002086 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002087 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002088}
2089
2090/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002091 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002094 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002097static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098{
Paulo Zanoni03722642014-01-17 13:51:09 -02002099 struct drm_device *dev = crtc->base.dev;
2100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002102 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002103 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002104 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 u32 val;
2106
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002107 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2108
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002109 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002110 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002111 assert_sprites_disabled(dev_priv, pipe);
2112
Paulo Zanoni681e5812012-12-06 11:12:38 -02002113 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002114 pch_transcoder = TRANSCODER_A;
2115 else
2116 pch_transcoder = pipe;
2117
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118 /*
2119 * A pipe without a PLL won't actually be able to drive bits from
2120 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2121 * need the check.
2122 */
Imre Deak50360402015-01-16 00:55:16 -08002123 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002124 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002125 assert_dsi_pll_enabled(dev_priv);
2126 else
2127 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002128 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002129 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002130 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002131 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002132 assert_fdi_tx_pll_enabled(dev_priv,
2133 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002134 }
2135 /* FIXME: assert CPU port conditions for SNB+ */
2136 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002137
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002138 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002140 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002141 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2142 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002143 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002144 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002145
2146 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002147 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002148
2149 /*
2150 * Until the pipe starts DSL will read as 0, which would cause
2151 * an apparent vblank timestamp jump, which messes up also the
2152 * frame count when it's derived from the timestamps. So let's
2153 * wait for the pipe to start properly before we call
2154 * drm_crtc_vblank_on()
2155 */
2156 if (dev->max_vblank_count == 0 &&
2157 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2158 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159}
2160
2161/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002162 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002176 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 u32 val;
2178
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002186 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002187 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002189 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
Ville Syrjälä67adc642014-08-15 01:21:57 +03002194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002198 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002209}
2210
Chris Wilson693db182013-03-05 14:52:39 +00002211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
Ville Syrjälä832be822016-01-12 21:08:33 +02002220static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2221{
2222 return IS_GEN2(dev_priv) ? 2048 : 4096;
2223}
2224
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002225static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2226 uint64_t fb_modifier, unsigned int cpp)
2227{
2228 switch (fb_modifier) {
2229 case DRM_FORMAT_MOD_NONE:
2230 return cpp;
2231 case I915_FORMAT_MOD_X_TILED:
2232 if (IS_GEN2(dev_priv))
2233 return 128;
2234 else
2235 return 512;
2236 case I915_FORMAT_MOD_Y_TILED:
2237 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2238 return 128;
2239 else
2240 return 512;
2241 case I915_FORMAT_MOD_Yf_TILED:
2242 switch (cpp) {
2243 case 1:
2244 return 64;
2245 case 2:
2246 case 4:
2247 return 128;
2248 case 8:
2249 case 16:
2250 return 256;
2251 default:
2252 MISSING_CASE(cpp);
2253 return cpp;
2254 }
2255 break;
2256 default:
2257 MISSING_CASE(fb_modifier);
2258 return cpp;
2259 }
2260}
2261
Ville Syrjälä832be822016-01-12 21:08:33 +02002262unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2263 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002264{
Ville Syrjälä832be822016-01-12 21:08:33 +02002265 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2266 return 1;
2267 else
2268 return intel_tile_size(dev_priv) /
2269 intel_tile_width(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002270}
2271
2272unsigned int
2273intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002274 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002275{
Ville Syrjälä832be822016-01-12 21:08:33 +02002276 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2277 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2278
2279 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002280}
2281
Daniel Vetter75c82a52015-10-14 16:51:04 +02002282static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002283intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2284 const struct drm_plane_state *plane_state)
2285{
Ville Syrjälä832be822016-01-12 21:08:33 +02002286 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Daniel Vettera6d09182015-10-14 16:51:05 +02002287 struct intel_rotation_info *info = &view->params.rotation_info;
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002288 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002290 *view = i915_ggtt_view_normal;
2291
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002293 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002294
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002295 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002296 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002297
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002298 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002299
2300 info->height = fb->height;
2301 info->pixel_format = fb->pixel_format;
2302 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002303 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002304 info->fb_modifier = fb->modifier[0];
2305
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002306 tile_size = intel_tile_size(dev_priv);
2307
2308 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2309 tile_width = intel_tile_width(dev_priv, cpp, fb->modifier[0]);
2310 tile_height = tile_size / tile_width;
2311
2312 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002313 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002314 info->size = info->width_pages * info->height_pages * tile_size;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002315
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002316 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002317 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002318 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2319 tile_height = tile_size / tile_width;
2320
2321 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
Ville Syrjälä832be822016-01-12 21:08:33 +02002322 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002323 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002324 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002325}
2326
Ville Syrjälä603525d2016-01-12 21:08:37 +02002327static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002328{
2329 if (INTEL_INFO(dev_priv)->gen >= 9)
2330 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002331 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002332 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002333 return 128 * 1024;
2334 else if (INTEL_INFO(dev_priv)->gen >= 4)
2335 return 4 * 1024;
2336 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002337 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002338}
2339
Ville Syrjälä603525d2016-01-12 21:08:37 +02002340static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2341 uint64_t fb_modifier)
2342{
2343 switch (fb_modifier) {
2344 case DRM_FORMAT_MOD_NONE:
2345 return intel_linear_alignment(dev_priv);
2346 case I915_FORMAT_MOD_X_TILED:
2347 if (INTEL_INFO(dev_priv)->gen >= 9)
2348 return 256 * 1024;
2349 return 0;
2350 case I915_FORMAT_MOD_Y_TILED:
2351 case I915_FORMAT_MOD_Yf_TILED:
2352 return 1 * 1024 * 1024;
2353 default:
2354 MISSING_CASE(fb_modifier);
2355 return 0;
2356 }
2357}
2358
Chris Wilson127bd2a2010-07-23 23:32:05 +01002359int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002360intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2361 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002362 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002363{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002364 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002365 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002366 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002367 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002368 u32 alignment;
2369 int ret;
2370
Matt Roperebcdd392014-07-09 16:22:11 -07002371 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2372
Ville Syrjälä603525d2016-01-12 21:08:37 +02002373 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002374
Daniel Vetter75c82a52015-10-14 16:51:04 +02002375 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002376
Chris Wilson693db182013-03-05 14:52:39 +00002377 /* Note that the w/a also requires 64 PTE of padding following the
2378 * bo. We currently fill all unused PTE with the shadow page and so
2379 * we should always have valid PTE following the scanout preventing
2380 * the VT-d warning.
2381 */
2382 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2383 alignment = 256 * 1024;
2384
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002385 /*
2386 * Global gtt pte registers are special registers which actually forward
2387 * writes to a chunk of system memory. Which means that there is no risk
2388 * that the register values disappear as soon as we call
2389 * intel_runtime_pm_put(), so it is correct to wrap only the
2390 * pin/unpin/fence and not more.
2391 */
2392 intel_runtime_pm_get(dev_priv);
2393
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002394 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2395 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002396 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002397 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002398
2399 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2400 * fence, whereas 965+ only requires a fence if using
2401 * framebuffer compression. For simplicity, we always install
2402 * a fence as the cost is not that onerous.
2403 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002404 if (view.type == I915_GGTT_VIEW_NORMAL) {
2405 ret = i915_gem_object_get_fence(obj);
2406 if (ret == -EDEADLK) {
2407 /*
2408 * -EDEADLK means there are no free fences
2409 * no pending flips.
2410 *
2411 * This is propagated to atomic, but it uses
2412 * -EDEADLK to force a locking recovery, so
2413 * change the returned error to -EBUSY.
2414 */
2415 ret = -EBUSY;
2416 goto err_unpin;
2417 } else if (ret)
2418 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002419
Vivek Kasireddy98072162015-10-29 18:54:38 -07002420 i915_gem_object_pin_fence(obj);
2421 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002422
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002423 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002424 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002425
2426err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002427 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002428err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002429 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002430 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002431}
2432
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002438
Matt Roperebcdd392014-07-09 16:22:11 -07002439 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2440
Daniel Vetter75c82a52015-10-14 16:51:04 +02002441 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002442
Vivek Kasireddy98072162015-10-29 18:54:38 -07002443 if (view.type == I915_GGTT_VIEW_NORMAL)
2444 i915_gem_object_unpin_fence(obj);
2445
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002446 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002447}
2448
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002451unsigned long intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2452 int *x, int *y,
2453 uint64_t fb_modifier,
2454 unsigned int cpp,
2455 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002456{
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002457 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjäläd8433102016-01-12 21:08:35 +02002458 unsigned int tile_size, tile_width, tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002459 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002460
Ville Syrjäläd8433102016-01-12 21:08:35 +02002461 tile_size = intel_tile_size(dev_priv);
2462 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2463 tile_height = tile_size / tile_width;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002464
Ville Syrjäläd8433102016-01-12 21:08:35 +02002465 tile_rows = *y / tile_height;
2466 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002467
Ville Syrjäläd8433102016-01-12 21:08:35 +02002468 tiles = *x / (tile_width/cpp);
2469 *x %= tile_width/cpp;
2470
2471 return tile_rows * pitch * tile_height + tiles * tile_size;
Chris Wilsonbc752862013-02-21 20:04:31 +00002472 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002473 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002474 unsigned int offset;
2475
2476 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002477 *y = (offset & alignment) / pitch;
2478 *x = ((offset & alignment) - *y * pitch) / cpp;
2479 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002480 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002481}
2482
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002483static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002484{
2485 switch (format) {
2486 case DISPPLANE_8BPP:
2487 return DRM_FORMAT_C8;
2488 case DISPPLANE_BGRX555:
2489 return DRM_FORMAT_XRGB1555;
2490 case DISPPLANE_BGRX565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case DISPPLANE_BGRX888:
2494 return DRM_FORMAT_XRGB8888;
2495 case DISPPLANE_RGBX888:
2496 return DRM_FORMAT_XBGR8888;
2497 case DISPPLANE_BGRX101010:
2498 return DRM_FORMAT_XRGB2101010;
2499 case DISPPLANE_RGBX101010:
2500 return DRM_FORMAT_XBGR2101010;
2501 }
2502}
2503
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002504static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2505{
2506 switch (format) {
2507 case PLANE_CTL_FORMAT_RGB_565:
2508 return DRM_FORMAT_RGB565;
2509 default:
2510 case PLANE_CTL_FORMAT_XRGB_8888:
2511 if (rgb_order) {
2512 if (alpha)
2513 return DRM_FORMAT_ABGR8888;
2514 else
2515 return DRM_FORMAT_XBGR8888;
2516 } else {
2517 if (alpha)
2518 return DRM_FORMAT_ARGB8888;
2519 else
2520 return DRM_FORMAT_XRGB8888;
2521 }
2522 case PLANE_CTL_FORMAT_XRGB_2101010:
2523 if (rgb_order)
2524 return DRM_FORMAT_XBGR2101010;
2525 else
2526 return DRM_FORMAT_XRGB2101010;
2527 }
2528}
2529
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002530static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002531intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2532 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002533{
2534 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002535 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536 struct drm_i915_gem_object *obj = NULL;
2537 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002538 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002539 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2540 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2541 PAGE_SIZE);
2542
2543 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544
Chris Wilsonff2652e2014-03-10 08:07:02 +00002545 if (plane_config->size == 0)
2546 return false;
2547
Paulo Zanoni3badb492015-09-23 12:52:23 -03002548 /* If the FB is too big, just don't use it since fbdev is not very
2549 * important and we should probably use that space with FBC or other
2550 * features. */
2551 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2552 return false;
2553
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002554 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2555 base_aligned,
2556 base_aligned,
2557 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002559 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002560
Damien Lespiau49af4492015-01-20 12:51:44 +00002561 obj->tiling_mode = plane_config->tiling;
2562 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002563 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002565 mode_cmd.pixel_format = fb->pixel_format;
2566 mode_cmd.width = fb->width;
2567 mode_cmd.height = fb->height;
2568 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002569 mode_cmd.modifier[0] = fb->modifier[0];
2570 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002571
2572 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002573 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002575 DRM_DEBUG_KMS("intel fb init failed\n");
2576 goto out_unref_obj;
2577 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002578 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002579
Daniel Vetterf6936e22015-03-26 12:17:05 +01002580 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002581 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002582
2583out_unref_obj:
2584 drm_gem_object_unreference(&obj->base);
2585 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586 return false;
2587}
2588
Matt Roperafd65eb2015-02-03 13:10:04 -08002589/* Update plane->state->fb to match plane->fb after driver-internal updates */
2590static void
2591update_state_fb(struct drm_plane *plane)
2592{
2593 if (plane->fb == plane->state->fb)
2594 return;
2595
2596 if (plane->state->fb)
2597 drm_framebuffer_unreference(plane->state->fb);
2598 plane->state->fb = plane->fb;
2599 if (plane->state->fb)
2600 drm_framebuffer_reference(plane->state->fb);
2601}
2602
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002603static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002604intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2605 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606{
2607 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002608 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002609 struct drm_crtc *c;
2610 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002611 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002612 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002613 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002614 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2615 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002616 struct intel_plane_state *intel_state =
2617 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002618 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619
Damien Lespiau2d140302015-02-05 17:22:18 +00002620 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002621 return;
2622
Daniel Vetterf6936e22015-03-26 12:17:05 +01002623 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624 fb = &plane_config->fb->base;
2625 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002626 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002627
Damien Lespiau2d140302015-02-05 17:22:18 +00002628 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002629
2630 /*
2631 * Failed to alloc the obj, check to see if we should share
2632 * an fb with another CRTC instead
2633 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002634 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002635 i = to_intel_crtc(c);
2636
2637 if (c == &intel_crtc->base)
2638 continue;
2639
Matt Roper2ff8fde2014-07-08 07:50:07 -07002640 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002641 continue;
2642
Daniel Vetter88595ac2015-03-26 12:42:24 +01002643 fb = c->primary->fb;
2644 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002645 continue;
2646
Daniel Vetter88595ac2015-03-26 12:42:24 +01002647 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002648 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 drm_framebuffer_reference(fb);
2650 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002651 }
2652 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002653
Matt Roper200757f2015-12-03 11:37:36 -08002654 /*
2655 * We've failed to reconstruct the BIOS FB. Current display state
2656 * indicates that the primary plane is visible, but has a NULL FB,
2657 * which will lead to problems later if we don't fix it up. The
2658 * simplest solution is to just disable the primary plane now and
2659 * pretend the BIOS never had it enabled.
2660 */
2661 to_intel_plane_state(plane_state)->visible = false;
2662 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2663 intel_pre_disable_primary(&intel_crtc->base);
2664 intel_plane->disable_plane(primary, &intel_crtc->base);
2665
Daniel Vetter88595ac2015-03-26 12:42:24 +01002666 return;
2667
2668valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002669 plane_state->src_x = 0;
2670 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002671 plane_state->src_w = fb->width << 16;
2672 plane_state->src_h = fb->height << 16;
2673
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002674 plane_state->crtc_x = 0;
2675 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002676 plane_state->crtc_w = fb->width;
2677 plane_state->crtc_h = fb->height;
2678
Matt Roper0a8d8a82015-12-03 11:37:38 -08002679 intel_state->src.x1 = plane_state->src_x;
2680 intel_state->src.y1 = plane_state->src_y;
2681 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2682 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2683 intel_state->dst.x1 = plane_state->crtc_x;
2684 intel_state->dst.y1 = plane_state->crtc_y;
2685 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2686 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2687
Daniel Vetter88595ac2015-03-26 12:42:24 +01002688 obj = intel_fb_obj(fb);
2689 if (obj->tiling_mode != I915_TILING_NONE)
2690 dev_priv->preserve_bios_swizzle = true;
2691
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002692 drm_framebuffer_reference(fb);
2693 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002694 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002695 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002696 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002697}
2698
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002699static void i9xx_update_primary_plane(struct drm_plane *primary,
2700 const struct intel_crtc_state *crtc_state,
2701 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002702{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002703 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002704 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2706 struct drm_framebuffer *fb = plane_state->base.fb;
2707 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002708 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002709 unsigned long linear_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002710 int x = plane_state->src.x1 >> 16;
2711 int y = plane_state->src.y1 >> 16;
Jesse Barnes81255562010-08-02 12:07:50 -07002712 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002713 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302714 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002715
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002716 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2717
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002718 dspcntr = DISPPLANE_GAMMA_ENABLE;
2719
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002720 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002721
2722 if (INTEL_INFO(dev)->gen < 4) {
2723 if (intel_crtc->pipe == PIPE_B)
2724 dspcntr |= DISPPLANE_SEL_PIPE_B;
2725
2726 /* pipesrc and dspsize control the size that is scaled from,
2727 * which should always be the user's requested size.
2728 */
2729 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002730 ((crtc_state->pipe_src_h - 1) << 16) |
2731 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002732 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002733 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2734 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002735 ((crtc_state->pipe_src_h - 1) << 16) |
2736 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002737 I915_WRITE(PRIMPOS(plane), 0);
2738 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002739 }
2740
Ville Syrjälä57779d02012-10-31 17:50:14 +02002741 switch (fb->pixel_format) {
2742 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002743 dspcntr |= DISPPLANE_8BPP;
2744 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002745 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002746 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002747 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002748 case DRM_FORMAT_RGB565:
2749 dspcntr |= DISPPLANE_BGRX565;
2750 break;
2751 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002752 dspcntr |= DISPPLANE_BGRX888;
2753 break;
2754 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002755 dspcntr |= DISPPLANE_RGBX888;
2756 break;
2757 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002758 dspcntr |= DISPPLANE_BGRX101010;
2759 break;
2760 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002761 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002762 break;
2763 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002764 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002765 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002766
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002767 if (INTEL_INFO(dev)->gen >= 4 &&
2768 obj->tiling_mode != I915_TILING_NONE)
2769 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002770
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002771 if (IS_G4X(dev))
2772 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2773
Ville Syrjäläb98971272014-08-27 16:51:22 +03002774 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002775
Daniel Vetterc2c75132012-07-05 12:17:30 +02002776 if (INTEL_INFO(dev)->gen >= 4) {
2777 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002778 intel_compute_tile_offset(dev_priv, &x, &y,
2779 fb->modifier[0],
2780 pixel_size,
2781 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002782 linear_offset -= intel_crtc->dspaddr_offset;
2783 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002784 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002785 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002786
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002787 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302788 dspcntr |= DISPPLANE_ROTATE_180;
2789
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002790 x += (crtc_state->pipe_src_w - 1);
2791 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302792
2793 /* Finding the last pixel of the last line of the display
2794 data and adding to linear_offset*/
2795 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002796 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
2797 (crtc_state->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302798 }
2799
Paulo Zanoni2db33662015-09-14 15:20:03 -03002800 intel_crtc->adjusted_x = x;
2801 intel_crtc->adjusted_y = y;
2802
Sonika Jindal48404c12014-08-22 14:06:04 +05302803 I915_WRITE(reg, dspcntr);
2804
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002805 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002806 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002807 I915_WRITE(DSPSURF(plane),
2808 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002809 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002810 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002811 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002812 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002813 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002814}
2815
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002816static void i9xx_disable_primary_plane(struct drm_plane *primary,
2817 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002818{
2819 struct drm_device *dev = crtc->dev;
2820 struct drm_i915_private *dev_priv = dev->dev_private;
2821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002822 int plane = intel_crtc->plane;
2823
2824 I915_WRITE(DSPCNTR(plane), 0);
2825 if (INTEL_INFO(dev_priv)->gen >= 4)
2826 I915_WRITE(DSPSURF(plane), 0);
2827 else
2828 I915_WRITE(DSPADDR(plane), 0);
2829 POSTING_READ(DSPCNTR(plane));
2830}
2831
2832static void ironlake_update_primary_plane(struct drm_plane *primary,
2833 const struct intel_crtc_state *crtc_state,
2834 const struct intel_plane_state *plane_state)
2835{
2836 struct drm_device *dev = primary->dev;
2837 struct drm_i915_private *dev_priv = dev->dev_private;
2838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2839 struct drm_framebuffer *fb = plane_state->base.fb;
2840 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002841 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002842 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002843 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002844 i915_reg_t reg = DSPCNTR(plane);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002845 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2846 int x = plane_state->src.x1 >> 16;
2847 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002848
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002849 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002850 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002851
2852 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2853 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2854
Ville Syrjälä57779d02012-10-31 17:50:14 +02002855 switch (fb->pixel_format) {
2856 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002857 dspcntr |= DISPPLANE_8BPP;
2858 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002859 case DRM_FORMAT_RGB565:
2860 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002861 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002862 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002863 dspcntr |= DISPPLANE_BGRX888;
2864 break;
2865 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002866 dspcntr |= DISPPLANE_RGBX888;
2867 break;
2868 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002869 dspcntr |= DISPPLANE_BGRX101010;
2870 break;
2871 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002872 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002873 break;
2874 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002875 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002876 }
2877
2878 if (obj->tiling_mode != I915_TILING_NONE)
2879 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002880
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002881 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002882 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002883
Ville Syrjäläb98971272014-08-27 16:51:22 +03002884 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002885 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002886 intel_compute_tile_offset(dev_priv, &x, &y,
2887 fb->modifier[0],
2888 pixel_size,
2889 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002890 linear_offset -= intel_crtc->dspaddr_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002891 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302892 dspcntr |= DISPPLANE_ROTATE_180;
2893
2894 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002895 x += (crtc_state->pipe_src_w - 1);
2896 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302897
2898 /* Finding the last pixel of the last line of the display
2899 data and adding to linear_offset*/
2900 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002901 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
2902 (crtc_state->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302903 }
2904 }
2905
Paulo Zanoni2db33662015-09-14 15:20:03 -03002906 intel_crtc->adjusted_x = x;
2907 intel_crtc->adjusted_y = y;
2908
Sonika Jindal48404c12014-08-22 14:06:04 +05302909 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002910
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002911 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002912 I915_WRITE(DSPSURF(plane),
2913 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002914 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002915 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2916 } else {
2917 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2918 I915_WRITE(DSPLINOFF(plane), linear_offset);
2919 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002920 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002921}
2922
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002923u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2924 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002925{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002926 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2927 return 64;
2928 } else {
2929 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002930
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002931 return intel_tile_width(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002932 }
2933}
2934
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002935u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2936 struct drm_i915_gem_object *obj,
2937 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002938{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002939 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002940 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002941 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002942
Daniel Vetterce7f1722015-10-14 16:51:06 +02002943 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2944 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002945
Daniel Vetterce7f1722015-10-14 16:51:06 +02002946 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002947 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002948 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002949 return -1;
2950
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002951 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002952
2953 if (plane == 1) {
Daniel Vettera6d09182015-10-14 16:51:05 +02002954 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002955 PAGE_SIZE;
2956 }
2957
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002958 WARN_ON(upper_32_bits(offset));
2959
2960 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002961}
2962
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002963static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2964{
2965 struct drm_device *dev = intel_crtc->base.dev;
2966 struct drm_i915_private *dev_priv = dev->dev_private;
2967
2968 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2969 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2970 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002971}
2972
Chandra Kondurua1b22782015-04-07 15:28:45 -07002973/*
2974 * This function detaches (aka. unbinds) unused scalers in hardware
2975 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002976static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002977{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002978 struct intel_crtc_scaler_state *scaler_state;
2979 int i;
2980
Chandra Kondurua1b22782015-04-07 15:28:45 -07002981 scaler_state = &intel_crtc->config->scaler_state;
2982
2983 /* loop through and disable scalers that aren't in use */
2984 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002985 if (!scaler_state->scalers[i].in_use)
2986 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002987 }
2988}
2989
Chandra Konduru6156a452015-04-27 13:48:39 -07002990u32 skl_plane_ctl_format(uint32_t pixel_format)
2991{
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002993 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 /*
3002 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3003 * to be already pre-multiplied. We need to add a knob (or a different
3004 * DRM_FORMAT) for user-space to configure that.
3005 */
3006 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003007 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003011 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003015 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003017 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003018 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003019 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003021 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003025 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003026 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003027
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003028 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003029}
3030
3031u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3032{
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 switch (fb_modifier) {
3034 case DRM_FORMAT_MOD_NONE:
3035 break;
3036 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003037 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003039 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003040 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003041 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003042 default:
3043 MISSING_CASE(fb_modifier);
3044 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003045
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003046 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003047}
3048
3049u32 skl_plane_ctl_rotation(unsigned int rotation)
3050{
Chandra Konduru6156a452015-04-27 13:48:39 -07003051 switch (rotation) {
3052 case BIT(DRM_ROTATE_0):
3053 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303054 /*
3055 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3056 * while i915 HW rotation is clockwise, thats why this swapping.
3057 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003058 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303059 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003060 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003061 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003062 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303063 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003064 default:
3065 MISSING_CASE(rotation);
3066 }
3067
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003068 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003069}
3070
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003071static void skylake_update_primary_plane(struct drm_plane *plane,
3072 const struct intel_crtc_state *crtc_state,
3073 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003074{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003075 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003076 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3078 struct drm_framebuffer *fb = plane_state->base.fb;
3079 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003080 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303081 u32 plane_ctl, stride_div, stride;
3082 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003083 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303084 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003085 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003086 int scaler_id = plane_state->scaler_id;
3087 int src_x = plane_state->src.x1 >> 16;
3088 int src_y = plane_state->src.y1 >> 16;
3089 int src_w = drm_rect_width(&plane_state->src) >> 16;
3090 int src_h = drm_rect_height(&plane_state->src) >> 16;
3091 int dst_x = plane_state->dst.x1;
3092 int dst_y = plane_state->dst.y1;
3093 int dst_w = drm_rect_width(&plane_state->dst);
3094 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003095
3096 plane_ctl = PLANE_CTL_ENABLE |
3097 PLANE_CTL_PIPE_GAMMA_ENABLE |
3098 PLANE_CTL_PIPE_CSC_ENABLE;
3099
Chandra Konduru6156a452015-04-27 13:48:39 -07003100 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3101 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003102 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003103 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003104
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003105 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003106 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003107 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303108
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003109 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003110
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303111 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003112 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3113
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303114 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003115 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303116 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003117 x_offset = stride * tile_height - src_y - src_h;
3118 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003119 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303120 } else {
3121 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003122 x_offset = src_x;
3123 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003124 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303125 }
3126 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003127
Paulo Zanoni2db33662015-09-14 15:20:03 -03003128 intel_crtc->adjusted_x = x_offset;
3129 intel_crtc->adjusted_y = y_offset;
3130
Damien Lespiau70d21f02013-07-03 21:06:04 +01003131 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303132 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3133 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3134 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003135
3136 if (scaler_id >= 0) {
3137 uint32_t ps_ctrl = 0;
3138
3139 WARN_ON(!dst_w || !dst_h);
3140 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3141 crtc_state->scaler_state.scalers[scaler_id].mode;
3142 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3143 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3144 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3145 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3146 I915_WRITE(PLANE_POS(pipe, 0), 0);
3147 } else {
3148 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3149 }
3150
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003151 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003152
3153 POSTING_READ(PLANE_SURF(pipe, 0));
3154}
3155
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003156static void skylake_disable_primary_plane(struct drm_plane *primary,
3157 struct drm_crtc *crtc)
3158{
3159 struct drm_device *dev = crtc->dev;
3160 struct drm_i915_private *dev_priv = dev->dev_private;
3161 int pipe = to_intel_crtc(crtc)->pipe;
3162
3163 if (dev_priv->fbc.deactivate)
3164 dev_priv->fbc.deactivate(dev_priv);
3165
3166 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3167 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
3170
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003176 /* Support for kgdboc is disabled, this needs a major rework. */
3177 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003179 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003180}
3181
Ville Syrjälä75147472014-11-24 18:28:11 +02003182static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003183{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003184 struct drm_crtc *crtc;
3185
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003186 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3188 enum plane plane = intel_crtc->plane;
3189
3190 intel_prepare_page_flip(dev, plane);
3191 intel_finish_page_flip_plane(dev, plane);
3192 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003193}
3194
3195static void intel_update_primary_planes(struct drm_device *dev)
3196{
Ville Syrjälä75147472014-11-24 18:28:11 +02003197 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003198
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003199 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003200 struct intel_plane *plane = to_intel_plane(crtc->primary);
3201 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003202
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003203 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003204 plane_state = to_intel_plane_state(plane->base.state);
3205
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003206 if (plane_state->visible)
3207 plane->update_plane(&plane->base,
3208 to_intel_crtc_state(crtc->state),
3209 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003210
3211 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003212 }
3213}
3214
Ville Syrjälä75147472014-11-24 18:28:11 +02003215void intel_prepare_reset(struct drm_device *dev)
3216{
3217 /* no reset support for gen2 */
3218 if (IS_GEN2(dev))
3219 return;
3220
3221 /* reset doesn't touch the display */
3222 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3223 return;
3224
3225 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003226 /*
3227 * Disabling the crtcs gracefully seems nicer. Also the
3228 * g33 docs say we should at least disable all the planes.
3229 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003230 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003231}
3232
3233void intel_finish_reset(struct drm_device *dev)
3234{
3235 struct drm_i915_private *dev_priv = to_i915(dev);
3236
3237 /*
3238 * Flips in the rings will be nuked by the reset,
3239 * so complete all pending flips so that user space
3240 * will get its events and not get stuck.
3241 */
3242 intel_complete_page_flips(dev);
3243
3244 /* no reset support for gen2 */
3245 if (IS_GEN2(dev))
3246 return;
3247
3248 /* reset doesn't touch the display */
3249 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3250 /*
3251 * Flips in the rings have been nuked by the reset,
3252 * so update the base address of all primary
3253 * planes to the the last fb to make sure we're
3254 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003255 *
3256 * FIXME: Atomic will make this obsolete since we won't schedule
3257 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003258 */
3259 intel_update_primary_planes(dev);
3260 return;
3261 }
3262
3263 /*
3264 * The display has been reset as well,
3265 * so need a full re-initialization.
3266 */
3267 intel_runtime_pm_disable_interrupts(dev_priv);
3268 intel_runtime_pm_enable_interrupts(dev_priv);
3269
3270 intel_modeset_init_hw(dev);
3271
3272 spin_lock_irq(&dev_priv->irq_lock);
3273 if (dev_priv->display.hpd_irq_setup)
3274 dev_priv->display.hpd_irq_setup(dev);
3275 spin_unlock_irq(&dev_priv->irq_lock);
3276
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003277 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003278
3279 intel_hpd_init(dev_priv);
3280
3281 drm_modeset_unlock_all(dev);
3282}
3283
Chris Wilson7d5e3792014-03-04 13:15:08 +00003284static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3285{
3286 struct drm_device *dev = crtc->dev;
3287 struct drm_i915_private *dev_priv = dev->dev_private;
3288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289 bool pending;
3290
3291 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3292 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3293 return false;
3294
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003295 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003296 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003297 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003298
3299 return pending;
3300}
3301
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003302static void intel_update_pipe_config(struct intel_crtc *crtc,
3303 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003304{
3305 struct drm_device *dev = crtc->base.dev;
3306 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003307 struct intel_crtc_state *pipe_config =
3308 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003309
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003310 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3311 crtc->base.mode = crtc->base.state->mode;
3312
3313 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3314 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3315 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003316
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003317 if (HAS_DDI(dev))
3318 intel_set_pipe_csc(&crtc->base);
3319
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003320 /*
3321 * Update pipe size and adjust fitter if needed: the reason for this is
3322 * that in compute_mode_changes we check the native mode (not the pfit
3323 * mode) to see if we can flip rather than do a full mode set. In the
3324 * fastboot case, we'll flip, but if we don't update the pipesrc and
3325 * pfit state, we'll end up with a big fb scanned out into the wrong
3326 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003327 */
3328
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003329 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003330 ((pipe_config->pipe_src_w - 1) << 16) |
3331 (pipe_config->pipe_src_h - 1));
3332
3333 /* on skylake this is done by detaching scalers */
3334 if (INTEL_INFO(dev)->gen >= 9) {
3335 skl_detach_scalers(crtc);
3336
3337 if (pipe_config->pch_pfit.enabled)
3338 skylake_pfit_enable(crtc);
3339 } else if (HAS_PCH_SPLIT(dev)) {
3340 if (pipe_config->pch_pfit.enabled)
3341 ironlake_pfit_enable(crtc);
3342 else if (old_crtc_state->pch_pfit.enabled)
3343 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003344 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003345}
3346
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003347static void intel_fdi_normal_train(struct drm_crtc *crtc)
3348{
3349 struct drm_device *dev = crtc->dev;
3350 struct drm_i915_private *dev_priv = dev->dev_private;
3351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3352 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003353 i915_reg_t reg;
3354 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003355
3356 /* enable normal train */
3357 reg = FDI_TX_CTL(pipe);
3358 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003359 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003360 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3361 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003362 } else {
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003365 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003366 I915_WRITE(reg, temp);
3367
3368 reg = FDI_RX_CTL(pipe);
3369 temp = I915_READ(reg);
3370 if (HAS_PCH_CPT(dev)) {
3371 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3372 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3373 } else {
3374 temp &= ~FDI_LINK_TRAIN_NONE;
3375 temp |= FDI_LINK_TRAIN_NONE;
3376 }
3377 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3378
3379 /* wait one idle pattern time */
3380 POSTING_READ(reg);
3381 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003382
3383 /* IVB wants error correction enabled */
3384 if (IS_IVYBRIDGE(dev))
3385 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3386 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003387}
3388
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003389/* The FDI link training functions for ILK/Ibexpeak. */
3390static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3391{
3392 struct drm_device *dev = crtc->dev;
3393 struct drm_i915_private *dev_priv = dev->dev_private;
3394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3395 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003396 i915_reg_t reg;
3397 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003398
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003399 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003400 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003401
Adam Jacksone1a44742010-06-25 15:32:14 -04003402 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3403 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 reg = FDI_RX_IMR(pipe);
3405 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003406 temp &= ~FDI_RX_SYMBOL_LOCK;
3407 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 I915_WRITE(reg, temp);
3409 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003410 udelay(150);
3411
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 reg = FDI_TX_CTL(pipe);
3414 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003415 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003416 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417 temp &= ~FDI_LINK_TRAIN_NONE;
3418 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 reg = FDI_RX_CTL(pipe);
3422 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423 temp &= ~FDI_LINK_TRAIN_NONE;
3424 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3426
3427 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 udelay(150);
3429
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003430 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003431 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3433 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003434
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003436 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3439
3440 if ((temp & FDI_RX_BIT_LOCK)) {
3441 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443 break;
3444 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003446 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448
3449 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 reg = FDI_TX_CTL(pipe);
3451 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452 temp &= ~FDI_LINK_TRAIN_NONE;
3453 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 reg = FDI_RX_CTL(pipe);
3457 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 temp &= ~FDI_LINK_TRAIN_NONE;
3459 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 I915_WRITE(reg, temp);
3461
3462 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463 udelay(150);
3464
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003466 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003467 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3469
3470 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 DRM_DEBUG_KMS("FDI train 2 done.\n");
3473 break;
3474 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003476 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478
3479 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003480
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481}
3482
Akshay Joshi0206e352011-08-16 15:34:10 -04003483static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3485 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3486 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3487 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3488};
3489
3490/* The FDI link training functions for SNB/Cougarpoint. */
3491static void gen6_fdi_link_train(struct drm_crtc *crtc)
3492{
3493 struct drm_device *dev = crtc->dev;
3494 struct drm_i915_private *dev_priv = dev->dev_private;
3495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3496 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003497 i915_reg_t reg;
3498 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499
Adam Jacksone1a44742010-06-25 15:32:14 -04003500 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3501 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003502 reg = FDI_RX_IMR(pipe);
3503 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003504 temp &= ~FDI_RX_SYMBOL_LOCK;
3505 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 I915_WRITE(reg, temp);
3507
3508 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003509 udelay(150);
3510
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003511 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 reg = FDI_TX_CTL(pipe);
3513 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003514 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003515 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003516 temp &= ~FDI_LINK_TRAIN_NONE;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1;
3518 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3519 /* SNB-B */
3520 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522
Daniel Vetterd74cf322012-10-26 10:58:13 +02003523 I915_WRITE(FDI_RX_MISC(pipe),
3524 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3525
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003528 if (HAS_PCH_CPT(dev)) {
3529 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3530 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3531 } else {
3532 temp &= ~FDI_LINK_TRAIN_NONE;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1;
3534 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3536
3537 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003538 udelay(150);
3539
Akshay Joshi0206e352011-08-16 15:34:10 -04003540 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 reg = FDI_TX_CTL(pipe);
3542 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3544 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003545 I915_WRITE(reg, temp);
3546
3547 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548 udelay(500);
3549
Sean Paulfa37d392012-03-02 12:53:39 -05003550 for (retry = 0; retry < 5; retry++) {
3551 reg = FDI_RX_IIR(pipe);
3552 temp = I915_READ(reg);
3553 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3554 if (temp & FDI_RX_BIT_LOCK) {
3555 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3556 DRM_DEBUG_KMS("FDI train 1 done.\n");
3557 break;
3558 }
3559 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560 }
Sean Paulfa37d392012-03-02 12:53:39 -05003561 if (retry < 5)
3562 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 }
3564 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566
3567 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 reg = FDI_TX_CTL(pipe);
3569 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003570 temp &= ~FDI_LINK_TRAIN_NONE;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2;
3572 if (IS_GEN6(dev)) {
3573 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3574 /* SNB-B */
3575 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3576 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003577 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 reg = FDI_RX_CTL(pipe);
3580 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581 if (HAS_PCH_CPT(dev)) {
3582 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3583 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3584 } else {
3585 temp &= ~FDI_LINK_TRAIN_NONE;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2;
3587 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 I915_WRITE(reg, temp);
3589
3590 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003591 udelay(150);
3592
Akshay Joshi0206e352011-08-16 15:34:10 -04003593 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3597 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 I915_WRITE(reg, temp);
3599
3600 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601 udelay(500);
3602
Sean Paulfa37d392012-03-02 12:53:39 -05003603 for (retry = 0; retry < 5; retry++) {
3604 reg = FDI_RX_IIR(pipe);
3605 temp = I915_READ(reg);
3606 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3607 if (temp & FDI_RX_SYMBOL_LOCK) {
3608 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3609 DRM_DEBUG_KMS("FDI train 2 done.\n");
3610 break;
3611 }
3612 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003613 }
Sean Paulfa37d392012-03-02 12:53:39 -05003614 if (retry < 5)
3615 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003616 }
3617 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003618 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003619
3620 DRM_DEBUG_KMS("FDI train done.\n");
3621}
3622
Jesse Barnes357555c2011-04-28 15:09:55 -07003623/* Manual link training for Ivy Bridge A0 parts */
3624static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3625{
3626 struct drm_device *dev = crtc->dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003630 i915_reg_t reg;
3631 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003632
3633 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3634 for train result */
3635 reg = FDI_RX_IMR(pipe);
3636 temp = I915_READ(reg);
3637 temp &= ~FDI_RX_SYMBOL_LOCK;
3638 temp &= ~FDI_RX_BIT_LOCK;
3639 I915_WRITE(reg, temp);
3640
3641 POSTING_READ(reg);
3642 udelay(150);
3643
Daniel Vetter01a415f2012-10-27 15:58:40 +02003644 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3645 I915_READ(FDI_RX_IIR(pipe)));
3646
Jesse Barnes139ccd32013-08-19 11:04:55 -07003647 /* Try each vswing and preemphasis setting twice before moving on */
3648 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3649 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003652 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3653 temp &= ~FDI_TX_ENABLE;
3654 I915_WRITE(reg, temp);
3655
3656 reg = FDI_RX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp &= ~FDI_LINK_TRAIN_AUTO;
3659 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3660 temp &= ~FDI_RX_ENABLE;
3661 I915_WRITE(reg, temp);
3662
3663 /* enable CPU FDI TX and PCH FDI RX */
3664 reg = FDI_TX_CTL(pipe);
3665 temp = I915_READ(reg);
3666 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003667 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003668 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003669 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003670 temp |= snb_b_fdi_train_param[j/2];
3671 temp |= FDI_COMPOSITE_SYNC;
3672 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3673
3674 I915_WRITE(FDI_RX_MISC(pipe),
3675 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3676
3677 reg = FDI_RX_CTL(pipe);
3678 temp = I915_READ(reg);
3679 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3680 temp |= FDI_COMPOSITE_SYNC;
3681 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3682
3683 POSTING_READ(reg);
3684 udelay(1); /* should be 0.5us */
3685
3686 for (i = 0; i < 4; i++) {
3687 reg = FDI_RX_IIR(pipe);
3688 temp = I915_READ(reg);
3689 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3690
3691 if (temp & FDI_RX_BIT_LOCK ||
3692 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3693 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3694 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3695 i);
3696 break;
3697 }
3698 udelay(1); /* should be 0.5us */
3699 }
3700 if (i == 4) {
3701 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3702 continue;
3703 }
3704
3705 /* Train 2 */
3706 reg = FDI_TX_CTL(pipe);
3707 temp = I915_READ(reg);
3708 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3709 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3710 I915_WRITE(reg, temp);
3711
3712 reg = FDI_RX_CTL(pipe);
3713 temp = I915_READ(reg);
3714 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3715 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003716 I915_WRITE(reg, temp);
3717
3718 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003719 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003720
Jesse Barnes139ccd32013-08-19 11:04:55 -07003721 for (i = 0; i < 4; i++) {
3722 reg = FDI_RX_IIR(pipe);
3723 temp = I915_READ(reg);
3724 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003725
Jesse Barnes139ccd32013-08-19 11:04:55 -07003726 if (temp & FDI_RX_SYMBOL_LOCK ||
3727 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3728 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3729 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3730 i);
3731 goto train_done;
3732 }
3733 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003734 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003735 if (i == 4)
3736 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003737 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003738
Jesse Barnes139ccd32013-08-19 11:04:55 -07003739train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 DRM_DEBUG_KMS("FDI train done.\n");
3741}
3742
Daniel Vetter88cefb62012-08-12 19:27:14 +02003743static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003744{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003745 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003746 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003748 i915_reg_t reg;
3749 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003750
Jesse Barnes0e23b992010-09-10 11:10:00 -07003751 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003752 reg = FDI_RX_CTL(pipe);
3753 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003754 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003755 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003756 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003757 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3758
3759 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 udelay(200);
3761
3762 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003763 temp = I915_READ(reg);
3764 I915_WRITE(reg, temp | FDI_PCDCLK);
3765
3766 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003767 udelay(200);
3768
Paulo Zanoni20749732012-11-23 15:30:38 -02003769 /* Enable CPU FDI TX PLL, always on for Ironlake */
3770 reg = FDI_TX_CTL(pipe);
3771 temp = I915_READ(reg);
3772 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3773 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003774
Paulo Zanoni20749732012-11-23 15:30:38 -02003775 POSTING_READ(reg);
3776 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003777 }
3778}
3779
Daniel Vetter88cefb62012-08-12 19:27:14 +02003780static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3781{
3782 struct drm_device *dev = intel_crtc->base.dev;
3783 struct drm_i915_private *dev_priv = dev->dev_private;
3784 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003785 i915_reg_t reg;
3786 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003787
3788 /* Switch from PCDclk to Rawclk */
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3792
3793 /* Disable CPU FDI TX PLL */
3794 reg = FDI_TX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3797
3798 POSTING_READ(reg);
3799 udelay(100);
3800
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3804
3805 /* Wait for the clocks to turn off. */
3806 POSTING_READ(reg);
3807 udelay(100);
3808}
3809
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003810static void ironlake_fdi_disable(struct drm_crtc *crtc)
3811{
3812 struct drm_device *dev = crtc->dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3815 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003816 i915_reg_t reg;
3817 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003818
3819 /* disable CPU FDI tx and PCH FDI rx */
3820 reg = FDI_TX_CTL(pipe);
3821 temp = I915_READ(reg);
3822 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3823 POSTING_READ(reg);
3824
3825 reg = FDI_RX_CTL(pipe);
3826 temp = I915_READ(reg);
3827 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003828 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003829 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3830
3831 POSTING_READ(reg);
3832 udelay(100);
3833
3834 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003835 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003836 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003837
3838 /* still set train pattern 1 */
3839 reg = FDI_TX_CTL(pipe);
3840 temp = I915_READ(reg);
3841 temp &= ~FDI_LINK_TRAIN_NONE;
3842 temp |= FDI_LINK_TRAIN_PATTERN_1;
3843 I915_WRITE(reg, temp);
3844
3845 reg = FDI_RX_CTL(pipe);
3846 temp = I915_READ(reg);
3847 if (HAS_PCH_CPT(dev)) {
3848 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3850 } else {
3851 temp &= ~FDI_LINK_TRAIN_NONE;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1;
3853 }
3854 /* BPC in FDI rx is consistent with that in PIPECONF */
3855 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003856 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003857 I915_WRITE(reg, temp);
3858
3859 POSTING_READ(reg);
3860 udelay(100);
3861}
3862
Chris Wilson5dce5b932014-01-20 10:17:36 +00003863bool intel_has_pending_fb_unpin(struct drm_device *dev)
3864{
3865 struct intel_crtc *crtc;
3866
3867 /* Note that we don't need to be called with mode_config.lock here
3868 * as our list of CRTC objects is static for the lifetime of the
3869 * device and so cannot disappear as we iterate. Similarly, we can
3870 * happily treat the predicates as racy, atomic checks as userspace
3871 * cannot claim and pin a new fb without at least acquring the
3872 * struct_mutex and so serialising with us.
3873 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003874 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003875 if (atomic_read(&crtc->unpin_work_count) == 0)
3876 continue;
3877
3878 if (crtc->unpin_work)
3879 intel_wait_for_vblank(dev, crtc->pipe);
3880
3881 return true;
3882 }
3883
3884 return false;
3885}
3886
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003887static void page_flip_completed(struct intel_crtc *intel_crtc)
3888{
3889 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3890 struct intel_unpin_work *work = intel_crtc->unpin_work;
3891
3892 /* ensure that the unpin work is consistent wrt ->pending. */
3893 smp_rmb();
3894 intel_crtc->unpin_work = NULL;
3895
3896 if (work->event)
3897 drm_send_vblank_event(intel_crtc->base.dev,
3898 intel_crtc->pipe,
3899 work->event);
3900
3901 drm_crtc_vblank_put(&intel_crtc->base);
3902
3903 wake_up_all(&dev_priv->pending_flip_queue);
3904 queue_work(dev_priv->wq, &work->work);
3905
3906 trace_i915_flip_complete(intel_crtc->plane,
3907 work->pending_flip_obj);
3908}
3909
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003910static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003911{
Chris Wilson0f911282012-04-17 10:05:38 +01003912 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003913 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003914 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003915
Daniel Vetter2c10d572012-12-20 21:24:07 +01003916 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003917
3918 ret = wait_event_interruptible_timeout(
3919 dev_priv->pending_flip_queue,
3920 !intel_crtc_has_pending_flip(crtc),
3921 60*HZ);
3922
3923 if (ret < 0)
3924 return ret;
3925
3926 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003928
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003929 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003930 if (intel_crtc->unpin_work) {
3931 WARN_ONCE(1, "Removing stuck page flip\n");
3932 page_flip_completed(intel_crtc);
3933 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003934 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003935 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003936
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003937 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003938}
3939
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003940static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3941{
3942 u32 temp;
3943
3944 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3945
3946 mutex_lock(&dev_priv->sb_lock);
3947
3948 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3949 temp |= SBI_SSCCTL_DISABLE;
3950 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3951
3952 mutex_unlock(&dev_priv->sb_lock);
3953}
3954
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003955/* Program iCLKIP clock to the desired frequency */
3956static void lpt_program_iclkip(struct drm_crtc *crtc)
3957{
3958 struct drm_device *dev = crtc->dev;
3959 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003960 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3962 u32 temp;
3963
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003964 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003965
3966 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003967 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 auxdiv = 1;
3969 divsel = 0x41;
3970 phaseinc = 0x20;
3971 } else {
3972 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003973 * but the adjusted_mode->crtc_clock in in KHz. To get the
3974 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003975 * convert the virtual clock precision to KHz here for higher
3976 * precision.
3977 */
3978 u32 iclk_virtual_root_freq = 172800 * 1000;
3979 u32 iclk_pi_range = 64;
3980 u32 desired_divisor, msb_divisor_value, pi_value;
3981
Ville Syrjäläa2572f52015-12-04 22:20:21 +02003982 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003983 msb_divisor_value = desired_divisor / iclk_pi_range;
3984 pi_value = desired_divisor % iclk_pi_range;
3985
3986 auxdiv = 0;
3987 divsel = msb_divisor_value - 2;
3988 phaseinc = pi_value;
3989 }
3990
3991 /* This should not happen with any sane values */
3992 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3993 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3994 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3995 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3996
3997 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003998 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999 auxdiv,
4000 divsel,
4001 phasedir,
4002 phaseinc);
4003
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004004 mutex_lock(&dev_priv->sb_lock);
4005
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004006 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004007 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004008 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4009 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4010 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4011 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4012 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4013 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004014 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015
4016 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004017 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004018 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4019 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021
4022 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004023 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004024 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004025 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004026
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004027 mutex_unlock(&dev_priv->sb_lock);
4028
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004029 /* Wait for initialization time */
4030 udelay(24);
4031
4032 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4033}
4034
Daniel Vetter275f01b22013-05-03 11:49:47 +02004035static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4036 enum pipe pch_transcoder)
4037{
4038 struct drm_device *dev = crtc->base.dev;
4039 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004040 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004041
4042 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4043 I915_READ(HTOTAL(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4045 I915_READ(HBLANK(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4047 I915_READ(HSYNC(cpu_transcoder)));
4048
4049 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4050 I915_READ(VTOTAL(cpu_transcoder)));
4051 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4052 I915_READ(VBLANK(cpu_transcoder)));
4053 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4054 I915_READ(VSYNC(cpu_transcoder)));
4055 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4056 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4057}
4058
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004059static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004060{
4061 struct drm_i915_private *dev_priv = dev->dev_private;
4062 uint32_t temp;
4063
4064 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004065 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004066 return;
4067
4068 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4070
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004071 temp &= ~FDI_BC_BIFURCATION_SELECT;
4072 if (enable)
4073 temp |= FDI_BC_BIFURCATION_SELECT;
4074
4075 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004076 I915_WRITE(SOUTH_CHICKEN1, temp);
4077 POSTING_READ(SOUTH_CHICKEN1);
4078}
4079
4080static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4081{
4082 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004083
4084 switch (intel_crtc->pipe) {
4085 case PIPE_A:
4086 break;
4087 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004088 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004089 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004090 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004091 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004092
4093 break;
4094 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004095 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004096
4097 break;
4098 default:
4099 BUG();
4100 }
4101}
4102
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004103/* Return which DP Port should be selected for Transcoder DP control */
4104static enum port
4105intel_trans_dp_port_sel(struct drm_crtc *crtc)
4106{
4107 struct drm_device *dev = crtc->dev;
4108 struct intel_encoder *encoder;
4109
4110 for_each_encoder_on_crtc(dev, crtc, encoder) {
4111 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4112 encoder->type == INTEL_OUTPUT_EDP)
4113 return enc_to_dig_port(&encoder->base)->port;
4114 }
4115
4116 return -1;
4117}
4118
Jesse Barnesf67a5592011-01-05 10:31:48 -08004119/*
4120 * Enable PCH resources required for PCH ports:
4121 * - PCH PLLs
4122 * - FDI training & RX/TX
4123 * - update transcoder timings
4124 * - DP transcoding bits
4125 * - transcoder
4126 */
4127static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004128{
4129 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004130 struct drm_i915_private *dev_priv = dev->dev_private;
4131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4132 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004133 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004134
Daniel Vetterab9412b2013-05-03 11:49:46 +02004135 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004136
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004137 if (IS_IVYBRIDGE(dev))
4138 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4139
Daniel Vettercd986ab2012-10-26 10:58:12 +02004140 /* Write the TU size bits before fdi link training, so that error
4141 * detection works. */
4142 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4143 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4144
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004145 /*
4146 * Sometimes spurious CPU pipe underruns happen during FDI
4147 * training, at least with VGA+HDMI cloning. Suppress them.
4148 */
4149 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4150
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004152 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004153
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004154 /* We need to program the right clock selection before writing the pixel
4155 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004156 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004157 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004158
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004160 temp |= TRANS_DPLL_ENABLE(pipe);
4161 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004162 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004163 temp |= sel;
4164 else
4165 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004167 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004169 /* XXX: pch pll's can be enabled any time before we enable the PCH
4170 * transcoder, and we actually should do this to not upset any PCH
4171 * transcoder that already use the clock when we share it.
4172 *
4173 * Note that enable_shared_dpll tries to do the right thing, but
4174 * get_shared_dpll unconditionally resets the pll - we need that to have
4175 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004176 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004177
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004178 /* set transcoder timing, panel must allow it */
4179 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004180 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004181
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004182 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004183
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004184 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4185
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004187 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004188 const struct drm_display_mode *adjusted_mode =
4189 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004190 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004191 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004192 temp = I915_READ(reg);
4193 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004194 TRANS_DP_SYNC_MASK |
4195 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004196 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004197 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004198
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004199 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004200 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004201 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004202 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004203
4204 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004205 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004208 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004209 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004210 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004211 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004212 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004213 break;
4214 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004215 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 }
4217
Chris Wilson5eddb702010-09-11 13:48:45 +01004218 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004219 }
4220
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004221 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004222}
4223
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004224static void lpt_pch_enable(struct drm_crtc *crtc)
4225{
4226 struct drm_device *dev = crtc->dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
4228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004229 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004230
Daniel Vetterab9412b2013-05-03 11:49:46 +02004231 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004232
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004233 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004234
Paulo Zanoni0540e482012-10-31 18:12:40 -02004235 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004236 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004237
Paulo Zanoni937bb612012-10-31 18:12:47 -02004238 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004239}
4240
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004241struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4242 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004243{
Daniel Vettere2b78262013-06-07 23:10:03 +02004244 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004245 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004246 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004247 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004248 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004250 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4251
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004252 if (HAS_PCH_IBX(dev_priv->dev)) {
4253 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004254 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004255 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004256
Daniel Vetter46edb022013-06-05 13:34:12 +02004257 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4258 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004259
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004260 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004261
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004262 goto found;
4263 }
4264
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304265 if (IS_BROXTON(dev_priv->dev)) {
4266 /* PLL is attached to port in bxt */
4267 struct intel_encoder *encoder;
4268 struct intel_digital_port *intel_dig_port;
4269
4270 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4271 if (WARN_ON(!encoder))
4272 return NULL;
4273
4274 intel_dig_port = enc_to_dig_port(&encoder->base);
4275 /* 1:1 mapping between ports and PLLs */
4276 i = (enum intel_dpll_id)intel_dig_port->port;
4277 pll = &dev_priv->shared_dplls[i];
4278 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4279 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004280 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304281
4282 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004283 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4284 /* Do not consider SPLL */
4285 max = 2;
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304286
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004287 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004288 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004289
4290 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004291 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004292 continue;
4293
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004294 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004295 &shared_dpll[i].hw_state,
4296 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004297 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004298 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004299 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004300 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004301 goto found;
4302 }
4303 }
4304
4305 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004306 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4307 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004308 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004309 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4310 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004311 goto found;
4312 }
4313 }
4314
4315 return NULL;
4316
4317found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004318 if (shared_dpll[i].crtc_mask == 0)
4319 shared_dpll[i].hw_state =
4320 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004321
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004322 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004323 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4324 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004325
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004326 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004327
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004328 return pll;
4329}
4330
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004331static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004332{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004333 struct drm_i915_private *dev_priv = to_i915(state->dev);
4334 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004335 struct intel_shared_dpll *pll;
4336 enum intel_dpll_id i;
4337
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004338 if (!to_intel_atomic_state(state)->dpll_set)
4339 return;
4340
4341 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004342 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4343 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004344 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004345 }
4346}
4347
Daniel Vettera1520312013-05-03 11:49:50 +02004348static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004349{
4350 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004351 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004352 u32 temp;
4353
4354 temp = I915_READ(dslreg);
4355 udelay(500);
4356 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004357 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004358 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004359 }
4360}
4361
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004362static int
4363skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4364 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4365 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004366{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004367 struct intel_crtc_scaler_state *scaler_state =
4368 &crtc_state->scaler_state;
4369 struct intel_crtc *intel_crtc =
4370 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004371 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004372
4373 need_scaling = intel_rotation_90_or_270(rotation) ?
4374 (src_h != dst_w || src_w != dst_h):
4375 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004376
4377 /*
4378 * if plane is being disabled or scaler is no more required or force detach
4379 * - free scaler binded to this plane/crtc
4380 * - in order to do this, update crtc->scaler_usage
4381 *
4382 * Here scaler state in crtc_state is set free so that
4383 * scaler can be assigned to other user. Actual register
4384 * update to free the scaler is done in plane/panel-fit programming.
4385 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4386 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004388 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004389 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004390 scaler_state->scalers[*scaler_id].in_use = 0;
4391
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004392 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4393 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4394 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004395 scaler_state->scaler_users);
4396 *scaler_id = -1;
4397 }
4398 return 0;
4399 }
4400
4401 /* range checks */
4402 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4403 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4404
4405 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4406 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004407 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004408 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004409 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004410 return -EINVAL;
4411 }
4412
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004413 /* mark this plane as a scaler user in crtc_state */
4414 scaler_state->scaler_users |= (1 << scaler_user);
4415 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4416 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4417 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4418 scaler_state->scaler_users);
4419
4420 return 0;
4421}
4422
4423/**
4424 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4425 *
4426 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004427 *
4428 * Return
4429 * 0 - scaler_usage updated successfully
4430 * error - requested scaling cannot be supported or other error condition
4431 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004432int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433{
4434 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004435 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004436
4437 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4438 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4439
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004440 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004441 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004442 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004443 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004444}
4445
4446/**
4447 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4448 *
4449 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004450 * @plane_state: atomic plane state to update
4451 *
4452 * Return
4453 * 0 - scaler_usage updated successfully
4454 * error - requested scaling cannot be supported or other error condition
4455 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004456static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4457 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004458{
4459
4460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004461 struct intel_plane *intel_plane =
4462 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004463 struct drm_framebuffer *fb = plane_state->base.fb;
4464 int ret;
4465
4466 bool force_detach = !fb || !plane_state->visible;
4467
4468 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4469 intel_plane->base.base.id, intel_crtc->pipe,
4470 drm_plane_index(&intel_plane->base));
4471
4472 ret = skl_update_scaler(crtc_state, force_detach,
4473 drm_plane_index(&intel_plane->base),
4474 &plane_state->scaler_id,
4475 plane_state->base.rotation,
4476 drm_rect_width(&plane_state->src) >> 16,
4477 drm_rect_height(&plane_state->src) >> 16,
4478 drm_rect_width(&plane_state->dst),
4479 drm_rect_height(&plane_state->dst));
4480
4481 if (ret || plane_state->scaler_id < 0)
4482 return ret;
4483
Chandra Kondurua1b22782015-04-07 15:28:45 -07004484 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004485 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004486 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004487 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004488 return -EINVAL;
4489 }
4490
4491 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004492 switch (fb->pixel_format) {
4493 case DRM_FORMAT_RGB565:
4494 case DRM_FORMAT_XBGR8888:
4495 case DRM_FORMAT_XRGB8888:
4496 case DRM_FORMAT_ABGR8888:
4497 case DRM_FORMAT_ARGB8888:
4498 case DRM_FORMAT_XRGB2101010:
4499 case DRM_FORMAT_XBGR2101010:
4500 case DRM_FORMAT_YUYV:
4501 case DRM_FORMAT_YVYU:
4502 case DRM_FORMAT_UYVY:
4503 case DRM_FORMAT_VYUY:
4504 break;
4505 default:
4506 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4507 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4508 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004509 }
4510
Chandra Kondurua1b22782015-04-07 15:28:45 -07004511 return 0;
4512}
4513
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004514static void skylake_scaler_disable(struct intel_crtc *crtc)
4515{
4516 int i;
4517
4518 for (i = 0; i < crtc->num_scalers; i++)
4519 skl_detach_scaler(crtc, i);
4520}
4521
4522static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004523{
4524 struct drm_device *dev = crtc->base.dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004527 struct intel_crtc_scaler_state *scaler_state =
4528 &crtc->config->scaler_state;
4529
4530 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4531
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004532 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004533 int id;
4534
4535 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4536 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4537 return;
4538 }
4539
4540 id = scaler_state->scaler_id;
4541 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4542 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4543 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4544 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4545
4546 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004547 }
4548}
4549
Jesse Barnesb074cec2013-04-25 12:55:02 -07004550static void ironlake_pfit_enable(struct intel_crtc *crtc)
4551{
4552 struct drm_device *dev = crtc->base.dev;
4553 struct drm_i915_private *dev_priv = dev->dev_private;
4554 int pipe = crtc->pipe;
4555
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004556 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004557 /* Force use of hard-coded filter coefficients
4558 * as some pre-programmed values are broken,
4559 * e.g. x201.
4560 */
4561 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4563 PF_PIPE_SEL_IVB(pipe));
4564 else
4565 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004566 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4567 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004568 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004569}
4570
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004571void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004573 struct drm_device *dev = crtc->base.dev;
4574 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004575
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004576 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004577 return;
4578
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004579 /* We can only enable IPS after we enable a plane and wait for a vblank */
4580 intel_wait_for_vblank(dev, crtc->pipe);
4581
Paulo Zanonid77e4532013-09-24 13:52:55 -03004582 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004583 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004584 mutex_lock(&dev_priv->rps.hw_lock);
4585 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4586 mutex_unlock(&dev_priv->rps.hw_lock);
4587 /* Quoting Art Runyan: "its not safe to expect any particular
4588 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004589 * mailbox." Moreover, the mailbox may return a bogus state,
4590 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004591 */
4592 } else {
4593 I915_WRITE(IPS_CTL, IPS_ENABLE);
4594 /* The bit only becomes 1 in the next vblank, so this wait here
4595 * is essentially intel_wait_for_vblank. If we don't have this
4596 * and don't wait for vblanks until the end of crtc_enable, then
4597 * the HW state readout code will complain that the expected
4598 * IPS_CTL value is not the one we read. */
4599 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4600 DRM_ERROR("Timed out waiting for IPS enable\n");
4601 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004602}
4603
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004604void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004605{
4606 struct drm_device *dev = crtc->base.dev;
4607 struct drm_i915_private *dev_priv = dev->dev_private;
4608
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004609 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004610 return;
4611
4612 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004613 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004614 mutex_lock(&dev_priv->rps.hw_lock);
4615 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4616 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004617 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4618 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4619 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004620 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004621 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004622 POSTING_READ(IPS_CTL);
4623 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004624
4625 /* We need to wait for a vblank before we can disable the plane. */
4626 intel_wait_for_vblank(dev, crtc->pipe);
4627}
4628
4629/** Loads the palette/gamma unit for the CRTC with the prepared values */
4630static void intel_crtc_load_lut(struct drm_crtc *crtc)
4631{
4632 struct drm_device *dev = crtc->dev;
4633 struct drm_i915_private *dev_priv = dev->dev_private;
4634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4635 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004636 int i;
4637 bool reenable_ips = false;
4638
4639 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004640 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004641 return;
4642
Imre Deak50360402015-01-16 00:55:16 -08004643 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004644 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004645 assert_dsi_pll_enabled(dev_priv);
4646 else
4647 assert_pll_enabled(dev_priv, pipe);
4648 }
4649
Paulo Zanonid77e4532013-09-24 13:52:55 -03004650 /* Workaround : Do not read or write the pipe palette/gamma data while
4651 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4652 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004653 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004654 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4655 GAMMA_MODE_MODE_SPLIT)) {
4656 hsw_disable_ips(intel_crtc);
4657 reenable_ips = true;
4658 }
4659
4660 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004661 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004662
4663 if (HAS_GMCH_DISPLAY(dev))
4664 palreg = PALETTE(pipe, i);
4665 else
4666 palreg = LGC_PALETTE(pipe, i);
4667
4668 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004669 (intel_crtc->lut_r[i] << 16) |
4670 (intel_crtc->lut_g[i] << 8) |
4671 intel_crtc->lut_b[i]);
4672 }
4673
4674 if (reenable_ips)
4675 hsw_enable_ips(intel_crtc);
4676}
4677
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004678static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004679{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004680 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004681 struct drm_device *dev = intel_crtc->base.dev;
4682 struct drm_i915_private *dev_priv = dev->dev_private;
4683
4684 mutex_lock(&dev->struct_mutex);
4685 dev_priv->mm.interruptible = false;
4686 (void) intel_overlay_switch_off(intel_crtc->overlay);
4687 dev_priv->mm.interruptible = true;
4688 mutex_unlock(&dev->struct_mutex);
4689 }
4690
4691 /* Let userspace switch the overlay on again. In most cases userspace
4692 * has to recompute where to put it anyway.
4693 */
4694}
4695
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004696/**
4697 * intel_post_enable_primary - Perform operations after enabling primary plane
4698 * @crtc: the CRTC whose primary plane was just enabled
4699 *
4700 * Performs potentially sleeping operations that must be done after the primary
4701 * plane is enabled, such as updating FBC and IPS. Note that this may be
4702 * called due to an explicit primary plane update, or due to an implicit
4703 * re-enable that is caused when a sprite plane is updated to no longer
4704 * completely hide the primary plane.
4705 */
4706static void
4707intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708{
4709 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004710 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4712 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004713
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004714 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004715 * FIXME IPS should be fine as long as one plane is
4716 * enabled, but in practice it seems to have problems
4717 * when going from primary only to sprite only and vice
4718 * versa.
4719 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004720 hsw_enable_ips(intel_crtc);
4721
Daniel Vetterf99d7062014-06-19 16:01:59 +02004722 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004723 * Gen2 reports pipe underruns whenever all planes are disabled.
4724 * So don't enable underrun reporting before at least some planes
4725 * are enabled.
4726 * FIXME: Need to fix the logic to work when we turn off all planes
4727 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004728 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004729 if (IS_GEN2(dev))
4730 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4731
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004732 /* Underruns don't always raise interrupts, so check manually. */
4733 intel_check_cpu_fifo_underruns(dev_priv);
4734 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004735}
4736
4737/**
4738 * intel_pre_disable_primary - Perform operations before disabling primary plane
4739 * @crtc: the CRTC whose primary plane is to be disabled
4740 *
4741 * Performs potentially sleeping operations that must be done before the
4742 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4743 * be called due to an explicit primary plane update, or due to an implicit
4744 * disable that is caused when a sprite plane completely hides the primary
4745 * plane.
4746 */
4747static void
4748intel_pre_disable_primary(struct drm_crtc *crtc)
4749{
4750 struct drm_device *dev = crtc->dev;
4751 struct drm_i915_private *dev_priv = dev->dev_private;
4752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4753 int pipe = intel_crtc->pipe;
4754
4755 /*
4756 * Gen2 reports pipe underruns whenever all planes are disabled.
4757 * So diasble underrun reporting before all the planes get disabled.
4758 * FIXME: Need to fix the logic to work when we turn off all planes
4759 * but leave the pipe running.
4760 */
4761 if (IS_GEN2(dev))
4762 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4763
4764 /*
4765 * Vblank time updates from the shadow to live plane control register
4766 * are blocked if the memory self-refresh mode is active at that
4767 * moment. So to make sure the plane gets truly disabled, disable
4768 * first the self-refresh mode. The self-refresh enable bit in turn
4769 * will be checked/applied by the HW only at the next frame start
4770 * event which is after the vblank start event, so we need to have a
4771 * wait-for-vblank between disabling the plane and the pipe.
4772 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004773 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004774 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004775 dev_priv->wm.vlv.cxsr = false;
4776 intel_wait_for_vblank(dev, pipe);
4777 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004778
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004779 /*
4780 * FIXME IPS should be fine as long as one plane is
4781 * enabled, but in practice it seems to have problems
4782 * when going from primary only to sprite only and vice
4783 * versa.
4784 */
4785 hsw_disable_ips(intel_crtc);
4786}
4787
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004788static void intel_post_plane_update(struct intel_crtc *crtc)
4789{
4790 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004791 struct intel_crtc_state *pipe_config =
4792 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004793 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004794
4795 if (atomic->wait_vblank)
4796 intel_wait_for_vblank(dev, crtc->pipe);
4797
4798 intel_frontbuffer_flip(dev, atomic->fb_bits);
4799
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004800 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004801
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004802 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004803 intel_update_watermarks(&crtc->base);
4804
Paulo Zanonic80ac852015-07-02 19:25:13 -03004805 if (atomic->update_fbc)
Paulo Zanoni754d1132015-10-13 19:13:25 -03004806 intel_fbc_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004807
4808 if (atomic->post_enable_primary)
4809 intel_post_enable_primary(&crtc->base);
4810
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004811 memset(atomic, 0, sizeof(*atomic));
4812}
4813
4814static void intel_pre_plane_update(struct intel_crtc *crtc)
4815{
4816 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004817 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004818 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004819 struct intel_crtc_state *pipe_config =
4820 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004821
Paulo Zanonic80ac852015-07-02 19:25:13 -03004822 if (atomic->disable_fbc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03004823 intel_fbc_deactivate(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004824
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004825 if (crtc->atomic.disable_ips)
4826 hsw_disable_ips(crtc);
4827
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004828 if (atomic->pre_disable_primary)
4829 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004830
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004831 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004832 crtc->wm.cxsr_allowed = false;
4833 intel_set_memory_cxsr(dev_priv, false);
4834 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004835
Matt Roperbf220452016-01-19 11:43:04 -08004836 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004837 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004838}
4839
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004840static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004841{
4842 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004844 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004845 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004846
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004847 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004848
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004849 drm_for_each_plane_mask(p, dev, plane_mask)
4850 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004851
Daniel Vetterf99d7062014-06-19 16:01:59 +02004852 /*
4853 * FIXME: Once we grow proper nuclear flip support out of this we need
4854 * to compute the mask of flip planes precisely. For the time being
4855 * consider this a flip to a NULL plane.
4856 */
4857 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004858}
4859
Jesse Barnesf67a5592011-01-05 10:31:48 -08004860static void ironlake_crtc_enable(struct drm_crtc *crtc)
4861{
4862 struct drm_device *dev = crtc->dev;
4863 struct drm_i915_private *dev_priv = dev->dev_private;
4864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004865 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004866 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004868 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004869 return;
4870
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004871 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004872 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4873
4874 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004875 intel_prepare_shared_dpll(intel_crtc);
4876
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004877 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304878 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004879
4880 intel_set_pipe_timings(intel_crtc);
4881
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004882 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004883 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004884 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004885 }
4886
4887 ironlake_set_pipeconf(crtc);
4888
Jesse Barnesf67a5592011-01-05 10:31:48 -08004889 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004890
Daniel Vettera72e4c92014-09-30 10:56:47 +02004891 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004892
Daniel Vetterf6736a12013-06-05 13:34:30 +02004893 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004894 if (encoder->pre_enable)
4895 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004896
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004897 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004898 /* Note: FDI PLL enabling _must_ be done before we enable the
4899 * cpu pipes, hence this is separate from all the other fdi/pch
4900 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004901 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004902 } else {
4903 assert_fdi_tx_disabled(dev_priv, pipe);
4904 assert_fdi_rx_disabled(dev_priv, pipe);
4905 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004906
Jesse Barnesb074cec2013-04-25 12:55:02 -07004907 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004908
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004909 /*
4910 * On ILK+ LUT must be loaded before the pipe is running but with
4911 * clocks enabled
4912 */
4913 intel_crtc_load_lut(crtc);
4914
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004915 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004916 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004917
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004918 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004919 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004920
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004921 assert_vblank_disabled(crtc);
4922 drm_crtc_vblank_on(crtc);
4923
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004924 for_each_encoder_on_crtc(dev, crtc, encoder)
4925 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004926
4927 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004928 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004929
4930 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4931 if (intel_crtc->config->has_pch_encoder)
4932 intel_wait_for_vblank(dev, pipe);
4933 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03004934
4935 intel_fbc_enable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004936}
4937
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004938/* IPS only exists on ULT machines and is tied to pipe A. */
4939static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4940{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004941 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004942}
4943
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004944static void haswell_crtc_enable(struct drm_crtc *crtc)
4945{
4946 struct drm_device *dev = crtc->dev;
4947 struct drm_i915_private *dev_priv = dev->dev_private;
4948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4949 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004950 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4951 struct intel_crtc_state *pipe_config =
4952 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004953
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004954 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004955 return;
4956
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004957 if (intel_crtc->config->has_pch_encoder)
4958 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4959 false);
4960
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004961 if (intel_crtc_to_shared_dpll(intel_crtc))
4962 intel_enable_shared_dpll(intel_crtc);
4963
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004964 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304965 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004966
4967 intel_set_pipe_timings(intel_crtc);
4968
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004969 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4970 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4971 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004972 }
4973
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004974 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004975 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004976 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004977 }
4978
4979 haswell_set_pipeconf(crtc);
4980
4981 intel_set_pipe_csc(crtc);
4982
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004983 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004984
Daniel Vetter6b698512015-11-28 11:05:39 +01004985 if (intel_crtc->config->has_pch_encoder)
4986 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4987 else
4988 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4989
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304990 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004991 if (encoder->pre_enable)
4992 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304993 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004994
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004995 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004996 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004997
Jani Nikulaa65347b2015-11-27 12:21:46 +02004998 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304999 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005000
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005001 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005002 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005003 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005004 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005005
5006 /*
5007 * On ILK+ LUT must be loaded before the pipe is running but with
5008 * clocks enabled
5009 */
5010 intel_crtc_load_lut(crtc);
5011
Paulo Zanoni1f544382012-10-24 11:32:00 -02005012 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005013 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305014 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005015
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005016 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005017 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005018
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005019 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005020 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005021
Jani Nikulaa65347b2015-11-27 12:21:46 +02005022 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005023 intel_ddi_set_vc_payload_alloc(crtc, true);
5024
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005025 assert_vblank_disabled(crtc);
5026 drm_crtc_vblank_on(crtc);
5027
Jani Nikula8807e552013-08-30 19:40:32 +03005028 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005029 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005030 intel_opregion_notify_encoder(encoder, true);
5031 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005032
Daniel Vetter6b698512015-11-28 11:05:39 +01005033 if (intel_crtc->config->has_pch_encoder) {
5034 intel_wait_for_vblank(dev, pipe);
5035 intel_wait_for_vblank(dev, pipe);
5036 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005037 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5038 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005039 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005040
Paulo Zanonie4916942013-09-20 16:21:19 -03005041 /* If we change the relative order between pipe/planes enabling, we need
5042 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005043 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5044 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5045 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5046 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5047 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005048
5049 intel_fbc_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005050}
5051
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005052static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005053{
5054 struct drm_device *dev = crtc->base.dev;
5055 struct drm_i915_private *dev_priv = dev->dev_private;
5056 int pipe = crtc->pipe;
5057
5058 /* To avoid upsetting the power well on haswell only disable the pfit if
5059 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005060 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005061 I915_WRITE(PF_CTL(pipe), 0);
5062 I915_WRITE(PF_WIN_POS(pipe), 0);
5063 I915_WRITE(PF_WIN_SZ(pipe), 0);
5064 }
5065}
5066
Jesse Barnes6be4a602010-09-10 10:26:01 -07005067static void ironlake_crtc_disable(struct drm_crtc *crtc)
5068{
5069 struct drm_device *dev = crtc->dev;
5070 struct drm_i915_private *dev_priv = dev->dev_private;
5071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005072 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005073 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005074
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005075 if (intel_crtc->config->has_pch_encoder)
5076 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5077
Daniel Vetterea9d7582012-07-10 10:42:52 +02005078 for_each_encoder_on_crtc(dev, crtc, encoder)
5079 encoder->disable(encoder);
5080
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005081 drm_crtc_vblank_off(crtc);
5082 assert_vblank_disabled(crtc);
5083
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005084 /*
5085 * Sometimes spurious CPU pipe underruns happen when the
5086 * pipe is already disabled, but FDI RX/TX is still enabled.
5087 * Happens at least with VGA+HDMI cloning. Suppress them.
5088 */
5089 if (intel_crtc->config->has_pch_encoder)
5090 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5091
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005092 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005093
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005094 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005095
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005096 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005097 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005098 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5099 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005100
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005101 for_each_encoder_on_crtc(dev, crtc, encoder)
5102 if (encoder->post_disable)
5103 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005104
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005105 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005106 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005107
Daniel Vetterd925c592013-06-05 13:34:04 +02005108 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005109 i915_reg_t reg;
5110 u32 temp;
5111
Daniel Vetterd925c592013-06-05 13:34:04 +02005112 /* disable TRANS_DP_CTL */
5113 reg = TRANS_DP_CTL(pipe);
5114 temp = I915_READ(reg);
5115 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5116 TRANS_DP_PORT_SEL_MASK);
5117 temp |= TRANS_DP_PORT_SEL_NONE;
5118 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005119
Daniel Vetterd925c592013-06-05 13:34:04 +02005120 /* disable DPLL_SEL */
5121 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005122 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005123 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005124 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005125
Daniel Vetterd925c592013-06-05 13:34:04 +02005126 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005127 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005128
5129 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005130
5131 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005132}
5133
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005134static void haswell_crtc_disable(struct drm_crtc *crtc)
5135{
5136 struct drm_device *dev = crtc->dev;
5137 struct drm_i915_private *dev_priv = dev->dev_private;
5138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5139 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005140 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005141
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005142 if (intel_crtc->config->has_pch_encoder)
5143 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5144 false);
5145
Jani Nikula8807e552013-08-30 19:40:32 +03005146 for_each_encoder_on_crtc(dev, crtc, encoder) {
5147 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005148 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005149 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005150
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005151 drm_crtc_vblank_off(crtc);
5152 assert_vblank_disabled(crtc);
5153
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005154 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005156 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005157 intel_ddi_set_vc_payload_alloc(crtc, false);
5158
Jani Nikulaa65347b2015-11-27 12:21:46 +02005159 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305160 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005161
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005162 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005163 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005164 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005165 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005166
Jani Nikulaa65347b2015-11-27 12:21:46 +02005167 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305168 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005169
Imre Deak97b040a2014-06-25 22:01:50 +03005170 for_each_encoder_on_crtc(dev, crtc, encoder)
5171 if (encoder->post_disable)
5172 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005173
Ville Syrjälä92966a32015-12-08 16:05:48 +02005174 if (intel_crtc->config->has_pch_encoder) {
5175 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005176 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005177 intel_ddi_fdi_disable(crtc);
5178
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005179 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5180 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005181 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005182
5183 intel_fbc_disable_crtc(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005184}
5185
Jesse Barnes2dd24552013-04-25 12:55:01 -07005186static void i9xx_pfit_enable(struct intel_crtc *crtc)
5187{
5188 struct drm_device *dev = crtc->base.dev;
5189 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005190 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005191
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005192 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005193 return;
5194
Daniel Vetterc0b03412013-05-28 12:05:54 +02005195 /*
5196 * The panel fitter should only be adjusted whilst the pipe is disabled,
5197 * according to register description and PRM.
5198 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005199 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5200 assert_pipe_disabled(dev_priv, crtc->pipe);
5201
Jesse Barnesb074cec2013-04-25 12:55:02 -07005202 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5203 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005204
5205 /* Border color in case we don't scale up to the full screen. Black by
5206 * default, change to something else for debugging. */
5207 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005208}
5209
Dave Airlied05410f2014-06-05 13:22:59 +10005210static enum intel_display_power_domain port_to_power_domain(enum port port)
5211{
5212 switch (port) {
5213 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005214 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005215 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005216 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005217 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005218 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005219 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005220 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005221 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005222 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005223 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005224 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005225 return POWER_DOMAIN_PORT_OTHER;
5226 }
5227}
5228
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005229static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5230{
5231 switch (port) {
5232 case PORT_A:
5233 return POWER_DOMAIN_AUX_A;
5234 case PORT_B:
5235 return POWER_DOMAIN_AUX_B;
5236 case PORT_C:
5237 return POWER_DOMAIN_AUX_C;
5238 case PORT_D:
5239 return POWER_DOMAIN_AUX_D;
5240 case PORT_E:
5241 /* FIXME: Check VBT for actual wiring of PORT E */
5242 return POWER_DOMAIN_AUX_D;
5243 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005244 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005245 return POWER_DOMAIN_AUX_A;
5246 }
5247}
5248
Imre Deak319be8a2014-03-04 19:22:57 +02005249enum intel_display_power_domain
5250intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005251{
Imre Deak319be8a2014-03-04 19:22:57 +02005252 struct drm_device *dev = intel_encoder->base.dev;
5253 struct intel_digital_port *intel_dig_port;
5254
5255 switch (intel_encoder->type) {
5256 case INTEL_OUTPUT_UNKNOWN:
5257 /* Only DDI platforms should ever use this output type */
5258 WARN_ON_ONCE(!HAS_DDI(dev));
5259 case INTEL_OUTPUT_DISPLAYPORT:
5260 case INTEL_OUTPUT_HDMI:
5261 case INTEL_OUTPUT_EDP:
5262 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005263 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005264 case INTEL_OUTPUT_DP_MST:
5265 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5266 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005267 case INTEL_OUTPUT_ANALOG:
5268 return POWER_DOMAIN_PORT_CRT;
5269 case INTEL_OUTPUT_DSI:
5270 return POWER_DOMAIN_PORT_DSI;
5271 default:
5272 return POWER_DOMAIN_PORT_OTHER;
5273 }
5274}
5275
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005276enum intel_display_power_domain
5277intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5278{
5279 struct drm_device *dev = intel_encoder->base.dev;
5280 struct intel_digital_port *intel_dig_port;
5281
5282 switch (intel_encoder->type) {
5283 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005284 case INTEL_OUTPUT_HDMI:
5285 /*
5286 * Only DDI platforms should ever use these output types.
5287 * We can get here after the HDMI detect code has already set
5288 * the type of the shared encoder. Since we can't be sure
5289 * what's the status of the given connectors, play safe and
5290 * run the DP detection too.
5291 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005292 WARN_ON_ONCE(!HAS_DDI(dev));
5293 case INTEL_OUTPUT_DISPLAYPORT:
5294 case INTEL_OUTPUT_EDP:
5295 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5296 return port_to_aux_power_domain(intel_dig_port->port);
5297 case INTEL_OUTPUT_DP_MST:
5298 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5299 return port_to_aux_power_domain(intel_dig_port->port);
5300 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005301 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005302 return POWER_DOMAIN_AUX_A;
5303 }
5304}
5305
Imre Deak319be8a2014-03-04 19:22:57 +02005306static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5307{
5308 struct drm_device *dev = crtc->dev;
5309 struct intel_encoder *intel_encoder;
5310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5311 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005312 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005313 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005314
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005315 if (!crtc->state->active)
5316 return 0;
5317
Imre Deak77d22dc2014-03-05 16:20:52 +02005318 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5319 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005320 if (intel_crtc->config->pch_pfit.enabled ||
5321 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005322 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5323
Imre Deak319be8a2014-03-04 19:22:57 +02005324 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5325 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5326
Imre Deak77d22dc2014-03-05 16:20:52 +02005327 return mask;
5328}
5329
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005330static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5331{
5332 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5334 enum intel_display_power_domain domain;
5335 unsigned long domains, new_domains, old_domains;
5336
5337 old_domains = intel_crtc->enabled_power_domains;
5338 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5339
5340 domains = new_domains & ~old_domains;
5341
5342 for_each_power_domain(domain, domains)
5343 intel_display_power_get(dev_priv, domain);
5344
5345 return old_domains & ~new_domains;
5346}
5347
5348static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5349 unsigned long domains)
5350{
5351 enum intel_display_power_domain domain;
5352
5353 for_each_power_domain(domain, domains)
5354 intel_display_power_put(dev_priv, domain);
5355}
5356
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005357static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005358{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005359 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005360 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005361 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005362 unsigned long put_domains[I915_MAX_PIPES] = {};
5363 struct drm_crtc_state *crtc_state;
5364 struct drm_crtc *crtc;
5365 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005366
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005367 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5368 if (needs_modeset(crtc->state))
5369 put_domains[to_intel_crtc(crtc)->pipe] =
5370 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005371 }
5372
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005373 if (dev_priv->display.modeset_commit_cdclk &&
5374 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5375 dev_priv->display.modeset_commit_cdclk(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005376
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005377 for (i = 0; i < I915_MAX_PIPES; i++)
5378 if (put_domains[i])
5379 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005380}
5381
Mika Kaholaadafdc62015-08-18 14:36:59 +03005382static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5383{
5384 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5385
5386 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5387 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5388 return max_cdclk_freq;
5389 else if (IS_CHERRYVIEW(dev_priv))
5390 return max_cdclk_freq*95/100;
5391 else if (INTEL_INFO(dev_priv)->gen < 4)
5392 return 2*max_cdclk_freq*90/100;
5393 else
5394 return max_cdclk_freq*90/100;
5395}
5396
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005397static void intel_update_max_cdclk(struct drm_device *dev)
5398{
5399 struct drm_i915_private *dev_priv = dev->dev_private;
5400
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005401 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005402 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5403
5404 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5405 dev_priv->max_cdclk_freq = 675000;
5406 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5407 dev_priv->max_cdclk_freq = 540000;
5408 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5409 dev_priv->max_cdclk_freq = 450000;
5410 else
5411 dev_priv->max_cdclk_freq = 337500;
5412 } else if (IS_BROADWELL(dev)) {
5413 /*
5414 * FIXME with extra cooling we can allow
5415 * 540 MHz for ULX and 675 Mhz for ULT.
5416 * How can we know if extra cooling is
5417 * available? PCI ID, VTB, something else?
5418 */
5419 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5420 dev_priv->max_cdclk_freq = 450000;
5421 else if (IS_BDW_ULX(dev))
5422 dev_priv->max_cdclk_freq = 450000;
5423 else if (IS_BDW_ULT(dev))
5424 dev_priv->max_cdclk_freq = 540000;
5425 else
5426 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005427 } else if (IS_CHERRYVIEW(dev)) {
5428 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005429 } else if (IS_VALLEYVIEW(dev)) {
5430 dev_priv->max_cdclk_freq = 400000;
5431 } else {
5432 /* otherwise assume cdclk is fixed */
5433 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5434 }
5435
Mika Kaholaadafdc62015-08-18 14:36:59 +03005436 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5437
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005438 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5439 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005440
5441 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5442 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005443}
5444
5445static void intel_update_cdclk(struct drm_device *dev)
5446{
5447 struct drm_i915_private *dev_priv = dev->dev_private;
5448
5449 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5450 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5451 dev_priv->cdclk_freq);
5452
5453 /*
5454 * Program the gmbus_freq based on the cdclk frequency.
5455 * BSpec erroneously claims we should aim for 4MHz, but
5456 * in fact 1MHz is the correct frequency.
5457 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005458 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005459 /*
5460 * Program the gmbus_freq based on the cdclk frequency.
5461 * BSpec erroneously claims we should aim for 4MHz, but
5462 * in fact 1MHz is the correct frequency.
5463 */
5464 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5465 }
5466
5467 if (dev_priv->max_cdclk_freq == 0)
5468 intel_update_max_cdclk(dev);
5469}
5470
Damien Lespiau70d0c572015-06-04 18:21:29 +01005471static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305472{
5473 struct drm_i915_private *dev_priv = dev->dev_private;
5474 uint32_t divider;
5475 uint32_t ratio;
5476 uint32_t current_freq;
5477 int ret;
5478
5479 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5480 switch (frequency) {
5481 case 144000:
5482 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5483 ratio = BXT_DE_PLL_RATIO(60);
5484 break;
5485 case 288000:
5486 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5487 ratio = BXT_DE_PLL_RATIO(60);
5488 break;
5489 case 384000:
5490 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5491 ratio = BXT_DE_PLL_RATIO(60);
5492 break;
5493 case 576000:
5494 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5495 ratio = BXT_DE_PLL_RATIO(60);
5496 break;
5497 case 624000:
5498 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5499 ratio = BXT_DE_PLL_RATIO(65);
5500 break;
5501 case 19200:
5502 /*
5503 * Bypass frequency with DE PLL disabled. Init ratio, divider
5504 * to suppress GCC warning.
5505 */
5506 ratio = 0;
5507 divider = 0;
5508 break;
5509 default:
5510 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5511
5512 return;
5513 }
5514
5515 mutex_lock(&dev_priv->rps.hw_lock);
5516 /* Inform power controller of upcoming frequency change */
5517 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5518 0x80000000);
5519 mutex_unlock(&dev_priv->rps.hw_lock);
5520
5521 if (ret) {
5522 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5523 ret, frequency);
5524 return;
5525 }
5526
5527 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5528 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5529 current_freq = current_freq * 500 + 1000;
5530
5531 /*
5532 * DE PLL has to be disabled when
5533 * - setting to 19.2MHz (bypass, PLL isn't used)
5534 * - before setting to 624MHz (PLL needs toggling)
5535 * - before setting to any frequency from 624MHz (PLL needs toggling)
5536 */
5537 if (frequency == 19200 || frequency == 624000 ||
5538 current_freq == 624000) {
5539 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5540 /* Timeout 200us */
5541 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5542 1))
5543 DRM_ERROR("timout waiting for DE PLL unlock\n");
5544 }
5545
5546 if (frequency != 19200) {
5547 uint32_t val;
5548
5549 val = I915_READ(BXT_DE_PLL_CTL);
5550 val &= ~BXT_DE_PLL_RATIO_MASK;
5551 val |= ratio;
5552 I915_WRITE(BXT_DE_PLL_CTL, val);
5553
5554 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5555 /* Timeout 200us */
5556 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5557 DRM_ERROR("timeout waiting for DE PLL lock\n");
5558
5559 val = I915_READ(CDCLK_CTL);
5560 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5561 val |= divider;
5562 /*
5563 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5564 * enable otherwise.
5565 */
5566 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5567 if (frequency >= 500000)
5568 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5569
5570 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5571 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5572 val |= (frequency - 1000) / 500;
5573 I915_WRITE(CDCLK_CTL, val);
5574 }
5575
5576 mutex_lock(&dev_priv->rps.hw_lock);
5577 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5578 DIV_ROUND_UP(frequency, 25000));
5579 mutex_unlock(&dev_priv->rps.hw_lock);
5580
5581 if (ret) {
5582 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5583 ret, frequency);
5584 return;
5585 }
5586
Damien Lespiaua47871b2015-06-04 18:21:34 +01005587 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305588}
5589
5590void broxton_init_cdclk(struct drm_device *dev)
5591{
5592 struct drm_i915_private *dev_priv = dev->dev_private;
5593 uint32_t val;
5594
5595 /*
5596 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5597 * or else the reset will hang because there is no PCH to respond.
5598 * Move the handshake programming to initialization sequence.
5599 * Previously was left up to BIOS.
5600 */
5601 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5602 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5603 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5604
5605 /* Enable PG1 for cdclk */
5606 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5607
5608 /* check if cd clock is enabled */
5609 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5610 DRM_DEBUG_KMS("Display already initialized\n");
5611 return;
5612 }
5613
5614 /*
5615 * FIXME:
5616 * - The initial CDCLK needs to be read from VBT.
5617 * Need to make this change after VBT has changes for BXT.
5618 * - check if setting the max (or any) cdclk freq is really necessary
5619 * here, it belongs to modeset time
5620 */
5621 broxton_set_cdclk(dev, 624000);
5622
5623 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005624 POSTING_READ(DBUF_CTL);
5625
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305626 udelay(10);
5627
5628 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5629 DRM_ERROR("DBuf power enable timeout!\n");
5630}
5631
5632void broxton_uninit_cdclk(struct drm_device *dev)
5633{
5634 struct drm_i915_private *dev_priv = dev->dev_private;
5635
5636 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005637 POSTING_READ(DBUF_CTL);
5638
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305639 udelay(10);
5640
5641 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5642 DRM_ERROR("DBuf power disable timeout!\n");
5643
5644 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5645 broxton_set_cdclk(dev, 19200);
5646
5647 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5648}
5649
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005650static const struct skl_cdclk_entry {
5651 unsigned int freq;
5652 unsigned int vco;
5653} skl_cdclk_frequencies[] = {
5654 { .freq = 308570, .vco = 8640 },
5655 { .freq = 337500, .vco = 8100 },
5656 { .freq = 432000, .vco = 8640 },
5657 { .freq = 450000, .vco = 8100 },
5658 { .freq = 540000, .vco = 8100 },
5659 { .freq = 617140, .vco = 8640 },
5660 { .freq = 675000, .vco = 8100 },
5661};
5662
5663static unsigned int skl_cdclk_decimal(unsigned int freq)
5664{
5665 return (freq - 1000) / 500;
5666}
5667
5668static unsigned int skl_cdclk_get_vco(unsigned int freq)
5669{
5670 unsigned int i;
5671
5672 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5673 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5674
5675 if (e->freq == freq)
5676 return e->vco;
5677 }
5678
5679 return 8100;
5680}
5681
5682static void
5683skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5684{
5685 unsigned int min_freq;
5686 u32 val;
5687
5688 /* select the minimum CDCLK before enabling DPLL 0 */
5689 val = I915_READ(CDCLK_CTL);
5690 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5691 val |= CDCLK_FREQ_337_308;
5692
5693 if (required_vco == 8640)
5694 min_freq = 308570;
5695 else
5696 min_freq = 337500;
5697
5698 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5699
5700 I915_WRITE(CDCLK_CTL, val);
5701 POSTING_READ(CDCLK_CTL);
5702
5703 /*
5704 * We always enable DPLL0 with the lowest link rate possible, but still
5705 * taking into account the VCO required to operate the eDP panel at the
5706 * desired frequency. The usual DP link rates operate with a VCO of
5707 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5708 * The modeset code is responsible for the selection of the exact link
5709 * rate later on, with the constraint of choosing a frequency that
5710 * works with required_vco.
5711 */
5712 val = I915_READ(DPLL_CTRL1);
5713
5714 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5715 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5716 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5717 if (required_vco == 8640)
5718 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5719 SKL_DPLL0);
5720 else
5721 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5722 SKL_DPLL0);
5723
5724 I915_WRITE(DPLL_CTRL1, val);
5725 POSTING_READ(DPLL_CTRL1);
5726
5727 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5728
5729 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5730 DRM_ERROR("DPLL0 not locked\n");
5731}
5732
5733static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5734{
5735 int ret;
5736 u32 val;
5737
5738 /* inform PCU we want to change CDCLK */
5739 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5740 mutex_lock(&dev_priv->rps.hw_lock);
5741 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5742 mutex_unlock(&dev_priv->rps.hw_lock);
5743
5744 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5745}
5746
5747static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5748{
5749 unsigned int i;
5750
5751 for (i = 0; i < 15; i++) {
5752 if (skl_cdclk_pcu_ready(dev_priv))
5753 return true;
5754 udelay(10);
5755 }
5756
5757 return false;
5758}
5759
5760static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5761{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005762 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005763 u32 freq_select, pcu_ack;
5764
5765 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5766
5767 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5768 DRM_ERROR("failed to inform PCU about cdclk change\n");
5769 return;
5770 }
5771
5772 /* set CDCLK_CTL */
5773 switch(freq) {
5774 case 450000:
5775 case 432000:
5776 freq_select = CDCLK_FREQ_450_432;
5777 pcu_ack = 1;
5778 break;
5779 case 540000:
5780 freq_select = CDCLK_FREQ_540;
5781 pcu_ack = 2;
5782 break;
5783 case 308570:
5784 case 337500:
5785 default:
5786 freq_select = CDCLK_FREQ_337_308;
5787 pcu_ack = 0;
5788 break;
5789 case 617140:
5790 case 675000:
5791 freq_select = CDCLK_FREQ_675_617;
5792 pcu_ack = 3;
5793 break;
5794 }
5795
5796 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5797 POSTING_READ(CDCLK_CTL);
5798
5799 /* inform PCU of the change */
5800 mutex_lock(&dev_priv->rps.hw_lock);
5801 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5802 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005803
5804 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005805}
5806
5807void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5808{
5809 /* disable DBUF power */
5810 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5811 POSTING_READ(DBUF_CTL);
5812
5813 udelay(10);
5814
5815 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5816 DRM_ERROR("DBuf power disable timeout\n");
5817
Imre Deakab96c1ee2015-11-04 19:24:18 +02005818 /* disable DPLL0 */
5819 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5820 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5821 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005822}
5823
5824void skl_init_cdclk(struct drm_i915_private *dev_priv)
5825{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005826 unsigned int required_vco;
5827
Gary Wang39d9b852015-08-28 16:40:34 +08005828 /* DPLL0 not enabled (happens on early BIOS versions) */
5829 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5830 /* enable DPLL0 */
5831 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5832 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005833 }
5834
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005835 /* set CDCLK to the frequency the BIOS chose */
5836 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5837
5838 /* enable DBUF power */
5839 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5840 POSTING_READ(DBUF_CTL);
5841
5842 udelay(10);
5843
5844 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5845 DRM_ERROR("DBuf power enable timeout\n");
5846}
5847
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305848int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5849{
5850 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5851 uint32_t cdctl = I915_READ(CDCLK_CTL);
5852 int freq = dev_priv->skl_boot_cdclk;
5853
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305854 /*
5855 * check if the pre-os intialized the display
5856 * There is SWF18 scratchpad register defined which is set by the
5857 * pre-os which can be used by the OS drivers to check the status
5858 */
5859 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5860 goto sanitize;
5861
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305862 /* Is PLL enabled and locked ? */
5863 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5864 goto sanitize;
5865
5866 /* DPLL okay; verify the cdclock
5867 *
5868 * Noticed in some instances that the freq selection is correct but
5869 * decimal part is programmed wrong from BIOS where pre-os does not
5870 * enable display. Verify the same as well.
5871 */
5872 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5873 /* All well; nothing to sanitize */
5874 return false;
5875sanitize:
5876 /*
5877 * As of now initialize with max cdclk till
5878 * we get dynamic cdclk support
5879 * */
5880 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5881 skl_init_cdclk(dev_priv);
5882
5883 /* we did have to sanitize */
5884 return true;
5885}
5886
Jesse Barnes30a970c2013-11-04 13:48:12 -08005887/* Adjust CDclk dividers to allow high res or save power if possible */
5888static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5889{
5890 struct drm_i915_private *dev_priv = dev->dev_private;
5891 u32 val, cmd;
5892
Vandana Kannan164dfd22014-11-24 13:37:41 +05305893 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5894 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005895
Ville Syrjälädfcab172014-06-13 13:37:47 +03005896 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005897 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005898 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005899 cmd = 1;
5900 else
5901 cmd = 0;
5902
5903 mutex_lock(&dev_priv->rps.hw_lock);
5904 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5905 val &= ~DSPFREQGUAR_MASK;
5906 val |= (cmd << DSPFREQGUAR_SHIFT);
5907 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5908 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5909 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5910 50)) {
5911 DRM_ERROR("timed out waiting for CDclk change\n");
5912 }
5913 mutex_unlock(&dev_priv->rps.hw_lock);
5914
Ville Syrjälä54433e92015-05-26 20:42:31 +03005915 mutex_lock(&dev_priv->sb_lock);
5916
Ville Syrjälädfcab172014-06-13 13:37:47 +03005917 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005918 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005919
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005920 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005921
Jesse Barnes30a970c2013-11-04 13:48:12 -08005922 /* adjust cdclk divider */
5923 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005924 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005925 val |= divider;
5926 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005927
5928 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005929 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005930 50))
5931 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005932 }
5933
Jesse Barnes30a970c2013-11-04 13:48:12 -08005934 /* adjust self-refresh exit latency value */
5935 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5936 val &= ~0x7f;
5937
5938 /*
5939 * For high bandwidth configs, we set a higher latency in the bunit
5940 * so that the core display fetch happens in time to avoid underruns.
5941 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005942 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005943 val |= 4500 / 250; /* 4.5 usec */
5944 else
5945 val |= 3000 / 250; /* 3.0 usec */
5946 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005947
Ville Syrjäläa5805162015-05-26 20:42:30 +03005948 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005949
Ville Syrjäläb6283052015-06-03 15:45:07 +03005950 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005951}
5952
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005953static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5954{
5955 struct drm_i915_private *dev_priv = dev->dev_private;
5956 u32 val, cmd;
5957
Vandana Kannan164dfd22014-11-24 13:37:41 +05305958 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5959 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005960
5961 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005962 case 333333:
5963 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005964 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005965 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005966 break;
5967 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005968 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005969 return;
5970 }
5971
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005972 /*
5973 * Specs are full of misinformation, but testing on actual
5974 * hardware has shown that we just need to write the desired
5975 * CCK divider into the Punit register.
5976 */
5977 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5978
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005979 mutex_lock(&dev_priv->rps.hw_lock);
5980 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5981 val &= ~DSPFREQGUAR_MASK_CHV;
5982 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5983 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5984 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5985 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5986 50)) {
5987 DRM_ERROR("timed out waiting for CDclk change\n");
5988 }
5989 mutex_unlock(&dev_priv->rps.hw_lock);
5990
Ville Syrjäläb6283052015-06-03 15:45:07 +03005991 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005992}
5993
Jesse Barnes30a970c2013-11-04 13:48:12 -08005994static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5995 int max_pixclk)
5996{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005997 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005998 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005999
Jesse Barnes30a970c2013-11-04 13:48:12 -08006000 /*
6001 * Really only a few cases to deal with, as only 4 CDclks are supported:
6002 * 200MHz
6003 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006004 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006005 * 400MHz (VLV only)
6006 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6007 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006008 *
6009 * We seem to get an unstable or solid color picture at 200MHz.
6010 * Not sure what's wrong. For now use 200MHz only when all pipes
6011 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006012 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006013 if (!IS_CHERRYVIEW(dev_priv) &&
6014 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006015 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006016 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006017 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006018 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006019 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006020 else
6021 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006022}
6023
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306024static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6025 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006026{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306027 /*
6028 * FIXME:
6029 * - remove the guardband, it's not needed on BXT
6030 * - set 19.2MHz bypass frequency if there are no active pipes
6031 */
6032 if (max_pixclk > 576000*9/10)
6033 return 624000;
6034 else if (max_pixclk > 384000*9/10)
6035 return 576000;
6036 else if (max_pixclk > 288000*9/10)
6037 return 384000;
6038 else if (max_pixclk > 144000*9/10)
6039 return 288000;
6040 else
6041 return 144000;
6042}
6043
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006044/* Compute the max pixel clock for new configuration. Uses atomic state if
6045 * that's non-NULL, look at current state otherwise. */
6046static int intel_mode_max_pixclk(struct drm_device *dev,
6047 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006048{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006049 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6050 struct drm_i915_private *dev_priv = dev->dev_private;
6051 struct drm_crtc *crtc;
6052 struct drm_crtc_state *crtc_state;
6053 unsigned max_pixclk = 0, i;
6054 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006055
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006056 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6057 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006058
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006059 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6060 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006061
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006062 if (crtc_state->enable)
6063 pixclk = crtc_state->adjusted_mode.crtc_clock;
6064
6065 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006066 }
6067
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006068 if (!intel_state->active_crtcs)
6069 return 0;
6070
6071 for_each_pipe(dev_priv, pipe)
6072 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6073
Jesse Barnes30a970c2013-11-04 13:48:12 -08006074 return max_pixclk;
6075}
6076
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006077static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006078{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006079 struct drm_device *dev = state->dev;
6080 struct drm_i915_private *dev_priv = dev->dev_private;
6081 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006082 struct intel_atomic_state *intel_state =
6083 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006084
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006085 if (max_pixclk < 0)
6086 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006087
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006088 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006089 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306090
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006091 if (!intel_state->active_crtcs)
6092 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6093
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006094 return 0;
6095}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006096
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006097static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6098{
6099 struct drm_device *dev = state->dev;
6100 struct drm_i915_private *dev_priv = dev->dev_private;
6101 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006102 struct intel_atomic_state *intel_state =
6103 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006104
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006105 if (max_pixclk < 0)
6106 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006107
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006108 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006109 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006110
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006111 if (!intel_state->active_crtcs)
6112 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6113
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006114 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006115}
6116
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006117static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6118{
6119 unsigned int credits, default_credits;
6120
6121 if (IS_CHERRYVIEW(dev_priv))
6122 default_credits = PFI_CREDIT(12);
6123 else
6124 default_credits = PFI_CREDIT(8);
6125
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006126 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006127 /* CHV suggested value is 31 or 63 */
6128 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006129 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006130 else
6131 credits = PFI_CREDIT(15);
6132 } else {
6133 credits = default_credits;
6134 }
6135
6136 /*
6137 * WA - write default credits before re-programming
6138 * FIXME: should we also set the resend bit here?
6139 */
6140 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6141 default_credits);
6142
6143 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6144 credits | PFI_CREDIT_RESEND);
6145
6146 /*
6147 * FIXME is this guaranteed to clear
6148 * immediately or should we poll for it?
6149 */
6150 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6151}
6152
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006153static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006154{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006155 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006156 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006157 struct intel_atomic_state *old_intel_state =
6158 to_intel_atomic_state(old_state);
6159 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006160
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006161 /*
6162 * FIXME: We can end up here with all power domains off, yet
6163 * with a CDCLK frequency other than the minimum. To account
6164 * for this take the PIPE-A power domain, which covers the HW
6165 * blocks needed for the following programming. This can be
6166 * removed once it's guaranteed that we get here either with
6167 * the minimum CDCLK set, or the required power domains
6168 * enabled.
6169 */
6170 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006171
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006172 if (IS_CHERRYVIEW(dev))
6173 cherryview_set_cdclk(dev, req_cdclk);
6174 else
6175 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006176
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006177 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006178
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006179 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006180}
6181
Jesse Barnes89b667f2013-04-18 14:51:36 -07006182static void valleyview_crtc_enable(struct drm_crtc *crtc)
6183{
6184 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006185 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6187 struct intel_encoder *encoder;
6188 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006189
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006190 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006191 return;
6192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006193 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306194 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006195
6196 intel_set_pipe_timings(intel_crtc);
6197
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006198 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6199 struct drm_i915_private *dev_priv = dev->dev_private;
6200
6201 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6202 I915_WRITE(CHV_CANVAS(pipe), 0);
6203 }
6204
Daniel Vetter5b18e572014-04-24 23:55:06 +02006205 i9xx_set_pipeconf(intel_crtc);
6206
Jesse Barnes89b667f2013-04-18 14:51:36 -07006207 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006208
Daniel Vettera72e4c92014-09-30 10:56:47 +02006209 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006210
Jesse Barnes89b667f2013-04-18 14:51:36 -07006211 for_each_encoder_on_crtc(dev, crtc, encoder)
6212 if (encoder->pre_pll_enable)
6213 encoder->pre_pll_enable(encoder);
6214
Jani Nikulaa65347b2015-11-27 12:21:46 +02006215 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006216 if (IS_CHERRYVIEW(dev)) {
6217 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006218 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006219 } else {
6220 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006221 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006222 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006223 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006224
6225 for_each_encoder_on_crtc(dev, crtc, encoder)
6226 if (encoder->pre_enable)
6227 encoder->pre_enable(encoder);
6228
Jesse Barnes2dd24552013-04-25 12:55:01 -07006229 i9xx_pfit_enable(intel_crtc);
6230
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006231 intel_crtc_load_lut(crtc);
6232
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006233 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006234
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006235 assert_vblank_disabled(crtc);
6236 drm_crtc_vblank_on(crtc);
6237
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006238 for_each_encoder_on_crtc(dev, crtc, encoder)
6239 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006240}
6241
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006242static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6243{
6244 struct drm_device *dev = crtc->base.dev;
6245 struct drm_i915_private *dev_priv = dev->dev_private;
6246
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006247 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6248 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006249}
6250
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006251static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006252{
6253 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006254 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006256 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006257 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006258
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006259 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006260 return;
6261
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006262 i9xx_set_pll_dividers(intel_crtc);
6263
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006264 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306265 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006266
6267 intel_set_pipe_timings(intel_crtc);
6268
Daniel Vetter5b18e572014-04-24 23:55:06 +02006269 i9xx_set_pipeconf(intel_crtc);
6270
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006271 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006272
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006273 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006274 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006275
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006276 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006277 if (encoder->pre_enable)
6278 encoder->pre_enable(encoder);
6279
Daniel Vetterf6736a12013-06-05 13:34:30 +02006280 i9xx_enable_pll(intel_crtc);
6281
Jesse Barnes2dd24552013-04-25 12:55:01 -07006282 i9xx_pfit_enable(intel_crtc);
6283
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006284 intel_crtc_load_lut(crtc);
6285
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006286 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006287 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006288
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006289 assert_vblank_disabled(crtc);
6290 drm_crtc_vblank_on(crtc);
6291
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006292 for_each_encoder_on_crtc(dev, crtc, encoder)
6293 encoder->enable(encoder);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006294
6295 intel_fbc_enable(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006296}
6297
Daniel Vetter87476d62013-04-11 16:29:06 +02006298static void i9xx_pfit_disable(struct intel_crtc *crtc)
6299{
6300 struct drm_device *dev = crtc->base.dev;
6301 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006302
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006303 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006304 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006305
6306 assert_pipe_disabled(dev_priv, crtc->pipe);
6307
Daniel Vetter328d8e82013-05-08 10:36:31 +02006308 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6309 I915_READ(PFIT_CONTROL));
6310 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006311}
6312
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006313static void i9xx_crtc_disable(struct drm_crtc *crtc)
6314{
6315 struct drm_device *dev = crtc->dev;
6316 struct drm_i915_private *dev_priv = dev->dev_private;
6317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006318 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006319 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006320
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006321 /*
6322 * On gen2 planes are double buffered but the pipe isn't, so we must
6323 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006324 * We also need to wait on all gmch platforms because of the
6325 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006326 */
Imre Deak564ed192014-06-13 14:54:21 +03006327 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006328
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006329 for_each_encoder_on_crtc(dev, crtc, encoder)
6330 encoder->disable(encoder);
6331
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006332 drm_crtc_vblank_off(crtc);
6333 assert_vblank_disabled(crtc);
6334
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006335 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006336
Daniel Vetter87476d62013-04-11 16:29:06 +02006337 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006338
Jesse Barnes89b667f2013-04-18 14:51:36 -07006339 for_each_encoder_on_crtc(dev, crtc, encoder)
6340 if (encoder->post_disable)
6341 encoder->post_disable(encoder);
6342
Jani Nikulaa65347b2015-11-27 12:21:46 +02006343 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006344 if (IS_CHERRYVIEW(dev))
6345 chv_disable_pll(dev_priv, pipe);
6346 else if (IS_VALLEYVIEW(dev))
6347 vlv_disable_pll(dev_priv, pipe);
6348 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006349 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006350 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006351
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006352 for_each_encoder_on_crtc(dev, crtc, encoder)
6353 if (encoder->post_pll_disable)
6354 encoder->post_pll_disable(encoder);
6355
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006356 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006357 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006358
6359 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006360}
6361
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006362static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006363{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006365 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006366 enum intel_display_power_domain domain;
6367 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006368
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006369 if (!intel_crtc->active)
6370 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006371
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006372 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006373 WARN_ON(intel_crtc->unpin_work);
6374
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006375 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006376
6377 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6378 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006379 }
6380
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006381 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006382 intel_crtc->active = false;
6383 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006384 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006385
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006386 domains = intel_crtc->enabled_power_domains;
6387 for_each_power_domain(domain, domains)
6388 intel_display_power_put(dev_priv, domain);
6389 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006390
6391 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6392 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006393}
6394
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006395/*
6396 * turn all crtc's off, but do not adjust state
6397 * This has to be paired with a call to intel_modeset_setup_hw_state.
6398 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006399int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006400{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006401 struct drm_mode_config *config = &dev->mode_config;
6402 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6403 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006404 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006405 unsigned crtc_mask = 0;
6406 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006407
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006408 if (WARN_ON(!ctx))
6409 return 0;
6410
6411 lockdep_assert_held(&ctx->ww_ctx);
6412 state = drm_atomic_state_alloc(dev);
6413 if (WARN_ON(!state))
6414 return -ENOMEM;
6415
6416 state->acquire_ctx = ctx;
6417 state->allow_modeset = true;
6418
6419 for_each_crtc(dev, crtc) {
6420 struct drm_crtc_state *crtc_state =
6421 drm_atomic_get_crtc_state(state, crtc);
6422
6423 ret = PTR_ERR_OR_ZERO(crtc_state);
6424 if (ret)
6425 goto free;
6426
6427 if (!crtc_state->active)
6428 continue;
6429
6430 crtc_state->active = false;
6431 crtc_mask |= 1 << drm_crtc_index(crtc);
6432 }
6433
6434 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006435 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006436
6437 if (!ret) {
6438 for_each_crtc(dev, crtc)
6439 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6440 crtc->state->active = true;
6441
6442 return ret;
6443 }
6444 }
6445
6446free:
6447 if (ret)
6448 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6449 drm_atomic_state_free(state);
6450 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006451}
6452
Chris Wilsonea5b2132010-08-04 13:50:23 +01006453void intel_encoder_destroy(struct drm_encoder *encoder)
6454{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006455 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006456
Chris Wilsonea5b2132010-08-04 13:50:23 +01006457 drm_encoder_cleanup(encoder);
6458 kfree(intel_encoder);
6459}
6460
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006461/* Cross check the actual hw state with our own modeset state tracking (and it's
6462 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006463static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006464{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006465 struct drm_crtc *crtc = connector->base.state->crtc;
6466
6467 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6468 connector->base.base.id,
6469 connector->base.name);
6470
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006471 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006472 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006473 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006474
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006475 I915_STATE_WARN(!crtc,
6476 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006477
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006478 if (!crtc)
6479 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006480
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006481 I915_STATE_WARN(!crtc->state->active,
6482 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006483
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006484 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006485 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006486
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006487 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006488 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006489
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006490 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006491 "attached encoder crtc differs from connector crtc\n");
6492 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006493 I915_STATE_WARN(crtc && crtc->state->active,
6494 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006495 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6496 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006497 }
6498}
6499
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006500int intel_connector_init(struct intel_connector *connector)
6501{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006502 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006503
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006504 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006505 return -ENOMEM;
6506
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006507 return 0;
6508}
6509
6510struct intel_connector *intel_connector_alloc(void)
6511{
6512 struct intel_connector *connector;
6513
6514 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6515 if (!connector)
6516 return NULL;
6517
6518 if (intel_connector_init(connector) < 0) {
6519 kfree(connector);
6520 return NULL;
6521 }
6522
6523 return connector;
6524}
6525
Daniel Vetterf0947c32012-07-02 13:10:34 +02006526/* Simple connector->get_hw_state implementation for encoders that support only
6527 * one connector and no cloning and hence the encoder state determines the state
6528 * of the connector. */
6529bool intel_connector_get_hw_state(struct intel_connector *connector)
6530{
Daniel Vetter24929352012-07-02 20:28:59 +02006531 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006532 struct intel_encoder *encoder = connector->encoder;
6533
6534 return encoder->get_hw_state(encoder, &pipe);
6535}
6536
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006537static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006538{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006539 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6540 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006541
6542 return 0;
6543}
6544
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006545static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006546 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006547{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006548 struct drm_atomic_state *state = pipe_config->base.state;
6549 struct intel_crtc *other_crtc;
6550 struct intel_crtc_state *other_crtc_state;
6551
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006552 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6553 pipe_name(pipe), pipe_config->fdi_lanes);
6554 if (pipe_config->fdi_lanes > 4) {
6555 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6556 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006557 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006558 }
6559
Paulo Zanonibafb6552013-11-02 21:07:44 -07006560 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006561 if (pipe_config->fdi_lanes > 2) {
6562 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6563 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006564 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006565 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006566 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006567 }
6568 }
6569
6570 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006571 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006572
6573 /* Ivybridge 3 pipe is really complicated */
6574 switch (pipe) {
6575 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006576 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006577 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006578 if (pipe_config->fdi_lanes <= 2)
6579 return 0;
6580
6581 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6582 other_crtc_state =
6583 intel_atomic_get_crtc_state(state, other_crtc);
6584 if (IS_ERR(other_crtc_state))
6585 return PTR_ERR(other_crtc_state);
6586
6587 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006588 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6589 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006590 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006591 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006592 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006593 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006594 if (pipe_config->fdi_lanes > 2) {
6595 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6596 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006597 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006598 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006599
6600 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6601 other_crtc_state =
6602 intel_atomic_get_crtc_state(state, other_crtc);
6603 if (IS_ERR(other_crtc_state))
6604 return PTR_ERR(other_crtc_state);
6605
6606 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006607 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006608 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006609 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006610 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006611 default:
6612 BUG();
6613 }
6614}
6615
Daniel Vettere29c22c2013-02-21 00:00:16 +01006616#define RETRY 1
6617static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006618 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006619{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006620 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006621 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006622 int lane, link_bw, fdi_dotclock, ret;
6623 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006624
Daniel Vettere29c22c2013-02-21 00:00:16 +01006625retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006626 /* FDI is a binary signal running at ~2.7GHz, encoding
6627 * each output octet as 10 bits. The actual frequency
6628 * is stored as a divider into a 100MHz clock, and the
6629 * mode pixel clock is stored in units of 1KHz.
6630 * Hence the bw of each lane in terms of the mode signal
6631 * is:
6632 */
6633 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6634
Damien Lespiau241bfc32013-09-25 16:45:37 +01006635 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006636
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006637 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006638 pipe_config->pipe_bpp);
6639
6640 pipe_config->fdi_lanes = lane;
6641
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006642 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006643 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006644
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006645 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6646 intel_crtc->pipe, pipe_config);
6647 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006648 pipe_config->pipe_bpp -= 2*3;
6649 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6650 pipe_config->pipe_bpp);
6651 needs_recompute = true;
6652 pipe_config->bw_constrained = true;
6653
6654 goto retry;
6655 }
6656
6657 if (needs_recompute)
6658 return RETRY;
6659
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006660 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006661}
6662
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006663static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6664 struct intel_crtc_state *pipe_config)
6665{
6666 if (pipe_config->pipe_bpp > 24)
6667 return false;
6668
6669 /* HSW can handle pixel rate up to cdclk? */
6670 if (IS_HASWELL(dev_priv->dev))
6671 return true;
6672
6673 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006674 * We compare against max which means we must take
6675 * the increased cdclk requirement into account when
6676 * calculating the new cdclk.
6677 *
6678 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006679 */
6680 return ilk_pipe_pixel_rate(pipe_config) <=
6681 dev_priv->max_cdclk_freq * 95 / 100;
6682}
6683
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006684static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006685 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006686{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006687 struct drm_device *dev = crtc->base.dev;
6688 struct drm_i915_private *dev_priv = dev->dev_private;
6689
Jani Nikulad330a952014-01-21 11:24:25 +02006690 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006691 hsw_crtc_supports_ips(crtc) &&
6692 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006693}
6694
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006695static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6696{
6697 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6698
6699 /* GDG double wide on either pipe, otherwise pipe A only */
6700 return INTEL_INFO(dev_priv)->gen < 4 &&
6701 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6702}
6703
Daniel Vettera43f6e02013-06-07 23:10:32 +02006704static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006705 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006706{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006707 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006708 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006709 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006710
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006711 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006712 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006713 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006714
6715 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006716 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006717 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006718 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006719 if (intel_crtc_supports_double_wide(crtc) &&
6720 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006721 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006722 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006723 }
6724
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006725 if (adjusted_mode->crtc_clock > clock_limit) {
6726 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6727 adjusted_mode->crtc_clock, clock_limit,
6728 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006729 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006730 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006731 }
Chris Wilson89749352010-09-12 18:25:19 +01006732
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006733 /*
6734 * Pipe horizontal size must be even in:
6735 * - DVO ganged mode
6736 * - LVDS dual channel mode
6737 * - Double wide pipe
6738 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006739 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006740 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6741 pipe_config->pipe_src_w &= ~1;
6742
Damien Lespiau8693a822013-05-03 18:48:11 +01006743 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6744 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006745 */
6746 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006747 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006748 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006749
Damien Lespiauf5adf942013-06-24 18:29:34 +01006750 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006751 hsw_compute_ips_config(crtc, pipe_config);
6752
Daniel Vetter877d48d2013-04-19 11:24:43 +02006753 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006754 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006755
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006756 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006757}
6758
Ville Syrjälä1652d192015-03-31 14:12:01 +03006759static int skylake_get_display_clock_speed(struct drm_device *dev)
6760{
6761 struct drm_i915_private *dev_priv = to_i915(dev);
6762 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6763 uint32_t cdctl = I915_READ(CDCLK_CTL);
6764 uint32_t linkrate;
6765
Damien Lespiau414355a2015-06-04 18:21:31 +01006766 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006767 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006768
6769 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6770 return 540000;
6771
6772 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006773 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006774
Damien Lespiau71cd8422015-04-30 16:39:17 +01006775 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6776 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006777 /* vco 8640 */
6778 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6779 case CDCLK_FREQ_450_432:
6780 return 432000;
6781 case CDCLK_FREQ_337_308:
6782 return 308570;
6783 case CDCLK_FREQ_675_617:
6784 return 617140;
6785 default:
6786 WARN(1, "Unknown cd freq selection\n");
6787 }
6788 } else {
6789 /* vco 8100 */
6790 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6791 case CDCLK_FREQ_450_432:
6792 return 450000;
6793 case CDCLK_FREQ_337_308:
6794 return 337500;
6795 case CDCLK_FREQ_675_617:
6796 return 675000;
6797 default:
6798 WARN(1, "Unknown cd freq selection\n");
6799 }
6800 }
6801
6802 /* error case, do as if DPLL0 isn't enabled */
6803 return 24000;
6804}
6805
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006806static int broxton_get_display_clock_speed(struct drm_device *dev)
6807{
6808 struct drm_i915_private *dev_priv = to_i915(dev);
6809 uint32_t cdctl = I915_READ(CDCLK_CTL);
6810 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6811 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6812 int cdclk;
6813
6814 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6815 return 19200;
6816
6817 cdclk = 19200 * pll_ratio / 2;
6818
6819 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6820 case BXT_CDCLK_CD2X_DIV_SEL_1:
6821 return cdclk; /* 576MHz or 624MHz */
6822 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6823 return cdclk * 2 / 3; /* 384MHz */
6824 case BXT_CDCLK_CD2X_DIV_SEL_2:
6825 return cdclk / 2; /* 288MHz */
6826 case BXT_CDCLK_CD2X_DIV_SEL_4:
6827 return cdclk / 4; /* 144MHz */
6828 }
6829
6830 /* error case, do as if DE PLL isn't enabled */
6831 return 19200;
6832}
6833
Ville Syrjälä1652d192015-03-31 14:12:01 +03006834static int broadwell_get_display_clock_speed(struct drm_device *dev)
6835{
6836 struct drm_i915_private *dev_priv = dev->dev_private;
6837 uint32_t lcpll = I915_READ(LCPLL_CTL);
6838 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6839
6840 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6841 return 800000;
6842 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6843 return 450000;
6844 else if (freq == LCPLL_CLK_FREQ_450)
6845 return 450000;
6846 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6847 return 540000;
6848 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6849 return 337500;
6850 else
6851 return 675000;
6852}
6853
6854static int haswell_get_display_clock_speed(struct drm_device *dev)
6855{
6856 struct drm_i915_private *dev_priv = dev->dev_private;
6857 uint32_t lcpll = I915_READ(LCPLL_CTL);
6858 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6859
6860 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6861 return 800000;
6862 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6863 return 450000;
6864 else if (freq == LCPLL_CLK_FREQ_450)
6865 return 450000;
6866 else if (IS_HSW_ULT(dev))
6867 return 337500;
6868 else
6869 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006870}
6871
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006872static int valleyview_get_display_clock_speed(struct drm_device *dev)
6873{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006874 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6875 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006876}
6877
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006878static int ilk_get_display_clock_speed(struct drm_device *dev)
6879{
6880 return 450000;
6881}
6882
Jesse Barnese70236a2009-09-21 10:42:27 -07006883static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006884{
Jesse Barnese70236a2009-09-21 10:42:27 -07006885 return 400000;
6886}
Jesse Barnes79e53942008-11-07 14:24:08 -08006887
Jesse Barnese70236a2009-09-21 10:42:27 -07006888static int i915_get_display_clock_speed(struct drm_device *dev)
6889{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006890 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006891}
Jesse Barnes79e53942008-11-07 14:24:08 -08006892
Jesse Barnese70236a2009-09-21 10:42:27 -07006893static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6894{
6895 return 200000;
6896}
Jesse Barnes79e53942008-11-07 14:24:08 -08006897
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006898static int pnv_get_display_clock_speed(struct drm_device *dev)
6899{
6900 u16 gcfgc = 0;
6901
6902 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6903
6904 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6905 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006906 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006907 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006908 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006909 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006910 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006911 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6912 return 200000;
6913 default:
6914 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6915 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006916 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006917 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006918 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006919 }
6920}
6921
Jesse Barnese70236a2009-09-21 10:42:27 -07006922static int i915gm_get_display_clock_speed(struct drm_device *dev)
6923{
6924 u16 gcfgc = 0;
6925
6926 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6927
6928 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006929 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006930 else {
6931 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6932 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006933 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006934 default:
6935 case GC_DISPLAY_CLOCK_190_200_MHZ:
6936 return 190000;
6937 }
6938 }
6939}
Jesse Barnes79e53942008-11-07 14:24:08 -08006940
Jesse Barnese70236a2009-09-21 10:42:27 -07006941static int i865_get_display_clock_speed(struct drm_device *dev)
6942{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006943 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006944}
6945
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006946static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006947{
6948 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006949
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006950 /*
6951 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6952 * encoding is different :(
6953 * FIXME is this the right way to detect 852GM/852GMV?
6954 */
6955 if (dev->pdev->revision == 0x1)
6956 return 133333;
6957
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006958 pci_bus_read_config_word(dev->pdev->bus,
6959 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6960
Jesse Barnese70236a2009-09-21 10:42:27 -07006961 /* Assume that the hardware is in the high speed state. This
6962 * should be the default.
6963 */
6964 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6965 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006966 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006967 case GC_CLOCK_100_200:
6968 return 200000;
6969 case GC_CLOCK_166_250:
6970 return 250000;
6971 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006972 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006973 case GC_CLOCK_133_266:
6974 case GC_CLOCK_133_266_2:
6975 case GC_CLOCK_166_266:
6976 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006977 }
6978
6979 /* Shouldn't happen */
6980 return 0;
6981}
6982
6983static int i830_get_display_clock_speed(struct drm_device *dev)
6984{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006985 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006986}
6987
Ville Syrjälä34edce22015-05-22 11:22:33 +03006988static unsigned int intel_hpll_vco(struct drm_device *dev)
6989{
6990 struct drm_i915_private *dev_priv = dev->dev_private;
6991 static const unsigned int blb_vco[8] = {
6992 [0] = 3200000,
6993 [1] = 4000000,
6994 [2] = 5333333,
6995 [3] = 4800000,
6996 [4] = 6400000,
6997 };
6998 static const unsigned int pnv_vco[8] = {
6999 [0] = 3200000,
7000 [1] = 4000000,
7001 [2] = 5333333,
7002 [3] = 4800000,
7003 [4] = 2666667,
7004 };
7005 static const unsigned int cl_vco[8] = {
7006 [0] = 3200000,
7007 [1] = 4000000,
7008 [2] = 5333333,
7009 [3] = 6400000,
7010 [4] = 3333333,
7011 [5] = 3566667,
7012 [6] = 4266667,
7013 };
7014 static const unsigned int elk_vco[8] = {
7015 [0] = 3200000,
7016 [1] = 4000000,
7017 [2] = 5333333,
7018 [3] = 4800000,
7019 };
7020 static const unsigned int ctg_vco[8] = {
7021 [0] = 3200000,
7022 [1] = 4000000,
7023 [2] = 5333333,
7024 [3] = 6400000,
7025 [4] = 2666667,
7026 [5] = 4266667,
7027 };
7028 const unsigned int *vco_table;
7029 unsigned int vco;
7030 uint8_t tmp = 0;
7031
7032 /* FIXME other chipsets? */
7033 if (IS_GM45(dev))
7034 vco_table = ctg_vco;
7035 else if (IS_G4X(dev))
7036 vco_table = elk_vco;
7037 else if (IS_CRESTLINE(dev))
7038 vco_table = cl_vco;
7039 else if (IS_PINEVIEW(dev))
7040 vco_table = pnv_vco;
7041 else if (IS_G33(dev))
7042 vco_table = blb_vco;
7043 else
7044 return 0;
7045
7046 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7047
7048 vco = vco_table[tmp & 0x7];
7049 if (vco == 0)
7050 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7051 else
7052 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7053
7054 return vco;
7055}
7056
7057static int gm45_get_display_clock_speed(struct drm_device *dev)
7058{
7059 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7060 uint16_t tmp = 0;
7061
7062 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7063
7064 cdclk_sel = (tmp >> 12) & 0x1;
7065
7066 switch (vco) {
7067 case 2666667:
7068 case 4000000:
7069 case 5333333:
7070 return cdclk_sel ? 333333 : 222222;
7071 case 3200000:
7072 return cdclk_sel ? 320000 : 228571;
7073 default:
7074 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7075 return 222222;
7076 }
7077}
7078
7079static int i965gm_get_display_clock_speed(struct drm_device *dev)
7080{
7081 static const uint8_t div_3200[] = { 16, 10, 8 };
7082 static const uint8_t div_4000[] = { 20, 12, 10 };
7083 static const uint8_t div_5333[] = { 24, 16, 14 };
7084 const uint8_t *div_table;
7085 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7086 uint16_t tmp = 0;
7087
7088 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7089
7090 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7091
7092 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7093 goto fail;
7094
7095 switch (vco) {
7096 case 3200000:
7097 div_table = div_3200;
7098 break;
7099 case 4000000:
7100 div_table = div_4000;
7101 break;
7102 case 5333333:
7103 div_table = div_5333;
7104 break;
7105 default:
7106 goto fail;
7107 }
7108
7109 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7110
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007111fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007112 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7113 return 200000;
7114}
7115
7116static int g33_get_display_clock_speed(struct drm_device *dev)
7117{
7118 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7119 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7120 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7121 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7122 const uint8_t *div_table;
7123 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7124 uint16_t tmp = 0;
7125
7126 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7127
7128 cdclk_sel = (tmp >> 4) & 0x7;
7129
7130 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7131 goto fail;
7132
7133 switch (vco) {
7134 case 3200000:
7135 div_table = div_3200;
7136 break;
7137 case 4000000:
7138 div_table = div_4000;
7139 break;
7140 case 4800000:
7141 div_table = div_4800;
7142 break;
7143 case 5333333:
7144 div_table = div_5333;
7145 break;
7146 default:
7147 goto fail;
7148 }
7149
7150 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7151
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007152fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007153 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7154 return 190476;
7155}
7156
Zhenyu Wang2c072452009-06-05 15:38:42 +08007157static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007158intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007159{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007160 while (*num > DATA_LINK_M_N_MASK ||
7161 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007162 *num >>= 1;
7163 *den >>= 1;
7164 }
7165}
7166
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007167static void compute_m_n(unsigned int m, unsigned int n,
7168 uint32_t *ret_m, uint32_t *ret_n)
7169{
7170 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7171 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7172 intel_reduce_m_n_ratio(ret_m, ret_n);
7173}
7174
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007175void
7176intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7177 int pixel_clock, int link_clock,
7178 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007179{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007180 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007181
7182 compute_m_n(bits_per_pixel * pixel_clock,
7183 link_clock * nlanes * 8,
7184 &m_n->gmch_m, &m_n->gmch_n);
7185
7186 compute_m_n(pixel_clock, link_clock,
7187 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007188}
7189
Chris Wilsona7615032011-01-12 17:04:08 +00007190static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7191{
Jani Nikulad330a952014-01-21 11:24:25 +02007192 if (i915.panel_use_ssc >= 0)
7193 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007194 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007195 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007196}
7197
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007198static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7199 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007200{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007201 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007202 struct drm_i915_private *dev_priv = dev->dev_private;
7203 int refclk;
7204
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007205 WARN_ON(!crtc_state->base.state);
7206
Wayne Boyer666a4532015-12-09 12:29:35 -08007207 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007208 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007209 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007210 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007211 refclk = dev_priv->vbt.lvds_ssc_freq;
7212 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007213 } else if (!IS_GEN2(dev)) {
7214 refclk = 96000;
7215 } else {
7216 refclk = 48000;
7217 }
7218
7219 return refclk;
7220}
7221
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007222static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007223{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007224 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007225}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007226
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007227static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7228{
7229 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007230}
7231
Daniel Vetterf47709a2013-03-28 10:42:02 +01007232static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007233 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007234 intel_clock_t *reduced_clock)
7235{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007236 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007237 u32 fp, fp2 = 0;
7238
7239 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007240 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007241 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007242 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007243 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007244 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007245 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007246 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007247 }
7248
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007249 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007250
Daniel Vetterf47709a2013-03-28 10:42:02 +01007251 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007252 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007253 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007254 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007255 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007256 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007257 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007258 }
7259}
7260
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007261static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7262 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007263{
7264 u32 reg_val;
7265
7266 /*
7267 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7268 * and set it to a reasonable value instead.
7269 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007270 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007271 reg_val &= 0xffffff00;
7272 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007273 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007274
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007275 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007276 reg_val &= 0x8cffffff;
7277 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007278 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007279
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007280 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007281 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007282 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007283
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007284 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007285 reg_val &= 0x00ffffff;
7286 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007287 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007288}
7289
Daniel Vetterb5518422013-05-03 11:49:48 +02007290static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7291 struct intel_link_m_n *m_n)
7292{
7293 struct drm_device *dev = crtc->base.dev;
7294 struct drm_i915_private *dev_priv = dev->dev_private;
7295 int pipe = crtc->pipe;
7296
Daniel Vettere3b95f12013-05-03 11:49:49 +02007297 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7298 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7299 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7300 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007301}
7302
7303static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007304 struct intel_link_m_n *m_n,
7305 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007306{
7307 struct drm_device *dev = crtc->base.dev;
7308 struct drm_i915_private *dev_priv = dev->dev_private;
7309 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007310 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007311
7312 if (INTEL_INFO(dev)->gen >= 5) {
7313 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7314 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7315 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7316 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007317 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7318 * for gen < 8) and if DRRS is supported (to make sure the
7319 * registers are not unnecessarily accessed).
7320 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307321 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007322 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007323 I915_WRITE(PIPE_DATA_M2(transcoder),
7324 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7325 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7326 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7327 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7328 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007329 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007330 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7331 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7332 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7333 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007334 }
7335}
7336
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307337void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007338{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307339 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7340
7341 if (m_n == M1_N1) {
7342 dp_m_n = &crtc->config->dp_m_n;
7343 dp_m2_n2 = &crtc->config->dp_m2_n2;
7344 } else if (m_n == M2_N2) {
7345
7346 /*
7347 * M2_N2 registers are not supported. Hence m2_n2 divider value
7348 * needs to be programmed into M1_N1.
7349 */
7350 dp_m_n = &crtc->config->dp_m2_n2;
7351 } else {
7352 DRM_ERROR("Unsupported divider value\n");
7353 return;
7354 }
7355
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007356 if (crtc->config->has_pch_encoder)
7357 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007358 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307359 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007360}
7361
Daniel Vetter251ac862015-06-18 10:30:24 +02007362static void vlv_compute_dpll(struct intel_crtc *crtc,
7363 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007364{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007365 u32 dpll, dpll_md;
7366
7367 /*
7368 * Enable DPIO clock input. We should never disable the reference
7369 * clock for pipe B, since VGA hotplug / manual detection depends
7370 * on it.
7371 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007372 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7373 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007374 /* We should never disable this, set it here for state tracking */
7375 if (crtc->pipe == PIPE_B)
7376 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7377 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007378 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007379
Ville Syrjäläd288f652014-10-28 13:20:22 +02007380 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007381 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007382 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007383}
7384
Ville Syrjäläd288f652014-10-28 13:20:22 +02007385static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007386 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007387{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007388 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007389 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007390 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007391 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007392 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007393 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007394
Ville Syrjäläa5805162015-05-26 20:42:30 +03007395 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007396
Ville Syrjäläd288f652014-10-28 13:20:22 +02007397 bestn = pipe_config->dpll.n;
7398 bestm1 = pipe_config->dpll.m1;
7399 bestm2 = pipe_config->dpll.m2;
7400 bestp1 = pipe_config->dpll.p1;
7401 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007402
Jesse Barnes89b667f2013-04-18 14:51:36 -07007403 /* See eDP HDMI DPIO driver vbios notes doc */
7404
7405 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007406 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007407 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007408
7409 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007410 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007411
7412 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007413 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007414 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007415 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007416
7417 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007418 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007419
7420 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007421 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7422 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7423 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007424 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007425
7426 /*
7427 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7428 * but we don't support that).
7429 * Note: don't use the DAC post divider as it seems unstable.
7430 */
7431 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007432 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007433
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007434 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007435 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007436
Jesse Barnes89b667f2013-04-18 14:51:36 -07007437 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007438 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007439 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7440 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007441 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007442 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007443 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007444 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007445 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007446
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007447 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007448 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007449 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007450 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007451 0x0df40000);
7452 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007453 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007454 0x0df70000);
7455 } else { /* HDMI or VGA */
7456 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007457 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007458 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007459 0x0df70000);
7460 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007461 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007462 0x0df40000);
7463 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007464
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007465 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007466 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007467 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7468 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007469 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007470 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007471
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007472 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007473 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007474}
7475
Daniel Vetter251ac862015-06-18 10:30:24 +02007476static void chv_compute_dpll(struct intel_crtc *crtc,
7477 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007478{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007479 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7480 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007481 DPLL_VCO_ENABLE;
7482 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007483 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007484
Ville Syrjäläd288f652014-10-28 13:20:22 +02007485 pipe_config->dpll_hw_state.dpll_md =
7486 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007487}
7488
Ville Syrjäläd288f652014-10-28 13:20:22 +02007489static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007490 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007491{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007492 struct drm_device *dev = crtc->base.dev;
7493 struct drm_i915_private *dev_priv = dev->dev_private;
7494 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007495 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007496 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307497 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007498 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307499 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307500 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007501
Ville Syrjäläd288f652014-10-28 13:20:22 +02007502 bestn = pipe_config->dpll.n;
7503 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7504 bestm1 = pipe_config->dpll.m1;
7505 bestm2 = pipe_config->dpll.m2 >> 22;
7506 bestp1 = pipe_config->dpll.p1;
7507 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307508 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307509 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307510 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007511
7512 /*
7513 * Enable Refclk and SSC
7514 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007515 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007516 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007517
Ville Syrjäläa5805162015-05-26 20:42:30 +03007518 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007519
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007520 /* p1 and p2 divider */
7521 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7522 5 << DPIO_CHV_S1_DIV_SHIFT |
7523 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7524 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7525 1 << DPIO_CHV_K_DIV_SHIFT);
7526
7527 /* Feedback post-divider - m2 */
7528 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7529
7530 /* Feedback refclk divider - n and m1 */
7531 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7532 DPIO_CHV_M1_DIV_BY_2 |
7533 1 << DPIO_CHV_N_DIV_SHIFT);
7534
7535 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007536 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007537
7538 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307539 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7540 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7541 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7542 if (bestm2_frac)
7543 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7544 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007545
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307546 /* Program digital lock detect threshold */
7547 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7548 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7549 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7550 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7551 if (!bestm2_frac)
7552 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7553 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7554
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007555 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307556 if (vco == 5400000) {
7557 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7558 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7559 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7560 tribuf_calcntr = 0x9;
7561 } else if (vco <= 6200000) {
7562 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7563 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7564 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7565 tribuf_calcntr = 0x9;
7566 } else if (vco <= 6480000) {
7567 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7568 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7569 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7570 tribuf_calcntr = 0x8;
7571 } else {
7572 /* Not supported. Apply the same limits as in the max case */
7573 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7574 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7575 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7576 tribuf_calcntr = 0;
7577 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007578 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7579
Ville Syrjälä968040b2015-03-11 22:52:08 +02007580 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307581 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7582 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7583 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7584
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007585 /* AFC Recal */
7586 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7587 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7588 DPIO_AFC_RECAL);
7589
Ville Syrjäläa5805162015-05-26 20:42:30 +03007590 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007591}
7592
Ville Syrjäläd288f652014-10-28 13:20:22 +02007593/**
7594 * vlv_force_pll_on - forcibly enable just the PLL
7595 * @dev_priv: i915 private structure
7596 * @pipe: pipe PLL to enable
7597 * @dpll: PLL configuration
7598 *
7599 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7600 * in cases where we need the PLL enabled even when @pipe is not going to
7601 * be enabled.
7602 */
7603void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7604 const struct dpll *dpll)
7605{
7606 struct intel_crtc *crtc =
7607 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007608 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007609 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007610 .pixel_multiplier = 1,
7611 .dpll = *dpll,
7612 };
7613
7614 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007615 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007616 chv_prepare_pll(crtc, &pipe_config);
7617 chv_enable_pll(crtc, &pipe_config);
7618 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007619 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007620 vlv_prepare_pll(crtc, &pipe_config);
7621 vlv_enable_pll(crtc, &pipe_config);
7622 }
7623}
7624
7625/**
7626 * vlv_force_pll_off - forcibly disable just the PLL
7627 * @dev_priv: i915 private structure
7628 * @pipe: pipe PLL to disable
7629 *
7630 * Disable the PLL for @pipe. To be used in cases where we need
7631 * the PLL enabled even when @pipe is not going to be enabled.
7632 */
7633void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7634{
7635 if (IS_CHERRYVIEW(dev))
7636 chv_disable_pll(to_i915(dev), pipe);
7637 else
7638 vlv_disable_pll(to_i915(dev), pipe);
7639}
7640
Daniel Vetter251ac862015-06-18 10:30:24 +02007641static void i9xx_compute_dpll(struct intel_crtc *crtc,
7642 struct intel_crtc_state *crtc_state,
7643 intel_clock_t *reduced_clock,
7644 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007645{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007646 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007647 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007648 u32 dpll;
7649 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007650 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007651
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007652 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307653
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007654 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7655 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007656
7657 dpll = DPLL_VGA_MODE_DIS;
7658
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007659 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007660 dpll |= DPLLB_MODE_LVDS;
7661 else
7662 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007663
Daniel Vetteref1b4602013-06-01 17:17:04 +02007664 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007665 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007666 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007667 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007668
7669 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007670 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007671
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007672 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007673 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007674
7675 /* compute bitmask from p1 value */
7676 if (IS_PINEVIEW(dev))
7677 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7678 else {
7679 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7680 if (IS_G4X(dev) && reduced_clock)
7681 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7682 }
7683 switch (clock->p2) {
7684 case 5:
7685 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7686 break;
7687 case 7:
7688 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7689 break;
7690 case 10:
7691 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7692 break;
7693 case 14:
7694 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7695 break;
7696 }
7697 if (INTEL_INFO(dev)->gen >= 4)
7698 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7699
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007700 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007701 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007702 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007703 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7704 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7705 else
7706 dpll |= PLL_REF_INPUT_DREFCLK;
7707
7708 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007709 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007710
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007711 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007712 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007713 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007714 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007715 }
7716}
7717
Daniel Vetter251ac862015-06-18 10:30:24 +02007718static void i8xx_compute_dpll(struct intel_crtc *crtc,
7719 struct intel_crtc_state *crtc_state,
7720 intel_clock_t *reduced_clock,
7721 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007722{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007723 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007724 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007725 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007726 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007727
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007728 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307729
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007730 dpll = DPLL_VGA_MODE_DIS;
7731
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007732 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007733 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7734 } else {
7735 if (clock->p1 == 2)
7736 dpll |= PLL_P1_DIVIDE_BY_TWO;
7737 else
7738 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7739 if (clock->p2 == 4)
7740 dpll |= PLL_P2_DIVIDE_BY_4;
7741 }
7742
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007743 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007744 dpll |= DPLL_DVO_2X_MODE;
7745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007747 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7748 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7749 else
7750 dpll |= PLL_REF_INPUT_DREFCLK;
7751
7752 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007753 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007754}
7755
Daniel Vetter8a654f32013-06-01 17:16:22 +02007756static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007757{
7758 struct drm_device *dev = intel_crtc->base.dev;
7759 struct drm_i915_private *dev_priv = dev->dev_private;
7760 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007761 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007762 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007763 uint32_t crtc_vtotal, crtc_vblank_end;
7764 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007765
7766 /* We need to be careful not to changed the adjusted mode, for otherwise
7767 * the hw state checker will get angry at the mismatch. */
7768 crtc_vtotal = adjusted_mode->crtc_vtotal;
7769 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007770
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007771 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007772 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007773 crtc_vtotal -= 1;
7774 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007775
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007776 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007777 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7778 else
7779 vsyncshift = adjusted_mode->crtc_hsync_start -
7780 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007781 if (vsyncshift < 0)
7782 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007783 }
7784
7785 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007786 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007787
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007788 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007789 (adjusted_mode->crtc_hdisplay - 1) |
7790 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007791 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007792 (adjusted_mode->crtc_hblank_start - 1) |
7793 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007794 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007795 (adjusted_mode->crtc_hsync_start - 1) |
7796 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7797
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007798 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007799 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007800 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007801 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007802 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007803 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007804 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007805 (adjusted_mode->crtc_vsync_start - 1) |
7806 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7807
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007808 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7809 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7810 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7811 * bits. */
7812 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7813 (pipe == PIPE_B || pipe == PIPE_C))
7814 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7815
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007816 /* pipesrc controls the size that is scaled from, which should
7817 * always be the user's requested size.
7818 */
7819 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007820 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7821 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007822}
7823
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007824static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007825 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007826{
7827 struct drm_device *dev = crtc->base.dev;
7828 struct drm_i915_private *dev_priv = dev->dev_private;
7829 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7830 uint32_t tmp;
7831
7832 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007833 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7834 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007835 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007836 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7837 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007838 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007839 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7840 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007841
7842 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007843 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7844 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007845 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007846 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7847 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007848 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007849 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7850 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007851
7852 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007853 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7854 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7855 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007856 }
7857
7858 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007859 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7860 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7861
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007862 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7863 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007864}
7865
Daniel Vetterf6a83282014-02-11 15:28:57 -08007866void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007867 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007868{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007869 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7870 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7871 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7872 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007873
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007874 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7875 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7876 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7877 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007878
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007879 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007880 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007881
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007882 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7883 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007884
7885 mode->hsync = drm_mode_hsync(mode);
7886 mode->vrefresh = drm_mode_vrefresh(mode);
7887 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007888}
7889
Daniel Vetter84b046f2013-02-19 18:48:54 +01007890static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7891{
7892 struct drm_device *dev = intel_crtc->base.dev;
7893 struct drm_i915_private *dev_priv = dev->dev_private;
7894 uint32_t pipeconf;
7895
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007896 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007897
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007898 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7899 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7900 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007901
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007902 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007903 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007904
Daniel Vetterff9ce462013-04-24 14:57:17 +02007905 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007906 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007907 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007908 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007909 pipeconf |= PIPECONF_DITHER_EN |
7910 PIPECONF_DITHER_TYPE_SP;
7911
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007912 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007913 case 18:
7914 pipeconf |= PIPECONF_6BPC;
7915 break;
7916 case 24:
7917 pipeconf |= PIPECONF_8BPC;
7918 break;
7919 case 30:
7920 pipeconf |= PIPECONF_10BPC;
7921 break;
7922 default:
7923 /* Case prevented by intel_choose_pipe_bpp_dither. */
7924 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007925 }
7926 }
7927
7928 if (HAS_PIPE_CXSR(dev)) {
7929 if (intel_crtc->lowfreq_avail) {
7930 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7931 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7932 } else {
7933 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007934 }
7935 }
7936
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007937 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007938 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007939 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007940 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7941 else
7942 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7943 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007944 pipeconf |= PIPECONF_PROGRESSIVE;
7945
Wayne Boyer666a4532015-12-09 12:29:35 -08007946 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7947 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007948 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007949
Daniel Vetter84b046f2013-02-19 18:48:54 +01007950 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7951 POSTING_READ(PIPECONF(intel_crtc->pipe));
7952}
7953
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007954static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7955 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007956{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007957 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007958 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007959 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007960 intel_clock_t clock;
7961 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007962 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007963 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007964 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007965 struct drm_connector_state *connector_state;
7966 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007967
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007968 memset(&crtc_state->dpll_hw_state, 0,
7969 sizeof(crtc_state->dpll_hw_state));
7970
Jani Nikulaa65347b2015-11-27 12:21:46 +02007971 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007972 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007973
Jani Nikulaa65347b2015-11-27 12:21:46 +02007974 for_each_connector_in_state(state, connector, connector_state, i) {
7975 if (connector_state->crtc == &crtc->base)
7976 num_connectors++;
7977 }
7978
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007979 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007980 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007981
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007982 /*
7983 * Returns a set of divisors for the desired target clock with
7984 * the given refclk, or FALSE. The returned values represent
7985 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7986 * 2) / p1 / p2.
7987 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007988 limit = intel_limit(crtc_state, refclk);
7989 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007990 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007991 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007992 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007993 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7994 return -EINVAL;
7995 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007996
Jani Nikulaf2335332013-09-13 11:03:09 +03007997 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007998 crtc_state->dpll.n = clock.n;
7999 crtc_state->dpll.m1 = clock.m1;
8000 crtc_state->dpll.m2 = clock.m2;
8001 crtc_state->dpll.p1 = clock.p1;
8002 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008003 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008004
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008005 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008006 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008007 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008008 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008009 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008010 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008011 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008012 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008013 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008014 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008015 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008016
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008017 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008018}
8019
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008020static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008021 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008022{
8023 struct drm_device *dev = crtc->base.dev;
8024 struct drm_i915_private *dev_priv = dev->dev_private;
8025 uint32_t tmp;
8026
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008027 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8028 return;
8029
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008030 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008031 if (!(tmp & PFIT_ENABLE))
8032 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008033
Daniel Vetter06922822013-07-11 13:35:40 +02008034 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008035 if (INTEL_INFO(dev)->gen < 4) {
8036 if (crtc->pipe != PIPE_B)
8037 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008038 } else {
8039 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8040 return;
8041 }
8042
Daniel Vetter06922822013-07-11 13:35:40 +02008043 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008044 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8045 if (INTEL_INFO(dev)->gen < 5)
8046 pipe_config->gmch_pfit.lvds_border_bits =
8047 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8048}
8049
Jesse Barnesacbec812013-09-20 11:29:32 -07008050static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008051 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008052{
8053 struct drm_device *dev = crtc->base.dev;
8054 struct drm_i915_private *dev_priv = dev->dev_private;
8055 int pipe = pipe_config->cpu_transcoder;
8056 intel_clock_t clock;
8057 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008058 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008059
Shobhit Kumarf573de52014-07-30 20:32:37 +05308060 /* In case of MIPI DPLL will not even be used */
8061 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8062 return;
8063
Ville Syrjäläa5805162015-05-26 20:42:30 +03008064 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008065 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008066 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008067
8068 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8069 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8070 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8071 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8072 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8073
Imre Deakdccbea32015-06-22 23:35:51 +03008074 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008075}
8076
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008077static void
8078i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8079 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008080{
8081 struct drm_device *dev = crtc->base.dev;
8082 struct drm_i915_private *dev_priv = dev->dev_private;
8083 u32 val, base, offset;
8084 int pipe = crtc->pipe, plane = crtc->plane;
8085 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008086 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008087 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008088 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008089
Damien Lespiau42a7b082015-02-05 19:35:13 +00008090 val = I915_READ(DSPCNTR(plane));
8091 if (!(val & DISPLAY_PLANE_ENABLE))
8092 return;
8093
Damien Lespiaud9806c92015-01-21 14:07:19 +00008094 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008095 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008096 DRM_DEBUG_KMS("failed to alloc fb\n");
8097 return;
8098 }
8099
Damien Lespiau1b842c82015-01-21 13:50:54 +00008100 fb = &intel_fb->base;
8101
Daniel Vetter18c52472015-02-10 17:16:09 +00008102 if (INTEL_INFO(dev)->gen >= 4) {
8103 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008104 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008105 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8106 }
8107 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008108
8109 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008110 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008111 fb->pixel_format = fourcc;
8112 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008113
8114 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008115 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008116 offset = I915_READ(DSPTILEOFF(plane));
8117 else
8118 offset = I915_READ(DSPLINOFF(plane));
8119 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8120 } else {
8121 base = I915_READ(DSPADDR(plane));
8122 }
8123 plane_config->base = base;
8124
8125 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008126 fb->width = ((val >> 16) & 0xfff) + 1;
8127 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008128
8129 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008130 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008131
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008132 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008133 fb->pixel_format,
8134 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008135
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008136 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008137
Damien Lespiau2844a922015-01-20 12:51:48 +00008138 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8139 pipe_name(pipe), plane, fb->width, fb->height,
8140 fb->bits_per_pixel, base, fb->pitches[0],
8141 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008142
Damien Lespiau2d140302015-02-05 17:22:18 +00008143 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008144}
8145
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008146static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008147 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008148{
8149 struct drm_device *dev = crtc->base.dev;
8150 struct drm_i915_private *dev_priv = dev->dev_private;
8151 int pipe = pipe_config->cpu_transcoder;
8152 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8153 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008154 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008155 int refclk = 100000;
8156
Ville Syrjäläa5805162015-05-26 20:42:30 +03008157 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008158 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8159 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8160 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8161 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008162 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008163 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008164
8165 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008166 clock.m2 = (pll_dw0 & 0xff) << 22;
8167 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8168 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008169 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8170 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8171 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8172
Imre Deakdccbea32015-06-22 23:35:51 +03008173 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008174}
8175
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008176static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008177 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008178{
8179 struct drm_device *dev = crtc->base.dev;
8180 struct drm_i915_private *dev_priv = dev->dev_private;
8181 uint32_t tmp;
8182
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008183 if (!intel_display_power_is_enabled(dev_priv,
8184 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008185 return false;
8186
Daniel Vettere143a212013-07-04 12:01:15 +02008187 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008188 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008189
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008190 tmp = I915_READ(PIPECONF(crtc->pipe));
8191 if (!(tmp & PIPECONF_ENABLE))
8192 return false;
8193
Wayne Boyer666a4532015-12-09 12:29:35 -08008194 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008195 switch (tmp & PIPECONF_BPC_MASK) {
8196 case PIPECONF_6BPC:
8197 pipe_config->pipe_bpp = 18;
8198 break;
8199 case PIPECONF_8BPC:
8200 pipe_config->pipe_bpp = 24;
8201 break;
8202 case PIPECONF_10BPC:
8203 pipe_config->pipe_bpp = 30;
8204 break;
8205 default:
8206 break;
8207 }
8208 }
8209
Wayne Boyer666a4532015-12-09 12:29:35 -08008210 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8211 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008212 pipe_config->limited_color_range = true;
8213
Ville Syrjälä282740f2013-09-04 18:30:03 +03008214 if (INTEL_INFO(dev)->gen < 4)
8215 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8216
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008217 intel_get_pipe_timings(crtc, pipe_config);
8218
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008219 i9xx_get_pfit_config(crtc, pipe_config);
8220
Daniel Vetter6c49f242013-06-06 12:45:25 +02008221 if (INTEL_INFO(dev)->gen >= 4) {
8222 tmp = I915_READ(DPLL_MD(crtc->pipe));
8223 pipe_config->pixel_multiplier =
8224 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8225 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008226 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008227 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8228 tmp = I915_READ(DPLL(crtc->pipe));
8229 pipe_config->pixel_multiplier =
8230 ((tmp & SDVO_MULTIPLIER_MASK)
8231 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8232 } else {
8233 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8234 * port and will be fixed up in the encoder->get_config
8235 * function. */
8236 pipe_config->pixel_multiplier = 1;
8237 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008238 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008239 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008240 /*
8241 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8242 * on 830. Filter it out here so that we don't
8243 * report errors due to that.
8244 */
8245 if (IS_I830(dev))
8246 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8247
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008248 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8249 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008250 } else {
8251 /* Mask out read-only status bits. */
8252 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8253 DPLL_PORTC_READY_MASK |
8254 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008255 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008256
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008257 if (IS_CHERRYVIEW(dev))
8258 chv_crtc_clock_get(crtc, pipe_config);
8259 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008260 vlv_crtc_clock_get(crtc, pipe_config);
8261 else
8262 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008263
Ville Syrjälä0f646142015-08-26 19:39:18 +03008264 /*
8265 * Normally the dotclock is filled in by the encoder .get_config()
8266 * but in case the pipe is enabled w/o any ports we need a sane
8267 * default.
8268 */
8269 pipe_config->base.adjusted_mode.crtc_clock =
8270 pipe_config->port_clock / pipe_config->pixel_multiplier;
8271
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008272 return true;
8273}
8274
Paulo Zanonidde86e22012-12-01 12:04:25 -02008275static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008276{
8277 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008278 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008279 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008280 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008281 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008282 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008283 bool has_ck505 = false;
8284 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008285
8286 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008287 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008288 switch (encoder->type) {
8289 case INTEL_OUTPUT_LVDS:
8290 has_panel = true;
8291 has_lvds = true;
8292 break;
8293 case INTEL_OUTPUT_EDP:
8294 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008295 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008296 has_cpu_edp = true;
8297 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008298 default:
8299 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008300 }
8301 }
8302
Keith Packard99eb6a02011-09-26 14:29:12 -07008303 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008304 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008305 can_ssc = has_ck505;
8306 } else {
8307 has_ck505 = false;
8308 can_ssc = true;
8309 }
8310
Imre Deak2de69052013-05-08 13:14:04 +03008311 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8312 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008313
8314 /* Ironlake: try to setup display ref clock before DPLL
8315 * enabling. This is only under driver's control after
8316 * PCH B stepping, previous chipset stepping should be
8317 * ignoring this setting.
8318 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008319 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008320
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008321 /* As we must carefully and slowly disable/enable each source in turn,
8322 * compute the final state we want first and check if we need to
8323 * make any changes at all.
8324 */
8325 final = val;
8326 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008327 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008328 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008329 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008330 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8331
8332 final &= ~DREF_SSC_SOURCE_MASK;
8333 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8334 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008335
Keith Packard199e5d72011-09-22 12:01:57 -07008336 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008337 final |= DREF_SSC_SOURCE_ENABLE;
8338
8339 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8340 final |= DREF_SSC1_ENABLE;
8341
8342 if (has_cpu_edp) {
8343 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8344 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8345 else
8346 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8347 } else
8348 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8349 } else {
8350 final |= DREF_SSC_SOURCE_DISABLE;
8351 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8352 }
8353
8354 if (final == val)
8355 return;
8356
8357 /* Always enable nonspread source */
8358 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8359
8360 if (has_ck505)
8361 val |= DREF_NONSPREAD_CK505_ENABLE;
8362 else
8363 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8364
8365 if (has_panel) {
8366 val &= ~DREF_SSC_SOURCE_MASK;
8367 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008368
Keith Packard199e5d72011-09-22 12:01:57 -07008369 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008370 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008371 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008372 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008373 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008374 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008375
8376 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008377 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008378 POSTING_READ(PCH_DREF_CONTROL);
8379 udelay(200);
8380
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008381 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008382
8383 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008384 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008385 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008386 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008387 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008388 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008389 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008390 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008391 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008392
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008393 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008394 POSTING_READ(PCH_DREF_CONTROL);
8395 udelay(200);
8396 } else {
8397 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8398
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008399 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008400
8401 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008402 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008403
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008404 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008405 POSTING_READ(PCH_DREF_CONTROL);
8406 udelay(200);
8407
8408 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008409 val &= ~DREF_SSC_SOURCE_MASK;
8410 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008411
8412 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008413 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008414
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008415 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008416 POSTING_READ(PCH_DREF_CONTROL);
8417 udelay(200);
8418 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008419
8420 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008421}
8422
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008423static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008424{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008425 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008426
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008427 tmp = I915_READ(SOUTH_CHICKEN2);
8428 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8429 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008430
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008431 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8432 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8433 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008434
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008435 tmp = I915_READ(SOUTH_CHICKEN2);
8436 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8437 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008438
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008439 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8440 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8441 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008442}
8443
8444/* WaMPhyProgramming:hsw */
8445static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8446{
8447 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008448
8449 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8450 tmp &= ~(0xFF << 24);
8451 tmp |= (0x12 << 24);
8452 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8453
Paulo Zanonidde86e22012-12-01 12:04:25 -02008454 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8455 tmp |= (1 << 11);
8456 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8457
8458 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8459 tmp |= (1 << 11);
8460 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8461
Paulo Zanonidde86e22012-12-01 12:04:25 -02008462 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8463 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8464 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8465
8466 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8467 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8468 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8469
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008470 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8471 tmp &= ~(7 << 13);
8472 tmp |= (5 << 13);
8473 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008474
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008475 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8476 tmp &= ~(7 << 13);
8477 tmp |= (5 << 13);
8478 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008479
8480 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8481 tmp &= ~0xFF;
8482 tmp |= 0x1C;
8483 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8484
8485 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8486 tmp &= ~0xFF;
8487 tmp |= 0x1C;
8488 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8489
8490 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8491 tmp &= ~(0xFF << 16);
8492 tmp |= (0x1C << 16);
8493 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8494
8495 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8496 tmp &= ~(0xFF << 16);
8497 tmp |= (0x1C << 16);
8498 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8499
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008500 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8501 tmp |= (1 << 27);
8502 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008503
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008504 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8505 tmp |= (1 << 27);
8506 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008507
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008508 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8509 tmp &= ~(0xF << 28);
8510 tmp |= (4 << 28);
8511 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008512
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008513 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8514 tmp &= ~(0xF << 28);
8515 tmp |= (4 << 28);
8516 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008517}
8518
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008519/* Implements 3 different sequences from BSpec chapter "Display iCLK
8520 * Programming" based on the parameters passed:
8521 * - Sequence to enable CLKOUT_DP
8522 * - Sequence to enable CLKOUT_DP without spread
8523 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8524 */
8525static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8526 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008527{
8528 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008529 uint32_t reg, tmp;
8530
8531 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8532 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008533 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008534 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008535
Ville Syrjäläa5805162015-05-26 20:42:30 +03008536 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008537
8538 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8539 tmp &= ~SBI_SSCCTL_DISABLE;
8540 tmp |= SBI_SSCCTL_PATHALT;
8541 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8542
8543 udelay(24);
8544
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008545 if (with_spread) {
8546 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8547 tmp &= ~SBI_SSCCTL_PATHALT;
8548 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008549
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008550 if (with_fdi) {
8551 lpt_reset_fdi_mphy(dev_priv);
8552 lpt_program_fdi_mphy(dev_priv);
8553 }
8554 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008555
Ville Syrjäläc2699522015-08-27 23:55:59 +03008556 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008557 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8558 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8559 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008560
Ville Syrjäläa5805162015-05-26 20:42:30 +03008561 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008562}
8563
Paulo Zanoni47701c32013-07-23 11:19:25 -03008564/* Sequence to disable CLKOUT_DP */
8565static void lpt_disable_clkout_dp(struct drm_device *dev)
8566{
8567 struct drm_i915_private *dev_priv = dev->dev_private;
8568 uint32_t reg, tmp;
8569
Ville Syrjäläa5805162015-05-26 20:42:30 +03008570 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008571
Ville Syrjäläc2699522015-08-27 23:55:59 +03008572 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008573 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8574 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8575 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8576
8577 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8578 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8579 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8580 tmp |= SBI_SSCCTL_PATHALT;
8581 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8582 udelay(32);
8583 }
8584 tmp |= SBI_SSCCTL_DISABLE;
8585 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8586 }
8587
Ville Syrjäläa5805162015-05-26 20:42:30 +03008588 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008589}
8590
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008591#define BEND_IDX(steps) ((50 + (steps)) / 5)
8592
8593static const uint16_t sscdivintphase[] = {
8594 [BEND_IDX( 50)] = 0x3B23,
8595 [BEND_IDX( 45)] = 0x3B23,
8596 [BEND_IDX( 40)] = 0x3C23,
8597 [BEND_IDX( 35)] = 0x3C23,
8598 [BEND_IDX( 30)] = 0x3D23,
8599 [BEND_IDX( 25)] = 0x3D23,
8600 [BEND_IDX( 20)] = 0x3E23,
8601 [BEND_IDX( 15)] = 0x3E23,
8602 [BEND_IDX( 10)] = 0x3F23,
8603 [BEND_IDX( 5)] = 0x3F23,
8604 [BEND_IDX( 0)] = 0x0025,
8605 [BEND_IDX( -5)] = 0x0025,
8606 [BEND_IDX(-10)] = 0x0125,
8607 [BEND_IDX(-15)] = 0x0125,
8608 [BEND_IDX(-20)] = 0x0225,
8609 [BEND_IDX(-25)] = 0x0225,
8610 [BEND_IDX(-30)] = 0x0325,
8611 [BEND_IDX(-35)] = 0x0325,
8612 [BEND_IDX(-40)] = 0x0425,
8613 [BEND_IDX(-45)] = 0x0425,
8614 [BEND_IDX(-50)] = 0x0525,
8615};
8616
8617/*
8618 * Bend CLKOUT_DP
8619 * steps -50 to 50 inclusive, in steps of 5
8620 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8621 * change in clock period = -(steps / 10) * 5.787 ps
8622 */
8623static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8624{
8625 uint32_t tmp;
8626 int idx = BEND_IDX(steps);
8627
8628 if (WARN_ON(steps % 5 != 0))
8629 return;
8630
8631 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8632 return;
8633
8634 mutex_lock(&dev_priv->sb_lock);
8635
8636 if (steps % 10 != 0)
8637 tmp = 0xAAAAAAAB;
8638 else
8639 tmp = 0x00000000;
8640 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8641
8642 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8643 tmp &= 0xffff0000;
8644 tmp |= sscdivintphase[idx];
8645 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8646
8647 mutex_unlock(&dev_priv->sb_lock);
8648}
8649
8650#undef BEND_IDX
8651
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008652static void lpt_init_pch_refclk(struct drm_device *dev)
8653{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008654 struct intel_encoder *encoder;
8655 bool has_vga = false;
8656
Damien Lespiaub2784e12014-08-05 11:29:37 +01008657 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008658 switch (encoder->type) {
8659 case INTEL_OUTPUT_ANALOG:
8660 has_vga = true;
8661 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008662 default:
8663 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008664 }
8665 }
8666
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008667 if (has_vga) {
8668 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008669 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008670 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008671 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008672 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008673}
8674
Paulo Zanonidde86e22012-12-01 12:04:25 -02008675/*
8676 * Initialize reference clocks when the driver loads
8677 */
8678void intel_init_pch_refclk(struct drm_device *dev)
8679{
8680 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8681 ironlake_init_pch_refclk(dev);
8682 else if (HAS_PCH_LPT(dev))
8683 lpt_init_pch_refclk(dev);
8684}
8685
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008686static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008687{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008688 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008689 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008690 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008691 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008692 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008693 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008694 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008695 bool is_lvds = false;
8696
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008697 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008698 if (connector_state->crtc != crtc_state->base.crtc)
8699 continue;
8700
8701 encoder = to_intel_encoder(connector_state->best_encoder);
8702
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008703 switch (encoder->type) {
8704 case INTEL_OUTPUT_LVDS:
8705 is_lvds = true;
8706 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008707 default:
8708 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008709 }
8710 num_connectors++;
8711 }
8712
8713 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008714 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008715 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008716 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008717 }
8718
8719 return 120000;
8720}
8721
Daniel Vetter6ff93602013-04-19 11:24:36 +02008722static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008723{
8724 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8726 int pipe = intel_crtc->pipe;
8727 uint32_t val;
8728
Daniel Vetter78114072013-06-13 00:54:57 +02008729 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008730
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008731 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008732 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008733 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008734 break;
8735 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008736 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008737 break;
8738 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008739 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008740 break;
8741 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008742 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008743 break;
8744 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008745 /* Case prevented by intel_choose_pipe_bpp_dither. */
8746 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008747 }
8748
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008749 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008750 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8751
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008752 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008753 val |= PIPECONF_INTERLACED_ILK;
8754 else
8755 val |= PIPECONF_PROGRESSIVE;
8756
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008757 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008758 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008759
Paulo Zanonic8203562012-09-12 10:06:29 -03008760 I915_WRITE(PIPECONF(pipe), val);
8761 POSTING_READ(PIPECONF(pipe));
8762}
8763
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008764/*
8765 * Set up the pipe CSC unit.
8766 *
8767 * Currently only full range RGB to limited range RGB conversion
8768 * is supported, but eventually this should handle various
8769 * RGB<->YCbCr scenarios as well.
8770 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008771static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008772{
8773 struct drm_device *dev = crtc->dev;
8774 struct drm_i915_private *dev_priv = dev->dev_private;
8775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8776 int pipe = intel_crtc->pipe;
8777 uint16_t coeff = 0x7800; /* 1.0 */
8778
8779 /*
8780 * TODO: Check what kind of values actually come out of the pipe
8781 * with these coeff/postoff values and adjust to get the best
8782 * accuracy. Perhaps we even need to take the bpc value into
8783 * consideration.
8784 */
8785
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008786 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008787 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8788
8789 /*
8790 * GY/GU and RY/RU should be the other way around according
8791 * to BSpec, but reality doesn't agree. Just set them up in
8792 * a way that results in the correct picture.
8793 */
8794 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8795 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8796
8797 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8798 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8799
8800 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8801 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8802
8803 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8804 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8805 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8806
8807 if (INTEL_INFO(dev)->gen > 6) {
8808 uint16_t postoff = 0;
8809
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008810 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008811 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008812
8813 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8814 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8815 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8816
8817 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8818 } else {
8819 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8820
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008821 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008822 mode |= CSC_BLACK_SCREEN_OFFSET;
8823
8824 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8825 }
8826}
8827
Daniel Vetter6ff93602013-04-19 11:24:36 +02008828static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008829{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008830 struct drm_device *dev = crtc->dev;
8831 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008833 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008834 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008835 uint32_t val;
8836
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008837 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008838
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008839 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008840 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8841
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008842 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008843 val |= PIPECONF_INTERLACED_ILK;
8844 else
8845 val |= PIPECONF_PROGRESSIVE;
8846
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008847 I915_WRITE(PIPECONF(cpu_transcoder), val);
8848 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008849
8850 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8851 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008852
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308853 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008854 val = 0;
8855
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008856 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008857 case 18:
8858 val |= PIPEMISC_DITHER_6_BPC;
8859 break;
8860 case 24:
8861 val |= PIPEMISC_DITHER_8_BPC;
8862 break;
8863 case 30:
8864 val |= PIPEMISC_DITHER_10_BPC;
8865 break;
8866 case 36:
8867 val |= PIPEMISC_DITHER_12_BPC;
8868 break;
8869 default:
8870 /* Case prevented by pipe_config_set_bpp. */
8871 BUG();
8872 }
8873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008874 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008875 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8876
8877 I915_WRITE(PIPEMISC(pipe), val);
8878 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008879}
8880
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008881static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008882 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008883 intel_clock_t *clock,
8884 bool *has_reduced_clock,
8885 intel_clock_t *reduced_clock)
8886{
8887 struct drm_device *dev = crtc->dev;
8888 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008889 int refclk;
8890 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008891 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008892
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008893 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008894
8895 /*
8896 * Returns a set of divisors for the desired target clock with the given
8897 * refclk, or FALSE. The returned values represent the clock equation:
8898 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8899 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008900 limit = intel_limit(crtc_state, refclk);
8901 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008902 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008903 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008904 if (!ret)
8905 return false;
8906
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008907 return true;
8908}
8909
Paulo Zanonid4b19312012-11-29 11:29:32 -02008910int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8911{
8912 /*
8913 * Account for spread spectrum to avoid
8914 * oversubscribing the link. Max center spread
8915 * is 2.5%; use 5% for safety's sake.
8916 */
8917 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008918 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008919}
8920
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008921static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008922{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008923 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008924}
8925
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008926static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008927 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008928 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008929 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008930{
8931 struct drm_crtc *crtc = &intel_crtc->base;
8932 struct drm_device *dev = crtc->dev;
8933 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008934 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008935 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008936 struct drm_connector_state *connector_state;
8937 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008938 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008939 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008940 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008941
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008942 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008943 if (connector_state->crtc != crtc_state->base.crtc)
8944 continue;
8945
8946 encoder = to_intel_encoder(connector_state->best_encoder);
8947
8948 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008949 case INTEL_OUTPUT_LVDS:
8950 is_lvds = true;
8951 break;
8952 case INTEL_OUTPUT_SDVO:
8953 case INTEL_OUTPUT_HDMI:
8954 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008955 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008956 default:
8957 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008958 }
8959
8960 num_connectors++;
8961 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008962
Chris Wilsonc1858122010-12-03 21:35:48 +00008963 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008964 factor = 21;
8965 if (is_lvds) {
8966 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008967 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008968 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008969 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008970 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008971 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008972
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008973 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008974 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008975
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008976 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8977 *fp2 |= FP_CB_TUNE;
8978
Chris Wilson5eddb702010-09-11 13:48:45 +01008979 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008980
Eric Anholta07d6782011-03-30 13:01:08 -07008981 if (is_lvds)
8982 dpll |= DPLLB_MODE_LVDS;
8983 else
8984 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008985
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008986 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008987 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008988
8989 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008990 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008991 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008992 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008993
Eric Anholta07d6782011-03-30 13:01:08 -07008994 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008995 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008996 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008997 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008998
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008999 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009000 case 5:
9001 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9002 break;
9003 case 7:
9004 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9005 break;
9006 case 10:
9007 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9008 break;
9009 case 14:
9010 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9011 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009012 }
9013
Daniel Vetterb4c09f32013-04-30 14:01:42 +02009014 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009015 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009016 else
9017 dpll |= PLL_REF_INPUT_DREFCLK;
9018
Daniel Vetter959e16d2013-06-05 13:34:21 +02009019 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009020}
9021
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009022static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9023 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009024{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009025 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009026 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009027 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009028 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009029 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009030 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009031
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009032 memset(&crtc_state->dpll_hw_state, 0,
9033 sizeof(crtc_state->dpll_hw_state));
9034
Ville Syrjälä7905df22015-11-25 16:35:30 +02009035 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009036
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009037 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9038 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9039
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009040 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009041 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009042 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009043 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9044 return -EINVAL;
9045 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009046 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009047 if (!crtc_state->clock_set) {
9048 crtc_state->dpll.n = clock.n;
9049 crtc_state->dpll.m1 = clock.m1;
9050 crtc_state->dpll.m2 = clock.m2;
9051 crtc_state->dpll.p1 = clock.p1;
9052 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009053 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009054
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009055 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009056 if (crtc_state->has_pch_encoder) {
9057 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009058 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009059 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009060
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009061 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009062 &fp, &reduced_clock,
9063 has_reduced_clock ? &fp2 : NULL);
9064
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009065 crtc_state->dpll_hw_state.dpll = dpll;
9066 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009067 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009068 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009069 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009070 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009071
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009072 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009073 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009074 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009075 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009076 return -EINVAL;
9077 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009078 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009079
Rodrigo Viviab585de2015-03-24 12:40:09 -07009080 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009081 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009082 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009083 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009084
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009085 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009086}
9087
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009088static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9089 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009090{
9091 struct drm_device *dev = crtc->base.dev;
9092 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009093 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009094
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009095 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9096 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9097 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9098 & ~TU_SIZE_MASK;
9099 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9100 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9101 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9102}
9103
9104static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9105 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009106 struct intel_link_m_n *m_n,
9107 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009108{
9109 struct drm_device *dev = crtc->base.dev;
9110 struct drm_i915_private *dev_priv = dev->dev_private;
9111 enum pipe pipe = crtc->pipe;
9112
9113 if (INTEL_INFO(dev)->gen >= 5) {
9114 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9115 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9116 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9117 & ~TU_SIZE_MASK;
9118 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9119 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9120 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009121 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9122 * gen < 8) and if DRRS is supported (to make sure the
9123 * registers are not unnecessarily read).
9124 */
9125 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009126 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009127 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9128 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9129 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9130 & ~TU_SIZE_MASK;
9131 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9132 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9133 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9134 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009135 } else {
9136 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9137 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9138 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9139 & ~TU_SIZE_MASK;
9140 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9141 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9142 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9143 }
9144}
9145
9146void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009147 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009148{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009149 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009150 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9151 else
9152 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009153 &pipe_config->dp_m_n,
9154 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009155}
9156
Daniel Vetter72419202013-04-04 13:28:53 +02009157static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009158 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009159{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009160 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009161 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009162}
9163
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009164static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009165 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009166{
9167 struct drm_device *dev = crtc->base.dev;
9168 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009169 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9170 uint32_t ps_ctrl = 0;
9171 int id = -1;
9172 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009173
Chandra Kondurua1b22782015-04-07 15:28:45 -07009174 /* find scaler attached to this pipe */
9175 for (i = 0; i < crtc->num_scalers; i++) {
9176 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9177 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9178 id = i;
9179 pipe_config->pch_pfit.enabled = true;
9180 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9181 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9182 break;
9183 }
9184 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009185
Chandra Kondurua1b22782015-04-07 15:28:45 -07009186 scaler_state->scaler_id = id;
9187 if (id >= 0) {
9188 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9189 } else {
9190 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009191 }
9192}
9193
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009194static void
9195skylake_get_initial_plane_config(struct intel_crtc *crtc,
9196 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009197{
9198 struct drm_device *dev = crtc->base.dev;
9199 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009200 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009201 int pipe = crtc->pipe;
9202 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009203 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009204 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009205 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009206
Damien Lespiaud9806c92015-01-21 14:07:19 +00009207 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009208 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009209 DRM_DEBUG_KMS("failed to alloc fb\n");
9210 return;
9211 }
9212
Damien Lespiau1b842c82015-01-21 13:50:54 +00009213 fb = &intel_fb->base;
9214
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009215 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009216 if (!(val & PLANE_CTL_ENABLE))
9217 goto error;
9218
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009219 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9220 fourcc = skl_format_to_fourcc(pixel_format,
9221 val & PLANE_CTL_ORDER_RGBX,
9222 val & PLANE_CTL_ALPHA_MASK);
9223 fb->pixel_format = fourcc;
9224 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9225
Damien Lespiau40f46282015-02-27 11:15:21 +00009226 tiling = val & PLANE_CTL_TILED_MASK;
9227 switch (tiling) {
9228 case PLANE_CTL_TILED_LINEAR:
9229 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9230 break;
9231 case PLANE_CTL_TILED_X:
9232 plane_config->tiling = I915_TILING_X;
9233 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9234 break;
9235 case PLANE_CTL_TILED_Y:
9236 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9237 break;
9238 case PLANE_CTL_TILED_YF:
9239 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9240 break;
9241 default:
9242 MISSING_CASE(tiling);
9243 goto error;
9244 }
9245
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009246 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9247 plane_config->base = base;
9248
9249 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9250
9251 val = I915_READ(PLANE_SIZE(pipe, 0));
9252 fb->height = ((val >> 16) & 0xfff) + 1;
9253 fb->width = ((val >> 0) & 0x1fff) + 1;
9254
9255 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009256 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009257 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009258 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9259
9260 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009261 fb->pixel_format,
9262 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009263
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009264 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009265
9266 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9267 pipe_name(pipe), fb->width, fb->height,
9268 fb->bits_per_pixel, base, fb->pitches[0],
9269 plane_config->size);
9270
Damien Lespiau2d140302015-02-05 17:22:18 +00009271 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009272 return;
9273
9274error:
9275 kfree(fb);
9276}
9277
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009278static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009279 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009280{
9281 struct drm_device *dev = crtc->base.dev;
9282 struct drm_i915_private *dev_priv = dev->dev_private;
9283 uint32_t tmp;
9284
9285 tmp = I915_READ(PF_CTL(crtc->pipe));
9286
9287 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009288 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009289 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9290 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009291
9292 /* We currently do not free assignements of panel fitters on
9293 * ivb/hsw (since we don't use the higher upscaling modes which
9294 * differentiates them) so just WARN about this case for now. */
9295 if (IS_GEN7(dev)) {
9296 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9297 PF_PIPE_SEL_IVB(crtc->pipe));
9298 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009299 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009300}
9301
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009302static void
9303ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9304 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009305{
9306 struct drm_device *dev = crtc->base.dev;
9307 struct drm_i915_private *dev_priv = dev->dev_private;
9308 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009309 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009310 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009311 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009312 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009313 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009314
Damien Lespiau42a7b082015-02-05 19:35:13 +00009315 val = I915_READ(DSPCNTR(pipe));
9316 if (!(val & DISPLAY_PLANE_ENABLE))
9317 return;
9318
Damien Lespiaud9806c92015-01-21 14:07:19 +00009319 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009320 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009321 DRM_DEBUG_KMS("failed to alloc fb\n");
9322 return;
9323 }
9324
Damien Lespiau1b842c82015-01-21 13:50:54 +00009325 fb = &intel_fb->base;
9326
Daniel Vetter18c52472015-02-10 17:16:09 +00009327 if (INTEL_INFO(dev)->gen >= 4) {
9328 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009329 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009330 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9331 }
9332 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009333
9334 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009335 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009336 fb->pixel_format = fourcc;
9337 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009338
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009339 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009340 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009341 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009342 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009343 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009344 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009345 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009346 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009347 }
9348 plane_config->base = base;
9349
9350 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009351 fb->width = ((val >> 16) & 0xfff) + 1;
9352 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009353
9354 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009355 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009356
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009357 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009358 fb->pixel_format,
9359 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009360
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009361 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009362
Damien Lespiau2844a922015-01-20 12:51:48 +00009363 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9364 pipe_name(pipe), fb->width, fb->height,
9365 fb->bits_per_pixel, base, fb->pitches[0],
9366 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009367
Damien Lespiau2d140302015-02-05 17:22:18 +00009368 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009369}
9370
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009371static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009372 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009373{
9374 struct drm_device *dev = crtc->base.dev;
9375 struct drm_i915_private *dev_priv = dev->dev_private;
9376 uint32_t tmp;
9377
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009378 if (!intel_display_power_is_enabled(dev_priv,
9379 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009380 return false;
9381
Daniel Vettere143a212013-07-04 12:01:15 +02009382 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009383 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009384
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009385 tmp = I915_READ(PIPECONF(crtc->pipe));
9386 if (!(tmp & PIPECONF_ENABLE))
9387 return false;
9388
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009389 switch (tmp & PIPECONF_BPC_MASK) {
9390 case PIPECONF_6BPC:
9391 pipe_config->pipe_bpp = 18;
9392 break;
9393 case PIPECONF_8BPC:
9394 pipe_config->pipe_bpp = 24;
9395 break;
9396 case PIPECONF_10BPC:
9397 pipe_config->pipe_bpp = 30;
9398 break;
9399 case PIPECONF_12BPC:
9400 pipe_config->pipe_bpp = 36;
9401 break;
9402 default:
9403 break;
9404 }
9405
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009406 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9407 pipe_config->limited_color_range = true;
9408
Daniel Vetterab9412b2013-05-03 11:49:46 +02009409 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009410 struct intel_shared_dpll *pll;
9411
Daniel Vetter88adfff2013-03-28 10:42:01 +01009412 pipe_config->has_pch_encoder = true;
9413
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009414 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9415 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9416 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009417
9418 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009419
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009420 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009421 pipe_config->shared_dpll =
9422 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009423 } else {
9424 tmp = I915_READ(PCH_DPLL_SEL);
9425 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9426 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9427 else
9428 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9429 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009430
9431 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9432
9433 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9434 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009435
9436 tmp = pipe_config->dpll_hw_state.dpll;
9437 pipe_config->pixel_multiplier =
9438 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9439 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009440
9441 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009442 } else {
9443 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009444 }
9445
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009446 intel_get_pipe_timings(crtc, pipe_config);
9447
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009448 ironlake_get_pfit_config(crtc, pipe_config);
9449
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009450 return true;
9451}
9452
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009453static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9454{
9455 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009456 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009457
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009458 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009459 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009460 pipe_name(crtc->pipe));
9461
Rob Clarke2c719b2014-12-15 13:56:32 -05009462 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9463 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009464 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9465 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009466 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9467 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009468 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009469 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009470 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009471 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009472 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009473 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009474 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009475 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009476 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009477
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009478 /*
9479 * In theory we can still leave IRQs enabled, as long as only the HPD
9480 * interrupts remain enabled. We used to check for that, but since it's
9481 * gen-specific and since we only disable LCPLL after we fully disable
9482 * the interrupts, the check below should be enough.
9483 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009484 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009485}
9486
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009487static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9488{
9489 struct drm_device *dev = dev_priv->dev;
9490
9491 if (IS_HASWELL(dev))
9492 return I915_READ(D_COMP_HSW);
9493 else
9494 return I915_READ(D_COMP_BDW);
9495}
9496
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009497static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9498{
9499 struct drm_device *dev = dev_priv->dev;
9500
9501 if (IS_HASWELL(dev)) {
9502 mutex_lock(&dev_priv->rps.hw_lock);
9503 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9504 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009505 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009506 mutex_unlock(&dev_priv->rps.hw_lock);
9507 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009508 I915_WRITE(D_COMP_BDW, val);
9509 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009510 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009511}
9512
9513/*
9514 * This function implements pieces of two sequences from BSpec:
9515 * - Sequence for display software to disable LCPLL
9516 * - Sequence for display software to allow package C8+
9517 * The steps implemented here are just the steps that actually touch the LCPLL
9518 * register. Callers should take care of disabling all the display engine
9519 * functions, doing the mode unset, fixing interrupts, etc.
9520 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009521static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9522 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009523{
9524 uint32_t val;
9525
9526 assert_can_disable_lcpll(dev_priv);
9527
9528 val = I915_READ(LCPLL_CTL);
9529
9530 if (switch_to_fclk) {
9531 val |= LCPLL_CD_SOURCE_FCLK;
9532 I915_WRITE(LCPLL_CTL, val);
9533
9534 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9535 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9536 DRM_ERROR("Switching to FCLK failed\n");
9537
9538 val = I915_READ(LCPLL_CTL);
9539 }
9540
9541 val |= LCPLL_PLL_DISABLE;
9542 I915_WRITE(LCPLL_CTL, val);
9543 POSTING_READ(LCPLL_CTL);
9544
9545 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9546 DRM_ERROR("LCPLL still locked\n");
9547
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009548 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009549 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009550 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009551 ndelay(100);
9552
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009553 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9554 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009555 DRM_ERROR("D_COMP RCOMP still in progress\n");
9556
9557 if (allow_power_down) {
9558 val = I915_READ(LCPLL_CTL);
9559 val |= LCPLL_POWER_DOWN_ALLOW;
9560 I915_WRITE(LCPLL_CTL, val);
9561 POSTING_READ(LCPLL_CTL);
9562 }
9563}
9564
9565/*
9566 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9567 * source.
9568 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009569static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009570{
9571 uint32_t val;
9572
9573 val = I915_READ(LCPLL_CTL);
9574
9575 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9576 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9577 return;
9578
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009579 /*
9580 * Make sure we're not on PC8 state before disabling PC8, otherwise
9581 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009582 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009583 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009584
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009585 if (val & LCPLL_POWER_DOWN_ALLOW) {
9586 val &= ~LCPLL_POWER_DOWN_ALLOW;
9587 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009588 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009589 }
9590
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009591 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009592 val |= D_COMP_COMP_FORCE;
9593 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009594 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009595
9596 val = I915_READ(LCPLL_CTL);
9597 val &= ~LCPLL_PLL_DISABLE;
9598 I915_WRITE(LCPLL_CTL, val);
9599
9600 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9601 DRM_ERROR("LCPLL not locked yet\n");
9602
9603 if (val & LCPLL_CD_SOURCE_FCLK) {
9604 val = I915_READ(LCPLL_CTL);
9605 val &= ~LCPLL_CD_SOURCE_FCLK;
9606 I915_WRITE(LCPLL_CTL, val);
9607
9608 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9609 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9610 DRM_ERROR("Switching back to LCPLL failed\n");
9611 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009612
Mika Kuoppala59bad942015-01-16 11:34:40 +02009613 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009614 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009615}
9616
Paulo Zanoni765dab672014-03-07 20:08:18 -03009617/*
9618 * Package states C8 and deeper are really deep PC states that can only be
9619 * reached when all the devices on the system allow it, so even if the graphics
9620 * device allows PC8+, it doesn't mean the system will actually get to these
9621 * states. Our driver only allows PC8+ when going into runtime PM.
9622 *
9623 * The requirements for PC8+ are that all the outputs are disabled, the power
9624 * well is disabled and most interrupts are disabled, and these are also
9625 * requirements for runtime PM. When these conditions are met, we manually do
9626 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9627 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9628 * hang the machine.
9629 *
9630 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9631 * the state of some registers, so when we come back from PC8+ we need to
9632 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9633 * need to take care of the registers kept by RC6. Notice that this happens even
9634 * if we don't put the device in PCI D3 state (which is what currently happens
9635 * because of the runtime PM support).
9636 *
9637 * For more, read "Display Sequences for Package C8" on the hardware
9638 * documentation.
9639 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009640void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009641{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009642 struct drm_device *dev = dev_priv->dev;
9643 uint32_t val;
9644
Paulo Zanonic67a4702013-08-19 13:18:09 -03009645 DRM_DEBUG_KMS("Enabling package C8+\n");
9646
Ville Syrjäläc2699522015-08-27 23:55:59 +03009647 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009648 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9649 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9650 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9651 }
9652
9653 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009654 hsw_disable_lcpll(dev_priv, true, true);
9655}
9656
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009657void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009658{
9659 struct drm_device *dev = dev_priv->dev;
9660 uint32_t val;
9661
Paulo Zanonic67a4702013-08-19 13:18:09 -03009662 DRM_DEBUG_KMS("Disabling package C8+\n");
9663
9664 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009665 lpt_init_pch_refclk(dev);
9666
Ville Syrjäläc2699522015-08-27 23:55:59 +03009667 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009668 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9669 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9670 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9671 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009672}
9673
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009674static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309675{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009676 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009677 struct intel_atomic_state *old_intel_state =
9678 to_intel_atomic_state(old_state);
9679 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309680
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009681 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309682}
9683
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009684/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009685static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009686{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009687 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9688 struct drm_i915_private *dev_priv = state->dev->dev_private;
9689 struct drm_crtc *crtc;
9690 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009691 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009692 unsigned max_pixel_rate = 0, i;
9693 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009694
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009695 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9696 sizeof(intel_state->min_pixclk));
9697
9698 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009699 int pixel_rate;
9700
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009701 crtc_state = to_intel_crtc_state(cstate);
9702 if (!crtc_state->base.enable) {
9703 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009704 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009705 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009706
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009707 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009708
9709 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009710 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009711 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9712
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009713 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009714 }
9715
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009716 if (!intel_state->active_crtcs)
9717 return 0;
9718
9719 for_each_pipe(dev_priv, pipe)
9720 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9721
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009722 return max_pixel_rate;
9723}
9724
9725static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9726{
9727 struct drm_i915_private *dev_priv = dev->dev_private;
9728 uint32_t val, data;
9729 int ret;
9730
9731 if (WARN((I915_READ(LCPLL_CTL) &
9732 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9733 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9734 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9735 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9736 "trying to change cdclk frequency with cdclk not enabled\n"))
9737 return;
9738
9739 mutex_lock(&dev_priv->rps.hw_lock);
9740 ret = sandybridge_pcode_write(dev_priv,
9741 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9742 mutex_unlock(&dev_priv->rps.hw_lock);
9743 if (ret) {
9744 DRM_ERROR("failed to inform pcode about cdclk change\n");
9745 return;
9746 }
9747
9748 val = I915_READ(LCPLL_CTL);
9749 val |= LCPLL_CD_SOURCE_FCLK;
9750 I915_WRITE(LCPLL_CTL, val);
9751
9752 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9753 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9754 DRM_ERROR("Switching to FCLK failed\n");
9755
9756 val = I915_READ(LCPLL_CTL);
9757 val &= ~LCPLL_CLK_FREQ_MASK;
9758
9759 switch (cdclk) {
9760 case 450000:
9761 val |= LCPLL_CLK_FREQ_450;
9762 data = 0;
9763 break;
9764 case 540000:
9765 val |= LCPLL_CLK_FREQ_54O_BDW;
9766 data = 1;
9767 break;
9768 case 337500:
9769 val |= LCPLL_CLK_FREQ_337_5_BDW;
9770 data = 2;
9771 break;
9772 case 675000:
9773 val |= LCPLL_CLK_FREQ_675_BDW;
9774 data = 3;
9775 break;
9776 default:
9777 WARN(1, "invalid cdclk frequency\n");
9778 return;
9779 }
9780
9781 I915_WRITE(LCPLL_CTL, val);
9782
9783 val = I915_READ(LCPLL_CTL);
9784 val &= ~LCPLL_CD_SOURCE_FCLK;
9785 I915_WRITE(LCPLL_CTL, val);
9786
9787 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9788 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9789 DRM_ERROR("Switching back to LCPLL failed\n");
9790
9791 mutex_lock(&dev_priv->rps.hw_lock);
9792 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9793 mutex_unlock(&dev_priv->rps.hw_lock);
9794
9795 intel_update_cdclk(dev);
9796
9797 WARN(cdclk != dev_priv->cdclk_freq,
9798 "cdclk requested %d kHz but got %d kHz\n",
9799 cdclk, dev_priv->cdclk_freq);
9800}
9801
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009802static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009803{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009804 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009805 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009806 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009807 int cdclk;
9808
9809 /*
9810 * FIXME should also account for plane ratio
9811 * once 64bpp pixel formats are supported.
9812 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009813 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009814 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009815 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009816 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009817 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009818 cdclk = 450000;
9819 else
9820 cdclk = 337500;
9821
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009822 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009823 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9824 cdclk, dev_priv->max_cdclk_freq);
9825 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009826 }
9827
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009828 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9829 if (!intel_state->active_crtcs)
9830 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009831
9832 return 0;
9833}
9834
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009835static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009836{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009837 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009838 struct intel_atomic_state *old_intel_state =
9839 to_intel_atomic_state(old_state);
9840 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009841
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009842 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009843}
9844
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009845static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9846 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009847{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009848 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009849 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009850
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009851 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009852
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009853 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009854}
9855
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309856static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9857 enum port port,
9858 struct intel_crtc_state *pipe_config)
9859{
9860 switch (port) {
9861 case PORT_A:
9862 pipe_config->ddi_pll_sel = SKL_DPLL0;
9863 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9864 break;
9865 case PORT_B:
9866 pipe_config->ddi_pll_sel = SKL_DPLL1;
9867 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9868 break;
9869 case PORT_C:
9870 pipe_config->ddi_pll_sel = SKL_DPLL2;
9871 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9872 break;
9873 default:
9874 DRM_ERROR("Incorrect port type\n");
9875 }
9876}
9877
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009878static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9879 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009880 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009881{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009882 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009883
9884 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9885 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9886
9887 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009888 case SKL_DPLL0:
9889 /*
9890 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9891 * of the shared DPLL framework and thus needs to be read out
9892 * separately
9893 */
9894 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9895 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9896 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009897 case SKL_DPLL1:
9898 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9899 break;
9900 case SKL_DPLL2:
9901 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9902 break;
9903 case SKL_DPLL3:
9904 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9905 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009906 }
9907}
9908
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009909static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9910 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009911 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009912{
9913 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9914
9915 switch (pipe_config->ddi_pll_sel) {
9916 case PORT_CLK_SEL_WRPLL1:
9917 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9918 break;
9919 case PORT_CLK_SEL_WRPLL2:
9920 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9921 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009922 case PORT_CLK_SEL_SPLL:
9923 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009924 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009925 }
9926}
9927
Daniel Vetter26804af2014-06-25 22:01:55 +03009928static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009929 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009930{
9931 struct drm_device *dev = crtc->base.dev;
9932 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009933 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009934 enum port port;
9935 uint32_t tmp;
9936
9937 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9938
9939 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9940
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009941 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009942 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309943 else if (IS_BROXTON(dev))
9944 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009945 else
9946 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009947
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009948 if (pipe_config->shared_dpll >= 0) {
9949 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9950
9951 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9952 &pipe_config->dpll_hw_state));
9953 }
9954
Daniel Vetter26804af2014-06-25 22:01:55 +03009955 /*
9956 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9957 * DDI E. So just check whether this pipe is wired to DDI E and whether
9958 * the PCH transcoder is on.
9959 */
Damien Lespiauca370452013-12-03 13:56:24 +00009960 if (INTEL_INFO(dev)->gen < 9 &&
9961 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009962 pipe_config->has_pch_encoder = true;
9963
9964 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9965 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9966 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9967
9968 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9969 }
9970}
9971
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009972static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009973 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009974{
9975 struct drm_device *dev = crtc->base.dev;
9976 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009977 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009978 uint32_t tmp;
9979
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009980 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009981 POWER_DOMAIN_PIPE(crtc->pipe)))
9982 return false;
9983
Daniel Vettere143a212013-07-04 12:01:15 +02009984 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009985 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9986
Daniel Vettereccb1402013-05-22 00:50:22 +02009987 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9988 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9989 enum pipe trans_edp_pipe;
9990 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9991 default:
9992 WARN(1, "unknown pipe linked to edp transcoder\n");
9993 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9994 case TRANS_DDI_EDP_INPUT_A_ON:
9995 trans_edp_pipe = PIPE_A;
9996 break;
9997 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9998 trans_edp_pipe = PIPE_B;
9999 break;
10000 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10001 trans_edp_pipe = PIPE_C;
10002 break;
10003 }
10004
10005 if (trans_edp_pipe == crtc->pipe)
10006 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10007 }
10008
Daniel Vetterf458ebb2014-09-30 10:56:39 +020010009 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +020010010 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -030010011 return false;
10012
Daniel Vettereccb1402013-05-22 00:50:22 +020010013 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010014 if (!(tmp & PIPECONF_ENABLE))
10015 return false;
10016
Daniel Vetter26804af2014-06-25 22:01:55 +030010017 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010018
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010019 intel_get_pipe_timings(crtc, pipe_config);
10020
Chandra Kondurua1b22782015-04-07 15:28:45 -070010021 if (INTEL_INFO(dev)->gen >= 9) {
10022 skl_init_scalers(dev, crtc, pipe_config);
10023 }
10024
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010025 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010026
10027 if (INTEL_INFO(dev)->gen >= 9) {
10028 pipe_config->scaler_state.scaler_id = -1;
10029 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10030 }
10031
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010032 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010033 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010034 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010035 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010036 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010037 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010038
Jesse Barnese59150d2014-01-07 13:30:45 -080010039 if (IS_HASWELL(dev))
10040 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10041 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010042
Clint Taylorebb69c92014-09-30 10:30:22 -070010043 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10044 pipe_config->pixel_multiplier =
10045 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10046 } else {
10047 pipe_config->pixel_multiplier = 1;
10048 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010049
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010050 return true;
10051}
10052
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010053static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10054 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010055{
10056 struct drm_device *dev = crtc->dev;
10057 struct drm_i915_private *dev_priv = dev->dev_private;
10058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010059 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010060
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010061 if (plane_state && plane_state->visible) {
10062 unsigned int width = plane_state->base.crtc_w;
10063 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010064 unsigned int stride = roundup_pow_of_two(width) * 4;
10065
10066 switch (stride) {
10067 default:
10068 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10069 width, stride);
10070 stride = 256;
10071 /* fallthrough */
10072 case 256:
10073 case 512:
10074 case 1024:
10075 case 2048:
10076 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010077 }
10078
Ville Syrjälädc41c152014-08-13 11:57:05 +030010079 cntl |= CURSOR_ENABLE |
10080 CURSOR_GAMMA_ENABLE |
10081 CURSOR_FORMAT_ARGB |
10082 CURSOR_STRIDE(stride);
10083
10084 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010085 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010086
Ville Syrjälädc41c152014-08-13 11:57:05 +030010087 if (intel_crtc->cursor_cntl != 0 &&
10088 (intel_crtc->cursor_base != base ||
10089 intel_crtc->cursor_size != size ||
10090 intel_crtc->cursor_cntl != cntl)) {
10091 /* On these chipsets we can only modify the base/size/stride
10092 * whilst the cursor is disabled.
10093 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010094 I915_WRITE(CURCNTR(PIPE_A), 0);
10095 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010096 intel_crtc->cursor_cntl = 0;
10097 }
10098
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010099 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010100 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010101 intel_crtc->cursor_base = base;
10102 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010103
10104 if (intel_crtc->cursor_size != size) {
10105 I915_WRITE(CURSIZE, size);
10106 intel_crtc->cursor_size = size;
10107 }
10108
Chris Wilson4b0e3332014-05-30 16:35:26 +030010109 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010110 I915_WRITE(CURCNTR(PIPE_A), cntl);
10111 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010112 intel_crtc->cursor_cntl = cntl;
10113 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010114}
10115
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010116static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10117 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010118{
10119 struct drm_device *dev = crtc->dev;
10120 struct drm_i915_private *dev_priv = dev->dev_private;
10121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10122 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010123 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010124
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010125 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010126 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010127 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010128 case 64:
10129 cntl |= CURSOR_MODE_64_ARGB_AX;
10130 break;
10131 case 128:
10132 cntl |= CURSOR_MODE_128_ARGB_AX;
10133 break;
10134 case 256:
10135 cntl |= CURSOR_MODE_256_ARGB_AX;
10136 break;
10137 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010138 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010139 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010140 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010141 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010142
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010143 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010144 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010145
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010146 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10147 cntl |= CURSOR_ROTATE_180;
10148 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010149
Chris Wilson4b0e3332014-05-30 16:35:26 +030010150 if (intel_crtc->cursor_cntl != cntl) {
10151 I915_WRITE(CURCNTR(pipe), cntl);
10152 POSTING_READ(CURCNTR(pipe));
10153 intel_crtc->cursor_cntl = cntl;
10154 }
10155
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010156 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010157 I915_WRITE(CURBASE(pipe), base);
10158 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010159
10160 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010161}
10162
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010163/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010164static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010165 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010166{
10167 struct drm_device *dev = crtc->dev;
10168 struct drm_i915_private *dev_priv = dev->dev_private;
10169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10170 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010171 u32 base = intel_crtc->cursor_addr;
10172 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010173
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010174 if (plane_state) {
10175 int x = plane_state->base.crtc_x;
10176 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010177
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010178 if (x < 0) {
10179 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10180 x = -x;
10181 }
10182 pos |= x << CURSOR_X_SHIFT;
10183
10184 if (y < 0) {
10185 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10186 y = -y;
10187 }
10188 pos |= y << CURSOR_Y_SHIFT;
10189
10190 /* ILK+ do this automagically */
10191 if (HAS_GMCH_DISPLAY(dev) &&
10192 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10193 base += (plane_state->base.crtc_h *
10194 plane_state->base.crtc_w - 1) * 4;
10195 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010196 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010197
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010198 I915_WRITE(CURPOS(pipe), pos);
10199
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010200 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010201 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010202 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010203 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010204}
10205
Ville Syrjälädc41c152014-08-13 11:57:05 +030010206static bool cursor_size_ok(struct drm_device *dev,
10207 uint32_t width, uint32_t height)
10208{
10209 if (width == 0 || height == 0)
10210 return false;
10211
10212 /*
10213 * 845g/865g are special in that they are only limited by
10214 * the width of their cursors, the height is arbitrary up to
10215 * the precision of the register. Everything else requires
10216 * square cursors, limited to a few power-of-two sizes.
10217 */
10218 if (IS_845G(dev) || IS_I865G(dev)) {
10219 if ((width & 63) != 0)
10220 return false;
10221
10222 if (width > (IS_845G(dev) ? 64 : 512))
10223 return false;
10224
10225 if (height > 1023)
10226 return false;
10227 } else {
10228 switch (width | height) {
10229 case 256:
10230 case 128:
10231 if (IS_GEN2(dev))
10232 return false;
10233 case 64:
10234 break;
10235 default:
10236 return false;
10237 }
10238 }
10239
10240 return true;
10241}
10242
Jesse Barnes79e53942008-11-07 14:24:08 -080010243static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010244 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010245{
James Simmons72034252010-08-03 01:33:19 +010010246 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010248
James Simmons72034252010-08-03 01:33:19 +010010249 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010250 intel_crtc->lut_r[i] = red[i] >> 8;
10251 intel_crtc->lut_g[i] = green[i] >> 8;
10252 intel_crtc->lut_b[i] = blue[i] >> 8;
10253 }
10254
10255 intel_crtc_load_lut(crtc);
10256}
10257
Jesse Barnes79e53942008-11-07 14:24:08 -080010258/* VESA 640x480x72Hz mode to set on the pipe */
10259static struct drm_display_mode load_detect_mode = {
10260 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10261 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10262};
10263
Daniel Vettera8bb6812014-02-10 18:00:39 +010010264struct drm_framebuffer *
10265__intel_framebuffer_create(struct drm_device *dev,
10266 struct drm_mode_fb_cmd2 *mode_cmd,
10267 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010268{
10269 struct intel_framebuffer *intel_fb;
10270 int ret;
10271
10272 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010273 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010274 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010275
10276 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010277 if (ret)
10278 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010279
10280 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010281
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010282err:
10283 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010284 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010285}
10286
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010287static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010288intel_framebuffer_create(struct drm_device *dev,
10289 struct drm_mode_fb_cmd2 *mode_cmd,
10290 struct drm_i915_gem_object *obj)
10291{
10292 struct drm_framebuffer *fb;
10293 int ret;
10294
10295 ret = i915_mutex_lock_interruptible(dev);
10296 if (ret)
10297 return ERR_PTR(ret);
10298 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10299 mutex_unlock(&dev->struct_mutex);
10300
10301 return fb;
10302}
10303
Chris Wilsond2dff872011-04-19 08:36:26 +010010304static u32
10305intel_framebuffer_pitch_for_width(int width, int bpp)
10306{
10307 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10308 return ALIGN(pitch, 64);
10309}
10310
10311static u32
10312intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10313{
10314 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010315 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010316}
10317
10318static struct drm_framebuffer *
10319intel_framebuffer_create_for_mode(struct drm_device *dev,
10320 struct drm_display_mode *mode,
10321 int depth, int bpp)
10322{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010323 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010324 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010325 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010326
10327 obj = i915_gem_alloc_object(dev,
10328 intel_framebuffer_size_for_mode(mode, bpp));
10329 if (obj == NULL)
10330 return ERR_PTR(-ENOMEM);
10331
10332 mode_cmd.width = mode->hdisplay;
10333 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010334 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10335 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010336 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010337
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010338 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10339 if (IS_ERR(fb))
10340 drm_gem_object_unreference_unlocked(&obj->base);
10341
10342 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010343}
10344
10345static struct drm_framebuffer *
10346mode_fits_in_fbdev(struct drm_device *dev,
10347 struct drm_display_mode *mode)
10348{
Daniel Vetter06957262015-08-10 13:34:08 +020010349#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010350 struct drm_i915_private *dev_priv = dev->dev_private;
10351 struct drm_i915_gem_object *obj;
10352 struct drm_framebuffer *fb;
10353
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010354 if (!dev_priv->fbdev)
10355 return NULL;
10356
10357 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010358 return NULL;
10359
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010360 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010361 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010362
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010363 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010364 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10365 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010366 return NULL;
10367
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010368 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010369 return NULL;
10370
10371 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010372#else
10373 return NULL;
10374#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010375}
10376
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010377static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10378 struct drm_crtc *crtc,
10379 struct drm_display_mode *mode,
10380 struct drm_framebuffer *fb,
10381 int x, int y)
10382{
10383 struct drm_plane_state *plane_state;
10384 int hdisplay, vdisplay;
10385 int ret;
10386
10387 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10388 if (IS_ERR(plane_state))
10389 return PTR_ERR(plane_state);
10390
10391 if (mode)
10392 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10393 else
10394 hdisplay = vdisplay = 0;
10395
10396 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10397 if (ret)
10398 return ret;
10399 drm_atomic_set_fb_for_plane(plane_state, fb);
10400 plane_state->crtc_x = 0;
10401 plane_state->crtc_y = 0;
10402 plane_state->crtc_w = hdisplay;
10403 plane_state->crtc_h = vdisplay;
10404 plane_state->src_x = x << 16;
10405 plane_state->src_y = y << 16;
10406 plane_state->src_w = hdisplay << 16;
10407 plane_state->src_h = vdisplay << 16;
10408
10409 return 0;
10410}
10411
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010412bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010413 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010414 struct intel_load_detect_pipe *old,
10415 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010416{
10417 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010418 struct intel_encoder *intel_encoder =
10419 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010420 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010421 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010422 struct drm_crtc *crtc = NULL;
10423 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010424 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010425 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010426 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010427 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010428 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010429 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010430
Chris Wilsond2dff872011-04-19 08:36:26 +010010431 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010432 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010433 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010434
Rob Clark51fd3712013-11-19 12:10:12 -050010435retry:
10436 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10437 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010438 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010439
Jesse Barnes79e53942008-11-07 14:24:08 -080010440 /*
10441 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010442 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010443 * - if the connector already has an assigned crtc, use it (but make
10444 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010445 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010446 * - try to find the first unused crtc that can drive this connector,
10447 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010448 */
10449
10450 /* See if we already have a CRTC for this connector */
10451 if (encoder->crtc) {
10452 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010453
Rob Clark51fd3712013-11-19 12:10:12 -050010454 ret = drm_modeset_lock(&crtc->mutex, ctx);
10455 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010456 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010457 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10458 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010459 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010460
Daniel Vetter24218aa2012-08-12 19:27:11 +020010461 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010462 old->load_detect_temp = false;
10463
10464 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010465 if (connector->dpms != DRM_MODE_DPMS_ON)
10466 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010467
Chris Wilson71731882011-04-19 23:10:58 +010010468 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010469 }
10470
10471 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010472 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010473 i++;
10474 if (!(encoder->possible_crtcs & (1 << i)))
10475 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010476 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010477 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010478
10479 crtc = possible_crtc;
10480 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010481 }
10482
10483 /*
10484 * If we didn't find an unused CRTC, don't use any.
10485 */
10486 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010487 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010488 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010489 }
10490
Rob Clark51fd3712013-11-19 12:10:12 -050010491 ret = drm_modeset_lock(&crtc->mutex, ctx);
10492 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010493 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010494 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10495 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010496 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010497
10498 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010499 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010500 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010501 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010502
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010503 state = drm_atomic_state_alloc(dev);
10504 if (!state)
10505 return false;
10506
10507 state->acquire_ctx = ctx;
10508
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010509 connector_state = drm_atomic_get_connector_state(state, connector);
10510 if (IS_ERR(connector_state)) {
10511 ret = PTR_ERR(connector_state);
10512 goto fail;
10513 }
10514
10515 connector_state->crtc = crtc;
10516 connector_state->best_encoder = &intel_encoder->base;
10517
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010518 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10519 if (IS_ERR(crtc_state)) {
10520 ret = PTR_ERR(crtc_state);
10521 goto fail;
10522 }
10523
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010524 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010525
Chris Wilson64927112011-04-20 07:25:26 +010010526 if (!mode)
10527 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010528
Chris Wilsond2dff872011-04-19 08:36:26 +010010529 /* We need a framebuffer large enough to accommodate all accesses
10530 * that the plane may generate whilst we perform load detection.
10531 * We can not rely on the fbcon either being present (we get called
10532 * during its initialisation to detect all boot displays, or it may
10533 * not even exist) or that it is large enough to satisfy the
10534 * requested mode.
10535 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010536 fb = mode_fits_in_fbdev(dev, mode);
10537 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010538 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010539 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10540 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010541 } else
10542 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010543 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010544 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010545 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010546 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010547
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010548 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10549 if (ret)
10550 goto fail;
10551
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010552 drm_mode_copy(&crtc_state->base.mode, mode);
10553
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010554 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010555 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010556 if (old->release_fb)
10557 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010558 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010559 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010560 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010561
Jesse Barnes79e53942008-11-07 14:24:08 -080010562 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010563 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010564 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010565
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010566fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010567 drm_atomic_state_free(state);
10568 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010569
Rob Clark51fd3712013-11-19 12:10:12 -050010570 if (ret == -EDEADLK) {
10571 drm_modeset_backoff(ctx);
10572 goto retry;
10573 }
10574
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010575 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010576}
10577
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010578void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010579 struct intel_load_detect_pipe *old,
10580 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010581{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010582 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010583 struct intel_encoder *intel_encoder =
10584 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010585 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010586 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010588 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010589 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010590 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010591 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010592
Chris Wilsond2dff872011-04-19 08:36:26 +010010593 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010594 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010595 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010596
Chris Wilson8261b192011-04-19 23:18:09 +010010597 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010598 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010599 if (!state)
10600 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010601
10602 state->acquire_ctx = ctx;
10603
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010604 connector_state = drm_atomic_get_connector_state(state, connector);
10605 if (IS_ERR(connector_state))
10606 goto fail;
10607
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010608 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10609 if (IS_ERR(crtc_state))
10610 goto fail;
10611
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010612 connector_state->best_encoder = NULL;
10613 connector_state->crtc = NULL;
10614
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010615 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010616
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010617 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10618 0, 0);
10619 if (ret)
10620 goto fail;
10621
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010622 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010623 if (ret)
10624 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010625
Daniel Vetter36206362012-12-10 20:42:17 +010010626 if (old->release_fb) {
10627 drm_framebuffer_unregister_private(old->release_fb);
10628 drm_framebuffer_unreference(old->release_fb);
10629 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010630
Chris Wilson0622a532011-04-21 09:32:11 +010010631 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010632 }
10633
Eric Anholtc751ce42010-03-25 11:48:48 -070010634 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010635 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10636 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010637
10638 return;
10639fail:
10640 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10641 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010642}
10643
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010644static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010645 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010646{
10647 struct drm_i915_private *dev_priv = dev->dev_private;
10648 u32 dpll = pipe_config->dpll_hw_state.dpll;
10649
10650 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010651 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010652 else if (HAS_PCH_SPLIT(dev))
10653 return 120000;
10654 else if (!IS_GEN2(dev))
10655 return 96000;
10656 else
10657 return 48000;
10658}
10659
Jesse Barnes79e53942008-11-07 14:24:08 -080010660/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010661static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010662 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010663{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010664 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010665 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010666 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010667 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010668 u32 fp;
10669 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010670 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010671 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010672
10673 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010674 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010675 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010676 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010677
10678 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010679 if (IS_PINEVIEW(dev)) {
10680 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10681 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010682 } else {
10683 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10684 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10685 }
10686
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010687 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010688 if (IS_PINEVIEW(dev))
10689 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10690 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010691 else
10692 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010693 DPLL_FPA01_P1_POST_DIV_SHIFT);
10694
10695 switch (dpll & DPLL_MODE_MASK) {
10696 case DPLLB_MODE_DAC_SERIAL:
10697 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10698 5 : 10;
10699 break;
10700 case DPLLB_MODE_LVDS:
10701 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10702 7 : 14;
10703 break;
10704 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010705 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010706 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010707 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010708 }
10709
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010710 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010711 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010712 else
Imre Deakdccbea32015-06-22 23:35:51 +030010713 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010714 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010715 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010716 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010717
10718 if (is_lvds) {
10719 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10720 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010721
10722 if (lvds & LVDS_CLKB_POWER_UP)
10723 clock.p2 = 7;
10724 else
10725 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010726 } else {
10727 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10728 clock.p1 = 2;
10729 else {
10730 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10731 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10732 }
10733 if (dpll & PLL_P2_DIVIDE_BY_4)
10734 clock.p2 = 4;
10735 else
10736 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010737 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010738
Imre Deakdccbea32015-06-22 23:35:51 +030010739 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010740 }
10741
Ville Syrjälä18442d02013-09-13 16:00:08 +030010742 /*
10743 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010744 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010745 * encoder's get_config() function.
10746 */
Imre Deakdccbea32015-06-22 23:35:51 +030010747 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010748}
10749
Ville Syrjälä6878da02013-09-13 15:59:11 +030010750int intel_dotclock_calculate(int link_freq,
10751 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010752{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010753 /*
10754 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010755 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010756 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010757 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010758 *
10759 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010760 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010761 */
10762
Ville Syrjälä6878da02013-09-13 15:59:11 +030010763 if (!m_n->link_n)
10764 return 0;
10765
10766 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10767}
10768
Ville Syrjälä18442d02013-09-13 16:00:08 +030010769static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010770 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010771{
10772 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010773
10774 /* read out port_clock from the DPLL */
10775 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010776
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010777 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010778 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010779 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010780 * agree once we know their relationship in the encoder's
10781 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010782 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010783 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010784 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10785 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010786}
10787
10788/** Returns the currently programmed mode of the given pipe. */
10789struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10790 struct drm_crtc *crtc)
10791{
Jesse Barnes548f2452011-02-17 10:40:53 -080010792 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010794 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010795 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010796 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010797 int htot = I915_READ(HTOTAL(cpu_transcoder));
10798 int hsync = I915_READ(HSYNC(cpu_transcoder));
10799 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10800 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010801 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010802
10803 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10804 if (!mode)
10805 return NULL;
10806
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010807 /*
10808 * Construct a pipe_config sufficient for getting the clock info
10809 * back out of crtc_clock_get.
10810 *
10811 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10812 * to use a real value here instead.
10813 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010814 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010815 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010816 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10817 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10818 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010819 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10820
Ville Syrjälä773ae032013-09-23 17:48:20 +030010821 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010822 mode->hdisplay = (htot & 0xffff) + 1;
10823 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10824 mode->hsync_start = (hsync & 0xffff) + 1;
10825 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10826 mode->vdisplay = (vtot & 0xffff) + 1;
10827 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10828 mode->vsync_start = (vsync & 0xffff) + 1;
10829 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10830
10831 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010832
10833 return mode;
10834}
10835
Chris Wilsonf047e392012-07-21 12:31:41 +010010836void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010837{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010838 struct drm_i915_private *dev_priv = dev->dev_private;
10839
Chris Wilsonf62a0072014-02-21 17:55:39 +000010840 if (dev_priv->mm.busy)
10841 return;
10842
Paulo Zanoni43694d62014-03-07 20:08:08 -030010843 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010844 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010845 if (INTEL_INFO(dev)->gen >= 6)
10846 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010847 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010848}
10849
10850void intel_mark_idle(struct drm_device *dev)
10851{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010852 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010853
Chris Wilsonf62a0072014-02-21 17:55:39 +000010854 if (!dev_priv->mm.busy)
10855 return;
10856
10857 dev_priv->mm.busy = false;
10858
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010859 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010860 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010861
Paulo Zanoni43694d62014-03-07 20:08:08 -030010862 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010863}
10864
Jesse Barnes79e53942008-11-07 14:24:08 -080010865static void intel_crtc_destroy(struct drm_crtc *crtc)
10866{
10867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010868 struct drm_device *dev = crtc->dev;
10869 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010870
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010871 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010872 work = intel_crtc->unpin_work;
10873 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010874 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010875
10876 if (work) {
10877 cancel_work_sync(&work->work);
10878 kfree(work);
10879 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010880
10881 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010882
Jesse Barnes79e53942008-11-07 14:24:08 -080010883 kfree(intel_crtc);
10884}
10885
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010886static void intel_unpin_work_fn(struct work_struct *__work)
10887{
10888 struct intel_unpin_work *work =
10889 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010890 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10891 struct drm_device *dev = crtc->base.dev;
10892 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010893
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010894 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010895 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010896 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010897
John Harrisonf06cc1b2014-11-24 18:49:37 +000010898 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010899 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010900 mutex_unlock(&dev->struct_mutex);
10901
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010902 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010903 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010904
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010905 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10906 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010907
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010908 kfree(work);
10909}
10910
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010911static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010912 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010913{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10915 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010916 unsigned long flags;
10917
10918 /* Ignore early vblank irqs */
10919 if (intel_crtc == NULL)
10920 return;
10921
Daniel Vetterf3260382014-09-15 14:55:23 +020010922 /*
10923 * This is called both by irq handlers and the reset code (to complete
10924 * lost pageflips) so needs the full irqsave spinlocks.
10925 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010926 spin_lock_irqsave(&dev->event_lock, flags);
10927 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010928
10929 /* Ensure we don't miss a work->pending update ... */
10930 smp_rmb();
10931
10932 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010933 spin_unlock_irqrestore(&dev->event_lock, flags);
10934 return;
10935 }
10936
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010937 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010938
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010939 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010940}
10941
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010942void intel_finish_page_flip(struct drm_device *dev, int pipe)
10943{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010944 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010945 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10946
Mario Kleiner49b14a52010-12-09 07:00:07 +010010947 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010948}
10949
10950void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10951{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010952 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010953 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10954
Mario Kleiner49b14a52010-12-09 07:00:07 +010010955 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010956}
10957
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010958/* Is 'a' after or equal to 'b'? */
10959static bool g4x_flip_count_after_eq(u32 a, u32 b)
10960{
10961 return !((a - b) & 0x80000000);
10962}
10963
10964static bool page_flip_finished(struct intel_crtc *crtc)
10965{
10966 struct drm_device *dev = crtc->base.dev;
10967 struct drm_i915_private *dev_priv = dev->dev_private;
10968
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010969 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10970 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10971 return true;
10972
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010973 /*
10974 * The relevant registers doen't exist on pre-ctg.
10975 * As the flip done interrupt doesn't trigger for mmio
10976 * flips on gmch platforms, a flip count check isn't
10977 * really needed there. But since ctg has the registers,
10978 * include it in the check anyway.
10979 */
10980 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10981 return true;
10982
10983 /*
10984 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10985 * used the same base address. In that case the mmio flip might
10986 * have completed, but the CS hasn't even executed the flip yet.
10987 *
10988 * A flip count check isn't enough as the CS might have updated
10989 * the base address just after start of vblank, but before we
10990 * managed to process the interrupt. This means we'd complete the
10991 * CS flip too soon.
10992 *
10993 * Combining both checks should get us a good enough result. It may
10994 * still happen that the CS flip has been executed, but has not
10995 * yet actually completed. But in case the base address is the same
10996 * anyway, we don't really care.
10997 */
10998 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10999 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030011000 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011001 crtc->unpin_work->flip_count);
11002}
11003
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011004void intel_prepare_page_flip(struct drm_device *dev, int plane)
11005{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011006 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011007 struct intel_crtc *intel_crtc =
11008 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11009 unsigned long flags;
11010
Daniel Vetterf3260382014-09-15 14:55:23 +020011011
11012 /*
11013 * This is called both by irq handlers and the reset code (to complete
11014 * lost pageflips) so needs the full irqsave spinlocks.
11015 *
11016 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000011017 * generate a page-flip completion irq, i.e. every modeset
11018 * is also accompanied by a spurious intel_prepare_page_flip().
11019 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011020 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011021 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011022 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011023 spin_unlock_irqrestore(&dev->event_lock, flags);
11024}
11025
Chris Wilson60426392015-10-10 10:44:32 +010011026static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011027{
11028 /* Ensure that the work item is consistent when activating it ... */
11029 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011030 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011031 /* and that it is marked active as soon as the irq could fire. */
11032 smp_wmb();
11033}
11034
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011035static int intel_gen2_queue_flip(struct drm_device *dev,
11036 struct drm_crtc *crtc,
11037 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011038 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011039 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011040 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011041{
John Harrison6258fbe2015-05-29 17:43:48 +010011042 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011044 u32 flip_mask;
11045 int ret;
11046
John Harrison5fb9de12015-05-29 17:44:07 +010011047 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011048 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011049 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011050
11051 /* Can't queue multiple flips, so wait for the previous
11052 * one to finish before executing the next.
11053 */
11054 if (intel_crtc->plane)
11055 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11056 else
11057 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011058 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11059 intel_ring_emit(ring, MI_NOOP);
11060 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11061 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11062 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011063 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011064 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011065
Chris Wilson60426392015-10-10 10:44:32 +010011066 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011067 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011068}
11069
11070static int intel_gen3_queue_flip(struct drm_device *dev,
11071 struct drm_crtc *crtc,
11072 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011073 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011074 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011075 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011076{
John Harrison6258fbe2015-05-29 17:43:48 +010011077 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011079 u32 flip_mask;
11080 int ret;
11081
John Harrison5fb9de12015-05-29 17:44:07 +010011082 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011083 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011084 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011085
11086 if (intel_crtc->plane)
11087 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11088 else
11089 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011090 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11091 intel_ring_emit(ring, MI_NOOP);
11092 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11093 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11094 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011095 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011096 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011097
Chris Wilson60426392015-10-10 10:44:32 +010011098 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011099 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011100}
11101
11102static int intel_gen4_queue_flip(struct drm_device *dev,
11103 struct drm_crtc *crtc,
11104 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011105 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011106 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011107 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011108{
John Harrison6258fbe2015-05-29 17:43:48 +010011109 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011110 struct drm_i915_private *dev_priv = dev->dev_private;
11111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11112 uint32_t pf, pipesrc;
11113 int ret;
11114
John Harrison5fb9de12015-05-29 17:44:07 +010011115 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011116 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011117 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011118
11119 /* i965+ uses the linear or tiled offsets from the
11120 * Display Registers (which do not change across a page-flip)
11121 * so we need only reprogram the base address.
11122 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011123 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11124 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11125 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011126 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011127 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011128
11129 /* XXX Enabling the panel-fitter across page-flip is so far
11130 * untested on non-native modes, so ignore it for now.
11131 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11132 */
11133 pf = 0;
11134 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011135 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011136
Chris Wilson60426392015-10-10 10:44:32 +010011137 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011138 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011139}
11140
11141static int intel_gen6_queue_flip(struct drm_device *dev,
11142 struct drm_crtc *crtc,
11143 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011144 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011145 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011146 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011147{
John Harrison6258fbe2015-05-29 17:43:48 +010011148 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011149 struct drm_i915_private *dev_priv = dev->dev_private;
11150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11151 uint32_t pf, pipesrc;
11152 int ret;
11153
John Harrison5fb9de12015-05-29 17:44:07 +010011154 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011155 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011156 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011157
Daniel Vetter6d90c952012-04-26 23:28:05 +020011158 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11159 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11160 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011161 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011162
Chris Wilson99d9acd2012-04-17 20:37:00 +010011163 /* Contrary to the suggestions in the documentation,
11164 * "Enable Panel Fitter" does not seem to be required when page
11165 * flipping with a non-native mode, and worse causes a normal
11166 * modeset to fail.
11167 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11168 */
11169 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011170 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011171 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011172
Chris Wilson60426392015-10-10 10:44:32 +010011173 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011174 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011175}
11176
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011177static int intel_gen7_queue_flip(struct drm_device *dev,
11178 struct drm_crtc *crtc,
11179 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011180 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011181 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011182 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011183{
John Harrison6258fbe2015-05-29 17:43:48 +010011184 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011186 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011187 int len, ret;
11188
Robin Schroereba905b2014-05-18 02:24:50 +020011189 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011190 case PLANE_A:
11191 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11192 break;
11193 case PLANE_B:
11194 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11195 break;
11196 case PLANE_C:
11197 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11198 break;
11199 default:
11200 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011201 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011202 }
11203
Chris Wilsonffe74d72013-08-26 20:58:12 +010011204 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011205 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011206 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011207 /*
11208 * On Gen 8, SRM is now taking an extra dword to accommodate
11209 * 48bits addresses, and we need a NOOP for the batch size to
11210 * stay even.
11211 */
11212 if (IS_GEN8(dev))
11213 len += 2;
11214 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011215
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011216 /*
11217 * BSpec MI_DISPLAY_FLIP for IVB:
11218 * "The full packet must be contained within the same cache line."
11219 *
11220 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11221 * cacheline, if we ever start emitting more commands before
11222 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11223 * then do the cacheline alignment, and finally emit the
11224 * MI_DISPLAY_FLIP.
11225 */
John Harrisonbba09b12015-05-29 17:44:06 +010011226 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011227 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011228 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011229
John Harrison5fb9de12015-05-29 17:44:07 +010011230 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011231 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011232 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011233
Chris Wilsonffe74d72013-08-26 20:58:12 +010011234 /* Unmask the flip-done completion message. Note that the bspec says that
11235 * we should do this for both the BCS and RCS, and that we must not unmask
11236 * more than one flip event at any time (or ensure that one flip message
11237 * can be sent by waiting for flip-done prior to queueing new flips).
11238 * Experimentation says that BCS works despite DERRMR masking all
11239 * flip-done completion events and that unmasking all planes at once
11240 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11241 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11242 */
11243 if (ring->id == RCS) {
11244 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011245 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011246 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11247 DERRMR_PIPEB_PRI_FLIP_DONE |
11248 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011249 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011250 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011251 MI_SRM_LRM_GLOBAL_GTT);
11252 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011253 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011254 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011255 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011256 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011257 if (IS_GEN8(dev)) {
11258 intel_ring_emit(ring, 0);
11259 intel_ring_emit(ring, MI_NOOP);
11260 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011261 }
11262
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011263 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011264 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011265 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011266 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011267
Chris Wilson60426392015-10-10 10:44:32 +010011268 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011269 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011270}
11271
Sourab Gupta84c33a62014-06-02 16:47:17 +053011272static bool use_mmio_flip(struct intel_engine_cs *ring,
11273 struct drm_i915_gem_object *obj)
11274{
11275 /*
11276 * This is not being used for older platforms, because
11277 * non-availability of flip done interrupt forces us to use
11278 * CS flips. Older platforms derive flip done using some clever
11279 * tricks involving the flip_pending status bits and vblank irqs.
11280 * So using MMIO flips there would disrupt this mechanism.
11281 */
11282
Chris Wilson8e09bf82014-07-08 10:40:30 +010011283 if (ring == NULL)
11284 return true;
11285
Sourab Gupta84c33a62014-06-02 16:47:17 +053011286 if (INTEL_INFO(ring->dev)->gen < 5)
11287 return false;
11288
11289 if (i915.use_mmio_flip < 0)
11290 return false;
11291 else if (i915.use_mmio_flip > 0)
11292 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011293 else if (i915.enable_execlists)
11294 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011295 else if (obj->base.dma_buf &&
11296 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11297 false))
11298 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011299 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011300 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011301}
11302
Chris Wilson60426392015-10-10 10:44:32 +010011303static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011304 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011305 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011306{
11307 struct drm_device *dev = intel_crtc->base.dev;
11308 struct drm_i915_private *dev_priv = dev->dev_private;
11309 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011310 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011311 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011312
11313 ctl = I915_READ(PLANE_CTL(pipe, 0));
11314 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011315 switch (fb->modifier[0]) {
11316 case DRM_FORMAT_MOD_NONE:
11317 break;
11318 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011319 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011320 break;
11321 case I915_FORMAT_MOD_Y_TILED:
11322 ctl |= PLANE_CTL_TILED_Y;
11323 break;
11324 case I915_FORMAT_MOD_Yf_TILED:
11325 ctl |= PLANE_CTL_TILED_YF;
11326 break;
11327 default:
11328 MISSING_CASE(fb->modifier[0]);
11329 }
Damien Lespiauff944562014-11-20 14:58:16 +000011330
11331 /*
11332 * The stride is either expressed as a multiple of 64 bytes chunks for
11333 * linear buffers or in number of tiles for tiled buffers.
11334 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011335 if (intel_rotation_90_or_270(rotation)) {
11336 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011337 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011338 stride = DIV_ROUND_UP(fb->height, tile_height);
11339 } else {
11340 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011341 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11342 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011343 }
Damien Lespiauff944562014-11-20 14:58:16 +000011344
11345 /*
11346 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11347 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11348 */
11349 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11350 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11351
Chris Wilson60426392015-10-10 10:44:32 +010011352 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011353 POSTING_READ(PLANE_SURF(pipe, 0));
11354}
11355
Chris Wilson60426392015-10-10 10:44:32 +010011356static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11357 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011358{
11359 struct drm_device *dev = intel_crtc->base.dev;
11360 struct drm_i915_private *dev_priv = dev->dev_private;
11361 struct intel_framebuffer *intel_fb =
11362 to_intel_framebuffer(intel_crtc->base.primary->fb);
11363 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011364 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011365 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011366
Sourab Gupta84c33a62014-06-02 16:47:17 +053011367 dspcntr = I915_READ(reg);
11368
Damien Lespiauc5d97472014-10-25 00:11:11 +010011369 if (obj->tiling_mode != I915_TILING_NONE)
11370 dspcntr |= DISPPLANE_TILED;
11371 else
11372 dspcntr &= ~DISPPLANE_TILED;
11373
Sourab Gupta84c33a62014-06-02 16:47:17 +053011374 I915_WRITE(reg, dspcntr);
11375
Chris Wilson60426392015-10-10 10:44:32 +010011376 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011377 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011378}
11379
11380/*
11381 * XXX: This is the temporary way to update the plane registers until we get
11382 * around to using the usual plane update functions for MMIO flips
11383 */
Chris Wilson60426392015-10-10 10:44:32 +010011384static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011385{
Chris Wilson60426392015-10-10 10:44:32 +010011386 struct intel_crtc *crtc = mmio_flip->crtc;
11387 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011388
Chris Wilson60426392015-10-10 10:44:32 +010011389 spin_lock_irq(&crtc->base.dev->event_lock);
11390 work = crtc->unpin_work;
11391 spin_unlock_irq(&crtc->base.dev->event_lock);
11392 if (work == NULL)
11393 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011394
Chris Wilson60426392015-10-10 10:44:32 +010011395 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011396
Chris Wilson60426392015-10-10 10:44:32 +010011397 intel_pipe_update_start(crtc);
11398
11399 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011400 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011401 else
11402 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011403 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011404
Chris Wilson60426392015-10-10 10:44:32 +010011405 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011406}
11407
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011408static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011409{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011410 struct intel_mmio_flip *mmio_flip =
11411 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011412 struct intel_framebuffer *intel_fb =
11413 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11414 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011415
Chris Wilson60426392015-10-10 10:44:32 +010011416 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011417 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011418 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011419 false, NULL,
11420 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011421 i915_gem_request_unreference__unlocked(mmio_flip->req);
11422 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011423
Alex Goinsfd8e0582015-11-25 18:43:38 -080011424 /* For framebuffer backed by dmabuf, wait for fence */
11425 if (obj->base.dma_buf)
11426 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11427 false, false,
11428 MAX_SCHEDULE_TIMEOUT) < 0);
11429
Chris Wilson60426392015-10-10 10:44:32 +010011430 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011431 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011432}
11433
11434static int intel_queue_mmio_flip(struct drm_device *dev,
11435 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011436 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011437{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011438 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011439
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011440 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11441 if (mmio_flip == NULL)
11442 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011443
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011444 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011445 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011446 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011447 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011448
11449 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11450 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011451
Sourab Gupta84c33a62014-06-02 16:47:17 +053011452 return 0;
11453}
11454
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011455static int intel_default_queue_flip(struct drm_device *dev,
11456 struct drm_crtc *crtc,
11457 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011458 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011459 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011460 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011461{
11462 return -ENODEV;
11463}
11464
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011465static bool __intel_pageflip_stall_check(struct drm_device *dev,
11466 struct drm_crtc *crtc)
11467{
11468 struct drm_i915_private *dev_priv = dev->dev_private;
11469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11470 struct intel_unpin_work *work = intel_crtc->unpin_work;
11471 u32 addr;
11472
11473 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11474 return true;
11475
Chris Wilson908565c2015-08-12 13:08:22 +010011476 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11477 return false;
11478
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011479 if (!work->enable_stall_check)
11480 return false;
11481
11482 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011483 if (work->flip_queued_req &&
11484 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011485 return false;
11486
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011487 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011488 }
11489
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011490 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011491 return false;
11492
11493 /* Potential stall - if we see that the flip has happened,
11494 * assume a missed interrupt. */
11495 if (INTEL_INFO(dev)->gen >= 4)
11496 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11497 else
11498 addr = I915_READ(DSPADDR(intel_crtc->plane));
11499
11500 /* There is a potential issue here with a false positive after a flip
11501 * to the same address. We could address this by checking for a
11502 * non-incrementing frame counter.
11503 */
11504 return addr == work->gtt_offset;
11505}
11506
11507void intel_check_page_flip(struct drm_device *dev, int pipe)
11508{
11509 struct drm_i915_private *dev_priv = dev->dev_private;
11510 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011512 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011513
Dave Gordon6c51d462015-03-06 15:34:26 +000011514 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011515
11516 if (crtc == NULL)
11517 return;
11518
Daniel Vetterf3260382014-09-15 14:55:23 +020011519 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011520 work = intel_crtc->unpin_work;
11521 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011522 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011523 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011524 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011525 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011526 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011527 if (work != NULL &&
11528 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11529 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011530 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011531}
11532
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011533static int intel_crtc_page_flip(struct drm_crtc *crtc,
11534 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011535 struct drm_pending_vblank_event *event,
11536 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011537{
11538 struct drm_device *dev = crtc->dev;
11539 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011540 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011541 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011542 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011543 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011544 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011545 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011546 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011547 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011548 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011549 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011550
Matt Roper2ff8fde2014-07-08 07:50:07 -070011551 /*
11552 * drm_mode_page_flip_ioctl() should already catch this, but double
11553 * check to be safe. In the future we may enable pageflipping from
11554 * a disabled primary plane.
11555 */
11556 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11557 return -EBUSY;
11558
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011559 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011560 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011561 return -EINVAL;
11562
11563 /*
11564 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11565 * Note that pitch changes could also affect these register.
11566 */
11567 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011568 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11569 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011570 return -EINVAL;
11571
Chris Wilsonf900db42014-02-20 09:26:13 +000011572 if (i915_terminally_wedged(&dev_priv->gpu_error))
11573 goto out_hang;
11574
Daniel Vetterb14c5672013-09-19 12:18:32 +020011575 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011576 if (work == NULL)
11577 return -ENOMEM;
11578
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011579 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011580 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011581 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011582 INIT_WORK(&work->work, intel_unpin_work_fn);
11583
Daniel Vetter87b6b102014-05-15 15:33:46 +020011584 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011585 if (ret)
11586 goto free_work;
11587
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011588 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011589 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011590 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011591 /* Before declaring the flip queue wedged, check if
11592 * the hardware completed the operation behind our backs.
11593 */
11594 if (__intel_pageflip_stall_check(dev, crtc)) {
11595 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11596 page_flip_completed(intel_crtc);
11597 } else {
11598 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011599 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011600
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011601 drm_crtc_vblank_put(crtc);
11602 kfree(work);
11603 return -EBUSY;
11604 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011605 }
11606 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011607 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011608
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011609 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11610 flush_workqueue(dev_priv->wq);
11611
Jesse Barnes75dfca82010-02-10 15:09:44 -080011612 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011613 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011614 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011615
Matt Roperf4510a22014-04-01 15:22:40 -070011616 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011617 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011618
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011619 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011620
Chris Wilson89ed88b2015-02-16 14:31:49 +000011621 ret = i915_mutex_lock_interruptible(dev);
11622 if (ret)
11623 goto cleanup;
11624
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011625 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011626 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011627
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011628 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030011629 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011630
Wayne Boyer666a4532015-12-09 12:29:35 -080011631 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011632 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011633 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011634 /* vlv: DISPLAY_FLIP fails to change tiling */
11635 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011636 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011637 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011638 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011639 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011640 if (ring == NULL || ring->id != RCS)
11641 ring = &dev_priv->ring[BCS];
11642 } else {
11643 ring = &dev_priv->ring[RCS];
11644 }
11645
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011646 mmio_flip = use_mmio_flip(ring, obj);
11647
11648 /* When using CS flips, we want to emit semaphores between rings.
11649 * However, when using mmio flips we will create a task to do the
11650 * synchronisation, so all we want here is to pin the framebuffer
11651 * into the display plane and skip any waits.
11652 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011653 if (!mmio_flip) {
11654 ret = i915_gem_object_sync(obj, ring, &request);
11655 if (ret)
11656 goto cleanup_pending;
11657 }
11658
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011659 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011660 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011661 if (ret)
11662 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011663
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011664 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11665 obj, 0);
11666 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011667
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011668 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011669 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011670 if (ret)
11671 goto cleanup_unpin;
11672
John Harrisonf06cc1b2014-11-24 18:49:37 +000011673 i915_gem_request_assign(&work->flip_queued_req,
11674 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011675 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011676 if (!request) {
11677 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11678 if (ret)
11679 goto cleanup_unpin;
11680 }
11681
11682 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011683 page_flip_flags);
11684 if (ret)
11685 goto cleanup_unpin;
11686
John Harrison6258fbe2015-05-29 17:43:48 +010011687 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011688 }
11689
John Harrison91af1272015-06-18 13:14:56 +010011690 if (request)
John Harrison75289872015-05-29 17:43:49 +010011691 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011692
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011693 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011694 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011695
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011696 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011697 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011698 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011699
Paulo Zanonid029bca2015-10-15 10:44:46 -030011700 intel_fbc_deactivate(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011701 intel_frontbuffer_flip_prepare(dev,
11702 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011703
Jesse Barnese5510fa2010-07-01 16:48:37 -070011704 trace_i915_flip_request(intel_crtc->plane, obj);
11705
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011706 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011707
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011708cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011709 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011710cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011711 if (request)
11712 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011713 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011714 mutex_unlock(&dev->struct_mutex);
11715cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011716 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011717 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011718
Chris Wilson89ed88b2015-02-16 14:31:49 +000011719 drm_gem_object_unreference_unlocked(&obj->base);
11720 drm_framebuffer_unreference(work->old_fb);
11721
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011722 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011723 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011724 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011725
Daniel Vetter87b6b102014-05-15 15:33:46 +020011726 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011727free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011728 kfree(work);
11729
Chris Wilsonf900db42014-02-20 09:26:13 +000011730 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011731 struct drm_atomic_state *state;
11732 struct drm_plane_state *plane_state;
11733
Chris Wilsonf900db42014-02-20 09:26:13 +000011734out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011735 state = drm_atomic_state_alloc(dev);
11736 if (!state)
11737 return -ENOMEM;
11738 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11739
11740retry:
11741 plane_state = drm_atomic_get_plane_state(state, primary);
11742 ret = PTR_ERR_OR_ZERO(plane_state);
11743 if (!ret) {
11744 drm_atomic_set_fb_for_plane(plane_state, fb);
11745
11746 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11747 if (!ret)
11748 ret = drm_atomic_commit(state);
11749 }
11750
11751 if (ret == -EDEADLK) {
11752 drm_modeset_backoff(state->acquire_ctx);
11753 drm_atomic_state_clear(state);
11754 goto retry;
11755 }
11756
11757 if (ret)
11758 drm_atomic_state_free(state);
11759
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011760 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011761 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011762 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011763 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011764 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011765 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011766 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011767}
11768
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011769
11770/**
11771 * intel_wm_need_update - Check whether watermarks need updating
11772 * @plane: drm plane
11773 * @state: new plane state
11774 *
11775 * Check current plane state versus the new one to determine whether
11776 * watermarks need to be recalculated.
11777 *
11778 * Returns true or false.
11779 */
11780static bool intel_wm_need_update(struct drm_plane *plane,
11781 struct drm_plane_state *state)
11782{
Matt Roperd21fbe82015-09-24 15:53:12 -070011783 struct intel_plane_state *new = to_intel_plane_state(state);
11784 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11785
11786 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011787 if (new->visible != cur->visible)
11788 return true;
11789
11790 if (!cur->base.fb || !new->base.fb)
11791 return false;
11792
11793 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11794 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011795 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11796 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11797 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11798 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011799 return true;
11800
11801 return false;
11802}
11803
Matt Roperd21fbe82015-09-24 15:53:12 -070011804static bool needs_scaling(struct intel_plane_state *state)
11805{
11806 int src_w = drm_rect_width(&state->src) >> 16;
11807 int src_h = drm_rect_height(&state->src) >> 16;
11808 int dst_w = drm_rect_width(&state->dst);
11809 int dst_h = drm_rect_height(&state->dst);
11810
11811 return (src_w != dst_w || src_h != dst_h);
11812}
11813
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011814int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11815 struct drm_plane_state *plane_state)
11816{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011817 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011818 struct drm_crtc *crtc = crtc_state->crtc;
11819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11820 struct drm_plane *plane = plane_state->plane;
11821 struct drm_device *dev = crtc->dev;
11822 struct drm_i915_private *dev_priv = dev->dev_private;
11823 struct intel_plane_state *old_plane_state =
11824 to_intel_plane_state(plane->state);
11825 int idx = intel_crtc->base.base.id, ret;
11826 int i = drm_plane_index(plane);
11827 bool mode_changed = needs_modeset(crtc_state);
11828 bool was_crtc_enabled = crtc->state->active;
11829 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011830 bool turn_off, turn_on, visible, was_visible;
11831 struct drm_framebuffer *fb = plane_state->fb;
11832
11833 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11834 plane->type != DRM_PLANE_TYPE_CURSOR) {
11835 ret = skl_update_scaler_plane(
11836 to_intel_crtc_state(crtc_state),
11837 to_intel_plane_state(plane_state));
11838 if (ret)
11839 return ret;
11840 }
11841
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011842 was_visible = old_plane_state->visible;
11843 visible = to_intel_plane_state(plane_state)->visible;
11844
11845 if (!was_crtc_enabled && WARN_ON(was_visible))
11846 was_visible = false;
11847
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011848 /*
11849 * Visibility is calculated as if the crtc was on, but
11850 * after scaler setup everything depends on it being off
11851 * when the crtc isn't active.
11852 */
11853 if (!is_crtc_enabled)
11854 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011855
11856 if (!was_visible && !visible)
11857 return 0;
11858
11859 turn_off = was_visible && (!visible || mode_changed);
11860 turn_on = visible && (!was_visible || mode_changed);
11861
11862 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11863 plane->base.id, fb ? fb->base.id : -1);
11864
11865 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11866 plane->base.id, was_visible, visible,
11867 turn_off, turn_on, mode_changed);
11868
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011869 if (turn_on || turn_off) {
11870 pipe_config->wm_changed = true;
11871
Ville Syrjälä852eb002015-06-24 22:00:07 +030011872 /* must disable cxsr around plane enable/disable */
11873 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11874 if (is_crtc_enabled)
11875 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011876 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011877 }
11878 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011879 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011880 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011881
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011882 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011883 intel_crtc->atomic.fb_bits |=
11884 to_intel_plane(plane)->frontbuffer_bit;
11885
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011886 switch (plane->type) {
11887 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011888 intel_crtc->atomic.pre_disable_primary = turn_off;
11889 intel_crtc->atomic.post_enable_primary = turn_on;
11890
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011891 if (turn_off) {
11892 /*
11893 * FIXME: Actually if we will still have any other
11894 * plane enabled on the pipe we could let IPS enabled
11895 * still, but for now lets consider that when we make
11896 * primary invisible by setting DSPCNTR to 0 on
11897 * update_primary_plane function IPS needs to be
11898 * disable.
11899 */
11900 intel_crtc->atomic.disable_ips = true;
11901
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011902 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011903 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011904
11905 /*
11906 * FBC does not work on some platforms for rotated
11907 * planes, so disable it when rotation is not 0 and
11908 * update it when rotation is set back to 0.
11909 *
11910 * FIXME: This is redundant with the fbc update done in
11911 * the primary plane enable function except that that
11912 * one is done too late. We eventually need to unify
11913 * this.
11914 */
11915
11916 if (visible &&
11917 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11918 dev_priv->fbc.crtc == intel_crtc &&
11919 plane_state->rotation != BIT(DRM_ROTATE_0))
11920 intel_crtc->atomic.disable_fbc = true;
11921
11922 /*
11923 * BDW signals flip done immediately if the plane
11924 * is disabled, even if the plane enable is already
11925 * armed to occur at the next vblank :(
11926 */
11927 if (turn_on && IS_BROADWELL(dev))
11928 intel_crtc->atomic.wait_vblank = true;
11929
11930 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11931 break;
11932 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011933 break;
11934 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011935 /*
11936 * WaCxSRDisabledForSpriteScaling:ivb
11937 *
11938 * cstate->update_wm was already set above, so this flag will
11939 * take effect when we commit and program watermarks.
11940 */
11941 if (IS_IVYBRIDGE(dev) &&
11942 needs_scaling(to_intel_plane_state(plane_state)) &&
11943 !needs_scaling(old_plane_state)) {
11944 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11945 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011946 intel_crtc->atomic.wait_vblank = true;
11947 intel_crtc->atomic.update_sprite_watermarks |=
11948 1 << i;
11949 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011950
11951 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011952 }
11953 return 0;
11954}
11955
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011956static bool encoders_cloneable(const struct intel_encoder *a,
11957 const struct intel_encoder *b)
11958{
11959 /* masks could be asymmetric, so check both ways */
11960 return a == b || (a->cloneable & (1 << b->type) &&
11961 b->cloneable & (1 << a->type));
11962}
11963
11964static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11965 struct intel_crtc *crtc,
11966 struct intel_encoder *encoder)
11967{
11968 struct intel_encoder *source_encoder;
11969 struct drm_connector *connector;
11970 struct drm_connector_state *connector_state;
11971 int i;
11972
11973 for_each_connector_in_state(state, connector, connector_state, i) {
11974 if (connector_state->crtc != &crtc->base)
11975 continue;
11976
11977 source_encoder =
11978 to_intel_encoder(connector_state->best_encoder);
11979 if (!encoders_cloneable(encoder, source_encoder))
11980 return false;
11981 }
11982
11983 return true;
11984}
11985
11986static bool check_encoder_cloning(struct drm_atomic_state *state,
11987 struct intel_crtc *crtc)
11988{
11989 struct intel_encoder *encoder;
11990 struct drm_connector *connector;
11991 struct drm_connector_state *connector_state;
11992 int i;
11993
11994 for_each_connector_in_state(state, connector, connector_state, i) {
11995 if (connector_state->crtc != &crtc->base)
11996 continue;
11997
11998 encoder = to_intel_encoder(connector_state->best_encoder);
11999 if (!check_single_encoder_cloning(state, crtc, encoder))
12000 return false;
12001 }
12002
12003 return true;
12004}
12005
12006static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12007 struct drm_crtc_state *crtc_state)
12008{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012009 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012010 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012012 struct intel_crtc_state *pipe_config =
12013 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012014 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012015 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012016 bool mode_changed = needs_modeset(crtc_state);
12017
12018 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12019 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12020 return -EINVAL;
12021 }
12022
Ville Syrjälä852eb002015-06-24 22:00:07 +030012023 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012024 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012025
Maarten Lankhorstad421372015-06-15 12:33:42 +020012026 if (mode_changed && crtc_state->enable &&
12027 dev_priv->display.crtc_compute_clock &&
12028 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12029 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12030 pipe_config);
12031 if (ret)
12032 return ret;
12033 }
12034
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012035 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012036 if (dev_priv->display.compute_pipe_wm) {
12037 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
Matt Roperbf220452016-01-19 11:43:04 -080012038 if (ret)
Matt Roper86c8bbb2015-09-24 15:53:16 -070012039 return ret;
12040 }
12041
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012042 if (INTEL_INFO(dev)->gen >= 9) {
12043 if (mode_changed)
12044 ret = skl_update_scaler_crtc(pipe_config);
12045
12046 if (!ret)
12047 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12048 pipe_config);
12049 }
12050
12051 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012052}
12053
Jani Nikula65b38e02015-04-13 11:26:56 +030012054static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012055 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12056 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012057 .atomic_begin = intel_begin_crtc_commit,
12058 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012059 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012060};
12061
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012062static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12063{
12064 struct intel_connector *connector;
12065
12066 for_each_intel_connector(dev, connector) {
12067 if (connector->base.encoder) {
12068 connector->base.state->best_encoder =
12069 connector->base.encoder;
12070 connector->base.state->crtc =
12071 connector->base.encoder->crtc;
12072 } else {
12073 connector->base.state->best_encoder = NULL;
12074 connector->base.state->crtc = NULL;
12075 }
12076 }
12077}
12078
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012079static void
Robin Schroereba905b2014-05-18 02:24:50 +020012080connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012081 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012082{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012083 int bpp = pipe_config->pipe_bpp;
12084
12085 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12086 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012087 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012088
12089 /* Don't use an invalid EDID bpc value */
12090 if (connector->base.display_info.bpc &&
12091 connector->base.display_info.bpc * 3 < bpp) {
12092 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12093 bpp, connector->base.display_info.bpc*3);
12094 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12095 }
12096
Jani Nikula013dd9e2016-01-13 16:35:20 +020012097 /* Clamp bpp to default limit on screens without EDID 1.4 */
12098 if (connector->base.display_info.bpc == 0) {
12099 int type = connector->base.connector_type;
12100 int clamp_bpp = 24;
12101
12102 /* Fall back to 18 bpp when DP sink capability is unknown. */
12103 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12104 type == DRM_MODE_CONNECTOR_eDP)
12105 clamp_bpp = 18;
12106
12107 if (bpp > clamp_bpp) {
12108 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12109 bpp, clamp_bpp);
12110 pipe_config->pipe_bpp = clamp_bpp;
12111 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012112 }
12113}
12114
12115static int
12116compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012117 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012118{
12119 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012120 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012121 struct drm_connector *connector;
12122 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012123 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012124
Wayne Boyer666a4532015-12-09 12:29:35 -080012125 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012126 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012127 else if (INTEL_INFO(dev)->gen >= 5)
12128 bpp = 12*3;
12129 else
12130 bpp = 8*3;
12131
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012132
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012133 pipe_config->pipe_bpp = bpp;
12134
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012135 state = pipe_config->base.state;
12136
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012137 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012138 for_each_connector_in_state(state, connector, connector_state, i) {
12139 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012140 continue;
12141
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012142 connected_sink_compute_bpp(to_intel_connector(connector),
12143 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012144 }
12145
12146 return bpp;
12147}
12148
Daniel Vetter644db712013-09-19 14:53:58 +020012149static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12150{
12151 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12152 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012153 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012154 mode->crtc_hdisplay, mode->crtc_hsync_start,
12155 mode->crtc_hsync_end, mode->crtc_htotal,
12156 mode->crtc_vdisplay, mode->crtc_vsync_start,
12157 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12158}
12159
Daniel Vetterc0b03412013-05-28 12:05:54 +020012160static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012161 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012162 const char *context)
12163{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012164 struct drm_device *dev = crtc->base.dev;
12165 struct drm_plane *plane;
12166 struct intel_plane *intel_plane;
12167 struct intel_plane_state *state;
12168 struct drm_framebuffer *fb;
12169
12170 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12171 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012172
12173 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12174 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12175 pipe_config->pipe_bpp, pipe_config->dither);
12176 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12177 pipe_config->has_pch_encoder,
12178 pipe_config->fdi_lanes,
12179 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12180 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12181 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012182 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012183 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012184 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012185 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12186 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12187 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012188
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012189 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012190 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012191 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012192 pipe_config->dp_m2_n2.gmch_m,
12193 pipe_config->dp_m2_n2.gmch_n,
12194 pipe_config->dp_m2_n2.link_m,
12195 pipe_config->dp_m2_n2.link_n,
12196 pipe_config->dp_m2_n2.tu);
12197
Daniel Vetter55072d12014-11-20 16:10:28 +010012198 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12199 pipe_config->has_audio,
12200 pipe_config->has_infoframe);
12201
Daniel Vetterc0b03412013-05-28 12:05:54 +020012202 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012203 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012204 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012205 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12206 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012207 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012208 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12209 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012210 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12211 crtc->num_scalers,
12212 pipe_config->scaler_state.scaler_users,
12213 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012214 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12215 pipe_config->gmch_pfit.control,
12216 pipe_config->gmch_pfit.pgm_ratios,
12217 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012218 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012219 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012220 pipe_config->pch_pfit.size,
12221 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012222 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012223 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012224
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012225 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012226 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012227 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012228 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012229 pipe_config->ddi_pll_sel,
12230 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012231 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012232 pipe_config->dpll_hw_state.pll0,
12233 pipe_config->dpll_hw_state.pll1,
12234 pipe_config->dpll_hw_state.pll2,
12235 pipe_config->dpll_hw_state.pll3,
12236 pipe_config->dpll_hw_state.pll6,
12237 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012238 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012239 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012240 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012241 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012242 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12243 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12244 pipe_config->ddi_pll_sel,
12245 pipe_config->dpll_hw_state.ctrl1,
12246 pipe_config->dpll_hw_state.cfgcr1,
12247 pipe_config->dpll_hw_state.cfgcr2);
12248 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012249 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012250 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012251 pipe_config->dpll_hw_state.wrpll,
12252 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012253 } else {
12254 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12255 "fp0: 0x%x, fp1: 0x%x\n",
12256 pipe_config->dpll_hw_state.dpll,
12257 pipe_config->dpll_hw_state.dpll_md,
12258 pipe_config->dpll_hw_state.fp0,
12259 pipe_config->dpll_hw_state.fp1);
12260 }
12261
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012262 DRM_DEBUG_KMS("planes on this crtc\n");
12263 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12264 intel_plane = to_intel_plane(plane);
12265 if (intel_plane->pipe != crtc->pipe)
12266 continue;
12267
12268 state = to_intel_plane_state(plane->state);
12269 fb = state->base.fb;
12270 if (!fb) {
12271 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12272 "disabled, scaler_id = %d\n",
12273 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12274 plane->base.id, intel_plane->pipe,
12275 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12276 drm_plane_index(plane), state->scaler_id);
12277 continue;
12278 }
12279
12280 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12281 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12282 plane->base.id, intel_plane->pipe,
12283 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12284 drm_plane_index(plane));
12285 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12286 fb->base.id, fb->width, fb->height, fb->pixel_format);
12287 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12288 state->scaler_id,
12289 state->src.x1 >> 16, state->src.y1 >> 16,
12290 drm_rect_width(&state->src) >> 16,
12291 drm_rect_height(&state->src) >> 16,
12292 state->dst.x1, state->dst.y1,
12293 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12294 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012295}
12296
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012297static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012298{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012299 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012300 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012301 unsigned int used_ports = 0;
12302
12303 /*
12304 * Walk the connector list instead of the encoder
12305 * list to detect the problem on ddi platforms
12306 * where there's just one encoder per digital port.
12307 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012308 drm_for_each_connector(connector, dev) {
12309 struct drm_connector_state *connector_state;
12310 struct intel_encoder *encoder;
12311
12312 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12313 if (!connector_state)
12314 connector_state = connector->state;
12315
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012316 if (!connector_state->best_encoder)
12317 continue;
12318
12319 encoder = to_intel_encoder(connector_state->best_encoder);
12320
12321 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012322
12323 switch (encoder->type) {
12324 unsigned int port_mask;
12325 case INTEL_OUTPUT_UNKNOWN:
12326 if (WARN_ON(!HAS_DDI(dev)))
12327 break;
12328 case INTEL_OUTPUT_DISPLAYPORT:
12329 case INTEL_OUTPUT_HDMI:
12330 case INTEL_OUTPUT_EDP:
12331 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12332
12333 /* the same port mustn't appear more than once */
12334 if (used_ports & port_mask)
12335 return false;
12336
12337 used_ports |= port_mask;
12338 default:
12339 break;
12340 }
12341 }
12342
12343 return true;
12344}
12345
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012346static void
12347clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12348{
12349 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012350 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012351 struct intel_dpll_hw_state dpll_hw_state;
12352 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012353 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012354 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012355
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012356 /* FIXME: before the switch to atomic started, a new pipe_config was
12357 * kzalloc'd. Code that depends on any field being zero should be
12358 * fixed, so that the crtc_state can be safely duplicated. For now,
12359 * only fields that are know to not cause problems are preserved. */
12360
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012361 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012362 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012363 shared_dpll = crtc_state->shared_dpll;
12364 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012365 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012366 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012367
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012368 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012369
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012370 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012371 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012372 crtc_state->shared_dpll = shared_dpll;
12373 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012374 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012375 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012376}
12377
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012378static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012379intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012380 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012381{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012382 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012383 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012384 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012385 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012386 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012387 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012388 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012389
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012390 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012391
Daniel Vettere143a212013-07-04 12:01:15 +020012392 pipe_config->cpu_transcoder =
12393 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012394
Imre Deak2960bc92013-07-30 13:36:32 +030012395 /*
12396 * Sanitize sync polarity flags based on requested ones. If neither
12397 * positive or negative polarity is requested, treat this as meaning
12398 * negative polarity.
12399 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012400 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012401 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012402 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012403
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012404 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012405 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012406 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012407
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012408 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12409 pipe_config);
12410 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012411 goto fail;
12412
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012413 /*
12414 * Determine the real pipe dimensions. Note that stereo modes can
12415 * increase the actual pipe size due to the frame doubling and
12416 * insertion of additional space for blanks between the frame. This
12417 * is stored in the crtc timings. We use the requested mode to do this
12418 * computation to clearly distinguish it from the adjusted mode, which
12419 * can be changed by the connectors in the below retry loop.
12420 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012421 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012422 &pipe_config->pipe_src_w,
12423 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012424
Daniel Vettere29c22c2013-02-21 00:00:16 +010012425encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012426 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012427 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012428 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012429
Daniel Vetter135c81b2013-07-21 21:37:09 +020012430 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012431 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12432 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012433
Daniel Vetter7758a112012-07-08 19:40:39 +020012434 /* Pass our mode to the connectors and the CRTC to give them a chance to
12435 * adjust it according to limitations or connector properties, and also
12436 * a chance to reject the mode entirely.
12437 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012438 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012439 if (connector_state->crtc != crtc)
12440 continue;
12441
12442 encoder = to_intel_encoder(connector_state->best_encoder);
12443
Daniel Vetterefea6e82013-07-21 21:36:59 +020012444 if (!(encoder->compute_config(encoder, pipe_config))) {
12445 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012446 goto fail;
12447 }
12448 }
12449
Daniel Vetterff9a6752013-06-01 17:16:21 +020012450 /* Set default port clock if not overwritten by the encoder. Needs to be
12451 * done afterwards in case the encoder adjusts the mode. */
12452 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012453 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012454 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012455
Daniel Vettera43f6e02013-06-07 23:10:32 +020012456 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012457 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012458 DRM_DEBUG_KMS("CRTC fixup failed\n");
12459 goto fail;
12460 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012461
12462 if (ret == RETRY) {
12463 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12464 ret = -EINVAL;
12465 goto fail;
12466 }
12467
12468 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12469 retry = false;
12470 goto encoder_retry;
12471 }
12472
Daniel Vettere8fa4272015-08-12 11:43:34 +020012473 /* Dithering seems to not pass-through bits correctly when it should, so
12474 * only enable it on 6bpc panels. */
12475 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012476 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012477 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012478
Daniel Vetter7758a112012-07-08 19:40:39 +020012479fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012480 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012481}
12482
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012483static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012484intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012485{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012486 struct drm_crtc *crtc;
12487 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012488 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012489
Ville Syrjälä76688512014-01-10 11:28:06 +020012490 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012491 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012492 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012493
12494 /* Update hwmode for vblank functions */
12495 if (crtc->state->active)
12496 crtc->hwmode = crtc->state->adjusted_mode;
12497 else
12498 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012499
12500 /*
12501 * Update legacy state to satisfy fbc code. This can
12502 * be removed when fbc uses the atomic state.
12503 */
12504 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12505 struct drm_plane_state *plane_state = crtc->primary->state;
12506
12507 crtc->primary->fb = plane_state->fb;
12508 crtc->x = plane_state->src_x >> 16;
12509 crtc->y = plane_state->src_y >> 16;
12510 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012511 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012512}
12513
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012514static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012515{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012516 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012517
12518 if (clock1 == clock2)
12519 return true;
12520
12521 if (!clock1 || !clock2)
12522 return false;
12523
12524 diff = abs(clock1 - clock2);
12525
12526 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12527 return true;
12528
12529 return false;
12530}
12531
Daniel Vetter25c5b262012-07-08 22:08:04 +020012532#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12533 list_for_each_entry((intel_crtc), \
12534 &(dev)->mode_config.crtc_list, \
12535 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012536 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012537
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012538static bool
12539intel_compare_m_n(unsigned int m, unsigned int n,
12540 unsigned int m2, unsigned int n2,
12541 bool exact)
12542{
12543 if (m == m2 && n == n2)
12544 return true;
12545
12546 if (exact || !m || !n || !m2 || !n2)
12547 return false;
12548
12549 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12550
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012551 if (n > n2) {
12552 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012553 m2 <<= 1;
12554 n2 <<= 1;
12555 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012556 } else if (n < n2) {
12557 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012558 m <<= 1;
12559 n <<= 1;
12560 }
12561 }
12562
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012563 if (n != n2)
12564 return false;
12565
12566 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012567}
12568
12569static bool
12570intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12571 struct intel_link_m_n *m2_n2,
12572 bool adjust)
12573{
12574 if (m_n->tu == m2_n2->tu &&
12575 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12576 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12577 intel_compare_m_n(m_n->link_m, m_n->link_n,
12578 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12579 if (adjust)
12580 *m2_n2 = *m_n;
12581
12582 return true;
12583 }
12584
12585 return false;
12586}
12587
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012588static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012589intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012590 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012591 struct intel_crtc_state *pipe_config,
12592 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012593{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012594 bool ret = true;
12595
12596#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12597 do { \
12598 if (!adjust) \
12599 DRM_ERROR(fmt, ##__VA_ARGS__); \
12600 else \
12601 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12602 } while (0)
12603
Daniel Vetter66e985c2013-06-05 13:34:20 +020012604#define PIPE_CONF_CHECK_X(name) \
12605 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012606 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012607 "(expected 0x%08x, found 0x%08x)\n", \
12608 current_config->name, \
12609 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012610 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012611 }
12612
Daniel Vetter08a24032013-04-19 11:25:34 +020012613#define PIPE_CONF_CHECK_I(name) \
12614 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012615 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012616 "(expected %i, found %i)\n", \
12617 current_config->name, \
12618 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012619 ret = false; \
12620 }
12621
12622#define PIPE_CONF_CHECK_M_N(name) \
12623 if (!intel_compare_link_m_n(&current_config->name, \
12624 &pipe_config->name,\
12625 adjust)) { \
12626 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12627 "(expected tu %i gmch %i/%i link %i/%i, " \
12628 "found tu %i, gmch %i/%i link %i/%i)\n", \
12629 current_config->name.tu, \
12630 current_config->name.gmch_m, \
12631 current_config->name.gmch_n, \
12632 current_config->name.link_m, \
12633 current_config->name.link_n, \
12634 pipe_config->name.tu, \
12635 pipe_config->name.gmch_m, \
12636 pipe_config->name.gmch_n, \
12637 pipe_config->name.link_m, \
12638 pipe_config->name.link_n); \
12639 ret = false; \
12640 }
12641
12642#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12643 if (!intel_compare_link_m_n(&current_config->name, \
12644 &pipe_config->name, adjust) && \
12645 !intel_compare_link_m_n(&current_config->alt_name, \
12646 &pipe_config->name, adjust)) { \
12647 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12648 "(expected tu %i gmch %i/%i link %i/%i, " \
12649 "or tu %i gmch %i/%i link %i/%i, " \
12650 "found tu %i, gmch %i/%i link %i/%i)\n", \
12651 current_config->name.tu, \
12652 current_config->name.gmch_m, \
12653 current_config->name.gmch_n, \
12654 current_config->name.link_m, \
12655 current_config->name.link_n, \
12656 current_config->alt_name.tu, \
12657 current_config->alt_name.gmch_m, \
12658 current_config->alt_name.gmch_n, \
12659 current_config->alt_name.link_m, \
12660 current_config->alt_name.link_n, \
12661 pipe_config->name.tu, \
12662 pipe_config->name.gmch_m, \
12663 pipe_config->name.gmch_n, \
12664 pipe_config->name.link_m, \
12665 pipe_config->name.link_n); \
12666 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012667 }
12668
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012669/* This is required for BDW+ where there is only one set of registers for
12670 * switching between high and low RR.
12671 * This macro can be used whenever a comparison has to be made between one
12672 * hw state and multiple sw state variables.
12673 */
12674#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12675 if ((current_config->name != pipe_config->name) && \
12676 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012677 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012678 "(expected %i or %i, found %i)\n", \
12679 current_config->name, \
12680 current_config->alt_name, \
12681 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012682 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012683 }
12684
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012685#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12686 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012687 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012688 "(expected %i, found %i)\n", \
12689 current_config->name & (mask), \
12690 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012691 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012692 }
12693
Ville Syrjälä5e550652013-09-06 23:29:07 +030012694#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12695 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012696 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012697 "(expected %i, found %i)\n", \
12698 current_config->name, \
12699 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012700 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012701 }
12702
Daniel Vetterbb760062013-06-06 14:55:52 +020012703#define PIPE_CONF_QUIRK(quirk) \
12704 ((current_config->quirks | pipe_config->quirks) & (quirk))
12705
Daniel Vettereccb1402013-05-22 00:50:22 +020012706 PIPE_CONF_CHECK_I(cpu_transcoder);
12707
Daniel Vetter08a24032013-04-19 11:25:34 +020012708 PIPE_CONF_CHECK_I(has_pch_encoder);
12709 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012710 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012711
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012712 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012713 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012714
12715 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012716 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012717
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012718 if (current_config->has_drrs)
12719 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12720 } else
12721 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012722
Jani Nikulaa65347b2015-11-27 12:21:46 +020012723 PIPE_CONF_CHECK_I(has_dsi_encoder);
12724
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012725 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12726 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12727 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12728 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12729 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12730 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012731
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012732 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12733 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12734 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12735 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12736 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12737 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012738
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012739 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012740 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012741 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012742 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012743 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012744 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012745
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012746 PIPE_CONF_CHECK_I(has_audio);
12747
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012748 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012749 DRM_MODE_FLAG_INTERLACE);
12750
Daniel Vetterbb760062013-06-06 14:55:52 +020012751 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012752 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012753 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012754 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012755 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012756 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012757 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012758 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012759 DRM_MODE_FLAG_NVSYNC);
12760 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012761
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012762 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012763 /* pfit ratios are autocomputed by the hw on gen4+ */
12764 if (INTEL_INFO(dev)->gen < 4)
12765 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012766 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012767
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012768 if (!adjust) {
12769 PIPE_CONF_CHECK_I(pipe_src_w);
12770 PIPE_CONF_CHECK_I(pipe_src_h);
12771
12772 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12773 if (current_config->pch_pfit.enabled) {
12774 PIPE_CONF_CHECK_X(pch_pfit.pos);
12775 PIPE_CONF_CHECK_X(pch_pfit.size);
12776 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012777
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012778 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12779 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012780
Jesse Barnese59150d2014-01-07 13:30:45 -080012781 /* BDW+ don't expose a synchronous way to read the state */
12782 if (IS_HASWELL(dev))
12783 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012784
Ville Syrjälä282740f2013-09-04 18:30:03 +030012785 PIPE_CONF_CHECK_I(double_wide);
12786
Daniel Vetter26804af2014-06-25 22:01:55 +030012787 PIPE_CONF_CHECK_X(ddi_pll_sel);
12788
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012789 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012790 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012791 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012792 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12793 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012794 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012795 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012796 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12797 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12798 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012799
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012800 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12801 PIPE_CONF_CHECK_I(pipe_bpp);
12802
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012803 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012804 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012805
Daniel Vetter66e985c2013-06-05 13:34:20 +020012806#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012807#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012808#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012809#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012810#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012811#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012812#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012813
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012814 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012815}
12816
Damien Lespiau08db6652014-11-04 17:06:52 +000012817static void check_wm_state(struct drm_device *dev)
12818{
12819 struct drm_i915_private *dev_priv = dev->dev_private;
12820 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12821 struct intel_crtc *intel_crtc;
12822 int plane;
12823
12824 if (INTEL_INFO(dev)->gen < 9)
12825 return;
12826
12827 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12828 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12829
12830 for_each_intel_crtc(dev, intel_crtc) {
12831 struct skl_ddb_entry *hw_entry, *sw_entry;
12832 const enum pipe pipe = intel_crtc->pipe;
12833
12834 if (!intel_crtc->active)
12835 continue;
12836
12837 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012838 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012839 hw_entry = &hw_ddb.plane[pipe][plane];
12840 sw_entry = &sw_ddb->plane[pipe][plane];
12841
12842 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12843 continue;
12844
12845 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12846 "(expected (%u,%u), found (%u,%u))\n",
12847 pipe_name(pipe), plane + 1,
12848 sw_entry->start, sw_entry->end,
12849 hw_entry->start, hw_entry->end);
12850 }
12851
12852 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012853 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12854 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012855
12856 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12857 continue;
12858
12859 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12860 "(expected (%u,%u), found (%u,%u))\n",
12861 pipe_name(pipe),
12862 sw_entry->start, sw_entry->end,
12863 hw_entry->start, hw_entry->end);
12864 }
12865}
12866
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012867static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012868check_connector_state(struct drm_device *dev,
12869 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012870{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012871 struct drm_connector_state *old_conn_state;
12872 struct drm_connector *connector;
12873 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012874
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012875 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12876 struct drm_encoder *encoder = connector->encoder;
12877 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012878
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012879 /* This also checks the encoder/connector hw state with the
12880 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012881 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012882
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012883 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012884 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012885 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012886}
12887
12888static void
12889check_encoder_state(struct drm_device *dev)
12890{
12891 struct intel_encoder *encoder;
12892 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012893
Damien Lespiaub2784e12014-08-05 11:29:37 +010012894 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012895 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012896 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012897
12898 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12899 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012900 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012901
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012902 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012903 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012904 continue;
12905 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012906
12907 I915_STATE_WARN(connector->base.state->crtc !=
12908 encoder->base.crtc,
12909 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012910 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012911
Rob Clarke2c719b2014-12-15 13:56:32 -050012912 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012913 "encoder's enabled state mismatch "
12914 "(expected %i, found %i)\n",
12915 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012916
12917 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012918 bool active;
12919
12920 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012921 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012922 "encoder detached but still enabled on pipe %c.\n",
12923 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012924 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012925 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012926}
12927
12928static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012929check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012930{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012931 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012932 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012933 struct drm_crtc_state *old_crtc_state;
12934 struct drm_crtc *crtc;
12935 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012936
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012937 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12939 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012940 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012941
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012942 if (!needs_modeset(crtc->state) &&
12943 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012944 continue;
12945
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012946 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12947 pipe_config = to_intel_crtc_state(old_crtc_state);
12948 memset(pipe_config, 0, sizeof(*pipe_config));
12949 pipe_config->base.crtc = crtc;
12950 pipe_config->base.state = old_state;
12951
12952 DRM_DEBUG_KMS("[CRTC:%d]\n",
12953 crtc->base.id);
12954
12955 active = dev_priv->display.get_pipe_config(intel_crtc,
12956 pipe_config);
12957
12958 /* hw state is inconsistent with the pipe quirk */
12959 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12960 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12961 active = crtc->state->active;
12962
12963 I915_STATE_WARN(crtc->state->active != active,
12964 "crtc active state doesn't match with hw state "
12965 "(expected %i, found %i)\n", crtc->state->active, active);
12966
12967 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12968 "transitional active state does not match atomic hw state "
12969 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12970
12971 for_each_encoder_on_crtc(dev, crtc, encoder) {
12972 enum pipe pipe;
12973
12974 active = encoder->get_hw_state(encoder, &pipe);
12975 I915_STATE_WARN(active != crtc->state->active,
12976 "[ENCODER:%i] active %i with crtc active %i\n",
12977 encoder->base.base.id, active, crtc->state->active);
12978
12979 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12980 "Encoder connected to wrong pipe %c\n",
12981 pipe_name(pipe));
12982
12983 if (active)
12984 encoder->get_config(encoder, pipe_config);
12985 }
12986
12987 if (!crtc->state->active)
12988 continue;
12989
12990 sw_config = to_intel_crtc_state(crtc->state);
12991 if (!intel_pipe_config_compare(dev, sw_config,
12992 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012993 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012994 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012995 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012996 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012997 "[sw state]");
12998 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012999 }
13000}
13001
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013002static void
13003check_shared_dpll_state(struct drm_device *dev)
13004{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013005 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013006 struct intel_crtc *crtc;
13007 struct intel_dpll_hw_state dpll_hw_state;
13008 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013009
13010 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13011 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13012 int enabled_crtcs = 0, active_crtcs = 0;
13013 bool active;
13014
13015 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13016
13017 DRM_DEBUG_KMS("%s\n", pll->name);
13018
13019 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13020
Rob Clarke2c719b2014-12-15 13:56:32 -050013021 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020013022 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013023 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050013024 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020013025 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013026 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020013027 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013028 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020013029 "pll on state mismatch (expected %i, found %i)\n",
13030 pll->on, active);
13031
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013032 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080013033 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020013034 enabled_crtcs++;
13035 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13036 active_crtcs++;
13037 }
Rob Clarke2c719b2014-12-15 13:56:32 -050013038 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013039 "pll active crtcs mismatch (expected %i, found %i)\n",
13040 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050013041 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013042 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013043 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013044
Rob Clarke2c719b2014-12-15 13:56:32 -050013045 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013046 sizeof(dpll_hw_state)),
13047 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013048 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013049}
13050
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013051static void
13052intel_modeset_check_state(struct drm_device *dev,
13053 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013054{
Damien Lespiau08db6652014-11-04 17:06:52 +000013055 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013056 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013057 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013058 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013059 check_shared_dpll_state(dev);
13060}
13061
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013062void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013063 int dotclock)
13064{
13065 /*
13066 * FDI already provided one idea for the dotclock.
13067 * Yell if the encoder disagrees.
13068 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013069 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013070 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013071 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013072}
13073
Ville Syrjälä80715b22014-05-15 20:23:23 +030013074static void update_scanline_offset(struct intel_crtc *crtc)
13075{
13076 struct drm_device *dev = crtc->base.dev;
13077
13078 /*
13079 * The scanline counter increments at the leading edge of hsync.
13080 *
13081 * On most platforms it starts counting from vtotal-1 on the
13082 * first active line. That means the scanline counter value is
13083 * always one less than what we would expect. Ie. just after
13084 * start of vblank, which also occurs at start of hsync (on the
13085 * last active line), the scanline counter will read vblank_start-1.
13086 *
13087 * On gen2 the scanline counter starts counting from 1 instead
13088 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13089 * to keep the value positive), instead of adding one.
13090 *
13091 * On HSW+ the behaviour of the scanline counter depends on the output
13092 * type. For DP ports it behaves like most other platforms, but on HDMI
13093 * there's an extra 1 line difference. So we need to add two instead of
13094 * one to the value.
13095 */
13096 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013097 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013098 int vtotal;
13099
Ville Syrjälä124abe02015-09-08 13:40:45 +030013100 vtotal = adjusted_mode->crtc_vtotal;
13101 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013102 vtotal /= 2;
13103
13104 crtc->scanline_offset = vtotal - 1;
13105 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013106 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013107 crtc->scanline_offset = 2;
13108 } else
13109 crtc->scanline_offset = 1;
13110}
13111
Maarten Lankhorstad421372015-06-15 12:33:42 +020013112static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013113{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013114 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013115 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013116 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013117 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013118 struct intel_crtc_state *intel_crtc_state;
13119 struct drm_crtc *crtc;
13120 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013121 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013122
13123 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013124 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013125
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013126 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013127 int dpll;
13128
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013129 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013130 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013131 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013132
Maarten Lankhorstad421372015-06-15 12:33:42 +020013133 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013134 continue;
13135
Maarten Lankhorstad421372015-06-15 12:33:42 +020013136 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013137
Maarten Lankhorstad421372015-06-15 12:33:42 +020013138 if (!shared_dpll)
13139 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13140
13141 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013142 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013143}
13144
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013145/*
13146 * This implements the workaround described in the "notes" section of the mode
13147 * set sequence documentation. When going from no pipes or single pipe to
13148 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13149 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13150 */
13151static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13152{
13153 struct drm_crtc_state *crtc_state;
13154 struct intel_crtc *intel_crtc;
13155 struct drm_crtc *crtc;
13156 struct intel_crtc_state *first_crtc_state = NULL;
13157 struct intel_crtc_state *other_crtc_state = NULL;
13158 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13159 int i;
13160
13161 /* look at all crtc's that are going to be enabled in during modeset */
13162 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13163 intel_crtc = to_intel_crtc(crtc);
13164
13165 if (!crtc_state->active || !needs_modeset(crtc_state))
13166 continue;
13167
13168 if (first_crtc_state) {
13169 other_crtc_state = to_intel_crtc_state(crtc_state);
13170 break;
13171 } else {
13172 first_crtc_state = to_intel_crtc_state(crtc_state);
13173 first_pipe = intel_crtc->pipe;
13174 }
13175 }
13176
13177 /* No workaround needed? */
13178 if (!first_crtc_state)
13179 return 0;
13180
13181 /* w/a possibly needed, check how many crtc's are already enabled. */
13182 for_each_intel_crtc(state->dev, intel_crtc) {
13183 struct intel_crtc_state *pipe_config;
13184
13185 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13186 if (IS_ERR(pipe_config))
13187 return PTR_ERR(pipe_config);
13188
13189 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13190
13191 if (!pipe_config->base.active ||
13192 needs_modeset(&pipe_config->base))
13193 continue;
13194
13195 /* 2 or more enabled crtcs means no need for w/a */
13196 if (enabled_pipe != INVALID_PIPE)
13197 return 0;
13198
13199 enabled_pipe = intel_crtc->pipe;
13200 }
13201
13202 if (enabled_pipe != INVALID_PIPE)
13203 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13204 else if (other_crtc_state)
13205 other_crtc_state->hsw_workaround_pipe = first_pipe;
13206
13207 return 0;
13208}
13209
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013210static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13211{
13212 struct drm_crtc *crtc;
13213 struct drm_crtc_state *crtc_state;
13214 int ret = 0;
13215
13216 /* add all active pipes to the state */
13217 for_each_crtc(state->dev, crtc) {
13218 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13219 if (IS_ERR(crtc_state))
13220 return PTR_ERR(crtc_state);
13221
13222 if (!crtc_state->active || needs_modeset(crtc_state))
13223 continue;
13224
13225 crtc_state->mode_changed = true;
13226
13227 ret = drm_atomic_add_affected_connectors(state, crtc);
13228 if (ret)
13229 break;
13230
13231 ret = drm_atomic_add_affected_planes(state, crtc);
13232 if (ret)
13233 break;
13234 }
13235
13236 return ret;
13237}
13238
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013239static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013240{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013241 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13242 struct drm_i915_private *dev_priv = state->dev->dev_private;
13243 struct drm_crtc *crtc;
13244 struct drm_crtc_state *crtc_state;
13245 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013246
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013247 if (!check_digital_port_conflicts(state)) {
13248 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13249 return -EINVAL;
13250 }
13251
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013252 intel_state->modeset = true;
13253 intel_state->active_crtcs = dev_priv->active_crtcs;
13254
13255 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13256 if (crtc_state->active)
13257 intel_state->active_crtcs |= 1 << i;
13258 else
13259 intel_state->active_crtcs &= ~(1 << i);
13260 }
13261
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013262 /*
13263 * See if the config requires any additional preparation, e.g.
13264 * to adjust global state with pipes off. We need to do this
13265 * here so we can get the modeset_pipe updated config for the new
13266 * mode set on this crtc. For other crtcs we need to use the
13267 * adjusted_mode bits in the crtc directly.
13268 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013269 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013270 ret = dev_priv->display.modeset_calc_cdclk(state);
13271
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013272 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013273 ret = intel_modeset_all_pipes(state);
13274
13275 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013276 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013277 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013278 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013279
Maarten Lankhorstad421372015-06-15 12:33:42 +020013280 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013281
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013282 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013283 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013284
Maarten Lankhorstad421372015-06-15 12:33:42 +020013285 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013286}
13287
Matt Roperaa363132015-09-24 15:53:18 -070013288/*
13289 * Handle calculation of various watermark data at the end of the atomic check
13290 * phase. The code here should be run after the per-crtc and per-plane 'check'
13291 * handlers to ensure that all derived state has been updated.
13292 */
13293static void calc_watermark_data(struct drm_atomic_state *state)
13294{
13295 struct drm_device *dev = state->dev;
13296 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13297 struct drm_crtc *crtc;
13298 struct drm_crtc_state *cstate;
13299 struct drm_plane *plane;
13300 struct drm_plane_state *pstate;
13301
13302 /*
13303 * Calculate watermark configuration details now that derived
13304 * plane/crtc state is all properly updated.
13305 */
13306 drm_for_each_crtc(crtc, dev) {
13307 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13308 crtc->state;
13309
13310 if (cstate->active)
13311 intel_state->wm_config.num_pipes_active++;
13312 }
13313 drm_for_each_legacy_plane(plane, dev) {
13314 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13315 plane->state;
13316
13317 if (!to_intel_plane_state(pstate)->visible)
13318 continue;
13319
13320 intel_state->wm_config.sprites_enabled = true;
13321 if (pstate->crtc_w != pstate->src_w >> 16 ||
13322 pstate->crtc_h != pstate->src_h >> 16)
13323 intel_state->wm_config.sprites_scaled = true;
13324 }
13325}
13326
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013327/**
13328 * intel_atomic_check - validate state object
13329 * @dev: drm device
13330 * @state: state to validate
13331 */
13332static int intel_atomic_check(struct drm_device *dev,
13333 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013334{
Matt Roperaa363132015-09-24 15:53:18 -070013335 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013336 struct drm_crtc *crtc;
13337 struct drm_crtc_state *crtc_state;
13338 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013339 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013340
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013341 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013342 if (ret)
13343 return ret;
13344
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013345 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013346 struct intel_crtc_state *pipe_config =
13347 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013348
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013349 memset(&to_intel_crtc(crtc)->atomic, 0,
13350 sizeof(struct intel_crtc_atomic_commit));
13351
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013352 /* Catch I915_MODE_FLAG_INHERITED */
13353 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13354 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013355
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013356 if (!crtc_state->enable) {
13357 if (needs_modeset(crtc_state))
13358 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013359 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013360 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013361
Daniel Vetter26495482015-07-15 14:15:52 +020013362 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013363 continue;
13364
Daniel Vetter26495482015-07-15 14:15:52 +020013365 /* FIXME: For only active_changed we shouldn't need to do any
13366 * state recomputation at all. */
13367
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013368 ret = drm_atomic_add_affected_connectors(state, crtc);
13369 if (ret)
13370 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013371
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013372 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013373 if (ret)
13374 return ret;
13375
Jani Nikula73831232015-11-19 10:26:30 +020013376 if (i915.fastboot &&
13377 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013378 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013379 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013380 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013381 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013382 }
13383
13384 if (needs_modeset(crtc_state)) {
13385 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013386
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013387 ret = drm_atomic_add_affected_planes(state, crtc);
13388 if (ret)
13389 return ret;
13390 }
13391
Daniel Vetter26495482015-07-15 14:15:52 +020013392 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13393 needs_modeset(crtc_state) ?
13394 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013395 }
13396
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013397 if (any_ms) {
13398 ret = intel_modeset_checks(state);
13399
13400 if (ret)
13401 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013402 } else
Matt Roperaa363132015-09-24 15:53:18 -070013403 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013404
Matt Roperaa363132015-09-24 15:53:18 -070013405 ret = drm_atomic_helper_check_planes(state->dev, state);
13406 if (ret)
13407 return ret;
13408
13409 calc_watermark_data(state);
13410
13411 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013412}
13413
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013414static int intel_atomic_prepare_commit(struct drm_device *dev,
13415 struct drm_atomic_state *state,
13416 bool async)
13417{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013418 struct drm_i915_private *dev_priv = dev->dev_private;
13419 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013420 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013421 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013422 struct drm_crtc *crtc;
13423 int i, ret;
13424
13425 if (async) {
13426 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13427 return -EINVAL;
13428 }
13429
13430 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13431 ret = intel_crtc_wait_for_pending_flips(crtc);
13432 if (ret)
13433 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013434
13435 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13436 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013437 }
13438
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013439 ret = mutex_lock_interruptible(&dev->struct_mutex);
13440 if (ret)
13441 return ret;
13442
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013443 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013444 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13445 u32 reset_counter;
13446
13447 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13448 mutex_unlock(&dev->struct_mutex);
13449
13450 for_each_plane_in_state(state, plane, plane_state, i) {
13451 struct intel_plane_state *intel_plane_state =
13452 to_intel_plane_state(plane_state);
13453
13454 if (!intel_plane_state->wait_req)
13455 continue;
13456
13457 ret = __i915_wait_request(intel_plane_state->wait_req,
13458 reset_counter, true,
13459 NULL, NULL);
13460
13461 /* Swallow -EIO errors to allow updates during hw lockup. */
13462 if (ret == -EIO)
13463 ret = 0;
13464
13465 if (ret)
13466 break;
13467 }
13468
13469 if (!ret)
13470 return 0;
13471
13472 mutex_lock(&dev->struct_mutex);
13473 drm_atomic_helper_cleanup_planes(dev, state);
13474 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013475
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013476 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013477 return ret;
13478}
13479
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013480/**
13481 * intel_atomic_commit - commit validated state object
13482 * @dev: DRM device
13483 * @state: the top-level driver state object
13484 * @async: asynchronous commit
13485 *
13486 * This function commits a top-level state object that has been validated
13487 * with drm_atomic_helper_check().
13488 *
13489 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13490 * we can only handle plane-related operations and do not yet support
13491 * asynchronous commit.
13492 *
13493 * RETURNS
13494 * Zero for success or -errno.
13495 */
13496static int intel_atomic_commit(struct drm_device *dev,
13497 struct drm_atomic_state *state,
13498 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013499{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013500 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013501 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013502 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013503 struct drm_crtc *crtc;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013504 int ret = 0, i;
13505 bool hw_check = intel_state->modeset;
Daniel Vettera6778b32012-07-02 09:56:42 +020013506
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013507 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013508 if (ret) {
13509 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013510 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013511 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013512
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013513 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013514 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013515
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013516 if (intel_state->modeset) {
13517 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13518 sizeof(intel_state->min_pixclk));
13519 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013520 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013521 }
13522
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013523 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13525
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013526 if (!needs_modeset(crtc->state))
13527 continue;
13528
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013529 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013530
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013531 if (crtc_state->active) {
13532 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13533 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013534 intel_crtc->active = false;
13535 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013536
13537 /*
13538 * Underruns don't always raise
13539 * interrupts, so check manually.
13540 */
13541 intel_check_cpu_fifo_underruns(dev_priv);
13542 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013543
13544 if (!crtc->state->active)
13545 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013546 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013547 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013548
Daniel Vetterea9d7582012-07-10 10:42:52 +020013549 /* Only after disabling all output pipelines that will be changed can we
13550 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013551 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013552
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013553 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013554 intel_shared_dpll_commit(state);
13555
13556 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013557 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013558 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013559
Daniel Vettera6778b32012-07-02 09:56:42 +020013560 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013561 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13563 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013564 bool update_pipe = !modeset &&
13565 to_intel_crtc_state(crtc->state)->update_pipe;
13566 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013567
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013568 if (modeset)
13569 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13570
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013571 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013572 update_scanline_offset(to_intel_crtc(crtc));
13573 dev_priv->display.crtc_enable(crtc);
13574 }
13575
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013576 if (update_pipe) {
13577 put_domains = modeset_get_crtc_power_domains(crtc);
13578
13579 /* make sure intel_modeset_check_state runs */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013580 hw_check = true;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013581 }
13582
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013583 if (!modeset)
13584 intel_pre_plane_update(intel_crtc);
13585
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013586 if (crtc->state->active &&
13587 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013588 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013589
13590 if (put_domains)
13591 modeset_put_power_domains(dev_priv, put_domains);
13592
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013593 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013594
13595 if (modeset)
13596 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013597 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013598
Daniel Vettera6778b32012-07-02 09:56:42 +020013599 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013600
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013601 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013602
13603 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013604 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013605 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013606
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013607 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013608 intel_modeset_check_state(dev, state);
13609
13610 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013611
Mika Kuoppala75714942015-12-16 09:26:48 +020013612 /* As one of the primary mmio accessors, KMS has a high likelihood
13613 * of triggering bugs in unclaimed access. After we finish
13614 * modesetting, see if an error has been flagged, and if so
13615 * enable debugging for the next modeset - and hope we catch
13616 * the culprit.
13617 *
13618 * XXX note that we assume display power is on at this point.
13619 * This might hold true now but we need to add pm helper to check
13620 * unclaimed only when the hardware is on, as atomic commits
13621 * can happen also when the device is completely off.
13622 */
13623 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13624
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013625 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013626}
13627
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013628void intel_crtc_restore_mode(struct drm_crtc *crtc)
13629{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013630 struct drm_device *dev = crtc->dev;
13631 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013632 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013633 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013634
13635 state = drm_atomic_state_alloc(dev);
13636 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013637 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013638 crtc->base.id);
13639 return;
13640 }
13641
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013642 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013643
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013644retry:
13645 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13646 ret = PTR_ERR_OR_ZERO(crtc_state);
13647 if (!ret) {
13648 if (!crtc_state->active)
13649 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013650
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013651 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013652 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013653 }
13654
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013655 if (ret == -EDEADLK) {
13656 drm_atomic_state_clear(state);
13657 drm_modeset_backoff(state->acquire_ctx);
13658 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013659 }
13660
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013661 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013662out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013663 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013664}
13665
Daniel Vetter25c5b262012-07-08 22:08:04 +020013666#undef for_each_intel_crtc_masked
13667
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013668static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013669 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013670 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013671 .destroy = intel_crtc_destroy,
13672 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013673 .atomic_duplicate_state = intel_crtc_duplicate_state,
13674 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013675};
13676
Daniel Vetter53589012013-06-05 13:34:16 +020013677static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13678 struct intel_shared_dpll *pll,
13679 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013680{
Daniel Vetter53589012013-06-05 13:34:16 +020013681 uint32_t val;
13682
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013683 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013684 return false;
13685
Daniel Vetter53589012013-06-05 13:34:16 +020013686 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013687 hw_state->dpll = val;
13688 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13689 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013690
13691 return val & DPLL_VCO_ENABLE;
13692}
13693
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013694static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13695 struct intel_shared_dpll *pll)
13696{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013697 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13698 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013699}
13700
Daniel Vettere7b903d2013-06-05 13:34:14 +020013701static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13702 struct intel_shared_dpll *pll)
13703{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013704 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013705 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013706
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013707 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013708
13709 /* Wait for the clocks to stabilize. */
13710 POSTING_READ(PCH_DPLL(pll->id));
13711 udelay(150);
13712
13713 /* The pixel multiplier can only be updated once the
13714 * DPLL is enabled and the clocks are stable.
13715 *
13716 * So write it again.
13717 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013718 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013719 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013720 udelay(200);
13721}
13722
13723static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13724 struct intel_shared_dpll *pll)
13725{
13726 struct drm_device *dev = dev_priv->dev;
13727 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013728
13729 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013730 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013731 if (intel_crtc_to_shared_dpll(crtc) == pll)
13732 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13733 }
13734
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013735 I915_WRITE(PCH_DPLL(pll->id), 0);
13736 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013737 udelay(200);
13738}
13739
Daniel Vetter46edb022013-06-05 13:34:12 +020013740static char *ibx_pch_dpll_names[] = {
13741 "PCH DPLL A",
13742 "PCH DPLL B",
13743};
13744
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013745static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013746{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013747 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013748 int i;
13749
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013750 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013751
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013752 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013753 dev_priv->shared_dplls[i].id = i;
13754 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013755 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013756 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13757 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013758 dev_priv->shared_dplls[i].get_hw_state =
13759 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013760 }
13761}
13762
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013763static void intel_shared_dpll_init(struct drm_device *dev)
13764{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013765 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013766
Daniel Vetter9cd86932014-06-25 22:01:57 +030013767 if (HAS_DDI(dev))
13768 intel_ddi_pll_init(dev);
13769 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013770 ibx_pch_dpll_init(dev);
13771 else
13772 dev_priv->num_shared_dpll = 0;
13773
13774 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013775}
13776
Matt Roper6beb8c232014-12-01 15:40:14 -080013777/**
13778 * intel_prepare_plane_fb - Prepare fb for usage on plane
13779 * @plane: drm plane to prepare for
13780 * @fb: framebuffer to prepare for presentation
13781 *
13782 * Prepares a framebuffer for usage on a display plane. Generally this
13783 * involves pinning the underlying object and updating the frontbuffer tracking
13784 * bits. Some older platforms need special physical address handling for
13785 * cursor planes.
13786 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013787 * Must be called with struct_mutex held.
13788 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013789 * Returns 0 on success, negative error code on failure.
13790 */
13791int
13792intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013793 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013794{
13795 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013796 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013797 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013798 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013799 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013800 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013801
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013802 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013803 return 0;
13804
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013805 if (old_obj) {
13806 struct drm_crtc_state *crtc_state =
13807 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13808
13809 /* Big Hammer, we also need to ensure that any pending
13810 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13811 * current scanout is retired before unpinning the old
13812 * framebuffer. Note that we rely on userspace rendering
13813 * into the buffer attached to the pipe they are waiting
13814 * on. If not, userspace generates a GPU hang with IPEHR
13815 * point to the MI_WAIT_FOR_EVENT.
13816 *
13817 * This should only fail upon a hung GPU, in which case we
13818 * can safely continue.
13819 */
13820 if (needs_modeset(crtc_state))
13821 ret = i915_gem_object_wait_rendering(old_obj, true);
13822
13823 /* Swallow -EIO errors to allow updates during hw lockup. */
13824 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013825 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013826 }
13827
Alex Goins3c28ff22015-11-25 18:43:39 -080013828 /* For framebuffer backed by dmabuf, wait for fence */
13829 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013830 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013831
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013832 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13833 false, true,
13834 MAX_SCHEDULE_TIMEOUT);
13835 if (lret == -ERESTARTSYS)
13836 return lret;
13837
13838 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013839 }
13840
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013841 if (!obj) {
13842 ret = 0;
13843 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013844 INTEL_INFO(dev)->cursor_needs_physical) {
13845 int align = IS_I830(dev) ? 16 * 1024 : 256;
13846 ret = i915_gem_object_attach_phys(obj, align);
13847 if (ret)
13848 DRM_DEBUG_KMS("failed to attach phys object\n");
13849 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013850 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013851 }
13852
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013853 if (ret == 0) {
13854 if (obj) {
13855 struct intel_plane_state *plane_state =
13856 to_intel_plane_state(new_state);
13857
13858 i915_gem_request_assign(&plane_state->wait_req,
13859 obj->last_write_req);
13860 }
13861
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013862 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013863 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013864
Matt Roper6beb8c232014-12-01 15:40:14 -080013865 return ret;
13866}
13867
Matt Roper38f3ce32014-12-02 07:45:25 -080013868/**
13869 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13870 * @plane: drm plane to clean up for
13871 * @fb: old framebuffer that was on plane
13872 *
13873 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013874 *
13875 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013876 */
13877void
13878intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013879 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013880{
13881 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013882 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013883 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013884 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13885 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013886
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013887 old_intel_state = to_intel_plane_state(old_state);
13888
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013889 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013890 return;
13891
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013892 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13893 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013894 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013895
13896 /* prepare_fb aborted? */
13897 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13898 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13899 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013900
13901 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13902
Matt Roper465c1202014-05-29 08:06:54 -070013903}
13904
Chandra Konduru6156a452015-04-27 13:48:39 -070013905int
13906skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13907{
13908 int max_scale;
13909 struct drm_device *dev;
13910 struct drm_i915_private *dev_priv;
13911 int crtc_clock, cdclk;
13912
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013913 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013914 return DRM_PLANE_HELPER_NO_SCALING;
13915
13916 dev = intel_crtc->base.dev;
13917 dev_priv = dev->dev_private;
13918 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013919 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013920
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013921 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013922 return DRM_PLANE_HELPER_NO_SCALING;
13923
13924 /*
13925 * skl max scale is lower of:
13926 * close to 3 but not 3, -1 is for that purpose
13927 * or
13928 * cdclk/crtc_clock
13929 */
13930 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13931
13932 return max_scale;
13933}
13934
Matt Roper465c1202014-05-29 08:06:54 -070013935static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013936intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013937 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013938 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013939{
Matt Roper2b875c22014-12-01 15:40:13 -080013940 struct drm_crtc *crtc = state->base.crtc;
13941 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013942 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013943 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13944 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013945
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013946 if (INTEL_INFO(plane->dev)->gen >= 9) {
13947 /* use scaler when colorkey is not required */
13948 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13949 min_scale = 1;
13950 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13951 }
Sonika Jindald8106362015-04-10 14:37:28 +053013952 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013953 }
Sonika Jindald8106362015-04-10 14:37:28 +053013954
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013955 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13956 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013957 min_scale, max_scale,
13958 can_position, true,
13959 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013960}
13961
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013962static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13963 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013964{
13965 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013967 struct intel_crtc_state *old_intel_state =
13968 to_intel_crtc_state(old_crtc_state);
13969 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013970
Matt Roperc34c9ee2014-12-23 10:41:50 -080013971 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013972 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013973
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013974 if (modeset)
13975 return;
13976
13977 if (to_intel_crtc_state(crtc->state)->update_pipe)
13978 intel_update_pipe_config(intel_crtc, old_intel_state);
13979 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013980 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013981}
13982
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013983static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13984 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013985{
Matt Roper32b7eee2014-12-24 07:59:06 -080013986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013987
Maarten Lankhorst62852622015-09-23 16:29:38 +020013988 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013989}
13990
Matt Ropercf4c7c12014-12-04 10:27:42 -080013991/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013992 * intel_plane_destroy - destroy a plane
13993 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013994 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013995 * Common destruction function for all types of planes (primary, cursor,
13996 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013997 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013998void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013999{
14000 struct intel_plane *intel_plane = to_intel_plane(plane);
14001 drm_plane_cleanup(plane);
14002 kfree(intel_plane);
14003}
14004
Matt Roper65a3fea2015-01-21 16:35:42 -080014005const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014006 .update_plane = drm_atomic_helper_update_plane,
14007 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014008 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014009 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014010 .atomic_get_property = intel_plane_atomic_get_property,
14011 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014012 .atomic_duplicate_state = intel_plane_duplicate_state,
14013 .atomic_destroy_state = intel_plane_destroy_state,
14014
Matt Roper465c1202014-05-29 08:06:54 -070014015};
14016
14017static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14018 int pipe)
14019{
14020 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080014021 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070014022 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014023 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070014024
14025 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14026 if (primary == NULL)
14027 return NULL;
14028
Matt Roper8e7d6882015-01-21 16:35:41 -080014029 state = intel_create_plane_state(&primary->base);
14030 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014031 kfree(primary);
14032 return NULL;
14033 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014034 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014035
Matt Roper465c1202014-05-29 08:06:54 -070014036 primary->can_scale = false;
14037 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014038 if (INTEL_INFO(dev)->gen >= 9) {
14039 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014040 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014041 }
Matt Roper465c1202014-05-29 08:06:54 -070014042 primary->pipe = pipe;
14043 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014044 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014045 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014046 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14047 primary->plane = !pipe;
14048
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014049 if (INTEL_INFO(dev)->gen >= 9) {
14050 intel_primary_formats = skl_primary_formats;
14051 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014052
14053 primary->update_plane = skylake_update_primary_plane;
14054 primary->disable_plane = skylake_disable_primary_plane;
14055 } else if (HAS_PCH_SPLIT(dev)) {
14056 intel_primary_formats = i965_primary_formats;
14057 num_formats = ARRAY_SIZE(i965_primary_formats);
14058
14059 primary->update_plane = ironlake_update_primary_plane;
14060 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014061 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014062 intel_primary_formats = i965_primary_formats;
14063 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014064
14065 primary->update_plane = i9xx_update_primary_plane;
14066 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014067 } else {
14068 intel_primary_formats = i8xx_primary_formats;
14069 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014070
14071 primary->update_plane = i9xx_update_primary_plane;
14072 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014073 }
14074
14075 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014076 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014077 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014078 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053014079
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014080 if (INTEL_INFO(dev)->gen >= 4)
14081 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014082
Matt Roperea2c67b2014-12-23 10:41:52 -080014083 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14084
Matt Roper465c1202014-05-29 08:06:54 -070014085 return &primary->base;
14086}
14087
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014088void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14089{
14090 if (!dev->mode_config.rotation_property) {
14091 unsigned long flags = BIT(DRM_ROTATE_0) |
14092 BIT(DRM_ROTATE_180);
14093
14094 if (INTEL_INFO(dev)->gen >= 9)
14095 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14096
14097 dev->mode_config.rotation_property =
14098 drm_mode_create_rotation_property(dev, flags);
14099 }
14100 if (dev->mode_config.rotation_property)
14101 drm_object_attach_property(&plane->base.base,
14102 dev->mode_config.rotation_property,
14103 plane->base.state->rotation);
14104}
14105
Matt Roper3d7d6512014-06-10 08:28:13 -070014106static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014107intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014108 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014109 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014110{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014111 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014112 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014113 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014114 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014115 unsigned stride;
14116 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014117
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014118 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14119 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014120 DRM_PLANE_HELPER_NO_SCALING,
14121 DRM_PLANE_HELPER_NO_SCALING,
14122 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014123 if (ret)
14124 return ret;
14125
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014126 /* if we want to turn off the cursor ignore width and height */
14127 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014128 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014129
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014130 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014131 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014132 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14133 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014134 return -EINVAL;
14135 }
14136
Matt Roperea2c67b2014-12-23 10:41:52 -080014137 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14138 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014139 DRM_DEBUG_KMS("buffer is too small\n");
14140 return -ENOMEM;
14141 }
14142
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014143 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014144 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014145 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014146 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014147
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014148 /*
14149 * There's something wrong with the cursor on CHV pipe C.
14150 * If it straddles the left edge of the screen then
14151 * moving it away from the edge or disabling it often
14152 * results in a pipe underrun, and often that can lead to
14153 * dead pipe (constant underrun reported, and it scans
14154 * out just a solid color). To recover from that, the
14155 * display power well must be turned off and on again.
14156 * Refuse the put the cursor into that compromised position.
14157 */
14158 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14159 state->visible && state->base.crtc_x < 0) {
14160 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14161 return -EINVAL;
14162 }
14163
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014164 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014165}
14166
Matt Roperf4a2cf22014-12-01 15:40:12 -080014167static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014168intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014169 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014170{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14172
14173 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014174 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014175}
14176
14177static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014178intel_update_cursor_plane(struct drm_plane *plane,
14179 const struct intel_crtc_state *crtc_state,
14180 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014181{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014182 struct drm_crtc *crtc = crtc_state->base.crtc;
14183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014184 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014185 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014186 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014187
Matt Roperf4a2cf22014-12-01 15:40:12 -080014188 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014189 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014190 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014191 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014192 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014193 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014194
Gustavo Padovana912f122014-12-01 15:40:10 -080014195 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014196 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014197}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014198
Matt Roper3d7d6512014-06-10 08:28:13 -070014199static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14200 int pipe)
14201{
14202 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014203 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014204
14205 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14206 if (cursor == NULL)
14207 return NULL;
14208
Matt Roper8e7d6882015-01-21 16:35:41 -080014209 state = intel_create_plane_state(&cursor->base);
14210 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014211 kfree(cursor);
14212 return NULL;
14213 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014214 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014215
Matt Roper3d7d6512014-06-10 08:28:13 -070014216 cursor->can_scale = false;
14217 cursor->max_downscale = 1;
14218 cursor->pipe = pipe;
14219 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014220 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014221 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014222 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014223 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014224
14225 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014226 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014227 intel_cursor_formats,
14228 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014229 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014230
14231 if (INTEL_INFO(dev)->gen >= 4) {
14232 if (!dev->mode_config.rotation_property)
14233 dev->mode_config.rotation_property =
14234 drm_mode_create_rotation_property(dev,
14235 BIT(DRM_ROTATE_0) |
14236 BIT(DRM_ROTATE_180));
14237 if (dev->mode_config.rotation_property)
14238 drm_object_attach_property(&cursor->base.base,
14239 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014240 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014241 }
14242
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014243 if (INTEL_INFO(dev)->gen >=9)
14244 state->scaler_id = -1;
14245
Matt Roperea2c67b2014-12-23 10:41:52 -080014246 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14247
Matt Roper3d7d6512014-06-10 08:28:13 -070014248 return &cursor->base;
14249}
14250
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014251static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14252 struct intel_crtc_state *crtc_state)
14253{
14254 int i;
14255 struct intel_scaler *intel_scaler;
14256 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14257
14258 for (i = 0; i < intel_crtc->num_scalers; i++) {
14259 intel_scaler = &scaler_state->scalers[i];
14260 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014261 intel_scaler->mode = PS_SCALER_MODE_DYN;
14262 }
14263
14264 scaler_state->scaler_id = -1;
14265}
14266
Hannes Ederb358d0a2008-12-18 21:18:47 +010014267static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014268{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014269 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014270 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014271 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014272 struct drm_plane *primary = NULL;
14273 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014274 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014275
Daniel Vetter955382f2013-09-19 14:05:45 +020014276 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014277 if (intel_crtc == NULL)
14278 return;
14279
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014280 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14281 if (!crtc_state)
14282 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014283 intel_crtc->config = crtc_state;
14284 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014285 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014286
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014287 /* initialize shared scalers */
14288 if (INTEL_INFO(dev)->gen >= 9) {
14289 if (pipe == PIPE_C)
14290 intel_crtc->num_scalers = 1;
14291 else
14292 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14293
14294 skl_init_scalers(dev, intel_crtc, crtc_state);
14295 }
14296
Matt Roper465c1202014-05-29 08:06:54 -070014297 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014298 if (!primary)
14299 goto fail;
14300
14301 cursor = intel_cursor_plane_create(dev, pipe);
14302 if (!cursor)
14303 goto fail;
14304
Matt Roper465c1202014-05-29 08:06:54 -070014305 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014306 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014307 if (ret)
14308 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014309
14310 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014311 for (i = 0; i < 256; i++) {
14312 intel_crtc->lut_r[i] = i;
14313 intel_crtc->lut_g[i] = i;
14314 intel_crtc->lut_b[i] = i;
14315 }
14316
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014317 /*
14318 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014319 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014320 */
Jesse Barnes80824002009-09-10 15:28:06 -070014321 intel_crtc->pipe = pipe;
14322 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014323 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014324 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014325 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014326 }
14327
Chris Wilson4b0e3332014-05-30 16:35:26 +030014328 intel_crtc->cursor_base = ~0;
14329 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014330 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014331
Ville Syrjälä852eb002015-06-24 22:00:07 +030014332 intel_crtc->wm.cxsr_allowed = true;
14333
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014334 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14335 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14336 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14337 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14338
Jesse Barnes79e53942008-11-07 14:24:08 -080014339 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014340
14341 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014342 return;
14343
14344fail:
14345 if (primary)
14346 drm_plane_cleanup(primary);
14347 if (cursor)
14348 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014349 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014350 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014351}
14352
Jesse Barnes752aa882013-10-31 18:55:49 +020014353enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14354{
14355 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014356 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014357
Rob Clark51fd3712013-11-19 12:10:12 -050014358 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014359
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014360 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014361 return INVALID_PIPE;
14362
14363 return to_intel_crtc(encoder->crtc)->pipe;
14364}
14365
Carl Worth08d7b3d2009-04-29 14:43:54 -070014366int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014367 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014368{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014369 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014370 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014371 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014372
Rob Clark7707e652014-07-17 23:30:04 -040014373 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014374
Rob Clark7707e652014-07-17 23:30:04 -040014375 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014376 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014377 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014378 }
14379
Rob Clark7707e652014-07-17 23:30:04 -040014380 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014381 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014382
Daniel Vetterc05422d2009-08-11 16:05:30 +020014383 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014384}
14385
Daniel Vetter66a92782012-07-12 20:08:18 +020014386static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014387{
Daniel Vetter66a92782012-07-12 20:08:18 +020014388 struct drm_device *dev = encoder->base.dev;
14389 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014390 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014391 int entry = 0;
14392
Damien Lespiaub2784e12014-08-05 11:29:37 +010014393 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014394 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014395 index_mask |= (1 << entry);
14396
Jesse Barnes79e53942008-11-07 14:24:08 -080014397 entry++;
14398 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014399
Jesse Barnes79e53942008-11-07 14:24:08 -080014400 return index_mask;
14401}
14402
Chris Wilson4d302442010-12-14 19:21:29 +000014403static bool has_edp_a(struct drm_device *dev)
14404{
14405 struct drm_i915_private *dev_priv = dev->dev_private;
14406
14407 if (!IS_MOBILE(dev))
14408 return false;
14409
14410 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14411 return false;
14412
Damien Lespiaue3589902014-02-07 19:12:50 +000014413 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014414 return false;
14415
14416 return true;
14417}
14418
Jesse Barnes84b4e042014-06-25 08:24:29 -070014419static bool intel_crt_present(struct drm_device *dev)
14420{
14421 struct drm_i915_private *dev_priv = dev->dev_private;
14422
Damien Lespiau884497e2013-12-03 13:56:23 +000014423 if (INTEL_INFO(dev)->gen >= 9)
14424 return false;
14425
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014426 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014427 return false;
14428
14429 if (IS_CHERRYVIEW(dev))
14430 return false;
14431
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014432 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14433 return false;
14434
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014435 /* DDI E can't be used if DDI A requires 4 lanes */
14436 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14437 return false;
14438
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014439 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014440 return false;
14441
14442 return true;
14443}
14444
Jesse Barnes79e53942008-11-07 14:24:08 -080014445static void intel_setup_outputs(struct drm_device *dev)
14446{
Eric Anholt725e30a2009-01-22 13:01:02 -080014447 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014448 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014449 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014450
Daniel Vetterc9093352013-06-06 22:22:47 +020014451 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014452
Jesse Barnes84b4e042014-06-25 08:24:29 -070014453 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014454 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014455
Vandana Kannanc776eb22014-08-19 12:05:01 +053014456 if (IS_BROXTON(dev)) {
14457 /*
14458 * FIXME: Broxton doesn't support port detection via the
14459 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14460 * detect the ports.
14461 */
14462 intel_ddi_init(dev, PORT_A);
14463 intel_ddi_init(dev, PORT_B);
14464 intel_ddi_init(dev, PORT_C);
14465 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014466 int found;
14467
Jesse Barnesde31fac2015-03-06 15:53:32 -080014468 /*
14469 * Haswell uses DDI functions to detect digital outputs.
14470 * On SKL pre-D0 the strap isn't connected, so we assume
14471 * it's there.
14472 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014473 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014474 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014475 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014476 intel_ddi_init(dev, PORT_A);
14477
14478 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14479 * register */
14480 found = I915_READ(SFUSE_STRAP);
14481
14482 if (found & SFUSE_STRAP_DDIB_DETECTED)
14483 intel_ddi_init(dev, PORT_B);
14484 if (found & SFUSE_STRAP_DDIC_DETECTED)
14485 intel_ddi_init(dev, PORT_C);
14486 if (found & SFUSE_STRAP_DDID_DETECTED)
14487 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014488 /*
14489 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14490 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014491 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014492 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14493 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14494 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14495 intel_ddi_init(dev, PORT_E);
14496
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014497 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014498 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014499 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014500
14501 if (has_edp_a(dev))
14502 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014503
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014504 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014505 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014506 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014507 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014508 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014509 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014510 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014511 }
14512
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014513 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014514 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014515
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014516 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014517 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014518
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014519 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014520 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014521
Daniel Vetter270b3042012-10-27 15:52:05 +020014522 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014523 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014524 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014525 /*
14526 * The DP_DETECTED bit is the latched state of the DDC
14527 * SDA pin at boot. However since eDP doesn't require DDC
14528 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14529 * eDP ports may have been muxed to an alternate function.
14530 * Thus we can't rely on the DP_DETECTED bit alone to detect
14531 * eDP ports. Consult the VBT as well as DP_DETECTED to
14532 * detect eDP ports.
14533 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014534 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014535 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014536 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14537 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014538 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014539 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014540
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014541 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014542 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014543 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14544 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014545 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014546 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014547
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014548 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014549 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014550 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14551 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14552 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14553 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014554 }
14555
Jani Nikula3cfca972013-08-27 15:12:26 +030014556 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014557 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014558 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014559
Paulo Zanonie2debe92013-02-18 19:00:27 -030014560 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014561 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014562 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014563 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014564 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014565 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014566 }
Ma Ling27185ae2009-08-24 13:50:23 +080014567
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014568 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014569 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014570 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014571
14572 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014573
Paulo Zanonie2debe92013-02-18 19:00:27 -030014574 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014575 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014576 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014577 }
Ma Ling27185ae2009-08-24 13:50:23 +080014578
Paulo Zanonie2debe92013-02-18 19:00:27 -030014579 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014580
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014581 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014582 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014583 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014584 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014585 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014586 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014587 }
Ma Ling27185ae2009-08-24 13:50:23 +080014588
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014589 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014590 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014591 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014592 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014593 intel_dvo_init(dev);
14594
Zhenyu Wang103a1962009-11-27 11:44:36 +080014595 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014596 intel_tv_init(dev);
14597
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014598 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014599
Damien Lespiaub2784e12014-08-05 11:29:37 +010014600 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014601 encoder->base.possible_crtcs = encoder->crtc_mask;
14602 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014603 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014604 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014605
Paulo Zanonidde86e22012-12-01 12:04:25 -020014606 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014607
14608 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014609}
14610
14611static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14612{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014613 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014614 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014615
Daniel Vetteref2d6332014-02-10 18:00:38 +010014616 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014617 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014618 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014619 drm_gem_object_unreference(&intel_fb->obj->base);
14620 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014621 kfree(intel_fb);
14622}
14623
14624static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014625 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014626 unsigned int *handle)
14627{
14628 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014629 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014630
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014631 if (obj->userptr.mm) {
14632 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14633 return -EINVAL;
14634 }
14635
Chris Wilson05394f32010-11-08 19:18:58 +000014636 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014637}
14638
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014639static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14640 struct drm_file *file,
14641 unsigned flags, unsigned color,
14642 struct drm_clip_rect *clips,
14643 unsigned num_clips)
14644{
14645 struct drm_device *dev = fb->dev;
14646 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14647 struct drm_i915_gem_object *obj = intel_fb->obj;
14648
14649 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014650 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014651 mutex_unlock(&dev->struct_mutex);
14652
14653 return 0;
14654}
14655
Jesse Barnes79e53942008-11-07 14:24:08 -080014656static const struct drm_framebuffer_funcs intel_fb_funcs = {
14657 .destroy = intel_user_framebuffer_destroy,
14658 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014659 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014660};
14661
Damien Lespiaub3218032015-02-27 11:15:18 +000014662static
14663u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14664 uint32_t pixel_format)
14665{
14666 u32 gen = INTEL_INFO(dev)->gen;
14667
14668 if (gen >= 9) {
14669 /* "The stride in bytes must not exceed the of the size of 8K
14670 * pixels and 32K bytes."
14671 */
14672 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014673 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014674 return 32*1024;
14675 } else if (gen >= 4) {
14676 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14677 return 16*1024;
14678 else
14679 return 32*1024;
14680 } else if (gen >= 3) {
14681 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14682 return 8*1024;
14683 else
14684 return 16*1024;
14685 } else {
14686 /* XXX DSPC is limited to 4k tiled */
14687 return 8*1024;
14688 }
14689}
14690
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014691static int intel_framebuffer_init(struct drm_device *dev,
14692 struct intel_framebuffer *intel_fb,
14693 struct drm_mode_fb_cmd2 *mode_cmd,
14694 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014695{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014696 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014697 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014698 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014699 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014700
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014701 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14702
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014703 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14704 /* Enforce that fb modifier and tiling mode match, but only for
14705 * X-tiled. This is needed for FBC. */
14706 if (!!(obj->tiling_mode == I915_TILING_X) !=
14707 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14708 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14709 return -EINVAL;
14710 }
14711 } else {
14712 if (obj->tiling_mode == I915_TILING_X)
14713 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14714 else if (obj->tiling_mode == I915_TILING_Y) {
14715 DRM_DEBUG("No Y tiling for legacy addfb\n");
14716 return -EINVAL;
14717 }
14718 }
14719
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014720 /* Passed in modifier sanity checking. */
14721 switch (mode_cmd->modifier[0]) {
14722 case I915_FORMAT_MOD_Y_TILED:
14723 case I915_FORMAT_MOD_Yf_TILED:
14724 if (INTEL_INFO(dev)->gen < 9) {
14725 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14726 mode_cmd->modifier[0]);
14727 return -EINVAL;
14728 }
14729 case DRM_FORMAT_MOD_NONE:
14730 case I915_FORMAT_MOD_X_TILED:
14731 break;
14732 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014733 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14734 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014735 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014736 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014737
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014738 stride_alignment = intel_fb_stride_alignment(dev_priv,
14739 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014740 mode_cmd->pixel_format);
14741 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14742 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14743 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014744 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014745 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014746
Damien Lespiaub3218032015-02-27 11:15:18 +000014747 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14748 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014749 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014750 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14751 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014752 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014753 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014754 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014755 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014756
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014757 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014758 mode_cmd->pitches[0] != obj->stride) {
14759 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14760 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014761 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014762 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014763
Ville Syrjälä57779d02012-10-31 17:50:14 +020014764 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014765 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014766 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014767 case DRM_FORMAT_RGB565:
14768 case DRM_FORMAT_XRGB8888:
14769 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014770 break;
14771 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014772 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014773 DRM_DEBUG("unsupported pixel format: %s\n",
14774 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014775 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014776 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014777 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014778 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014779 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14780 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014781 DRM_DEBUG("unsupported pixel format: %s\n",
14782 drm_get_format_name(mode_cmd->pixel_format));
14783 return -EINVAL;
14784 }
14785 break;
14786 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014787 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014788 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014789 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014790 DRM_DEBUG("unsupported pixel format: %s\n",
14791 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014792 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014793 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014794 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014795 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014796 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014797 DRM_DEBUG("unsupported pixel format: %s\n",
14798 drm_get_format_name(mode_cmd->pixel_format));
14799 return -EINVAL;
14800 }
14801 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014802 case DRM_FORMAT_YUYV:
14803 case DRM_FORMAT_UYVY:
14804 case DRM_FORMAT_YVYU:
14805 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014806 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014807 DRM_DEBUG("unsupported pixel format: %s\n",
14808 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014809 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014810 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014811 break;
14812 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014813 DRM_DEBUG("unsupported pixel format: %s\n",
14814 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014815 return -EINVAL;
14816 }
14817
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014818 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14819 if (mode_cmd->offsets[0] != 0)
14820 return -EINVAL;
14821
Damien Lespiauec2c9812015-01-20 12:51:45 +000014822 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014823 mode_cmd->pixel_format,
14824 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014825 /* FIXME drm helper for size checks (especially planar formats)? */
14826 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14827 return -EINVAL;
14828
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014829 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14830 intel_fb->obj = obj;
14831
Jesse Barnes79e53942008-11-07 14:24:08 -080014832 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14833 if (ret) {
14834 DRM_ERROR("framebuffer init failed %d\n", ret);
14835 return ret;
14836 }
14837
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014838 intel_fb->obj->framebuffer_references++;
14839
Jesse Barnes79e53942008-11-07 14:24:08 -080014840 return 0;
14841}
14842
Jesse Barnes79e53942008-11-07 14:24:08 -080014843static struct drm_framebuffer *
14844intel_user_framebuffer_create(struct drm_device *dev,
14845 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014846 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014847{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014848 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014849 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014850 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014851
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014852 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014853 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014854 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014855 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014856
Daniel Vetter92907cb2015-11-23 09:04:05 +010014857 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014858 if (IS_ERR(fb))
14859 drm_gem_object_unreference_unlocked(&obj->base);
14860
14861 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014862}
14863
Daniel Vetter06957262015-08-10 13:34:08 +020014864#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014865static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014866{
14867}
14868#endif
14869
Jesse Barnes79e53942008-11-07 14:24:08 -080014870static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014871 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014872 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014873 .atomic_check = intel_atomic_check,
14874 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014875 .atomic_state_alloc = intel_atomic_state_alloc,
14876 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014877};
14878
Jesse Barnese70236a2009-09-21 10:42:27 -070014879/* Set up chip specific display functions */
14880static void intel_init_display(struct drm_device *dev)
14881{
14882 struct drm_i915_private *dev_priv = dev->dev_private;
14883
Daniel Vetteree9300b2013-06-03 22:40:22 +020014884 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14885 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014886 else if (IS_CHERRYVIEW(dev))
14887 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014888 else if (IS_VALLEYVIEW(dev))
14889 dev_priv->display.find_dpll = vlv_find_best_dpll;
14890 else if (IS_PINEVIEW(dev))
14891 dev_priv->display.find_dpll = pnv_find_best_dpll;
14892 else
14893 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14894
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014895 if (INTEL_INFO(dev)->gen >= 9) {
14896 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014897 dev_priv->display.get_initial_plane_config =
14898 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014899 dev_priv->display.crtc_compute_clock =
14900 haswell_crtc_compute_clock;
14901 dev_priv->display.crtc_enable = haswell_crtc_enable;
14902 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014903 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014904 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014905 dev_priv->display.get_initial_plane_config =
14906 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014907 dev_priv->display.crtc_compute_clock =
14908 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014909 dev_priv->display.crtc_enable = haswell_crtc_enable;
14910 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014911 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014912 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014913 dev_priv->display.get_initial_plane_config =
14914 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014915 dev_priv->display.crtc_compute_clock =
14916 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014917 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14918 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080014919 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014920 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014921 dev_priv->display.get_initial_plane_config =
14922 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014923 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014924 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14925 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014926 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014927 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014928 dev_priv->display.get_initial_plane_config =
14929 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014930 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014931 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14932 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014933 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014934
Jesse Barnese70236a2009-09-21 10:42:27 -070014935 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014936 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014937 dev_priv->display.get_display_clock_speed =
14938 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014939 else if (IS_BROXTON(dev))
14940 dev_priv->display.get_display_clock_speed =
14941 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014942 else if (IS_BROADWELL(dev))
14943 dev_priv->display.get_display_clock_speed =
14944 broadwell_get_display_clock_speed;
14945 else if (IS_HASWELL(dev))
14946 dev_priv->display.get_display_clock_speed =
14947 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080014948 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014949 dev_priv->display.get_display_clock_speed =
14950 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014951 else if (IS_GEN5(dev))
14952 dev_priv->display.get_display_clock_speed =
14953 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014954 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014955 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014956 dev_priv->display.get_display_clock_speed =
14957 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014958 else if (IS_GM45(dev))
14959 dev_priv->display.get_display_clock_speed =
14960 gm45_get_display_clock_speed;
14961 else if (IS_CRESTLINE(dev))
14962 dev_priv->display.get_display_clock_speed =
14963 i965gm_get_display_clock_speed;
14964 else if (IS_PINEVIEW(dev))
14965 dev_priv->display.get_display_clock_speed =
14966 pnv_get_display_clock_speed;
14967 else if (IS_G33(dev) || IS_G4X(dev))
14968 dev_priv->display.get_display_clock_speed =
14969 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014970 else if (IS_I915G(dev))
14971 dev_priv->display.get_display_clock_speed =
14972 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014973 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014974 dev_priv->display.get_display_clock_speed =
14975 i9xx_misc_get_display_clock_speed;
14976 else if (IS_I915GM(dev))
14977 dev_priv->display.get_display_clock_speed =
14978 i915gm_get_display_clock_speed;
14979 else if (IS_I865G(dev))
14980 dev_priv->display.get_display_clock_speed =
14981 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014982 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014983 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014984 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014985 else { /* 830 */
14986 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014987 dev_priv->display.get_display_clock_speed =
14988 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014989 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014990
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014991 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014992 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014993 } else if (IS_GEN6(dev)) {
14994 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014995 } else if (IS_IVYBRIDGE(dev)) {
14996 /* FIXME: detect B0+ stepping and use auto training */
14997 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014998 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014999 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015000 if (IS_BROADWELL(dev)) {
15001 dev_priv->display.modeset_commit_cdclk =
15002 broadwell_modeset_commit_cdclk;
15003 dev_priv->display.modeset_calc_cdclk =
15004 broadwell_modeset_calc_cdclk;
15005 }
Wayne Boyer666a4532015-12-09 12:29:35 -080015006 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015007 dev_priv->display.modeset_commit_cdclk =
15008 valleyview_modeset_commit_cdclk;
15009 dev_priv->display.modeset_calc_cdclk =
15010 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053015011 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015012 dev_priv->display.modeset_commit_cdclk =
15013 broxton_modeset_commit_cdclk;
15014 dev_priv->display.modeset_calc_cdclk =
15015 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015016 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015017
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015018 switch (INTEL_INFO(dev)->gen) {
15019 case 2:
15020 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15021 break;
15022
15023 case 3:
15024 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15025 break;
15026
15027 case 4:
15028 case 5:
15029 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15030 break;
15031
15032 case 6:
15033 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15034 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015035 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015036 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015037 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15038 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015039 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015040 /* Drop through - unsupported since execlist only. */
15041 default:
15042 /* Default just returns -ENODEV to indicate unsupported */
15043 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015044 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020015045
Ville Syrjäläe39b9992014-09-04 14:53:14 +030015046 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070015047}
15048
Jesse Barnesb690e962010-07-19 13:53:12 -070015049/*
15050 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15051 * resume, or other times. This quirk makes sure that's the case for
15052 * affected systems.
15053 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015054static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015055{
15056 struct drm_i915_private *dev_priv = dev->dev_private;
15057
15058 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015059 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015060}
15061
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015062static void quirk_pipeb_force(struct drm_device *dev)
15063{
15064 struct drm_i915_private *dev_priv = dev->dev_private;
15065
15066 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15067 DRM_INFO("applying pipe b force quirk\n");
15068}
15069
Keith Packard435793d2011-07-12 14:56:22 -070015070/*
15071 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15072 */
15073static void quirk_ssc_force_disable(struct drm_device *dev)
15074{
15075 struct drm_i915_private *dev_priv = dev->dev_private;
15076 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015077 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015078}
15079
Carsten Emde4dca20e2012-03-15 15:56:26 +010015080/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015081 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15082 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015083 */
15084static void quirk_invert_brightness(struct drm_device *dev)
15085{
15086 struct drm_i915_private *dev_priv = dev->dev_private;
15087 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015088 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015089}
15090
Scot Doyle9c72cc62014-07-03 23:27:50 +000015091/* Some VBT's incorrectly indicate no backlight is present */
15092static void quirk_backlight_present(struct drm_device *dev)
15093{
15094 struct drm_i915_private *dev_priv = dev->dev_private;
15095 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15096 DRM_INFO("applying backlight present quirk\n");
15097}
15098
Jesse Barnesb690e962010-07-19 13:53:12 -070015099struct intel_quirk {
15100 int device;
15101 int subsystem_vendor;
15102 int subsystem_device;
15103 void (*hook)(struct drm_device *dev);
15104};
15105
Egbert Eich5f85f172012-10-14 15:46:38 +020015106/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15107struct intel_dmi_quirk {
15108 void (*hook)(struct drm_device *dev);
15109 const struct dmi_system_id (*dmi_id_list)[];
15110};
15111
15112static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15113{
15114 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15115 return 1;
15116}
15117
15118static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15119 {
15120 .dmi_id_list = &(const struct dmi_system_id[]) {
15121 {
15122 .callback = intel_dmi_reverse_brightness,
15123 .ident = "NCR Corporation",
15124 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15125 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15126 },
15127 },
15128 { } /* terminating entry */
15129 },
15130 .hook = quirk_invert_brightness,
15131 },
15132};
15133
Ben Widawskyc43b5632012-04-16 14:07:40 -070015134static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015135 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15136 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15137
Jesse Barnesb690e962010-07-19 13:53:12 -070015138 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15139 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15140
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015141 /* 830 needs to leave pipe A & dpll A up */
15142 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15143
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015144 /* 830 needs to leave pipe B & dpll B up */
15145 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15146
Keith Packard435793d2011-07-12 14:56:22 -070015147 /* Lenovo U160 cannot use SSC on LVDS */
15148 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015149
15150 /* Sony Vaio Y cannot use SSC on LVDS */
15151 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015152
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015153 /* Acer Aspire 5734Z must invert backlight brightness */
15154 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15155
15156 /* Acer/eMachines G725 */
15157 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15158
15159 /* Acer/eMachines e725 */
15160 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15161
15162 /* Acer/Packard Bell NCL20 */
15163 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15164
15165 /* Acer Aspire 4736Z */
15166 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015167
15168 /* Acer Aspire 5336 */
15169 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015170
15171 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15172 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015173
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015174 /* Acer C720 Chromebook (Core i3 4005U) */
15175 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15176
jens steinb2a96012014-10-28 20:25:53 +010015177 /* Apple Macbook 2,1 (Core 2 T7400) */
15178 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15179
Jani Nikula1b9448b02015-11-05 11:49:59 +020015180 /* Apple Macbook 4,1 */
15181 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15182
Scot Doyled4967d82014-07-03 23:27:52 +000015183 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15184 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015185
15186 /* HP Chromebook 14 (Celeron 2955U) */
15187 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015188
15189 /* Dell Chromebook 11 */
15190 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015191
15192 /* Dell Chromebook 11 (2015 version) */
15193 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015194};
15195
15196static void intel_init_quirks(struct drm_device *dev)
15197{
15198 struct pci_dev *d = dev->pdev;
15199 int i;
15200
15201 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15202 struct intel_quirk *q = &intel_quirks[i];
15203
15204 if (d->device == q->device &&
15205 (d->subsystem_vendor == q->subsystem_vendor ||
15206 q->subsystem_vendor == PCI_ANY_ID) &&
15207 (d->subsystem_device == q->subsystem_device ||
15208 q->subsystem_device == PCI_ANY_ID))
15209 q->hook(dev);
15210 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015211 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15212 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15213 intel_dmi_quirks[i].hook(dev);
15214 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015215}
15216
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015217/* Disable the VGA plane that we never use */
15218static void i915_disable_vga(struct drm_device *dev)
15219{
15220 struct drm_i915_private *dev_priv = dev->dev_private;
15221 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015222 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015223
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015224 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015225 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015226 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015227 sr1 = inb(VGA_SR_DATA);
15228 outb(sr1 | 1<<5, VGA_SR_DATA);
15229 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15230 udelay(300);
15231
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015232 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015233 POSTING_READ(vga_reg);
15234}
15235
Daniel Vetterf8175862012-04-10 15:50:11 +020015236void intel_modeset_init_hw(struct drm_device *dev)
15237{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015238 struct drm_i915_private *dev_priv = dev->dev_private;
15239
Ville Syrjäläb6283052015-06-03 15:45:07 +030015240 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015241
15242 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15243
Daniel Vetterf8175862012-04-10 15:50:11 +020015244 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015245 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015246}
15247
Matt Roperd93c0372015-12-03 11:37:41 -080015248/*
15249 * Calculate what we think the watermarks should be for the state we've read
15250 * out of the hardware and then immediately program those watermarks so that
15251 * we ensure the hardware settings match our internal state.
15252 *
15253 * We can calculate what we think WM's should be by creating a duplicate of the
15254 * current state (which was constructed during hardware readout) and running it
15255 * through the atomic check code to calculate new watermark values in the
15256 * state object.
15257 */
15258static void sanitize_watermarks(struct drm_device *dev)
15259{
15260 struct drm_i915_private *dev_priv = to_i915(dev);
15261 struct drm_atomic_state *state;
15262 struct drm_crtc *crtc;
15263 struct drm_crtc_state *cstate;
15264 struct drm_modeset_acquire_ctx ctx;
15265 int ret;
15266 int i;
15267
15268 /* Only supported on platforms that use atomic watermark design */
Matt Roperbf220452016-01-19 11:43:04 -080015269 if (!dev_priv->display.program_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015270 return;
15271
15272 /*
15273 * We need to hold connection_mutex before calling duplicate_state so
15274 * that the connector loop is protected.
15275 */
15276 drm_modeset_acquire_init(&ctx, 0);
15277retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015278 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015279 if (ret == -EDEADLK) {
15280 drm_modeset_backoff(&ctx);
15281 goto retry;
15282 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015283 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015284 }
15285
15286 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15287 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015288 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015289
15290 ret = intel_atomic_check(dev, state);
15291 if (ret) {
15292 /*
15293 * If we fail here, it means that the hardware appears to be
15294 * programmed in a way that shouldn't be possible, given our
15295 * understanding of watermark requirements. This might mean a
15296 * mistake in the hardware readout code or a mistake in the
15297 * watermark calculations for a given platform. Raise a WARN
15298 * so that this is noticeable.
15299 *
15300 * If this actually happens, we'll have to just leave the
15301 * BIOS-programmed watermarks untouched and hope for the best.
15302 */
15303 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015304 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015305 }
15306
15307 /* Write calculated watermark values back */
15308 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15309 for_each_crtc_in_state(state, crtc, cstate, i) {
15310 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15311
Matt Roperbf220452016-01-19 11:43:04 -080015312 dev_priv->display.program_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015313 }
15314
15315 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015316fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015317 drm_modeset_drop_locks(&ctx);
15318 drm_modeset_acquire_fini(&ctx);
15319}
15320
Jesse Barnes79e53942008-11-07 14:24:08 -080015321void intel_modeset_init(struct drm_device *dev)
15322{
Jesse Barnes652c3932009-08-17 13:31:43 -070015323 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015324 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015325 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015326 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015327
15328 drm_mode_config_init(dev);
15329
15330 dev->mode_config.min_width = 0;
15331 dev->mode_config.min_height = 0;
15332
Dave Airlie019d96c2011-09-29 16:20:42 +010015333 dev->mode_config.preferred_depth = 24;
15334 dev->mode_config.prefer_shadow = 1;
15335
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015336 dev->mode_config.allow_fb_modifiers = true;
15337
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015338 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015339
Jesse Barnesb690e962010-07-19 13:53:12 -070015340 intel_init_quirks(dev);
15341
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015342 intel_init_pm(dev);
15343
Ben Widawskye3c74752013-04-05 13:12:39 -070015344 if (INTEL_INFO(dev)->num_pipes == 0)
15345 return;
15346
Lukas Wunner69f92f62015-07-15 13:57:35 +020015347 /*
15348 * There may be no VBT; and if the BIOS enabled SSC we can
15349 * just keep using it to avoid unnecessary flicker. Whereas if the
15350 * BIOS isn't using it, don't assume it will work even if the VBT
15351 * indicates as much.
15352 */
15353 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15354 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15355 DREF_SSC1_ENABLE);
15356
15357 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15358 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15359 bios_lvds_use_ssc ? "en" : "dis",
15360 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15361 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15362 }
15363 }
15364
Jesse Barnese70236a2009-09-21 10:42:27 -070015365 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015366 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015367
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015368 if (IS_GEN2(dev)) {
15369 dev->mode_config.max_width = 2048;
15370 dev->mode_config.max_height = 2048;
15371 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015372 dev->mode_config.max_width = 4096;
15373 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015374 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015375 dev->mode_config.max_width = 8192;
15376 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015377 }
Damien Lespiau068be562014-03-28 14:17:49 +000015378
Ville Syrjälädc41c152014-08-13 11:57:05 +030015379 if (IS_845G(dev) || IS_I865G(dev)) {
15380 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15381 dev->mode_config.cursor_height = 1023;
15382 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015383 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15384 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15385 } else {
15386 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15387 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15388 }
15389
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015390 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015391
Zhao Yakui28c97732009-10-09 11:39:41 +080015392 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015393 INTEL_INFO(dev)->num_pipes,
15394 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015395
Damien Lespiau055e3932014-08-18 13:49:10 +010015396 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015397 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015398 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015399 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015400 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015401 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015402 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015403 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015404 }
15405
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015406 intel_update_czclk(dev_priv);
15407 intel_update_cdclk(dev);
15408
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015409 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015410
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015411 /* Just disable it once at startup */
15412 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015413 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015414
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015415 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015416 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015417 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015418
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015419 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015420 struct intel_initial_plane_config plane_config = {};
15421
Jesse Barnes46f297f2014-03-07 08:57:48 -080015422 if (!crtc->active)
15423 continue;
15424
Jesse Barnes46f297f2014-03-07 08:57:48 -080015425 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015426 * Note that reserving the BIOS fb up front prevents us
15427 * from stuffing other stolen allocations like the ring
15428 * on top. This prevents some ugliness at boot time, and
15429 * can even allow for smooth boot transitions if the BIOS
15430 * fb is large enough for the active pipe configuration.
15431 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015432 dev_priv->display.get_initial_plane_config(crtc,
15433 &plane_config);
15434
15435 /*
15436 * If the fb is shared between multiple heads, we'll
15437 * just get the first one.
15438 */
15439 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015440 }
Matt Roperd93c0372015-12-03 11:37:41 -080015441
15442 /*
15443 * Make sure hardware watermarks really match the state we read out.
15444 * Note that we need to do this after reconstructing the BIOS fb's
15445 * since the watermark calculation done here will use pstate->fb.
15446 */
15447 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015448}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015449
Daniel Vetter7fad7982012-07-04 17:51:47 +020015450static void intel_enable_pipe_a(struct drm_device *dev)
15451{
15452 struct intel_connector *connector;
15453 struct drm_connector *crt = NULL;
15454 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015455 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015456
15457 /* We can't just switch on the pipe A, we need to set things up with a
15458 * proper mode and output configuration. As a gross hack, enable pipe A
15459 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015460 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015461 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15462 crt = &connector->base;
15463 break;
15464 }
15465 }
15466
15467 if (!crt)
15468 return;
15469
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015470 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015471 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015472}
15473
Daniel Vetterfa555832012-10-10 23:14:00 +020015474static bool
15475intel_check_plane_mapping(struct intel_crtc *crtc)
15476{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015477 struct drm_device *dev = crtc->base.dev;
15478 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015479 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015480
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015481 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015482 return true;
15483
Ville Syrjälä649636e2015-09-22 19:50:01 +030015484 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015485
15486 if ((val & DISPLAY_PLANE_ENABLE) &&
15487 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15488 return false;
15489
15490 return true;
15491}
15492
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015493static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15494{
15495 struct drm_device *dev = crtc->base.dev;
15496 struct intel_encoder *encoder;
15497
15498 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15499 return true;
15500
15501 return false;
15502}
15503
Daniel Vetter24929352012-07-02 20:28:59 +020015504static void intel_sanitize_crtc(struct intel_crtc *crtc)
15505{
15506 struct drm_device *dev = crtc->base.dev;
15507 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015508 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015509
Daniel Vetter24929352012-07-02 20:28:59 +020015510 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015511 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15512
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015513 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015514 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015515 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015516 struct intel_plane *plane;
15517
Daniel Vetter96256042015-02-13 21:03:42 +010015518 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015519
15520 /* Disable everything but the primary plane */
15521 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15522 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15523 continue;
15524
15525 plane->disable_plane(&plane->base, &crtc->base);
15526 }
Daniel Vetter96256042015-02-13 21:03:42 +010015527 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015528
Daniel Vetter24929352012-07-02 20:28:59 +020015529 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015530 * disable the crtc (and hence change the state) if it is wrong. Note
15531 * that gen4+ has a fixed plane -> pipe mapping. */
15532 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015533 bool plane;
15534
Daniel Vetter24929352012-07-02 20:28:59 +020015535 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15536 crtc->base.base.id);
15537
15538 /* Pipe has the wrong plane attached and the plane is active.
15539 * Temporarily change the plane mapping and disable everything
15540 * ... */
15541 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015542 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015543 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015544 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015545 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015546 }
Daniel Vetter24929352012-07-02 20:28:59 +020015547
Daniel Vetter7fad7982012-07-04 17:51:47 +020015548 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15549 crtc->pipe == PIPE_A && !crtc->active) {
15550 /* BIOS forgot to enable pipe A, this mostly happens after
15551 * resume. Force-enable the pipe to fix this, the update_dpms
15552 * call below we restore the pipe to the right state, but leave
15553 * the required bits on. */
15554 intel_enable_pipe_a(dev);
15555 }
15556
Daniel Vetter24929352012-07-02 20:28:59 +020015557 /* Adjust the state of the output pipe according to whether we
15558 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015559 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015560 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015561
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015562 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015563 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015564
15565 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015566 * functions or because of calls to intel_crtc_disable_noatomic,
15567 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015568 * pipe A quirk. */
15569 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15570 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015571 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015572 crtc->active ? "enabled" : "disabled");
15573
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015574 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015575 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015576 crtc->base.enabled = crtc->active;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015577 crtc->base.state->connector_mask = 0;
Daniel Vetter24929352012-07-02 20:28:59 +020015578
15579 /* Because we only establish the connector -> encoder ->
15580 * crtc links if something is active, this means the
15581 * crtc is now deactivated. Break the links. connector
15582 * -> encoder links are only establish when things are
15583 * actually up, hence no need to break them. */
15584 WARN_ON(crtc->active);
15585
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015586 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015587 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015588 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015589
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015590 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015591 /*
15592 * We start out with underrun reporting disabled to avoid races.
15593 * For correct bookkeeping mark this on active crtcs.
15594 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015595 * Also on gmch platforms we dont have any hardware bits to
15596 * disable the underrun reporting. Which means we need to start
15597 * out with underrun reporting disabled also on inactive pipes,
15598 * since otherwise we'll complain about the garbage we read when
15599 * e.g. coming up after runtime pm.
15600 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015601 * No protection against concurrent access is required - at
15602 * worst a fifo underrun happens which also sets this to false.
15603 */
15604 crtc->cpu_fifo_underrun_disabled = true;
15605 crtc->pch_fifo_underrun_disabled = true;
15606 }
Daniel Vetter24929352012-07-02 20:28:59 +020015607}
15608
15609static void intel_sanitize_encoder(struct intel_encoder *encoder)
15610{
15611 struct intel_connector *connector;
15612 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015613 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015614
15615 /* We need to check both for a crtc link (meaning that the
15616 * encoder is active and trying to read from a pipe) and the
15617 * pipe itself being active. */
15618 bool has_active_crtc = encoder->base.crtc &&
15619 to_intel_crtc(encoder->base.crtc)->active;
15620
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015621 for_each_intel_connector(dev, connector) {
15622 if (connector->base.encoder != &encoder->base)
15623 continue;
15624
15625 active = true;
15626 break;
15627 }
15628
15629 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015630 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15631 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015632 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015633
15634 /* Connector is active, but has no active pipe. This is
15635 * fallout from our resume register restoring. Disable
15636 * the encoder manually again. */
15637 if (encoder->base.crtc) {
15638 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15639 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015640 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015641 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015642 if (encoder->post_disable)
15643 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015644 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015645 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015646
15647 /* Inconsistent output/port/pipe state happens presumably due to
15648 * a bug in one of the get_hw_state functions. Or someplace else
15649 * in our code, like the register restore mess on resume. Clamp
15650 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015651 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015652 if (connector->encoder != encoder)
15653 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015654 connector->base.dpms = DRM_MODE_DPMS_OFF;
15655 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015656 }
15657 }
15658 /* Enabled encoders without active connectors will be fixed in
15659 * the crtc fixup. */
15660}
15661
Imre Deak04098752014-02-18 00:02:16 +020015662void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015663{
15664 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015665 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015666
Imre Deak04098752014-02-18 00:02:16 +020015667 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15668 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15669 i915_disable_vga(dev);
15670 }
15671}
15672
15673void i915_redisable_vga(struct drm_device *dev)
15674{
15675 struct drm_i915_private *dev_priv = dev->dev_private;
15676
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015677 /* This function can be called both from intel_modeset_setup_hw_state or
15678 * at a very early point in our resume sequence, where the power well
15679 * structures are not yet restored. Since this function is at a very
15680 * paranoid "someone might have enabled VGA while we were not looking"
15681 * level, just check if the power well is enabled instead of trying to
15682 * follow the "don't touch the power well if we don't need it" policy
15683 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015684 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015685 return;
15686
Imre Deak04098752014-02-18 00:02:16 +020015687 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015688}
15689
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015690static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015691{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015692 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015693
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015694 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015695}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015696
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015697/* FIXME read out full plane state for all planes */
15698static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015699{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015700 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015701 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015702 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015703
Matt Roper19b8d382015-09-24 15:53:17 -070015704 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015705 primary_get_hw_state(to_intel_plane(primary));
15706
15707 if (plane_state->visible)
15708 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015709}
15710
Daniel Vetter30e984d2013-06-05 13:34:17 +020015711static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015712{
15713 struct drm_i915_private *dev_priv = dev->dev_private;
15714 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015715 struct intel_crtc *crtc;
15716 struct intel_encoder *encoder;
15717 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015718 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015719
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015720 dev_priv->active_crtcs = 0;
15721
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015722 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015723 struct intel_crtc_state *crtc_state = crtc->config;
15724 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015725
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015726 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15727 memset(crtc_state, 0, sizeof(*crtc_state));
15728 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015729
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015730 crtc_state->base.active = crtc_state->base.enable =
15731 dev_priv->display.get_pipe_config(crtc, crtc_state);
15732
15733 crtc->base.enabled = crtc_state->base.enable;
15734 crtc->active = crtc_state->base.active;
15735
15736 if (crtc_state->base.active) {
15737 dev_priv->active_crtcs |= 1 << crtc->pipe;
15738
15739 if (IS_BROADWELL(dev_priv)) {
15740 pixclk = ilk_pipe_pixel_rate(crtc_state);
15741
15742 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15743 if (crtc_state->ips_enabled)
15744 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15745 } else if (IS_VALLEYVIEW(dev_priv) ||
15746 IS_CHERRYVIEW(dev_priv) ||
15747 IS_BROXTON(dev_priv))
15748 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15749 else
15750 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15751 }
15752
15753 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015754
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015755 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015756
15757 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15758 crtc->base.base.id,
15759 crtc->active ? "enabled" : "disabled");
15760 }
15761
Daniel Vetter53589012013-06-05 13:34:16 +020015762 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15763 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15764
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015765 pll->on = pll->get_hw_state(dev_priv, pll,
15766 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015767 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015768 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015769 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015770 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015771 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015772 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015773 }
Daniel Vetter53589012013-06-05 13:34:16 +020015774 }
Daniel Vetter53589012013-06-05 13:34:16 +020015775
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015776 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015777 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015778
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015779 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015780 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015781 }
15782
Damien Lespiaub2784e12014-08-05 11:29:37 +010015783 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015784 pipe = 0;
15785
15786 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015787 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15788 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015789 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015790 } else {
15791 encoder->base.crtc = NULL;
15792 }
15793
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015794 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015795 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015796 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015797 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015798 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015799 }
15800
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015801 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015802 if (connector->get_hw_state(connector)) {
15803 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015804
15805 encoder = connector->encoder;
15806 connector->base.encoder = &encoder->base;
15807
15808 if (encoder->base.crtc &&
15809 encoder->base.crtc->state->active) {
15810 /*
15811 * This has to be done during hardware readout
15812 * because anything calling .crtc_disable may
15813 * rely on the connector_mask being accurate.
15814 */
15815 encoder->base.crtc->state->connector_mask |=
15816 1 << drm_connector_index(&connector->base);
15817 }
15818
Daniel Vetter24929352012-07-02 20:28:59 +020015819 } else {
15820 connector->base.dpms = DRM_MODE_DPMS_OFF;
15821 connector->base.encoder = NULL;
15822 }
15823 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15824 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015825 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015826 connector->base.encoder ? "enabled" : "disabled");
15827 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015828
15829 for_each_intel_crtc(dev, crtc) {
15830 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15831
15832 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15833 if (crtc->base.state->active) {
15834 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15835 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15836 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15837
15838 /*
15839 * The initial mode needs to be set in order to keep
15840 * the atomic core happy. It wants a valid mode if the
15841 * crtc's enabled, so we do the above call.
15842 *
15843 * At this point some state updated by the connectors
15844 * in their ->detect() callback has not run yet, so
15845 * no recalculation can be done yet.
15846 *
15847 * Even if we could do a recalculation and modeset
15848 * right now it would cause a double modeset if
15849 * fbdev or userspace chooses a different initial mode.
15850 *
15851 * If that happens, someone indicated they wanted a
15852 * mode change, which means it's safe to do a full
15853 * recalculation.
15854 */
15855 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015856
15857 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15858 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015859 }
15860 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015861}
15862
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015863/* Scan out the current hw modeset state,
15864 * and sanitizes it to the current state
15865 */
15866static void
15867intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015868{
15869 struct drm_i915_private *dev_priv = dev->dev_private;
15870 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015871 struct intel_crtc *crtc;
15872 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015873 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015874
15875 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015876
15877 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015878 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015879 intel_sanitize_encoder(encoder);
15880 }
15881
Damien Lespiau055e3932014-08-18 13:49:10 +010015882 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015883 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15884 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015885 intel_dump_pipe_config(crtc, crtc->config,
15886 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015887 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015888
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015889 intel_modeset_update_connector_atomic_state(dev);
15890
Daniel Vetter35c95372013-07-17 06:55:04 +020015891 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15892 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15893
15894 if (!pll->on || pll->active)
15895 continue;
15896
15897 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15898
15899 pll->disable(dev_priv, pll);
15900 pll->on = false;
15901 }
15902
Wayne Boyer666a4532015-12-09 12:29:35 -080015903 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015904 vlv_wm_get_hw_state(dev);
15905 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015906 skl_wm_get_hw_state(dev);
15907 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015908 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015909
15910 for_each_intel_crtc(dev, crtc) {
15911 unsigned long put_domains;
15912
15913 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15914 if (WARN_ON(put_domains))
15915 modeset_put_power_domains(dev_priv, put_domains);
15916 }
15917 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015918}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015919
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015920void intel_display_resume(struct drm_device *dev)
15921{
15922 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15923 struct intel_connector *conn;
15924 struct intel_plane *plane;
15925 struct drm_crtc *crtc;
15926 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015927
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015928 if (!state)
15929 return;
15930
15931 state->acquire_ctx = dev->mode_config.acquire_ctx;
15932
15933 /* preserve complete old state, including dpll */
15934 intel_atomic_get_shared_dpll_state(state);
15935
15936 for_each_crtc(dev, crtc) {
15937 struct drm_crtc_state *crtc_state =
15938 drm_atomic_get_crtc_state(state, crtc);
15939
15940 ret = PTR_ERR_OR_ZERO(crtc_state);
15941 if (ret)
15942 goto err;
15943
15944 /* force a restore */
15945 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015946 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015947
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015948 for_each_intel_plane(dev, plane) {
15949 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15950 if (ret)
15951 goto err;
15952 }
15953
15954 for_each_intel_connector(dev, conn) {
15955 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15956 if (ret)
15957 goto err;
15958 }
15959
15960 intel_modeset_setup_hw_state(dev);
15961
15962 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015963 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015964 if (!ret)
15965 return;
15966
15967err:
15968 DRM_ERROR("Restoring old state failed with %i\n", ret);
15969 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015970}
15971
15972void intel_modeset_gem_init(struct drm_device *dev)
15973{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015974 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015975 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015976 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015977
Imre Deakae484342014-03-31 15:10:44 +030015978 mutex_lock(&dev->struct_mutex);
15979 intel_init_gt_powersave(dev);
15980 mutex_unlock(&dev->struct_mutex);
15981
Chris Wilson1833b132012-05-09 11:56:28 +010015982 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015983
15984 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015985
15986 /*
15987 * Make sure any fbs we allocated at startup are properly
15988 * pinned & fenced. When we do the allocation it's too early
15989 * for this.
15990 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015991 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015992 obj = intel_fb_obj(c->primary->fb);
15993 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015994 continue;
15995
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015996 mutex_lock(&dev->struct_mutex);
15997 ret = intel_pin_and_fence_fb_obj(c->primary,
15998 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015999 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016000 mutex_unlock(&dev->struct_mutex);
16001 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016002 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16003 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016004 drm_framebuffer_unreference(c->primary->fb);
16005 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016006 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016007 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016008 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016009 }
16010 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016011
16012 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016013}
16014
Imre Deak4932e2c2014-02-11 17:12:48 +020016015void intel_connector_unregister(struct intel_connector *intel_connector)
16016{
16017 struct drm_connector *connector = &intel_connector->base;
16018
16019 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016020 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016021}
16022
Jesse Barnes79e53942008-11-07 14:24:08 -080016023void intel_modeset_cleanup(struct drm_device *dev)
16024{
Jesse Barnes652c3932009-08-17 13:31:43 -070016025 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016026 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016027
Imre Deak2eb52522014-11-19 15:30:05 +020016028 intel_disable_gt_powersave(dev);
16029
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016030 intel_backlight_unregister(dev);
16031
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016032 /*
16033 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016034 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016035 * experience fancy races otherwise.
16036 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016037 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016038
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016039 /*
16040 * Due to the hpd irq storm handling the hotplug work can re-arm the
16041 * poll handlers. Hence disable polling after hpd handling is shut down.
16042 */
Keith Packardf87ea762010-10-03 19:36:26 -070016043 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016044
Jesse Barnes723bfd72010-10-07 16:01:13 -070016045 intel_unregister_dsm_handler();
16046
Paulo Zanoni7733b492015-07-07 15:26:04 -030016047 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016048
Chris Wilson1630fe72011-07-08 12:22:42 +010016049 /* flush any delayed tasks or pending work */
16050 flush_scheduled_work();
16051
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016052 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016053 for_each_intel_connector(dev, connector)
16054 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016055
Jesse Barnes79e53942008-11-07 14:24:08 -080016056 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016057
16058 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016059
16060 mutex_lock(&dev->struct_mutex);
16061 intel_cleanup_gt_powersave(dev);
16062 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf5949142016-01-13 11:55:28 +010016063
16064 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016065}
16066
Dave Airlie28d52042009-09-21 14:33:58 +100016067/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016068 * Return which encoder is currently attached for connector.
16069 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016070struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016071{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016072 return &intel_attached_encoder(connector)->base;
16073}
Jesse Barnes79e53942008-11-07 14:24:08 -080016074
Chris Wilsondf0e9242010-09-09 16:20:55 +010016075void intel_connector_attach_encoder(struct intel_connector *connector,
16076 struct intel_encoder *encoder)
16077{
16078 connector->encoder = encoder;
16079 drm_mode_connector_attach_encoder(&connector->base,
16080 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016081}
Dave Airlie28d52042009-09-21 14:33:58 +100016082
16083/*
16084 * set vga decode state - true == enable VGA decode
16085 */
16086int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16087{
16088 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016089 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016090 u16 gmch_ctrl;
16091
Chris Wilson75fa0412014-02-07 18:37:02 -020016092 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16093 DRM_ERROR("failed to read control word\n");
16094 return -EIO;
16095 }
16096
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016097 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16098 return 0;
16099
Dave Airlie28d52042009-09-21 14:33:58 +100016100 if (state)
16101 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16102 else
16103 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016104
16105 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16106 DRM_ERROR("failed to write control word\n");
16107 return -EIO;
16108 }
16109
Dave Airlie28d52042009-09-21 14:33:58 +100016110 return 0;
16111}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016112
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016113struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016114
16115 u32 power_well_driver;
16116
Chris Wilson63b66e52013-08-08 15:12:06 +020016117 int num_transcoders;
16118
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016119 struct intel_cursor_error_state {
16120 u32 control;
16121 u32 position;
16122 u32 base;
16123 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016124 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016125
16126 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016127 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016128 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030016129 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016130 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016131
16132 struct intel_plane_error_state {
16133 u32 control;
16134 u32 stride;
16135 u32 size;
16136 u32 pos;
16137 u32 addr;
16138 u32 surface;
16139 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016140 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016141
16142 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016143 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016144 enum transcoder cpu_transcoder;
16145
16146 u32 conf;
16147
16148 u32 htotal;
16149 u32 hblank;
16150 u32 hsync;
16151 u32 vtotal;
16152 u32 vblank;
16153 u32 vsync;
16154 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016155};
16156
16157struct intel_display_error_state *
16158intel_display_capture_error_state(struct drm_device *dev)
16159{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016160 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016161 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016162 int transcoders[] = {
16163 TRANSCODER_A,
16164 TRANSCODER_B,
16165 TRANSCODER_C,
16166 TRANSCODER_EDP,
16167 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016168 int i;
16169
Chris Wilson63b66e52013-08-08 15:12:06 +020016170 if (INTEL_INFO(dev)->num_pipes == 0)
16171 return NULL;
16172
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016173 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016174 if (error == NULL)
16175 return NULL;
16176
Imre Deak190be112013-11-25 17:15:31 +020016177 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016178 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16179
Damien Lespiau055e3932014-08-18 13:49:10 +010016180 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016181 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016182 __intel_display_power_is_enabled(dev_priv,
16183 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016184 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016185 continue;
16186
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016187 error->cursor[i].control = I915_READ(CURCNTR(i));
16188 error->cursor[i].position = I915_READ(CURPOS(i));
16189 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016190
16191 error->plane[i].control = I915_READ(DSPCNTR(i));
16192 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016193 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016194 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016195 error->plane[i].pos = I915_READ(DSPPOS(i));
16196 }
Paulo Zanonica291362013-03-06 20:03:14 -030016197 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16198 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016199 if (INTEL_INFO(dev)->gen >= 4) {
16200 error->plane[i].surface = I915_READ(DSPSURF(i));
16201 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16202 }
16203
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016204 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030016205
Sonika Jindal3abfce72014-07-21 15:23:43 +053016206 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030016207 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016208 }
16209
16210 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16211 if (HAS_DDI(dev_priv->dev))
16212 error->num_transcoders++; /* Account for eDP. */
16213
16214 for (i = 0; i < error->num_transcoders; i++) {
16215 enum transcoder cpu_transcoder = transcoders[i];
16216
Imre Deakddf9c532013-11-27 22:02:02 +020016217 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016218 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016219 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016220 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016221 continue;
16222
Chris Wilson63b66e52013-08-08 15:12:06 +020016223 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16224
16225 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16226 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16227 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16228 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16229 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16230 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16231 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016232 }
16233
16234 return error;
16235}
16236
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016237#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16238
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016239void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016240intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016241 struct drm_device *dev,
16242 struct intel_display_error_state *error)
16243{
Damien Lespiau055e3932014-08-18 13:49:10 +010016244 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016245 int i;
16246
Chris Wilson63b66e52013-08-08 15:12:06 +020016247 if (!error)
16248 return;
16249
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016250 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016251 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016252 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016253 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016254 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016255 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016256 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016257 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016258 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030016259 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016260
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016261 err_printf(m, "Plane [%d]:\n", i);
16262 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16263 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016264 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016265 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16266 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016267 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016268 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016269 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016270 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016271 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16272 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016273 }
16274
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016275 err_printf(m, "Cursor [%d]:\n", i);
16276 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16277 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16278 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016279 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016280
16281 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016282 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016283 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016284 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016285 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016286 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16287 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16288 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16289 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16290 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16291 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16292 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16293 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016294}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016295
16296void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16297{
16298 struct intel_crtc *crtc;
16299
16300 for_each_intel_crtc(dev, crtc) {
16301 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016302
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016303 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016304
16305 work = crtc->unpin_work;
16306
16307 if (work && work->event &&
16308 work->event->base.file_priv == file) {
16309 kfree(work->event);
16310 work->event = NULL;
16311 }
16312
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016313 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016314 }
16315}